blob: 36eb1f234608d5035d2fe7c7a105484c290a34db [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Paulo Zanoni5c502442014-04-01 15:37:11 -030083/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030084#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030085 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030094#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030095 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030096 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030097 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030098 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300102} while (0)
103
Paulo Zanoni337ba012014-04-01 15:37:16 -0300104/*
105 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106 */
107#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108 u32 val = I915_READ(reg); \
109 if (val) { \
110 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111 (reg), val); \
112 I915_WRITE((reg), 0xffffffff); \
113 POSTING_READ(reg); \
114 I915_WRITE((reg), 0xffffffff); \
115 POSTING_READ(reg); \
116 } \
117} while (0)
118
Paulo Zanoni35079892014-04-01 15:37:15 -0300119#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300120 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300121 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
122 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
123 POSTING_READ(GEN8_##type##_IER(which)); \
124} while (0)
125
126#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300127 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300128 I915_WRITE(type##IMR, (imr_val)); \
129 I915_WRITE(type##IER, (ier_val)); \
130 POSTING_READ(type##IER); \
131} while (0)
132
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800133/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +0100134static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300135ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800136{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200137 assert_spin_locked(&dev_priv->irq_lock);
138
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700139 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300140 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300141
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000142 if ((dev_priv->irq_mask & mask) != 0) {
143 dev_priv->irq_mask &= ~mask;
144 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000145 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146 }
147}
148
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300149static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300150ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800151{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200152 assert_spin_locked(&dev_priv->irq_lock);
153
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300154 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300155 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000157 if ((dev_priv->irq_mask & mask) != mask) {
158 dev_priv->irq_mask |= mask;
159 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000160 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161 }
162}
163
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300164/**
165 * ilk_update_gt_irq - update GTIMR
166 * @dev_priv: driver private
167 * @interrupt_mask: mask of interrupt bits to update
168 * @enabled_irq_mask: mask of interrupt bits to enable
169 */
170static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
171 uint32_t interrupt_mask,
172 uint32_t enabled_irq_mask)
173{
174 assert_spin_locked(&dev_priv->irq_lock);
175
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700176 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300177 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300178
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300179 dev_priv->gt_irq_mask &= ~interrupt_mask;
180 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
181 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
182 POSTING_READ(GTIMR);
183}
184
Daniel Vetter480c8032014-07-16 09:49:40 +0200185void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300186{
187 ilk_update_gt_irq(dev_priv, mask, mask);
188}
189
Daniel Vetter480c8032014-07-16 09:49:40 +0200190void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300191{
192 ilk_update_gt_irq(dev_priv, mask, 0);
193}
194
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300195/**
196 * snb_update_pm_irq - update GEN6_PMIMR
197 * @dev_priv: driver private
198 * @interrupt_mask: mask of interrupt bits to update
199 * @enabled_irq_mask: mask of interrupt bits to enable
200 */
201static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202 uint32_t interrupt_mask,
203 uint32_t enabled_irq_mask)
204{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300205 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300206
207 assert_spin_locked(&dev_priv->irq_lock);
208
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700209 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300210 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300211
Paulo Zanoni605cd252013-08-06 18:57:15 -0300212 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300213 new_val &= ~interrupt_mask;
214 new_val |= (~enabled_irq_mask & interrupt_mask);
215
Paulo Zanoni605cd252013-08-06 18:57:15 -0300216 if (new_val != dev_priv->pm_irq_mask) {
217 dev_priv->pm_irq_mask = new_val;
218 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300219 POSTING_READ(GEN6_PMIMR);
220 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300221}
222
Daniel Vetter480c8032014-07-16 09:49:40 +0200223void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300224{
225 snb_update_pm_irq(dev_priv, mask, mask);
226}
227
Daniel Vetter480c8032014-07-16 09:49:40 +0200228void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300229{
230 snb_update_pm_irq(dev_priv, mask, 0);
231}
232
Paulo Zanoni86642812013-04-12 17:57:57 -0300233static bool ivb_can_enable_err_int(struct drm_device *dev)
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct intel_crtc *crtc;
237 enum pipe pipe;
238
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200239 assert_spin_locked(&dev_priv->irq_lock);
240
Paulo Zanoni86642812013-04-12 17:57:57 -0300241 for_each_pipe(pipe) {
242 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
243
244 if (crtc->cpu_fifo_underrun_disabled)
245 return false;
246 }
247
248 return true;
249}
250
Ben Widawsky09610212014-05-15 20:58:08 +0300251/**
252 * bdw_update_pm_irq - update GT interrupt 2
253 * @dev_priv: driver private
254 * @interrupt_mask: mask of interrupt bits to update
255 * @enabled_irq_mask: mask of interrupt bits to enable
256 *
257 * Copied from the snb function, updated with relevant register offsets
258 */
259static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
260 uint32_t interrupt_mask,
261 uint32_t enabled_irq_mask)
262{
263 uint32_t new_val;
264
265 assert_spin_locked(&dev_priv->irq_lock);
266
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700267 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawsky09610212014-05-15 20:58:08 +0300268 return;
269
270 new_val = dev_priv->pm_irq_mask;
271 new_val &= ~interrupt_mask;
272 new_val |= (~enabled_irq_mask & interrupt_mask);
273
274 if (new_val != dev_priv->pm_irq_mask) {
275 dev_priv->pm_irq_mask = new_val;
276 I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
277 POSTING_READ(GEN8_GT_IMR(2));
278 }
279}
280
Daniel Vetter480c8032014-07-16 09:49:40 +0200281void gen8_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Ben Widawsky09610212014-05-15 20:58:08 +0300282{
283 bdw_update_pm_irq(dev_priv, mask, mask);
284}
285
Daniel Vetter480c8032014-07-16 09:49:40 +0200286void gen8_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Ben Widawsky09610212014-05-15 20:58:08 +0300287{
288 bdw_update_pm_irq(dev_priv, mask, 0);
289}
290
Paulo Zanoni86642812013-04-12 17:57:57 -0300291static bool cpt_can_enable_serr_int(struct drm_device *dev)
292{
293 struct drm_i915_private *dev_priv = dev->dev_private;
294 enum pipe pipe;
295 struct intel_crtc *crtc;
296
Daniel Vetterfee884e2013-07-04 23:35:21 +0200297 assert_spin_locked(&dev_priv->irq_lock);
298
Paulo Zanoni86642812013-04-12 17:57:57 -0300299 for_each_pipe(pipe) {
300 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
301
302 if (crtc->pch_fifo_underrun_disabled)
303 return false;
304 }
305
306 return true;
307}
308
Ville Syrjälä56b80e12014-05-16 19:40:22 +0300309void i9xx_check_fifo_underruns(struct drm_device *dev)
310{
311 struct drm_i915_private *dev_priv = dev->dev_private;
312 struct intel_crtc *crtc;
313 unsigned long flags;
314
315 spin_lock_irqsave(&dev_priv->irq_lock, flags);
316
317 for_each_intel_crtc(dev, crtc) {
318 u32 reg = PIPESTAT(crtc->pipe);
319 u32 pipestat;
320
321 if (crtc->cpu_fifo_underrun_disabled)
322 continue;
323
324 pipestat = I915_READ(reg) & 0xffff0000;
325 if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
326 continue;
327
328 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
329 POSTING_READ(reg);
330
331 DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
332 }
333
334 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
335}
336
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300337static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200338 enum pipe pipe,
339 bool enable, bool old)
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200340{
341 struct drm_i915_private *dev_priv = dev->dev_private;
342 u32 reg = PIPESTAT(pipe);
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300343 u32 pipestat = I915_READ(reg) & 0xffff0000;
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200344
345 assert_spin_locked(&dev_priv->irq_lock);
346
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300347 if (enable) {
348 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
349 POSTING_READ(reg);
350 } else {
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200351 if (old && pipestat & PIPE_FIFO_UNDERRUN_STATUS)
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300352 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
353 }
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200354}
355
Paulo Zanoni86642812013-04-12 17:57:57 -0300356static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
357 enum pipe pipe, bool enable)
358{
359 struct drm_i915_private *dev_priv = dev->dev_private;
360 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
361 DE_PIPEB_FIFO_UNDERRUN;
362
363 if (enable)
364 ironlake_enable_display_irq(dev_priv, bit);
365 else
366 ironlake_disable_display_irq(dev_priv, bit);
367}
368
369static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200370 enum pipe pipe,
371 bool enable, bool old)
Paulo Zanoni86642812013-04-12 17:57:57 -0300372{
373 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300374 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200375 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
376
Paulo Zanoni86642812013-04-12 17:57:57 -0300377 if (!ivb_can_enable_err_int(dev))
378 return;
379
Paulo Zanoni86642812013-04-12 17:57:57 -0300380 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
381 } else {
382 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200383
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200384 if (old &&
385 I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300386 DRM_ERROR("uncleared fifo underrun on pipe %c\n",
387 pipe_name(pipe));
Daniel Vetter7336df62013-07-09 22:59:16 +0200388 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300389 }
390}
391
Daniel Vetter38d83c962013-11-07 11:05:46 +0100392static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
393 enum pipe pipe, bool enable)
394{
395 struct drm_i915_private *dev_priv = dev->dev_private;
396
397 assert_spin_locked(&dev_priv->irq_lock);
398
399 if (enable)
400 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
401 else
402 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
403 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
404 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
405}
406
Daniel Vetterfee884e2013-07-04 23:35:21 +0200407/**
408 * ibx_display_interrupt_update - update SDEIMR
409 * @dev_priv: driver private
410 * @interrupt_mask: mask of interrupt bits to update
411 * @enabled_irq_mask: mask of interrupt bits to enable
412 */
413static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
414 uint32_t interrupt_mask,
415 uint32_t enabled_irq_mask)
416{
417 uint32_t sdeimr = I915_READ(SDEIMR);
418 sdeimr &= ~interrupt_mask;
419 sdeimr |= (~enabled_irq_mask & interrupt_mask);
420
421 assert_spin_locked(&dev_priv->irq_lock);
422
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700423 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300424 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300425
Daniel Vetterfee884e2013-07-04 23:35:21 +0200426 I915_WRITE(SDEIMR, sdeimr);
427 POSTING_READ(SDEIMR);
428}
429#define ibx_enable_display_interrupt(dev_priv, bits) \
430 ibx_display_interrupt_update((dev_priv), (bits), (bits))
431#define ibx_disable_display_interrupt(dev_priv, bits) \
432 ibx_display_interrupt_update((dev_priv), (bits), 0)
433
Daniel Vetterde280752013-07-04 23:35:24 +0200434static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
435 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300436 bool enable)
437{
Paulo Zanoni86642812013-04-12 17:57:57 -0300438 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200439 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
440 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300441
442 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200443 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300444 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200445 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300446}
447
448static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
449 enum transcoder pch_transcoder,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200450 bool enable, bool old)
Paulo Zanoni86642812013-04-12 17:57:57 -0300451{
452 struct drm_i915_private *dev_priv = dev->dev_private;
453
454 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200455 I915_WRITE(SERR_INT,
456 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
457
Paulo Zanoni86642812013-04-12 17:57:57 -0300458 if (!cpt_can_enable_serr_int(dev))
459 return;
460
Daniel Vetterfee884e2013-07-04 23:35:21 +0200461 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300462 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +0200463 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200464
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200465 if (old && I915_READ(SERR_INT) &
466 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300467 DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
468 transcoder_name(pch_transcoder));
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200469 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300470 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300471}
472
473/**
474 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
475 * @dev: drm device
476 * @pipe: pipe
477 * @enable: true if we want to report FIFO underrun errors, false otherwise
478 *
479 * This function makes us disable or enable CPU fifo underruns for a specific
480 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
481 * reporting for one pipe may also disable all the other CPU error interruts for
482 * the other pipes, due to the fact that there's just one interrupt mask/enable
483 * bit for all the pipes.
484 *
485 * Returns the previous state of underrun reporting.
486 */
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +0200487static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
488 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300489{
490 struct drm_i915_private *dev_priv = dev->dev_private;
491 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200493 bool old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300494
Imre Deak77961eb2014-03-05 16:20:56 +0200495 assert_spin_locked(&dev_priv->irq_lock);
496
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200497 old = !intel_crtc->cpu_fifo_underrun_disabled;
Paulo Zanoni86642812013-04-12 17:57:57 -0300498 intel_crtc->cpu_fifo_underrun_disabled = !enable;
499
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300500 if (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200501 i9xx_set_fifo_underrun_reporting(dev, pipe, enable, old);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200502 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300503 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
504 else if (IS_GEN7(dev))
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200505 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable, old);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100506 else if (IS_GEN8(dev))
507 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300508
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200509 return old;
Imre Deakf88d42f2014-03-04 19:23:09 +0200510}
511
512bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
513 enum pipe pipe, bool enable)
514{
515 struct drm_i915_private *dev_priv = dev->dev_private;
516 unsigned long flags;
517 bool ret;
518
519 spin_lock_irqsave(&dev_priv->irq_lock, flags);
520 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300521 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200522
Paulo Zanoni86642812013-04-12 17:57:57 -0300523 return ret;
524}
525
Imre Deak91d181d2014-02-10 18:42:49 +0200526static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
527 enum pipe pipe)
528{
529 struct drm_i915_private *dev_priv = dev->dev_private;
530 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
532
533 return !intel_crtc->cpu_fifo_underrun_disabled;
534}
535
Paulo Zanoni86642812013-04-12 17:57:57 -0300536/**
537 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
538 * @dev: drm device
539 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
540 * @enable: true if we want to report FIFO underrun errors, false otherwise
541 *
542 * This function makes us disable or enable PCH fifo underruns for a specific
543 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
544 * underrun reporting for one transcoder may also disable all the other PCH
545 * error interruts for the other transcoders, due to the fact that there's just
546 * one interrupt mask/enable bit for all the transcoders.
547 *
548 * Returns the previous state of underrun reporting.
549 */
550bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
551 enum transcoder pch_transcoder,
552 bool enable)
553{
554 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200555 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300557 unsigned long flags;
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200558 bool old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300559
Daniel Vetterde280752013-07-04 23:35:24 +0200560 /*
561 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
562 * has only one pch transcoder A that all pipes can use. To avoid racy
563 * pch transcoder -> pipe lookups from interrupt code simply store the
564 * underrun statistics in crtc A. Since we never expose this anywhere
565 * nor use it outside of the fifo underrun code here using the "wrong"
566 * crtc on LPT won't cause issues.
567 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300568
569 spin_lock_irqsave(&dev_priv->irq_lock, flags);
570
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200571 old = !intel_crtc->pch_fifo_underrun_disabled;
Paulo Zanoni86642812013-04-12 17:57:57 -0300572 intel_crtc->pch_fifo_underrun_disabled = !enable;
573
574 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200575 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300576 else
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200577 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable, old);
Paulo Zanoni86642812013-04-12 17:57:57 -0300578
Paulo Zanoni86642812013-04-12 17:57:57 -0300579 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200580 return old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300581}
582
583
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100584static void
Imre Deak755e9012014-02-10 18:42:47 +0200585__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
586 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800587{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200588 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200589 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800590
Daniel Vetterb79480b2013-06-27 17:52:10 +0200591 assert_spin_locked(&dev_priv->irq_lock);
592
Ville Syrjälä04feced2014-04-03 13:28:33 +0300593 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
594 status_mask & ~PIPESTAT_INT_STATUS_MASK,
595 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
596 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200597 return;
598
599 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200600 return;
601
Imre Deak91d181d2014-02-10 18:42:49 +0200602 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
603
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200604 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200605 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200606 I915_WRITE(reg, pipestat);
607 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800608}
609
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100610static void
Imre Deak755e9012014-02-10 18:42:47 +0200611__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
612 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800613{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200614 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200615 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800616
Daniel Vetterb79480b2013-06-27 17:52:10 +0200617 assert_spin_locked(&dev_priv->irq_lock);
618
Ville Syrjälä04feced2014-04-03 13:28:33 +0300619 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
620 status_mask & ~PIPESTAT_INT_STATUS_MASK,
621 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
622 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200623 return;
624
Imre Deak755e9012014-02-10 18:42:47 +0200625 if ((pipestat & enable_mask) == 0)
626 return;
627
Imre Deak91d181d2014-02-10 18:42:49 +0200628 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
629
Imre Deak755e9012014-02-10 18:42:47 +0200630 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200631 I915_WRITE(reg, pipestat);
632 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800633}
634
Imre Deak10c59c52014-02-10 18:42:48 +0200635static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
636{
637 u32 enable_mask = status_mask << 16;
638
639 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300640 * On pipe A we don't support the PSR interrupt yet,
641 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200642 */
643 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
644 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300645 /*
646 * On pipe B and C we don't support the PSR interrupt yet, on pipe
647 * A the same bit is for perf counters which we don't use either.
648 */
649 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
650 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200651
652 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
653 SPRITE0_FLIP_DONE_INT_EN_VLV |
654 SPRITE1_FLIP_DONE_INT_EN_VLV);
655 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
656 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
657 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
658 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
659
660 return enable_mask;
661}
662
Imre Deak755e9012014-02-10 18:42:47 +0200663void
664i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
665 u32 status_mask)
666{
667 u32 enable_mask;
668
Imre Deak10c59c52014-02-10 18:42:48 +0200669 if (IS_VALLEYVIEW(dev_priv->dev))
670 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
671 status_mask);
672 else
673 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200674 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
675}
676
677void
678i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
679 u32 status_mask)
680{
681 u32 enable_mask;
682
Imre Deak10c59c52014-02-10 18:42:48 +0200683 if (IS_VALLEYVIEW(dev_priv->dev))
684 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
685 status_mask);
686 else
687 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200688 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
689}
690
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000691/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300692 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000693 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300694static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000695{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300696 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000697 unsigned long irqflags;
698
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300699 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
700 return;
701
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000702 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000703
Imre Deak755e9012014-02-10 18:42:47 +0200704 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300705 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200706 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200707 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000708
709 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000710}
711
712/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700713 * i915_pipe_enabled - check if a pipe is enabled
714 * @dev: DRM device
715 * @pipe: pipe to check
716 *
717 * Reading certain registers when the pipe is disabled can hang the chip.
718 * Use this routine to make sure the PLL is running and the pipe is active
719 * before reading such registers if unsure.
720 */
721static int
722i915_pipe_enabled(struct drm_device *dev, int pipe)
723{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300724 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200725
Daniel Vettera01025a2013-05-22 00:50:23 +0200726 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
727 /* Locking is horribly broken here, but whatever. */
728 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300730
Daniel Vettera01025a2013-05-22 00:50:23 +0200731 return intel_crtc->active;
732 } else {
733 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
734 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700735}
736
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300737/*
738 * This timing diagram depicts the video signal in and
739 * around the vertical blanking period.
740 *
741 * Assumptions about the fictitious mode used in this example:
742 * vblank_start >= 3
743 * vsync_start = vblank_start + 1
744 * vsync_end = vblank_start + 2
745 * vtotal = vblank_start + 3
746 *
747 * start of vblank:
748 * latch double buffered registers
749 * increment frame counter (ctg+)
750 * generate start of vblank interrupt (gen4+)
751 * |
752 * | frame start:
753 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
754 * | may be shifted forward 1-3 extra lines via PIPECONF
755 * | |
756 * | | start of vsync:
757 * | | generate vsync interrupt
758 * | | |
759 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
760 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
761 * ----va---> <-----------------vb--------------------> <--------va-------------
762 * | | <----vs-----> |
763 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
764 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
765 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
766 * | | |
767 * last visible pixel first visible pixel
768 * | increment frame counter (gen3/4)
769 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
770 *
771 * x = horizontal active
772 * _ = horizontal blanking
773 * hs = horizontal sync
774 * va = vertical active
775 * vb = vertical blanking
776 * vs = vertical sync
777 * vbs = vblank_start (number)
778 *
779 * Summary:
780 * - most events happen at the start of horizontal sync
781 * - frame start happens at the start of horizontal blank, 1-4 lines
782 * (depending on PIPECONF settings) after the start of vblank
783 * - gen3/4 pixel and frame counter are synchronized with the start
784 * of horizontal active on the first line of vertical active
785 */
786
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300787static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
788{
789 /* Gen2 doesn't have a hardware frame counter */
790 return 0;
791}
792
Keith Packard42f52ef2008-10-18 19:39:29 -0700793/* Called from drm generic code, passed a 'crtc', which
794 * we use as a pipe index
795 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700796static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700797{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300798 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700799 unsigned long high_frame;
800 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300801 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700802
803 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800804 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800805 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700806 return 0;
807 }
808
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300809 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
810 struct intel_crtc *intel_crtc =
811 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
812 const struct drm_display_mode *mode =
813 &intel_crtc->config.adjusted_mode;
814
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300815 htotal = mode->crtc_htotal;
816 hsync_start = mode->crtc_hsync_start;
817 vbl_start = mode->crtc_vblank_start;
818 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
819 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300820 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100821 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300822
823 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300824 hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300825 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300826 if ((I915_READ(PIPECONF(cpu_transcoder)) &
827 PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
828 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300829 }
830
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300831 /* Convert to pixel count */
832 vbl_start *= htotal;
833
834 /* Start of vblank event occurs at start of hsync */
835 vbl_start -= htotal - hsync_start;
836
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800837 high_frame = PIPEFRAME(pipe);
838 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100839
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700840 /*
841 * High & low register fields aren't synchronized, so make sure
842 * we get a low value that's stable across two reads of the high
843 * register.
844 */
845 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100846 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300847 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100848 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700849 } while (high1 != high2);
850
Chris Wilson5eddb702010-09-11 13:48:45 +0100851 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300852 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100853 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300854
855 /*
856 * The frame counter increments at beginning of active.
857 * Cook up a vblank counter by also checking the pixel
858 * counter against vblank start.
859 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200860 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700861}
862
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700863static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800864{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800866 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800867
868 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800869 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800870 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800871 return 0;
872 }
873
874 return I915_READ(reg);
875}
876
Mario Kleinerad3543e2013-10-30 05:13:08 +0100877/* raw reads, only for fast reads of display block, no need for forcewake etc. */
878#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100879
Ville Syrjäläa225f072014-04-29 13:35:45 +0300880static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
881{
882 struct drm_device *dev = crtc->base.dev;
883 struct drm_i915_private *dev_priv = dev->dev_private;
884 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
885 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300886 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300887
Ville Syrjälä80715b22014-05-15 20:23:23 +0300888 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300889 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
890 vtotal /= 2;
891
892 if (IS_GEN2(dev))
893 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
894 else
895 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
896
897 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300898 * See update_scanline_offset() for the details on the
899 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300900 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300901 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300902}
903
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700904static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200905 unsigned int flags, int *vpos, int *hpos,
906 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100907{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300908 struct drm_i915_private *dev_priv = dev->dev_private;
909 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
911 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300912 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300913 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100914 bool in_vbl = true;
915 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100916 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100917
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300918 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100919 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800920 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100921 return 0;
922 }
923
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300924 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300925 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300926 vtotal = mode->crtc_vtotal;
927 vbl_start = mode->crtc_vblank_start;
928 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100929
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200930 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
931 vbl_start = DIV_ROUND_UP(vbl_start, 2);
932 vbl_end /= 2;
933 vtotal /= 2;
934 }
935
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300936 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
937
Mario Kleinerad3543e2013-10-30 05:13:08 +0100938 /*
939 * Lock uncore.lock, as we will do multiple timing critical raw
940 * register reads, potentially with preemption disabled, so the
941 * following code must not block on uncore.lock.
942 */
943 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300944
Mario Kleinerad3543e2013-10-30 05:13:08 +0100945 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
946
947 /* Get optional system timestamp before query. */
948 if (stime)
949 *stime = ktime_get();
950
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300951 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100952 /* No obvious pixelcount register. Only query vertical
953 * scanout position from Display scan line register.
954 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300955 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100956 } else {
957 /* Have access to pixelcount since start of frame.
958 * We can split this into vertical and horizontal
959 * scanout position.
960 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100961 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100962
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300963 /* convert to pixel counts */
964 vbl_start *= htotal;
965 vbl_end *= htotal;
966 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300967
968 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300969 * In interlaced modes, the pixel counter counts all pixels,
970 * so one field will have htotal more pixels. In order to avoid
971 * the reported position from jumping backwards when the pixel
972 * counter is beyond the length of the shorter field, just
973 * clamp the position the length of the shorter field. This
974 * matches how the scanline counter based position works since
975 * the scanline counter doesn't count the two half lines.
976 */
977 if (position >= vtotal)
978 position = vtotal - 1;
979
980 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300981 * Start of vblank interrupt is triggered at start of hsync,
982 * just prior to the first active line of vblank. However we
983 * consider lines to start at the leading edge of horizontal
984 * active. So, should we get here before we've crossed into
985 * the horizontal active of the first line in vblank, we would
986 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
987 * always add htotal-hsync_start to the current pixel position.
988 */
989 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300990 }
991
Mario Kleinerad3543e2013-10-30 05:13:08 +0100992 /* Get optional system timestamp after query. */
993 if (etime)
994 *etime = ktime_get();
995
996 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
997
998 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
999
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001000 in_vbl = position >= vbl_start && position < vbl_end;
1001
1002 /*
1003 * While in vblank, position will be negative
1004 * counting up towards 0 at vbl_end. And outside
1005 * vblank, position will be positive counting
1006 * up since vbl_end.
1007 */
1008 if (position >= vbl_start)
1009 position -= vbl_end;
1010 else
1011 position += vtotal - vbl_end;
1012
Ville Syrjälä7c06b082013-10-11 21:52:43 +03001013 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001014 *vpos = position;
1015 *hpos = 0;
1016 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001017 *vpos = position / htotal;
1018 *hpos = position - (*vpos * htotal);
1019 }
1020
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001021 /* In vblank? */
1022 if (in_vbl)
1023 ret |= DRM_SCANOUTPOS_INVBL;
1024
1025 return ret;
1026}
1027
Ville Syrjäläa225f072014-04-29 13:35:45 +03001028int intel_get_crtc_scanline(struct intel_crtc *crtc)
1029{
1030 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1031 unsigned long irqflags;
1032 int position;
1033
1034 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1035 position = __intel_get_crtc_scanline(crtc);
1036 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1037
1038 return position;
1039}
1040
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001041static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001042 int *max_error,
1043 struct timeval *vblank_time,
1044 unsigned flags)
1045{
Chris Wilson4041b852011-01-22 10:07:56 +00001046 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001047
Ben Widawsky7eb552a2013-03-13 14:05:41 -07001048 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +00001049 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001050 return -EINVAL;
1051 }
1052
1053 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +00001054 crtc = intel_get_crtc_for_pipe(dev, pipe);
1055 if (crtc == NULL) {
1056 DRM_ERROR("Invalid crtc %d\n", pipe);
1057 return -EINVAL;
1058 }
1059
1060 if (!crtc->enabled) {
1061 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
1062 return -EBUSY;
1063 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001064
1065 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +00001066 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
1067 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +03001068 crtc,
1069 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001070}
1071
Jani Nikula67c347f2013-09-17 14:26:34 +03001072static bool intel_hpd_irq_event(struct drm_device *dev,
1073 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +02001074{
1075 enum drm_connector_status old_status;
1076
1077 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1078 old_status = connector->status;
1079
1080 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +03001081 if (old_status == connector->status)
1082 return false;
1083
1084 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +02001085 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03001086 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +03001087 drm_get_connector_status_name(old_status),
1088 drm_get_connector_status_name(connector->status));
1089
1090 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +02001091}
1092
Dave Airlie13cf5502014-06-18 11:29:35 +10001093static void i915_digport_work_func(struct work_struct *work)
1094{
1095 struct drm_i915_private *dev_priv =
1096 container_of(work, struct drm_i915_private, dig_port_work);
1097 unsigned long irqflags;
1098 u32 long_port_mask, short_port_mask;
1099 struct intel_digital_port *intel_dig_port;
1100 int i, ret;
1101 u32 old_bits = 0;
1102
1103 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1104 long_port_mask = dev_priv->long_hpd_port_mask;
1105 dev_priv->long_hpd_port_mask = 0;
1106 short_port_mask = dev_priv->short_hpd_port_mask;
1107 dev_priv->short_hpd_port_mask = 0;
1108 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1109
1110 for (i = 0; i < I915_MAX_PORTS; i++) {
1111 bool valid = false;
1112 bool long_hpd = false;
1113 intel_dig_port = dev_priv->hpd_irq_port[i];
1114 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
1115 continue;
1116
1117 if (long_port_mask & (1 << i)) {
1118 valid = true;
1119 long_hpd = true;
1120 } else if (short_port_mask & (1 << i))
1121 valid = true;
1122
1123 if (valid) {
1124 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
1125 if (ret == true) {
1126 /* if we get true fallback to old school hpd */
1127 old_bits |= (1 << intel_dig_port->base.hpd_pin);
1128 }
1129 }
1130 }
1131
1132 if (old_bits) {
1133 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1134 dev_priv->hpd_event_bits |= old_bits;
1135 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1136 schedule_work(&dev_priv->hotplug_work);
1137 }
1138}
1139
Jesse Barnes5ca58282009-03-31 14:11:15 -07001140/*
1141 * Handle hotplug events outside the interrupt handler proper.
1142 */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001143#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1144
Jesse Barnes5ca58282009-03-31 14:11:15 -07001145static void i915_hotplug_work_func(struct work_struct *work)
1146{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001147 struct drm_i915_private *dev_priv =
1148 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001149 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -07001150 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001151 struct intel_connector *intel_connector;
1152 struct intel_encoder *intel_encoder;
1153 struct drm_connector *connector;
1154 unsigned long irqflags;
1155 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +02001156 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +02001157 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001158
Keith Packarda65e34c2011-07-25 10:04:56 -07001159 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -08001160 DRM_DEBUG_KMS("running encoder hotplug functions\n");
1161
Egbert Eichcd569ae2013-04-16 13:36:57 +02001162 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +02001163
1164 hpd_event_bits = dev_priv->hpd_event_bits;
1165 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001166 list_for_each_entry(connector, &mode_config->connector_list, head) {
1167 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +10001168 if (!intel_connector->encoder)
1169 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001170 intel_encoder = intel_connector->encoder;
1171 if (intel_encoder->hpd_pin > HPD_NONE &&
1172 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1173 connector->polled == DRM_CONNECTOR_POLL_HPD) {
1174 DRM_INFO("HPD interrupt storm detected on connector %s: "
1175 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001176 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +02001177 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1178 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1179 | DRM_CONNECTOR_POLL_DISCONNECT;
1180 hpd_disabled = true;
1181 }
Egbert Eich142e2392013-04-11 15:57:57 +02001182 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1183 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001184 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +02001185 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001186 }
1187 /* if there were no outputs to poll, poll was disabled,
1188 * therefore make sure it's enabled when disabling HPD on
1189 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001190 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001191 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02001192 mod_timer(&dev_priv->hotplug_reenable_timer,
1193 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1194 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001195
1196 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1197
Egbert Eich321a1b32013-04-11 16:00:26 +02001198 list_for_each_entry(connector, &mode_config->connector_list, head) {
1199 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +10001200 if (!intel_connector->encoder)
1201 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +02001202 intel_encoder = intel_connector->encoder;
1203 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1204 if (intel_encoder->hot_plug)
1205 intel_encoder->hot_plug(intel_encoder);
1206 if (intel_hpd_irq_event(dev, connector))
1207 changed = true;
1208 }
1209 }
Keith Packard40ee3382011-07-28 15:31:19 -07001210 mutex_unlock(&mode_config->mutex);
1211
Egbert Eich321a1b32013-04-11 16:00:26 +02001212 if (changed)
1213 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001214}
1215
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02001216static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
1217{
1218 del_timer_sync(&dev_priv->hotplug_reenable_timer);
1219}
1220
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001221static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001222{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001223 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001224 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001225 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001226
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001227 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001228
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001229 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1230
Daniel Vetter20e4d402012-08-08 23:35:39 +02001231 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001232
Jesse Barnes7648fa92010-05-20 14:28:11 -07001233 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001234 busy_up = I915_READ(RCPREVBSYTUPAVG);
1235 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001236 max_avg = I915_READ(RCBMAXAVG);
1237 min_avg = I915_READ(RCBMINAVG);
1238
1239 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001240 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001241 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1242 new_delay = dev_priv->ips.cur_delay - 1;
1243 if (new_delay < dev_priv->ips.max_delay)
1244 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001245 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001246 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1247 new_delay = dev_priv->ips.cur_delay + 1;
1248 if (new_delay > dev_priv->ips.min_delay)
1249 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001250 }
1251
Jesse Barnes7648fa92010-05-20 14:28:11 -07001252 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001253 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001254
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001255 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001256
Jesse Barnesf97108d2010-01-29 11:27:07 -08001257 return;
1258}
1259
Chris Wilson549f7362010-10-19 11:19:32 +01001260static void notify_ring(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001261 struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +01001262{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001263 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +00001264 return;
1265
Chris Wilson814e9b52013-09-23 17:33:19 -03001266 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001267
Sourab Gupta84c33a62014-06-02 16:47:17 +05301268 if (drm_core_check_feature(dev, DRIVER_MODESET))
1269 intel_notify_mmio_flip(ring);
1270
Chris Wilson549f7362010-10-19 11:19:32 +01001271 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001272 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001273}
1274
Deepak S31685c22014-07-03 17:33:01 -04001275static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001276 struct intel_rps_ei *rps_ei)
Deepak S31685c22014-07-03 17:33:01 -04001277{
1278 u32 cz_ts, cz_freq_khz;
1279 u32 render_count, media_count;
1280 u32 elapsed_render, elapsed_media, elapsed_time;
1281 u32 residency = 0;
1282
1283 cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1284 cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);
1285
1286 render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
1287 media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);
1288
Chris Wilsonbf225f22014-07-10 20:31:18 +01001289 if (rps_ei->cz_clock == 0) {
1290 rps_ei->cz_clock = cz_ts;
1291 rps_ei->render_c0 = render_count;
1292 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001293
1294 return dev_priv->rps.cur_freq;
1295 }
1296
Chris Wilsonbf225f22014-07-10 20:31:18 +01001297 elapsed_time = cz_ts - rps_ei->cz_clock;
1298 rps_ei->cz_clock = cz_ts;
Deepak S31685c22014-07-03 17:33:01 -04001299
Chris Wilsonbf225f22014-07-10 20:31:18 +01001300 elapsed_render = render_count - rps_ei->render_c0;
1301 rps_ei->render_c0 = render_count;
Deepak S31685c22014-07-03 17:33:01 -04001302
Chris Wilsonbf225f22014-07-10 20:31:18 +01001303 elapsed_media = media_count - rps_ei->media_c0;
1304 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001305
1306 /* Convert all the counters into common unit of milli sec */
1307 elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
1308 elapsed_render /= cz_freq_khz;
1309 elapsed_media /= cz_freq_khz;
1310
1311 /*
1312 * Calculate overall C0 residency percentage
1313 * only if elapsed time is non zero
1314 */
1315 if (elapsed_time) {
1316 residency =
1317 ((max(elapsed_render, elapsed_media) * 100)
1318 / elapsed_time);
1319 }
1320
1321 return residency;
1322}
1323
1324/**
1325 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
1326 * busy-ness calculated from C0 counters of render & media power wells
1327 * @dev_priv: DRM device private
1328 *
1329 */
Damien Lespiau4fa79042014-08-08 19:25:57 +01001330static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
Deepak S31685c22014-07-03 17:33:01 -04001331{
1332 u32 residency_C0_up = 0, residency_C0_down = 0;
Damien Lespiau4fa79042014-08-08 19:25:57 +01001333 int new_delay, adj;
Deepak S31685c22014-07-03 17:33:01 -04001334
1335 dev_priv->rps.ei_interrupt_count++;
1336
1337 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
1338
1339
Chris Wilsonbf225f22014-07-10 20:31:18 +01001340 if (dev_priv->rps.up_ei.cz_clock == 0) {
1341 vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
1342 vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001343 return dev_priv->rps.cur_freq;
1344 }
1345
1346
1347 /*
1348 * To down throttle, C0 residency should be less than down threshold
1349 * for continous EI intervals. So calculate down EI counters
1350 * once in VLV_INT_COUNT_FOR_DOWN_EI
1351 */
1352 if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {
1353
1354 dev_priv->rps.ei_interrupt_count = 0;
1355
1356 residency_C0_down = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001357 &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001358 } else {
1359 residency_C0_up = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001360 &dev_priv->rps.up_ei);
Deepak S31685c22014-07-03 17:33:01 -04001361 }
1362
1363 new_delay = dev_priv->rps.cur_freq;
1364
1365 adj = dev_priv->rps.last_adj;
1366 /* C0 residency is greater than UP threshold. Increase Frequency */
1367 if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
1368 if (adj > 0)
1369 adj *= 2;
1370 else
1371 adj = 1;
1372
1373 if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
1374 new_delay = dev_priv->rps.cur_freq + adj;
1375
1376 /*
1377 * For better performance, jump directly
1378 * to RPe if we're below it.
1379 */
1380 if (new_delay < dev_priv->rps.efficient_freq)
1381 new_delay = dev_priv->rps.efficient_freq;
1382
1383 } else if (!dev_priv->rps.ei_interrupt_count &&
1384 (residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
1385 if (adj < 0)
1386 adj *= 2;
1387 else
1388 adj = -1;
1389 /*
1390 * This means, C0 residency is less than down threshold over
1391 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
1392 */
1393 if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1394 new_delay = dev_priv->rps.cur_freq + adj;
1395 }
1396
1397 return new_delay;
1398}
1399
Ben Widawsky4912d042011-04-25 11:25:20 -07001400static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001401{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001402 struct drm_i915_private *dev_priv =
1403 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001404 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001405 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001406
Daniel Vetter59cdb632013-07-04 23:35:28 +02001407 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001408 pm_iir = dev_priv->rps.pm_iir;
1409 dev_priv->rps.pm_iir = 0;
Damien Lespiau6af257c2014-07-15 09:17:41 +02001410 if (INTEL_INFO(dev_priv->dev)->gen >= 8)
Daniel Vetter480c8032014-07-16 09:49:40 +02001411 gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03001412 else {
1413 /* Make sure not to corrupt PMIMR state used by ringbuffer */
Daniel Vetter480c8032014-07-16 09:49:40 +02001414 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03001415 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001416 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001417
Paulo Zanoni60611c12013-08-15 11:50:01 -03001418 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301419 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001420
Deepak Sa6706b42014-03-15 20:23:22 +05301421 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001422 return;
1423
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001424 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001425
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001426 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001427 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001428 if (adj > 0)
1429 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301430 else {
1431 /* CHV needs even encode values */
1432 adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
1433 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001434 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001435
1436 /*
1437 * For better performance, jump directly
1438 * to RPe if we're below it.
1439 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001440 if (new_delay < dev_priv->rps.efficient_freq)
1441 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001442 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001443 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1444 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001445 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001446 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001447 adj = 0;
Deepak S31685c22014-07-03 17:33:01 -04001448 } else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1449 new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001450 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1451 if (adj < 0)
1452 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301453 else {
1454 /* CHV needs even encode values */
1455 adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
1456 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001457 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001458 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001459 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001460 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001461
Ben Widawsky79249632012-09-07 19:43:42 -07001462 /* sysfs frequency interfaces may have snuck in while servicing the
1463 * interrupt
1464 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001465 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001466 dev_priv->rps.min_freq_softlimit,
1467 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301468
Ben Widawskyb39fb292014-03-19 18:31:11 -07001469 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001470
1471 if (IS_VALLEYVIEW(dev_priv->dev))
1472 valleyview_set_rps(dev_priv->dev, new_delay);
1473 else
1474 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001475
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001476 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001477}
1478
Ben Widawskye3689192012-05-25 16:56:22 -07001479
1480/**
1481 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1482 * occurred.
1483 * @work: workqueue struct
1484 *
1485 * Doesn't actually do anything except notify userspace. As a consequence of
1486 * this event, userspace should try to remap the bad rows since statistically
1487 * it is likely the same row is more likely to go bad again.
1488 */
1489static void ivybridge_parity_work(struct work_struct *work)
1490{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001491 struct drm_i915_private *dev_priv =
1492 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001493 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001494 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001495 uint32_t misccpctl;
1496 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001497 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001498
1499 /* We must turn off DOP level clock gating to access the L3 registers.
1500 * In order to prevent a get/put style interface, acquire struct mutex
1501 * any time we access those registers.
1502 */
1503 mutex_lock(&dev_priv->dev->struct_mutex);
1504
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001505 /* If we've screwed up tracking, just let the interrupt fire again */
1506 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1507 goto out;
1508
Ben Widawskye3689192012-05-25 16:56:22 -07001509 misccpctl = I915_READ(GEN7_MISCCPCTL);
1510 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1511 POSTING_READ(GEN7_MISCCPCTL);
1512
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001513 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1514 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001515
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001516 slice--;
1517 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1518 break;
1519
1520 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1521
1522 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1523
1524 error_status = I915_READ(reg);
1525 row = GEN7_PARITY_ERROR_ROW(error_status);
1526 bank = GEN7_PARITY_ERROR_BANK(error_status);
1527 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1528
1529 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1530 POSTING_READ(reg);
1531
1532 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1533 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1534 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1535 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1536 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1537 parity_event[5] = NULL;
1538
Dave Airlie5bdebb12013-10-11 14:07:25 +10001539 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001540 KOBJ_CHANGE, parity_event);
1541
1542 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1543 slice, row, bank, subbank);
1544
1545 kfree(parity_event[4]);
1546 kfree(parity_event[3]);
1547 kfree(parity_event[2]);
1548 kfree(parity_event[1]);
1549 }
Ben Widawskye3689192012-05-25 16:56:22 -07001550
1551 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1552
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001553out:
1554 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001555 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetter480c8032014-07-16 09:49:40 +02001556 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001557 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1558
1559 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001560}
1561
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001562static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001563{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001564 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001565
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001566 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001567 return;
1568
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001569 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001570 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001571 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001572
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001573 iir &= GT_PARITY_ERROR(dev);
1574 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1575 dev_priv->l3_parity.which_slice |= 1 << 1;
1576
1577 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1578 dev_priv->l3_parity.which_slice |= 1 << 0;
1579
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001580 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001581}
1582
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001583static void ilk_gt_irq_handler(struct drm_device *dev,
1584 struct drm_i915_private *dev_priv,
1585 u32 gt_iir)
1586{
1587 if (gt_iir &
1588 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1589 notify_ring(dev, &dev_priv->ring[RCS]);
1590 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1591 notify_ring(dev, &dev_priv->ring[VCS]);
1592}
1593
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001594static void snb_gt_irq_handler(struct drm_device *dev,
1595 struct drm_i915_private *dev_priv,
1596 u32 gt_iir)
1597{
1598
Ben Widawskycc609d52013-05-28 19:22:29 -07001599 if (gt_iir &
1600 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001601 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001602 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001603 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001604 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001605 notify_ring(dev, &dev_priv->ring[BCS]);
1606
Ben Widawskycc609d52013-05-28 19:22:29 -07001607 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1608 GT_BSD_CS_ERROR_INTERRUPT |
1609 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001610 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1611 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001612 }
Ben Widawskye3689192012-05-25 16:56:22 -07001613
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001614 if (gt_iir & GT_PARITY_ERROR(dev))
1615 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001616}
1617
Ben Widawsky09610212014-05-15 20:58:08 +03001618static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1619{
1620 if ((pm_iir & dev_priv->pm_rps_events) == 0)
1621 return;
1622
1623 spin_lock(&dev_priv->irq_lock);
1624 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Daniel Vetter480c8032014-07-16 09:49:40 +02001625 gen8_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03001626 spin_unlock(&dev_priv->irq_lock);
1627
1628 queue_work(dev_priv->wq, &dev_priv->rps.work);
1629}
1630
Ben Widawskyabd58f02013-11-02 21:07:09 -07001631static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1632 struct drm_i915_private *dev_priv,
1633 u32 master_ctl)
1634{
1635 u32 rcs, bcs, vcs;
1636 uint32_t tmp = 0;
1637 irqreturn_t ret = IRQ_NONE;
1638
1639 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1640 tmp = I915_READ(GEN8_GT_IIR(0));
1641 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001642 I915_WRITE(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001643 ret = IRQ_HANDLED;
1644 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1645 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1646 if (rcs & GT_RENDER_USER_INTERRUPT)
1647 notify_ring(dev, &dev_priv->ring[RCS]);
1648 if (bcs & GT_RENDER_USER_INTERRUPT)
1649 notify_ring(dev, &dev_priv->ring[BCS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001650 } else
1651 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1652 }
1653
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001654 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001655 tmp = I915_READ(GEN8_GT_IIR(1));
1656 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001657 I915_WRITE(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001658 ret = IRQ_HANDLED;
1659 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1660 if (vcs & GT_RENDER_USER_INTERRUPT)
1661 notify_ring(dev, &dev_priv->ring[VCS]);
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001662 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1663 if (vcs & GT_RENDER_USER_INTERRUPT)
1664 notify_ring(dev, &dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001665 } else
1666 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1667 }
1668
Ben Widawsky09610212014-05-15 20:58:08 +03001669 if (master_ctl & GEN8_GT_PM_IRQ) {
1670 tmp = I915_READ(GEN8_GT_IIR(2));
1671 if (tmp & dev_priv->pm_rps_events) {
Ben Widawsky09610212014-05-15 20:58:08 +03001672 I915_WRITE(GEN8_GT_IIR(2),
1673 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001674 ret = IRQ_HANDLED;
1675 gen8_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001676 } else
1677 DRM_ERROR("The master control interrupt lied (PM)!\n");
1678 }
1679
Ben Widawskyabd58f02013-11-02 21:07:09 -07001680 if (master_ctl & GEN8_GT_VECS_IRQ) {
1681 tmp = I915_READ(GEN8_GT_IIR(3));
1682 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001683 I915_WRITE(GEN8_GT_IIR(3), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001684 ret = IRQ_HANDLED;
1685 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1686 if (vcs & GT_RENDER_USER_INTERRUPT)
1687 notify_ring(dev, &dev_priv->ring[VECS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001688 } else
1689 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1690 }
1691
1692 return ret;
1693}
1694
Egbert Eichb543fb02013-04-16 13:36:54 +02001695#define HPD_STORM_DETECT_PERIOD 1000
1696#define HPD_STORM_THRESHOLD 5
1697
Dave Airlie13cf5502014-06-18 11:29:35 +10001698static int ilk_port_to_hotplug_shift(enum port port)
1699{
1700 switch (port) {
1701 case PORT_A:
1702 case PORT_E:
1703 default:
1704 return -1;
1705 case PORT_B:
1706 return 0;
1707 case PORT_C:
1708 return 8;
1709 case PORT_D:
1710 return 16;
1711 }
1712}
1713
1714static int g4x_port_to_hotplug_shift(enum port port)
1715{
1716 switch (port) {
1717 case PORT_A:
1718 case PORT_E:
1719 default:
1720 return -1;
1721 case PORT_B:
1722 return 17;
1723 case PORT_C:
1724 return 19;
1725 case PORT_D:
1726 return 21;
1727 }
1728}
1729
1730static inline enum port get_port_from_pin(enum hpd_pin pin)
1731{
1732 switch (pin) {
1733 case HPD_PORT_B:
1734 return PORT_B;
1735 case HPD_PORT_C:
1736 return PORT_C;
1737 case HPD_PORT_D:
1738 return PORT_D;
1739 default:
1740 return PORT_A; /* no hpd */
1741 }
1742}
1743
Daniel Vetter10a504d2013-06-27 17:52:12 +02001744static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001745 u32 hotplug_trigger,
Dave Airlie13cf5502014-06-18 11:29:35 +10001746 u32 dig_hotplug_reg,
Daniel Vetter22062db2013-06-27 17:52:11 +02001747 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001748{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001749 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001750 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001751 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001752 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001753 bool queue_dig = false, queue_hp = false;
1754 u32 dig_shift;
1755 u32 dig_port_mask = 0;
Egbert Eichb543fb02013-04-16 13:36:54 +02001756
Daniel Vetter91d131d2013-06-27 17:52:14 +02001757 if (!hotplug_trigger)
1758 return;
1759
Dave Airlie13cf5502014-06-18 11:29:35 +10001760 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1761 hotplug_trigger, dig_hotplug_reg);
Imre Deakcc9bd492014-01-16 19:56:54 +02001762
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001763 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001764 for (i = 1; i < HPD_NUM_PINS; i++) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001765 if (!(hpd[i] & hotplug_trigger))
1766 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001767
Dave Airlie13cf5502014-06-18 11:29:35 +10001768 port = get_port_from_pin(i);
1769 if (port && dev_priv->hpd_irq_port[port]) {
1770 bool long_hpd;
1771
1772 if (IS_G4X(dev)) {
1773 dig_shift = g4x_port_to_hotplug_shift(port);
1774 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1775 } else {
1776 dig_shift = ilk_port_to_hotplug_shift(port);
1777 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1778 }
1779
Ville Syrjälä26fbb772014-08-11 18:37:37 +03001780 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
1781 port_name(port),
1782 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10001783 /* for long HPD pulses we want to have the digital queue happen,
1784 but we still want HPD storm detection to function. */
1785 if (long_hpd) {
1786 dev_priv->long_hpd_port_mask |= (1 << port);
1787 dig_port_mask |= hpd[i];
1788 } else {
1789 /* for short HPD just trigger the digital queue */
1790 dev_priv->short_hpd_port_mask |= (1 << port);
1791 hotplug_trigger &= ~hpd[i];
1792 }
1793 queue_dig = true;
1794 }
1795 }
1796
1797 for (i = 1; i < HPD_NUM_PINS; i++) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001798 if (hpd[i] & hotplug_trigger &&
1799 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1800 /*
1801 * On GMCH platforms the interrupt mask bits only
1802 * prevent irq generation, not the setting of the
1803 * hotplug bits itself. So only WARN about unexpected
1804 * interrupts on saner platforms.
1805 */
1806 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1807 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1808 hotplug_trigger, i, hpd[i]);
1809
1810 continue;
1811 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001812
Egbert Eichb543fb02013-04-16 13:36:54 +02001813 if (!(hpd[i] & hotplug_trigger) ||
1814 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1815 continue;
1816
Dave Airlie13cf5502014-06-18 11:29:35 +10001817 if (!(dig_port_mask & hpd[i])) {
1818 dev_priv->hpd_event_bits |= (1 << i);
1819 queue_hp = true;
1820 }
1821
Egbert Eichb543fb02013-04-16 13:36:54 +02001822 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1823 dev_priv->hpd_stats[i].hpd_last_jiffies
1824 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1825 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1826 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001827 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001828 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1829 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001830 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001831 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001832 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001833 } else {
1834 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001835 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1836 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001837 }
1838 }
1839
Daniel Vetter10a504d2013-06-27 17:52:12 +02001840 if (storm_detected)
1841 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001842 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001843
Daniel Vetter645416f2013-09-02 16:22:25 +02001844 /*
1845 * Our hotplug handler can grab modeset locks (by calling down into the
1846 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1847 * queue for otherwise the flush_work in the pageflip code will
1848 * deadlock.
1849 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001850 if (queue_dig)
Dave Airlie0e32b392014-05-02 14:02:48 +10001851 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001852 if (queue_hp)
1853 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001854}
1855
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001856static void gmbus_irq_handler(struct drm_device *dev)
1857{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001858 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001859
Daniel Vetter28c70f12012-12-01 13:53:45 +01001860 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001861}
1862
Daniel Vetterce99c252012-12-01 13:53:47 +01001863static void dp_aux_irq_handler(struct drm_device *dev)
1864{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001865 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001866
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001867 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001868}
1869
Shuang He8bf1e9f2013-10-15 18:55:27 +01001870#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001871static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1872 uint32_t crc0, uint32_t crc1,
1873 uint32_t crc2, uint32_t crc3,
1874 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001875{
1876 struct drm_i915_private *dev_priv = dev->dev_private;
1877 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1878 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001879 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001880
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001881 spin_lock(&pipe_crc->lock);
1882
Damien Lespiau0c912c72013-10-15 18:55:37 +01001883 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001884 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001885 DRM_ERROR("spurious interrupt\n");
1886 return;
1887 }
1888
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001889 head = pipe_crc->head;
1890 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001891
1892 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001893 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001894 DRM_ERROR("CRC buffer overflowing\n");
1895 return;
1896 }
1897
1898 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001899
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001900 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001901 entry->crc[0] = crc0;
1902 entry->crc[1] = crc1;
1903 entry->crc[2] = crc2;
1904 entry->crc[3] = crc3;
1905 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001906
1907 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001908 pipe_crc->head = head;
1909
1910 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001911
1912 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001913}
Daniel Vetter277de952013-10-18 16:37:07 +02001914#else
1915static inline void
1916display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1917 uint32_t crc0, uint32_t crc1,
1918 uint32_t crc2, uint32_t crc3,
1919 uint32_t crc4) {}
1920#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001921
Daniel Vetter277de952013-10-18 16:37:07 +02001922
1923static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001924{
1925 struct drm_i915_private *dev_priv = dev->dev_private;
1926
Daniel Vetter277de952013-10-18 16:37:07 +02001927 display_pipe_crc_irq_handler(dev, pipe,
1928 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1929 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001930}
1931
Daniel Vetter277de952013-10-18 16:37:07 +02001932static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001933{
1934 struct drm_i915_private *dev_priv = dev->dev_private;
1935
Daniel Vetter277de952013-10-18 16:37:07 +02001936 display_pipe_crc_irq_handler(dev, pipe,
1937 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1938 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1939 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1940 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1941 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001942}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001943
Daniel Vetter277de952013-10-18 16:37:07 +02001944static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001945{
1946 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001947 uint32_t res1, res2;
1948
1949 if (INTEL_INFO(dev)->gen >= 3)
1950 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1951 else
1952 res1 = 0;
1953
1954 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1955 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1956 else
1957 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001958
Daniel Vetter277de952013-10-18 16:37:07 +02001959 display_pipe_crc_irq_handler(dev, pipe,
1960 I915_READ(PIPE_CRC_RES_RED(pipe)),
1961 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1962 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1963 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001964}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001965
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001966/* The RPS events need forcewake, so we add them to a work queue and mask their
1967 * IMR bits until the work is done. Other interrupts can be processed without
1968 * the work queue. */
1969static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001970{
Deepak Sa6706b42014-03-15 20:23:22 +05301971 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001972 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05301973 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Daniel Vetter480c8032014-07-16 09:49:40 +02001974 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001975 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001976
1977 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001978 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001979
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001980 if (HAS_VEBOX(dev_priv->dev)) {
1981 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1982 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001983
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001984 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001985 i915_handle_error(dev_priv->dev, false,
1986 "VEBOX CS error interrupt 0x%08x",
1987 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001988 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001989 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001990}
1991
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001992static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1993{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001994 if (!drm_handle_vblank(dev, pipe))
1995 return false;
1996
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001997 return true;
1998}
1999
Imre Deakc1874ed2014-02-04 21:35:46 +02002000static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
2001{
2002 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02002003 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02002004 int pipe;
2005
Imre Deak58ead0d2014-02-04 21:35:47 +02002006 spin_lock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02002007 for_each_pipe(pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02002008 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002009 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02002010
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002011 /*
2012 * PIPESTAT bits get signalled even when the interrupt is
2013 * disabled with the mask bits, and some of the status bits do
2014 * not generate interrupts at all (like the underrun bit). Hence
2015 * we need to be careful that we only handle what we want to
2016 * handle.
2017 */
2018 mask = 0;
2019 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
2020 mask |= PIPE_FIFO_UNDERRUN_STATUS;
2021
2022 switch (pipe) {
2023 case PIPE_A:
2024 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
2025 break;
2026 case PIPE_B:
2027 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
2028 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03002029 case PIPE_C:
2030 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
2031 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002032 }
2033 if (iir & iir_bit)
2034 mask |= dev_priv->pipestat_irq_mask[pipe];
2035
2036 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02002037 continue;
2038
2039 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002040 mask |= PIPESTAT_INT_ENABLE_MASK;
2041 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02002042
2043 /*
2044 * Clear the PIPE*STAT regs before the IIR
2045 */
Imre Deak91d181d2014-02-10 18:42:49 +02002046 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
2047 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02002048 I915_WRITE(reg, pipe_stats[pipe]);
2049 }
Imre Deak58ead0d2014-02-04 21:35:47 +02002050 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02002051
2052 for_each_pipe(pipe) {
2053 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002054 intel_pipe_handle_vblank(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02002055
Imre Deak579a9b02014-02-04 21:35:48 +02002056 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02002057 intel_prepare_page_flip(dev, pipe);
2058 intel_finish_page_flip(dev, pipe);
2059 }
2060
2061 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2062 i9xx_pipe_crc_irq_handler(dev, pipe);
2063
2064 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
2065 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
2066 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
2067 }
2068
2069 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2070 gmbus_irq_handler(dev);
2071}
2072
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002073static void i9xx_hpd_irq_handler(struct drm_device *dev)
2074{
2075 struct drm_i915_private *dev_priv = dev->dev_private;
2076 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2077
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002078 if (hotplug_status) {
2079 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2080 /*
2081 * Make sure hotplug status is cleared before we clear IIR, or else we
2082 * may miss hotplug events.
2083 */
2084 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002085
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002086 if (IS_G4X(dev)) {
2087 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002088
Dave Airlie13cf5502014-06-18 11:29:35 +10002089 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002090 } else {
2091 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
2092
Dave Airlie13cf5502014-06-18 11:29:35 +10002093 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002094 }
2095
2096 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
2097 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
2098 dp_aux_irq_handler(dev);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002099 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002100}
2101
Daniel Vetterff1f5252012-10-02 15:10:55 +02002102static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002103{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002104 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002105 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002106 u32 iir, gt_iir, pm_iir;
2107 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002108
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002109 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002110 /* Find, clear, then process each source of interrupt */
2111
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002112 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002113 if (gt_iir)
2114 I915_WRITE(GTIIR, gt_iir);
2115
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002116 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002117 if (pm_iir)
2118 I915_WRITE(GEN6_PMIIR, pm_iir);
2119
2120 iir = I915_READ(VLV_IIR);
2121 if (iir) {
2122 /* Consume port before clearing IIR or we'll miss events */
2123 if (iir & I915_DISPLAY_PORT_INTERRUPT)
2124 i9xx_hpd_irq_handler(dev);
2125 I915_WRITE(VLV_IIR, iir);
2126 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002127
2128 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
2129 goto out;
2130
2131 ret = IRQ_HANDLED;
2132
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002133 if (gt_iir)
2134 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03002135 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02002136 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002137 /* Call regardless, as some status bits might not be
2138 * signalled in iir */
2139 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002140 }
2141
2142out:
2143 return ret;
2144}
2145
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002146static irqreturn_t cherryview_irq_handler(int irq, void *arg)
2147{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002148 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002149 struct drm_i915_private *dev_priv = dev->dev_private;
2150 u32 master_ctl, iir;
2151 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002152
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002153 for (;;) {
2154 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
2155 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03002156
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002157 if (master_ctl == 0 && iir == 0)
2158 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002159
Oscar Mateo27b6c122014-06-16 16:11:00 +01002160 ret = IRQ_HANDLED;
2161
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002162 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002163
Oscar Mateo27b6c122014-06-16 16:11:00 +01002164 /* Find, clear, then process each source of interrupt */
2165
2166 if (iir) {
2167 /* Consume port before clearing IIR or we'll miss events */
2168 if (iir & I915_DISPLAY_PORT_INTERRUPT)
2169 i9xx_hpd_irq_handler(dev);
2170 I915_WRITE(VLV_IIR, iir);
2171 }
2172
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002173 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002174
Oscar Mateo27b6c122014-06-16 16:11:00 +01002175 /* Call regardless, as some status bits might not be
2176 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002177 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002178
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002179 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
2180 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002181 }
2182
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002183 return ret;
2184}
2185
Adam Jackson23e81d62012-06-06 15:45:44 -04002186static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002187{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002188 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002189 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002190 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10002191 u32 dig_hotplug_reg;
Jesse Barnes776ad802011-01-04 15:09:39 -08002192
Dave Airlie13cf5502014-06-18 11:29:35 +10002193 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2194 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2195
2196 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002197
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002198 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2199 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2200 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002201 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002202 port_name(port));
2203 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002204
Daniel Vetterce99c252012-12-01 13:53:47 +01002205 if (pch_iir & SDE_AUX_MASK)
2206 dp_aux_irq_handler(dev);
2207
Jesse Barnes776ad802011-01-04 15:09:39 -08002208 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002209 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08002210
2211 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2212 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2213
2214 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2215 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2216
2217 if (pch_iir & SDE_POISON)
2218 DRM_ERROR("PCH poison interrupt\n");
2219
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002220 if (pch_iir & SDE_FDI_MASK)
2221 for_each_pipe(pipe)
2222 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2223 pipe_name(pipe),
2224 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002225
2226 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2227 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2228
2229 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2230 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2231
Jesse Barnes776ad802011-01-04 15:09:39 -08002232 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03002233 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
2234 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002235 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002236
2237 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2238 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
2239 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002240 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002241}
2242
2243static void ivb_err_int_handler(struct drm_device *dev)
2244{
2245 struct drm_i915_private *dev_priv = dev->dev_private;
2246 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002247 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002248
Paulo Zanonide032bf2013-04-12 17:57:58 -03002249 if (err_int & ERR_INT_POISON)
2250 DRM_ERROR("Poison interrupt\n");
2251
Daniel Vetter5a69b892013-10-16 22:55:52 +02002252 for_each_pipe(pipe) {
2253 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
2254 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2255 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002256 DRM_ERROR("Pipe %c FIFO underrun\n",
2257 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02002258 }
Paulo Zanoni86642812013-04-12 17:57:57 -03002259
Daniel Vetter5a69b892013-10-16 22:55:52 +02002260 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2261 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02002262 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002263 else
Daniel Vetter277de952013-10-18 16:37:07 +02002264 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002265 }
2266 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002267
Paulo Zanoni86642812013-04-12 17:57:57 -03002268 I915_WRITE(GEN7_ERR_INT, err_int);
2269}
2270
2271static void cpt_serr_int_handler(struct drm_device *dev)
2272{
2273 struct drm_i915_private *dev_priv = dev->dev_private;
2274 u32 serr_int = I915_READ(SERR_INT);
2275
Paulo Zanonide032bf2013-04-12 17:57:58 -03002276 if (serr_int & SERR_INT_POISON)
2277 DRM_ERROR("PCH poison interrupt\n");
2278
Paulo Zanoni86642812013-04-12 17:57:57 -03002279 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2280 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
2281 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002282 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002283
2284 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2285 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
2286 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002287 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002288
2289 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2290 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
2291 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002292 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002293
2294 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002295}
2296
Adam Jackson23e81d62012-06-06 15:45:44 -04002297static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2298{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002299 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04002300 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002301 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10002302 u32 dig_hotplug_reg;
Adam Jackson23e81d62012-06-06 15:45:44 -04002303
Dave Airlie13cf5502014-06-18 11:29:35 +10002304 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2305 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2306
2307 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002308
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002309 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2310 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2311 SDE_AUDIO_POWER_SHIFT_CPT);
2312 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2313 port_name(port));
2314 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002315
2316 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002317 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002318
2319 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002320 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002321
2322 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2323 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2324
2325 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2326 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2327
2328 if (pch_iir & SDE_FDI_MASK_CPT)
2329 for_each_pipe(pipe)
2330 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2331 pipe_name(pipe),
2332 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002333
2334 if (pch_iir & SDE_ERROR_CPT)
2335 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002336}
2337
Paulo Zanonic008bc62013-07-12 16:35:10 -03002338static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2339{
2340 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002341 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002342
2343 if (de_iir & DE_AUX_CHANNEL_A)
2344 dp_aux_irq_handler(dev);
2345
2346 if (de_iir & DE_GSE)
2347 intel_opregion_asle_intr(dev);
2348
Paulo Zanonic008bc62013-07-12 16:35:10 -03002349 if (de_iir & DE_POISON)
2350 DRM_ERROR("Poison interrupt\n");
2351
Daniel Vetter40da17c2013-10-21 18:04:36 +02002352 for_each_pipe(pipe) {
2353 if (de_iir & DE_PIPE_VBLANK(pipe))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002354 intel_pipe_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002355
Daniel Vetter40da17c2013-10-21 18:04:36 +02002356 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2357 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002358 DRM_ERROR("Pipe %c FIFO underrun\n",
2359 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03002360
Daniel Vetter40da17c2013-10-21 18:04:36 +02002361 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2362 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002363
Daniel Vetter40da17c2013-10-21 18:04:36 +02002364 /* plane/pipes map 1:1 on ilk+ */
2365 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2366 intel_prepare_page_flip(dev, pipe);
2367 intel_finish_page_flip_plane(dev, pipe);
2368 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002369 }
2370
2371 /* check event from PCH */
2372 if (de_iir & DE_PCH_EVENT) {
2373 u32 pch_iir = I915_READ(SDEIIR);
2374
2375 if (HAS_PCH_CPT(dev))
2376 cpt_irq_handler(dev, pch_iir);
2377 else
2378 ibx_irq_handler(dev, pch_iir);
2379
2380 /* should clear PCH hotplug event before clear CPU irq */
2381 I915_WRITE(SDEIIR, pch_iir);
2382 }
2383
2384 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2385 ironlake_rps_change_irq_handler(dev);
2386}
2387
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002388static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2389{
2390 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002391 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002392
2393 if (de_iir & DE_ERR_INT_IVB)
2394 ivb_err_int_handler(dev);
2395
2396 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2397 dp_aux_irq_handler(dev);
2398
2399 if (de_iir & DE_GSE_IVB)
2400 intel_opregion_asle_intr(dev);
2401
Damien Lespiau07d27e22014-03-03 17:31:46 +00002402 for_each_pipe(pipe) {
2403 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002404 intel_pipe_handle_vblank(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002405
2406 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002407 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2408 intel_prepare_page_flip(dev, pipe);
2409 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002410 }
2411 }
2412
2413 /* check event from PCH */
2414 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2415 u32 pch_iir = I915_READ(SDEIIR);
2416
2417 cpt_irq_handler(dev, pch_iir);
2418
2419 /* clear PCH hotplug event before clear CPU irq */
2420 I915_WRITE(SDEIIR, pch_iir);
2421 }
2422}
2423
Oscar Mateo72c90f62014-06-16 16:10:57 +01002424/*
2425 * To handle irqs with the minimum potential races with fresh interrupts, we:
2426 * 1 - Disable Master Interrupt Control.
2427 * 2 - Find the source(s) of the interrupt.
2428 * 3 - Clear the Interrupt Identity bits (IIR).
2429 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2430 * 5 - Re-enable Master Interrupt Control.
2431 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002432static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002433{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002434 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002435 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002436 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002437 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002438
Paulo Zanoni86642812013-04-12 17:57:57 -03002439 /* We get interrupts on unclaimed registers, so check for this before we
2440 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002441 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002442
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002443 /* disable master interrupt before clearing iir */
2444 de_ier = I915_READ(DEIER);
2445 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002446 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002447
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002448 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2449 * interrupts will will be stored on its back queue, and then we'll be
2450 * able to process them after we restore SDEIER (as soon as we restore
2451 * it, we'll get an interrupt if SDEIIR still has something to process
2452 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002453 if (!HAS_PCH_NOP(dev)) {
2454 sde_ier = I915_READ(SDEIER);
2455 I915_WRITE(SDEIER, 0);
2456 POSTING_READ(SDEIER);
2457 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002458
Oscar Mateo72c90f62014-06-16 16:10:57 +01002459 /* Find, clear, then process each source of interrupt */
2460
Chris Wilson0e434062012-05-09 21:45:44 +01002461 gt_iir = I915_READ(GTIIR);
2462 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002463 I915_WRITE(GTIIR, gt_iir);
2464 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002465 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002466 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002467 else
2468 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002469 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002470
2471 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002472 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002473 I915_WRITE(DEIIR, de_iir);
2474 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002475 if (INTEL_INFO(dev)->gen >= 7)
2476 ivb_display_irq_handler(dev, de_iir);
2477 else
2478 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002479 }
2480
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002481 if (INTEL_INFO(dev)->gen >= 6) {
2482 u32 pm_iir = I915_READ(GEN6_PMIIR);
2483 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002484 I915_WRITE(GEN6_PMIIR, pm_iir);
2485 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002486 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002487 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002488 }
2489
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002490 I915_WRITE(DEIER, de_ier);
2491 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002492 if (!HAS_PCH_NOP(dev)) {
2493 I915_WRITE(SDEIER, sde_ier);
2494 POSTING_READ(SDEIER);
2495 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002496
2497 return ret;
2498}
2499
Ben Widawskyabd58f02013-11-02 21:07:09 -07002500static irqreturn_t gen8_irq_handler(int irq, void *arg)
2501{
2502 struct drm_device *dev = arg;
2503 struct drm_i915_private *dev_priv = dev->dev_private;
2504 u32 master_ctl;
2505 irqreturn_t ret = IRQ_NONE;
2506 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002507 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002508
Ben Widawskyabd58f02013-11-02 21:07:09 -07002509 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2510 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2511 if (!master_ctl)
2512 return IRQ_NONE;
2513
2514 I915_WRITE(GEN8_MASTER_IRQ, 0);
2515 POSTING_READ(GEN8_MASTER_IRQ);
2516
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002517 /* Find, clear, then process each source of interrupt */
2518
Ben Widawskyabd58f02013-11-02 21:07:09 -07002519 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2520
2521 if (master_ctl & GEN8_DE_MISC_IRQ) {
2522 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002523 if (tmp) {
2524 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2525 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002526 if (tmp & GEN8_DE_MISC_GSE)
2527 intel_opregion_asle_intr(dev);
2528 else
2529 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002530 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002531 else
2532 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002533 }
2534
Daniel Vetter6d766f02013-11-07 14:49:55 +01002535 if (master_ctl & GEN8_DE_PORT_IRQ) {
2536 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002537 if (tmp) {
2538 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2539 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002540 if (tmp & GEN8_AUX_CHANNEL_A)
2541 dp_aux_irq_handler(dev);
2542 else
2543 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002544 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002545 else
2546 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002547 }
2548
Daniel Vetterc42664c2013-11-07 11:05:40 +01002549 for_each_pipe(pipe) {
2550 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002551
Daniel Vetterc42664c2013-11-07 11:05:40 +01002552 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2553 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002554
Daniel Vetterc42664c2013-11-07 11:05:40 +01002555 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002556 if (pipe_iir) {
2557 ret = IRQ_HANDLED;
2558 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002559 if (pipe_iir & GEN8_PIPE_VBLANK)
2560 intel_pipe_handle_vblank(dev, pipe);
2561
2562 if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
2563 intel_prepare_page_flip(dev, pipe);
2564 intel_finish_page_flip_plane(dev, pipe);
2565 }
2566
2567 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2568 hsw_pipe_crc_irq_handler(dev, pipe);
2569
2570 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2571 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2572 false))
2573 DRM_ERROR("Pipe %c FIFO underrun\n",
2574 pipe_name(pipe));
2575 }
2576
2577 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2578 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2579 pipe_name(pipe),
2580 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2581 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002582 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002583 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2584 }
2585
Daniel Vetter92d03a82013-11-07 11:05:43 +01002586 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2587 /*
2588 * FIXME(BDW): Assume for now that the new interrupt handling
2589 * scheme also closed the SDE interrupt handling race we've seen
2590 * on older pch-split platforms. But this needs testing.
2591 */
2592 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002593 if (pch_iir) {
2594 I915_WRITE(SDEIIR, pch_iir);
2595 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002596 cpt_irq_handler(dev, pch_iir);
2597 } else
2598 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2599
Daniel Vetter92d03a82013-11-07 11:05:43 +01002600 }
2601
Ben Widawskyabd58f02013-11-02 21:07:09 -07002602 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2603 POSTING_READ(GEN8_MASTER_IRQ);
2604
2605 return ret;
2606}
2607
Daniel Vetter17e1df02013-09-08 21:57:13 +02002608static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2609 bool reset_completed)
2610{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002611 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002612 int i;
2613
2614 /*
2615 * Notify all waiters for GPU completion events that reset state has
2616 * been changed, and that they need to restart their wait after
2617 * checking for potential errors (and bail out to drop locks if there is
2618 * a gpu reset pending so that i915_error_work_func can acquire them).
2619 */
2620
2621 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2622 for_each_ring(ring, dev_priv, i)
2623 wake_up_all(&ring->irq_queue);
2624
2625 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2626 wake_up_all(&dev_priv->pending_flip_queue);
2627
2628 /*
2629 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2630 * reset state is cleared.
2631 */
2632 if (reset_completed)
2633 wake_up_all(&dev_priv->gpu_error.reset_queue);
2634}
2635
Jesse Barnes8a905232009-07-11 16:48:03 -04002636/**
2637 * i915_error_work_func - do process context error handling work
2638 * @work: work struct
2639 *
2640 * Fire an error uevent so userspace can see that a hang or error
2641 * was detected.
2642 */
2643static void i915_error_work_func(struct work_struct *work)
2644{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002645 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2646 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002647 struct drm_i915_private *dev_priv =
2648 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002649 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002650 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2651 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2652 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002653 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002654
Dave Airlie5bdebb12013-10-11 14:07:25 +10002655 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002656
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002657 /*
2658 * Note that there's only one work item which does gpu resets, so we
2659 * need not worry about concurrent gpu resets potentially incrementing
2660 * error->reset_counter twice. We only need to take care of another
2661 * racing irq/hangcheck declaring the gpu dead for a second time. A
2662 * quick check for that is good enough: schedule_work ensures the
2663 * correct ordering between hang detection and this work item, and since
2664 * the reset in-progress bit is only ever set by code outside of this
2665 * work we don't need to worry about any other races.
2666 */
2667 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002668 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002669 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002670 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002671
Daniel Vetter17e1df02013-09-08 21:57:13 +02002672 /*
Imre Deakf454c692014-04-23 01:09:04 +03002673 * In most cases it's guaranteed that we get here with an RPM
2674 * reference held, for example because there is a pending GPU
2675 * request that won't finish until the reset is done. This
2676 * isn't the case at least when we get here by doing a
2677 * simulated reset via debugs, so get an RPM reference.
2678 */
2679 intel_runtime_pm_get(dev_priv);
2680 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002681 * All state reset _must_ be completed before we update the
2682 * reset counter, for otherwise waiters might miss the reset
2683 * pending state and not properly drop locks, resulting in
2684 * deadlocks with the reset work.
2685 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002686 ret = i915_reset(dev);
2687
Daniel Vetter17e1df02013-09-08 21:57:13 +02002688 intel_display_handle_reset(dev);
2689
Imre Deakf454c692014-04-23 01:09:04 +03002690 intel_runtime_pm_put(dev_priv);
2691
Daniel Vetterf69061b2012-12-06 09:01:42 +01002692 if (ret == 0) {
2693 /*
2694 * After all the gem state is reset, increment the reset
2695 * counter and wake up everyone waiting for the reset to
2696 * complete.
2697 *
2698 * Since unlock operations are a one-sided barrier only,
2699 * we need to insert a barrier here to order any seqno
2700 * updates before
2701 * the counter increment.
2702 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002703 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002704 atomic_inc(&dev_priv->gpu_error.reset_counter);
2705
Dave Airlie5bdebb12013-10-11 14:07:25 +10002706 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002707 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002708 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002709 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002710 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002711
Daniel Vetter17e1df02013-09-08 21:57:13 +02002712 /*
2713 * Note: The wake_up also serves as a memory barrier so that
2714 * waiters see the update value of the reset counter atomic_t.
2715 */
2716 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002717 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002718}
2719
Chris Wilson35aed2e2010-05-27 13:18:12 +01002720static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002721{
2722 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002723 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002724 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002725 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002726
Chris Wilson35aed2e2010-05-27 13:18:12 +01002727 if (!eir)
2728 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002729
Joe Perchesa70491c2012-03-18 13:00:11 -07002730 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002731
Ben Widawskybd9854f2012-08-23 15:18:09 -07002732 i915_get_extra_instdone(dev, instdone);
2733
Jesse Barnes8a905232009-07-11 16:48:03 -04002734 if (IS_G4X(dev)) {
2735 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2736 u32 ipeir = I915_READ(IPEIR_I965);
2737
Joe Perchesa70491c2012-03-18 13:00:11 -07002738 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2739 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002740 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2741 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002742 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002743 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002744 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002745 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002746 }
2747 if (eir & GM45_ERROR_PAGE_TABLE) {
2748 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002749 pr_err("page table error\n");
2750 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002751 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002752 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002753 }
2754 }
2755
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002756 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002757 if (eir & I915_ERROR_PAGE_TABLE) {
2758 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002759 pr_err("page table error\n");
2760 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002761 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002762 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002763 }
2764 }
2765
2766 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002767 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002768 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002769 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002770 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002771 /* pipestat has already been acked */
2772 }
2773 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002774 pr_err("instruction error\n");
2775 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002776 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2777 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002778 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002779 u32 ipeir = I915_READ(IPEIR);
2780
Joe Perchesa70491c2012-03-18 13:00:11 -07002781 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2782 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002783 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002784 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002785 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002786 } else {
2787 u32 ipeir = I915_READ(IPEIR_I965);
2788
Joe Perchesa70491c2012-03-18 13:00:11 -07002789 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2790 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002791 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002792 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002793 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002794 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002795 }
2796 }
2797
2798 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002799 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002800 eir = I915_READ(EIR);
2801 if (eir) {
2802 /*
2803 * some errors might have become stuck,
2804 * mask them.
2805 */
2806 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2807 I915_WRITE(EMR, I915_READ(EMR) | eir);
2808 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2809 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002810}
2811
2812/**
2813 * i915_handle_error - handle an error interrupt
2814 * @dev: drm device
2815 *
2816 * Do some basic checking of regsiter state at error interrupt time and
2817 * dump it to the syslog. Also call i915_capture_error_state() to make
2818 * sure we get a record and make it available in debugfs. Fire a uevent
2819 * so userspace knows something bad happened (should trigger collection
2820 * of a ring dump etc.).
2821 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002822void i915_handle_error(struct drm_device *dev, bool wedged,
2823 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002824{
2825 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002826 va_list args;
2827 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002828
Mika Kuoppala58174462014-02-25 17:11:26 +02002829 va_start(args, fmt);
2830 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2831 va_end(args);
2832
2833 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002834 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002835
Ben Gamariba1234d2009-09-14 17:48:47 -04002836 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002837 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2838 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002839
Ben Gamari11ed50e2009-09-14 17:48:45 -04002840 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002841 * Wakeup waiting processes so that the reset work function
2842 * i915_error_work_func doesn't deadlock trying to grab various
2843 * locks. By bumping the reset counter first, the woken
2844 * processes will see a reset in progress and back off,
2845 * releasing their locks and then wait for the reset completion.
2846 * We must do this for _all_ gpu waiters that might hold locks
2847 * that the reset work needs to acquire.
2848 *
2849 * Note: The wake_up serves as the required memory barrier to
2850 * ensure that the waiters see the updated value of the reset
2851 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002852 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002853 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002854 }
2855
Daniel Vetter122f46b2013-09-04 17:36:14 +02002856 /*
2857 * Our reset work can grab modeset locks (since it needs to reset the
2858 * state of outstanding pagelips). Hence it must not be run on our own
2859 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2860 * code will deadlock.
2861 */
2862 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002863}
2864
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002865static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002866{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002867 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002868 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002870 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002871 struct intel_unpin_work *work;
2872 unsigned long flags;
2873 bool stall_detected;
2874
2875 /* Ignore early vblank irqs */
2876 if (intel_crtc == NULL)
2877 return;
2878
2879 spin_lock_irqsave(&dev->event_lock, flags);
2880 work = intel_crtc->unpin_work;
2881
Chris Wilsone7d841c2012-12-03 11:36:30 +00002882 if (work == NULL ||
2883 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2884 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002885 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2886 spin_unlock_irqrestore(&dev->event_lock, flags);
2887 return;
2888 }
2889
2890 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002891 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002892 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002893 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002894 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002895 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002896 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002897 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002898 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Matt Roperf4510a22014-04-01 15:22:40 -07002899 crtc->y * crtc->primary->fb->pitches[0] +
2900 crtc->x * crtc->primary->fb->bits_per_pixel/8);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002901 }
2902
2903 spin_unlock_irqrestore(&dev->event_lock, flags);
2904
2905 if (stall_detected) {
2906 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2907 intel_prepare_page_flip(dev, intel_crtc->plane);
2908 }
2909}
2910
Keith Packard42f52ef2008-10-18 19:39:29 -07002911/* Called from drm generic code, passed 'crtc' which
2912 * we use as a pipe index
2913 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002914static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002915{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002916 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002917 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002918
Chris Wilson5eddb702010-09-11 13:48:45 +01002919 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002920 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002921
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002922 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002923 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002924 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002925 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002926 else
Keith Packard7c463582008-11-04 02:03:27 -08002927 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002928 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002929 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002930
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002931 return 0;
2932}
2933
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002934static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002935{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002936 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002937 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002938 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002939 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002940
2941 if (!i915_pipe_enabled(dev, pipe))
2942 return -EINVAL;
2943
2944 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002945 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002946 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2947
2948 return 0;
2949}
2950
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002951static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2952{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002953 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002954 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002955
2956 if (!i915_pipe_enabled(dev, pipe))
2957 return -EINVAL;
2958
2959 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002960 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002961 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002962 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2963
2964 return 0;
2965}
2966
Ben Widawskyabd58f02013-11-02 21:07:09 -07002967static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2968{
2969 struct drm_i915_private *dev_priv = dev->dev_private;
2970 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002971
2972 if (!i915_pipe_enabled(dev, pipe))
2973 return -EINVAL;
2974
2975 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002976 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2977 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2978 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002979 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2980 return 0;
2981}
2982
Keith Packard42f52ef2008-10-18 19:39:29 -07002983/* Called from drm generic code, passed 'crtc' which
2984 * we use as a pipe index
2985 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002986static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002987{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002988 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002989 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002990
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002991 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002992 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002993 PIPE_VBLANK_INTERRUPT_STATUS |
2994 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002995 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2996}
2997
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002998static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002999{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003000 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07003001 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03003002 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02003003 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07003004
3005 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03003006 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003007 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3008}
3009
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003010static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
3011{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003012 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003013 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003014
3015 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003016 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003017 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003018 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3019}
3020
Ben Widawskyabd58f02013-11-02 21:07:09 -07003021static void gen8_disable_vblank(struct drm_device *dev, int pipe)
3022{
3023 struct drm_i915_private *dev_priv = dev->dev_private;
3024 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003025
3026 if (!i915_pipe_enabled(dev, pipe))
3027 return;
3028
3029 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01003030 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
3031 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
3032 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07003033 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3034}
3035
Chris Wilson893eead2010-10-27 14:44:35 +01003036static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003037ring_last_seqno(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08003038{
Chris Wilson893eead2010-10-27 14:44:35 +01003039 return list_entry(ring->request_list.prev,
3040 struct drm_i915_gem_request, list)->seqno;
3041}
3042
Chris Wilson9107e9d2013-06-10 11:20:20 +01003043static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003044ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01003045{
Chris Wilson9107e9d2013-06-10 11:20:20 +01003046 return (list_empty(&ring->request_list) ||
3047 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04003048}
3049
Daniel Vettera028c4b2014-03-15 00:08:56 +01003050static bool
3051ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
3052{
3053 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003054 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01003055 } else {
3056 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
3057 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
3058 MI_SEMAPHORE_REGISTER);
3059 }
3060}
3061
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003062static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003063semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01003064{
3065 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003066 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01003067 int i;
3068
3069 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003070 for_each_ring(signaller, dev_priv, i) {
3071 if (ring == signaller)
3072 continue;
3073
3074 if (offset == signaller->semaphore.signal_ggtt[ring->id])
3075 return signaller;
3076 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01003077 } else {
3078 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
3079
3080 for_each_ring(signaller, dev_priv, i) {
3081 if(ring == signaller)
3082 continue;
3083
Ben Widawskyebc348b2014-04-29 14:52:28 -07003084 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01003085 return signaller;
3086 }
3087 }
3088
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003089 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
3090 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01003091
3092 return NULL;
3093}
3094
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003095static struct intel_engine_cs *
3096semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02003097{
3098 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01003099 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003100 u64 offset = 0;
3101 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02003102
3103 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01003104 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01003105 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02003106
Daniel Vetter88fe4292014-03-15 00:08:55 +01003107 /*
3108 * HEAD is likely pointing to the dword after the actual command,
3109 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003110 * or 4 dwords depending on the semaphore wait command size.
3111 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01003112 * point at at batch, and semaphores are always emitted into the
3113 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02003114 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01003115 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003116 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01003117
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003118 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01003119 /*
3120 * Be paranoid and presume the hw has gone off into the wild -
3121 * our ring is smaller than what the hardware (and hence
3122 * HEAD_ADDR) allows. Also handles wrap-around.
3123 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01003124 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01003125
3126 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01003127 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02003128 if (cmd == ipehr)
3129 break;
3130
Daniel Vetter88fe4292014-03-15 00:08:55 +01003131 head -= 4;
3132 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02003133
Daniel Vetter88fe4292014-03-15 00:08:55 +01003134 if (!i)
3135 return NULL;
3136
Oscar Mateoee1b1e52014-05-22 14:13:35 +01003137 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003138 if (INTEL_INFO(ring->dev)->gen >= 8) {
3139 offset = ioread32(ring->buffer->virtual_start + head + 12);
3140 offset <<= 32;
3141 offset = ioread32(ring->buffer->virtual_start + head + 8);
3142 }
3143 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02003144}
3145
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003146static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01003147{
3148 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003149 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01003150 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01003151
Chris Wilson4be17382014-06-06 10:22:29 +01003152 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01003153
3154 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01003155 if (signaller == NULL)
3156 return -1;
3157
3158 /* Prevent pathological recursion due to driver bugs */
3159 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01003160 return -1;
3161
Chris Wilson4be17382014-06-06 10:22:29 +01003162 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
3163 return 1;
3164
Chris Wilsona0d036b2014-07-19 12:40:42 +01003165 /* cursory check for an unkickable deadlock */
3166 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
3167 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01003168 return -1;
3169
3170 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01003171}
3172
3173static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
3174{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003175 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01003176 int i;
3177
3178 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01003179 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01003180}
3181
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003182static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003183ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003184{
3185 struct drm_device *dev = ring->dev;
3186 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003187 u32 tmp;
3188
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003189 if (acthd != ring->hangcheck.acthd) {
3190 if (acthd > ring->hangcheck.max_acthd) {
3191 ring->hangcheck.max_acthd = acthd;
3192 return HANGCHECK_ACTIVE;
3193 }
3194
3195 return HANGCHECK_ACTIVE_LOOP;
3196 }
Chris Wilson6274f212013-06-10 11:20:21 +01003197
Chris Wilson9107e9d2013-06-10 11:20:20 +01003198 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003199 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003200
3201 /* Is the chip hanging on a WAIT_FOR_EVENT?
3202 * If so we can simply poke the RB_WAIT bit
3203 * and break the hang. This should work on
3204 * all but the second generation chipsets.
3205 */
3206 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003207 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02003208 i915_handle_error(dev, false,
3209 "Kicking stuck wait on %s",
3210 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003211 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003212 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003213 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02003214
Chris Wilson6274f212013-06-10 11:20:21 +01003215 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
3216 switch (semaphore_passed(ring)) {
3217 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003218 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003219 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02003220 i915_handle_error(dev, false,
3221 "Kicking stuck semaphore on %s",
3222 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01003223 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003224 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003225 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003226 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01003227 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003228 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003229
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003230 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003231}
3232
Ben Gamarif65d9422009-09-14 17:48:44 -04003233/**
3234 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003235 * batchbuffers in a long time. We keep track per ring seqno progress and
3236 * if there are no progress, hangcheck score for that ring is increased.
3237 * Further, acthd is inspected to see if the ring is stuck. On stuck case
3238 * we kick the ring. If we see no progress on three subsequent calls
3239 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04003240 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01003241static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04003242{
3243 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003244 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003245 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01003246 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003247 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003248 bool stuck[I915_NUM_RINGS] = { 0 };
3249#define BUSY 1
3250#define KICK 5
3251#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01003252
Jani Nikulad330a952014-01-21 11:24:25 +02003253 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07003254 return;
3255
Chris Wilsonb4519512012-05-11 14:29:30 +01003256 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00003257 u64 acthd;
3258 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003259 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01003260
Chris Wilson6274f212013-06-10 11:20:21 +01003261 semaphore_clear_deadlocks(dev_priv);
3262
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003263 seqno = ring->get_seqno(ring, false);
3264 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01003265
Chris Wilson9107e9d2013-06-10 11:20:20 +01003266 if (ring->hangcheck.seqno == seqno) {
3267 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003268 ring->hangcheck.action = HANGCHECK_IDLE;
3269
Chris Wilson9107e9d2013-06-10 11:20:20 +01003270 if (waitqueue_active(&ring->irq_queue)) {
3271 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01003272 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01003273 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
3274 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3275 ring->name);
3276 else
3277 DRM_INFO("Fake missed irq on %s\n",
3278 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01003279 wake_up_all(&ring->irq_queue);
3280 }
3281 /* Safeguard against driver failure */
3282 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003283 } else
3284 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003285 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01003286 /* We always increment the hangcheck score
3287 * if the ring is busy and still processing
3288 * the same request, so that no single request
3289 * can run indefinitely (such as a chain of
3290 * batches). The only time we do not increment
3291 * the hangcheck score on this ring, if this
3292 * ring is in a legitimate wait for another
3293 * ring. In that case the waiting ring is a
3294 * victim and we want to be sure we catch the
3295 * right culprit. Then every time we do kick
3296 * the ring, add a small increment to the
3297 * score so that we can catch a batch that is
3298 * being repeatedly kicked and so responsible
3299 * for stalling the machine.
3300 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003301 ring->hangcheck.action = ring_stuck(ring,
3302 acthd);
3303
3304 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003305 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003306 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003307 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003308 break;
3309 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003310 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003311 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003312 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003313 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003314 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003315 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003316 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003317 stuck[i] = true;
3318 break;
3319 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003320 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003321 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003322 ring->hangcheck.action = HANGCHECK_ACTIVE;
3323
Chris Wilson9107e9d2013-06-10 11:20:20 +01003324 /* Gradually reduce the count so that we catch DoS
3325 * attempts across multiple batches.
3326 */
3327 if (ring->hangcheck.score > 0)
3328 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003329
3330 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003331 }
3332
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003333 ring->hangcheck.seqno = seqno;
3334 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003335 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003336 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003337
Mika Kuoppala92cab732013-05-24 17:16:07 +03003338 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003339 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003340 DRM_INFO("%s on %s\n",
3341 stuck[i] ? "stuck" : "no progress",
3342 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003343 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003344 }
3345 }
3346
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003347 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003348 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003349
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003350 if (busy_count)
3351 /* Reset timer case chip hangs without another request
3352 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003353 i915_queue_hangcheck(dev);
3354}
3355
3356void i915_queue_hangcheck(struct drm_device *dev)
3357{
3358 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02003359 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003360 return;
3361
3362 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
3363 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003364}
3365
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003366static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003367{
3368 struct drm_i915_private *dev_priv = dev->dev_private;
3369
3370 if (HAS_PCH_NOP(dev))
3371 return;
3372
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003373 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003374
3375 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3376 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003377}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003378
Paulo Zanoni622364b2014-04-01 15:37:22 -03003379/*
3380 * SDEIER is also touched by the interrupt handler to work around missed PCH
3381 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3382 * instead we unconditionally enable all PCH interrupt sources here, but then
3383 * only unmask them as needed with SDEIMR.
3384 *
3385 * This function needs to be called before interrupts are enabled.
3386 */
3387static void ibx_irq_pre_postinstall(struct drm_device *dev)
3388{
3389 struct drm_i915_private *dev_priv = dev->dev_private;
3390
3391 if (HAS_PCH_NOP(dev))
3392 return;
3393
3394 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003395 I915_WRITE(SDEIER, 0xffffffff);
3396 POSTING_READ(SDEIER);
3397}
3398
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003399static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003400{
3401 struct drm_i915_private *dev_priv = dev->dev_private;
3402
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003403 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003404 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003405 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003406}
3407
Linus Torvalds1da177e2005-04-16 15:20:36 -07003408/* drm_dma.h hooks
3409*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003410static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003411{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003412 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003413
Paulo Zanoni0c841212014-04-01 15:37:27 -03003414 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003415
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003416 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003417 if (IS_GEN7(dev))
3418 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003419
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003420 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003421
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003422 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003423}
3424
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003425static void valleyview_irq_preinstall(struct drm_device *dev)
3426{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003427 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003428 int pipe;
3429
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003430 /* VLV magic */
3431 I915_WRITE(VLV_IMR, 0);
3432 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3433 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3434 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3435
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003436 /* and GT */
3437 I915_WRITE(GTIIR, I915_READ(GTIIR));
3438 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003439
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003440 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003441
3442 I915_WRITE(DPINVGTT, 0xff);
3443
3444 I915_WRITE(PORT_HOTPLUG_EN, 0);
3445 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3446 for_each_pipe(pipe)
3447 I915_WRITE(PIPESTAT(pipe), 0xffff);
3448 I915_WRITE(VLV_IIR, 0xffffffff);
3449 I915_WRITE(VLV_IMR, 0xffffffff);
3450 I915_WRITE(VLV_IER, 0x0);
3451 POSTING_READ(VLV_IER);
3452}
3453
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003454static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3455{
3456 GEN8_IRQ_RESET_NDX(GT, 0);
3457 GEN8_IRQ_RESET_NDX(GT, 1);
3458 GEN8_IRQ_RESET_NDX(GT, 2);
3459 GEN8_IRQ_RESET_NDX(GT, 3);
3460}
3461
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003462static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003463{
3464 struct drm_i915_private *dev_priv = dev->dev_private;
3465 int pipe;
3466
Ben Widawskyabd58f02013-11-02 21:07:09 -07003467 I915_WRITE(GEN8_MASTER_IRQ, 0);
3468 POSTING_READ(GEN8_MASTER_IRQ);
3469
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003470 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003471
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003472 for_each_pipe(pipe)
Paulo Zanoni813bde42014-07-04 11:50:29 -03003473 if (intel_display_power_enabled(dev_priv,
3474 POWER_DOMAIN_PIPE(pipe)))
3475 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003476
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003477 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3478 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3479 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003480
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003481 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003482}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003483
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003484void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
3485{
3486 unsigned long irqflags;
3487
3488 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3489 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
3490 ~dev_priv->de_irq_mask[PIPE_B]);
3491 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
3492 ~dev_priv->de_irq_mask[PIPE_C]);
3493 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3494}
3495
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003496static void cherryview_irq_preinstall(struct drm_device *dev)
3497{
3498 struct drm_i915_private *dev_priv = dev->dev_private;
3499 int pipe;
3500
3501 I915_WRITE(GEN8_MASTER_IRQ, 0);
3502 POSTING_READ(GEN8_MASTER_IRQ);
3503
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003504 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003505
3506 GEN5_IRQ_RESET(GEN8_PCU_);
3507
3508 POSTING_READ(GEN8_PCU_IIR);
3509
3510 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3511
3512 I915_WRITE(PORT_HOTPLUG_EN, 0);
3513 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3514
3515 for_each_pipe(pipe)
3516 I915_WRITE(PIPESTAT(pipe), 0xffff);
3517
3518 I915_WRITE(VLV_IMR, 0xffffffff);
3519 I915_WRITE(VLV_IER, 0x0);
3520 I915_WRITE(VLV_IIR, 0xffffffff);
3521 POSTING_READ(VLV_IIR);
3522}
3523
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003524static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003525{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003526 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003527 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003528 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003529
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003530 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003531 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003532 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003533 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003534 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003535 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003536 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003537 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003538 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003539 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003540 }
3541
Daniel Vetterfee884e2013-07-04 23:35:21 +02003542 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003543
3544 /*
3545 * Enable digital hotplug on the PCH, and configure the DP short pulse
3546 * duration to 2ms (which is the minimum in the Display Port spec)
3547 *
3548 * This register is the same on all known PCH chips.
3549 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003550 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3551 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3552 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3553 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3554 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3555 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3556}
3557
Paulo Zanonid46da432013-02-08 17:35:15 -02003558static void ibx_irq_postinstall(struct drm_device *dev)
3559{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003560 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003561 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003562
Daniel Vetter692a04c2013-05-29 21:43:05 +02003563 if (HAS_PCH_NOP(dev))
3564 return;
3565
Paulo Zanoni105b1222014-04-01 15:37:17 -03003566 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003567 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003568 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003569 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003570
Paulo Zanoni337ba012014-04-01 15:37:16 -03003571 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003572 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003573}
3574
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003575static void gen5_gt_irq_postinstall(struct drm_device *dev)
3576{
3577 struct drm_i915_private *dev_priv = dev->dev_private;
3578 u32 pm_irqs, gt_irqs;
3579
3580 pm_irqs = gt_irqs = 0;
3581
3582 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003583 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003584 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003585 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3586 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003587 }
3588
3589 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3590 if (IS_GEN5(dev)) {
3591 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3592 ILK_BSD_USER_INTERRUPT;
3593 } else {
3594 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3595 }
3596
Paulo Zanoni35079892014-04-01 15:37:15 -03003597 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003598
3599 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05303600 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003601
3602 if (HAS_VEBOX(dev))
3603 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3604
Paulo Zanoni605cd252013-08-06 18:57:15 -03003605 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003606 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003607 }
3608}
3609
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003610static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003611{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003612 unsigned long irqflags;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003613 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003614 u32 display_mask, extra_mask;
3615
3616 if (INTEL_INFO(dev)->gen >= 7) {
3617 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3618 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3619 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003620 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003621 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003622 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003623 } else {
3624 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3625 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003626 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003627 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3628 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003629 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3630 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003631 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003632
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003633 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003634
Paulo Zanoni0c841212014-04-01 15:37:27 -03003635 I915_WRITE(HWSTAM, 0xeffe);
3636
Paulo Zanoni622364b2014-04-01 15:37:22 -03003637 ibx_irq_pre_postinstall(dev);
3638
Paulo Zanoni35079892014-04-01 15:37:15 -03003639 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003640
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003641 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003642
Paulo Zanonid46da432013-02-08 17:35:15 -02003643 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003644
Jesse Barnesf97108d2010-01-29 11:27:07 -08003645 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003646 /* Enable PCU event interrupts
3647 *
3648 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003649 * setup is guaranteed to run in single-threaded context. But we
3650 * need it to make the assert_spin_locked happy. */
3651 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003652 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003653 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003654 }
3655
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003656 return 0;
3657}
3658
Imre Deakf8b79e52014-03-04 19:23:07 +02003659static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3660{
3661 u32 pipestat_mask;
3662 u32 iir_mask;
3663
3664 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3665 PIPE_FIFO_UNDERRUN_STATUS;
3666
3667 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3668 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3669 POSTING_READ(PIPESTAT(PIPE_A));
3670
3671 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3672 PIPE_CRC_DONE_INTERRUPT_STATUS;
3673
3674 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3675 PIPE_GMBUS_INTERRUPT_STATUS);
3676 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3677
3678 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3679 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3680 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3681 dev_priv->irq_mask &= ~iir_mask;
3682
3683 I915_WRITE(VLV_IIR, iir_mask);
3684 I915_WRITE(VLV_IIR, iir_mask);
3685 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3686 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3687 POSTING_READ(VLV_IER);
3688}
3689
3690static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3691{
3692 u32 pipestat_mask;
3693 u32 iir_mask;
3694
3695 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3696 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003697 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003698
3699 dev_priv->irq_mask |= iir_mask;
3700 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3701 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3702 I915_WRITE(VLV_IIR, iir_mask);
3703 I915_WRITE(VLV_IIR, iir_mask);
3704 POSTING_READ(VLV_IIR);
3705
3706 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3707 PIPE_CRC_DONE_INTERRUPT_STATUS;
3708
3709 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3710 PIPE_GMBUS_INTERRUPT_STATUS);
3711 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3712
3713 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3714 PIPE_FIFO_UNDERRUN_STATUS;
3715 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3716 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3717 POSTING_READ(PIPESTAT(PIPE_A));
3718}
3719
3720void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3721{
3722 assert_spin_locked(&dev_priv->irq_lock);
3723
3724 if (dev_priv->display_irqs_enabled)
3725 return;
3726
3727 dev_priv->display_irqs_enabled = true;
3728
3729 if (dev_priv->dev->irq_enabled)
3730 valleyview_display_irqs_install(dev_priv);
3731}
3732
3733void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3734{
3735 assert_spin_locked(&dev_priv->irq_lock);
3736
3737 if (!dev_priv->display_irqs_enabled)
3738 return;
3739
3740 dev_priv->display_irqs_enabled = false;
3741
3742 if (dev_priv->dev->irq_enabled)
3743 valleyview_display_irqs_uninstall(dev_priv);
3744}
3745
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003746static int valleyview_irq_postinstall(struct drm_device *dev)
3747{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003748 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003749 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003750
Imre Deakf8b79e52014-03-04 19:23:07 +02003751 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003752
Daniel Vetter20afbda2012-12-11 14:05:07 +01003753 I915_WRITE(PORT_HOTPLUG_EN, 0);
3754 POSTING_READ(PORT_HOTPLUG_EN);
3755
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003756 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003757 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003758 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003759 POSTING_READ(VLV_IER);
3760
Daniel Vetterb79480b2013-06-27 17:52:10 +02003761 /* Interrupt setup is already guaranteed to be single-threaded, this is
3762 * just to make the assert_spin_locked check happy. */
3763 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deakf8b79e52014-03-04 19:23:07 +02003764 if (dev_priv->display_irqs_enabled)
3765 valleyview_display_irqs_install(dev_priv);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003766 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003767
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003768 I915_WRITE(VLV_IIR, 0xffffffff);
3769 I915_WRITE(VLV_IIR, 0xffffffff);
3770
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003771 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003772
3773 /* ack & enable invalid PTE error interrupts */
3774#if 0 /* FIXME: add support to irq handler for checking these bits */
3775 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3776 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3777#endif
3778
3779 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003780
3781 return 0;
3782}
3783
Ben Widawskyabd58f02013-11-02 21:07:09 -07003784static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3785{
3786 int i;
3787
3788 /* These are interrupts we'll toggle with the ring mask register */
3789 uint32_t gt_interrupts[] = {
3790 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3791 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3792 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3793 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3794 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3795 0,
3796 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3797 };
3798
Paulo Zanoni337ba012014-04-01 15:37:16 -03003799 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
Paulo Zanoni35079892014-04-01 15:37:15 -03003800 GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
Ben Widawsky09610212014-05-15 20:58:08 +03003801
3802 dev_priv->pm_irq_mask = 0xffffffff;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003803}
3804
3805static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3806{
3807 struct drm_device *dev = dev_priv->dev;
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01003808 uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003809 GEN8_PIPE_CDCLK_CRC_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003810 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Daniel Vetter5c673b62014-03-07 20:34:46 +01003811 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3812 GEN8_PIPE_FIFO_UNDERRUN;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003813 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003814 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3815 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3816 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003817
Paulo Zanoni337ba012014-04-01 15:37:16 -03003818 for_each_pipe(pipe)
Paulo Zanoni813bde42014-07-04 11:50:29 -03003819 if (intel_display_power_enabled(dev_priv,
3820 POWER_DOMAIN_PIPE(pipe)))
3821 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3822 dev_priv->de_irq_mask[pipe],
3823 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003824
Paulo Zanoni35079892014-04-01 15:37:15 -03003825 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003826}
3827
3828static int gen8_irq_postinstall(struct drm_device *dev)
3829{
3830 struct drm_i915_private *dev_priv = dev->dev_private;
3831
Paulo Zanoni622364b2014-04-01 15:37:22 -03003832 ibx_irq_pre_postinstall(dev);
3833
Ben Widawskyabd58f02013-11-02 21:07:09 -07003834 gen8_gt_irq_postinstall(dev_priv);
3835 gen8_de_irq_postinstall(dev_priv);
3836
3837 ibx_irq_postinstall(dev);
3838
3839 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3840 POSTING_READ(GEN8_MASTER_IRQ);
3841
3842 return 0;
3843}
3844
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003845static int cherryview_irq_postinstall(struct drm_device *dev)
3846{
3847 struct drm_i915_private *dev_priv = dev->dev_private;
3848 u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3849 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003850 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Ville Syrjälä3278f672014-04-09 13:28:49 +03003851 I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3852 u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
3853 PIPE_CRC_DONE_INTERRUPT_STATUS;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003854 unsigned long irqflags;
3855 int pipe;
3856
3857 /*
3858 * Leave vblank interrupts masked initially. enable/disable will
3859 * toggle them based on usage.
3860 */
Ville Syrjälä3278f672014-04-09 13:28:49 +03003861 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003862
3863 for_each_pipe(pipe)
3864 I915_WRITE(PIPESTAT(pipe), 0xffff);
3865
3866 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä3278f672014-04-09 13:28:49 +03003867 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003868 for_each_pipe(pipe)
3869 i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3870 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3871
3872 I915_WRITE(VLV_IIR, 0xffffffff);
3873 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3874 I915_WRITE(VLV_IER, enable_mask);
3875
3876 gen8_gt_irq_postinstall(dev_priv);
3877
3878 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3879 POSTING_READ(GEN8_MASTER_IRQ);
3880
3881 return 0;
3882}
3883
Ben Widawskyabd58f02013-11-02 21:07:09 -07003884static void gen8_irq_uninstall(struct drm_device *dev)
3885{
3886 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003887
3888 if (!dev_priv)
3889 return;
3890
Paulo Zanonid4eb6b12014-04-01 15:37:24 -03003891 intel_hpd_irq_uninstall(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003892
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003893 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003894}
3895
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003896static void valleyview_irq_uninstall(struct drm_device *dev)
3897{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003898 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakf8b79e52014-03-04 19:23:07 +02003899 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003900 int pipe;
3901
3902 if (!dev_priv)
3903 return;
3904
Imre Deak843d0e72014-04-14 20:24:23 +03003905 I915_WRITE(VLV_MASTER_IER, 0);
3906
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003907 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003908
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003909 for_each_pipe(pipe)
3910 I915_WRITE(PIPESTAT(pipe), 0xffff);
3911
3912 I915_WRITE(HWSTAM, 0xffffffff);
3913 I915_WRITE(PORT_HOTPLUG_EN, 0);
3914 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003915
3916 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3917 if (dev_priv->display_irqs_enabled)
3918 valleyview_display_irqs_uninstall(dev_priv);
3919 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3920
3921 dev_priv->irq_mask = 0;
3922
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003923 I915_WRITE(VLV_IIR, 0xffffffff);
3924 I915_WRITE(VLV_IMR, 0xffffffff);
3925 I915_WRITE(VLV_IER, 0x0);
3926 POSTING_READ(VLV_IER);
3927}
3928
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003929static void cherryview_irq_uninstall(struct drm_device *dev)
3930{
3931 struct drm_i915_private *dev_priv = dev->dev_private;
3932 int pipe;
3933
3934 if (!dev_priv)
3935 return;
3936
3937 I915_WRITE(GEN8_MASTER_IRQ, 0);
3938 POSTING_READ(GEN8_MASTER_IRQ);
3939
3940#define GEN8_IRQ_FINI_NDX(type, which) \
3941do { \
3942 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3943 I915_WRITE(GEN8_##type##_IER(which), 0); \
3944 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3945 POSTING_READ(GEN8_##type##_IIR(which)); \
3946 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3947} while (0)
3948
3949#define GEN8_IRQ_FINI(type) \
3950do { \
3951 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3952 I915_WRITE(GEN8_##type##_IER, 0); \
3953 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3954 POSTING_READ(GEN8_##type##_IIR); \
3955 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3956} while (0)
3957
3958 GEN8_IRQ_FINI_NDX(GT, 0);
3959 GEN8_IRQ_FINI_NDX(GT, 1);
3960 GEN8_IRQ_FINI_NDX(GT, 2);
3961 GEN8_IRQ_FINI_NDX(GT, 3);
3962
3963 GEN8_IRQ_FINI(PCU);
3964
3965#undef GEN8_IRQ_FINI
3966#undef GEN8_IRQ_FINI_NDX
3967
3968 I915_WRITE(PORT_HOTPLUG_EN, 0);
3969 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3970
3971 for_each_pipe(pipe)
3972 I915_WRITE(PIPESTAT(pipe), 0xffff);
3973
3974 I915_WRITE(VLV_IMR, 0xffffffff);
3975 I915_WRITE(VLV_IER, 0x0);
3976 I915_WRITE(VLV_IIR, 0xffffffff);
3977 POSTING_READ(VLV_IIR);
3978}
3979
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003980static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003981{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003982 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003983
3984 if (!dev_priv)
3985 return;
3986
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003987 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003988
Paulo Zanonibe30b292014-04-01 15:37:25 -03003989 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003990}
3991
Chris Wilsonc2798b12012-04-22 21:13:57 +01003992static void i8xx_irq_preinstall(struct drm_device * dev)
3993{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003994 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003995 int pipe;
3996
Chris Wilsonc2798b12012-04-22 21:13:57 +01003997 for_each_pipe(pipe)
3998 I915_WRITE(PIPESTAT(pipe), 0);
3999 I915_WRITE16(IMR, 0xffff);
4000 I915_WRITE16(IER, 0x0);
4001 POSTING_READ16(IER);
4002}
4003
4004static int i8xx_irq_postinstall(struct drm_device *dev)
4005{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004006 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02004007 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004008
Chris Wilsonc2798b12012-04-22 21:13:57 +01004009 I915_WRITE16(EMR,
4010 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4011
4012 /* Unmask the interrupts that we always want on. */
4013 dev_priv->irq_mask =
4014 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4015 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4016 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4017 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4018 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4019 I915_WRITE16(IMR, dev_priv->irq_mask);
4020
4021 I915_WRITE16(IER,
4022 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4023 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4024 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
4025 I915_USER_INTERRUPT);
4026 POSTING_READ16(IER);
4027
Daniel Vetter379ef822013-10-16 22:55:56 +02004028 /* Interrupt setup is already guaranteed to be single-threaded, this is
4029 * just to make the assert_spin_locked check happy. */
4030 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004031 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4032 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02004033 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4034
Chris Wilsonc2798b12012-04-22 21:13:57 +01004035 return 0;
4036}
4037
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004038/*
4039 * Returns true when a page flip has completed.
4040 */
4041static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004042 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004043{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004044 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004045 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004046
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03004047 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004048 return false;
4049
4050 if ((iir & flip_pending) == 0)
4051 return false;
4052
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004053 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004054
4055 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4056 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4057 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4058 * the flip is completed (no longer pending). Since this doesn't raise
4059 * an interrupt per se, we watch for the change at vblank.
4060 */
4061 if (I915_READ16(ISR) & flip_pending)
4062 return false;
4063
4064 intel_finish_page_flip(dev, pipe);
4065
4066 return true;
4067}
4068
Daniel Vetterff1f5252012-10-02 15:10:55 +02004069static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004070{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004071 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004072 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004073 u16 iir, new_iir;
4074 u32 pipe_stats[2];
4075 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004076 int pipe;
4077 u16 flip_mask =
4078 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4079 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4080
Chris Wilsonc2798b12012-04-22 21:13:57 +01004081 iir = I915_READ16(IIR);
4082 if (iir == 0)
4083 return IRQ_NONE;
4084
4085 while (iir & ~flip_mask) {
4086 /* Can't rely on pipestat interrupt bit in iir as it might
4087 * have been cleared after the pipestat interrupt was received.
4088 * It doesn't set the bit in iir again, but it still produces
4089 * interrupts (for non-MSI).
4090 */
4091 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4092 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004093 i915_handle_error(dev, false,
4094 "Command parser error, iir 0x%08x",
4095 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004096
4097 for_each_pipe(pipe) {
4098 int reg = PIPESTAT(pipe);
4099 pipe_stats[pipe] = I915_READ(reg);
4100
4101 /*
4102 * Clear the PIPE*STAT regs before the IIR
4103 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004104 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004105 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004106 }
4107 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4108
4109 I915_WRITE16(IIR, iir & ~flip_mask);
4110 new_iir = I915_READ16(IIR); /* Flush posted writes */
4111
Daniel Vetterd05c6172012-04-26 23:28:09 +02004112 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004113
4114 if (iir & I915_USER_INTERRUPT)
4115 notify_ring(dev, &dev_priv->ring[RCS]);
4116
Daniel Vetter4356d582013-10-16 22:55:55 +02004117 for_each_pipe(pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004118 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004119 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004120 plane = !plane;
4121
Daniel Vetter4356d582013-10-16 22:55:55 +02004122 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004123 i8xx_handle_vblank(dev, plane, pipe, iir))
4124 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004125
Daniel Vetter4356d582013-10-16 22:55:55 +02004126 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004127 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004128
4129 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4130 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004131 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02004132 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01004133
4134 iir = new_iir;
4135 }
4136
4137 return IRQ_HANDLED;
4138}
4139
4140static void i8xx_irq_uninstall(struct drm_device * dev)
4141{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004142 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004143 int pipe;
4144
Chris Wilsonc2798b12012-04-22 21:13:57 +01004145 for_each_pipe(pipe) {
4146 /* Clear enable bits; then clear status bits */
4147 I915_WRITE(PIPESTAT(pipe), 0);
4148 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4149 }
4150 I915_WRITE16(IMR, 0xffff);
4151 I915_WRITE16(IER, 0x0);
4152 I915_WRITE16(IIR, I915_READ16(IIR));
4153}
4154
Chris Wilsona266c7d2012-04-24 22:59:44 +01004155static void i915_irq_preinstall(struct drm_device * dev)
4156{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004157 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004158 int pipe;
4159
Chris Wilsona266c7d2012-04-24 22:59:44 +01004160 if (I915_HAS_HOTPLUG(dev)) {
4161 I915_WRITE(PORT_HOTPLUG_EN, 0);
4162 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4163 }
4164
Chris Wilson00d98eb2012-04-24 22:59:48 +01004165 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004166 for_each_pipe(pipe)
4167 I915_WRITE(PIPESTAT(pipe), 0);
4168 I915_WRITE(IMR, 0xffffffff);
4169 I915_WRITE(IER, 0x0);
4170 POSTING_READ(IER);
4171}
4172
4173static int i915_irq_postinstall(struct drm_device *dev)
4174{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004175 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01004176 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02004177 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004178
Chris Wilson38bde182012-04-24 22:59:50 +01004179 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4180
4181 /* Unmask the interrupts that we always want on. */
4182 dev_priv->irq_mask =
4183 ~(I915_ASLE_INTERRUPT |
4184 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4185 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4186 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4187 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4188 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4189
4190 enable_mask =
4191 I915_ASLE_INTERRUPT |
4192 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4193 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4194 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
4195 I915_USER_INTERRUPT;
4196
Chris Wilsona266c7d2012-04-24 22:59:44 +01004197 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01004198 I915_WRITE(PORT_HOTPLUG_EN, 0);
4199 POSTING_READ(PORT_HOTPLUG_EN);
4200
Chris Wilsona266c7d2012-04-24 22:59:44 +01004201 /* Enable in IER... */
4202 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4203 /* and unmask in IMR */
4204 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4205 }
4206
Chris Wilsona266c7d2012-04-24 22:59:44 +01004207 I915_WRITE(IMR, dev_priv->irq_mask);
4208 I915_WRITE(IER, enable_mask);
4209 POSTING_READ(IER);
4210
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004211 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004212
Daniel Vetter379ef822013-10-16 22:55:56 +02004213 /* Interrupt setup is already guaranteed to be single-threaded, this is
4214 * just to make the assert_spin_locked check happy. */
4215 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004216 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4217 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02004218 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4219
Daniel Vetter20afbda2012-12-11 14:05:07 +01004220 return 0;
4221}
4222
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004223/*
4224 * Returns true when a page flip has completed.
4225 */
4226static bool i915_handle_vblank(struct drm_device *dev,
4227 int plane, int pipe, u32 iir)
4228{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004229 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004230 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4231
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03004232 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004233 return false;
4234
4235 if ((iir & flip_pending) == 0)
4236 return false;
4237
4238 intel_prepare_page_flip(dev, plane);
4239
4240 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4241 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4242 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4243 * the flip is completed (no longer pending). Since this doesn't raise
4244 * an interrupt per se, we watch for the change at vblank.
4245 */
4246 if (I915_READ(ISR) & flip_pending)
4247 return false;
4248
4249 intel_finish_page_flip(dev, pipe);
4250
4251 return true;
4252}
4253
Daniel Vetterff1f5252012-10-02 15:10:55 +02004254static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004255{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004256 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004257 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01004258 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004259 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01004260 u32 flip_mask =
4261 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4262 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01004263 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004264
Chris Wilsona266c7d2012-04-24 22:59:44 +01004265 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004266 do {
4267 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004268 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004269
4270 /* Can't rely on pipestat interrupt bit in iir as it might
4271 * have been cleared after the pipestat interrupt was received.
4272 * It doesn't set the bit in iir again, but it still produces
4273 * interrupts (for non-MSI).
4274 */
4275 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4276 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004277 i915_handle_error(dev, false,
4278 "Command parser error, iir 0x%08x",
4279 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004280
4281 for_each_pipe(pipe) {
4282 int reg = PIPESTAT(pipe);
4283 pipe_stats[pipe] = I915_READ(reg);
4284
Chris Wilson38bde182012-04-24 22:59:50 +01004285 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004286 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004287 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004288 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004289 }
4290 }
4291 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4292
4293 if (!irq_received)
4294 break;
4295
Chris Wilsona266c7d2012-04-24 22:59:44 +01004296 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004297 if (I915_HAS_HOTPLUG(dev) &&
4298 iir & I915_DISPLAY_PORT_INTERRUPT)
4299 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004300
Chris Wilson38bde182012-04-24 22:59:50 +01004301 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004302 new_iir = I915_READ(IIR); /* Flush posted writes */
4303
Chris Wilsona266c7d2012-04-24 22:59:44 +01004304 if (iir & I915_USER_INTERRUPT)
4305 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004306
Chris Wilsona266c7d2012-04-24 22:59:44 +01004307 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004308 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004309 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004310 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004311
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004312 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4313 i915_handle_vblank(dev, plane, pipe, iir))
4314 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004315
4316 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4317 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004318
4319 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004320 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004321
4322 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4323 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004324 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004325 }
4326
Chris Wilsona266c7d2012-04-24 22:59:44 +01004327 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4328 intel_opregion_asle_intr(dev);
4329
4330 /* With MSI, interrupts are only generated when iir
4331 * transitions from zero to nonzero. If another bit got
4332 * set while we were handling the existing iir bits, then
4333 * we would never get another interrupt.
4334 *
4335 * This is fine on non-MSI as well, as if we hit this path
4336 * we avoid exiting the interrupt handler only to generate
4337 * another one.
4338 *
4339 * Note that for MSI this could cause a stray interrupt report
4340 * if an interrupt landed in the time between writing IIR and
4341 * the posting read. This should be rare enough to never
4342 * trigger the 99% of 100,000 interrupts test for disabling
4343 * stray interrupts.
4344 */
Chris Wilson38bde182012-04-24 22:59:50 +01004345 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004346 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004347 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004348
Daniel Vetterd05c6172012-04-26 23:28:09 +02004349 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01004350
Chris Wilsona266c7d2012-04-24 22:59:44 +01004351 return ret;
4352}
4353
4354static void i915_irq_uninstall(struct drm_device * dev)
4355{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004356 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004357 int pipe;
4358
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004359 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004360
Chris Wilsona266c7d2012-04-24 22:59:44 +01004361 if (I915_HAS_HOTPLUG(dev)) {
4362 I915_WRITE(PORT_HOTPLUG_EN, 0);
4363 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4364 }
4365
Chris Wilson00d98eb2012-04-24 22:59:48 +01004366 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01004367 for_each_pipe(pipe) {
4368 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004369 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004370 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4371 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004372 I915_WRITE(IMR, 0xffffffff);
4373 I915_WRITE(IER, 0x0);
4374
Chris Wilsona266c7d2012-04-24 22:59:44 +01004375 I915_WRITE(IIR, I915_READ(IIR));
4376}
4377
4378static void i965_irq_preinstall(struct drm_device * dev)
4379{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004380 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004381 int pipe;
4382
Chris Wilsonadca4732012-05-11 18:01:31 +01004383 I915_WRITE(PORT_HOTPLUG_EN, 0);
4384 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004385
4386 I915_WRITE(HWSTAM, 0xeffe);
4387 for_each_pipe(pipe)
4388 I915_WRITE(PIPESTAT(pipe), 0);
4389 I915_WRITE(IMR, 0xffffffff);
4390 I915_WRITE(IER, 0x0);
4391 POSTING_READ(IER);
4392}
4393
4394static int i965_irq_postinstall(struct drm_device *dev)
4395{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004396 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004397 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004398 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02004399 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004400
Chris Wilsona266c7d2012-04-24 22:59:44 +01004401 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004402 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004403 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004404 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4405 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4406 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4407 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4408 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4409
4410 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004411 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4412 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004413 enable_mask |= I915_USER_INTERRUPT;
4414
4415 if (IS_G4X(dev))
4416 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004417
Daniel Vetterb79480b2013-06-27 17:52:10 +02004418 /* Interrupt setup is already guaranteed to be single-threaded, this is
4419 * just to make the assert_spin_locked check happy. */
4420 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004421 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4422 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4423 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterb79480b2013-06-27 17:52:10 +02004424 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004425
Chris Wilsona266c7d2012-04-24 22:59:44 +01004426 /*
4427 * Enable some error detection, note the instruction error mask
4428 * bit is reserved, so we leave it masked.
4429 */
4430 if (IS_G4X(dev)) {
4431 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4432 GM45_ERROR_MEM_PRIV |
4433 GM45_ERROR_CP_PRIV |
4434 I915_ERROR_MEMORY_REFRESH);
4435 } else {
4436 error_mask = ~(I915_ERROR_PAGE_TABLE |
4437 I915_ERROR_MEMORY_REFRESH);
4438 }
4439 I915_WRITE(EMR, error_mask);
4440
4441 I915_WRITE(IMR, dev_priv->irq_mask);
4442 I915_WRITE(IER, enable_mask);
4443 POSTING_READ(IER);
4444
Daniel Vetter20afbda2012-12-11 14:05:07 +01004445 I915_WRITE(PORT_HOTPLUG_EN, 0);
4446 POSTING_READ(PORT_HOTPLUG_EN);
4447
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004448 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004449
4450 return 0;
4451}
4452
Egbert Eichbac56d52013-02-25 12:06:51 -05004453static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004454{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004455 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004456 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004457 u32 hotplug_en;
4458
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004459 assert_spin_locked(&dev_priv->irq_lock);
4460
Egbert Eichbac56d52013-02-25 12:06:51 -05004461 if (I915_HAS_HOTPLUG(dev)) {
4462 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4463 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4464 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05004465 /* enable bits are the same for all generations */
Damien Lespiaub2784e12014-08-05 11:29:37 +01004466 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02004467 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4468 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05004469 /* Programming the CRT detection parameters tends
4470 to generate a spurious hotplug event about three
4471 seconds later. So just do it once.
4472 */
4473 if (IS_G4X(dev))
4474 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01004475 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05004476 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004477
Egbert Eichbac56d52013-02-25 12:06:51 -05004478 /* Ignore TV since it's buggy */
4479 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4480 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004481}
4482
Daniel Vetterff1f5252012-10-02 15:10:55 +02004483static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004484{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004485 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004486 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004487 u32 iir, new_iir;
4488 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004489 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004490 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004491 u32 flip_mask =
4492 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4493 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004494
Chris Wilsona266c7d2012-04-24 22:59:44 +01004495 iir = I915_READ(IIR);
4496
Chris Wilsona266c7d2012-04-24 22:59:44 +01004497 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004498 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004499 bool blc_event = false;
4500
Chris Wilsona266c7d2012-04-24 22:59:44 +01004501 /* Can't rely on pipestat interrupt bit in iir as it might
4502 * have been cleared after the pipestat interrupt was received.
4503 * It doesn't set the bit in iir again, but it still produces
4504 * interrupts (for non-MSI).
4505 */
4506 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4507 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004508 i915_handle_error(dev, false,
4509 "Command parser error, iir 0x%08x",
4510 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004511
4512 for_each_pipe(pipe) {
4513 int reg = PIPESTAT(pipe);
4514 pipe_stats[pipe] = I915_READ(reg);
4515
4516 /*
4517 * Clear the PIPE*STAT regs before the IIR
4518 */
4519 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004520 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004521 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004522 }
4523 }
4524 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4525
4526 if (!irq_received)
4527 break;
4528
4529 ret = IRQ_HANDLED;
4530
4531 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004532 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4533 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004534
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004535 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004536 new_iir = I915_READ(IIR); /* Flush posted writes */
4537
Chris Wilsona266c7d2012-04-24 22:59:44 +01004538 if (iir & I915_USER_INTERRUPT)
4539 notify_ring(dev, &dev_priv->ring[RCS]);
4540 if (iir & I915_BSD_USER_INTERRUPT)
4541 notify_ring(dev, &dev_priv->ring[VCS]);
4542
Chris Wilsona266c7d2012-04-24 22:59:44 +01004543 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004544 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004545 i915_handle_vblank(dev, pipe, pipe, iir))
4546 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004547
4548 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4549 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004550
4551 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004552 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004553
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004554 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4555 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004556 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004557 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004558
4559 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4560 intel_opregion_asle_intr(dev);
4561
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004562 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4563 gmbus_irq_handler(dev);
4564
Chris Wilsona266c7d2012-04-24 22:59:44 +01004565 /* With MSI, interrupts are only generated when iir
4566 * transitions from zero to nonzero. If another bit got
4567 * set while we were handling the existing iir bits, then
4568 * we would never get another interrupt.
4569 *
4570 * This is fine on non-MSI as well, as if we hit this path
4571 * we avoid exiting the interrupt handler only to generate
4572 * another one.
4573 *
4574 * Note that for MSI this could cause a stray interrupt report
4575 * if an interrupt landed in the time between writing IIR and
4576 * the posting read. This should be rare enough to never
4577 * trigger the 99% of 100,000 interrupts test for disabling
4578 * stray interrupts.
4579 */
4580 iir = new_iir;
4581 }
4582
Daniel Vetterd05c6172012-04-26 23:28:09 +02004583 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01004584
Chris Wilsona266c7d2012-04-24 22:59:44 +01004585 return ret;
4586}
4587
4588static void i965_irq_uninstall(struct drm_device * dev)
4589{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004590 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004591 int pipe;
4592
4593 if (!dev_priv)
4594 return;
4595
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004596 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004597
Chris Wilsonadca4732012-05-11 18:01:31 +01004598 I915_WRITE(PORT_HOTPLUG_EN, 0);
4599 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004600
4601 I915_WRITE(HWSTAM, 0xffffffff);
4602 for_each_pipe(pipe)
4603 I915_WRITE(PIPESTAT(pipe), 0);
4604 I915_WRITE(IMR, 0xffffffff);
4605 I915_WRITE(IER, 0x0);
4606
4607 for_each_pipe(pipe)
4608 I915_WRITE(PIPESTAT(pipe),
4609 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4610 I915_WRITE(IIR, I915_READ(IIR));
4611}
4612
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004613static void intel_hpd_irq_reenable(unsigned long data)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004614{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004615 struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004616 struct drm_device *dev = dev_priv->dev;
4617 struct drm_mode_config *mode_config = &dev->mode_config;
4618 unsigned long irqflags;
4619 int i;
4620
4621 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4622 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4623 struct drm_connector *connector;
4624
4625 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4626 continue;
4627
4628 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4629
4630 list_for_each_entry(connector, &mode_config->connector_list, head) {
4631 struct intel_connector *intel_connector = to_intel_connector(connector);
4632
4633 if (intel_connector->encoder->hpd_pin == i) {
4634 if (connector->polled != intel_connector->polled)
4635 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004636 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004637 connector->polled = intel_connector->polled;
4638 if (!connector->polled)
4639 connector->polled = DRM_CONNECTOR_POLL_HPD;
4640 }
4641 }
4642 }
4643 if (dev_priv->display.hpd_irq_setup)
4644 dev_priv->display.hpd_irq_setup(dev);
4645 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4646}
4647
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004648void intel_irq_init(struct drm_device *dev)
4649{
Chris Wilson8b2e3262012-04-24 22:59:41 +01004650 struct drm_i915_private *dev_priv = dev->dev_private;
4651
4652 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Dave Airlie13cf5502014-06-18 11:29:35 +10004653 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004654 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004655 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004656 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004657
Deepak Sa6706b42014-03-15 20:23:22 +05304658 /* Let's track the enabled rps events */
Deepak S31685c22014-07-03 17:33:01 -04004659 if (IS_VALLEYVIEW(dev))
4660 /* WaGsvRC0ResidenncyMethod:VLV */
4661 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
4662 else
4663 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304664
Daniel Vetter99584db2012-11-14 17:14:04 +01004665 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4666 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004667 (unsigned long) dev);
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004668 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
Egbert Eichac4c16c2013-04-16 13:36:58 +02004669 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01004670
Tomas Janousek97a19a22012-12-08 13:48:13 +01004671 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004672
Jesse Barnes95f25be2014-06-20 09:29:22 -07004673 /* Haven't installed the IRQ handler yet */
4674 dev_priv->pm._irqs_disabled = true;
4675
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004676 if (IS_GEN2(dev)) {
4677 dev->max_vblank_count = 0;
4678 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4679 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004680 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4681 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004682 } else {
4683 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4684 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004685 }
4686
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004687 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004688 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004689 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4690 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004691
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004692 if (IS_CHERRYVIEW(dev)) {
4693 dev->driver->irq_handler = cherryview_irq_handler;
4694 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4695 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4696 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4697 dev->driver->enable_vblank = valleyview_enable_vblank;
4698 dev->driver->disable_vblank = valleyview_disable_vblank;
4699 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4700 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004701 dev->driver->irq_handler = valleyview_irq_handler;
4702 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4703 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4704 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4705 dev->driver->enable_vblank = valleyview_enable_vblank;
4706 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004707 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004708 } else if (IS_GEN8(dev)) {
4709 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004710 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004711 dev->driver->irq_postinstall = gen8_irq_postinstall;
4712 dev->driver->irq_uninstall = gen8_irq_uninstall;
4713 dev->driver->enable_vblank = gen8_enable_vblank;
4714 dev->driver->disable_vblank = gen8_disable_vblank;
4715 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004716 } else if (HAS_PCH_SPLIT(dev)) {
4717 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004718 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004719 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4720 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4721 dev->driver->enable_vblank = ironlake_enable_vblank;
4722 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004723 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004724 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004725 if (INTEL_INFO(dev)->gen == 2) {
4726 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4727 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4728 dev->driver->irq_handler = i8xx_irq_handler;
4729 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004730 } else if (INTEL_INFO(dev)->gen == 3) {
4731 dev->driver->irq_preinstall = i915_irq_preinstall;
4732 dev->driver->irq_postinstall = i915_irq_postinstall;
4733 dev->driver->irq_uninstall = i915_irq_uninstall;
4734 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004735 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004736 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004737 dev->driver->irq_preinstall = i965_irq_preinstall;
4738 dev->driver->irq_postinstall = i965_irq_postinstall;
4739 dev->driver->irq_uninstall = i965_irq_uninstall;
4740 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004741 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004742 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004743 dev->driver->enable_vblank = i915_enable_vblank;
4744 dev->driver->disable_vblank = i915_disable_vblank;
4745 }
4746}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004747
4748void intel_hpd_init(struct drm_device *dev)
4749{
4750 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02004751 struct drm_mode_config *mode_config = &dev->mode_config;
4752 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004753 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02004754 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004755
Egbert Eich821450c2013-04-16 13:36:55 +02004756 for (i = 1; i < HPD_NUM_PINS; i++) {
4757 dev_priv->hpd_stats[i].hpd_cnt = 0;
4758 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4759 }
4760 list_for_each_entry(connector, &mode_config->connector_list, head) {
4761 struct intel_connector *intel_connector = to_intel_connector(connector);
4762 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004763 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4764 connector->polled = DRM_CONNECTOR_POLL_HPD;
4765 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004766 connector->polled = DRM_CONNECTOR_POLL_HPD;
4767 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004768
4769 /* Interrupt setup is already guaranteed to be single-threaded, this is
4770 * just to make the assert_spin_locked checks happy. */
4771 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004772 if (dev_priv->display.hpd_irq_setup)
4773 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004774 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004775}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004776
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004777/* Disable interrupts so we can allow runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004778void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004779{
4780 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004781
Paulo Zanoni730488b2014-03-07 20:12:32 -03004782 dev->driver->irq_uninstall(dev);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07004783 dev_priv->pm._irqs_disabled = true;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004784}
4785
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004786/* Restore interrupts so we can recover from runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004787void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004788{
4789 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004790
Jesse Barnes9df7575f2014-06-20 09:29:20 -07004791 dev_priv->pm._irqs_disabled = false;
Paulo Zanoni730488b2014-03-07 20:12:32 -03004792 dev->driver->irq_preinstall(dev);
4793 dev->driver->irq_postinstall(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004794}