blob: 0050ee9470f196748621b96ffd001cd3e4cd85d8 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Paulo Zanoni5c502442014-04-01 15:37:11 -030083/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030084#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030085 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030094#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030095 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030096 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030097 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030098 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300102} while (0)
103
Paulo Zanoni337ba012014-04-01 15:37:16 -0300104/*
105 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106 */
107#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108 u32 val = I915_READ(reg); \
109 if (val) { \
110 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111 (reg), val); \
112 I915_WRITE((reg), 0xffffffff); \
113 POSTING_READ(reg); \
114 I915_WRITE((reg), 0xffffffff); \
115 POSTING_READ(reg); \
116 } \
117} while (0)
118
Paulo Zanoni35079892014-04-01 15:37:15 -0300119#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300120 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300121 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
122 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
123 POSTING_READ(GEN8_##type##_IER(which)); \
124} while (0)
125
126#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300127 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300128 I915_WRITE(type##IMR, (imr_val)); \
129 I915_WRITE(type##IER, (ier_val)); \
130 POSTING_READ(type##IER); \
131} while (0)
132
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800133/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +0100134static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300135ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800136{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200137 assert_spin_locked(&dev_priv->irq_lock);
138
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700139 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300140 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300141
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000142 if ((dev_priv->irq_mask & mask) != 0) {
143 dev_priv->irq_mask &= ~mask;
144 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000145 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146 }
147}
148
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300149static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300150ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800151{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200152 assert_spin_locked(&dev_priv->irq_lock);
153
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700154 if (!intel_irqs_enabled(dev_priv))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300155 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000157 if ((dev_priv->irq_mask & mask) != mask) {
158 dev_priv->irq_mask |= mask;
159 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000160 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161 }
162}
163
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300164/**
165 * ilk_update_gt_irq - update GTIMR
166 * @dev_priv: driver private
167 * @interrupt_mask: mask of interrupt bits to update
168 * @enabled_irq_mask: mask of interrupt bits to enable
169 */
170static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
171 uint32_t interrupt_mask,
172 uint32_t enabled_irq_mask)
173{
174 assert_spin_locked(&dev_priv->irq_lock);
175
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700176 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300177 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300178
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300179 dev_priv->gt_irq_mask &= ~interrupt_mask;
180 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
181 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
182 POSTING_READ(GTIMR);
183}
184
Daniel Vetter480c8032014-07-16 09:49:40 +0200185void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300186{
187 ilk_update_gt_irq(dev_priv, mask, mask);
188}
189
Daniel Vetter480c8032014-07-16 09:49:40 +0200190void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300191{
192 ilk_update_gt_irq(dev_priv, mask, 0);
193}
194
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300195/**
196 * snb_update_pm_irq - update GEN6_PMIMR
197 * @dev_priv: driver private
198 * @interrupt_mask: mask of interrupt bits to update
199 * @enabled_irq_mask: mask of interrupt bits to enable
200 */
201static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202 uint32_t interrupt_mask,
203 uint32_t enabled_irq_mask)
204{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300205 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300206
207 assert_spin_locked(&dev_priv->irq_lock);
208
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700209 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300210 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300211
Paulo Zanoni605cd252013-08-06 18:57:15 -0300212 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300213 new_val &= ~interrupt_mask;
214 new_val |= (~enabled_irq_mask & interrupt_mask);
215
Paulo Zanoni605cd252013-08-06 18:57:15 -0300216 if (new_val != dev_priv->pm_irq_mask) {
217 dev_priv->pm_irq_mask = new_val;
218 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300219 POSTING_READ(GEN6_PMIMR);
220 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300221}
222
Daniel Vetter480c8032014-07-16 09:49:40 +0200223void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300224{
225 snb_update_pm_irq(dev_priv, mask, mask);
226}
227
Daniel Vetter480c8032014-07-16 09:49:40 +0200228void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300229{
230 snb_update_pm_irq(dev_priv, mask, 0);
231}
232
Paulo Zanoni86642812013-04-12 17:57:57 -0300233static bool ivb_can_enable_err_int(struct drm_device *dev)
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct intel_crtc *crtc;
237 enum pipe pipe;
238
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200239 assert_spin_locked(&dev_priv->irq_lock);
240
Paulo Zanoni86642812013-04-12 17:57:57 -0300241 for_each_pipe(pipe) {
242 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
243
244 if (crtc->cpu_fifo_underrun_disabled)
245 return false;
246 }
247
248 return true;
249}
250
Ben Widawsky09610212014-05-15 20:58:08 +0300251/**
252 * bdw_update_pm_irq - update GT interrupt 2
253 * @dev_priv: driver private
254 * @interrupt_mask: mask of interrupt bits to update
255 * @enabled_irq_mask: mask of interrupt bits to enable
256 *
257 * Copied from the snb function, updated with relevant register offsets
258 */
259static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
260 uint32_t interrupt_mask,
261 uint32_t enabled_irq_mask)
262{
263 uint32_t new_val;
264
265 assert_spin_locked(&dev_priv->irq_lock);
266
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700267 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawsky09610212014-05-15 20:58:08 +0300268 return;
269
270 new_val = dev_priv->pm_irq_mask;
271 new_val &= ~interrupt_mask;
272 new_val |= (~enabled_irq_mask & interrupt_mask);
273
274 if (new_val != dev_priv->pm_irq_mask) {
275 dev_priv->pm_irq_mask = new_val;
276 I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
277 POSTING_READ(GEN8_GT_IMR(2));
278 }
279}
280
Daniel Vetter480c8032014-07-16 09:49:40 +0200281void gen8_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Ben Widawsky09610212014-05-15 20:58:08 +0300282{
283 bdw_update_pm_irq(dev_priv, mask, mask);
284}
285
Daniel Vetter480c8032014-07-16 09:49:40 +0200286void gen8_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Ben Widawsky09610212014-05-15 20:58:08 +0300287{
288 bdw_update_pm_irq(dev_priv, mask, 0);
289}
290
Paulo Zanoni86642812013-04-12 17:57:57 -0300291static bool cpt_can_enable_serr_int(struct drm_device *dev)
292{
293 struct drm_i915_private *dev_priv = dev->dev_private;
294 enum pipe pipe;
295 struct intel_crtc *crtc;
296
Daniel Vetterfee884e2013-07-04 23:35:21 +0200297 assert_spin_locked(&dev_priv->irq_lock);
298
Paulo Zanoni86642812013-04-12 17:57:57 -0300299 for_each_pipe(pipe) {
300 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
301
302 if (crtc->pch_fifo_underrun_disabled)
303 return false;
304 }
305
306 return true;
307}
308
Ville Syrjälä56b80e12014-05-16 19:40:22 +0300309void i9xx_check_fifo_underruns(struct drm_device *dev)
310{
311 struct drm_i915_private *dev_priv = dev->dev_private;
312 struct intel_crtc *crtc;
313 unsigned long flags;
314
315 spin_lock_irqsave(&dev_priv->irq_lock, flags);
316
317 for_each_intel_crtc(dev, crtc) {
318 u32 reg = PIPESTAT(crtc->pipe);
319 u32 pipestat;
320
321 if (crtc->cpu_fifo_underrun_disabled)
322 continue;
323
324 pipestat = I915_READ(reg) & 0xffff0000;
325 if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
326 continue;
327
328 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
329 POSTING_READ(reg);
330
331 DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
332 }
333
334 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
335}
336
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300337static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200338 enum pipe pipe,
339 bool enable, bool old)
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200340{
341 struct drm_i915_private *dev_priv = dev->dev_private;
342 u32 reg = PIPESTAT(pipe);
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300343 u32 pipestat = I915_READ(reg) & 0xffff0000;
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200344
345 assert_spin_locked(&dev_priv->irq_lock);
346
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300347 if (enable) {
348 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
349 POSTING_READ(reg);
350 } else {
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200351 if (old && pipestat & PIPE_FIFO_UNDERRUN_STATUS)
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300352 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
353 }
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200354}
355
Paulo Zanoni86642812013-04-12 17:57:57 -0300356static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
357 enum pipe pipe, bool enable)
358{
359 struct drm_i915_private *dev_priv = dev->dev_private;
360 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
361 DE_PIPEB_FIFO_UNDERRUN;
362
363 if (enable)
364 ironlake_enable_display_irq(dev_priv, bit);
365 else
366 ironlake_disable_display_irq(dev_priv, bit);
367}
368
369static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200370 enum pipe pipe,
371 bool enable, bool old)
Paulo Zanoni86642812013-04-12 17:57:57 -0300372{
373 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300374 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200375 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
376
Paulo Zanoni86642812013-04-12 17:57:57 -0300377 if (!ivb_can_enable_err_int(dev))
378 return;
379
Paulo Zanoni86642812013-04-12 17:57:57 -0300380 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
381 } else {
382 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200383
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200384 if (old &&
385 I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300386 DRM_ERROR("uncleared fifo underrun on pipe %c\n",
387 pipe_name(pipe));
Daniel Vetter7336df62013-07-09 22:59:16 +0200388 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300389 }
390}
391
Daniel Vetter38d83c962013-11-07 11:05:46 +0100392static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
393 enum pipe pipe, bool enable)
394{
395 struct drm_i915_private *dev_priv = dev->dev_private;
396
397 assert_spin_locked(&dev_priv->irq_lock);
398
399 if (enable)
400 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
401 else
402 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
403 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
404 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
405}
406
Daniel Vetterfee884e2013-07-04 23:35:21 +0200407/**
408 * ibx_display_interrupt_update - update SDEIMR
409 * @dev_priv: driver private
410 * @interrupt_mask: mask of interrupt bits to update
411 * @enabled_irq_mask: mask of interrupt bits to enable
412 */
413static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
414 uint32_t interrupt_mask,
415 uint32_t enabled_irq_mask)
416{
417 uint32_t sdeimr = I915_READ(SDEIMR);
418 sdeimr &= ~interrupt_mask;
419 sdeimr |= (~enabled_irq_mask & interrupt_mask);
420
421 assert_spin_locked(&dev_priv->irq_lock);
422
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700423 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300424 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300425
Daniel Vetterfee884e2013-07-04 23:35:21 +0200426 I915_WRITE(SDEIMR, sdeimr);
427 POSTING_READ(SDEIMR);
428}
429#define ibx_enable_display_interrupt(dev_priv, bits) \
430 ibx_display_interrupt_update((dev_priv), (bits), (bits))
431#define ibx_disable_display_interrupt(dev_priv, bits) \
432 ibx_display_interrupt_update((dev_priv), (bits), 0)
433
Daniel Vetterde280752013-07-04 23:35:24 +0200434static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
435 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300436 bool enable)
437{
Paulo Zanoni86642812013-04-12 17:57:57 -0300438 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200439 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
440 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300441
442 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200443 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300444 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200445 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300446}
447
448static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
449 enum transcoder pch_transcoder,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200450 bool enable, bool old)
Paulo Zanoni86642812013-04-12 17:57:57 -0300451{
452 struct drm_i915_private *dev_priv = dev->dev_private;
453
454 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200455 I915_WRITE(SERR_INT,
456 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
457
Paulo Zanoni86642812013-04-12 17:57:57 -0300458 if (!cpt_can_enable_serr_int(dev))
459 return;
460
Daniel Vetterfee884e2013-07-04 23:35:21 +0200461 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300462 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +0200463 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200464
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200465 if (old && I915_READ(SERR_INT) &
466 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300467 DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
468 transcoder_name(pch_transcoder));
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200469 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300470 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300471}
472
473/**
474 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
475 * @dev: drm device
476 * @pipe: pipe
477 * @enable: true if we want to report FIFO underrun errors, false otherwise
478 *
479 * This function makes us disable or enable CPU fifo underruns for a specific
480 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
481 * reporting for one pipe may also disable all the other CPU error interruts for
482 * the other pipes, due to the fact that there's just one interrupt mask/enable
483 * bit for all the pipes.
484 *
485 * Returns the previous state of underrun reporting.
486 */
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +0200487static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
488 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300489{
490 struct drm_i915_private *dev_priv = dev->dev_private;
491 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200493 bool old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300494
Imre Deak77961eb2014-03-05 16:20:56 +0200495 assert_spin_locked(&dev_priv->irq_lock);
496
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200497 old = !intel_crtc->cpu_fifo_underrun_disabled;
Paulo Zanoni86642812013-04-12 17:57:57 -0300498 intel_crtc->cpu_fifo_underrun_disabled = !enable;
499
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300500 if (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200501 i9xx_set_fifo_underrun_reporting(dev, pipe, enable, old);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200502 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300503 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
504 else if (IS_GEN7(dev))
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200505 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable, old);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100506 else if (IS_GEN8(dev))
507 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300508
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200509 return old;
Imre Deakf88d42f2014-03-04 19:23:09 +0200510}
511
512bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
513 enum pipe pipe, bool enable)
514{
515 struct drm_i915_private *dev_priv = dev->dev_private;
516 unsigned long flags;
517 bool ret;
518
519 spin_lock_irqsave(&dev_priv->irq_lock, flags);
520 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300521 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200522
Paulo Zanoni86642812013-04-12 17:57:57 -0300523 return ret;
524}
525
Imre Deak91d181d2014-02-10 18:42:49 +0200526static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
527 enum pipe pipe)
528{
529 struct drm_i915_private *dev_priv = dev->dev_private;
530 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
532
533 return !intel_crtc->cpu_fifo_underrun_disabled;
534}
535
Paulo Zanoni86642812013-04-12 17:57:57 -0300536/**
537 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
538 * @dev: drm device
539 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
540 * @enable: true if we want to report FIFO underrun errors, false otherwise
541 *
542 * This function makes us disable or enable PCH fifo underruns for a specific
543 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
544 * underrun reporting for one transcoder may also disable all the other PCH
545 * error interruts for the other transcoders, due to the fact that there's just
546 * one interrupt mask/enable bit for all the transcoders.
547 *
548 * Returns the previous state of underrun reporting.
549 */
550bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
551 enum transcoder pch_transcoder,
552 bool enable)
553{
554 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200555 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300557 unsigned long flags;
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200558 bool old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300559
Daniel Vetterde280752013-07-04 23:35:24 +0200560 /*
561 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
562 * has only one pch transcoder A that all pipes can use. To avoid racy
563 * pch transcoder -> pipe lookups from interrupt code simply store the
564 * underrun statistics in crtc A. Since we never expose this anywhere
565 * nor use it outside of the fifo underrun code here using the "wrong"
566 * crtc on LPT won't cause issues.
567 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300568
569 spin_lock_irqsave(&dev_priv->irq_lock, flags);
570
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200571 old = !intel_crtc->pch_fifo_underrun_disabled;
Paulo Zanoni86642812013-04-12 17:57:57 -0300572 intel_crtc->pch_fifo_underrun_disabled = !enable;
573
574 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200575 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300576 else
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200577 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable, old);
Paulo Zanoni86642812013-04-12 17:57:57 -0300578
Paulo Zanoni86642812013-04-12 17:57:57 -0300579 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200580 return old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300581}
582
583
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100584static void
Imre Deak755e9012014-02-10 18:42:47 +0200585__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
586 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800587{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200588 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200589 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800590
Daniel Vetterb79480b2013-06-27 17:52:10 +0200591 assert_spin_locked(&dev_priv->irq_lock);
592
Ville Syrjälä04feced2014-04-03 13:28:33 +0300593 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
594 status_mask & ~PIPESTAT_INT_STATUS_MASK,
595 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
596 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200597 return;
598
599 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200600 return;
601
Imre Deak91d181d2014-02-10 18:42:49 +0200602 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
603
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200604 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200605 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200606 I915_WRITE(reg, pipestat);
607 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800608}
609
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100610static void
Imre Deak755e9012014-02-10 18:42:47 +0200611__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
612 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800613{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200614 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200615 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800616
Daniel Vetterb79480b2013-06-27 17:52:10 +0200617 assert_spin_locked(&dev_priv->irq_lock);
618
Ville Syrjälä04feced2014-04-03 13:28:33 +0300619 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
620 status_mask & ~PIPESTAT_INT_STATUS_MASK,
621 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
622 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200623 return;
624
Imre Deak755e9012014-02-10 18:42:47 +0200625 if ((pipestat & enable_mask) == 0)
626 return;
627
Imre Deak91d181d2014-02-10 18:42:49 +0200628 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
629
Imre Deak755e9012014-02-10 18:42:47 +0200630 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200631 I915_WRITE(reg, pipestat);
632 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800633}
634
Imre Deak10c59c52014-02-10 18:42:48 +0200635static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
636{
637 u32 enable_mask = status_mask << 16;
638
639 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300640 * On pipe A we don't support the PSR interrupt yet,
641 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200642 */
643 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
644 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300645 /*
646 * On pipe B and C we don't support the PSR interrupt yet, on pipe
647 * A the same bit is for perf counters which we don't use either.
648 */
649 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
650 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200651
652 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
653 SPRITE0_FLIP_DONE_INT_EN_VLV |
654 SPRITE1_FLIP_DONE_INT_EN_VLV);
655 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
656 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
657 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
658 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
659
660 return enable_mask;
661}
662
Imre Deak755e9012014-02-10 18:42:47 +0200663void
664i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
665 u32 status_mask)
666{
667 u32 enable_mask;
668
Imre Deak10c59c52014-02-10 18:42:48 +0200669 if (IS_VALLEYVIEW(dev_priv->dev))
670 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
671 status_mask);
672 else
673 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200674 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
675}
676
677void
678i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
679 u32 status_mask)
680{
681 u32 enable_mask;
682
Imre Deak10c59c52014-02-10 18:42:48 +0200683 if (IS_VALLEYVIEW(dev_priv->dev))
684 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
685 status_mask);
686 else
687 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200688 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
689}
690
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000691/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300692 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000693 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300694static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000695{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300696 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000697 unsigned long irqflags;
698
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300699 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
700 return;
701
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000702 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000703
Imre Deak755e9012014-02-10 18:42:47 +0200704 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300705 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200706 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200707 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000708
709 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000710}
711
712/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700713 * i915_pipe_enabled - check if a pipe is enabled
714 * @dev: DRM device
715 * @pipe: pipe to check
716 *
717 * Reading certain registers when the pipe is disabled can hang the chip.
718 * Use this routine to make sure the PLL is running and the pipe is active
719 * before reading such registers if unsure.
720 */
721static int
722i915_pipe_enabled(struct drm_device *dev, int pipe)
723{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300724 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200725
Daniel Vettera01025a2013-05-22 00:50:23 +0200726 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
727 /* Locking is horribly broken here, but whatever. */
728 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300730
Daniel Vettera01025a2013-05-22 00:50:23 +0200731 return intel_crtc->active;
732 } else {
733 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
734 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700735}
736
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300737/*
738 * This timing diagram depicts the video signal in and
739 * around the vertical blanking period.
740 *
741 * Assumptions about the fictitious mode used in this example:
742 * vblank_start >= 3
743 * vsync_start = vblank_start + 1
744 * vsync_end = vblank_start + 2
745 * vtotal = vblank_start + 3
746 *
747 * start of vblank:
748 * latch double buffered registers
749 * increment frame counter (ctg+)
750 * generate start of vblank interrupt (gen4+)
751 * |
752 * | frame start:
753 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
754 * | may be shifted forward 1-3 extra lines via PIPECONF
755 * | |
756 * | | start of vsync:
757 * | | generate vsync interrupt
758 * | | |
759 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
760 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
761 * ----va---> <-----------------vb--------------------> <--------va-------------
762 * | | <----vs-----> |
763 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
764 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
765 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
766 * | | |
767 * last visible pixel first visible pixel
768 * | increment frame counter (gen3/4)
769 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
770 *
771 * x = horizontal active
772 * _ = horizontal blanking
773 * hs = horizontal sync
774 * va = vertical active
775 * vb = vertical blanking
776 * vs = vertical sync
777 * vbs = vblank_start (number)
778 *
779 * Summary:
780 * - most events happen at the start of horizontal sync
781 * - frame start happens at the start of horizontal blank, 1-4 lines
782 * (depending on PIPECONF settings) after the start of vblank
783 * - gen3/4 pixel and frame counter are synchronized with the start
784 * of horizontal active on the first line of vertical active
785 */
786
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300787static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
788{
789 /* Gen2 doesn't have a hardware frame counter */
790 return 0;
791}
792
Keith Packard42f52ef2008-10-18 19:39:29 -0700793/* Called from drm generic code, passed a 'crtc', which
794 * we use as a pipe index
795 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700796static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700797{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300798 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700799 unsigned long high_frame;
800 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300801 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700802
803 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800804 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800805 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700806 return 0;
807 }
808
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300809 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
810 struct intel_crtc *intel_crtc =
811 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
812 const struct drm_display_mode *mode =
813 &intel_crtc->config.adjusted_mode;
814
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300815 htotal = mode->crtc_htotal;
816 hsync_start = mode->crtc_hsync_start;
817 vbl_start = mode->crtc_vblank_start;
818 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
819 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300820 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100821 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300822
823 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300824 hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300825 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300826 if ((I915_READ(PIPECONF(cpu_transcoder)) &
827 PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
828 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300829 }
830
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300831 /* Convert to pixel count */
832 vbl_start *= htotal;
833
834 /* Start of vblank event occurs at start of hsync */
835 vbl_start -= htotal - hsync_start;
836
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800837 high_frame = PIPEFRAME(pipe);
838 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100839
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700840 /*
841 * High & low register fields aren't synchronized, so make sure
842 * we get a low value that's stable across two reads of the high
843 * register.
844 */
845 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100846 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300847 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100848 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700849 } while (high1 != high2);
850
Chris Wilson5eddb702010-09-11 13:48:45 +0100851 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300852 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100853 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300854
855 /*
856 * The frame counter increments at beginning of active.
857 * Cook up a vblank counter by also checking the pixel
858 * counter against vblank start.
859 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200860 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700861}
862
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700863static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800864{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800866 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800867
868 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800869 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800870 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800871 return 0;
872 }
873
874 return I915_READ(reg);
875}
876
Mario Kleinerad3543e2013-10-30 05:13:08 +0100877/* raw reads, only for fast reads of display block, no need for forcewake etc. */
878#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100879
Ville Syrjäläa225f072014-04-29 13:35:45 +0300880static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
881{
882 struct drm_device *dev = crtc->base.dev;
883 struct drm_i915_private *dev_priv = dev->dev_private;
884 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
885 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300886 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300887
Ville Syrjälä80715b22014-05-15 20:23:23 +0300888 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300889 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
890 vtotal /= 2;
891
892 if (IS_GEN2(dev))
893 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
894 else
895 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
896
897 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300898 * See update_scanline_offset() for the details on the
899 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300900 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300901 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300902}
903
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700904static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200905 unsigned int flags, int *vpos, int *hpos,
906 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100907{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300908 struct drm_i915_private *dev_priv = dev->dev_private;
909 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
911 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300912 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300913 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100914 bool in_vbl = true;
915 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100916 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100917
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300918 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100919 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800920 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100921 return 0;
922 }
923
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300924 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300925 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300926 vtotal = mode->crtc_vtotal;
927 vbl_start = mode->crtc_vblank_start;
928 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100929
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200930 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
931 vbl_start = DIV_ROUND_UP(vbl_start, 2);
932 vbl_end /= 2;
933 vtotal /= 2;
934 }
935
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300936 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
937
Mario Kleinerad3543e2013-10-30 05:13:08 +0100938 /*
939 * Lock uncore.lock, as we will do multiple timing critical raw
940 * register reads, potentially with preemption disabled, so the
941 * following code must not block on uncore.lock.
942 */
943 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300944
Mario Kleinerad3543e2013-10-30 05:13:08 +0100945 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
946
947 /* Get optional system timestamp before query. */
948 if (stime)
949 *stime = ktime_get();
950
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300951 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100952 /* No obvious pixelcount register. Only query vertical
953 * scanout position from Display scan line register.
954 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300955 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100956 } else {
957 /* Have access to pixelcount since start of frame.
958 * We can split this into vertical and horizontal
959 * scanout position.
960 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100961 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100962
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300963 /* convert to pixel counts */
964 vbl_start *= htotal;
965 vbl_end *= htotal;
966 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300967
968 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300969 * In interlaced modes, the pixel counter counts all pixels,
970 * so one field will have htotal more pixels. In order to avoid
971 * the reported position from jumping backwards when the pixel
972 * counter is beyond the length of the shorter field, just
973 * clamp the position the length of the shorter field. This
974 * matches how the scanline counter based position works since
975 * the scanline counter doesn't count the two half lines.
976 */
977 if (position >= vtotal)
978 position = vtotal - 1;
979
980 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300981 * Start of vblank interrupt is triggered at start of hsync,
982 * just prior to the first active line of vblank. However we
983 * consider lines to start at the leading edge of horizontal
984 * active. So, should we get here before we've crossed into
985 * the horizontal active of the first line in vblank, we would
986 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
987 * always add htotal-hsync_start to the current pixel position.
988 */
989 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300990 }
991
Mario Kleinerad3543e2013-10-30 05:13:08 +0100992 /* Get optional system timestamp after query. */
993 if (etime)
994 *etime = ktime_get();
995
996 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
997
998 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
999
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001000 in_vbl = position >= vbl_start && position < vbl_end;
1001
1002 /*
1003 * While in vblank, position will be negative
1004 * counting up towards 0 at vbl_end. And outside
1005 * vblank, position will be positive counting
1006 * up since vbl_end.
1007 */
1008 if (position >= vbl_start)
1009 position -= vbl_end;
1010 else
1011 position += vtotal - vbl_end;
1012
Ville Syrjälä7c06b082013-10-11 21:52:43 +03001013 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001014 *vpos = position;
1015 *hpos = 0;
1016 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001017 *vpos = position / htotal;
1018 *hpos = position - (*vpos * htotal);
1019 }
1020
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001021 /* In vblank? */
1022 if (in_vbl)
1023 ret |= DRM_SCANOUTPOS_INVBL;
1024
1025 return ret;
1026}
1027
Ville Syrjäläa225f072014-04-29 13:35:45 +03001028int intel_get_crtc_scanline(struct intel_crtc *crtc)
1029{
1030 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1031 unsigned long irqflags;
1032 int position;
1033
1034 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1035 position = __intel_get_crtc_scanline(crtc);
1036 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1037
1038 return position;
1039}
1040
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001041static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001042 int *max_error,
1043 struct timeval *vblank_time,
1044 unsigned flags)
1045{
Chris Wilson4041b852011-01-22 10:07:56 +00001046 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001047
Ben Widawsky7eb552a2013-03-13 14:05:41 -07001048 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +00001049 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001050 return -EINVAL;
1051 }
1052
1053 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +00001054 crtc = intel_get_crtc_for_pipe(dev, pipe);
1055 if (crtc == NULL) {
1056 DRM_ERROR("Invalid crtc %d\n", pipe);
1057 return -EINVAL;
1058 }
1059
1060 if (!crtc->enabled) {
1061 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
1062 return -EBUSY;
1063 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001064
1065 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +00001066 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
1067 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +03001068 crtc,
1069 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001070}
1071
Jani Nikula67c347f2013-09-17 14:26:34 +03001072static bool intel_hpd_irq_event(struct drm_device *dev,
1073 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +02001074{
1075 enum drm_connector_status old_status;
1076
1077 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1078 old_status = connector->status;
1079
1080 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +03001081 if (old_status == connector->status)
1082 return false;
1083
1084 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +02001085 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03001086 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +03001087 drm_get_connector_status_name(old_status),
1088 drm_get_connector_status_name(connector->status));
1089
1090 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +02001091}
1092
Dave Airlie13cf5502014-06-18 11:29:35 +10001093static void i915_digport_work_func(struct work_struct *work)
1094{
1095 struct drm_i915_private *dev_priv =
1096 container_of(work, struct drm_i915_private, dig_port_work);
1097 unsigned long irqflags;
1098 u32 long_port_mask, short_port_mask;
1099 struct intel_digital_port *intel_dig_port;
1100 int i, ret;
1101 u32 old_bits = 0;
1102
1103 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1104 long_port_mask = dev_priv->long_hpd_port_mask;
1105 dev_priv->long_hpd_port_mask = 0;
1106 short_port_mask = dev_priv->short_hpd_port_mask;
1107 dev_priv->short_hpd_port_mask = 0;
1108 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1109
1110 for (i = 0; i < I915_MAX_PORTS; i++) {
1111 bool valid = false;
1112 bool long_hpd = false;
1113 intel_dig_port = dev_priv->hpd_irq_port[i];
1114 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
1115 continue;
1116
1117 if (long_port_mask & (1 << i)) {
1118 valid = true;
1119 long_hpd = true;
1120 } else if (short_port_mask & (1 << i))
1121 valid = true;
1122
1123 if (valid) {
1124 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
1125 if (ret == true) {
1126 /* if we get true fallback to old school hpd */
1127 old_bits |= (1 << intel_dig_port->base.hpd_pin);
1128 }
1129 }
1130 }
1131
1132 if (old_bits) {
1133 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1134 dev_priv->hpd_event_bits |= old_bits;
1135 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1136 schedule_work(&dev_priv->hotplug_work);
1137 }
1138}
1139
Jesse Barnes5ca58282009-03-31 14:11:15 -07001140/*
1141 * Handle hotplug events outside the interrupt handler proper.
1142 */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001143#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1144
Jesse Barnes5ca58282009-03-31 14:11:15 -07001145static void i915_hotplug_work_func(struct work_struct *work)
1146{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001147 struct drm_i915_private *dev_priv =
1148 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001149 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -07001150 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001151 struct intel_connector *intel_connector;
1152 struct intel_encoder *intel_encoder;
1153 struct drm_connector *connector;
1154 unsigned long irqflags;
1155 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +02001156 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +02001157 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001158
Keith Packarda65e34c2011-07-25 10:04:56 -07001159 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -08001160 DRM_DEBUG_KMS("running encoder hotplug functions\n");
1161
Egbert Eichcd569ae2013-04-16 13:36:57 +02001162 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +02001163
1164 hpd_event_bits = dev_priv->hpd_event_bits;
1165 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001166 list_for_each_entry(connector, &mode_config->connector_list, head) {
1167 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +10001168 if (!intel_connector->encoder)
1169 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001170 intel_encoder = intel_connector->encoder;
1171 if (intel_encoder->hpd_pin > HPD_NONE &&
1172 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1173 connector->polled == DRM_CONNECTOR_POLL_HPD) {
1174 DRM_INFO("HPD interrupt storm detected on connector %s: "
1175 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001176 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +02001177 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1178 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1179 | DRM_CONNECTOR_POLL_DISCONNECT;
1180 hpd_disabled = true;
1181 }
Egbert Eich142e2392013-04-11 15:57:57 +02001182 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1183 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001184 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +02001185 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001186 }
1187 /* if there were no outputs to poll, poll was disabled,
1188 * therefore make sure it's enabled when disabling HPD on
1189 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001190 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001191 drm_kms_helper_poll_enable(dev);
Imre Deak63237512014-08-18 15:37:02 +03001192 mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
1193 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
Egbert Eichac4c16c2013-04-16 13:36:58 +02001194 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001195
1196 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1197
Egbert Eich321a1b32013-04-11 16:00:26 +02001198 list_for_each_entry(connector, &mode_config->connector_list, head) {
1199 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +10001200 if (!intel_connector->encoder)
1201 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +02001202 intel_encoder = intel_connector->encoder;
1203 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1204 if (intel_encoder->hot_plug)
1205 intel_encoder->hot_plug(intel_encoder);
1206 if (intel_hpd_irq_event(dev, connector))
1207 changed = true;
1208 }
1209 }
Keith Packard40ee3382011-07-28 15:31:19 -07001210 mutex_unlock(&mode_config->mutex);
1211
Egbert Eich321a1b32013-04-11 16:00:26 +02001212 if (changed)
1213 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001214}
1215
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001216static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001217{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001218 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001219 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001220 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001221
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001222 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001223
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001224 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1225
Daniel Vetter20e4d402012-08-08 23:35:39 +02001226 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001227
Jesse Barnes7648fa92010-05-20 14:28:11 -07001228 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001229 busy_up = I915_READ(RCPREVBSYTUPAVG);
1230 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001231 max_avg = I915_READ(RCBMAXAVG);
1232 min_avg = I915_READ(RCBMINAVG);
1233
1234 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001235 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001236 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1237 new_delay = dev_priv->ips.cur_delay - 1;
1238 if (new_delay < dev_priv->ips.max_delay)
1239 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001240 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001241 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1242 new_delay = dev_priv->ips.cur_delay + 1;
1243 if (new_delay > dev_priv->ips.min_delay)
1244 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001245 }
1246
Jesse Barnes7648fa92010-05-20 14:28:11 -07001247 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001248 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001249
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001250 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001251
Jesse Barnesf97108d2010-01-29 11:27:07 -08001252 return;
1253}
1254
Chris Wilson549f7362010-10-19 11:19:32 +01001255static void notify_ring(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001256 struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +01001257{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001258 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +00001259 return;
1260
Chris Wilson814e9b52013-09-23 17:33:19 -03001261 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001262
Sourab Gupta84c33a62014-06-02 16:47:17 +05301263 if (drm_core_check_feature(dev, DRIVER_MODESET))
1264 intel_notify_mmio_flip(ring);
1265
Chris Wilson549f7362010-10-19 11:19:32 +01001266 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001267 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001268}
1269
Deepak S31685c22014-07-03 17:33:01 -04001270static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001271 struct intel_rps_ei *rps_ei)
Deepak S31685c22014-07-03 17:33:01 -04001272{
1273 u32 cz_ts, cz_freq_khz;
1274 u32 render_count, media_count;
1275 u32 elapsed_render, elapsed_media, elapsed_time;
1276 u32 residency = 0;
1277
1278 cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1279 cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);
1280
1281 render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
1282 media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);
1283
Chris Wilsonbf225f22014-07-10 20:31:18 +01001284 if (rps_ei->cz_clock == 0) {
1285 rps_ei->cz_clock = cz_ts;
1286 rps_ei->render_c0 = render_count;
1287 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001288
1289 return dev_priv->rps.cur_freq;
1290 }
1291
Chris Wilsonbf225f22014-07-10 20:31:18 +01001292 elapsed_time = cz_ts - rps_ei->cz_clock;
1293 rps_ei->cz_clock = cz_ts;
Deepak S31685c22014-07-03 17:33:01 -04001294
Chris Wilsonbf225f22014-07-10 20:31:18 +01001295 elapsed_render = render_count - rps_ei->render_c0;
1296 rps_ei->render_c0 = render_count;
Deepak S31685c22014-07-03 17:33:01 -04001297
Chris Wilsonbf225f22014-07-10 20:31:18 +01001298 elapsed_media = media_count - rps_ei->media_c0;
1299 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001300
1301 /* Convert all the counters into common unit of milli sec */
1302 elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
1303 elapsed_render /= cz_freq_khz;
1304 elapsed_media /= cz_freq_khz;
1305
1306 /*
1307 * Calculate overall C0 residency percentage
1308 * only if elapsed time is non zero
1309 */
1310 if (elapsed_time) {
1311 residency =
1312 ((max(elapsed_render, elapsed_media) * 100)
1313 / elapsed_time);
1314 }
1315
1316 return residency;
1317}
1318
1319/**
1320 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
1321 * busy-ness calculated from C0 counters of render & media power wells
1322 * @dev_priv: DRM device private
1323 *
1324 */
1325static u32 vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
1326{
1327 u32 residency_C0_up = 0, residency_C0_down = 0;
1328 u8 new_delay, adj;
1329
1330 dev_priv->rps.ei_interrupt_count++;
1331
1332 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
1333
1334
Chris Wilsonbf225f22014-07-10 20:31:18 +01001335 if (dev_priv->rps.up_ei.cz_clock == 0) {
1336 vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
1337 vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001338 return dev_priv->rps.cur_freq;
1339 }
1340
1341
1342 /*
1343 * To down throttle, C0 residency should be less than down threshold
1344 * for continous EI intervals. So calculate down EI counters
1345 * once in VLV_INT_COUNT_FOR_DOWN_EI
1346 */
1347 if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {
1348
1349 dev_priv->rps.ei_interrupt_count = 0;
1350
1351 residency_C0_down = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001352 &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001353 } else {
1354 residency_C0_up = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001355 &dev_priv->rps.up_ei);
Deepak S31685c22014-07-03 17:33:01 -04001356 }
1357
1358 new_delay = dev_priv->rps.cur_freq;
1359
1360 adj = dev_priv->rps.last_adj;
1361 /* C0 residency is greater than UP threshold. Increase Frequency */
1362 if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
1363 if (adj > 0)
1364 adj *= 2;
1365 else
1366 adj = 1;
1367
1368 if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
1369 new_delay = dev_priv->rps.cur_freq + adj;
1370
1371 /*
1372 * For better performance, jump directly
1373 * to RPe if we're below it.
1374 */
1375 if (new_delay < dev_priv->rps.efficient_freq)
1376 new_delay = dev_priv->rps.efficient_freq;
1377
1378 } else if (!dev_priv->rps.ei_interrupt_count &&
1379 (residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
1380 if (adj < 0)
1381 adj *= 2;
1382 else
1383 adj = -1;
1384 /*
1385 * This means, C0 residency is less than down threshold over
1386 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
1387 */
1388 if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1389 new_delay = dev_priv->rps.cur_freq + adj;
1390 }
1391
1392 return new_delay;
1393}
1394
Ben Widawsky4912d042011-04-25 11:25:20 -07001395static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001396{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001397 struct drm_i915_private *dev_priv =
1398 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001399 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001400 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001401
Daniel Vetter59cdb632013-07-04 23:35:28 +02001402 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001403 pm_iir = dev_priv->rps.pm_iir;
1404 dev_priv->rps.pm_iir = 0;
Damien Lespiau6af257c2014-07-15 09:17:41 +02001405 if (INTEL_INFO(dev_priv->dev)->gen >= 8)
Daniel Vetter480c8032014-07-16 09:49:40 +02001406 gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03001407 else {
1408 /* Make sure not to corrupt PMIMR state used by ringbuffer */
Daniel Vetter480c8032014-07-16 09:49:40 +02001409 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03001410 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001411 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001412
Paulo Zanoni60611c12013-08-15 11:50:01 -03001413 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301414 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001415
Deepak Sa6706b42014-03-15 20:23:22 +05301416 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001417 return;
1418
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001419 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001420
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001421 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001422 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001423 if (adj > 0)
1424 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301425 else {
1426 /* CHV needs even encode values */
1427 adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
1428 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001429 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001430
1431 /*
1432 * For better performance, jump directly
1433 * to RPe if we're below it.
1434 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001435 if (new_delay < dev_priv->rps.efficient_freq)
1436 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001437 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001438 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1439 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001440 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001441 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001442 adj = 0;
Deepak S31685c22014-07-03 17:33:01 -04001443 } else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1444 new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001445 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1446 if (adj < 0)
1447 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301448 else {
1449 /* CHV needs even encode values */
1450 adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
1451 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001452 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001453 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001454 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001455 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001456
Ben Widawsky79249632012-09-07 19:43:42 -07001457 /* sysfs frequency interfaces may have snuck in while servicing the
1458 * interrupt
1459 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001460 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001461 dev_priv->rps.min_freq_softlimit,
1462 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301463
Ben Widawskyb39fb292014-03-19 18:31:11 -07001464 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001465
1466 if (IS_VALLEYVIEW(dev_priv->dev))
1467 valleyview_set_rps(dev_priv->dev, new_delay);
1468 else
1469 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001470
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001471 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001472}
1473
Ben Widawskye3689192012-05-25 16:56:22 -07001474
1475/**
1476 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1477 * occurred.
1478 * @work: workqueue struct
1479 *
1480 * Doesn't actually do anything except notify userspace. As a consequence of
1481 * this event, userspace should try to remap the bad rows since statistically
1482 * it is likely the same row is more likely to go bad again.
1483 */
1484static void ivybridge_parity_work(struct work_struct *work)
1485{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001486 struct drm_i915_private *dev_priv =
1487 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001488 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001489 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001490 uint32_t misccpctl;
1491 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001492 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001493
1494 /* We must turn off DOP level clock gating to access the L3 registers.
1495 * In order to prevent a get/put style interface, acquire struct mutex
1496 * any time we access those registers.
1497 */
1498 mutex_lock(&dev_priv->dev->struct_mutex);
1499
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001500 /* If we've screwed up tracking, just let the interrupt fire again */
1501 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1502 goto out;
1503
Ben Widawskye3689192012-05-25 16:56:22 -07001504 misccpctl = I915_READ(GEN7_MISCCPCTL);
1505 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1506 POSTING_READ(GEN7_MISCCPCTL);
1507
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001508 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1509 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001510
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001511 slice--;
1512 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1513 break;
1514
1515 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1516
1517 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1518
1519 error_status = I915_READ(reg);
1520 row = GEN7_PARITY_ERROR_ROW(error_status);
1521 bank = GEN7_PARITY_ERROR_BANK(error_status);
1522 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1523
1524 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1525 POSTING_READ(reg);
1526
1527 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1528 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1529 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1530 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1531 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1532 parity_event[5] = NULL;
1533
Dave Airlie5bdebb12013-10-11 14:07:25 +10001534 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001535 KOBJ_CHANGE, parity_event);
1536
1537 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1538 slice, row, bank, subbank);
1539
1540 kfree(parity_event[4]);
1541 kfree(parity_event[3]);
1542 kfree(parity_event[2]);
1543 kfree(parity_event[1]);
1544 }
Ben Widawskye3689192012-05-25 16:56:22 -07001545
1546 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1547
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001548out:
1549 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001550 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetter480c8032014-07-16 09:49:40 +02001551 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001552 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1553
1554 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001555}
1556
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001557static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001558{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001559 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001560
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001561 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001562 return;
1563
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001564 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001565 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001566 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001567
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001568 iir &= GT_PARITY_ERROR(dev);
1569 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1570 dev_priv->l3_parity.which_slice |= 1 << 1;
1571
1572 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1573 dev_priv->l3_parity.which_slice |= 1 << 0;
1574
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001575 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001576}
1577
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001578static void ilk_gt_irq_handler(struct drm_device *dev,
1579 struct drm_i915_private *dev_priv,
1580 u32 gt_iir)
1581{
1582 if (gt_iir &
1583 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1584 notify_ring(dev, &dev_priv->ring[RCS]);
1585 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1586 notify_ring(dev, &dev_priv->ring[VCS]);
1587}
1588
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001589static void snb_gt_irq_handler(struct drm_device *dev,
1590 struct drm_i915_private *dev_priv,
1591 u32 gt_iir)
1592{
1593
Ben Widawskycc609d52013-05-28 19:22:29 -07001594 if (gt_iir &
1595 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001596 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001597 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001598 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001599 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001600 notify_ring(dev, &dev_priv->ring[BCS]);
1601
Ben Widawskycc609d52013-05-28 19:22:29 -07001602 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1603 GT_BSD_CS_ERROR_INTERRUPT |
1604 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001605 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1606 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001607 }
Ben Widawskye3689192012-05-25 16:56:22 -07001608
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001609 if (gt_iir & GT_PARITY_ERROR(dev))
1610 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001611}
1612
Ben Widawsky09610212014-05-15 20:58:08 +03001613static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1614{
1615 if ((pm_iir & dev_priv->pm_rps_events) == 0)
1616 return;
1617
1618 spin_lock(&dev_priv->irq_lock);
1619 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Daniel Vetter480c8032014-07-16 09:49:40 +02001620 gen8_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03001621 spin_unlock(&dev_priv->irq_lock);
1622
1623 queue_work(dev_priv->wq, &dev_priv->rps.work);
1624}
1625
Ben Widawskyabd58f02013-11-02 21:07:09 -07001626static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1627 struct drm_i915_private *dev_priv,
1628 u32 master_ctl)
1629{
1630 u32 rcs, bcs, vcs;
1631 uint32_t tmp = 0;
1632 irqreturn_t ret = IRQ_NONE;
1633
1634 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1635 tmp = I915_READ(GEN8_GT_IIR(0));
1636 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001637 I915_WRITE(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001638 ret = IRQ_HANDLED;
1639 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1640 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1641 if (rcs & GT_RENDER_USER_INTERRUPT)
1642 notify_ring(dev, &dev_priv->ring[RCS]);
1643 if (bcs & GT_RENDER_USER_INTERRUPT)
1644 notify_ring(dev, &dev_priv->ring[BCS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001645 } else
1646 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1647 }
1648
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001649 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001650 tmp = I915_READ(GEN8_GT_IIR(1));
1651 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001652 I915_WRITE(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001653 ret = IRQ_HANDLED;
1654 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1655 if (vcs & GT_RENDER_USER_INTERRUPT)
1656 notify_ring(dev, &dev_priv->ring[VCS]);
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001657 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1658 if (vcs & GT_RENDER_USER_INTERRUPT)
1659 notify_ring(dev, &dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001660 } else
1661 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1662 }
1663
Ben Widawsky09610212014-05-15 20:58:08 +03001664 if (master_ctl & GEN8_GT_PM_IRQ) {
1665 tmp = I915_READ(GEN8_GT_IIR(2));
1666 if (tmp & dev_priv->pm_rps_events) {
Ben Widawsky09610212014-05-15 20:58:08 +03001667 I915_WRITE(GEN8_GT_IIR(2),
1668 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001669 ret = IRQ_HANDLED;
1670 gen8_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001671 } else
1672 DRM_ERROR("The master control interrupt lied (PM)!\n");
1673 }
1674
Ben Widawskyabd58f02013-11-02 21:07:09 -07001675 if (master_ctl & GEN8_GT_VECS_IRQ) {
1676 tmp = I915_READ(GEN8_GT_IIR(3));
1677 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001678 I915_WRITE(GEN8_GT_IIR(3), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001679 ret = IRQ_HANDLED;
1680 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1681 if (vcs & GT_RENDER_USER_INTERRUPT)
1682 notify_ring(dev, &dev_priv->ring[VECS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001683 } else
1684 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1685 }
1686
1687 return ret;
1688}
1689
Egbert Eichb543fb02013-04-16 13:36:54 +02001690#define HPD_STORM_DETECT_PERIOD 1000
1691#define HPD_STORM_THRESHOLD 5
1692
Dave Airlie13cf5502014-06-18 11:29:35 +10001693static int ilk_port_to_hotplug_shift(enum port port)
1694{
1695 switch (port) {
1696 case PORT_A:
1697 case PORT_E:
1698 default:
1699 return -1;
1700 case PORT_B:
1701 return 0;
1702 case PORT_C:
1703 return 8;
1704 case PORT_D:
1705 return 16;
1706 }
1707}
1708
1709static int g4x_port_to_hotplug_shift(enum port port)
1710{
1711 switch (port) {
1712 case PORT_A:
1713 case PORT_E:
1714 default:
1715 return -1;
1716 case PORT_B:
1717 return 17;
1718 case PORT_C:
1719 return 19;
1720 case PORT_D:
1721 return 21;
1722 }
1723}
1724
1725static inline enum port get_port_from_pin(enum hpd_pin pin)
1726{
1727 switch (pin) {
1728 case HPD_PORT_B:
1729 return PORT_B;
1730 case HPD_PORT_C:
1731 return PORT_C;
1732 case HPD_PORT_D:
1733 return PORT_D;
1734 default:
1735 return PORT_A; /* no hpd */
1736 }
1737}
1738
Daniel Vetter10a504d2013-06-27 17:52:12 +02001739static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001740 u32 hotplug_trigger,
Dave Airlie13cf5502014-06-18 11:29:35 +10001741 u32 dig_hotplug_reg,
Daniel Vetter22062db2013-06-27 17:52:11 +02001742 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001743{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001744 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001745 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001746 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001747 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001748 bool queue_dig = false, queue_hp = false;
1749 u32 dig_shift;
1750 u32 dig_port_mask = 0;
Egbert Eichb543fb02013-04-16 13:36:54 +02001751
Daniel Vetter91d131d2013-06-27 17:52:14 +02001752 if (!hotplug_trigger)
1753 return;
1754
Dave Airlie13cf5502014-06-18 11:29:35 +10001755 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1756 hotplug_trigger, dig_hotplug_reg);
Imre Deakcc9bd492014-01-16 19:56:54 +02001757
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001758 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001759 for (i = 1; i < HPD_NUM_PINS; i++) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001760 if (!(hpd[i] & hotplug_trigger))
1761 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001762
Dave Airlie13cf5502014-06-18 11:29:35 +10001763 port = get_port_from_pin(i);
1764 if (port && dev_priv->hpd_irq_port[port]) {
1765 bool long_hpd;
1766
1767 if (IS_G4X(dev)) {
1768 dig_shift = g4x_port_to_hotplug_shift(port);
1769 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1770 } else {
1771 dig_shift = ilk_port_to_hotplug_shift(port);
1772 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1773 }
1774
1775 DRM_DEBUG_DRIVER("digital hpd port %d %d\n", port, long_hpd);
1776 /* for long HPD pulses we want to have the digital queue happen,
1777 but we still want HPD storm detection to function. */
1778 if (long_hpd) {
1779 dev_priv->long_hpd_port_mask |= (1 << port);
1780 dig_port_mask |= hpd[i];
1781 } else {
1782 /* for short HPD just trigger the digital queue */
1783 dev_priv->short_hpd_port_mask |= (1 << port);
1784 hotplug_trigger &= ~hpd[i];
1785 }
1786 queue_dig = true;
1787 }
1788 }
1789
1790 for (i = 1; i < HPD_NUM_PINS; i++) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001791 if (hpd[i] & hotplug_trigger &&
1792 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1793 /*
1794 * On GMCH platforms the interrupt mask bits only
1795 * prevent irq generation, not the setting of the
1796 * hotplug bits itself. So only WARN about unexpected
1797 * interrupts on saner platforms.
1798 */
1799 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1800 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1801 hotplug_trigger, i, hpd[i]);
1802
1803 continue;
1804 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001805
Egbert Eichb543fb02013-04-16 13:36:54 +02001806 if (!(hpd[i] & hotplug_trigger) ||
1807 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1808 continue;
1809
Dave Airlie13cf5502014-06-18 11:29:35 +10001810 if (!(dig_port_mask & hpd[i])) {
1811 dev_priv->hpd_event_bits |= (1 << i);
1812 queue_hp = true;
1813 }
1814
Egbert Eichb543fb02013-04-16 13:36:54 +02001815 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1816 dev_priv->hpd_stats[i].hpd_last_jiffies
1817 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1818 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1819 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001820 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001821 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1822 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001823 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001824 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001825 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001826 } else {
1827 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001828 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1829 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001830 }
1831 }
1832
Daniel Vetter10a504d2013-06-27 17:52:12 +02001833 if (storm_detected)
1834 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001835 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001836
Daniel Vetter645416f2013-09-02 16:22:25 +02001837 /*
1838 * Our hotplug handler can grab modeset locks (by calling down into the
1839 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1840 * queue for otherwise the flush_work in the pageflip code will
1841 * deadlock.
1842 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001843 if (queue_dig)
Dave Airlie0e32b392014-05-02 14:02:48 +10001844 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001845 if (queue_hp)
1846 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001847}
1848
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001849static void gmbus_irq_handler(struct drm_device *dev)
1850{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001851 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001852
Daniel Vetter28c70f12012-12-01 13:53:45 +01001853 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001854}
1855
Daniel Vetterce99c252012-12-01 13:53:47 +01001856static void dp_aux_irq_handler(struct drm_device *dev)
1857{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001858 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001859
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001860 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001861}
1862
Shuang He8bf1e9f2013-10-15 18:55:27 +01001863#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001864static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1865 uint32_t crc0, uint32_t crc1,
1866 uint32_t crc2, uint32_t crc3,
1867 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001868{
1869 struct drm_i915_private *dev_priv = dev->dev_private;
1870 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1871 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001872 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001873
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001874 spin_lock(&pipe_crc->lock);
1875
Damien Lespiau0c912c72013-10-15 18:55:37 +01001876 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001877 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001878 DRM_ERROR("spurious interrupt\n");
1879 return;
1880 }
1881
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001882 head = pipe_crc->head;
1883 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001884
1885 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001886 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001887 DRM_ERROR("CRC buffer overflowing\n");
1888 return;
1889 }
1890
1891 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001892
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001893 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001894 entry->crc[0] = crc0;
1895 entry->crc[1] = crc1;
1896 entry->crc[2] = crc2;
1897 entry->crc[3] = crc3;
1898 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001899
1900 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001901 pipe_crc->head = head;
1902
1903 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001904
1905 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001906}
Daniel Vetter277de952013-10-18 16:37:07 +02001907#else
1908static inline void
1909display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1910 uint32_t crc0, uint32_t crc1,
1911 uint32_t crc2, uint32_t crc3,
1912 uint32_t crc4) {}
1913#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001914
Daniel Vetter277de952013-10-18 16:37:07 +02001915
1916static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001917{
1918 struct drm_i915_private *dev_priv = dev->dev_private;
1919
Daniel Vetter277de952013-10-18 16:37:07 +02001920 display_pipe_crc_irq_handler(dev, pipe,
1921 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1922 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001923}
1924
Daniel Vetter277de952013-10-18 16:37:07 +02001925static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001926{
1927 struct drm_i915_private *dev_priv = dev->dev_private;
1928
Daniel Vetter277de952013-10-18 16:37:07 +02001929 display_pipe_crc_irq_handler(dev, pipe,
1930 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1931 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1932 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1933 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1934 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001935}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001936
Daniel Vetter277de952013-10-18 16:37:07 +02001937static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001938{
1939 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001940 uint32_t res1, res2;
1941
1942 if (INTEL_INFO(dev)->gen >= 3)
1943 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1944 else
1945 res1 = 0;
1946
1947 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1948 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1949 else
1950 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001951
Daniel Vetter277de952013-10-18 16:37:07 +02001952 display_pipe_crc_irq_handler(dev, pipe,
1953 I915_READ(PIPE_CRC_RES_RED(pipe)),
1954 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1955 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1956 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001957}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001958
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001959/* The RPS events need forcewake, so we add them to a work queue and mask their
1960 * IMR bits until the work is done. Other interrupts can be processed without
1961 * the work queue. */
1962static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001963{
Deepak Sa6706b42014-03-15 20:23:22 +05301964 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001965 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05301966 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Daniel Vetter480c8032014-07-16 09:49:40 +02001967 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001968 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001969
1970 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001971 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001972
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001973 if (HAS_VEBOX(dev_priv->dev)) {
1974 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1975 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001976
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001977 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001978 i915_handle_error(dev_priv->dev, false,
1979 "VEBOX CS error interrupt 0x%08x",
1980 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001981 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001982 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001983}
1984
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001985static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1986{
1987 struct intel_crtc *crtc;
1988
1989 if (!drm_handle_vblank(dev, pipe))
1990 return false;
1991
1992 crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1993 wake_up(&crtc->vbl_wait);
1994
1995 return true;
1996}
1997
Imre Deakc1874ed2014-02-04 21:35:46 +02001998static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1999{
2000 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02002001 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02002002 int pipe;
2003
Imre Deak58ead0d2014-02-04 21:35:47 +02002004 spin_lock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02002005 for_each_pipe(pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02002006 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002007 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02002008
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002009 /*
2010 * PIPESTAT bits get signalled even when the interrupt is
2011 * disabled with the mask bits, and some of the status bits do
2012 * not generate interrupts at all (like the underrun bit). Hence
2013 * we need to be careful that we only handle what we want to
2014 * handle.
2015 */
2016 mask = 0;
2017 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
2018 mask |= PIPE_FIFO_UNDERRUN_STATUS;
2019
2020 switch (pipe) {
2021 case PIPE_A:
2022 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
2023 break;
2024 case PIPE_B:
2025 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
2026 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03002027 case PIPE_C:
2028 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
2029 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002030 }
2031 if (iir & iir_bit)
2032 mask |= dev_priv->pipestat_irq_mask[pipe];
2033
2034 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02002035 continue;
2036
2037 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002038 mask |= PIPESTAT_INT_ENABLE_MASK;
2039 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02002040
2041 /*
2042 * Clear the PIPE*STAT regs before the IIR
2043 */
Imre Deak91d181d2014-02-10 18:42:49 +02002044 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
2045 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02002046 I915_WRITE(reg, pipe_stats[pipe]);
2047 }
Imre Deak58ead0d2014-02-04 21:35:47 +02002048 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02002049
2050 for_each_pipe(pipe) {
2051 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002052 intel_pipe_handle_vblank(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02002053
Imre Deak579a9b02014-02-04 21:35:48 +02002054 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02002055 intel_prepare_page_flip(dev, pipe);
2056 intel_finish_page_flip(dev, pipe);
2057 }
2058
2059 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2060 i9xx_pipe_crc_irq_handler(dev, pipe);
2061
2062 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
2063 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
2064 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
2065 }
2066
2067 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2068 gmbus_irq_handler(dev);
2069}
2070
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002071static void i9xx_hpd_irq_handler(struct drm_device *dev)
2072{
2073 struct drm_i915_private *dev_priv = dev->dev_private;
2074 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2075
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002076 if (hotplug_status) {
2077 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2078 /*
2079 * Make sure hotplug status is cleared before we clear IIR, or else we
2080 * may miss hotplug events.
2081 */
2082 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002083
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002084 if (IS_G4X(dev)) {
2085 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002086
Dave Airlie13cf5502014-06-18 11:29:35 +10002087 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002088 } else {
2089 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
2090
Dave Airlie13cf5502014-06-18 11:29:35 +10002091 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002092 }
2093
2094 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
2095 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
2096 dp_aux_irq_handler(dev);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002097 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002098}
2099
Daniel Vetterff1f5252012-10-02 15:10:55 +02002100static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002101{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002102 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002103 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002104 u32 iir, gt_iir, pm_iir;
2105 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002106
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002107 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002108 /* Find, clear, then process each source of interrupt */
2109
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002110 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002111 if (gt_iir)
2112 I915_WRITE(GTIIR, gt_iir);
2113
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002114 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002115 if (pm_iir)
2116 I915_WRITE(GEN6_PMIIR, pm_iir);
2117
2118 iir = I915_READ(VLV_IIR);
2119 if (iir) {
2120 /* Consume port before clearing IIR or we'll miss events */
2121 if (iir & I915_DISPLAY_PORT_INTERRUPT)
2122 i9xx_hpd_irq_handler(dev);
2123 I915_WRITE(VLV_IIR, iir);
2124 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002125
2126 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
2127 goto out;
2128
2129 ret = IRQ_HANDLED;
2130
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002131 if (gt_iir)
2132 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03002133 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02002134 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002135 /* Call regardless, as some status bits might not be
2136 * signalled in iir */
2137 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002138 }
2139
2140out:
2141 return ret;
2142}
2143
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002144static irqreturn_t cherryview_irq_handler(int irq, void *arg)
2145{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002146 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002147 struct drm_i915_private *dev_priv = dev->dev_private;
2148 u32 master_ctl, iir;
2149 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002150
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002151 for (;;) {
2152 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
2153 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03002154
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002155 if (master_ctl == 0 && iir == 0)
2156 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002157
Oscar Mateo27b6c122014-06-16 16:11:00 +01002158 ret = IRQ_HANDLED;
2159
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002160 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002161
Oscar Mateo27b6c122014-06-16 16:11:00 +01002162 /* Find, clear, then process each source of interrupt */
2163
2164 if (iir) {
2165 /* Consume port before clearing IIR or we'll miss events */
2166 if (iir & I915_DISPLAY_PORT_INTERRUPT)
2167 i9xx_hpd_irq_handler(dev);
2168 I915_WRITE(VLV_IIR, iir);
2169 }
2170
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002171 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002172
Oscar Mateo27b6c122014-06-16 16:11:00 +01002173 /* Call regardless, as some status bits might not be
2174 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002175 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002176
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002177 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
2178 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002179 }
2180
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002181 return ret;
2182}
2183
Adam Jackson23e81d62012-06-06 15:45:44 -04002184static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002185{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002186 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002187 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002188 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10002189 u32 dig_hotplug_reg;
Jesse Barnes776ad802011-01-04 15:09:39 -08002190
Dave Airlie13cf5502014-06-18 11:29:35 +10002191 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2192 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2193
2194 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002195
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002196 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2197 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2198 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002199 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002200 port_name(port));
2201 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002202
Daniel Vetterce99c252012-12-01 13:53:47 +01002203 if (pch_iir & SDE_AUX_MASK)
2204 dp_aux_irq_handler(dev);
2205
Jesse Barnes776ad802011-01-04 15:09:39 -08002206 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002207 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08002208
2209 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2210 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2211
2212 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2213 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2214
2215 if (pch_iir & SDE_POISON)
2216 DRM_ERROR("PCH poison interrupt\n");
2217
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002218 if (pch_iir & SDE_FDI_MASK)
2219 for_each_pipe(pipe)
2220 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2221 pipe_name(pipe),
2222 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002223
2224 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2225 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2226
2227 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2228 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2229
Jesse Barnes776ad802011-01-04 15:09:39 -08002230 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03002231 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
2232 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002233 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002234
2235 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2236 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
2237 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002238 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002239}
2240
2241static void ivb_err_int_handler(struct drm_device *dev)
2242{
2243 struct drm_i915_private *dev_priv = dev->dev_private;
2244 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002245 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002246
Paulo Zanonide032bf2013-04-12 17:57:58 -03002247 if (err_int & ERR_INT_POISON)
2248 DRM_ERROR("Poison interrupt\n");
2249
Daniel Vetter5a69b892013-10-16 22:55:52 +02002250 for_each_pipe(pipe) {
2251 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
2252 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2253 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002254 DRM_ERROR("Pipe %c FIFO underrun\n",
2255 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02002256 }
Paulo Zanoni86642812013-04-12 17:57:57 -03002257
Daniel Vetter5a69b892013-10-16 22:55:52 +02002258 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2259 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02002260 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002261 else
Daniel Vetter277de952013-10-18 16:37:07 +02002262 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002263 }
2264 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002265
Paulo Zanoni86642812013-04-12 17:57:57 -03002266 I915_WRITE(GEN7_ERR_INT, err_int);
2267}
2268
2269static void cpt_serr_int_handler(struct drm_device *dev)
2270{
2271 struct drm_i915_private *dev_priv = dev->dev_private;
2272 u32 serr_int = I915_READ(SERR_INT);
2273
Paulo Zanonide032bf2013-04-12 17:57:58 -03002274 if (serr_int & SERR_INT_POISON)
2275 DRM_ERROR("PCH poison interrupt\n");
2276
Paulo Zanoni86642812013-04-12 17:57:57 -03002277 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2278 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
2279 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002280 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002281
2282 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2283 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
2284 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002285 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002286
2287 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2288 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
2289 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002290 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002291
2292 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002293}
2294
Adam Jackson23e81d62012-06-06 15:45:44 -04002295static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2296{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002297 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04002298 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002299 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10002300 u32 dig_hotplug_reg;
Adam Jackson23e81d62012-06-06 15:45:44 -04002301
Dave Airlie13cf5502014-06-18 11:29:35 +10002302 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2303 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2304
2305 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002306
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002307 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2308 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2309 SDE_AUDIO_POWER_SHIFT_CPT);
2310 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2311 port_name(port));
2312 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002313
2314 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002315 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002316
2317 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002318 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002319
2320 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2321 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2322
2323 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2324 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2325
2326 if (pch_iir & SDE_FDI_MASK_CPT)
2327 for_each_pipe(pipe)
2328 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2329 pipe_name(pipe),
2330 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002331
2332 if (pch_iir & SDE_ERROR_CPT)
2333 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002334}
2335
Paulo Zanonic008bc62013-07-12 16:35:10 -03002336static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2337{
2338 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002339 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002340
2341 if (de_iir & DE_AUX_CHANNEL_A)
2342 dp_aux_irq_handler(dev);
2343
2344 if (de_iir & DE_GSE)
2345 intel_opregion_asle_intr(dev);
2346
Paulo Zanonic008bc62013-07-12 16:35:10 -03002347 if (de_iir & DE_POISON)
2348 DRM_ERROR("Poison interrupt\n");
2349
Daniel Vetter40da17c2013-10-21 18:04:36 +02002350 for_each_pipe(pipe) {
2351 if (de_iir & DE_PIPE_VBLANK(pipe))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002352 intel_pipe_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002353
Daniel Vetter40da17c2013-10-21 18:04:36 +02002354 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2355 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002356 DRM_ERROR("Pipe %c FIFO underrun\n",
2357 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03002358
Daniel Vetter40da17c2013-10-21 18:04:36 +02002359 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2360 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002361
Daniel Vetter40da17c2013-10-21 18:04:36 +02002362 /* plane/pipes map 1:1 on ilk+ */
2363 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2364 intel_prepare_page_flip(dev, pipe);
2365 intel_finish_page_flip_plane(dev, pipe);
2366 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002367 }
2368
2369 /* check event from PCH */
2370 if (de_iir & DE_PCH_EVENT) {
2371 u32 pch_iir = I915_READ(SDEIIR);
2372
2373 if (HAS_PCH_CPT(dev))
2374 cpt_irq_handler(dev, pch_iir);
2375 else
2376 ibx_irq_handler(dev, pch_iir);
2377
2378 /* should clear PCH hotplug event before clear CPU irq */
2379 I915_WRITE(SDEIIR, pch_iir);
2380 }
2381
2382 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2383 ironlake_rps_change_irq_handler(dev);
2384}
2385
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002386static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2387{
2388 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002389 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002390
2391 if (de_iir & DE_ERR_INT_IVB)
2392 ivb_err_int_handler(dev);
2393
2394 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2395 dp_aux_irq_handler(dev);
2396
2397 if (de_iir & DE_GSE_IVB)
2398 intel_opregion_asle_intr(dev);
2399
Damien Lespiau07d27e22014-03-03 17:31:46 +00002400 for_each_pipe(pipe) {
2401 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002402 intel_pipe_handle_vblank(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002403
2404 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002405 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2406 intel_prepare_page_flip(dev, pipe);
2407 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002408 }
2409 }
2410
2411 /* check event from PCH */
2412 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2413 u32 pch_iir = I915_READ(SDEIIR);
2414
2415 cpt_irq_handler(dev, pch_iir);
2416
2417 /* clear PCH hotplug event before clear CPU irq */
2418 I915_WRITE(SDEIIR, pch_iir);
2419 }
2420}
2421
Oscar Mateo72c90f62014-06-16 16:10:57 +01002422/*
2423 * To handle irqs with the minimum potential races with fresh interrupts, we:
2424 * 1 - Disable Master Interrupt Control.
2425 * 2 - Find the source(s) of the interrupt.
2426 * 3 - Clear the Interrupt Identity bits (IIR).
2427 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2428 * 5 - Re-enable Master Interrupt Control.
2429 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002430static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002431{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002432 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002433 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002434 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002435 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002436
Paulo Zanoni86642812013-04-12 17:57:57 -03002437 /* We get interrupts on unclaimed registers, so check for this before we
2438 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002439 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002440
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002441 /* disable master interrupt before clearing iir */
2442 de_ier = I915_READ(DEIER);
2443 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002444 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002445
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002446 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2447 * interrupts will will be stored on its back queue, and then we'll be
2448 * able to process them after we restore SDEIER (as soon as we restore
2449 * it, we'll get an interrupt if SDEIIR still has something to process
2450 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002451 if (!HAS_PCH_NOP(dev)) {
2452 sde_ier = I915_READ(SDEIER);
2453 I915_WRITE(SDEIER, 0);
2454 POSTING_READ(SDEIER);
2455 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002456
Oscar Mateo72c90f62014-06-16 16:10:57 +01002457 /* Find, clear, then process each source of interrupt */
2458
Chris Wilson0e434062012-05-09 21:45:44 +01002459 gt_iir = I915_READ(GTIIR);
2460 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002461 I915_WRITE(GTIIR, gt_iir);
2462 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002463 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002464 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002465 else
2466 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002467 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002468
2469 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002470 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002471 I915_WRITE(DEIIR, de_iir);
2472 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002473 if (INTEL_INFO(dev)->gen >= 7)
2474 ivb_display_irq_handler(dev, de_iir);
2475 else
2476 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002477 }
2478
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002479 if (INTEL_INFO(dev)->gen >= 6) {
2480 u32 pm_iir = I915_READ(GEN6_PMIIR);
2481 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002482 I915_WRITE(GEN6_PMIIR, pm_iir);
2483 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002484 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002485 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002486 }
2487
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002488 I915_WRITE(DEIER, de_ier);
2489 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002490 if (!HAS_PCH_NOP(dev)) {
2491 I915_WRITE(SDEIER, sde_ier);
2492 POSTING_READ(SDEIER);
2493 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002494
2495 return ret;
2496}
2497
Ben Widawskyabd58f02013-11-02 21:07:09 -07002498static irqreturn_t gen8_irq_handler(int irq, void *arg)
2499{
2500 struct drm_device *dev = arg;
2501 struct drm_i915_private *dev_priv = dev->dev_private;
2502 u32 master_ctl;
2503 irqreturn_t ret = IRQ_NONE;
2504 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002505 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002506
Ben Widawskyabd58f02013-11-02 21:07:09 -07002507 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2508 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2509 if (!master_ctl)
2510 return IRQ_NONE;
2511
2512 I915_WRITE(GEN8_MASTER_IRQ, 0);
2513 POSTING_READ(GEN8_MASTER_IRQ);
2514
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002515 /* Find, clear, then process each source of interrupt */
2516
Ben Widawskyabd58f02013-11-02 21:07:09 -07002517 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2518
2519 if (master_ctl & GEN8_DE_MISC_IRQ) {
2520 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002521 if (tmp) {
2522 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2523 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002524 if (tmp & GEN8_DE_MISC_GSE)
2525 intel_opregion_asle_intr(dev);
2526 else
2527 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002528 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002529 else
2530 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002531 }
2532
Daniel Vetter6d766f02013-11-07 14:49:55 +01002533 if (master_ctl & GEN8_DE_PORT_IRQ) {
2534 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002535 if (tmp) {
2536 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2537 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002538 if (tmp & GEN8_AUX_CHANNEL_A)
2539 dp_aux_irq_handler(dev);
2540 else
2541 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002542 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002543 else
2544 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002545 }
2546
Daniel Vetterc42664c2013-11-07 11:05:40 +01002547 for_each_pipe(pipe) {
2548 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002549
Daniel Vetterc42664c2013-11-07 11:05:40 +01002550 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2551 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002552
Daniel Vetterc42664c2013-11-07 11:05:40 +01002553 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002554 if (pipe_iir) {
2555 ret = IRQ_HANDLED;
2556 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002557 if (pipe_iir & GEN8_PIPE_VBLANK)
2558 intel_pipe_handle_vblank(dev, pipe);
2559
2560 if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
2561 intel_prepare_page_flip(dev, pipe);
2562 intel_finish_page_flip_plane(dev, pipe);
2563 }
2564
2565 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2566 hsw_pipe_crc_irq_handler(dev, pipe);
2567
2568 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2569 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2570 false))
2571 DRM_ERROR("Pipe %c FIFO underrun\n",
2572 pipe_name(pipe));
2573 }
2574
2575 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2576 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2577 pipe_name(pipe),
2578 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2579 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002580 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002581 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2582 }
2583
Daniel Vetter92d03a82013-11-07 11:05:43 +01002584 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2585 /*
2586 * FIXME(BDW): Assume for now that the new interrupt handling
2587 * scheme also closed the SDE interrupt handling race we've seen
2588 * on older pch-split platforms. But this needs testing.
2589 */
2590 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002591 if (pch_iir) {
2592 I915_WRITE(SDEIIR, pch_iir);
2593 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002594 cpt_irq_handler(dev, pch_iir);
2595 } else
2596 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2597
Daniel Vetter92d03a82013-11-07 11:05:43 +01002598 }
2599
Ben Widawskyabd58f02013-11-02 21:07:09 -07002600 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2601 POSTING_READ(GEN8_MASTER_IRQ);
2602
2603 return ret;
2604}
2605
Daniel Vetter17e1df02013-09-08 21:57:13 +02002606static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2607 bool reset_completed)
2608{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002609 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002610 int i;
2611
2612 /*
2613 * Notify all waiters for GPU completion events that reset state has
2614 * been changed, and that they need to restart their wait after
2615 * checking for potential errors (and bail out to drop locks if there is
2616 * a gpu reset pending so that i915_error_work_func can acquire them).
2617 */
2618
2619 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2620 for_each_ring(ring, dev_priv, i)
2621 wake_up_all(&ring->irq_queue);
2622
2623 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2624 wake_up_all(&dev_priv->pending_flip_queue);
2625
2626 /*
2627 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2628 * reset state is cleared.
2629 */
2630 if (reset_completed)
2631 wake_up_all(&dev_priv->gpu_error.reset_queue);
2632}
2633
Jesse Barnes8a905232009-07-11 16:48:03 -04002634/**
2635 * i915_error_work_func - do process context error handling work
2636 * @work: work struct
2637 *
2638 * Fire an error uevent so userspace can see that a hang or error
2639 * was detected.
2640 */
2641static void i915_error_work_func(struct work_struct *work)
2642{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002643 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2644 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002645 struct drm_i915_private *dev_priv =
2646 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002647 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002648 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2649 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2650 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002651 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002652
Dave Airlie5bdebb12013-10-11 14:07:25 +10002653 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002654
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002655 /*
2656 * Note that there's only one work item which does gpu resets, so we
2657 * need not worry about concurrent gpu resets potentially incrementing
2658 * error->reset_counter twice. We only need to take care of another
2659 * racing irq/hangcheck declaring the gpu dead for a second time. A
2660 * quick check for that is good enough: schedule_work ensures the
2661 * correct ordering between hang detection and this work item, and since
2662 * the reset in-progress bit is only ever set by code outside of this
2663 * work we don't need to worry about any other races.
2664 */
2665 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002666 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002667 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002668 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002669
Daniel Vetter17e1df02013-09-08 21:57:13 +02002670 /*
Imre Deakf454c692014-04-23 01:09:04 +03002671 * In most cases it's guaranteed that we get here with an RPM
2672 * reference held, for example because there is a pending GPU
2673 * request that won't finish until the reset is done. This
2674 * isn't the case at least when we get here by doing a
2675 * simulated reset via debugs, so get an RPM reference.
2676 */
2677 intel_runtime_pm_get(dev_priv);
2678 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002679 * All state reset _must_ be completed before we update the
2680 * reset counter, for otherwise waiters might miss the reset
2681 * pending state and not properly drop locks, resulting in
2682 * deadlocks with the reset work.
2683 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002684 ret = i915_reset(dev);
2685
Daniel Vetter17e1df02013-09-08 21:57:13 +02002686 intel_display_handle_reset(dev);
2687
Imre Deakf454c692014-04-23 01:09:04 +03002688 intel_runtime_pm_put(dev_priv);
2689
Daniel Vetterf69061b2012-12-06 09:01:42 +01002690 if (ret == 0) {
2691 /*
2692 * After all the gem state is reset, increment the reset
2693 * counter and wake up everyone waiting for the reset to
2694 * complete.
2695 *
2696 * Since unlock operations are a one-sided barrier only,
2697 * we need to insert a barrier here to order any seqno
2698 * updates before
2699 * the counter increment.
2700 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002701 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002702 atomic_inc(&dev_priv->gpu_error.reset_counter);
2703
Dave Airlie5bdebb12013-10-11 14:07:25 +10002704 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002705 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002706 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002707 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002708 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002709
Daniel Vetter17e1df02013-09-08 21:57:13 +02002710 /*
2711 * Note: The wake_up also serves as a memory barrier so that
2712 * waiters see the update value of the reset counter atomic_t.
2713 */
2714 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002715 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002716}
2717
Chris Wilson35aed2e2010-05-27 13:18:12 +01002718static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002719{
2720 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002721 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002722 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002723 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002724
Chris Wilson35aed2e2010-05-27 13:18:12 +01002725 if (!eir)
2726 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002727
Joe Perchesa70491c2012-03-18 13:00:11 -07002728 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002729
Ben Widawskybd9854f2012-08-23 15:18:09 -07002730 i915_get_extra_instdone(dev, instdone);
2731
Jesse Barnes8a905232009-07-11 16:48:03 -04002732 if (IS_G4X(dev)) {
2733 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2734 u32 ipeir = I915_READ(IPEIR_I965);
2735
Joe Perchesa70491c2012-03-18 13:00:11 -07002736 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2737 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002738 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2739 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002740 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002741 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002742 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002743 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002744 }
2745 if (eir & GM45_ERROR_PAGE_TABLE) {
2746 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002747 pr_err("page table error\n");
2748 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002749 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002750 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002751 }
2752 }
2753
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002754 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002755 if (eir & I915_ERROR_PAGE_TABLE) {
2756 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002757 pr_err("page table error\n");
2758 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002759 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002760 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002761 }
2762 }
2763
2764 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002765 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002766 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002767 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002768 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002769 /* pipestat has already been acked */
2770 }
2771 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002772 pr_err("instruction error\n");
2773 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002774 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2775 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002776 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002777 u32 ipeir = I915_READ(IPEIR);
2778
Joe Perchesa70491c2012-03-18 13:00:11 -07002779 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2780 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002781 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002782 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002783 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002784 } else {
2785 u32 ipeir = I915_READ(IPEIR_I965);
2786
Joe Perchesa70491c2012-03-18 13:00:11 -07002787 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2788 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002789 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002790 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002791 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002792 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002793 }
2794 }
2795
2796 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002797 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002798 eir = I915_READ(EIR);
2799 if (eir) {
2800 /*
2801 * some errors might have become stuck,
2802 * mask them.
2803 */
2804 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2805 I915_WRITE(EMR, I915_READ(EMR) | eir);
2806 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2807 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002808}
2809
2810/**
2811 * i915_handle_error - handle an error interrupt
2812 * @dev: drm device
2813 *
2814 * Do some basic checking of regsiter state at error interrupt time and
2815 * dump it to the syslog. Also call i915_capture_error_state() to make
2816 * sure we get a record and make it available in debugfs. Fire a uevent
2817 * so userspace knows something bad happened (should trigger collection
2818 * of a ring dump etc.).
2819 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002820void i915_handle_error(struct drm_device *dev, bool wedged,
2821 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002822{
2823 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002824 va_list args;
2825 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002826
Mika Kuoppala58174462014-02-25 17:11:26 +02002827 va_start(args, fmt);
2828 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2829 va_end(args);
2830
2831 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002832 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002833
Ben Gamariba1234d2009-09-14 17:48:47 -04002834 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002835 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2836 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002837
Ben Gamari11ed50e2009-09-14 17:48:45 -04002838 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002839 * Wakeup waiting processes so that the reset work function
2840 * i915_error_work_func doesn't deadlock trying to grab various
2841 * locks. By bumping the reset counter first, the woken
2842 * processes will see a reset in progress and back off,
2843 * releasing their locks and then wait for the reset completion.
2844 * We must do this for _all_ gpu waiters that might hold locks
2845 * that the reset work needs to acquire.
2846 *
2847 * Note: The wake_up serves as the required memory barrier to
2848 * ensure that the waiters see the updated value of the reset
2849 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002850 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002851 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002852 }
2853
Daniel Vetter122f46b2013-09-04 17:36:14 +02002854 /*
2855 * Our reset work can grab modeset locks (since it needs to reset the
2856 * state of outstanding pagelips). Hence it must not be run on our own
2857 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2858 * code will deadlock.
2859 */
2860 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002861}
2862
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002863static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002864{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002865 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002866 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002868 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002869 struct intel_unpin_work *work;
2870 unsigned long flags;
2871 bool stall_detected;
2872
2873 /* Ignore early vblank irqs */
2874 if (intel_crtc == NULL)
2875 return;
2876
2877 spin_lock_irqsave(&dev->event_lock, flags);
2878 work = intel_crtc->unpin_work;
2879
Chris Wilsone7d841c2012-12-03 11:36:30 +00002880 if (work == NULL ||
2881 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2882 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002883 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2884 spin_unlock_irqrestore(&dev->event_lock, flags);
2885 return;
2886 }
2887
2888 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002889 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002890 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002891 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002892 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002893 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002894 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002895 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002896 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Matt Roperf4510a22014-04-01 15:22:40 -07002897 crtc->y * crtc->primary->fb->pitches[0] +
2898 crtc->x * crtc->primary->fb->bits_per_pixel/8);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002899 }
2900
2901 spin_unlock_irqrestore(&dev->event_lock, flags);
2902
2903 if (stall_detected) {
2904 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2905 intel_prepare_page_flip(dev, intel_crtc->plane);
2906 }
2907}
2908
Keith Packard42f52ef2008-10-18 19:39:29 -07002909/* Called from drm generic code, passed 'crtc' which
2910 * we use as a pipe index
2911 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002912static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002913{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002914 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002915 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002916
Chris Wilson5eddb702010-09-11 13:48:45 +01002917 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002918 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002919
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002920 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002921 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002922 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002923 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002924 else
Keith Packard7c463582008-11-04 02:03:27 -08002925 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002926 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002927 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002928
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002929 return 0;
2930}
2931
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002932static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002933{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002934 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002935 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002936 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002937 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002938
2939 if (!i915_pipe_enabled(dev, pipe))
2940 return -EINVAL;
2941
2942 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002943 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002944 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2945
2946 return 0;
2947}
2948
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002949static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2950{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002951 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002952 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002953
2954 if (!i915_pipe_enabled(dev, pipe))
2955 return -EINVAL;
2956
2957 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002958 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002959 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002960 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2961
2962 return 0;
2963}
2964
Ben Widawskyabd58f02013-11-02 21:07:09 -07002965static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2966{
2967 struct drm_i915_private *dev_priv = dev->dev_private;
2968 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002969
2970 if (!i915_pipe_enabled(dev, pipe))
2971 return -EINVAL;
2972
2973 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002974 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2975 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2976 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002977 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2978 return 0;
2979}
2980
Keith Packard42f52ef2008-10-18 19:39:29 -07002981/* Called from drm generic code, passed 'crtc' which
2982 * we use as a pipe index
2983 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002984static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002985{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002986 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002987 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002988
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002989 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002990 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002991 PIPE_VBLANK_INTERRUPT_STATUS |
2992 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002993 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2994}
2995
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002996static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002997{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002998 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002999 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03003000 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02003001 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07003002
3003 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03003004 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003005 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3006}
3007
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003008static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
3009{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003010 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003011 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003012
3013 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003014 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003015 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003016 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3017}
3018
Ben Widawskyabd58f02013-11-02 21:07:09 -07003019static void gen8_disable_vblank(struct drm_device *dev, int pipe)
3020{
3021 struct drm_i915_private *dev_priv = dev->dev_private;
3022 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003023
3024 if (!i915_pipe_enabled(dev, pipe))
3025 return;
3026
3027 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01003028 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
3029 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
3030 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07003031 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3032}
3033
Chris Wilson893eead2010-10-27 14:44:35 +01003034static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003035ring_last_seqno(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08003036{
Chris Wilson893eead2010-10-27 14:44:35 +01003037 return list_entry(ring->request_list.prev,
3038 struct drm_i915_gem_request, list)->seqno;
3039}
3040
Chris Wilson9107e9d2013-06-10 11:20:20 +01003041static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003042ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01003043{
Chris Wilson9107e9d2013-06-10 11:20:20 +01003044 return (list_empty(&ring->request_list) ||
3045 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04003046}
3047
Daniel Vettera028c4b2014-03-15 00:08:56 +01003048static bool
3049ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
3050{
3051 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003052 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01003053 } else {
3054 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
3055 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
3056 MI_SEMAPHORE_REGISTER);
3057 }
3058}
3059
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003060static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003061semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01003062{
3063 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003064 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01003065 int i;
3066
3067 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003068 for_each_ring(signaller, dev_priv, i) {
3069 if (ring == signaller)
3070 continue;
3071
3072 if (offset == signaller->semaphore.signal_ggtt[ring->id])
3073 return signaller;
3074 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01003075 } else {
3076 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
3077
3078 for_each_ring(signaller, dev_priv, i) {
3079 if(ring == signaller)
3080 continue;
3081
Ben Widawskyebc348b2014-04-29 14:52:28 -07003082 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01003083 return signaller;
3084 }
3085 }
3086
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003087 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
3088 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01003089
3090 return NULL;
3091}
3092
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003093static struct intel_engine_cs *
3094semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02003095{
3096 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01003097 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003098 u64 offset = 0;
3099 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02003100
3101 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01003102 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01003103 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02003104
Daniel Vetter88fe4292014-03-15 00:08:55 +01003105 /*
3106 * HEAD is likely pointing to the dword after the actual command,
3107 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003108 * or 4 dwords depending on the semaphore wait command size.
3109 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01003110 * point at at batch, and semaphores are always emitted into the
3111 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02003112 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01003113 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003114 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01003115
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003116 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01003117 /*
3118 * Be paranoid and presume the hw has gone off into the wild -
3119 * our ring is smaller than what the hardware (and hence
3120 * HEAD_ADDR) allows. Also handles wrap-around.
3121 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01003122 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01003123
3124 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01003125 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02003126 if (cmd == ipehr)
3127 break;
3128
Daniel Vetter88fe4292014-03-15 00:08:55 +01003129 head -= 4;
3130 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02003131
Daniel Vetter88fe4292014-03-15 00:08:55 +01003132 if (!i)
3133 return NULL;
3134
Oscar Mateoee1b1e52014-05-22 14:13:35 +01003135 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003136 if (INTEL_INFO(ring->dev)->gen >= 8) {
3137 offset = ioread32(ring->buffer->virtual_start + head + 12);
3138 offset <<= 32;
3139 offset = ioread32(ring->buffer->virtual_start + head + 8);
3140 }
3141 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02003142}
3143
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003144static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01003145{
3146 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003147 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01003148 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01003149
Chris Wilson4be17382014-06-06 10:22:29 +01003150 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01003151
3152 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01003153 if (signaller == NULL)
3154 return -1;
3155
3156 /* Prevent pathological recursion due to driver bugs */
3157 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01003158 return -1;
3159
Chris Wilson4be17382014-06-06 10:22:29 +01003160 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
3161 return 1;
3162
Chris Wilsona0d036b2014-07-19 12:40:42 +01003163 /* cursory check for an unkickable deadlock */
3164 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
3165 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01003166 return -1;
3167
3168 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01003169}
3170
3171static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
3172{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003173 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01003174 int i;
3175
3176 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01003177 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01003178}
3179
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003180static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003181ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003182{
3183 struct drm_device *dev = ring->dev;
3184 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003185 u32 tmp;
3186
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003187 if (acthd != ring->hangcheck.acthd) {
3188 if (acthd > ring->hangcheck.max_acthd) {
3189 ring->hangcheck.max_acthd = acthd;
3190 return HANGCHECK_ACTIVE;
3191 }
3192
3193 return HANGCHECK_ACTIVE_LOOP;
3194 }
Chris Wilson6274f212013-06-10 11:20:21 +01003195
Chris Wilson9107e9d2013-06-10 11:20:20 +01003196 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003197 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003198
3199 /* Is the chip hanging on a WAIT_FOR_EVENT?
3200 * If so we can simply poke the RB_WAIT bit
3201 * and break the hang. This should work on
3202 * all but the second generation chipsets.
3203 */
3204 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003205 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02003206 i915_handle_error(dev, false,
3207 "Kicking stuck wait on %s",
3208 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003209 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003210 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003211 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02003212
Chris Wilson6274f212013-06-10 11:20:21 +01003213 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
3214 switch (semaphore_passed(ring)) {
3215 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003216 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003217 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02003218 i915_handle_error(dev, false,
3219 "Kicking stuck semaphore on %s",
3220 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01003221 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003222 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003223 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003224 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01003225 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003226 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003227
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003228 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003229}
3230
Ben Gamarif65d9422009-09-14 17:48:44 -04003231/**
3232 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003233 * batchbuffers in a long time. We keep track per ring seqno progress and
3234 * if there are no progress, hangcheck score for that ring is increased.
3235 * Further, acthd is inspected to see if the ring is stuck. On stuck case
3236 * we kick the ring. If we see no progress on three subsequent calls
3237 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04003238 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01003239static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04003240{
3241 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003242 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003243 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01003244 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003245 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003246 bool stuck[I915_NUM_RINGS] = { 0 };
3247#define BUSY 1
3248#define KICK 5
3249#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01003250
Jani Nikulad330a952014-01-21 11:24:25 +02003251 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07003252 return;
3253
Chris Wilsonb4519512012-05-11 14:29:30 +01003254 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00003255 u64 acthd;
3256 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003257 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01003258
Chris Wilson6274f212013-06-10 11:20:21 +01003259 semaphore_clear_deadlocks(dev_priv);
3260
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003261 seqno = ring->get_seqno(ring, false);
3262 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01003263
Chris Wilson9107e9d2013-06-10 11:20:20 +01003264 if (ring->hangcheck.seqno == seqno) {
3265 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003266 ring->hangcheck.action = HANGCHECK_IDLE;
3267
Chris Wilson9107e9d2013-06-10 11:20:20 +01003268 if (waitqueue_active(&ring->irq_queue)) {
3269 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01003270 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01003271 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
3272 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3273 ring->name);
3274 else
3275 DRM_INFO("Fake missed irq on %s\n",
3276 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01003277 wake_up_all(&ring->irq_queue);
3278 }
3279 /* Safeguard against driver failure */
3280 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003281 } else
3282 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003283 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01003284 /* We always increment the hangcheck score
3285 * if the ring is busy and still processing
3286 * the same request, so that no single request
3287 * can run indefinitely (such as a chain of
3288 * batches). The only time we do not increment
3289 * the hangcheck score on this ring, if this
3290 * ring is in a legitimate wait for another
3291 * ring. In that case the waiting ring is a
3292 * victim and we want to be sure we catch the
3293 * right culprit. Then every time we do kick
3294 * the ring, add a small increment to the
3295 * score so that we can catch a batch that is
3296 * being repeatedly kicked and so responsible
3297 * for stalling the machine.
3298 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003299 ring->hangcheck.action = ring_stuck(ring,
3300 acthd);
3301
3302 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003303 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003304 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003305 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003306 break;
3307 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003308 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003309 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003310 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003311 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003312 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003313 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003314 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003315 stuck[i] = true;
3316 break;
3317 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003318 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003319 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003320 ring->hangcheck.action = HANGCHECK_ACTIVE;
3321
Chris Wilson9107e9d2013-06-10 11:20:20 +01003322 /* Gradually reduce the count so that we catch DoS
3323 * attempts across multiple batches.
3324 */
3325 if (ring->hangcheck.score > 0)
3326 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003327
3328 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003329 }
3330
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003331 ring->hangcheck.seqno = seqno;
3332 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003333 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003334 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003335
Mika Kuoppala92cab732013-05-24 17:16:07 +03003336 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003337 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003338 DRM_INFO("%s on %s\n",
3339 stuck[i] ? "stuck" : "no progress",
3340 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003341 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003342 }
3343 }
3344
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003345 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003346 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003347
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003348 if (busy_count)
3349 /* Reset timer case chip hangs without another request
3350 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003351 i915_queue_hangcheck(dev);
3352}
3353
3354void i915_queue_hangcheck(struct drm_device *dev)
3355{
3356 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02003357 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003358 return;
3359
3360 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
3361 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003362}
3363
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003364static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003365{
3366 struct drm_i915_private *dev_priv = dev->dev_private;
3367
3368 if (HAS_PCH_NOP(dev))
3369 return;
3370
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003371 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003372
3373 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3374 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003375}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003376
Paulo Zanoni622364b2014-04-01 15:37:22 -03003377/*
3378 * SDEIER is also touched by the interrupt handler to work around missed PCH
3379 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3380 * instead we unconditionally enable all PCH interrupt sources here, but then
3381 * only unmask them as needed with SDEIMR.
3382 *
3383 * This function needs to be called before interrupts are enabled.
3384 */
3385static void ibx_irq_pre_postinstall(struct drm_device *dev)
3386{
3387 struct drm_i915_private *dev_priv = dev->dev_private;
3388
3389 if (HAS_PCH_NOP(dev))
3390 return;
3391
3392 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003393 I915_WRITE(SDEIER, 0xffffffff);
3394 POSTING_READ(SDEIER);
3395}
3396
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003397static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003398{
3399 struct drm_i915_private *dev_priv = dev->dev_private;
3400
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003401 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003402 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003403 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003404}
3405
Linus Torvalds1da177e2005-04-16 15:20:36 -07003406/* drm_dma.h hooks
3407*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003408static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003409{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003410 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003411
Paulo Zanoni0c841212014-04-01 15:37:27 -03003412 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003413
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003414 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003415 if (IS_GEN7(dev))
3416 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003417
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003418 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003419
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003420 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003421}
3422
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003423static void valleyview_irq_preinstall(struct drm_device *dev)
3424{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003425 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003426 int pipe;
3427
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003428 /* VLV magic */
3429 I915_WRITE(VLV_IMR, 0);
3430 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3431 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3432 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3433
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003434 /* and GT */
3435 I915_WRITE(GTIIR, I915_READ(GTIIR));
3436 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003437
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003438 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003439
3440 I915_WRITE(DPINVGTT, 0xff);
3441
3442 I915_WRITE(PORT_HOTPLUG_EN, 0);
3443 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3444 for_each_pipe(pipe)
3445 I915_WRITE(PIPESTAT(pipe), 0xffff);
3446 I915_WRITE(VLV_IIR, 0xffffffff);
3447 I915_WRITE(VLV_IMR, 0xffffffff);
3448 I915_WRITE(VLV_IER, 0x0);
3449 POSTING_READ(VLV_IER);
3450}
3451
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003452static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3453{
3454 GEN8_IRQ_RESET_NDX(GT, 0);
3455 GEN8_IRQ_RESET_NDX(GT, 1);
3456 GEN8_IRQ_RESET_NDX(GT, 2);
3457 GEN8_IRQ_RESET_NDX(GT, 3);
3458}
3459
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003460static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003461{
3462 struct drm_i915_private *dev_priv = dev->dev_private;
3463 int pipe;
3464
Ben Widawskyabd58f02013-11-02 21:07:09 -07003465 I915_WRITE(GEN8_MASTER_IRQ, 0);
3466 POSTING_READ(GEN8_MASTER_IRQ);
3467
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003468 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003469
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003470 for_each_pipe(pipe)
Paulo Zanoni813bde42014-07-04 11:50:29 -03003471 if (intel_display_power_enabled(dev_priv,
3472 POWER_DOMAIN_PIPE(pipe)))
3473 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003474
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003475 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3476 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3477 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003478
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003479 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003480}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003481
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003482void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
3483{
3484 unsigned long irqflags;
3485
3486 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3487 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
3488 ~dev_priv->de_irq_mask[PIPE_B]);
3489 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
3490 ~dev_priv->de_irq_mask[PIPE_C]);
3491 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3492}
3493
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003494static void cherryview_irq_preinstall(struct drm_device *dev)
3495{
3496 struct drm_i915_private *dev_priv = dev->dev_private;
3497 int pipe;
3498
3499 I915_WRITE(GEN8_MASTER_IRQ, 0);
3500 POSTING_READ(GEN8_MASTER_IRQ);
3501
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003502 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003503
3504 GEN5_IRQ_RESET(GEN8_PCU_);
3505
3506 POSTING_READ(GEN8_PCU_IIR);
3507
3508 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3509
3510 I915_WRITE(PORT_HOTPLUG_EN, 0);
3511 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3512
3513 for_each_pipe(pipe)
3514 I915_WRITE(PIPESTAT(pipe), 0xffff);
3515
3516 I915_WRITE(VLV_IMR, 0xffffffff);
3517 I915_WRITE(VLV_IER, 0x0);
3518 I915_WRITE(VLV_IIR, 0xffffffff);
3519 POSTING_READ(VLV_IIR);
3520}
3521
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003522static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003523{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003524 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003525 struct drm_mode_config *mode_config = &dev->mode_config;
3526 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003527 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003528
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003529 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003530 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003531 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003532 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003533 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003534 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003535 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003536 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003537 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003538 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003539 }
3540
Daniel Vetterfee884e2013-07-04 23:35:21 +02003541 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003542
3543 /*
3544 * Enable digital hotplug on the PCH, and configure the DP short pulse
3545 * duration to 2ms (which is the minimum in the Display Port spec)
3546 *
3547 * This register is the same on all known PCH chips.
3548 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003549 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3550 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3551 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3552 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3553 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3554 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3555}
3556
Paulo Zanonid46da432013-02-08 17:35:15 -02003557static void ibx_irq_postinstall(struct drm_device *dev)
3558{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003559 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003560 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003561
Daniel Vetter692a04c2013-05-29 21:43:05 +02003562 if (HAS_PCH_NOP(dev))
3563 return;
3564
Paulo Zanoni105b1222014-04-01 15:37:17 -03003565 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003566 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003567 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003568 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003569
Paulo Zanoni337ba012014-04-01 15:37:16 -03003570 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003571 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003572}
3573
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003574static void gen5_gt_irq_postinstall(struct drm_device *dev)
3575{
3576 struct drm_i915_private *dev_priv = dev->dev_private;
3577 u32 pm_irqs, gt_irqs;
3578
3579 pm_irqs = gt_irqs = 0;
3580
3581 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003582 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003583 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003584 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3585 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003586 }
3587
3588 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3589 if (IS_GEN5(dev)) {
3590 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3591 ILK_BSD_USER_INTERRUPT;
3592 } else {
3593 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3594 }
3595
Paulo Zanoni35079892014-04-01 15:37:15 -03003596 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003597
3598 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05303599 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003600
3601 if (HAS_VEBOX(dev))
3602 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3603
Paulo Zanoni605cd252013-08-06 18:57:15 -03003604 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003605 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003606 }
3607}
3608
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003609static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003610{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003611 unsigned long irqflags;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003612 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003613 u32 display_mask, extra_mask;
3614
3615 if (INTEL_INFO(dev)->gen >= 7) {
3616 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3617 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3618 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003619 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003620 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003621 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003622 } else {
3623 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3624 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003625 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003626 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3627 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003628 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3629 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003630 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003631
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003632 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003633
Paulo Zanoni0c841212014-04-01 15:37:27 -03003634 I915_WRITE(HWSTAM, 0xeffe);
3635
Paulo Zanoni622364b2014-04-01 15:37:22 -03003636 ibx_irq_pre_postinstall(dev);
3637
Paulo Zanoni35079892014-04-01 15:37:15 -03003638 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003639
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003640 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003641
Paulo Zanonid46da432013-02-08 17:35:15 -02003642 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003643
Jesse Barnesf97108d2010-01-29 11:27:07 -08003644 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003645 /* Enable PCU event interrupts
3646 *
3647 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003648 * setup is guaranteed to run in single-threaded context. But we
3649 * need it to make the assert_spin_locked happy. */
3650 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003651 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003652 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003653 }
3654
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003655 return 0;
3656}
3657
Imre Deakf8b79e52014-03-04 19:23:07 +02003658static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3659{
3660 u32 pipestat_mask;
3661 u32 iir_mask;
3662
3663 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3664 PIPE_FIFO_UNDERRUN_STATUS;
3665
3666 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3667 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3668 POSTING_READ(PIPESTAT(PIPE_A));
3669
3670 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3671 PIPE_CRC_DONE_INTERRUPT_STATUS;
3672
3673 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3674 PIPE_GMBUS_INTERRUPT_STATUS);
3675 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3676
3677 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3678 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3679 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3680 dev_priv->irq_mask &= ~iir_mask;
3681
3682 I915_WRITE(VLV_IIR, iir_mask);
3683 I915_WRITE(VLV_IIR, iir_mask);
3684 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3685 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3686 POSTING_READ(VLV_IER);
3687}
3688
3689static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3690{
3691 u32 pipestat_mask;
3692 u32 iir_mask;
3693
3694 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3695 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003696 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003697
3698 dev_priv->irq_mask |= iir_mask;
3699 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3700 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3701 I915_WRITE(VLV_IIR, iir_mask);
3702 I915_WRITE(VLV_IIR, iir_mask);
3703 POSTING_READ(VLV_IIR);
3704
3705 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3706 PIPE_CRC_DONE_INTERRUPT_STATUS;
3707
3708 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3709 PIPE_GMBUS_INTERRUPT_STATUS);
3710 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3711
3712 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3713 PIPE_FIFO_UNDERRUN_STATUS;
3714 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3715 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3716 POSTING_READ(PIPESTAT(PIPE_A));
3717}
3718
3719void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3720{
3721 assert_spin_locked(&dev_priv->irq_lock);
3722
3723 if (dev_priv->display_irqs_enabled)
3724 return;
3725
3726 dev_priv->display_irqs_enabled = true;
3727
3728 if (dev_priv->dev->irq_enabled)
3729 valleyview_display_irqs_install(dev_priv);
3730}
3731
3732void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3733{
3734 assert_spin_locked(&dev_priv->irq_lock);
3735
3736 if (!dev_priv->display_irqs_enabled)
3737 return;
3738
3739 dev_priv->display_irqs_enabled = false;
3740
3741 if (dev_priv->dev->irq_enabled)
3742 valleyview_display_irqs_uninstall(dev_priv);
3743}
3744
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003745static int valleyview_irq_postinstall(struct drm_device *dev)
3746{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003747 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003748 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003749
Imre Deakf8b79e52014-03-04 19:23:07 +02003750 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003751
Daniel Vetter20afbda2012-12-11 14:05:07 +01003752 I915_WRITE(PORT_HOTPLUG_EN, 0);
3753 POSTING_READ(PORT_HOTPLUG_EN);
3754
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003755 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003756 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003757 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003758 POSTING_READ(VLV_IER);
3759
Daniel Vetterb79480b2013-06-27 17:52:10 +02003760 /* Interrupt setup is already guaranteed to be single-threaded, this is
3761 * just to make the assert_spin_locked check happy. */
3762 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deakf8b79e52014-03-04 19:23:07 +02003763 if (dev_priv->display_irqs_enabled)
3764 valleyview_display_irqs_install(dev_priv);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003765 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003766
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003767 I915_WRITE(VLV_IIR, 0xffffffff);
3768 I915_WRITE(VLV_IIR, 0xffffffff);
3769
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003770 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003771
3772 /* ack & enable invalid PTE error interrupts */
3773#if 0 /* FIXME: add support to irq handler for checking these bits */
3774 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3775 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3776#endif
3777
3778 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003779
3780 return 0;
3781}
3782
Ben Widawskyabd58f02013-11-02 21:07:09 -07003783static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3784{
3785 int i;
3786
3787 /* These are interrupts we'll toggle with the ring mask register */
3788 uint32_t gt_interrupts[] = {
3789 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3790 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3791 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3792 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3793 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3794 0,
3795 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3796 };
3797
Paulo Zanoni337ba012014-04-01 15:37:16 -03003798 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
Paulo Zanoni35079892014-04-01 15:37:15 -03003799 GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
Ben Widawsky09610212014-05-15 20:58:08 +03003800
3801 dev_priv->pm_irq_mask = 0xffffffff;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003802}
3803
3804static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3805{
3806 struct drm_device *dev = dev_priv->dev;
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01003807 uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003808 GEN8_PIPE_CDCLK_CRC_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003809 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Daniel Vetter5c673b62014-03-07 20:34:46 +01003810 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3811 GEN8_PIPE_FIFO_UNDERRUN;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003812 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003813 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3814 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3815 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003816
Paulo Zanoni337ba012014-04-01 15:37:16 -03003817 for_each_pipe(pipe)
Paulo Zanoni813bde42014-07-04 11:50:29 -03003818 if (intel_display_power_enabled(dev_priv,
3819 POWER_DOMAIN_PIPE(pipe)))
3820 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3821 dev_priv->de_irq_mask[pipe],
3822 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003823
Paulo Zanoni35079892014-04-01 15:37:15 -03003824 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003825}
3826
3827static int gen8_irq_postinstall(struct drm_device *dev)
3828{
3829 struct drm_i915_private *dev_priv = dev->dev_private;
3830
Paulo Zanoni622364b2014-04-01 15:37:22 -03003831 ibx_irq_pre_postinstall(dev);
3832
Ben Widawskyabd58f02013-11-02 21:07:09 -07003833 gen8_gt_irq_postinstall(dev_priv);
3834 gen8_de_irq_postinstall(dev_priv);
3835
3836 ibx_irq_postinstall(dev);
3837
3838 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3839 POSTING_READ(GEN8_MASTER_IRQ);
3840
3841 return 0;
3842}
3843
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003844static int cherryview_irq_postinstall(struct drm_device *dev)
3845{
3846 struct drm_i915_private *dev_priv = dev->dev_private;
3847 u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3848 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003849 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Ville Syrjälä3278f672014-04-09 13:28:49 +03003850 I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3851 u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
3852 PIPE_CRC_DONE_INTERRUPT_STATUS;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003853 unsigned long irqflags;
3854 int pipe;
3855
3856 /*
3857 * Leave vblank interrupts masked initially. enable/disable will
3858 * toggle them based on usage.
3859 */
Ville Syrjälä3278f672014-04-09 13:28:49 +03003860 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003861
3862 for_each_pipe(pipe)
3863 I915_WRITE(PIPESTAT(pipe), 0xffff);
3864
3865 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä3278f672014-04-09 13:28:49 +03003866 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003867 for_each_pipe(pipe)
3868 i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3869 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3870
3871 I915_WRITE(VLV_IIR, 0xffffffff);
3872 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3873 I915_WRITE(VLV_IER, enable_mask);
3874
3875 gen8_gt_irq_postinstall(dev_priv);
3876
3877 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3878 POSTING_READ(GEN8_MASTER_IRQ);
3879
3880 return 0;
3881}
3882
Ben Widawskyabd58f02013-11-02 21:07:09 -07003883static void gen8_irq_uninstall(struct drm_device *dev)
3884{
3885 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003886
3887 if (!dev_priv)
3888 return;
3889
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003890 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003891}
3892
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003893static void valleyview_irq_uninstall(struct drm_device *dev)
3894{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003895 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakf8b79e52014-03-04 19:23:07 +02003896 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003897 int pipe;
3898
3899 if (!dev_priv)
3900 return;
3901
Imre Deak843d0e72014-04-14 20:24:23 +03003902 I915_WRITE(VLV_MASTER_IER, 0);
3903
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003904 for_each_pipe(pipe)
3905 I915_WRITE(PIPESTAT(pipe), 0xffff);
3906
3907 I915_WRITE(HWSTAM, 0xffffffff);
3908 I915_WRITE(PORT_HOTPLUG_EN, 0);
3909 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003910
3911 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3912 if (dev_priv->display_irqs_enabled)
3913 valleyview_display_irqs_uninstall(dev_priv);
3914 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3915
3916 dev_priv->irq_mask = 0;
3917
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003918 I915_WRITE(VLV_IIR, 0xffffffff);
3919 I915_WRITE(VLV_IMR, 0xffffffff);
3920 I915_WRITE(VLV_IER, 0x0);
3921 POSTING_READ(VLV_IER);
3922}
3923
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003924static void cherryview_irq_uninstall(struct drm_device *dev)
3925{
3926 struct drm_i915_private *dev_priv = dev->dev_private;
3927 int pipe;
3928
3929 if (!dev_priv)
3930 return;
3931
3932 I915_WRITE(GEN8_MASTER_IRQ, 0);
3933 POSTING_READ(GEN8_MASTER_IRQ);
3934
3935#define GEN8_IRQ_FINI_NDX(type, which) \
3936do { \
3937 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3938 I915_WRITE(GEN8_##type##_IER(which), 0); \
3939 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3940 POSTING_READ(GEN8_##type##_IIR(which)); \
3941 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3942} while (0)
3943
3944#define GEN8_IRQ_FINI(type) \
3945do { \
3946 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3947 I915_WRITE(GEN8_##type##_IER, 0); \
3948 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3949 POSTING_READ(GEN8_##type##_IIR); \
3950 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3951} while (0)
3952
3953 GEN8_IRQ_FINI_NDX(GT, 0);
3954 GEN8_IRQ_FINI_NDX(GT, 1);
3955 GEN8_IRQ_FINI_NDX(GT, 2);
3956 GEN8_IRQ_FINI_NDX(GT, 3);
3957
3958 GEN8_IRQ_FINI(PCU);
3959
3960#undef GEN8_IRQ_FINI
3961#undef GEN8_IRQ_FINI_NDX
3962
3963 I915_WRITE(PORT_HOTPLUG_EN, 0);
3964 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3965
3966 for_each_pipe(pipe)
3967 I915_WRITE(PIPESTAT(pipe), 0xffff);
3968
3969 I915_WRITE(VLV_IMR, 0xffffffff);
3970 I915_WRITE(VLV_IER, 0x0);
3971 I915_WRITE(VLV_IIR, 0xffffffff);
3972 POSTING_READ(VLV_IIR);
3973}
3974
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003975static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003976{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003977 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003978
3979 if (!dev_priv)
3980 return;
3981
Paulo Zanonibe30b292014-04-01 15:37:25 -03003982 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003983}
3984
Chris Wilsonc2798b12012-04-22 21:13:57 +01003985static void i8xx_irq_preinstall(struct drm_device * dev)
3986{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003987 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003988 int pipe;
3989
Chris Wilsonc2798b12012-04-22 21:13:57 +01003990 for_each_pipe(pipe)
3991 I915_WRITE(PIPESTAT(pipe), 0);
3992 I915_WRITE16(IMR, 0xffff);
3993 I915_WRITE16(IER, 0x0);
3994 POSTING_READ16(IER);
3995}
3996
3997static int i8xx_irq_postinstall(struct drm_device *dev)
3998{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003999 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02004000 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004001
Chris Wilsonc2798b12012-04-22 21:13:57 +01004002 I915_WRITE16(EMR,
4003 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4004
4005 /* Unmask the interrupts that we always want on. */
4006 dev_priv->irq_mask =
4007 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4008 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4009 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4010 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4011 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4012 I915_WRITE16(IMR, dev_priv->irq_mask);
4013
4014 I915_WRITE16(IER,
4015 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4016 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4017 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
4018 I915_USER_INTERRUPT);
4019 POSTING_READ16(IER);
4020
Daniel Vetter379ef822013-10-16 22:55:56 +02004021 /* Interrupt setup is already guaranteed to be single-threaded, this is
4022 * just to make the assert_spin_locked check happy. */
4023 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004024 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4025 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02004026 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4027
Chris Wilsonc2798b12012-04-22 21:13:57 +01004028 return 0;
4029}
4030
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004031/*
4032 * Returns true when a page flip has completed.
4033 */
4034static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004035 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004036{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004037 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004038 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004039
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03004040 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004041 return false;
4042
4043 if ((iir & flip_pending) == 0)
4044 return false;
4045
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004046 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004047
4048 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4049 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4050 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4051 * the flip is completed (no longer pending). Since this doesn't raise
4052 * an interrupt per se, we watch for the change at vblank.
4053 */
4054 if (I915_READ16(ISR) & flip_pending)
4055 return false;
4056
4057 intel_finish_page_flip(dev, pipe);
4058
4059 return true;
4060}
4061
Daniel Vetterff1f5252012-10-02 15:10:55 +02004062static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004063{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004064 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004065 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004066 u16 iir, new_iir;
4067 u32 pipe_stats[2];
4068 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004069 int pipe;
4070 u16 flip_mask =
4071 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4072 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4073
Chris Wilsonc2798b12012-04-22 21:13:57 +01004074 iir = I915_READ16(IIR);
4075 if (iir == 0)
4076 return IRQ_NONE;
4077
4078 while (iir & ~flip_mask) {
4079 /* Can't rely on pipestat interrupt bit in iir as it might
4080 * have been cleared after the pipestat interrupt was received.
4081 * It doesn't set the bit in iir again, but it still produces
4082 * interrupts (for non-MSI).
4083 */
4084 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4085 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004086 i915_handle_error(dev, false,
4087 "Command parser error, iir 0x%08x",
4088 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004089
4090 for_each_pipe(pipe) {
4091 int reg = PIPESTAT(pipe);
4092 pipe_stats[pipe] = I915_READ(reg);
4093
4094 /*
4095 * Clear the PIPE*STAT regs before the IIR
4096 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004097 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004098 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004099 }
4100 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4101
4102 I915_WRITE16(IIR, iir & ~flip_mask);
4103 new_iir = I915_READ16(IIR); /* Flush posted writes */
4104
Daniel Vetterd05c6172012-04-26 23:28:09 +02004105 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004106
4107 if (iir & I915_USER_INTERRUPT)
4108 notify_ring(dev, &dev_priv->ring[RCS]);
4109
Daniel Vetter4356d582013-10-16 22:55:55 +02004110 for_each_pipe(pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004111 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004112 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004113 plane = !plane;
4114
Daniel Vetter4356d582013-10-16 22:55:55 +02004115 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004116 i8xx_handle_vblank(dev, plane, pipe, iir))
4117 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004118
Daniel Vetter4356d582013-10-16 22:55:55 +02004119 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004120 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004121
4122 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4123 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004124 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02004125 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01004126
4127 iir = new_iir;
4128 }
4129
4130 return IRQ_HANDLED;
4131}
4132
4133static void i8xx_irq_uninstall(struct drm_device * dev)
4134{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004135 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004136 int pipe;
4137
Chris Wilsonc2798b12012-04-22 21:13:57 +01004138 for_each_pipe(pipe) {
4139 /* Clear enable bits; then clear status bits */
4140 I915_WRITE(PIPESTAT(pipe), 0);
4141 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4142 }
4143 I915_WRITE16(IMR, 0xffff);
4144 I915_WRITE16(IER, 0x0);
4145 I915_WRITE16(IIR, I915_READ16(IIR));
4146}
4147
Chris Wilsona266c7d2012-04-24 22:59:44 +01004148static void i915_irq_preinstall(struct drm_device * dev)
4149{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004150 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004151 int pipe;
4152
Chris Wilsona266c7d2012-04-24 22:59:44 +01004153 if (I915_HAS_HOTPLUG(dev)) {
4154 I915_WRITE(PORT_HOTPLUG_EN, 0);
4155 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4156 }
4157
Chris Wilson00d98eb2012-04-24 22:59:48 +01004158 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004159 for_each_pipe(pipe)
4160 I915_WRITE(PIPESTAT(pipe), 0);
4161 I915_WRITE(IMR, 0xffffffff);
4162 I915_WRITE(IER, 0x0);
4163 POSTING_READ(IER);
4164}
4165
4166static int i915_irq_postinstall(struct drm_device *dev)
4167{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004168 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01004169 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02004170 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004171
Chris Wilson38bde182012-04-24 22:59:50 +01004172 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4173
4174 /* Unmask the interrupts that we always want on. */
4175 dev_priv->irq_mask =
4176 ~(I915_ASLE_INTERRUPT |
4177 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4178 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4179 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4180 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4181 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4182
4183 enable_mask =
4184 I915_ASLE_INTERRUPT |
4185 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4186 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4187 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
4188 I915_USER_INTERRUPT;
4189
Chris Wilsona266c7d2012-04-24 22:59:44 +01004190 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01004191 I915_WRITE(PORT_HOTPLUG_EN, 0);
4192 POSTING_READ(PORT_HOTPLUG_EN);
4193
Chris Wilsona266c7d2012-04-24 22:59:44 +01004194 /* Enable in IER... */
4195 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4196 /* and unmask in IMR */
4197 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4198 }
4199
Chris Wilsona266c7d2012-04-24 22:59:44 +01004200 I915_WRITE(IMR, dev_priv->irq_mask);
4201 I915_WRITE(IER, enable_mask);
4202 POSTING_READ(IER);
4203
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004204 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004205
Daniel Vetter379ef822013-10-16 22:55:56 +02004206 /* Interrupt setup is already guaranteed to be single-threaded, this is
4207 * just to make the assert_spin_locked check happy. */
4208 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004209 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4210 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02004211 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4212
Daniel Vetter20afbda2012-12-11 14:05:07 +01004213 return 0;
4214}
4215
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004216/*
4217 * Returns true when a page flip has completed.
4218 */
4219static bool i915_handle_vblank(struct drm_device *dev,
4220 int plane, int pipe, u32 iir)
4221{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004222 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004223 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4224
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03004225 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004226 return false;
4227
4228 if ((iir & flip_pending) == 0)
4229 return false;
4230
4231 intel_prepare_page_flip(dev, plane);
4232
4233 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4234 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4235 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4236 * the flip is completed (no longer pending). Since this doesn't raise
4237 * an interrupt per se, we watch for the change at vblank.
4238 */
4239 if (I915_READ(ISR) & flip_pending)
4240 return false;
4241
4242 intel_finish_page_flip(dev, pipe);
4243
4244 return true;
4245}
4246
Daniel Vetterff1f5252012-10-02 15:10:55 +02004247static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004248{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004249 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004250 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01004251 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004252 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01004253 u32 flip_mask =
4254 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4255 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01004256 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004257
Chris Wilsona266c7d2012-04-24 22:59:44 +01004258 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004259 do {
4260 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004261 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004262
4263 /* Can't rely on pipestat interrupt bit in iir as it might
4264 * have been cleared after the pipestat interrupt was received.
4265 * It doesn't set the bit in iir again, but it still produces
4266 * interrupts (for non-MSI).
4267 */
4268 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4269 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004270 i915_handle_error(dev, false,
4271 "Command parser error, iir 0x%08x",
4272 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004273
4274 for_each_pipe(pipe) {
4275 int reg = PIPESTAT(pipe);
4276 pipe_stats[pipe] = I915_READ(reg);
4277
Chris Wilson38bde182012-04-24 22:59:50 +01004278 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004279 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004280 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004281 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004282 }
4283 }
4284 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4285
4286 if (!irq_received)
4287 break;
4288
Chris Wilsona266c7d2012-04-24 22:59:44 +01004289 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004290 if (I915_HAS_HOTPLUG(dev) &&
4291 iir & I915_DISPLAY_PORT_INTERRUPT)
4292 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004293
Chris Wilson38bde182012-04-24 22:59:50 +01004294 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004295 new_iir = I915_READ(IIR); /* Flush posted writes */
4296
Chris Wilsona266c7d2012-04-24 22:59:44 +01004297 if (iir & I915_USER_INTERRUPT)
4298 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004299
Chris Wilsona266c7d2012-04-24 22:59:44 +01004300 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004301 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004302 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004303 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004304
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004305 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4306 i915_handle_vblank(dev, plane, pipe, iir))
4307 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004308
4309 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4310 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004311
4312 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004313 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004314
4315 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4316 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004317 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004318 }
4319
Chris Wilsona266c7d2012-04-24 22:59:44 +01004320 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4321 intel_opregion_asle_intr(dev);
4322
4323 /* With MSI, interrupts are only generated when iir
4324 * transitions from zero to nonzero. If another bit got
4325 * set while we were handling the existing iir bits, then
4326 * we would never get another interrupt.
4327 *
4328 * This is fine on non-MSI as well, as if we hit this path
4329 * we avoid exiting the interrupt handler only to generate
4330 * another one.
4331 *
4332 * Note that for MSI this could cause a stray interrupt report
4333 * if an interrupt landed in the time between writing IIR and
4334 * the posting read. This should be rare enough to never
4335 * trigger the 99% of 100,000 interrupts test for disabling
4336 * stray interrupts.
4337 */
Chris Wilson38bde182012-04-24 22:59:50 +01004338 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004339 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004340 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004341
Daniel Vetterd05c6172012-04-26 23:28:09 +02004342 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01004343
Chris Wilsona266c7d2012-04-24 22:59:44 +01004344 return ret;
4345}
4346
4347static void i915_irq_uninstall(struct drm_device * dev)
4348{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004349 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004350 int pipe;
4351
Chris Wilsona266c7d2012-04-24 22:59:44 +01004352 if (I915_HAS_HOTPLUG(dev)) {
4353 I915_WRITE(PORT_HOTPLUG_EN, 0);
4354 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4355 }
4356
Chris Wilson00d98eb2012-04-24 22:59:48 +01004357 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01004358 for_each_pipe(pipe) {
4359 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004360 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004361 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4362 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004363 I915_WRITE(IMR, 0xffffffff);
4364 I915_WRITE(IER, 0x0);
4365
Chris Wilsona266c7d2012-04-24 22:59:44 +01004366 I915_WRITE(IIR, I915_READ(IIR));
4367}
4368
4369static void i965_irq_preinstall(struct drm_device * dev)
4370{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004371 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004372 int pipe;
4373
Chris Wilsonadca4732012-05-11 18:01:31 +01004374 I915_WRITE(PORT_HOTPLUG_EN, 0);
4375 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004376
4377 I915_WRITE(HWSTAM, 0xeffe);
4378 for_each_pipe(pipe)
4379 I915_WRITE(PIPESTAT(pipe), 0);
4380 I915_WRITE(IMR, 0xffffffff);
4381 I915_WRITE(IER, 0x0);
4382 POSTING_READ(IER);
4383}
4384
4385static int i965_irq_postinstall(struct drm_device *dev)
4386{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004387 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004388 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004389 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02004390 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004391
Chris Wilsona266c7d2012-04-24 22:59:44 +01004392 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004393 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004394 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004395 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4396 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4397 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4398 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4399 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4400
4401 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004402 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4403 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004404 enable_mask |= I915_USER_INTERRUPT;
4405
4406 if (IS_G4X(dev))
4407 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004408
Daniel Vetterb79480b2013-06-27 17:52:10 +02004409 /* Interrupt setup is already guaranteed to be single-threaded, this is
4410 * just to make the assert_spin_locked check happy. */
4411 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004412 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4413 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4414 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterb79480b2013-06-27 17:52:10 +02004415 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004416
Chris Wilsona266c7d2012-04-24 22:59:44 +01004417 /*
4418 * Enable some error detection, note the instruction error mask
4419 * bit is reserved, so we leave it masked.
4420 */
4421 if (IS_G4X(dev)) {
4422 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4423 GM45_ERROR_MEM_PRIV |
4424 GM45_ERROR_CP_PRIV |
4425 I915_ERROR_MEMORY_REFRESH);
4426 } else {
4427 error_mask = ~(I915_ERROR_PAGE_TABLE |
4428 I915_ERROR_MEMORY_REFRESH);
4429 }
4430 I915_WRITE(EMR, error_mask);
4431
4432 I915_WRITE(IMR, dev_priv->irq_mask);
4433 I915_WRITE(IER, enable_mask);
4434 POSTING_READ(IER);
4435
Daniel Vetter20afbda2012-12-11 14:05:07 +01004436 I915_WRITE(PORT_HOTPLUG_EN, 0);
4437 POSTING_READ(PORT_HOTPLUG_EN);
4438
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004439 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004440
4441 return 0;
4442}
4443
Egbert Eichbac56d52013-02-25 12:06:51 -05004444static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004445{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004446 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05004447 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004448 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004449 u32 hotplug_en;
4450
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004451 assert_spin_locked(&dev_priv->irq_lock);
4452
Egbert Eichbac56d52013-02-25 12:06:51 -05004453 if (I915_HAS_HOTPLUG(dev)) {
4454 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4455 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4456 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05004457 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02004458 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
4459 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4460 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05004461 /* Programming the CRT detection parameters tends
4462 to generate a spurious hotplug event about three
4463 seconds later. So just do it once.
4464 */
4465 if (IS_G4X(dev))
4466 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01004467 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05004468 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004469
Egbert Eichbac56d52013-02-25 12:06:51 -05004470 /* Ignore TV since it's buggy */
4471 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4472 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004473}
4474
Daniel Vetterff1f5252012-10-02 15:10:55 +02004475static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004476{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004477 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004478 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004479 u32 iir, new_iir;
4480 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004481 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004482 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004483 u32 flip_mask =
4484 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4485 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004486
Chris Wilsona266c7d2012-04-24 22:59:44 +01004487 iir = I915_READ(IIR);
4488
Chris Wilsona266c7d2012-04-24 22:59:44 +01004489 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004490 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004491 bool blc_event = false;
4492
Chris Wilsona266c7d2012-04-24 22:59:44 +01004493 /* Can't rely on pipestat interrupt bit in iir as it might
4494 * have been cleared after the pipestat interrupt was received.
4495 * It doesn't set the bit in iir again, but it still produces
4496 * interrupts (for non-MSI).
4497 */
4498 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4499 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004500 i915_handle_error(dev, false,
4501 "Command parser error, iir 0x%08x",
4502 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004503
4504 for_each_pipe(pipe) {
4505 int reg = PIPESTAT(pipe);
4506 pipe_stats[pipe] = I915_READ(reg);
4507
4508 /*
4509 * Clear the PIPE*STAT regs before the IIR
4510 */
4511 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004512 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004513 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004514 }
4515 }
4516 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4517
4518 if (!irq_received)
4519 break;
4520
4521 ret = IRQ_HANDLED;
4522
4523 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004524 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4525 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004526
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004527 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004528 new_iir = I915_READ(IIR); /* Flush posted writes */
4529
Chris Wilsona266c7d2012-04-24 22:59:44 +01004530 if (iir & I915_USER_INTERRUPT)
4531 notify_ring(dev, &dev_priv->ring[RCS]);
4532 if (iir & I915_BSD_USER_INTERRUPT)
4533 notify_ring(dev, &dev_priv->ring[VCS]);
4534
Chris Wilsona266c7d2012-04-24 22:59:44 +01004535 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004536 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004537 i915_handle_vblank(dev, pipe, pipe, iir))
4538 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004539
4540 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4541 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004542
4543 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004544 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004545
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004546 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4547 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004548 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004549 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004550
4551 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4552 intel_opregion_asle_intr(dev);
4553
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004554 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4555 gmbus_irq_handler(dev);
4556
Chris Wilsona266c7d2012-04-24 22:59:44 +01004557 /* With MSI, interrupts are only generated when iir
4558 * transitions from zero to nonzero. If another bit got
4559 * set while we were handling the existing iir bits, then
4560 * we would never get another interrupt.
4561 *
4562 * This is fine on non-MSI as well, as if we hit this path
4563 * we avoid exiting the interrupt handler only to generate
4564 * another one.
4565 *
4566 * Note that for MSI this could cause a stray interrupt report
4567 * if an interrupt landed in the time between writing IIR and
4568 * the posting read. This should be rare enough to never
4569 * trigger the 99% of 100,000 interrupts test for disabling
4570 * stray interrupts.
4571 */
4572 iir = new_iir;
4573 }
4574
Daniel Vetterd05c6172012-04-26 23:28:09 +02004575 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01004576
Chris Wilsona266c7d2012-04-24 22:59:44 +01004577 return ret;
4578}
4579
4580static void i965_irq_uninstall(struct drm_device * dev)
4581{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004582 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004583 int pipe;
4584
4585 if (!dev_priv)
4586 return;
4587
Chris Wilsonadca4732012-05-11 18:01:31 +01004588 I915_WRITE(PORT_HOTPLUG_EN, 0);
4589 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004590
4591 I915_WRITE(HWSTAM, 0xffffffff);
4592 for_each_pipe(pipe)
4593 I915_WRITE(PIPESTAT(pipe), 0);
4594 I915_WRITE(IMR, 0xffffffff);
4595 I915_WRITE(IER, 0x0);
4596
4597 for_each_pipe(pipe)
4598 I915_WRITE(PIPESTAT(pipe),
4599 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4600 I915_WRITE(IIR, I915_READ(IIR));
4601}
4602
Imre Deak63237512014-08-18 15:37:02 +03004603static void intel_hpd_irq_reenable(struct work_struct *work)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004604{
Imre Deak63237512014-08-18 15:37:02 +03004605 struct drm_i915_private *dev_priv =
4606 container_of(work, typeof(*dev_priv),
4607 hotplug_reenable_work.work);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004608 struct drm_device *dev = dev_priv->dev;
4609 struct drm_mode_config *mode_config = &dev->mode_config;
4610 unsigned long irqflags;
4611 int i;
4612
Imre Deak63237512014-08-18 15:37:02 +03004613 intel_runtime_pm_get(dev_priv);
4614
Egbert Eichac4c16c2013-04-16 13:36:58 +02004615 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4616 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4617 struct drm_connector *connector;
4618
4619 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4620 continue;
4621
4622 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4623
4624 list_for_each_entry(connector, &mode_config->connector_list, head) {
4625 struct intel_connector *intel_connector = to_intel_connector(connector);
4626
4627 if (intel_connector->encoder->hpd_pin == i) {
4628 if (connector->polled != intel_connector->polled)
4629 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004630 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004631 connector->polled = intel_connector->polled;
4632 if (!connector->polled)
4633 connector->polled = DRM_CONNECTOR_POLL_HPD;
4634 }
4635 }
4636 }
4637 if (dev_priv->display.hpd_irq_setup)
4638 dev_priv->display.hpd_irq_setup(dev);
4639 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Imre Deak63237512014-08-18 15:37:02 +03004640
4641 intel_runtime_pm_put(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004642}
4643
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004644void intel_irq_init(struct drm_device *dev)
4645{
Chris Wilson8b2e3262012-04-24 22:59:41 +01004646 struct drm_i915_private *dev_priv = dev->dev_private;
4647
4648 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Dave Airlie13cf5502014-06-18 11:29:35 +10004649 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004650 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004651 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004652 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004653
Deepak Sa6706b42014-03-15 20:23:22 +05304654 /* Let's track the enabled rps events */
Deepak S31685c22014-07-03 17:33:01 -04004655 if (IS_VALLEYVIEW(dev))
4656 /* WaGsvRC0ResidenncyMethod:VLV */
4657 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
4658 else
4659 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304660
Daniel Vetter99584db2012-11-14 17:14:04 +01004661 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4662 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004663 (unsigned long) dev);
Imre Deak63237512014-08-18 15:37:02 +03004664 INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
4665 intel_hpd_irq_reenable);
Daniel Vetter61bac782012-12-01 21:03:21 +01004666
Tomas Janousek97a19a22012-12-08 13:48:13 +01004667 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004668
Jesse Barnes95f25be2014-06-20 09:29:22 -07004669 /* Haven't installed the IRQ handler yet */
4670 dev_priv->pm._irqs_disabled = true;
4671
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004672 if (IS_GEN2(dev)) {
4673 dev->max_vblank_count = 0;
4674 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4675 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004676 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4677 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004678 } else {
4679 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4680 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004681 }
4682
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004683 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004684 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004685 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4686 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004687
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004688 if (IS_CHERRYVIEW(dev)) {
4689 dev->driver->irq_handler = cherryview_irq_handler;
4690 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4691 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4692 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4693 dev->driver->enable_vblank = valleyview_enable_vblank;
4694 dev->driver->disable_vblank = valleyview_disable_vblank;
4695 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4696 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004697 dev->driver->irq_handler = valleyview_irq_handler;
4698 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4699 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4700 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4701 dev->driver->enable_vblank = valleyview_enable_vblank;
4702 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004703 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004704 } else if (IS_GEN8(dev)) {
4705 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004706 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004707 dev->driver->irq_postinstall = gen8_irq_postinstall;
4708 dev->driver->irq_uninstall = gen8_irq_uninstall;
4709 dev->driver->enable_vblank = gen8_enable_vblank;
4710 dev->driver->disable_vblank = gen8_disable_vblank;
4711 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004712 } else if (HAS_PCH_SPLIT(dev)) {
4713 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004714 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004715 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4716 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4717 dev->driver->enable_vblank = ironlake_enable_vblank;
4718 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004719 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004720 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004721 if (INTEL_INFO(dev)->gen == 2) {
4722 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4723 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4724 dev->driver->irq_handler = i8xx_irq_handler;
4725 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004726 } else if (INTEL_INFO(dev)->gen == 3) {
4727 dev->driver->irq_preinstall = i915_irq_preinstall;
4728 dev->driver->irq_postinstall = i915_irq_postinstall;
4729 dev->driver->irq_uninstall = i915_irq_uninstall;
4730 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004731 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004732 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004733 dev->driver->irq_preinstall = i965_irq_preinstall;
4734 dev->driver->irq_postinstall = i965_irq_postinstall;
4735 dev->driver->irq_uninstall = i965_irq_uninstall;
4736 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004737 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004738 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004739 dev->driver->enable_vblank = i915_enable_vblank;
4740 dev->driver->disable_vblank = i915_disable_vblank;
4741 }
4742}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004743
4744void intel_hpd_init(struct drm_device *dev)
4745{
4746 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02004747 struct drm_mode_config *mode_config = &dev->mode_config;
4748 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004749 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02004750 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004751
Egbert Eich821450c2013-04-16 13:36:55 +02004752 for (i = 1; i < HPD_NUM_PINS; i++) {
4753 dev_priv->hpd_stats[i].hpd_cnt = 0;
4754 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4755 }
4756 list_for_each_entry(connector, &mode_config->connector_list, head) {
4757 struct intel_connector *intel_connector = to_intel_connector(connector);
4758 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004759 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4760 connector->polled = DRM_CONNECTOR_POLL_HPD;
4761 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004762 connector->polled = DRM_CONNECTOR_POLL_HPD;
4763 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004764
4765 /* Interrupt setup is already guaranteed to be single-threaded, this is
4766 * just to make the assert_spin_locked checks happy. */
4767 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004768 if (dev_priv->display.hpd_irq_setup)
4769 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004770 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004771}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004772
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004773/* Disable interrupts so we can allow runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004774void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004775{
4776 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004777
Paulo Zanoni730488b2014-03-07 20:12:32 -03004778 dev->driver->irq_uninstall(dev);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07004779 dev_priv->pm._irqs_disabled = true;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004780}
4781
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004782/* Restore interrupts so we can recover from runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004783void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004784{
4785 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004786
Jesse Barnes9df7575f2014-06-20 09:29:20 -07004787 dev_priv->pm._irqs_disabled = false;
Paulo Zanoni730488b2014-03-07 20:12:32 -03004788 dev->driver->irq_preinstall(dev);
4789 dev->driver->irq_postinstall(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004790}