blob: 3a32e0d81a9f25def5a9d56f0d07f1ab82a996b8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010038#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070039#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010040#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070041#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070042#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010043#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020044#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020045#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020046#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020047#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010048#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070049#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020050#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010051#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053/* General customization:
54 */
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
Daniel Vetter0a0c0012015-01-17 10:43:04 +010058#define DRIVER_DATE "20150117"
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Mika Kuoppalac883ef12014-10-28 17:32:30 +020060#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010061/* Many gcc seem to no see through this and fall over :( */
62#if 0
63#define WARN_ON(x) ({ \
64 bool __i915_warn_cond = (x); \
65 if (__builtin_constant_p(__i915_warn_cond)) \
66 BUILD_BUG_ON(__i915_warn_cond); \
67 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
68#else
69#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
70#endif
71
72#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
73 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020074
Rob Clarke2c719b2014-12-15 13:56:32 -050075/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
76 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
77 * which may not necessarily be a user visible problem. This will either
78 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
79 * enable distros and users to tailor their preferred amount of i915 abrt
80 * spam.
81 */
82#define I915_STATE_WARN(condition, format...) ({ \
83 int __ret_warn_on = !!(condition); \
84 if (unlikely(__ret_warn_on)) { \
85 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +020086 WARN(1, format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050087 else \
88 DRM_ERROR(format); \
89 } \
90 unlikely(__ret_warn_on); \
91})
92
93#define I915_STATE_WARN_ON(condition) ({ \
94 int __ret_warn_on = !!(condition); \
95 if (unlikely(__ret_warn_on)) { \
96 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +020097 WARN(1, "WARN_ON(" #condition ")\n"); \
Rob Clarke2c719b2014-12-15 13:56:32 -050098 else \
99 DRM_ERROR("WARN_ON(" #condition ")\n"); \
100 } \
101 unlikely(__ret_warn_on); \
102})
103
Jesse Barnes317c35d2008-08-25 15:11:06 -0700104enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +0200105 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700106 PIPE_A = 0,
107 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800108 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200109 _PIPE_EDP,
110 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700111};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800112#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700113
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200114enum transcoder {
115 TRANSCODER_A = 0,
116 TRANSCODER_B,
117 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200118 TRANSCODER_EDP,
119 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200120};
121#define transcoder_name(t) ((t) + 'A')
122
Damien Lespiau84139d12014-03-28 00:18:32 +0530123/*
124 * This is the maximum (across all platforms) number of planes (primary +
125 * sprites) that can be active at the same time on one pipe.
126 *
127 * This value doesn't count the cursor plane.
128 */
129#define I915_MAX_PLANES 3
130
Jesse Barnes80824002009-09-10 15:28:06 -0700131enum plane {
132 PLANE_A = 0,
133 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800134 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700135};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800136#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800137
Damien Lespiaud615a162014-03-03 17:31:48 +0000138#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300139
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300140enum port {
141 PORT_A = 0,
142 PORT_B,
143 PORT_C,
144 PORT_D,
145 PORT_E,
146 I915_MAX_PORTS
147};
148#define port_name(p) ((p) + 'A')
149
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300150#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800151
152enum dpio_channel {
153 DPIO_CH0,
154 DPIO_CH1
155};
156
157enum dpio_phy {
158 DPIO_PHY0,
159 DPIO_PHY1
160};
161
Paulo Zanonib97186f2013-05-03 12:15:36 -0300162enum intel_display_power_domain {
163 POWER_DOMAIN_PIPE_A,
164 POWER_DOMAIN_PIPE_B,
165 POWER_DOMAIN_PIPE_C,
166 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
167 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
168 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
169 POWER_DOMAIN_TRANSCODER_A,
170 POWER_DOMAIN_TRANSCODER_B,
171 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300172 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200173 POWER_DOMAIN_PORT_DDI_A_2_LANES,
174 POWER_DOMAIN_PORT_DDI_A_4_LANES,
175 POWER_DOMAIN_PORT_DDI_B_2_LANES,
176 POWER_DOMAIN_PORT_DDI_B_4_LANES,
177 POWER_DOMAIN_PORT_DDI_C_2_LANES,
178 POWER_DOMAIN_PORT_DDI_C_4_LANES,
179 POWER_DOMAIN_PORT_DDI_D_2_LANES,
180 POWER_DOMAIN_PORT_DDI_D_4_LANES,
181 POWER_DOMAIN_PORT_DSI,
182 POWER_DOMAIN_PORT_CRT,
183 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300184 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200185 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300186 POWER_DOMAIN_PLLS,
Imre Deakbaa70702013-10-25 17:36:48 +0300187 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300188
189 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300190};
191
192#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
193#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
194 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300195#define POWER_DOMAIN_TRANSCODER(tran) \
196 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
197 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300198
Egbert Eich1d843f92013-02-25 12:06:49 -0500199enum hpd_pin {
200 HPD_NONE = 0,
201 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
202 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
203 HPD_CRT,
204 HPD_SDVO_B,
205 HPD_SDVO_C,
206 HPD_PORT_B,
207 HPD_PORT_C,
208 HPD_PORT_D,
209 HPD_NUM_PINS
210};
211
Chris Wilson2a2d5482012-12-03 11:49:06 +0000212#define I915_GEM_GPU_DOMAINS \
213 (I915_GEM_DOMAIN_RENDER | \
214 I915_GEM_DOMAIN_SAMPLER | \
215 I915_GEM_DOMAIN_COMMAND | \
216 I915_GEM_DOMAIN_INSTRUCTION | \
217 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700218
Damien Lespiau055e3932014-08-18 13:49:10 +0100219#define for_each_pipe(__dev_priv, __p) \
220 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiau2d025a52014-09-04 12:27:43 +0100221#define for_each_plane(pipe, p) \
222 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000223#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800224
Damien Lespiaud79b8142014-05-13 23:32:23 +0100225#define for_each_crtc(dev, crtc) \
226 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
227
Damien Lespiaud063ae42014-05-13 23:32:21 +0100228#define for_each_intel_crtc(dev, intel_crtc) \
229 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
230
Damien Lespiaub2784e12014-08-05 11:29:37 +0100231#define for_each_intel_encoder(dev, intel_encoder) \
232 list_for_each_entry(intel_encoder, \
233 &(dev)->mode_config.encoder_list, \
234 base.head)
235
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200236#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
237 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
238 if ((intel_encoder)->base.crtc == (__crtc))
239
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800240#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
241 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
242 if ((intel_connector)->base.encoder == (__encoder))
243
Borun Fub04c5bd2014-07-12 10:02:27 +0530244#define for_each_power_domain(domain, mask) \
245 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
246 if ((1 << (domain)) & (mask))
247
Daniel Vettere7b903d2013-06-05 13:34:14 +0200248struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100249struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100250struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200251
Daniel Vettere2b78262013-06-07 23:10:03 +0200252enum intel_dpll_id {
253 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
254 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300255 DPLL_ID_PCH_PLL_A = 0,
256 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000257 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300258 DPLL_ID_WRPLL1 = 0,
259 DPLL_ID_WRPLL2 = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000260 /* skl */
261 DPLL_ID_SKL_DPLL1 = 0,
262 DPLL_ID_SKL_DPLL2 = 1,
263 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200264};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000265#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100266
Daniel Vetter53589012013-06-05 13:34:16 +0200267struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100268 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200269 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200270 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200271 uint32_t fp0;
272 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100273
274 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300275 uint32_t wrpll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000276
277 /* skl */
278 /*
279 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
280 * lower part of crtl1 and they get shifted into position when writing
281 * the register. This allows us to easily compare the state to share
282 * the DPLL.
283 */
284 uint32_t ctrl1;
285 /* HDMI only, 0 when used for DP */
286 uint32_t cfgcr1, cfgcr2;
Daniel Vetter53589012013-06-05 13:34:16 +0200287};
288
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200289struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200290 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200291 struct intel_dpll_hw_state hw_state;
292};
293
294struct intel_shared_dpll {
295 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200296 struct intel_shared_dpll_config *new_config;
297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 int active; /* count of number of active CRTCs (i.e. DPMS on) */
299 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200300 const char *name;
301 /* should match the index in the dev_priv->shared_dplls array */
302 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300303 /* The mode_set hook is optional and should be used together with the
304 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200305 void (*mode_set)(struct drm_i915_private *dev_priv,
306 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200307 void (*enable)(struct drm_i915_private *dev_priv,
308 struct intel_shared_dpll *pll);
309 void (*disable)(struct drm_i915_private *dev_priv,
310 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200311 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
312 struct intel_shared_dpll *pll,
313 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000316#define SKL_DPLL0 0
317#define SKL_DPLL1 1
318#define SKL_DPLL2 2
319#define SKL_DPLL3 3
320
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100321/* Used by dp and fdi links */
322struct intel_link_m_n {
323 uint32_t tu;
324 uint32_t gmch_m;
325 uint32_t gmch_n;
326 uint32_t link_m;
327 uint32_t link_n;
328};
329
330void intel_link_compute_m_n(int bpp, int nlanes,
331 int pixel_clock, int link_clock,
332 struct intel_link_m_n *m_n);
333
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334/* Interface history:
335 *
336 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100337 * 1.2: Add Power Management
338 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100339 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000340 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000341 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
342 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 */
344#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000345#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346#define DRIVER_PATCHLEVEL 0
347
Chris Wilson23bc5982010-09-29 16:10:57 +0100348#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700349
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700350struct opregion_header;
351struct opregion_acpi;
352struct opregion_swsci;
353struct opregion_asle;
354
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100355struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700356 struct opregion_header __iomem *header;
357 struct opregion_acpi __iomem *acpi;
358 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300359 u32 swsci_gbda_sub_functions;
360 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700361 struct opregion_asle __iomem *asle;
362 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000363 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200364 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100365};
Chris Wilson44834a62010-08-19 16:09:23 +0100366#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100367
Chris Wilson6ef3d422010-08-04 20:26:07 +0100368struct intel_overlay;
369struct intel_overlay_error_state;
370
Jesse Barnesde151cf2008-11-12 10:03:55 -0800371#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300372#define I915_MAX_NUM_FENCES 32
373/* 32 fences + sign bit for FENCE_REG_NONE */
374#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800375
376struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200377 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000378 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100379 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800380};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000381
yakui_zhao9b9d1722009-05-31 17:17:17 +0800382struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100383 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800384 u8 dvo_port;
385 u8 slave_addr;
386 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100387 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400388 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800389};
390
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000391struct intel_display_error_state;
392
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700393struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200394 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800395 struct timeval time;
396
Mika Kuoppalacb383002014-02-25 17:11:25 +0200397 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200398 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200399 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200400
Ben Widawsky585b0282014-01-30 00:19:37 -0800401 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700402 u32 eir;
403 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700404 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700405 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700406 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000407 u32 derrmr;
408 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800409 u32 error; /* gen6+ */
410 u32 err_int; /* gen7 */
411 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800412 u32 gac_eco;
413 u32 gam_ecochk;
414 u32 gab_ctl;
415 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800416 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800417 u64 fence[I915_MAX_NUM_FENCES];
418 struct intel_overlay_error_state *overlay;
419 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700420 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800421
Chris Wilson52d39a22012-02-15 11:25:37 +0000422 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000423 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800424 /* Software tracked state */
425 bool waiting;
426 int hangcheck_score;
427 enum intel_ring_hangcheck_action hangcheck_action;
428 int num_requests;
429
430 /* our own tracking of ring head and tail */
431 u32 cpu_ring_head;
432 u32 cpu_ring_tail;
433
434 u32 semaphore_seqno[I915_NUM_RINGS - 1];
435
436 /* Register state */
437 u32 tail;
438 u32 head;
439 u32 ctl;
440 u32 hws;
441 u32 ipeir;
442 u32 ipehr;
443 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800444 u32 bbstate;
445 u32 instpm;
446 u32 instps;
447 u32 seqno;
448 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000449 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800450 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700451 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800452 u32 rc_psmi; /* sleep state */
453 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
454
Chris Wilson52d39a22012-02-15 11:25:37 +0000455 struct drm_i915_error_object {
456 int page_count;
457 u32 gtt_offset;
458 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200459 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800460
Chris Wilson52d39a22012-02-15 11:25:37 +0000461 struct drm_i915_error_request {
462 long jiffies;
463 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000464 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000465 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800466
467 struct {
468 u32 gfx_mode;
469 union {
470 u64 pdp[4];
471 u32 pp_dir_base;
472 };
473 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200474
475 pid_t pid;
476 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000477 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100478
Chris Wilson9df30792010-02-18 10:24:56 +0000479 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000480 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000481 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100482 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000483 u32 gtt_offset;
484 u32 read_domains;
485 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200486 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000487 s32 pinned:2;
488 u32 tiling:2;
489 u32 dirty:1;
490 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100491 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100492 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100493 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700494 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800495
Ben Widawsky95f53012013-07-31 17:00:15 -0700496 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100497 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700498};
499
Jani Nikula7bd688c2013-11-08 16:48:56 +0200500struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200501struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200502struct intel_crtc_state;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800503struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100504struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200505struct intel_limit;
506struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100507
Jesse Barnese70236a2009-09-21 10:42:27 -0700508struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400509 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200510 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700511 void (*disable_fbc)(struct drm_device *dev);
512 int (*get_display_clock_speed)(struct drm_device *dev);
513 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200514 /**
515 * find_dpll() - Find the best values for the PLL
516 * @limit: limits for the PLL
517 * @crtc: current CRTC
518 * @target: target frequency in kHz
519 * @refclk: reference clock frequency in kHz
520 * @match_clock: if provided, @best_clock P divider must
521 * match the P divider from @match_clock
522 * used for LVDS downclocking
523 * @best_clock: best PLL values found
524 *
525 * Returns true on success, false on failure.
526 */
527 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300528 struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200529 int target, int refclk,
530 struct dpll *match_clock,
531 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300532 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300533 void (*update_sprite_wm)(struct drm_plane *plane,
534 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200535 uint32_t sprite_width, uint32_t sprite_height,
536 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200537 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100538 /* Returns the active state of the crtc, and if the crtc is active,
539 * fills out the pipe-config with the hw state. */
540 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200541 struct intel_crtc_state *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800542 void (*get_plane_config)(struct intel_crtc *,
543 struct intel_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200544 int (*crtc_compute_clock)(struct intel_crtc *crtc,
545 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200546 void (*crtc_enable)(struct drm_crtc *crtc);
547 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100548 void (*off)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200549 void (*audio_codec_enable)(struct drm_connector *connector,
550 struct intel_encoder *encoder,
551 struct drm_display_mode *mode);
552 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700553 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700554 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700555 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
556 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700557 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100558 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700559 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200560 void (*update_primary_plane)(struct drm_crtc *crtc,
561 struct drm_framebuffer *fb,
562 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100563 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700564 /* clock updates for mode set */
565 /* cursor updates */
566 /* render clock increase/decrease */
567 /* display clock increase/decrease */
568 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200569
Ville Syrjälä6517d272014-11-07 11:16:02 +0200570 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200571 uint32_t (*get_backlight)(struct intel_connector *connector);
572 void (*set_backlight)(struct intel_connector *connector,
573 uint32_t level);
574 void (*disable_backlight)(struct intel_connector *connector);
575 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700576};
577
Chris Wilson907b28c2013-07-19 20:36:52 +0100578struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530579 void (*force_wake_get)(struct drm_i915_private *dev_priv,
580 int fw_engine);
581 void (*force_wake_put)(struct drm_i915_private *dev_priv,
582 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700583
584 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
585 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
586 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
587 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
588
589 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
590 uint8_t val, bool trace);
591 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
592 uint16_t val, bool trace);
593 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
594 uint32_t val, bool trace);
595 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
596 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300597};
598
Chris Wilson907b28c2013-07-19 20:36:52 +0100599struct intel_uncore {
600 spinlock_t lock; /** lock is also taken in irq contexts. */
601
602 struct intel_uncore_funcs funcs;
603
604 unsigned fifo_count;
605 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100606
Deepak S940aece2013-11-23 14:55:43 +0530607 unsigned fw_rendercount;
608 unsigned fw_mediacount;
Zhe Wang38cff0b2014-11-04 17:07:04 +0000609 unsigned fw_blittercount;
Deepak S940aece2013-11-23 14:55:43 +0530610
Chris Wilson82326442014-03-05 12:00:39 +0000611 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100612};
613
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100614#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
615 func(is_mobile) sep \
616 func(is_i85x) sep \
617 func(is_i915g) sep \
618 func(is_i945gm) sep \
619 func(is_g33) sep \
620 func(need_gfx_hws) sep \
621 func(is_g4x) sep \
622 func(is_pineview) sep \
623 func(is_broadwater) sep \
624 func(is_crestline) sep \
625 func(is_ivybridge) sep \
626 func(is_valleyview) sep \
627 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530628 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700629 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100630 func(has_fbc) sep \
631 func(has_pipe_cxsr) sep \
632 func(has_hotplug) sep \
633 func(cursor_needs_physical) sep \
634 func(has_overlay) sep \
635 func(overlay_needs_physical) sep \
636 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100637 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100638 func(has_ddi) sep \
639 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200640
Damien Lespiaua587f772013-04-22 18:40:38 +0100641#define DEFINE_FLAG(name) u8 name:1
642#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200643
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500644struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200645 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100646 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700647 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000648 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000649 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700650 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100651 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200652 /* Register offsets for the various display pipes and transcoders */
653 int pipe_offsets[I915_MAX_TRANSCODERS];
654 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200655 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300656 int cursor_offsets[I915_MAX_PIPES];
Deepak S693d11c2015-01-16 20:42:16 +0530657 unsigned int eu_total;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500658};
659
Damien Lespiaua587f772013-04-22 18:40:38 +0100660#undef DEFINE_FLAG
661#undef SEP_SEMICOLON
662
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800663enum i915_cache_level {
664 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100665 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
666 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
667 caches, eg sampler/render caches, and the
668 large Last-Level-Cache. LLC is coherent with
669 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100670 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800671};
672
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300673struct i915_ctx_hang_stats {
674 /* This context had batch pending when hang was declared */
675 unsigned batch_pending;
676
677 /* This context had batch active when hang was declared */
678 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300679
680 /* Time when this context was last blamed for a GPU reset */
681 unsigned long guilty_ts;
682
Chris Wilson676fa572014-12-24 08:13:39 -0800683 /* If the contexts causes a second GPU hang within this time,
684 * it is permanently banned from submitting any more work.
685 */
686 unsigned long ban_period_seconds;
687
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300688 /* This context is banned to submit more work */
689 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300690};
Ben Widawsky40521052012-06-04 14:42:43 -0700691
692/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100693#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100694/**
695 * struct intel_context - as the name implies, represents a context.
696 * @ref: reference count.
697 * @user_handle: userspace tracking identity for this context.
698 * @remap_slice: l3 row remapping information.
699 * @file_priv: filp associated with this context (NULL for global default
700 * context).
701 * @hang_stats: information about the role of this context in possible GPU
702 * hangs.
703 * @vm: virtual memory space used by this context.
704 * @legacy_hw_ctx: render context backing object and whether it is correctly
705 * initialized (legacy ring submission mechanism only).
706 * @link: link in the global list of contexts.
707 *
708 * Contexts are memory images used by the hardware to store copies of their
709 * internal state.
710 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100711struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300712 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100713 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700714 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700715 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300716 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200717 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700718
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100719 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100720 struct {
721 struct drm_i915_gem_object *rcs_state;
722 bool initialized;
723 } legacy_hw_ctx;
724
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100725 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100726 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100727 struct {
728 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100729 struct intel_ringbuffer *ringbuf;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000730 int unpin_count;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100731 } engine[I915_NUM_RINGS];
732
Ben Widawskya33afea2013-09-17 21:12:45 -0700733 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700734};
735
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700736struct i915_fbc {
737 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700738 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700739 unsigned int fb_id;
740 enum plane plane;
741 int y;
742
Ben Widawskyc4213882014-06-19 12:06:10 -0700743 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700744 struct drm_mm_node *compressed_llb;
745
Rodrigo Vivida46f932014-08-01 02:04:45 -0700746 bool false_color;
747
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300748 /* Tracks whether the HW is actually enabled, not whether the feature is
749 * possible. */
750 bool enabled;
751
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -0400752 /* On gen8 some rings cannont perform fbc clean operation so for now
753 * we are doing this on SW with mmio.
754 * This variable works in the opposite information direction
755 * of ring->fbc_dirty telling software on frontbuffer tracking
756 * to perform the cache clean on sw side.
757 */
758 bool need_sw_cache_clean;
759
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700760 struct intel_fbc_work {
761 struct delayed_work work;
762 struct drm_crtc *crtc;
763 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700764 } *fbc_work;
765
Chris Wilson29ebf902013-07-27 17:23:55 +0100766 enum no_fbc_reason {
767 FBC_OK, /* FBC is enabled */
768 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700769 FBC_NO_OUTPUT, /* no outputs enabled to compress */
770 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
771 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
772 FBC_MODE_TOO_LARGE, /* mode too large for compression */
773 FBC_BAD_PLANE, /* fbc not supported on plane */
774 FBC_NOT_TILED, /* buffer not tiled */
775 FBC_MULTIPLE_PIPES, /* more than one pipe active */
776 FBC_MODULE_PARAM,
777 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
778 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800779};
780
Vandana Kannan96178ee2015-01-10 02:25:56 +0530781/**
782 * HIGH_RR is the highest eDP panel refresh rate read from EDID
783 * LOW_RR is the lowest eDP panel refresh rate found from EDID
784 * parsing for same resolution.
785 */
786enum drrs_refresh_rate_type {
787 DRRS_HIGH_RR,
788 DRRS_LOW_RR,
789 DRRS_MAX_RR, /* RR count */
790};
791
792enum drrs_support_type {
793 DRRS_NOT_SUPPORTED = 0,
794 STATIC_DRRS_SUPPORT = 1,
795 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530796};
797
Daniel Vetter2807cf62014-07-11 10:30:11 -0700798struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530799struct i915_drrs {
800 struct mutex mutex;
801 struct delayed_work work;
802 struct intel_dp *dp;
803 unsigned busy_frontbuffer_bits;
804 enum drrs_refresh_rate_type refresh_rate_type;
805 enum drrs_support_type type;
806};
807
Rodrigo Vivia031d702013-10-03 16:15:06 -0300808struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700809 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300810 bool sink_support;
811 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700812 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700813 bool active;
814 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700815 unsigned busy_frontbuffer_bits;
Rodrigo Vivi0243f7b2015-01-12 10:14:32 -0800816 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300817};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700818
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800819enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300820 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800821 PCH_IBX, /* Ibexpeak PCH */
822 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300823 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530824 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700825 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800826};
827
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200828enum intel_sbi_destination {
829 SBI_ICLK,
830 SBI_MPHY,
831};
832
Jesse Barnesb690e962010-07-19 13:53:12 -0700833#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700834#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100835#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000836#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300837#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100838#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700839
Dave Airlie8be48d92010-03-30 05:34:14 +0000840struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100841struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000842
Daniel Vetterc2b91522012-02-14 22:37:19 +0100843struct intel_gmbus {
844 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000845 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100846 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100847 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100848 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100849 struct drm_i915_private *dev_priv;
850};
851
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100852struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000853 u8 saveLBB;
854 u32 saveDSPACNTR;
855 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000856 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000857 u32 savePIPEACONF;
858 u32 savePIPEBCONF;
859 u32 savePIPEASRC;
860 u32 savePIPEBSRC;
861 u32 saveFPA0;
862 u32 saveFPA1;
863 u32 saveDPLL_A;
864 u32 saveDPLL_A_MD;
865 u32 saveHTOTAL_A;
866 u32 saveHBLANK_A;
867 u32 saveHSYNC_A;
868 u32 saveVTOTAL_A;
869 u32 saveVBLANK_A;
870 u32 saveVSYNC_A;
871 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000872 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800873 u32 saveTRANS_HTOTAL_A;
874 u32 saveTRANS_HBLANK_A;
875 u32 saveTRANS_HSYNC_A;
876 u32 saveTRANS_VTOTAL_A;
877 u32 saveTRANS_VBLANK_A;
878 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000879 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000880 u32 saveDSPASTRIDE;
881 u32 saveDSPASIZE;
882 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700883 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000884 u32 saveDSPASURF;
885 u32 saveDSPATILEOFF;
886 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700887 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000888 u32 saveBLC_PWM_CTL;
889 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800890 u32 saveBLC_CPU_PWM_CTL;
891 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000892 u32 saveFPB0;
893 u32 saveFPB1;
894 u32 saveDPLL_B;
895 u32 saveDPLL_B_MD;
896 u32 saveHTOTAL_B;
897 u32 saveHBLANK_B;
898 u32 saveHSYNC_B;
899 u32 saveVTOTAL_B;
900 u32 saveVBLANK_B;
901 u32 saveVSYNC_B;
902 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000903 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800904 u32 saveTRANS_HTOTAL_B;
905 u32 saveTRANS_HBLANK_B;
906 u32 saveTRANS_HSYNC_B;
907 u32 saveTRANS_VTOTAL_B;
908 u32 saveTRANS_VBLANK_B;
909 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000910 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000911 u32 saveDSPBSTRIDE;
912 u32 saveDSPBSIZE;
913 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700914 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000915 u32 saveDSPBSURF;
916 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700917 u32 saveVGA0;
918 u32 saveVGA1;
919 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000920 u32 saveVGACNTRL;
921 u32 saveADPA;
922 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700923 u32 savePP_ON_DELAYS;
924 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000925 u32 saveDVOA;
926 u32 saveDVOB;
927 u32 saveDVOC;
928 u32 savePP_ON;
929 u32 savePP_OFF;
930 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700931 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000932 u32 savePFIT_CONTROL;
933 u32 save_palette_a[256];
934 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000935 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000936 u32 saveIER;
937 u32 saveIIR;
938 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800939 u32 saveDEIER;
940 u32 saveDEIMR;
941 u32 saveGTIER;
942 u32 saveGTIMR;
943 u32 saveFDI_RXA_IMR;
944 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800945 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800946 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000947 u32 saveSWF0[16];
948 u32 saveSWF1[16];
949 u32 saveSWF2[3];
950 u8 saveMSR;
951 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800952 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000953 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000954 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000955 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000956 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200957 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000958 u32 saveCURACNTR;
959 u32 saveCURAPOS;
960 u32 saveCURABASE;
961 u32 saveCURBCNTR;
962 u32 saveCURBPOS;
963 u32 saveCURBBASE;
964 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965 u32 saveDP_B;
966 u32 saveDP_C;
967 u32 saveDP_D;
968 u32 savePIPEA_GMCH_DATA_M;
969 u32 savePIPEB_GMCH_DATA_M;
970 u32 savePIPEA_GMCH_DATA_N;
971 u32 savePIPEB_GMCH_DATA_N;
972 u32 savePIPEA_DP_LINK_M;
973 u32 savePIPEB_DP_LINK_M;
974 u32 savePIPEA_DP_LINK_N;
975 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800976 u32 saveFDI_RXA_CTL;
977 u32 saveFDI_TXA_CTL;
978 u32 saveFDI_RXB_CTL;
979 u32 saveFDI_TXB_CTL;
980 u32 savePFA_CTL_1;
981 u32 savePFB_CTL_1;
982 u32 savePFA_WIN_SZ;
983 u32 savePFB_WIN_SZ;
984 u32 savePFA_WIN_POS;
985 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000986 u32 savePCH_DREF_CONTROL;
987 u32 saveDISP_ARB_CTL;
988 u32 savePIPEA_DATA_M1;
989 u32 savePIPEA_DATA_N1;
990 u32 savePIPEA_LINK_M1;
991 u32 savePIPEA_LINK_N1;
992 u32 savePIPEB_DATA_M1;
993 u32 savePIPEB_DATA_N1;
994 u32 savePIPEB_LINK_M1;
995 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000996 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400997 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800998 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100999};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001000
Imre Deakddeea5b2014-05-05 15:19:56 +03001001struct vlv_s0ix_state {
1002 /* GAM */
1003 u32 wr_watermark;
1004 u32 gfx_prio_ctrl;
1005 u32 arb_mode;
1006 u32 gfx_pend_tlb0;
1007 u32 gfx_pend_tlb1;
1008 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1009 u32 media_max_req_count;
1010 u32 gfx_max_req_count;
1011 u32 render_hwsp;
1012 u32 ecochk;
1013 u32 bsd_hwsp;
1014 u32 blt_hwsp;
1015 u32 tlb_rd_addr;
1016
1017 /* MBC */
1018 u32 g3dctl;
1019 u32 gsckgctl;
1020 u32 mbctl;
1021
1022 /* GCP */
1023 u32 ucgctl1;
1024 u32 ucgctl3;
1025 u32 rcgctl1;
1026 u32 rcgctl2;
1027 u32 rstctl;
1028 u32 misccpctl;
1029
1030 /* GPM */
1031 u32 gfxpause;
1032 u32 rpdeuhwtc;
1033 u32 rpdeuc;
1034 u32 ecobus;
1035 u32 pwrdwnupctl;
1036 u32 rp_down_timeout;
1037 u32 rp_deucsw;
1038 u32 rcubmabdtmr;
1039 u32 rcedata;
1040 u32 spare2gh;
1041
1042 /* Display 1 CZ domain */
1043 u32 gt_imr;
1044 u32 gt_ier;
1045 u32 pm_imr;
1046 u32 pm_ier;
1047 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1048
1049 /* GT SA CZ domain */
1050 u32 tilectl;
1051 u32 gt_fifoctl;
1052 u32 gtlc_wake_ctrl;
1053 u32 gtlc_survive;
1054 u32 pmwgicz;
1055
1056 /* Display 2 CZ domain */
1057 u32 gu_ctl0;
1058 u32 gu_ctl1;
1059 u32 clock_gate_dis2;
1060};
1061
Chris Wilsonbf225f22014-07-10 20:31:18 +01001062struct intel_rps_ei {
1063 u32 cz_clock;
1064 u32 render_c0;
1065 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001066};
1067
Daniel Vetterc85aa882012-11-02 19:55:03 +01001068struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001069 /*
1070 * work, interrupts_enabled and pm_iir are protected by
1071 * dev_priv->irq_lock
1072 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001073 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001074 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001075 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001076
Ben Widawskyb39fb292014-03-19 18:31:11 -07001077 /* Frequencies are stored in potentially platform dependent multiples.
1078 * In other words, *_freq needs to be multiplied by X to be interesting.
1079 * Soft limits are those which are used for the dynamic reclocking done
1080 * by the driver (raise frequencies under heavy loads, and lower for
1081 * lighter loads). Hard limits are those imposed by the hardware.
1082 *
1083 * A distinction is made for overclocking, which is never enabled by
1084 * default, and is considered to be above the hard limit if it's
1085 * possible at all.
1086 */
1087 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1088 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1089 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1090 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1091 u8 min_freq; /* AKA RPn. Minimum frequency */
1092 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1093 u8 rp1_freq; /* "less than" RP0 power/freqency */
1094 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +05301095 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001096
Deepak S31685c22014-07-03 17:33:01 -04001097 u32 ei_interrupt_count;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001098
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001099 int last_adj;
1100 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1101
Chris Wilsonc0951f02013-10-10 21:58:50 +01001102 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001103 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001104
Chris Wilsonbf225f22014-07-10 20:31:18 +01001105 /* manual wa residency calculations */
1106 struct intel_rps_ei up_ei, down_ei;
1107
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001108 /*
1109 * Protects RPS/RC6 register access and PCU communication.
1110 * Must be taken after struct_mutex if nested.
1111 */
1112 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001113};
1114
Daniel Vetter1a240d42012-11-29 22:18:51 +01001115/* defined intel_pm.c */
1116extern spinlock_t mchdev_lock;
1117
Daniel Vetterc85aa882012-11-02 19:55:03 +01001118struct intel_ilk_power_mgmt {
1119 u8 cur_delay;
1120 u8 min_delay;
1121 u8 max_delay;
1122 u8 fmax;
1123 u8 fstart;
1124
1125 u64 last_count1;
1126 unsigned long last_time1;
1127 unsigned long chipset_power;
1128 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001129 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001130 unsigned long gfx_power;
1131 u8 corr;
1132
1133 int c_m;
1134 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001135
1136 struct drm_i915_gem_object *pwrctx;
1137 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001138};
1139
Imre Deakc6cb5822014-03-04 19:22:55 +02001140struct drm_i915_private;
1141struct i915_power_well;
1142
1143struct i915_power_well_ops {
1144 /*
1145 * Synchronize the well's hw state to match the current sw state, for
1146 * example enable/disable it based on the current refcount. Called
1147 * during driver init and resume time, possibly after first calling
1148 * the enable/disable handlers.
1149 */
1150 void (*sync_hw)(struct drm_i915_private *dev_priv,
1151 struct i915_power_well *power_well);
1152 /*
1153 * Enable the well and resources that depend on it (for example
1154 * interrupts located on the well). Called after the 0->1 refcount
1155 * transition.
1156 */
1157 void (*enable)(struct drm_i915_private *dev_priv,
1158 struct i915_power_well *power_well);
1159 /*
1160 * Disable the well and resources that depend on it. Called after
1161 * the 1->0 refcount transition.
1162 */
1163 void (*disable)(struct drm_i915_private *dev_priv,
1164 struct i915_power_well *power_well);
1165 /* Returns the hw enabled state. */
1166 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1167 struct i915_power_well *power_well);
1168};
1169
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001170/* Power well structure for haswell */
1171struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001172 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001173 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001174 /* power well enable/disable usage count */
1175 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001176 /* cached hw enabled state */
1177 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001178 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001179 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001180 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001181};
1182
Imre Deak83c00f552013-10-25 17:36:47 +03001183struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001184 /*
1185 * Power wells needed for initialization at driver init and suspend
1186 * time are on. They are kept on until after the first modeset.
1187 */
1188 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001189 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001190 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001191
Imre Deak83c00f552013-10-25 17:36:47 +03001192 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001193 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001194 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001195};
1196
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001197#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001198struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001199 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001200 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001201 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001202};
1203
Brad Volkin493018d2014-12-11 12:13:08 -08001204struct i915_gem_batch_pool {
1205 struct drm_device *dev;
1206 struct list_head cache_list;
1207};
1208
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001209struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001210 /** Memory allocator for GTT stolen memory */
1211 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001212 /** List of all objects in gtt_space. Used to restore gtt
1213 * mappings on resume */
1214 struct list_head bound_list;
1215 /**
1216 * List of objects which are not bound to the GTT (thus
1217 * are idle and not used by the GPU) but still have
1218 * (presumably uncached) pages still attached.
1219 */
1220 struct list_head unbound_list;
1221
Brad Volkin493018d2014-12-11 12:13:08 -08001222 /*
1223 * A pool of objects to use as shadow copies of client batch buffers
1224 * when the command parser is enabled. Prevents the client from
1225 * modifying the batch contents after software parsing.
1226 */
1227 struct i915_gem_batch_pool batch_pool;
1228
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001229 /** Usable portion of the GTT for GEM */
1230 unsigned long stolen_base; /* limited to low memory (32-bit) */
1231
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001232 /** PPGTT used for aliasing the PPGTT with the GTT */
1233 struct i915_hw_ppgtt *aliasing_ppgtt;
1234
Chris Wilson2cfcd322014-05-20 08:28:43 +01001235 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001236 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001237 bool shrinker_no_lock_stealing;
1238
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001239 /** LRU list of objects with fence regs on them. */
1240 struct list_head fence_list;
1241
1242 /**
1243 * We leave the user IRQ off as much as possible,
1244 * but this means that requests will finish and never
1245 * be retired once the system goes idle. Set a timer to
1246 * fire periodically while the ring is running. When it
1247 * fires, go retire requests.
1248 */
1249 struct delayed_work retire_work;
1250
1251 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001252 * When we detect an idle GPU, we want to turn on
1253 * powersaving features. So once we see that there
1254 * are no more requests outstanding and no more
1255 * arrive within a small period of time, we fire
1256 * off the idle_work.
1257 */
1258 struct delayed_work idle_work;
1259
1260 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001261 * Are we in a non-interruptible section of code like
1262 * modesetting?
1263 */
1264 bool interruptible;
1265
Chris Wilsonf62a0072014-02-21 17:55:39 +00001266 /**
1267 * Is the GPU currently considered idle, or busy executing userspace
1268 * requests? Whilst idle, we attempt to power down the hardware and
1269 * display clocks. In order to reduce the effect on performance, there
1270 * is a slight delay before we do so.
1271 */
1272 bool busy;
1273
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001274 /* the indicator for dispatch video commands on two BSD rings */
1275 int bsd_ring_dispatch_index;
1276
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001277 /** Bit 6 swizzling required for X tiling */
1278 uint32_t bit_6_swizzle_x;
1279 /** Bit 6 swizzling required for Y tiling */
1280 uint32_t bit_6_swizzle_y;
1281
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001282 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001283 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001284 size_t object_memory;
1285 u32 object_count;
1286};
1287
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001288struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001289 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001290 unsigned bytes;
1291 unsigned size;
1292 int err;
1293 u8 *buf;
1294 loff_t start;
1295 loff_t pos;
1296};
1297
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001298struct i915_error_state_file_priv {
1299 struct drm_device *dev;
1300 struct drm_i915_error_state *error;
1301};
1302
Daniel Vetter99584db2012-11-14 17:14:04 +01001303struct i915_gpu_error {
1304 /* For hangcheck timer */
1305#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1306#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001307 /* Hang gpu twice in this window and your context gets banned */
1308#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1309
Daniel Vetter99584db2012-11-14 17:14:04 +01001310 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001311
1312 /* For reset and error_state handling. */
1313 spinlock_t lock;
1314 /* Protected by the above dev->gpu_error.lock. */
1315 struct drm_i915_error_state *first_error;
1316 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001317
Chris Wilson094f9a52013-09-25 17:34:55 +01001318
1319 unsigned long missed_irq_rings;
1320
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001321 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001322 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001323 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001324 * This is a counter which gets incremented when reset is triggered,
1325 * and again when reset has been handled. So odd values (lowest bit set)
1326 * means that reset is in progress and even values that
1327 * (reset_counter >> 1):th reset was successfully completed.
1328 *
1329 * If reset is not completed succesfully, the I915_WEDGE bit is
1330 * set meaning that hardware is terminally sour and there is no
1331 * recovery. All waiters on the reset_queue will be woken when
1332 * that happens.
1333 *
1334 * This counter is used by the wait_seqno code to notice that reset
1335 * event happened and it needs to restart the entire ioctl (since most
1336 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001337 *
1338 * This is important for lock-free wait paths, where no contended lock
1339 * naturally enforces the correct ordering between the bail-out of the
1340 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001341 */
1342 atomic_t reset_counter;
1343
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001344#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001345#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001346
1347 /**
1348 * Waitqueue to signal when the reset has completed. Used by clients
1349 * that wait for dev_priv->mm.wedged to settle.
1350 */
1351 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001352
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001353 /* Userspace knobs for gpu hang simulation;
1354 * combines both a ring mask, and extra flags
1355 */
1356 u32 stop_rings;
1357#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1358#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001359
1360 /* For missed irq/seqno simulation. */
1361 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001362
1363 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1364 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001365};
1366
Zhang Ruib8efb172013-02-05 15:41:53 +08001367enum modeset_restore {
1368 MODESET_ON_LID_OPEN,
1369 MODESET_DONE,
1370 MODESET_SUSPENDED,
1371};
1372
Paulo Zanoni6acab152013-09-12 17:06:24 -03001373struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001374 /*
1375 * This is an index in the HDMI/DVI DDI buffer translation table.
1376 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1377 * populate this field.
1378 */
1379#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001380 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001381
1382 uint8_t supports_dvi:1;
1383 uint8_t supports_hdmi:1;
1384 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001385};
1386
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001387enum psr_lines_to_wait {
1388 PSR_0_LINES_TO_WAIT = 0,
1389 PSR_1_LINE_TO_WAIT,
1390 PSR_4_LINES_TO_WAIT,
1391 PSR_8_LINES_TO_WAIT
1392};
1393
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001394struct intel_vbt_data {
1395 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1396 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1397
1398 /* Feature bits */
1399 unsigned int int_tv_support:1;
1400 unsigned int lvds_dither:1;
1401 unsigned int lvds_vbt:1;
1402 unsigned int int_crt_support:1;
1403 unsigned int lvds_use_ssc:1;
1404 unsigned int display_clock_mode:1;
1405 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301406 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001407 int lvds_ssc_freq;
1408 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1409
Pradeep Bhat83a72802014-03-28 10:14:57 +05301410 enum drrs_support_type drrs_type;
1411
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001412 /* eDP */
1413 int edp_rate;
1414 int edp_lanes;
1415 int edp_preemphasis;
1416 int edp_vswing;
1417 bool edp_initialized;
1418 bool edp_support;
1419 int edp_bpp;
1420 struct edp_power_seq edp_pps;
1421
Jani Nikulaf00076d2013-12-14 20:38:29 -02001422 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001423 bool full_link;
1424 bool require_aux_wakeup;
1425 int idle_frames;
1426 enum psr_lines_to_wait lines_to_wait;
1427 int tp1_wakeup_time;
1428 int tp2_tp3_wakeup_time;
1429 } psr;
1430
1431 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001432 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001433 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001434 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001435 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001436 } backlight;
1437
Shobhit Kumard17c5442013-08-27 15:12:25 +03001438 /* MIPI DSI */
1439 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301440 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001441 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301442 struct mipi_config *config;
1443 struct mipi_pps_data *pps;
1444 u8 seq_version;
1445 u32 size;
1446 u8 *data;
1447 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001448 } dsi;
1449
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001450 int crt_ddc_pin;
1451
1452 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001453 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001454
1455 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001456};
1457
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001458enum intel_ddb_partitioning {
1459 INTEL_DDB_PART_1_2,
1460 INTEL_DDB_PART_5_6, /* IVB+ */
1461};
1462
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001463struct intel_wm_level {
1464 bool enable;
1465 uint32_t pri_val;
1466 uint32_t spr_val;
1467 uint32_t cur_val;
1468 uint32_t fbc_val;
1469};
1470
Imre Deak820c1982013-12-17 14:46:36 +02001471struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001472 uint32_t wm_pipe[3];
1473 uint32_t wm_lp[3];
1474 uint32_t wm_lp_spr[3];
1475 uint32_t wm_linetime[3];
1476 bool enable_fbc_wm;
1477 enum intel_ddb_partitioning partitioning;
1478};
1479
Damien Lespiauc1939242014-11-04 17:06:41 +00001480struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001481 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001482};
1483
1484static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1485{
Damien Lespiau16160e32014-11-04 17:06:53 +00001486 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001487}
1488
Damien Lespiau08db6652014-11-04 17:06:52 +00001489static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1490 const struct skl_ddb_entry *e2)
1491{
1492 if (e1->start == e2->start && e1->end == e2->end)
1493 return true;
1494
1495 return false;
1496}
1497
Damien Lespiauc1939242014-11-04 17:06:41 +00001498struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001499 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001500 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1501 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1502};
1503
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001504struct skl_wm_values {
1505 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001506 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001507 uint32_t wm_linetime[I915_MAX_PIPES];
1508 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1509 uint32_t cursor[I915_MAX_PIPES][8];
1510 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1511 uint32_t cursor_trans[I915_MAX_PIPES];
1512};
1513
1514struct skl_wm_level {
1515 bool plane_en[I915_MAX_PLANES];
Damien Lespiaub99f58d2014-11-04 17:06:56 +00001516 bool cursor_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001517 uint16_t plane_res_b[I915_MAX_PLANES];
1518 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001519 uint16_t cursor_res_b;
1520 uint8_t cursor_res_l;
1521};
1522
Paulo Zanonic67a4702013-08-19 13:18:09 -03001523/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001524 * This struct helps tracking the state needed for runtime PM, which puts the
1525 * device in PCI D3 state. Notice that when this happens, nothing on the
1526 * graphics device works, even register access, so we don't get interrupts nor
1527 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001528 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001529 * Every piece of our code that needs to actually touch the hardware needs to
1530 * either call intel_runtime_pm_get or call intel_display_power_get with the
1531 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001532 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001533 * Our driver uses the autosuspend delay feature, which means we'll only really
1534 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001535 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001536 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001537 *
1538 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1539 * goes back to false exactly before we reenable the IRQs. We use this variable
1540 * to check if someone is trying to enable/disable IRQs while they're supposed
1541 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001542 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001543 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001544 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001545 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001546struct i915_runtime_pm {
1547 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001548 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001549};
1550
Daniel Vetter926321d2013-10-16 13:30:34 +02001551enum intel_pipe_crc_source {
1552 INTEL_PIPE_CRC_SOURCE_NONE,
1553 INTEL_PIPE_CRC_SOURCE_PLANE1,
1554 INTEL_PIPE_CRC_SOURCE_PLANE2,
1555 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001556 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001557 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1558 INTEL_PIPE_CRC_SOURCE_TV,
1559 INTEL_PIPE_CRC_SOURCE_DP_B,
1560 INTEL_PIPE_CRC_SOURCE_DP_C,
1561 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001562 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001563 INTEL_PIPE_CRC_SOURCE_MAX,
1564};
1565
Shuang He8bf1e9f2013-10-15 18:55:27 +01001566struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001567 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001568 uint32_t crc[5];
1569};
1570
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001571#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001572struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001573 spinlock_t lock;
1574 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001575 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001576 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001577 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001578 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001579};
1580
Daniel Vetterf99d7062014-06-19 16:01:59 +02001581struct i915_frontbuffer_tracking {
1582 struct mutex lock;
1583
1584 /*
1585 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1586 * scheduled flips.
1587 */
1588 unsigned busy_bits;
1589 unsigned flip_bits;
1590};
1591
Mika Kuoppala72253422014-10-07 17:21:26 +03001592struct i915_wa_reg {
1593 u32 addr;
1594 u32 value;
1595 /* bitmask representing WA bits */
1596 u32 mask;
1597};
1598
1599#define I915_MAX_WA_REGS 16
1600
1601struct i915_workarounds {
1602 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1603 u32 count;
1604};
1605
Jani Nikula77fec552014-03-31 14:27:22 +03001606struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001607 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001608 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001609
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001610 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001611
1612 int relative_constants_mode;
1613
1614 void __iomem *regs;
1615
Chris Wilson907b28c2013-07-19 20:36:52 +01001616 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001617
1618 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1619
Daniel Vetter28c70f12012-12-01 13:53:45 +01001620
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001621 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1622 * controller on different i2c buses. */
1623 struct mutex gmbus_mutex;
1624
1625 /**
1626 * Base address of the gmbus and gpio block.
1627 */
1628 uint32_t gpio_mmio_base;
1629
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301630 /* MMIO base address for MIPI regs */
1631 uint32_t mipi_mmio_base;
1632
Daniel Vetter28c70f12012-12-01 13:53:45 +01001633 wait_queue_head_t gmbus_wait_queue;
1634
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001635 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001636 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001637 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001638 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001639
Daniel Vetterba8286f2014-09-11 07:43:25 +02001640 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001641 struct resource mch_res;
1642
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001643 /* protects the irq masks */
1644 spinlock_t irq_lock;
1645
Sourab Gupta84c33a62014-06-02 16:47:17 +05301646 /* protects the mmio flip data */
1647 spinlock_t mmio_flip_lock;
1648
Imre Deakf8b79e52014-03-04 19:23:07 +02001649 bool display_irqs_enabled;
1650
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001651 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1652 struct pm_qos_request pm_qos;
1653
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001654 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001655 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001656
1657 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001658 union {
1659 u32 irq_mask;
1660 u32 de_irq_mask[I915_MAX_PIPES];
1661 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001662 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001663 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301664 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001665 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001666
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001667 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001668 struct {
1669 unsigned long hpd_last_jiffies;
1670 int hpd_cnt;
1671 enum {
1672 HPD_ENABLED = 0,
1673 HPD_DISABLED = 1,
1674 HPD_MARK_DISABLED = 2
1675 } hpd_mark;
1676 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001677 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001678 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001679
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001680 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301681 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001682 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001683 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001684
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001685 bool preserve_bios_swizzle;
1686
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001687 /* overlay */
1688 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001689
Jani Nikula58c68772013-11-08 16:48:54 +02001690 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001691 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001692
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001693 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001694 bool no_aux_handshake;
1695
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001696 /* protects panel power sequencer state */
1697 struct mutex pps_mutex;
1698
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001699 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1700 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1701 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1702
1703 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001704 unsigned int vlv_cdclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001705 unsigned int hpll_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001706
Daniel Vetter645416f2013-09-02 16:22:25 +02001707 /**
1708 * wq - Driver workqueue for GEM.
1709 *
1710 * NOTE: Work items scheduled here are not allowed to grab any modeset
1711 * locks, for otherwise the flushing done in the pageflip code will
1712 * result in deadlocks.
1713 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001714 struct workqueue_struct *wq;
1715
1716 /* Display functions */
1717 struct drm_i915_display_funcs display;
1718
1719 /* PCH chipset type */
1720 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001721 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001722
1723 unsigned long quirks;
1724
Zhang Ruib8efb172013-02-05 15:41:53 +08001725 enum modeset_restore modeset_restore;
1726 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001727
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001728 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001729 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001730
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001731 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001732 DECLARE_HASHTABLE(mm_structs, 7);
1733 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001734
Daniel Vetter87813422012-05-02 11:49:32 +02001735 /* Kernel Modesetting */
1736
yakui_zhao9b9d1722009-05-31 17:17:17 +08001737 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001738
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001739 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1740 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001741 wait_queue_head_t pending_flip_queue;
1742
Daniel Vetterc4597872013-10-21 21:04:07 +02001743#ifdef CONFIG_DEBUG_FS
1744 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1745#endif
1746
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001747 int num_shared_dpll;
1748 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001749 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001750
Mika Kuoppala72253422014-10-07 17:21:26 +03001751 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001752
Jesse Barnes652c3932009-08-17 13:31:43 -07001753 /* Reclocking support */
1754 bool render_reclock_avail;
1755 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001756 /* indicates the reduced downclock for LVDS*/
1757 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001758
1759 struct i915_frontbuffer_tracking fb_tracking;
1760
Jesse Barnes652c3932009-08-17 13:31:43 -07001761 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001762
Zhenyu Wangc48044112009-12-17 14:48:43 +08001763 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001764
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001765 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001766
Ben Widawsky59124502013-07-04 11:02:05 -07001767 /* Cannot be determined by PCIID. You must always read a register. */
1768 size_t ellc_size;
1769
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001770 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001771 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001772
Daniel Vetter20e4d402012-08-08 23:35:39 +02001773 /* ilk-only ips/rps state. Everything in here is protected by the global
1774 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001775 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001776
Imre Deak83c00f552013-10-25 17:36:47 +03001777 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001778
Rodrigo Vivia031d702013-10-03 16:15:06 -03001779 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001780
Daniel Vetter99584db2012-11-14 17:14:04 +01001781 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001782
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001783 struct drm_i915_gem_object *vlv_pctx;
1784
Daniel Vetter4520f532013-10-09 09:18:51 +02001785#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001786 /* list of fbdev register on this device */
1787 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001788 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001789#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001790
1791 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001792 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001793
Imre Deak58fddc22015-01-08 17:54:14 +02001794 /* hda/i915 audio component */
1795 bool audio_component_registered;
1796
Ben Widawsky254f9652012-06-04 14:42:42 -07001797 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001798 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001799
Damien Lespiau3e683202012-12-11 18:48:29 +00001800 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001801
Daniel Vetter842f1c82014-03-10 10:01:44 +01001802 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001803 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001804 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001805
Ville Syrjälä53615a52013-08-01 16:18:50 +03001806 struct {
1807 /*
1808 * Raw watermark latency values:
1809 * in 0.1us units for WM0,
1810 * in 0.5us units for WM1+.
1811 */
1812 /* primary */
1813 uint16_t pri_latency[5];
1814 /* sprite */
1815 uint16_t spr_latency[5];
1816 /* cursor */
1817 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001818 /*
1819 * Raw watermark memory latency values
1820 * for SKL for all 8 levels
1821 * in 1us units.
1822 */
1823 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001824
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001825 /*
1826 * The skl_wm_values structure is a bit too big for stack
1827 * allocation, so we keep the staging struct where we store
1828 * intermediate results here instead.
1829 */
1830 struct skl_wm_values skl_results;
1831
Ville Syrjälä609cede2013-10-09 19:18:03 +03001832 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001833 union {
1834 struct ilk_wm_values hw;
1835 struct skl_wm_values skl_hw;
1836 };
Ville Syrjälä53615a52013-08-01 16:18:50 +03001837 } wm;
1838
Paulo Zanoni8a187452013-12-06 20:32:13 -02001839 struct i915_runtime_pm pm;
1840
Dave Airlie13cf5502014-06-18 11:29:35 +10001841 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1842 u32 long_hpd_port_mask;
1843 u32 short_hpd_port_mask;
1844 struct work_struct dig_port_work;
1845
Dave Airlie0e32b392014-05-02 14:02:48 +10001846 /*
1847 * if we get a HPD irq from DP and a HPD irq from non-DP
1848 * the non-DP HPD could block the workqueue on a mode config
1849 * mutex getting, that userspace may have taken. However
1850 * userspace is waiting on the DP workqueue to run which is
1851 * blocked behind the non-DP one.
1852 */
1853 struct workqueue_struct *dp_wq;
1854
Oscar Mateoa83014d2014-07-24 17:04:21 +01001855 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1856 struct {
1857 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1858 struct intel_engine_cs *ring,
1859 struct intel_context *ctx,
1860 struct drm_i915_gem_execbuffer2 *args,
1861 struct list_head *vmas,
1862 struct drm_i915_gem_object *batch_obj,
1863 u64 exec_start, u32 flags);
1864 int (*init_rings)(struct drm_device *dev);
1865 void (*cleanup_ring)(struct intel_engine_cs *ring);
1866 void (*stop_ring)(struct intel_engine_cs *ring);
1867 } gt;
1868
John Harrison67e29372014-12-05 13:49:35 +00001869 uint32_t request_uniq;
1870
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001871 /*
1872 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1873 * will be rejected. Instead look for a better place.
1874 */
Jani Nikula77fec552014-03-31 14:27:22 +03001875};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876
Chris Wilson2c1792a2013-08-01 18:39:55 +01001877static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1878{
1879 return dev->dev_private;
1880}
1881
Imre Deak888d0d42015-01-08 17:54:13 +02001882static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1883{
1884 return to_i915(dev_get_drvdata(dev));
1885}
1886
Chris Wilsonb4519512012-05-11 14:29:30 +01001887/* Iterate over initialised rings */
1888#define for_each_ring(ring__, dev_priv__, i__) \
1889 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1890 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1891
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001892enum hdmi_force_audio {
1893 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1894 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1895 HDMI_AUDIO_AUTO, /* trust EDID */
1896 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1897};
1898
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001899#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001900
Chris Wilson37e680a2012-06-07 15:38:42 +01001901struct drm_i915_gem_object_ops {
1902 /* Interface between the GEM object and its backing storage.
1903 * get_pages() is called once prior to the use of the associated set
1904 * of pages before to binding them into the GTT, and put_pages() is
1905 * called after we no longer need them. As we expect there to be
1906 * associated cost with migrating pages between the backing storage
1907 * and making them available for the GPU (e.g. clflush), we may hold
1908 * onto the pages after they are no longer referenced by the GPU
1909 * in case they may be used again shortly (for example migrating the
1910 * pages to a different memory domain within the GTT). put_pages()
1911 * will therefore most likely be called when the object itself is
1912 * being released or under memory pressure (where we attempt to
1913 * reap pages for the shrinker).
1914 */
1915 int (*get_pages)(struct drm_i915_gem_object *);
1916 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001917 int (*dmabuf_export)(struct drm_i915_gem_object *);
1918 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001919};
1920
Daniel Vettera071fa02014-06-18 23:28:09 +02001921/*
1922 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1923 * considered to be the frontbuffer for the given plane interface-vise. This
1924 * doesn't mean that the hw necessarily already scans it out, but that any
1925 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1926 *
1927 * We have one bit per pipe and per scanout plane type.
1928 */
1929#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1930#define INTEL_FRONTBUFFER_BITS \
1931 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1932#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1933 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1934#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1935 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1936#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1937 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1938#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1939 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001940#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1941 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001942
Eric Anholt673a3942008-07-30 12:06:12 -07001943struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001944 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001945
Chris Wilson37e680a2012-06-07 15:38:42 +01001946 const struct drm_i915_gem_object_ops *ops;
1947
Ben Widawsky2f633152013-07-17 12:19:03 -07001948 /** List of VMAs backed by this object */
1949 struct list_head vma_list;
1950
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001951 /** Stolen memory for this object, instead of being backed by shmem. */
1952 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001953 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001954
Chris Wilson69dc4982010-10-19 10:36:51 +01001955 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001956 /** Used in execbuf to temporarily hold a ref */
1957 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001958
Brad Volkin493018d2014-12-11 12:13:08 -08001959 struct list_head batch_pool_list;
1960
Eric Anholt673a3942008-07-30 12:06:12 -07001961 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001962 * This is set if the object is on the active lists (has pending
1963 * rendering and so a non-zero seqno), and is not set if it i s on
1964 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001965 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001966 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001967
1968 /**
1969 * This is set if the object has been written to since last bound
1970 * to the GTT
1971 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001972 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001973
1974 /**
1975 * Fence register bits (if any) for this object. Will be set
1976 * as needed when mapped into the GTT.
1977 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001978 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001979 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001980
1981 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001982 * Advice: are the backing pages purgeable?
1983 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001984 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001985
1986 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001987 * Current tiling mode for the object.
1988 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001989 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001990 /**
1991 * Whether the tiling parameters for the currently associated fence
1992 * register have changed. Note that for the purposes of tracking
1993 * tiling changes we also treat the unfenced register, the register
1994 * slot that the object occupies whilst it executes a fenced
1995 * command (such as BLT on gen2/3), as a "fence".
1996 */
1997 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001998
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001999 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002000 * Is the object at the current location in the gtt mappable and
2001 * fenceable? Used to avoid costly recalculations.
2002 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002003 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002004
2005 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002006 * Whether the current gtt mapping needs to be mappable (and isn't just
2007 * mappable by accident). Track pin and fault separate for a more
2008 * accurate mappable working set.
2009 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002010 unsigned int fault_mappable:1;
2011 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01002012 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002013
Chris Wilsoncaea7472010-11-12 13:53:37 +00002014 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302015 * Is the object to be mapped as read-only to the GPU
2016 * Only honoured if hardware has relevant pte bit
2017 */
2018 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002019 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07002020
Chris Wilson9da3da62012-06-01 15:20:22 +01002021 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01002022
Daniel Vettera071fa02014-06-18 23:28:09 +02002023 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2024
Chris Wilson9da3da62012-06-01 15:20:22 +01002025 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002026 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07002027
Daniel Vetter1286ff72012-05-10 15:25:09 +02002028 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01002029 void *dma_buf_vmapping;
2030 int vmapping_count;
2031
Chris Wilson1c293ea2012-04-17 15:31:27 +01002032 /** Breadcrumb of last rendering to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002033 struct drm_i915_gem_request *last_read_req;
2034 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002035 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002036 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002037
Daniel Vetter778c3542010-05-13 11:49:44 +02002038 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002039 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002040
Daniel Vetter80075d42013-10-09 21:23:52 +02002041 /** References from framebuffers, locks out tiling changes. */
2042 unsigned long framebuffer_references;
2043
Eric Anholt280b7132009-03-12 16:56:27 -07002044 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002045 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002046
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002047 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002048 /** for phy allocated objects */
2049 struct drm_dma_handle *phys_handle;
2050
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002051 struct i915_gem_userptr {
2052 uintptr_t ptr;
2053 unsigned read_only :1;
2054 unsigned workers :4;
2055#define I915_GEM_USERPTR_MAX_WORKERS 15
2056
Chris Wilsonad46cb52014-08-07 14:20:40 +01002057 struct i915_mm_struct *mm;
2058 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002059 struct work_struct *work;
2060 } userptr;
2061 };
2062};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002063#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002064
Daniel Vettera071fa02014-06-18 23:28:09 +02002065void i915_gem_track_fb(struct drm_i915_gem_object *old,
2066 struct drm_i915_gem_object *new,
2067 unsigned frontbuffer_bits);
2068
Eric Anholt673a3942008-07-30 12:06:12 -07002069/**
2070 * Request queue structure.
2071 *
2072 * The request queue allows us to note sequence numbers that have been emitted
2073 * and may be associated with active buffers to be retired.
2074 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002075 * By keeping this list, we can avoid having to do questionable sequence
2076 * number comparisons on buffer last_read|write_seqno. It also allows an
2077 * emission time to be associated with the request for tracking how far ahead
2078 * of the GPU the submission is.
Eric Anholt673a3942008-07-30 12:06:12 -07002079 */
2080struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002081 struct kref ref;
2082
Zou Nan hai852835f2010-05-21 09:08:56 +08002083 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002084 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002085
Eric Anholt673a3942008-07-30 12:06:12 -07002086 /** GEM sequence number associated with this request. */
2087 uint32_t seqno;
2088
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002089 /** Position in the ringbuffer of the start of the request */
2090 u32 head;
2091
Nick Hoath72f95af2015-01-15 13:10:37 +00002092 /**
2093 * Position in the ringbuffer of the start of the postfix.
2094 * This is required to calculate the maximum available ringbuffer
2095 * space without overwriting the postfix.
2096 */
2097 u32 postfix;
2098
2099 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002100 u32 tail;
2101
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002102 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01002103 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002104
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002105 /** Batch buffer related to this request if any */
2106 struct drm_i915_gem_object *batch_obj;
2107
Eric Anholt673a3942008-07-30 12:06:12 -07002108 /** Time at which this request was emitted, in jiffies. */
2109 unsigned long emitted_jiffies;
2110
Eric Anholtb9624422009-06-03 07:27:35 +00002111 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002112 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002113
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002114 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002115 /** file_priv list entry for this request */
2116 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002117
2118 uint32_t uniq;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002119
2120 /**
2121 * The ELSP only accepts two elements at a time, so we queue
2122 * context/tail pairs on a given queue (ring->execlist_queue) until the
2123 * hardware is available. The queue serves a double purpose: we also use
2124 * it to keep track of the up to 2 contexts currently in the hardware
2125 * (usually one in execution and the other queued up by the GPU): We
2126 * only remove elements from the head of the queue when the hardware
2127 * informs us that an element has been completed.
2128 *
2129 * All accesses to the queue are mediated by a spinlock
2130 * (ring->execlist_lock).
2131 */
2132
2133 /** Execlist link in the submission queue.*/
2134 struct list_head execlist_link;
2135
2136 /** Execlists no. of times this request has been sent to the ELSP */
2137 int elsp_submitted;
2138
Eric Anholt673a3942008-07-30 12:06:12 -07002139};
2140
John Harrisonabfe2622014-11-24 18:49:24 +00002141void i915_gem_request_free(struct kref *req_ref);
2142
John Harrisonb793a002014-11-24 18:49:25 +00002143static inline uint32_t
2144i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2145{
2146 return req ? req->seqno : 0;
2147}
2148
2149static inline struct intel_engine_cs *
2150i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2151{
2152 return req ? req->ring : NULL;
2153}
2154
John Harrisonabfe2622014-11-24 18:49:24 +00002155static inline void
2156i915_gem_request_reference(struct drm_i915_gem_request *req)
2157{
2158 kref_get(&req->ref);
2159}
2160
2161static inline void
2162i915_gem_request_unreference(struct drm_i915_gem_request *req)
2163{
Daniel Vetterf2458602014-11-26 10:26:05 +01002164 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002165 kref_put(&req->ref, i915_gem_request_free);
2166}
2167
2168static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2169 struct drm_i915_gem_request *src)
2170{
2171 if (src)
2172 i915_gem_request_reference(src);
2173
2174 if (*pdst)
2175 i915_gem_request_unreference(*pdst);
2176
2177 *pdst = src;
2178}
2179
John Harrison1b5a4332014-11-24 18:49:42 +00002180/*
2181 * XXX: i915_gem_request_completed should be here but currently needs the
2182 * definition of i915_seqno_passed() which is below. It will be moved in
2183 * a later patch when the call to i915_seqno_passed() is obsoleted...
2184 */
2185
Eric Anholt673a3942008-07-30 12:06:12 -07002186struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002187 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02002188 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002189
Eric Anholt673a3942008-07-30 12:06:12 -07002190 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08002191 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00002192 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002193 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07002194 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07002195 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03002196
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002197 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002198 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002199};
2200
Brad Volkin351e3db2014-02-18 10:15:46 -08002201/*
2202 * A command that requires special handling by the command parser.
2203 */
2204struct drm_i915_cmd_descriptor {
2205 /*
2206 * Flags describing how the command parser processes the command.
2207 *
2208 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2209 * a length mask if not set
2210 * CMD_DESC_SKIP: The command is allowed but does not follow the
2211 * standard length encoding for the opcode range in
2212 * which it falls
2213 * CMD_DESC_REJECT: The command is never allowed
2214 * CMD_DESC_REGISTER: The command should be checked against the
2215 * register whitelist for the appropriate ring
2216 * CMD_DESC_MASTER: The command is allowed if the submitting process
2217 * is the DRM master
2218 */
2219 u32 flags;
2220#define CMD_DESC_FIXED (1<<0)
2221#define CMD_DESC_SKIP (1<<1)
2222#define CMD_DESC_REJECT (1<<2)
2223#define CMD_DESC_REGISTER (1<<3)
2224#define CMD_DESC_BITMASK (1<<4)
2225#define CMD_DESC_MASTER (1<<5)
2226
2227 /*
2228 * The command's unique identification bits and the bitmask to get them.
2229 * This isn't strictly the opcode field as defined in the spec and may
2230 * also include type, subtype, and/or subop fields.
2231 */
2232 struct {
2233 u32 value;
2234 u32 mask;
2235 } cmd;
2236
2237 /*
2238 * The command's length. The command is either fixed length (i.e. does
2239 * not include a length field) or has a length field mask. The flag
2240 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2241 * a length mask. All command entries in a command table must include
2242 * length information.
2243 */
2244 union {
2245 u32 fixed;
2246 u32 mask;
2247 } length;
2248
2249 /*
2250 * Describes where to find a register address in the command to check
2251 * against the ring's register whitelist. Only valid if flags has the
2252 * CMD_DESC_REGISTER bit set.
2253 */
2254 struct {
2255 u32 offset;
2256 u32 mask;
2257 } reg;
2258
2259#define MAX_CMD_DESC_BITMASKS 3
2260 /*
2261 * Describes command checks where a particular dword is masked and
2262 * compared against an expected value. If the command does not match
2263 * the expected value, the parser rejects it. Only valid if flags has
2264 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2265 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002266 *
2267 * If the check specifies a non-zero condition_mask then the parser
2268 * only performs the check when the bits specified by condition_mask
2269 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002270 */
2271 struct {
2272 u32 offset;
2273 u32 mask;
2274 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002275 u32 condition_offset;
2276 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002277 } bits[MAX_CMD_DESC_BITMASKS];
2278};
2279
2280/*
2281 * A table of commands requiring special handling by the command parser.
2282 *
2283 * Each ring has an array of tables. Each table consists of an array of command
2284 * descriptors, which must be sorted with command opcodes in ascending order.
2285 */
2286struct drm_i915_cmd_table {
2287 const struct drm_i915_cmd_descriptor *table;
2288 int count;
2289};
2290
Chris Wilsondbbe9122014-08-09 19:18:43 +01002291/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002292#define __I915__(p) ({ \
2293 struct drm_i915_private *__p; \
2294 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2295 __p = (struct drm_i915_private *)p; \
2296 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2297 __p = to_i915((struct drm_device *)p); \
2298 else \
2299 BUILD_BUG(); \
2300 __p; \
2301})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002302#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002303#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002304
Chris Wilson87f1f462014-08-09 19:18:42 +01002305#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2306#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002307#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002308#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002309#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002310#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2311#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002312#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2313#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2314#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002315#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002316#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002317#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2318#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002319#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2320#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002321#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002322#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002323#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2324 INTEL_DEVID(dev) == 0x0152 || \
2325 INTEL_DEVID(dev) == 0x015a)
2326#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2327 INTEL_DEVID(dev) == 0x0106 || \
2328 INTEL_DEVID(dev) == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002329#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002330#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002331#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002332#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302333#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002334#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002335#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002336 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002337#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002338 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2339 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2340 (INTEL_DEVID(dev) & 0xf) == 0xe))
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002341#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2342 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002343#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002344 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002345#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002346 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002347/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002348#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2349 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002350#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002351
Jesse Barnes85436692011-04-06 12:11:14 -07002352/*
2353 * The genX designation typically refers to the render engine, so render
2354 * capability related checks should use IS_GEN, while display and other checks
2355 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2356 * chips, etc.).
2357 */
Zou Nan haicae58522010-11-09 17:17:32 +08002358#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2359#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2360#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2361#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2362#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002363#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002364#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002365#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002366
Ben Widawsky73ae4782013-10-15 10:02:57 -07002367#define RENDER_RING (1<<RCS)
2368#define BSD_RING (1<<VCS)
2369#define BLT_RING (1<<BCS)
2370#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002371#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002372#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002373#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002374#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2375#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2376#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2377#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002378 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002379#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2380
Ben Widawsky254f9652012-06-04 14:42:42 -07002381#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002382#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002383#define USES_PPGTT(dev) (i915.enable_ppgtt)
2384#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002385
Chris Wilson05394f32010-11-08 19:18:58 +00002386#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002387#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2388
Daniel Vetterb45305f2012-12-17 16:21:27 +01002389/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2390#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002391/*
2392 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2393 * even when in MSI mode. This results in spurious interrupt warnings if the
2394 * legacy irq no. is shared with another device. The kernel then disables that
2395 * interrupt source and so prevents the other device from working properly.
2396 */
2397#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2398#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002399
Zou Nan haicae58522010-11-09 17:17:32 +08002400/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2401 * rows, which changed the alignment requirements and fence programming.
2402 */
2403#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2404 IS_I915GM(dev)))
2405#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2406#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2407#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002408#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2409#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002410
2411#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2412#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002413#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002414
Damien Lespiaudbf77862014-10-01 20:04:14 +01002415#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002416
Damien Lespiaudd93be52013-04-22 18:40:39 +01002417#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002418#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002419#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2420 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002421#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002422 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002423#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2424#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002425
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002426#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2427#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2428#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2429#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2430#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2431#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302432#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2433#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002434
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002435#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302436#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002437#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002438#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2439#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002440#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002441#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002442
Sonika Jindal5fafe292014-07-21 15:23:38 +05302443#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2444
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002445/* DPF == dynamic parity feature */
2446#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2447#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002448
Ben Widawskyc8735b02012-09-07 19:43:39 -07002449#define GT_FREQUENCY_MULTIPLIER 50
2450
Chris Wilson05394f32010-11-08 19:18:58 +00002451#include "i915_trace.h"
2452
Rob Clarkbaa70942013-08-02 13:27:49 -04002453extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002454extern int i915_max_ioctl;
2455
Imre Deakfc49b3d2014-10-23 19:23:27 +03002456extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2457extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002458extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2459extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2460
Jani Nikulad330a952014-01-21 11:24:25 +02002461/* i915_params.c */
2462struct i915_params {
2463 int modeset;
2464 int panel_ignore_lid;
2465 unsigned int powersave;
2466 int semaphores;
2467 unsigned int lvds_downclock;
2468 int lvds_channel_mode;
2469 int panel_use_ssc;
2470 int vbt_sdvo_panel_type;
2471 int enable_rc6;
2472 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002473 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002474 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002475 int enable_psr;
2476 unsigned int preliminary_hw_support;
2477 int disable_power_well;
2478 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002479 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002480 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002481 /* leave bools at the end to not create holes */
2482 bool enable_hangcheck;
2483 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002484 bool prefault_disable;
2485 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002486 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002487 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302488 int use_mmio_flip;
Paulo Zanoni59781182014-07-16 17:49:29 -03002489 bool mmio_debug;
Rob Clarke2c719b2014-12-15 13:56:32 -05002490 bool verbose_state_checks;
Jani Nikulad330a952014-01-21 11:24:25 +02002491};
2492extern struct i915_params i915 __read_mostly;
2493
Linus Torvalds1da177e2005-04-16 15:20:36 -07002494 /* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002495extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002496extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002497extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002498extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002499extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002500 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002501extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002502 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002503extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002504#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002505extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2506 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002507#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002508extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002509extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002510extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2511extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2512extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2513extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002514int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002515void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002516
Linus Torvalds1da177e2005-04-16 15:20:36 -07002517/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002518void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002519__printf(3, 4)
2520void i915_handle_error(struct drm_device *dev, bool wedged,
2521 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522
Daniel Vetterb9632912014-09-30 10:56:44 +02002523extern void intel_irq_init(struct drm_i915_private *dev_priv);
2524extern void intel_hpd_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002525int intel_irq_install(struct drm_i915_private *dev_priv);
2526void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002527
2528extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002529extern void intel_uncore_early_sanitize(struct drm_device *dev,
2530 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002531extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002532extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002533extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002534extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002535
Keith Packard7c463582008-11-04 02:03:27 -08002536void
Jani Nikula50227e12014-03-31 14:27:21 +03002537i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002538 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002539
2540void
Jani Nikula50227e12014-03-31 14:27:21 +03002541i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002542 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002543
Imre Deakf8b79e52014-03-04 19:23:07 +02002544void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2545void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002546void
2547ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2548void
2549ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2550void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2551 uint32_t interrupt_mask,
2552 uint32_t enabled_irq_mask);
2553#define ibx_enable_display_interrupt(dev_priv, bits) \
2554 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2555#define ibx_disable_display_interrupt(dev_priv, bits) \
2556 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002557
Eric Anholt673a3942008-07-30 12:06:12 -07002558/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002559int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2560 struct drm_file *file_priv);
2561int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2562 struct drm_file *file_priv);
2563int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2564 struct drm_file *file_priv);
2565int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2566 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002567int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2568 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002569int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2570 struct drm_file *file_priv);
2571int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2572 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002573void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2574 struct intel_engine_cs *ring);
2575void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2576 struct drm_file *file,
2577 struct intel_engine_cs *ring,
2578 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002579int i915_gem_ringbuffer_submission(struct drm_device *dev,
2580 struct drm_file *file,
2581 struct intel_engine_cs *ring,
2582 struct intel_context *ctx,
2583 struct drm_i915_gem_execbuffer2 *args,
2584 struct list_head *vmas,
2585 struct drm_i915_gem_object *batch_obj,
2586 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002587int i915_gem_execbuffer(struct drm_device *dev, void *data,
2588 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002589int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2590 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002591int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2592 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002593int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2594 struct drm_file *file);
2595int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2596 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002597int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2598 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002599int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2600 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002601int i915_gem_set_tiling(struct drm_device *dev, void *data,
2602 struct drm_file *file_priv);
2603int i915_gem_get_tiling(struct drm_device *dev, void *data,
2604 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002605int i915_gem_init_userptr(struct drm_device *dev);
2606int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2607 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002608int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2609 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002610int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2611 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002612void i915_gem_load(struct drm_device *dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002613unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2614 long target,
2615 unsigned flags);
2616#define I915_SHRINK_PURGEABLE 0x1
2617#define I915_SHRINK_UNBOUND 0x2
2618#define I915_SHRINK_BOUND 0x4
Chris Wilson42dcedd2012-11-15 11:32:30 +00002619void *i915_gem_object_alloc(struct drm_device *dev);
2620void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002621void i915_gem_object_init(struct drm_i915_gem_object *obj,
2622 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002623struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2624 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002625void i915_init_vm(struct drm_i915_private *dev_priv,
2626 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002627void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002628void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002629
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002630#define PIN_MAPPABLE 0x1
2631#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002632#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002633#define PIN_OFFSET_BIAS 0x8
2634#define PIN_OFFSET_MASK (~4095)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002635int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
2636 struct i915_address_space *vm,
2637 uint32_t alignment,
2638 uint64_t flags,
2639 const struct i915_ggtt_view *view);
2640static inline
Chris Wilson20217462010-11-23 15:26:33 +00002641int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002642 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002643 uint32_t alignment,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002644 uint64_t flags)
2645{
2646 return i915_gem_object_pin_view(obj, vm, alignment, flags,
2647 &i915_ggtt_view_normal);
2648}
2649
2650int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2651 u32 flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002652int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002653int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002654void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002655void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002656
Brad Volkin4c914c02014-02-18 10:15:45 -08002657int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2658 int *needs_clflush);
2659
Chris Wilson37e680a2012-06-07 15:38:42 +01002660int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002661static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2662{
Imre Deak67d5a502013-02-18 19:28:02 +02002663 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002664
Imre Deak67d5a502013-02-18 19:28:02 +02002665 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002666 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002667
2668 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002669}
Chris Wilsona5570172012-09-04 21:02:54 +01002670static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2671{
2672 BUG_ON(obj->pages == NULL);
2673 obj->pages_pin_count++;
2674}
2675static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2676{
2677 BUG_ON(obj->pages_pin_count == 0);
2678 obj->pages_pin_count--;
2679}
2680
Chris Wilson54cf91d2010-11-25 18:00:26 +00002681int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002682int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002683 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002684void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002685 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002686int i915_gem_dumb_create(struct drm_file *file_priv,
2687 struct drm_device *dev,
2688 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002689int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2690 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002691/**
2692 * Returns true if seq1 is later than seq2.
2693 */
2694static inline bool
2695i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2696{
2697 return (int32_t)(seq1 - seq2) >= 0;
2698}
2699
John Harrison1b5a4332014-11-24 18:49:42 +00002700static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2701 bool lazy_coherency)
2702{
2703 u32 seqno;
2704
2705 BUG_ON(req == NULL);
2706
2707 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2708
2709 return i915_seqno_passed(seqno, req->seqno);
2710}
2711
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002712int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2713int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002714int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002715int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002716
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002717bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2718void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002719
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002720struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002721i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002722
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002723bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002724void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002725int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002726 bool interruptible);
John Harrisonb6660d52014-11-24 18:49:30 +00002727int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302728
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002729static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2730{
2731 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002732 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002733}
2734
2735static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2736{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002737 return atomic_read(&error->reset_counter) & I915_WEDGED;
2738}
2739
2740static inline u32 i915_reset_count(struct i915_gpu_error *error)
2741{
2742 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002743}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002744
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002745static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2746{
2747 return dev_priv->gpu_error.stop_rings == 0 ||
2748 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2749}
2750
2751static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2752{
2753 return dev_priv->gpu_error.stop_rings == 0 ||
2754 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2755}
2756
Chris Wilson069efc12010-09-30 16:53:18 +01002757void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002758bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002759int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002760int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002761int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002762int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002763int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002764void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002765void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002766int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002767int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002768int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002769 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002770 struct drm_i915_gem_object *batch_obj);
2771#define i915_add_request(ring) \
2772 __i915_add_request(ring, NULL, NULL)
John Harrison9c654812014-11-24 18:49:35 +00002773int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02002774 unsigned reset_counter,
2775 bool interruptible,
2776 s64 *timeout,
2777 struct drm_i915_file_private *file_priv);
Daniel Vettera4b3a572014-11-26 14:17:05 +01002778int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002779int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002780int __must_check
2781i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2782 bool write);
2783int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002784i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2785int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002786i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2787 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002788 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002789void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002790int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002791 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002792int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002793void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002794
Chris Wilson467cffb2011-03-07 10:42:03 +00002795uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002796i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2797uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002798i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2799 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002800
Chris Wilsone4ffd172011-04-04 09:44:39 +01002801int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2802 enum i915_cache_level cache_level);
2803
Daniel Vetter1286ff72012-05-10 15:25:09 +02002804struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2805 struct dma_buf *dma_buf);
2806
2807struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2808 struct drm_gem_object *gem_obj, int flags);
2809
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002810void i915_gem_restore_fences(struct drm_device *dev);
2811
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002812unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
2813 struct i915_address_space *vm,
2814 enum i915_ggtt_view_type view);
2815static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002816unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002817 struct i915_address_space *vm)
2818{
2819 return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
2820}
Ben Widawskya70a3142013-07-31 16:59:56 -07002821bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002822bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
2823 struct i915_address_space *vm,
2824 enum i915_ggtt_view_type view);
2825static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002826bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002827 struct i915_address_space *vm)
2828{
2829 return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
2830}
2831
Ben Widawskya70a3142013-07-31 16:59:56 -07002832unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2833 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002834struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
2835 struct i915_address_space *vm,
2836 const struct i915_ggtt_view *view);
2837static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002838struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002839 struct i915_address_space *vm)
2840{
2841 return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
2842}
2843
2844struct i915_vma *
2845i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2846 struct i915_address_space *vm,
2847 const struct i915_ggtt_view *view);
2848
2849static inline
Ben Widawskyaccfef22013-08-14 11:38:35 +02002850struct i915_vma *
2851i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002852 struct i915_address_space *vm)
2853{
2854 return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
2855 &i915_ggtt_view_normal);
2856}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002857
2858struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002859static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2860 struct i915_vma *vma;
2861 list_for_each_entry(vma, &obj->vma_list, vma_link)
2862 if (vma->pin_count > 0)
2863 return true;
2864 return false;
2865}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002866
Ben Widawskya70a3142013-07-31 16:59:56 -07002867/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002868#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002869 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2870static inline bool i915_is_ggtt(struct i915_address_space *vm)
2871{
2872 struct i915_address_space *ggtt =
2873 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2874 return vm == ggtt;
2875}
2876
Daniel Vetter841cd772014-08-06 15:04:48 +02002877static inline struct i915_hw_ppgtt *
2878i915_vm_to_ppgtt(struct i915_address_space *vm)
2879{
2880 WARN_ON(i915_is_ggtt(vm));
2881
2882 return container_of(vm, struct i915_hw_ppgtt, base);
2883}
2884
2885
Ben Widawskya70a3142013-07-31 16:59:56 -07002886static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2887{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002888 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002889}
2890
2891static inline unsigned long
2892i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2893{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002894 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002895}
2896
2897static inline unsigned long
2898i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2899{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002900 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002901}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002902
2903static inline int __must_check
2904i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2905 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002906 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002907{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002908 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2909 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002910}
Ben Widawskya70a3142013-07-31 16:59:56 -07002911
Daniel Vetterb2871102014-02-14 14:01:19 +01002912static inline int
2913i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2914{
2915 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2916}
2917
2918void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2919
Ben Widawsky254f9652012-06-04 14:42:42 -07002920/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002921int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002922void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002923void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002924int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002925int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002926void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002927int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002928 struct intel_context *to);
2929struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002930i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002931void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002932struct drm_i915_gem_object *
2933i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002934static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002935{
Chris Wilson691e6412014-04-09 09:07:36 +01002936 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002937}
2938
Oscar Mateo273497e2014-05-22 14:13:37 +01002939static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002940{
Chris Wilson691e6412014-04-09 09:07:36 +01002941 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002942}
2943
Oscar Mateo273497e2014-05-22 14:13:37 +01002944static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002945{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002946 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002947}
2948
Ben Widawsky84624812012-06-04 14:42:54 -07002949int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2950 struct drm_file *file);
2951int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2952 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08002953int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2954 struct drm_file *file_priv);
2955int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
2956 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002957
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002958/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002959int __must_check i915_gem_evict_something(struct drm_device *dev,
2960 struct i915_address_space *vm,
2961 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002962 unsigned alignment,
2963 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002964 unsigned long start,
2965 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002966 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002967int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002968int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002969
Ben Widawsky0260c422014-03-22 22:47:21 -07002970/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002971static inline void i915_gem_chipset_flush(struct drm_device *dev)
2972{
Chris Wilson05394f32010-11-08 19:18:58 +00002973 if (INTEL_INFO(dev)->gen < 6)
2974 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002975}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002976
Chris Wilson9797fbf2012-04-24 15:47:39 +01002977/* i915_gem_stolen.c */
2978int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002979int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002980void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002981void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002982struct drm_i915_gem_object *
2983i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002984struct drm_i915_gem_object *
2985i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2986 u32 stolen_offset,
2987 u32 gtt_offset,
2988 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002989
Eric Anholt673a3942008-07-30 12:06:12 -07002990/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002991static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002992{
Jani Nikula50227e12014-03-31 14:27:21 +03002993 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002994
2995 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2996 obj->tiling_mode != I915_TILING_NONE;
2997}
2998
Eric Anholt673a3942008-07-30 12:06:12 -07002999void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07003000void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3001void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003002
3003/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003004#if WATCH_LISTS
3005int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003006#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003007#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003008#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003009
Ben Gamari20172632009-02-17 20:08:50 -05003010/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003011int i915_debugfs_init(struct drm_minor *minor);
3012void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003013#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01003014void intel_display_crc_init(struct drm_device *dev);
3015#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003016static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003017#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003018
3019/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003020__printf(2, 3)
3021void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003022int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3023 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003024int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003025 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003026 size_t count, loff_t pos);
3027static inline void i915_error_state_buf_release(
3028 struct drm_i915_error_state_buf *eb)
3029{
3030 kfree(eb->buf);
3031}
Mika Kuoppala58174462014-02-25 17:11:26 +02003032void i915_capture_error_state(struct drm_device *dev, bool wedge,
3033 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003034void i915_error_state_get(struct drm_device *dev,
3035 struct i915_error_state_file_priv *error_priv);
3036void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3037void i915_destroy_error_state(struct drm_device *dev);
3038
3039void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003040const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003041
Brad Volkin493018d2014-12-11 12:13:08 -08003042/* i915_gem_batch_pool.c */
3043void i915_gem_batch_pool_init(struct drm_device *dev,
3044 struct i915_gem_batch_pool *pool);
3045void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
3046struct drm_i915_gem_object*
3047i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
3048
Brad Volkin351e3db2014-02-18 10:15:46 -08003049/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003050int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003051int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3052void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3053bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3054int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08003055 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003056 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003057 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003058 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003059 bool is_master);
3060
Jesse Barnes317c35d2008-08-25 15:11:06 -07003061/* i915_suspend.c */
3062extern int i915_save_state(struct drm_device *dev);
3063extern int i915_restore_state(struct drm_device *dev);
3064
Daniel Vetterd8157a32013-01-25 17:53:20 +01003065/* i915_ums.c */
3066void i915_save_display_reg(struct drm_device *dev);
3067void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07003068
Ben Widawsky0136db582012-04-10 21:17:01 -07003069/* i915_sysfs.c */
3070void i915_setup_sysfs(struct drm_device *dev_priv);
3071void i915_teardown_sysfs(struct drm_device *dev_priv);
3072
Chris Wilsonf899fc62010-07-20 15:44:45 -07003073/* intel_i2c.c */
3074extern int intel_setup_gmbus(struct drm_device *dev);
3075extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003076static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003077{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08003078 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003079}
3080
3081extern struct i2c_adapter *intel_gmbus_get_adapter(
3082 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01003083extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3084extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003085static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003086{
3087 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3088}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003089extern void intel_i2c_reset(struct drm_device *dev);
3090
Chris Wilson3b617962010-08-24 09:02:58 +01003091/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003092#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003093extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003094extern void intel_opregion_init(struct drm_device *dev);
3095extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003096extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003097extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3098 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003099extern int intel_opregion_notify_adapter(struct drm_device *dev,
3100 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003101#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003102static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003103static inline void intel_opregion_init(struct drm_device *dev) { return; }
3104static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003105static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003106static inline int
3107intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3108{
3109 return 0;
3110}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003111static inline int
3112intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3113{
3114 return 0;
3115}
Len Brown65e082c2008-10-24 17:18:10 -04003116#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003117
Jesse Barnes723bfd72010-10-07 16:01:13 -07003118/* intel_acpi.c */
3119#ifdef CONFIG_ACPI
3120extern void intel_register_dsm_handler(void);
3121extern void intel_unregister_dsm_handler(void);
3122#else
3123static inline void intel_register_dsm_handler(void) { return; }
3124static inline void intel_unregister_dsm_handler(void) { return; }
3125#endif /* CONFIG_ACPI */
3126
Jesse Barnes79e53942008-11-07 14:24:08 -08003127/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003128extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003129extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003130extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003131extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003132extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003133extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01003134extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3135 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01003136extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003137extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003138extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003139extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003140extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003141extern void valleyview_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003142extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3143 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003144extern void intel_detect_pch(struct drm_device *dev);
3145extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07003146extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003147
Ben Widawsky2911a352012-04-05 14:47:36 -07003148extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003149int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3150 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003151int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3152 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003153
Sourab Gupta84c33a62014-06-02 16:47:17 +05303154void intel_notify_mmio_flip(struct intel_engine_cs *ring);
3155
Chris Wilson6ef3d422010-08-04 20:26:07 +01003156/* overlay */
3157extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003158extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3159 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003160
3161extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003162extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003163 struct drm_device *dev,
3164 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003165
Ben Widawskyb7287d82011-04-25 11:22:22 -07003166/* On SNB platform, before reading ring registers forcewake bit
3167 * must be set to prevent GT core from power down and stale values being
3168 * returned.
3169 */
Deepak Sc8d9a592013-11-23 14:55:42 +05303170void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
3171void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03003172void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07003173
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003174int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3175int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003176
3177/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303178u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3179void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003180u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003181u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3182void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3183u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3184void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3185u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3186void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003187u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3188void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003189u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3190void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003191u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3192void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003193u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3194 enum intel_sbi_destination destination);
3195void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3196 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303197u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3198void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003199
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003200int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
3201int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07003202
Deepak Sc8d9a592013-11-23 14:55:42 +05303203#define FORCEWAKE_RENDER (1 << 0)
3204#define FORCEWAKE_MEDIA (1 << 1)
Zhe Wang38cff0b2014-11-04 17:07:04 +00003205#define FORCEWAKE_BLITTER (1 << 2)
3206#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA | \
3207 FORCEWAKE_BLITTER)
Deepak Sc8d9a592013-11-23 14:55:42 +05303208
3209
Ben Widawsky0b274482013-10-04 21:22:51 -07003210#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3211#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003212
Ben Widawsky0b274482013-10-04 21:22:51 -07003213#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3214#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3215#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3216#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003217
Ben Widawsky0b274482013-10-04 21:22:51 -07003218#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3219#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3220#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3221#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003222
Chris Wilson698b3132014-03-21 13:16:43 +00003223/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3224 * will be implemented using 2 32-bit writes in an arbitrary order with
3225 * an arbitrary delay between them. This can cause the hardware to
3226 * act upon the intermediate value, possibly leading to corruption and
3227 * machine death. You have been warned.
3228 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003229#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3230#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003231
Chris Wilson50877442014-03-21 12:41:53 +00003232#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3233 u32 upper = I915_READ(upper_reg); \
3234 u32 lower = I915_READ(lower_reg); \
3235 u32 tmp = I915_READ(upper_reg); \
3236 if (upper != tmp) { \
3237 upper = tmp; \
3238 lower = I915_READ(lower_reg); \
3239 WARN_ON(I915_READ(upper_reg) != upper); \
3240 } \
3241 (u64)upper << 32 | lower; })
3242
Zou Nan haicae58522010-11-09 17:17:32 +08003243#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3244#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3245
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003246/* "Broadcast RGB" property */
3247#define INTEL_BROADCAST_RGB_AUTO 0
3248#define INTEL_BROADCAST_RGB_FULL 1
3249#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003250
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003251static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3252{
Sonika Jindal92e23b92014-07-21 15:23:40 +05303253 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003254 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303255 else if (INTEL_INFO(dev)->gen >= 5)
3256 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003257 else
3258 return VGACNTRL;
3259}
3260
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003261static inline void __user *to_user_ptr(u64 address)
3262{
3263 return (void __user *)(uintptr_t)address;
3264}
3265
Imre Deakdf977292013-05-21 20:03:17 +03003266static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3267{
3268 unsigned long j = msecs_to_jiffies(m);
3269
3270 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3271}
3272
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003273static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3274{
3275 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3276}
3277
Imre Deakdf977292013-05-21 20:03:17 +03003278static inline unsigned long
3279timespec_to_jiffies_timeout(const struct timespec *value)
3280{
3281 unsigned long j = timespec_to_jiffies(value);
3282
3283 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3284}
3285
Paulo Zanonidce56b32013-12-19 14:29:40 -02003286/*
3287 * If you need to wait X milliseconds between events A and B, but event B
3288 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3289 * when event A happened, then just before event B you call this function and
3290 * pass the timestamp as the first argument, and X as the second argument.
3291 */
3292static inline void
3293wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3294{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003295 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003296
3297 /*
3298 * Don't re-read the value of "jiffies" every time since it may change
3299 * behind our back and break the math.
3300 */
3301 tmp_jiffies = jiffies;
3302 target_jiffies = timestamp_jiffies +
3303 msecs_to_jiffies_timeout(to_wait_ms);
3304
3305 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003306 remaining_jiffies = target_jiffies - tmp_jiffies;
3307 while (remaining_jiffies)
3308 remaining_jiffies =
3309 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003310 }
3311}
3312
John Harrison581c26e82014-11-24 18:49:39 +00003313static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3314 struct drm_i915_gem_request *req)
3315{
3316 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3317 i915_gem_request_assign(&ring->trace_irq_req, req);
3318}
3319
Linus Torvalds1da177e2005-04-16 15:20:36 -07003320#endif