blob: c2d8f8a8fa6ec32dde73d563460e1302fd3a76f2 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // Suffix used in the instruction mnemonic.
38 string Suffix = suffix;
39
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000040 // VTName is a string name for vector VT. For vector types it will be
41 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
42 // It is a little bit complex for scalar types, where NumElts = 1.
43 // In this case we build v4f32 or v2f64
44 string VTName = "v" # !if (!eq (NumElts, 1),
45 !if (!eq (EltVT.Size, 32), 4,
46 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000047
Adam Nemet5ed17da2014-08-21 19:50:07 +000048 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000049 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000050
51 string EltTypeName = !cast<string>(EltVT);
52 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000053 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
54 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000055
56 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000057 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // Size of RC in bits, e.g. 512 for VR512.
60 int Size = VT.Size;
61
62 // The corresponding memory operand, e.g. i512mem for VR512.
63 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000065 // FP scalar memory operand for intrinsics - ssmem/sdmem.
66 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
67 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000068
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000076 !if (!eq (Size, 512), "v8i64",
77 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000078
79 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (TypeVariantName, "i"),
81 !if (!eq (Size, 128), "v2i64",
82 !if (!eq (Size, 256), "v4i64",
83 !if (!eq (Size, 512), "v8i64",
84 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000085
Robert Khasanov2ea081d2014-08-25 14:49:34 +000086 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000087
Craig Topperd9fe6642017-02-21 04:26:10 +000088 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
89 !cast<ComplexPattern>("sse_load_f32"),
90 !if (!eq (EltTypeName, "f64"),
91 !cast<ComplexPattern>("sse_load_f64"),
92 ?));
93
Adam Nemet5ed17da2014-08-21 19:50:07 +000094 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000095 // Note: For EltSize < 32, FloatVT is illegal and TableGen
96 // fails to compile, so we choose FloatVT = VT
97 ValueType FloatVT = !cast<ValueType>(
98 !if (!eq (!srl(EltSize,5),0),
99 VTName,
100 !if (!eq(TypeVariantName, "i"),
101 "v" # NumElts # "f" # EltSize,
102 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000103
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000104 ValueType IntVT = !cast<ValueType>(
105 !if (!eq (!srl(EltSize,5),0),
106 VTName,
107 !if (!eq(TypeVariantName, "f"),
108 "v" # NumElts # "i" # EltSize,
109 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000110 // The string to specify embedded broadcast in assembly.
111 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000112
Adam Nemet449b3f02014-10-15 23:42:09 +0000113 // 8-bit compressed displacement tuple/subvector format. This is only
114 // defined for NumElts <= 8.
115 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
116 !cast<CD8VForm>("CD8VT" # NumElts), ?);
117
Adam Nemet55536c62014-09-25 23:48:45 +0000118 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
119 !if (!eq (Size, 256), sub_ymm, ?));
120
121 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
122 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
123 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000124
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000125 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
126
Craig Topperabe80cc2016-08-28 06:06:28 +0000127 // A vector tye of the same width with element type i64. This is used to
128 // create patterns for logic ops.
129 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
130
Adam Nemet09377232014-10-08 23:25:31 +0000131 // A vector type of the same width with element type i32. This is used to
132 // create the canonical constant zero node ImmAllZerosV.
133 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
134 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000135
136 string ZSuffix = !if (!eq (Size, 128), "Z128",
137 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000138}
139
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000140def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
141def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000142def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
143def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000144def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
145def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000146
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000147// "x" in v32i8x_info means RC = VR256X
148def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
149def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
150def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
151def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000152def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
153def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000154
155def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
156def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
157def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
158def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000159def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
160def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000161
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000162// We map scalar types to the smallest (128-bit) vector type
163// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000164def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
165def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000166def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
167def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
168
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000169class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
170 X86VectorVTInfo i128> {
171 X86VectorVTInfo info512 = i512;
172 X86VectorVTInfo info256 = i256;
173 X86VectorVTInfo info128 = i128;
174}
175
176def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
177 v16i8x_info>;
178def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
179 v8i16x_info>;
180def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
181 v4i32x_info>;
182def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
183 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000184def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
185 v4f32x_info>;
186def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
187 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000188
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000189// This multiclass generates the masking variants from the non-masking
190// variant. It only provides the assembly pieces for the masking variants.
191// It assumes custom ISel patterns for masking which can be provided as
192// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000193multiclass AVX512_maskable_custom<bits<8> O, Format F,
194 dag Outs,
195 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
196 string OpcodeStr,
197 string AttSrcAsm, string IntelSrcAsm,
198 list<dag> Pattern,
199 list<dag> MaskingPattern,
200 list<dag> ZeroMaskingPattern,
201 string MaskingConstraint = "",
202 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000203 bit IsCommutable = 0,
204 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000205 let isCommutable = IsCommutable in
206 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000208 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 Pattern, itin>;
210
211 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000212 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000213 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000214 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
215 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000216 MaskingPattern, itin>,
217 EVEX_K {
218 // In case of the 3src subclass this is overridden with a let.
219 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000220 }
221
222 // Zero mask does not add any restrictions to commute operands transformation.
223 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000224 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000225 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000226 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
227 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000228 ZeroMaskingPattern,
229 itin>,
230 EVEX_KZ;
231}
232
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000233
Adam Nemet34801422014-10-08 23:25:39 +0000234// Common base class of AVX512_maskable and AVX512_maskable_3src.
235multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
236 dag Outs,
237 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
238 string OpcodeStr,
239 string AttSrcAsm, string IntelSrcAsm,
240 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000242 string MaskingConstraint = "",
243 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000244 bit IsCommutable = 0,
245 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000246 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
247 AttSrcAsm, IntelSrcAsm,
248 [(set _.RC:$dst, RHS)],
249 [(set _.RC:$dst, MaskingRHS)],
250 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000251 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000252 MaskingConstraint, NoItinerary, IsCommutable,
253 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000254
Ayman Musa6e670cf2017-02-23 07:24:21 +0000255// Similar to AVX512_maskable_common, but with scalar types.
256multiclass AVX512_maskable_fp_common<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs,
258 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
259 string OpcodeStr,
260 string AttSrcAsm, string IntelSrcAsm,
261 SDNode Select = vselect,
262 string MaskingConstraint = "",
263 InstrItinClass itin = NoItinerary,
264 bit IsCommutable = 0,
265 bit IsKCommutable = 0> :
266 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
267 AttSrcAsm, IntelSrcAsm,
268 [], [], [],
269 MaskingConstraint, NoItinerary, IsCommutable,
270 IsKCommutable>;
271
Adam Nemet2e91ee52014-08-14 17:13:19 +0000272// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000273// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000274// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000275multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
276 dag Outs, dag Ins, string OpcodeStr,
277 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000278 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000279 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000280 bit IsCommutable = 0, bit IsKCommutable = 0,
281 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000282 AVX512_maskable_common<O, F, _, Outs, Ins,
283 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
284 !con((ins _.KRCWM:$mask), Ins),
285 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000286 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000287 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000288
289// This multiclass generates the unconditional/non-masking, the masking and
290// the zero-masking variant of the scalar instruction.
291multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
292 dag Outs, dag Ins, string OpcodeStr,
293 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000294 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000295 InstrItinClass itin = NoItinerary,
296 bit IsCommutable = 0> :
297 AVX512_maskable_common<O, F, _, Outs, Ins,
298 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
299 !con((ins _.KRCWM:$mask), Ins),
300 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000301 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
302 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000303
Adam Nemet34801422014-10-08 23:25:39 +0000304// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000305// ($src1) is already tied to $dst so we just use that for the preserved
306// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
307// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000308multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
309 dag Outs, dag NonTiedIns, string OpcodeStr,
310 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000311 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000312 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000313 AVX512_maskable_common<O, F, _, Outs,
314 !con((ins _.RC:$src1), NonTiedIns),
315 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
316 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
317 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000318 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
319 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000320
Igor Breger15820b02015-07-01 13:24:28 +0000321multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
322 dag Outs, dag NonTiedIns, string OpcodeStr,
323 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000324 dag RHS, bit IsCommutable = 0,
325 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000326 AVX512_maskable_common<O, F, _, Outs,
327 !con((ins _.RC:$src1), NonTiedIns),
328 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
329 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
330 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000331 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000332 X86selects, "", NoItinerary, IsCommutable,
333 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000334
Adam Nemet34801422014-10-08 23:25:39 +0000335multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
336 dag Outs, dag Ins,
337 string OpcodeStr,
338 string AttSrcAsm, string IntelSrcAsm,
339 list<dag> Pattern> :
340 AVX512_maskable_custom<O, F, Outs, Ins,
341 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
342 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000343 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000344 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000345
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000346
347// Instruction with mask that puts result in mask register,
348// like "compare" and "vptest"
349multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
350 dag Outs,
351 dag Ins, dag MaskingIns,
352 string OpcodeStr,
353 string AttSrcAsm, string IntelSrcAsm,
354 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 list<dag> MaskingPattern,
356 bit IsCommutable = 0> {
357 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000358 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000359 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
360 "$dst, "#IntelSrcAsm#"}",
361 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000362
363 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000364 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
365 "$dst {${mask}}, "#IntelSrcAsm#"}",
366 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000367}
368
369multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
370 dag Outs,
371 dag Ins, dag MaskingIns,
372 string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000374 dag RHS, dag MaskingRHS,
375 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000376 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
377 AttSrcAsm, IntelSrcAsm,
378 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000379 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000380
381multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000384 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000385 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
386 !con((ins _.KRCWM:$mask), Ins),
387 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000388 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000389
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000390multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
391 dag Outs, dag Ins, string OpcodeStr,
392 string AttSrcAsm, string IntelSrcAsm> :
393 AVX512_maskable_custom_cmp<O, F, Outs,
394 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000395 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000396
Craig Topperabe80cc2016-08-28 06:06:28 +0000397// This multiclass generates the unconditional/non-masking, the masking and
398// the zero-masking variant of the vector instruction. In the masking case, the
399// perserved vector elements come from a new dummy input operand tied to $dst.
400multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
401 dag Outs, dag Ins, string OpcodeStr,
402 string AttSrcAsm, string IntelSrcAsm,
403 dag RHS, dag MaskedRHS,
404 InstrItinClass itin = NoItinerary,
405 bit IsCommutable = 0, SDNode Select = vselect> :
406 AVX512_maskable_custom<O, F, Outs, Ins,
407 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
408 !con((ins _.KRCWM:$mask), Ins),
409 OpcodeStr, AttSrcAsm, IntelSrcAsm,
410 [(set _.RC:$dst, RHS)],
411 [(set _.RC:$dst,
412 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
413 [(set _.RC:$dst,
414 (Select _.KRCWM:$mask, MaskedRHS,
415 _.ImmAllZerosV))],
416 "$src0 = $dst", itin, IsCommutable>;
417
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000418// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000419// no instruction is needed for the conversion.
420def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
421def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
422def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
423def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
424def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
425def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
426def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
427def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
428def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
429def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
430def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
431def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
432def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
433def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
434def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
435def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
436def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
437def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
438def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
439def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
440def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
441def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
442def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
443def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
444def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
445def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
446def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
447def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
448def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
449def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
450def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000451
Craig Topper9d9251b2016-05-08 20:10:20 +0000452// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
453// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
454// swizzled by ExecutionDepsFix to pxor.
455// We set canFoldAsLoad because this can be converted to a constant-pool
456// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000457let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000458 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000459def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000460 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000461def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
462 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000463}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000464
Craig Topper6393afc2017-01-09 02:44:34 +0000465// Alias instructions that allow VPTERNLOG to be used with a mask to create
466// a mix of all ones and all zeros elements. This is done this way to force
467// the same register to be used as input for all three sources.
468let isPseudo = 1, Predicates = [HasAVX512] in {
469def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
470 (ins VK16WM:$mask), "",
471 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
472 (v16i32 immAllOnesV),
473 (v16i32 immAllZerosV)))]>;
474def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
475 (ins VK8WM:$mask), "",
476 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
477 (bc_v8i64 (v16i32 immAllOnesV)),
478 (bc_v8i64 (v16i32 immAllZerosV))))]>;
479}
480
Craig Toppere5ce84a2016-05-08 21:33:53 +0000481let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000482 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000483def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
484 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
485def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
486 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
487}
488
Craig Topperadd9cc62016-12-18 06:23:14 +0000489// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
490// This is expanded by ExpandPostRAPseudos.
491let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000492 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000493 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
494 [(set FR32X:$dst, fp32imm0)]>;
495 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
496 [(set FR64X:$dst, fpimm0)]>;
497}
498
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000499//===----------------------------------------------------------------------===//
500// AVX-512 - VECTOR INSERT
501//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000502multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
503 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000504 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000505 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000506 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000507 "vinsert" # From.EltTypeName # "x" # From.NumElts,
508 "$src3, $src2, $src1", "$src1, $src2, $src3",
509 (vinsert_insert:$src3 (To.VT To.RC:$src1),
510 (From.VT From.RC:$src2),
511 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000512
Igor Breger0ede3cb2015-09-20 06:52:42 +0000513 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000514 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000515 "vinsert" # From.EltTypeName # "x" # From.NumElts,
516 "$src3, $src2, $src1", "$src1, $src2, $src3",
517 (vinsert_insert:$src3 (To.VT To.RC:$src1),
518 (From.VT (bitconvert (From.LdFrag addr:$src2))),
519 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
520 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000521 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000522}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000523
Igor Breger0ede3cb2015-09-20 06:52:42 +0000524multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
525 X86VectorVTInfo To, PatFrag vinsert_insert,
526 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
527 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000528 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000529 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
530 (To.VT (!cast<Instruction>(InstrStr#"rr")
531 To.RC:$src1, From.RC:$src2,
532 (INSERT_get_vinsert_imm To.RC:$ins)))>;
533
534 def : Pat<(vinsert_insert:$ins
535 (To.VT To.RC:$src1),
536 (From.VT (bitconvert (From.LdFrag addr:$src2))),
537 (iPTR imm)),
538 (To.VT (!cast<Instruction>(InstrStr#"rm")
539 To.RC:$src1, addr:$src2,
540 (INSERT_get_vinsert_imm To.RC:$ins)))>;
541 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000542}
543
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000544multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
545 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000546
547 let Predicates = [HasVLX] in
548 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
549 X86VectorVTInfo< 4, EltVT32, VR128X>,
550 X86VectorVTInfo< 8, EltVT32, VR256X>,
551 vinsert128_insert>, EVEX_V256;
552
553 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000554 X86VectorVTInfo< 4, EltVT32, VR128X>,
555 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000556 vinsert128_insert>, EVEX_V512;
557
558 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000559 X86VectorVTInfo< 4, EltVT64, VR256X>,
560 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000561 vinsert256_insert>, VEX_W, EVEX_V512;
562
563 let Predicates = [HasVLX, HasDQI] in
564 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
565 X86VectorVTInfo< 2, EltVT64, VR128X>,
566 X86VectorVTInfo< 4, EltVT64, VR256X>,
567 vinsert128_insert>, VEX_W, EVEX_V256;
568
569 let Predicates = [HasDQI] in {
570 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
571 X86VectorVTInfo< 2, EltVT64, VR128X>,
572 X86VectorVTInfo< 8, EltVT64, VR512>,
573 vinsert128_insert>, VEX_W, EVEX_V512;
574
575 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
576 X86VectorVTInfo< 8, EltVT32, VR256X>,
577 X86VectorVTInfo<16, EltVT32, VR512>,
578 vinsert256_insert>, EVEX_V512;
579 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000580}
581
Adam Nemet4e2ef472014-10-02 23:18:28 +0000582defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
583defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000584
Igor Breger0ede3cb2015-09-20 06:52:42 +0000585// Codegen pattern with the alternative types,
586// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
587defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
588 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
589defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
591
592defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
593 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
594defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
596
597defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
598 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
599defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
600 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
601
602// Codegen pattern with the alternative types insert VEC128 into VEC256
603defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
604 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
605defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
606 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
607// Codegen pattern with the alternative types insert VEC128 into VEC512
608defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
609 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
610defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
611 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
612// Codegen pattern with the alternative types insert VEC256 into VEC512
613defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
614 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
615defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
616 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
617
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000618// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000619let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000620def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000621 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000622 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000623 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000624 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000625def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000626 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000627 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000628 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000629 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
630 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000631}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000632
633//===----------------------------------------------------------------------===//
634// AVX-512 VECTOR EXTRACT
635//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000636
Igor Breger7f69a992015-09-10 12:54:54 +0000637multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000638 X86VectorVTInfo From, X86VectorVTInfo To,
639 PatFrag vextract_extract,
640 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000641
642 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
643 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
644 // vextract_extract), we interesting only in patterns without mask,
645 // intrinsics pattern match generated bellow.
646 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000647 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000648 "vextract" # To.EltTypeName # "x" # To.NumElts,
649 "$idx, $src1", "$src1, $idx",
650 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
651 (iPTR imm)))]>,
652 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000653 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000654 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000655 "vextract" # To.EltTypeName # "x" # To.NumElts #
656 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
657 [(store (To.VT (vextract_extract:$idx
658 (From.VT From.RC:$src1), (iPTR imm))),
659 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000660
Craig Toppere1cac152016-06-07 07:27:54 +0000661 let mayStore = 1, hasSideEffects = 0 in
662 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
663 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000664 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000665 "vextract" # To.EltTypeName # "x" # To.NumElts #
666 "\t{$idx, $src1, $dst {${mask}}|"
667 "$dst {${mask}}, $src1, $idx}",
668 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000669 }
Renato Golindb7ea862015-09-09 19:44:40 +0000670
Craig Topperd4e58072016-10-31 05:55:57 +0000671 def : Pat<(To.VT (vselect To.KRCWM:$mask,
672 (vextract_extract:$ext (From.VT From.RC:$src1),
673 (iPTR imm)),
674 To.RC:$src0)),
675 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
676 From.ZSuffix # "rrk")
677 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
678 (EXTRACT_get_vextract_imm To.RC:$ext))>;
679
680 def : Pat<(To.VT (vselect To.KRCWM:$mask,
681 (vextract_extract:$ext (From.VT From.RC:$src1),
682 (iPTR imm)),
683 To.ImmAllZerosV)),
684 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
685 From.ZSuffix # "rrkz")
686 To.KRCWM:$mask, From.RC:$src1,
687 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000688}
689
Igor Bregerdefab3c2015-10-08 12:55:01 +0000690// Codegen pattern for the alternative types
691multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
692 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000693 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000694 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000695 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
696 (To.VT (!cast<Instruction>(InstrStr#"rr")
697 From.RC:$src1,
698 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000699 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
700 (iPTR imm))), addr:$dst),
701 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
702 (EXTRACT_get_vextract_imm To.RC:$ext))>;
703 }
Igor Breger7f69a992015-09-10 12:54:54 +0000704}
705
706multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000707 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000708 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000709 X86VectorVTInfo<16, EltVT32, VR512>,
710 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000711 vextract128_extract,
712 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000713 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000714 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000715 X86VectorVTInfo< 8, EltVT64, VR512>,
716 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000717 vextract256_extract,
718 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000719 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
720 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000721 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000722 X86VectorVTInfo< 8, EltVT32, VR256X>,
723 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000724 vextract128_extract,
725 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000726 EVEX_V256, EVEX_CD8<32, CD8VT4>;
727 let Predicates = [HasVLX, HasDQI] in
728 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
729 X86VectorVTInfo< 4, EltVT64, VR256X>,
730 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000731 vextract128_extract,
732 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000733 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
734 let Predicates = [HasDQI] in {
735 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
736 X86VectorVTInfo< 8, EltVT64, VR512>,
737 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000738 vextract128_extract,
739 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000740 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
741 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
742 X86VectorVTInfo<16, EltVT32, VR512>,
743 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000744 vextract256_extract,
745 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000746 EVEX_V512, EVEX_CD8<32, CD8VT8>;
747 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000748}
749
Adam Nemet55536c62014-09-25 23:48:45 +0000750defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
751defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000752
Igor Bregerdefab3c2015-10-08 12:55:01 +0000753// extract_subvector codegen patterns with the alternative types.
754// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
755defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
756 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
757defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
758 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
759
760defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000761 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000762defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
763 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
764
765defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
766 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
767defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
768 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
769
Craig Topper08a68572016-05-21 22:50:04 +0000770// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000771defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
772 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
773defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
774 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
775
776// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000777defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
778 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
779defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
780 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
781// Codegen pattern with the alternative types extract VEC256 from VEC512
782defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
783 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
784defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
785 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
786
Craig Topper5f3fef82016-05-22 07:40:58 +0000787// A 128-bit subvector extract from the first 256-bit vector position
788// is a subregister copy that needs no instruction.
789def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
790 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
791def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
792 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
793def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
794 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
795def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
796 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
797def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
798 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
799def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
800 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
801
802// A 256-bit subvector extract from the first 256-bit vector position
803// is a subregister copy that needs no instruction.
804def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
805 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
806def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
807 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
808def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
809 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
810def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
811 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
812def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
813 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
814def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
815 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
816
817let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818// A 128-bit subvector insert to the first 512-bit vector position
819// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000820def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
821 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
822def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
823 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
824def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
825 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
826def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
827 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
828def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
829 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
830def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
831 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000832
Craig Topper5f3fef82016-05-22 07:40:58 +0000833// A 256-bit subvector insert to the first 512-bit vector position
834// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000835def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000836 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000837def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000838 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000839def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000840 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000841def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000842 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000843def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000844 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000845def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000846 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000847}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000848
849// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000850def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000851 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000852 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000853 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
854 EVEX;
855
Craig Topper03b849e2016-05-21 22:50:11 +0000856def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000857 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000858 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000859 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000860 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000861
862//===---------------------------------------------------------------------===//
863// AVX-512 BROADCAST
864//---
Igor Breger131008f2016-05-01 08:40:00 +0000865// broadcast with a scalar argument.
866multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
867 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +0000868 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
869 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
870 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
871 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
872 (X86VBroadcast SrcInfo.FRC:$src),
873 DestInfo.RC:$src0)),
874 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
875 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
876 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
877 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
878 (X86VBroadcast SrcInfo.FRC:$src),
879 DestInfo.ImmAllZerosV)),
880 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
881 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +0000882}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000883
Igor Breger21296d22015-10-20 11:56:42 +0000884multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
885 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000886 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000887 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
888 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
889 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
890 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000891 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000892 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000893 (DestInfo.VT (X86VBroadcast
894 (SrcInfo.ScalarLdFrag addr:$src)))>,
895 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000896 }
Craig Toppere1cac152016-06-07 07:27:54 +0000897
Craig Topper80934372016-07-16 03:42:59 +0000898 def : Pat<(DestInfo.VT (X86VBroadcast
899 (SrcInfo.VT (scalar_to_vector
900 (SrcInfo.ScalarLdFrag addr:$src))))),
901 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000902 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
903 (X86VBroadcast
904 (SrcInfo.VT (scalar_to_vector
905 (SrcInfo.ScalarLdFrag addr:$src)))),
906 DestInfo.RC:$src0)),
907 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
908 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000909 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
910 (X86VBroadcast
911 (SrcInfo.VT (scalar_to_vector
912 (SrcInfo.ScalarLdFrag addr:$src)))),
913 DestInfo.ImmAllZerosV)),
914 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
915 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000916}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000917
Craig Topper80934372016-07-16 03:42:59 +0000918multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000919 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000920 let Predicates = [HasAVX512] in
921 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
922 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
923 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000924
925 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000926 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000927 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000928 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000929 }
930}
931
Craig Topper80934372016-07-16 03:42:59 +0000932multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
933 AVX512VLVectorVTInfo _> {
934 let Predicates = [HasAVX512] in
935 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
936 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
937 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000938
Craig Topper80934372016-07-16 03:42:59 +0000939 let Predicates = [HasVLX] in {
940 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
941 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
942 EVEX_V256;
943 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
944 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
945 EVEX_V128;
946 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000947}
Craig Topper80934372016-07-16 03:42:59 +0000948defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
949 avx512vl_f32_info>;
950defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
951 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000952
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000953def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000954 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000955def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000956 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000957
Robert Khasanovcbc57032014-12-09 16:38:41 +0000958multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +0000959 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000960 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +0000961 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +0000962 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000963 (ins SrcRC:$src),
964 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +0000965 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966}
967
Robert Khasanovcbc57032014-12-09 16:38:41 +0000968multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +0000969 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000970 RegisterClass SrcRC, Predicate prd> {
971 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +0000972 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +0000973 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +0000974 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
975 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +0000976 }
977}
978
Igor Breger0aeda372016-02-07 08:30:50 +0000979let isCodeGenOnly = 1 in {
Craig Topper49ba3f52017-02-26 06:45:48 +0000980defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
981 X86VBroadcast, GR8, HasBWI>;
982defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
983 X86VBroadcast, GR16, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000984}
985let isAsmParserOnly = 1 in {
986 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
Craig Topper49ba3f52017-02-26 06:45:48 +0000987 null_frag, GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000988 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Craig Topper49ba3f52017-02-26 06:45:48 +0000989 null_frag, GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000990}
Craig Topper49ba3f52017-02-26 06:45:48 +0000991defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
992 X86VBroadcast, GR32, HasAVX512>;
993defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
994 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000995
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000996def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000997 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000998def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000999 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001000
Igor Breger21296d22015-10-20 11:56:42 +00001001// Provide aliases for broadcast from the same register class that
1002// automatically does the extract.
1003multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1004 X86VectorVTInfo SrcInfo> {
1005 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1006 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1007 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1008}
1009
1010multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1011 AVX512VLVectorVTInfo _, Predicate prd> {
1012 let Predicates = [prd] in {
1013 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1014 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1015 EVEX_V512;
1016 // Defined separately to avoid redefinition.
1017 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1018 }
1019 let Predicates = [prd, HasVLX] in {
1020 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1021 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1022 EVEX_V256;
1023 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1024 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001025 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001026}
1027
Igor Breger21296d22015-10-20 11:56:42 +00001028defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1029 avx512vl_i8_info, HasBWI>;
1030defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1031 avx512vl_i16_info, HasBWI>;
1032defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1033 avx512vl_i32_info, HasAVX512>;
1034defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1035 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001036
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001037multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1038 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001039 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001040 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1041 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001042 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001043 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001044}
1045
Simon Pilgrim79195582017-02-21 16:41:44 +00001046let Predicates = [HasAVX512] in {
1047 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1048 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1049 (VPBROADCASTQZm addr:$src)>;
1050}
1051
Craig Topperbe351ee2016-10-01 06:01:23 +00001052let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001053 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1054 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1055 (VPBROADCASTQZ128m addr:$src)>;
1056 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1057 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperbe351ee2016-10-01 06:01:23 +00001058 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1059 // This means we'll encounter truncated i32 loads; match that here.
1060 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1061 (VPBROADCASTWZ128m addr:$src)>;
1062 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1063 (VPBROADCASTWZ256m addr:$src)>;
1064 def : Pat<(v8i16 (X86VBroadcast
1065 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1066 (VPBROADCASTWZ128m addr:$src)>;
1067 def : Pat<(v16i16 (X86VBroadcast
1068 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1069 (VPBROADCASTWZ256m addr:$src)>;
1070}
1071
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001072//===----------------------------------------------------------------------===//
1073// AVX-512 BROADCAST SUBVECTORS
1074//
1075
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001076defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1077 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001078 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001079defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1080 v16f32_info, v4f32x_info>,
1081 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1082defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1083 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001084 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001085defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1086 v8f64_info, v4f64x_info>, VEX_W,
1087 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1088
Craig Topper715ad7f2016-10-16 23:29:51 +00001089let Predicates = [HasAVX512] in {
1090def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1091 (VBROADCASTI64X4rm addr:$src)>;
1092def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1093 (VBROADCASTI64X4rm addr:$src)>;
1094
1095// Provide fallback in case the load node that is used in the patterns above
1096// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001097def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1098 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001099 (v4f64 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001100def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1101 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001102 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001103def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1104 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1105 (v16i16 VR256X:$src), 1)>;
1106def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1107 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1108 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001109
1110def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1111 (VBROADCASTI32X4rm addr:$src)>;
1112def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1113 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001114}
1115
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001116let Predicates = [HasVLX] in {
1117defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1118 v8i32x_info, v4i32x_info>,
1119 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1120defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1121 v8f32x_info, v4f32x_info>,
1122 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001123
1124def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1125 (VBROADCASTI32X4Z256rm addr:$src)>;
1126def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1127 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001128
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001129// Provide fallback in case the load node that is used in the patterns above
1130// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001131def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001132 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001133 (v4f32 VR128X:$src), 1)>;
1134def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001135 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001136 (v4i32 VR128X:$src), 1)>;
1137def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001138 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001139 (v8i16 VR128X:$src), 1)>;
1140def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001141 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001142 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001143}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001144
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001145let Predicates = [HasVLX, HasDQI] in {
1146defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1147 v4i64x_info, v2i64x_info>, VEX_W,
1148 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1149defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1150 v4f64x_info, v2f64x_info>, VEX_W,
1151 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001152
1153// Provide fallback in case the load node that is used in the patterns above
1154// is used by additional users, which prevents the pattern selection.
1155def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1156 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1157 (v2f64 VR128X:$src), 1)>;
1158def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1159 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1160 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001161}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001162
1163let Predicates = [HasVLX, NoDQI] in {
1164def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1165 (VBROADCASTF32X4Z256rm addr:$src)>;
1166def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1167 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001168
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001169// Provide fallback in case the load node that is used in the patterns above
1170// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001171def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001172 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001173 (v2f64 VR128X:$src), 1)>;
1174def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001175 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1176 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001177}
1178
Craig Topper715ad7f2016-10-16 23:29:51 +00001179let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001180def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1181 (VBROADCASTF32X4rm addr:$src)>;
1182def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1183 (VBROADCASTI32X4rm addr:$src)>;
1184
Craig Topper715ad7f2016-10-16 23:29:51 +00001185def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1186 (VBROADCASTF64X4rm addr:$src)>;
1187def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1188 (VBROADCASTI64X4rm addr:$src)>;
1189
1190// Provide fallback in case the load node that is used in the patterns above
1191// is used by additional users, which prevents the pattern selection.
1192def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1193 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1194 (v8f32 VR256X:$src), 1)>;
1195def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1196 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1197 (v8i32 VR256X:$src), 1)>;
1198}
1199
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001200let Predicates = [HasDQI] in {
1201defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1202 v8i64_info, v2i64x_info>, VEX_W,
1203 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1204defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1205 v16i32_info, v8i32x_info>,
1206 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1207defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1208 v8f64_info, v2f64x_info>, VEX_W,
1209 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1210defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1211 v16f32_info, v8f32x_info>,
1212 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001213
1214// Provide fallback in case the load node that is used in the patterns above
1215// is used by additional users, which prevents the pattern selection.
1216def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1217 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1218 (v8f32 VR256X:$src), 1)>;
1219def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1220 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1221 (v8i32 VR256X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001222}
Adam Nemet73f72e12014-06-27 00:43:38 +00001223
Igor Bregerfa798a92015-11-02 07:39:36 +00001224multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001225 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001226 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001227 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001228 EVEX_V512;
1229 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001230 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001231 EVEX_V256;
1232}
1233
1234multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001235 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1236 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001237
1238 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001239 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1240 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001241}
1242
Craig Topper51e052f2016-10-15 16:26:02 +00001243defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1244 avx512vl_i32_info, avx512vl_i64_info>;
1245defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1246 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001247
Craig Topper52317e82017-01-15 05:47:45 +00001248let Predicates = [HasVLX] in {
1249def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1250 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1251def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1252 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1253}
1254
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001255def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001256 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001257def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1258 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1259
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001260def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001261 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001262def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1263 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001264
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001265//===----------------------------------------------------------------------===//
1266// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1267//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001268multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1269 X86VectorVTInfo _, RegisterClass KRC> {
1270 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001271 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001272 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001273}
1274
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001275multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001276 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1277 let Predicates = [HasCDI] in
1278 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1279 let Predicates = [HasCDI, HasVLX] in {
1280 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1281 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1282 }
1283}
1284
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001285defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001286 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001287defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001288 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001289
1290//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001291// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001292multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001293let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001294 // The index operand in the pattern should really be an integer type. However,
1295 // if we do that and it happens to come from a bitcast, then it becomes
1296 // difficult to find the bitcast needed to convert the index to the
1297 // destination type for the passthru since it will be folded with the bitcast
1298 // of the index operand.
1299 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001300 (ins _.RC:$src2, _.RC:$src3),
1301 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001302 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001303 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001304
Craig Topper4fa3b502016-09-06 06:56:59 +00001305 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001306 (ins _.RC:$src2, _.MemOp:$src3),
1307 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001308 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001309 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001310 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001311 }
1312}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001313multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001314 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001315 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001316 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001317 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1318 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1319 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001320 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001321 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1322 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001323}
1324
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001325multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001326 AVX512VLVectorVTInfo VTInfo> {
1327 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1328 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001329 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001330 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1331 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1332 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1333 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001334 }
1335}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001336
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001337multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001338 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001339 Predicate Prd> {
1340 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001341 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001342 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001343 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1344 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001345 }
1346}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001347
Craig Topperaad5f112015-11-30 00:13:24 +00001348defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001349 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001350defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001351 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001352defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001353 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001354 VEX_W, EVEX_CD8<16, CD8VF>;
1355defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001356 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001357 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001358defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001359 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001360defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001361 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001362
Craig Topperaad5f112015-11-30 00:13:24 +00001363// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001364multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001365 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001366let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001367 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1368 (ins IdxVT.RC:$src2, _.RC:$src3),
1369 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001370 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1371 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001372
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001373 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1374 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1375 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001376 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001377 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001378 EVEX_4V, AVX5128IBase;
1379 }
1380}
1381multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001382 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001383 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001384 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1385 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1386 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1387 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001388 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001389 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1390 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001391}
1392
1393multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001394 AVX512VLVectorVTInfo VTInfo,
1395 AVX512VLVectorVTInfo ShuffleMask> {
1396 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001397 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001398 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001399 ShuffleMask.info512>, EVEX_V512;
1400 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001401 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001402 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001403 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001404 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001405 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001406 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001407 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1408 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001409 }
1410}
1411
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001412multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001413 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001414 AVX512VLVectorVTInfo Idx,
1415 Predicate Prd> {
1416 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001417 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1418 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001419 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001420 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1421 Idx.info128>, EVEX_V128;
1422 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1423 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001424 }
1425}
1426
Craig Toppera47576f2015-11-26 20:21:29 +00001427defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001428 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001429defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001430 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001431defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1432 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1433 VEX_W, EVEX_CD8<16, CD8VF>;
1434defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1435 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1436 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001437defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001438 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001439defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001440 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001441
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001442//===----------------------------------------------------------------------===//
1443// AVX-512 - BLEND using mask
1444//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001445multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001446 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001447 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1448 (ins _.RC:$src1, _.RC:$src2),
1449 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001450 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001451 []>, EVEX_4V;
1452 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1453 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001454 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001455 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001456 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001457 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1458 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1459 !strconcat(OpcodeStr,
1460 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1461 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001462 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001463 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1464 (ins _.RC:$src1, _.MemOp:$src2),
1465 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001466 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001467 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1468 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1469 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001470 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001471 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001472 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001473 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1474 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1475 !strconcat(OpcodeStr,
1476 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1477 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1478 }
Craig Toppera74e3082017-01-07 22:20:34 +00001479 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001480}
1481multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1482
Craig Topper81f20aa2017-01-07 22:20:26 +00001483 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001484 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1485 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1486 !strconcat(OpcodeStr,
1487 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1488 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001489 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001490
1491 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1492 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1493 !strconcat(OpcodeStr,
1494 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1495 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001496 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001497 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001498}
1499
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001500multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1501 AVX512VLVectorVTInfo VTInfo> {
1502 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1503 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001504
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001505 let Predicates = [HasVLX] in {
1506 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1507 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1508 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1509 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1510 }
1511}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001512
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001513multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1514 AVX512VLVectorVTInfo VTInfo> {
1515 let Predicates = [HasBWI] in
1516 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001517
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001518 let Predicates = [HasBWI, HasVLX] in {
1519 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1520 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1521 }
1522}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001523
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001524
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001525defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1526defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1527defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1528defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1529defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1530defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001531
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001532
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001533//===----------------------------------------------------------------------===//
1534// Compare Instructions
1535//===----------------------------------------------------------------------===//
1536
1537// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001538
1539multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1540
1541 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1542 (outs _.KRC:$dst),
1543 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1544 "vcmp${cc}"#_.Suffix,
1545 "$src2, $src1", "$src1, $src2",
1546 (OpNode (_.VT _.RC:$src1),
1547 (_.VT _.RC:$src2),
1548 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001549 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1550 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001551 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001552 "vcmp${cc}"#_.Suffix,
1553 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001554 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001555 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001556
1557 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1558 (outs _.KRC:$dst),
1559 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1560 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001561 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001562 (OpNodeRnd (_.VT _.RC:$src1),
1563 (_.VT _.RC:$src2),
1564 imm:$cc,
1565 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1566 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001567 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001568 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1569 (outs VK1:$dst),
1570 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1571 "vcmp"#_.Suffix,
1572 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1573 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1574 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001575 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001576 "vcmp"#_.Suffix,
1577 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1578 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1579
1580 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1581 (outs _.KRC:$dst),
1582 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1583 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001584 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001585 EVEX_4V, EVEX_B;
1586 }// let isAsmParserOnly = 1, hasSideEffects = 0
1587
1588 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001589 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001590 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1591 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1592 !strconcat("vcmp${cc}", _.Suffix,
1593 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1594 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1595 _.FRC:$src2,
1596 imm:$cc))],
1597 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001598 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1599 (outs _.KRC:$dst),
1600 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1601 !strconcat("vcmp${cc}", _.Suffix,
1602 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1603 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1604 (_.ScalarLdFrag addr:$src2),
1605 imm:$cc))],
1606 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001607 }
1608}
1609
1610let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001611 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001612 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1613 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001614 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001615 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1616 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001617}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001618
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001619multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001620 X86VectorVTInfo _, bit IsCommutable> {
1621 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001622 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001623 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1624 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1625 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001626 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1627 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001628 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1629 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1630 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1631 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001632 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001633 def rrk : AVX512BI<opc, MRMSrcReg,
1634 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1635 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1636 "$dst {${mask}}, $src1, $src2}"),
1637 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1638 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1639 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001640 def rmk : AVX512BI<opc, MRMSrcMem,
1641 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1642 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1643 "$dst {${mask}}, $src1, $src2}"),
1644 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1645 (OpNode (_.VT _.RC:$src1),
1646 (_.VT (bitconvert
1647 (_.LdFrag addr:$src2))))))],
1648 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001649}
1650
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001651multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001652 X86VectorVTInfo _, bit IsCommutable> :
1653 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001654 def rmb : AVX512BI<opc, MRMSrcMem,
1655 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1656 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1657 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1658 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1659 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1660 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1661 def rmbk : AVX512BI<opc, MRMSrcMem,
1662 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1663 _.ScalarMemOp:$src2),
1664 !strconcat(OpcodeStr,
1665 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1666 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1667 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1668 (OpNode (_.VT _.RC:$src1),
1669 (X86VBroadcast
1670 (_.ScalarLdFrag addr:$src2)))))],
1671 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001672}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001673
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001674multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001675 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1676 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001677 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001678 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1679 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001680
1681 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001682 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1683 IsCommutable>, EVEX_V256;
1684 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1685 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001686 }
1687}
1688
1689multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1690 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001691 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001692 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001693 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1694 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001695
1696 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001697 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1698 IsCommutable>, EVEX_V256;
1699 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1700 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001701 }
1702}
1703
1704defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001705 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001706 EVEX_CD8<8, CD8VF>;
1707
1708defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001709 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001710 EVEX_CD8<16, CD8VF>;
1711
Robert Khasanovf70f7982014-09-18 14:06:55 +00001712defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001713 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001714 EVEX_CD8<32, CD8VF>;
1715
Robert Khasanovf70f7982014-09-18 14:06:55 +00001716defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001717 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001718 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1719
1720defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1721 avx512vl_i8_info, HasBWI>,
1722 EVEX_CD8<8, CD8VF>;
1723
1724defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1725 avx512vl_i16_info, HasBWI>,
1726 EVEX_CD8<16, CD8VF>;
1727
Robert Khasanovf70f7982014-09-18 14:06:55 +00001728defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001729 avx512vl_i32_info, HasAVX512>,
1730 EVEX_CD8<32, CD8VF>;
1731
Robert Khasanovf70f7982014-09-18 14:06:55 +00001732defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001733 avx512vl_i64_info, HasAVX512>,
1734 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001735
Craig Topper8b9e6712016-09-02 04:25:30 +00001736let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001737def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001738 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001739 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1740 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001741
1742def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001743 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001744 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1745 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001746}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001747
Robert Khasanov29e3b962014-08-27 09:34:37 +00001748multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1749 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001750 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001751 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001752 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001753 !strconcat("vpcmp${cc}", Suffix,
1754 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001755 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1756 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001757 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1758 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001759 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001760 !strconcat("vpcmp${cc}", Suffix,
1761 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001762 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1763 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001764 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001765 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1766 def rrik : AVX512AIi8<opc, MRMSrcReg,
1767 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001768 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001769 !strconcat("vpcmp${cc}", Suffix,
1770 "\t{$src2, $src1, $dst {${mask}}|",
1771 "$dst {${mask}}, $src1, $src2}"),
1772 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1773 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001774 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001775 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001776 def rmik : AVX512AIi8<opc, MRMSrcMem,
1777 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001778 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001779 !strconcat("vpcmp${cc}", Suffix,
1780 "\t{$src2, $src1, $dst {${mask}}|",
1781 "$dst {${mask}}, $src1, $src2}"),
1782 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1783 (OpNode (_.VT _.RC:$src1),
1784 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001785 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001786 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1787
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001788 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001789 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001790 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001791 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001792 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1793 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001794 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001795 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001796 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001797 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001798 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1799 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001800 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001801 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1802 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001803 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001804 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001805 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1806 "$dst {${mask}}, $src1, $src2, $cc}"),
1807 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001808 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001809 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1810 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001811 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001812 !strconcat("vpcmp", Suffix,
1813 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1814 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001815 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001816 }
1817}
1818
Robert Khasanov29e3b962014-08-27 09:34:37 +00001819multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001820 X86VectorVTInfo _> :
1821 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001822 def rmib : AVX512AIi8<opc, MRMSrcMem,
1823 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001824 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001825 !strconcat("vpcmp${cc}", Suffix,
1826 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1827 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1828 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1829 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001830 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001831 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1832 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1833 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001834 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001835 !strconcat("vpcmp${cc}", Suffix,
1836 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1837 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1838 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1839 (OpNode (_.VT _.RC:$src1),
1840 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001841 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001842 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001843
Robert Khasanov29e3b962014-08-27 09:34:37 +00001844 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001845 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001846 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1847 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001848 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001849 !strconcat("vpcmp", Suffix,
1850 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1851 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1852 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1853 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1854 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001855 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001856 !strconcat("vpcmp", Suffix,
1857 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1858 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1859 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1860 }
1861}
1862
1863multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1864 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1865 let Predicates = [prd] in
1866 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1867
1868 let Predicates = [prd, HasVLX] in {
1869 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1870 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1871 }
1872}
1873
1874multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1875 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1876 let Predicates = [prd] in
1877 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1878 EVEX_V512;
1879
1880 let Predicates = [prd, HasVLX] in {
1881 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1882 EVEX_V256;
1883 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1884 EVEX_V128;
1885 }
1886}
1887
1888defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1889 HasBWI>, EVEX_CD8<8, CD8VF>;
1890defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1891 HasBWI>, EVEX_CD8<8, CD8VF>;
1892
1893defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1894 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1895defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1896 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1897
Robert Khasanovf70f7982014-09-18 14:06:55 +00001898defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001899 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001900defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001901 HasAVX512>, EVEX_CD8<32, CD8VF>;
1902
Robert Khasanovf70f7982014-09-18 14:06:55 +00001903defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001904 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001905defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001906 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001907
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001908multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001909
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001910 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1911 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1912 "vcmp${cc}"#_.Suffix,
1913 "$src2, $src1", "$src1, $src2",
1914 (X86cmpm (_.VT _.RC:$src1),
1915 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001916 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001917
Craig Toppere1cac152016-06-07 07:27:54 +00001918 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1919 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1920 "vcmp${cc}"#_.Suffix,
1921 "$src2, $src1", "$src1, $src2",
1922 (X86cmpm (_.VT _.RC:$src1),
1923 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1924 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001925
Craig Toppere1cac152016-06-07 07:27:54 +00001926 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1927 (outs _.KRC:$dst),
1928 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1929 "vcmp${cc}"#_.Suffix,
1930 "${src2}"##_.BroadcastStr##", $src1",
1931 "$src1, ${src2}"##_.BroadcastStr,
1932 (X86cmpm (_.VT _.RC:$src1),
1933 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1934 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001935 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001936 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001937 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1938 (outs _.KRC:$dst),
1939 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1940 "vcmp"#_.Suffix,
1941 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1942
1943 let mayLoad = 1 in {
1944 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1945 (outs _.KRC:$dst),
1946 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1947 "vcmp"#_.Suffix,
1948 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1949
1950 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1951 (outs _.KRC:$dst),
1952 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1953 "vcmp"#_.Suffix,
1954 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1955 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1956 }
1957 }
1958}
1959
1960multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1961 // comparison code form (VCMP[EQ/LT/LE/...]
1962 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1963 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1964 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001965 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001966 (X86cmpmRnd (_.VT _.RC:$src1),
1967 (_.VT _.RC:$src2),
1968 imm:$cc,
1969 (i32 FROUND_NO_EXC))>, EVEX_B;
1970
1971 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1972 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1973 (outs _.KRC:$dst),
1974 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1975 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001976 "$cc, {sae}, $src2, $src1",
1977 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001978 }
1979}
1980
1981multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1982 let Predicates = [HasAVX512] in {
1983 defm Z : avx512_vcmp_common<_.info512>,
1984 avx512_vcmp_sae<_.info512>, EVEX_V512;
1985
1986 }
1987 let Predicates = [HasAVX512,HasVLX] in {
1988 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1989 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001990 }
1991}
1992
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001993defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1994 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1995defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1996 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001997
1998def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1999 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00002000 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2001 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002002 imm:$cc), VK8)>;
2003def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2004 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00002005 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2006 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002007 imm:$cc), VK8)>;
2008def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2009 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00002010 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2011 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002012 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002013
Asaf Badouh572bbce2015-09-20 08:46:07 +00002014// ----------------------------------------------------------------
2015// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002016//handle fpclass instruction mask = op(reg_scalar,imm)
2017// op(mem_scalar,imm)
2018multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2019 X86VectorVTInfo _, Predicate prd> {
2020 let Predicates = [prd] in {
2021 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2022 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002023 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002024 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2025 (i32 imm:$src2)))], NoItinerary>;
2026 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2027 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2028 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002029 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002030 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002031 (OpNode (_.VT _.RC:$src1),
2032 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002033 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2034 (ins _.MemOp:$src1, i32u8imm:$src2),
2035 OpcodeStr##_.Suffix##
2036 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2037 [(set _.KRC:$dst,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002038 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002039 (i32 imm:$src2)))], NoItinerary>;
2040 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2041 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2042 OpcodeStr##_.Suffix##
2043 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2044 [(set _.KRC:$dst,(or _.KRCWM:$mask,
2045 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2046 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002047 }
2048}
2049
Asaf Badouh572bbce2015-09-20 08:46:07 +00002050//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2051// fpclass(reg_vec, mem_vec, imm)
2052// fpclass(reg_vec, broadcast(eltVt), imm)
2053multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2054 X86VectorVTInfo _, string mem, string broadcast>{
2055 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2056 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002057 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002058 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2059 (i32 imm:$src2)))], NoItinerary>;
2060 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2061 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2062 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002063 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002064 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002065 (OpNode (_.VT _.RC:$src1),
2066 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002067 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2068 (ins _.MemOp:$src1, i32u8imm:$src2),
2069 OpcodeStr##_.Suffix##mem#
2070 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002071 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002072 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2073 (i32 imm:$src2)))], NoItinerary>;
2074 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2075 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2076 OpcodeStr##_.Suffix##mem#
2077 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002078 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002079 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2080 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2081 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2082 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2083 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2084 _.BroadcastStr##", $dst|$dst, ${src1}"
2085 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002086 [(set _.KRC:$dst,(OpNode
2087 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002088 (_.ScalarLdFrag addr:$src1))),
2089 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2090 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2091 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2092 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2093 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2094 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002095 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2096 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002097 (_.ScalarLdFrag addr:$src1))),
2098 (i32 imm:$src2))))], NoItinerary>,
2099 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002100}
2101
Asaf Badouh572bbce2015-09-20 08:46:07 +00002102multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002103 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002104 string broadcast>{
2105 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002106 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002107 broadcast>, EVEX_V512;
2108 }
2109 let Predicates = [prd, HasVLX] in {
2110 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2111 broadcast>, EVEX_V128;
2112 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2113 broadcast>, EVEX_V256;
2114 }
2115}
2116
2117multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002118 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002119 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002120 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002121 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002122 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2123 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2124 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2125 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2126 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002127}
2128
Asaf Badouh696e8e02015-10-18 11:04:38 +00002129defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2130 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002131
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002132//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002133// Mask register copy, including
2134// - copy between mask registers
2135// - load/store mask registers
2136// - copy from GPR to mask register and vice versa
2137//
2138multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2139 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002140 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002141 let hasSideEffects = 0 in
2142 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2143 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2144 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2145 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2146 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2147 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2148 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2149 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002150}
2151
2152multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2153 string OpcodeStr,
2154 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002155 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002156 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002157 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002158 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002159 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002160 }
2161}
2162
Robert Khasanov74acbb72014-07-23 14:49:42 +00002163let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002164 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002165 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2166 VEX, PD;
2167
2168let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002169 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002170 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002171 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002172
2173let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002174 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2175 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002176 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2177 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002178 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2179 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002180 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2181 VEX, XD, VEX_W;
2182}
2183
2184// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002185def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2186 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2187def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2188 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2189
2190def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2191 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2192def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2193 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2194
2195def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002196 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002197def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002198 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002199 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2200
2201def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002202 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2203def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2204 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002205def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002206 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002207 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2208
2209def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2210 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2211def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2212 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2213def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2214 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2215def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2216 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002217
Robert Khasanov74acbb72014-07-23 14:49:42 +00002218// Load/store kreg
2219let Predicates = [HasDQI] in {
2220 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2221 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002222 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2223 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002224
2225 def : Pat<(store VK4:$src, addr:$dst),
2226 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2227 def : Pat<(store VK2:$src, addr:$dst),
2228 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002229 def : Pat<(store VK1:$src, addr:$dst),
2230 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002231
2232 def : Pat<(v2i1 (load addr:$src)),
2233 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2234 def : Pat<(v4i1 (load addr:$src)),
2235 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002236}
2237let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002238 def : Pat<(store VK1:$src, addr:$dst),
2239 (MOV8mr addr:$dst,
2240 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2241 sub_8bit))>;
2242 def : Pat<(store VK2:$src, addr:$dst),
2243 (MOV8mr addr:$dst,
2244 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2245 sub_8bit))>;
2246 def : Pat<(store VK4:$src, addr:$dst),
2247 (MOV8mr addr:$dst,
2248 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002249 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002250 def : Pat<(store VK8:$src, addr:$dst),
2251 (MOV8mr addr:$dst,
2252 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2253 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002254
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002255 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002256 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002257 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002258 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002259 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002260 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002261}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002262
Robert Khasanov74acbb72014-07-23 14:49:42 +00002263let Predicates = [HasAVX512] in {
2264 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002265 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002266 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002267 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002268 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2269 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002270}
2271let Predicates = [HasBWI] in {
2272 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2273 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002274 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2275 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002276 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2277 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002278 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2279 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002280}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002281
Robert Khasanov74acbb72014-07-23 14:49:42 +00002282let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002283 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002284 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2285 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002286
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002287 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002288 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002289
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002290 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2291 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2292
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002293 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002294 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002295 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2296 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002297 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002298
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002299 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002300 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002301 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2302 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002303 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002304
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002305 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002306 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002307
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002308 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002309 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002310
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002311 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002312 (EXTRACT_SUBREG
2313 (AND32ri8 (KMOVWrk
2314 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002315
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002316 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002317 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002318
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002319 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002320 (AND64ri8 (SUBREG_TO_REG (i64 0),
2321 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002322
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002323 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002324 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002325 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002326
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002327 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002328 (EXTRACT_SUBREG
2329 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2330 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002331
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002332 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002333 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002334}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002335def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2336 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2337def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2338 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2339def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2340 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2341def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2342 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2343def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2344 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2345def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2346 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002347
Igor Bregerd6c187b2016-01-27 08:43:25 +00002348def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2349def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2350def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2351
Igor Bregera77b14d2016-08-11 12:13:46 +00002352def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2353def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2354def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2355def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2356def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2357def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002358
2359// Mask unary operation
2360// - KNOT
2361multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002362 RegisterClass KRC, SDPatternOperator OpNode,
2363 Predicate prd> {
2364 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002365 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002366 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002367 [(set KRC:$dst, (OpNode KRC:$src))]>;
2368}
2369
Robert Khasanov74acbb72014-07-23 14:49:42 +00002370multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2371 SDPatternOperator OpNode> {
2372 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2373 HasDQI>, VEX, PD;
2374 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2375 HasAVX512>, VEX, PS;
2376 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2377 HasBWI>, VEX, PD, VEX_W;
2378 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2379 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002380}
2381
Craig Topper7b9cc142016-11-03 06:04:28 +00002382defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002383
Robert Khasanov74acbb72014-07-23 14:49:42 +00002384// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002385let Predicates = [HasAVX512, NoDQI] in
2386def : Pat<(vnot VK8:$src),
2387 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2388
2389def : Pat<(vnot VK4:$src),
2390 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2391def : Pat<(vnot VK2:$src),
2392 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002393
2394// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002395// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002396multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002397 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002398 Predicate prd, bit IsCommutable> {
2399 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002400 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2401 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002402 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002403 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2404}
2405
Robert Khasanov595683d2014-07-28 13:46:45 +00002406multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002407 SDPatternOperator OpNode, bit IsCommutable,
2408 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002409 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002410 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002411 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002412 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002413 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002414 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002415 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002416 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002417}
2418
2419def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2420def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002421// These nodes use 'vnot' instead of 'not' to support vectors.
2422def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2423def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002424
Craig Topper7b9cc142016-11-03 06:04:28 +00002425defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2426defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2427defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2428defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2429defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2430defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002431
Craig Topper7b9cc142016-11-03 06:04:28 +00002432multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2433 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002434 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2435 // for the DQI set, this type is legal and KxxxB instruction is used
2436 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002437 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002438 (COPY_TO_REGCLASS
2439 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2440 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2441
2442 // All types smaller than 8 bits require conversion anyway
2443 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2444 (COPY_TO_REGCLASS (Inst
2445 (COPY_TO_REGCLASS VK1:$src1, VK16),
2446 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002447 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002448 (COPY_TO_REGCLASS (Inst
2449 (COPY_TO_REGCLASS VK2:$src1, VK16),
2450 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002451 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002452 (COPY_TO_REGCLASS (Inst
2453 (COPY_TO_REGCLASS VK4:$src1, VK16),
2454 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002455}
2456
Craig Topper7b9cc142016-11-03 06:04:28 +00002457defm : avx512_binop_pat<and, and, KANDWrr>;
2458defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2459defm : avx512_binop_pat<or, or, KORWrr>;
2460defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2461defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002462
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002463// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002464multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2465 RegisterClass KRCSrc, Predicate prd> {
2466 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002467 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002468 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2469 (ins KRC:$src1, KRC:$src2),
2470 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2471 VEX_4V, VEX_L;
2472
2473 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2474 (!cast<Instruction>(NAME##rr)
2475 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2476 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2477 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002478}
2479
Igor Bregera54a1a82015-09-08 13:10:00 +00002480defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2481defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2482defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002483
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484// Mask bit testing
2485multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002486 SDNode OpNode, Predicate prd> {
2487 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002488 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002489 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002490 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2491}
2492
Igor Breger5ea0a6812015-08-31 13:30:19 +00002493multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2494 Predicate prdW = HasAVX512> {
2495 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2496 VEX, PD;
2497 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2498 VEX, PS;
2499 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2500 VEX, PS, VEX_W;
2501 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2502 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002503}
2504
2505defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002506defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002507
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508// Mask shift
2509multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2510 SDNode OpNode> {
2511 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002512 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002513 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002514 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002515 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2516}
2517
2518multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2519 SDNode OpNode> {
2520 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002521 VEX, TAPD, VEX_W;
2522 let Predicates = [HasDQI] in
2523 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2524 VEX, TAPD;
2525 let Predicates = [HasBWI] in {
2526 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2527 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002528 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2529 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002530 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002531}
2532
Craig Topper3b7e8232017-01-30 00:06:01 +00002533defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2534defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002535
2536// Mask setting all 0s or 1s
2537multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2538 let Predicates = [HasAVX512] in
2539 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2540 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2541 [(set KRC:$dst, (VT Val))]>;
2542}
2543
2544multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002545 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002546 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2547 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002548}
2549
2550defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2551defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2552
2553// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2554let Predicates = [HasAVX512] in {
2555 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002556 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2557 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002558 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002559 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2560 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Craig Toppere4d5aa72017-03-17 05:59:54 +00002561 let AddedComplexity = 10 in { // To optimize isel table.
2562 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
2563 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2564 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2565 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002566}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002567
2568// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2569multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2570 RegisterClass RC, ValueType VT> {
2571 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2572 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002573
Igor Bregerf1bd7612016-03-06 07:46:03 +00002574 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002575 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002576}
2577
2578defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2579defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2580defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2581defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2582defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2583
2584defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2585defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2586defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2587defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2588
2589defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2590defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2591defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2592
2593defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2594defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2595
2596defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002597
Igor Breger999ac752016-03-08 15:21:25 +00002598def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002599 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002600 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2601 VK2))>;
2602def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002603 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002604 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2605 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002606def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2607 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002608def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2609 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002610def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2611 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2612
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002613
Igor Breger86724082016-08-14 05:25:07 +00002614// Patterns for kmask shift
2615multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00002616 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002617 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002618 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002619 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002620 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00002621 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002622 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002623 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002624 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002625 RC))>;
2626}
2627
2628defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2629defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2630defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002631//===----------------------------------------------------------------------===//
2632// AVX-512 - Aligned and unaligned load and store
2633//
2634
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002635
2636multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002637 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002638 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002639 let hasSideEffects = 0 in {
2640 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002641 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002642 _.ExeDomain>, EVEX;
2643 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2644 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002645 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002646 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002647 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002648 (_.VT _.RC:$src),
2649 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002650 EVEX, EVEX_KZ;
2651
Craig Topper4e7b8882016-10-03 02:00:29 +00002652 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002653 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002654 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002655 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002656 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2657 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002658
Craig Topper63e2cd62017-01-14 07:50:52 +00002659 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002660 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2661 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2662 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2663 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002664 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002665 (_.VT _.RC:$src1),
2666 (_.VT _.RC:$src0))))], _.ExeDomain>,
2667 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002668 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002669 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2670 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002671 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2672 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002673 [(set _.RC:$dst, (_.VT
2674 (vselect _.KRCWM:$mask,
2675 (_.VT (bitconvert (ld_frag addr:$src1))),
2676 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002677 }
Craig Toppere1cac152016-06-07 07:27:54 +00002678 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002679 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2680 (ins _.KRCWM:$mask, _.MemOp:$src),
2681 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2682 "${dst} {${mask}} {z}, $src}",
2683 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2684 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2685 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002686 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002687 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2688 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2689
2690 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2691 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2692
2693 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2694 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2695 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002696}
2697
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002698multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2699 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002700 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002701 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002702 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002703 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002704
2705 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002706 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002707 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002708 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002709 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002710 }
2711}
2712
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002713multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2714 AVX512VLVectorVTInfo _,
2715 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002716 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002717 let Predicates = [prd] in
2718 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002719 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002720
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002721 let Predicates = [prd, HasVLX] in {
2722 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002723 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002724 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002725 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002726 }
2727}
2728
2729multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002730 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002731
Craig Topper99f6b622016-05-01 01:03:56 +00002732 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002733 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2734 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2735 [], _.ExeDomain>, EVEX;
2736 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2737 (ins _.KRCWM:$mask, _.RC:$src),
2738 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2739 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002740 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002741 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002742 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002743 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002744 "${dst} {${mask}} {z}, $src}",
2745 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002746 }
Igor Breger81b79de2015-11-19 07:43:43 +00002747
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002748 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002749 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002750 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002751 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002752 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2753 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2754 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002755
2756 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2757 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2758 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002759}
2760
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002761
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002762multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2763 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002764 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002765 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2766 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002767
2768 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002769 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2770 masked_store_unaligned>, EVEX_V256;
2771 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2772 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002773 }
2774}
2775
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002776multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2777 AVX512VLVectorVTInfo _, Predicate prd> {
2778 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002779 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2780 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002781
2782 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002783 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2784 masked_store_aligned256>, EVEX_V256;
2785 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2786 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002787 }
2788}
2789
2790defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2791 HasAVX512>,
2792 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2793 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2794
2795defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2796 HasAVX512>,
2797 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2798 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2799
Craig Topperc9293492016-02-26 06:50:29 +00002800defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002801 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002802 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002803 PS, EVEX_CD8<32, CD8VF>;
2804
Craig Topper4e7b8882016-10-03 02:00:29 +00002805defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002806 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002807 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2808 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002809
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002810defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2811 HasAVX512>,
2812 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2813 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002814
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002815defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2816 HasAVX512>,
2817 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2818 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002819
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002820defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2821 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002822 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2823
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002824defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2825 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002826 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2827
Craig Topperc9293492016-02-26 06:50:29 +00002828defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002829 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002830 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002831 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2832
Craig Topperc9293492016-02-26 06:50:29 +00002833defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002834 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002835 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002836 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002837
Craig Topperd875d6b2016-09-29 06:07:09 +00002838// Special instructions to help with spilling when we don't have VLX. We need
2839// to load or store from a ZMM register instead. These are converted in
2840// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002841let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002842 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2843def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2844 "", []>;
2845def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2846 "", []>;
2847def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2848 "", []>;
2849def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2850 "", []>;
2851}
2852
2853let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002854def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002855 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002856def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002857 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002858def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002859 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002860def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002861 "", []>;
2862}
2863
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002864def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002865 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002866 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002867 VK8), VR512:$src)>;
2868
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002869def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002870 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002871 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002872
Craig Topper33c550c2016-05-22 00:39:30 +00002873// These patterns exist to prevent the above patterns from introducing a second
2874// mask inversion when one already exists.
2875def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2876 (bc_v8i64 (v16i32 immAllZerosV)),
2877 (v8i64 VR512:$src))),
2878 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2879def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2880 (v16i32 immAllZerosV),
2881 (v16i32 VR512:$src))),
2882 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2883
Craig Topper96ab6fd2017-01-09 04:19:34 +00002884// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
2885// available. Use a 512-bit operation and extract.
2886let Predicates = [HasAVX512, NoVLX] in {
2887def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
2888 (v8f32 VR256X:$src0))),
2889 (EXTRACT_SUBREG
2890 (v16f32
2891 (VMOVAPSZrrk
2892 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2893 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2894 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2895 sub_ymm)>;
2896
2897def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
2898 (v8i32 VR256X:$src0))),
2899 (EXTRACT_SUBREG
2900 (v16i32
2901 (VMOVDQA32Zrrk
2902 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2903 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2904 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2905 sub_ymm)>;
2906}
2907
Craig Topper14aa2662016-08-11 06:04:04 +00002908let Predicates = [HasVLX, NoBWI] in {
2909 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002910 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
2911 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2912 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
2913 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2914 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
2915 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
2916 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
2917 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002918
2919 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002920 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
2921 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2922 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
2923 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2924 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
2925 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
2926 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
2927 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002928}
2929
Craig Topper95bdabd2016-05-22 23:44:33 +00002930let Predicates = [HasVLX] in {
2931 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2932 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2933 def : Pat<(alignedstore (v2f64 (extract_subvector
2934 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2935 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2936 def : Pat<(alignedstore (v4f32 (extract_subvector
2937 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2938 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2939 def : Pat<(alignedstore (v2i64 (extract_subvector
2940 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2941 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2942 def : Pat<(alignedstore (v4i32 (extract_subvector
2943 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2944 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2945 def : Pat<(alignedstore (v8i16 (extract_subvector
2946 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2947 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2948 def : Pat<(alignedstore (v16i8 (extract_subvector
2949 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2950 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2951
2952 def : Pat<(store (v2f64 (extract_subvector
2953 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2954 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2955 def : Pat<(store (v4f32 (extract_subvector
2956 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2957 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2958 def : Pat<(store (v2i64 (extract_subvector
2959 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2960 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2961 def : Pat<(store (v4i32 (extract_subvector
2962 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2963 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2964 def : Pat<(store (v8i16 (extract_subvector
2965 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2966 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2967 def : Pat<(store (v16i8 (extract_subvector
2968 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2969 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2970
2971 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2972 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2973 def : Pat<(alignedstore (v2f64 (extract_subvector
2974 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2975 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2976 def : Pat<(alignedstore (v4f32 (extract_subvector
2977 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2978 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2979 def : Pat<(alignedstore (v2i64 (extract_subvector
2980 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2981 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2982 def : Pat<(alignedstore (v4i32 (extract_subvector
2983 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2984 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2985 def : Pat<(alignedstore (v8i16 (extract_subvector
2986 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2987 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2988 def : Pat<(alignedstore (v16i8 (extract_subvector
2989 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2990 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2991
2992 def : Pat<(store (v2f64 (extract_subvector
2993 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2994 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2995 def : Pat<(store (v4f32 (extract_subvector
2996 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2997 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2998 def : Pat<(store (v2i64 (extract_subvector
2999 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3000 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3001 def : Pat<(store (v4i32 (extract_subvector
3002 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3003 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3004 def : Pat<(store (v8i16 (extract_subvector
3005 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3006 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3007 def : Pat<(store (v16i8 (extract_subvector
3008 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3009 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3010
3011 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3012 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003013 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3014 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003015 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3016 def : Pat<(alignedstore (v8f32 (extract_subvector
3017 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3018 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003019 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3020 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003021 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003022 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3023 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003024 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003025 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3026 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003027 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003028 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3029 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003030 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3031
3032 def : Pat<(store (v4f64 (extract_subvector
3033 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3034 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3035 def : Pat<(store (v8f32 (extract_subvector
3036 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3037 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3038 def : Pat<(store (v4i64 (extract_subvector
3039 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3040 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3041 def : Pat<(store (v8i32 (extract_subvector
3042 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3043 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3044 def : Pat<(store (v16i16 (extract_subvector
3045 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3046 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3047 def : Pat<(store (v32i8 (extract_subvector
3048 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3049 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3050}
3051
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003052
3053// Move Int Doubleword to Packed Double Int
3054//
3055let ExeDomain = SSEPackedInt in {
3056def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3057 "vmovd\t{$src, $dst|$dst, $src}",
3058 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003059 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003060 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003061def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003062 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003063 [(set VR128X:$dst,
3064 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003065 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003066def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003067 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003068 [(set VR128X:$dst,
3069 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003070 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003071let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3072def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3073 (ins i64mem:$src),
3074 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003075 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003076let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003077def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003078 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003079 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003080 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003081def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3082 "vmovq\t{$src, $dst|$dst, $src}",
3083 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3084 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003085def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003086 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003087 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003088 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003089def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003090 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003091 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003092 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3093 EVEX_CD8<64, CD8VT1>;
3094}
3095} // ExeDomain = SSEPackedInt
3096
3097// Move Int Doubleword to Single Scalar
3098//
3099let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3100def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3101 "vmovd\t{$src, $dst|$dst, $src}",
3102 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003103 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003104
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003105def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003106 "vmovd\t{$src, $dst|$dst, $src}",
3107 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3108 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3109} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3110
3111// Move doubleword from xmm register to r/m32
3112//
3113let ExeDomain = SSEPackedInt in {
3114def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3115 "vmovd\t{$src, $dst|$dst, $src}",
3116 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003117 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003118 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003119def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003120 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003121 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003122 [(store (i32 (extractelt (v4i32 VR128X:$src),
3123 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3124 EVEX, EVEX_CD8<32, CD8VT1>;
3125} // ExeDomain = SSEPackedInt
3126
3127// Move quadword from xmm1 register to r/m64
3128//
3129let ExeDomain = SSEPackedInt in {
3130def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3131 "vmovq\t{$src, $dst|$dst, $src}",
3132 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003133 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003134 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003135 Requires<[HasAVX512, In64BitMode]>;
3136
Craig Topperc648c9b2015-12-28 06:11:42 +00003137let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3138def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3139 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003140 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003141 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003142
Craig Topperc648c9b2015-12-28 06:11:42 +00003143def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3144 (ins i64mem:$dst, VR128X:$src),
3145 "vmovq\t{$src, $dst|$dst, $src}",
3146 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3147 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003148 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003149 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3150
3151let hasSideEffects = 0 in
3152def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003153 (ins VR128X:$src),
3154 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3155 EVEX, VEX_W;
3156} // ExeDomain = SSEPackedInt
3157
3158// Move Scalar Single to Double Int
3159//
3160let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3161def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3162 (ins FR32X:$src),
3163 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003164 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003165 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003166def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003167 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003168 "vmovd\t{$src, $dst|$dst, $src}",
3169 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3170 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3171} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3172
3173// Move Quadword Int to Packed Quadword Int
3174//
3175let ExeDomain = SSEPackedInt in {
3176def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3177 (ins i64mem:$src),
3178 "vmovq\t{$src, $dst|$dst, $src}",
3179 [(set VR128X:$dst,
3180 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3181 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3182} // ExeDomain = SSEPackedInt
3183
3184//===----------------------------------------------------------------------===//
3185// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003186//===----------------------------------------------------------------------===//
3187
Craig Topperc7de3a12016-07-29 02:49:08 +00003188multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003189 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003190 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3191 (ins _.RC:$src1, _.FRC:$src2),
3192 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3193 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3194 (scalar_to_vector _.FRC:$src2))))],
3195 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3196 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003197 (ins _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003198 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3199 "$dst {${mask}} {z}, $src1, $src2}"),
3200 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003201 (_.VT (OpNode _.RC:$src1,
3202 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003203 _.ImmAllZerosV)))],
3204 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3205 let Constraints = "$src0 = $dst" in
3206 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003207 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003208 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3209 "$dst {${mask}}, $src1, $src2}"),
3210 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003211 (_.VT (OpNode _.RC:$src1,
3212 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003213 (_.VT _.RC:$src0))))],
3214 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003215 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003216 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3217 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3218 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3219 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3220 let mayLoad = 1, hasSideEffects = 0 in {
3221 let Constraints = "$src0 = $dst" in
3222 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3223 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3224 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3225 "$dst {${mask}}, $src}"),
3226 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3227 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3228 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3229 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3230 "$dst {${mask}} {z}, $src}"),
3231 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003232 }
Craig Toppere1cac152016-06-07 07:27:54 +00003233 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3234 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3235 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3236 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003237 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003238 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3239 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3240 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3241 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003242}
3243
Asaf Badouh41ecf462015-12-06 13:26:56 +00003244defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3245 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003246
Asaf Badouh41ecf462015-12-06 13:26:56 +00003247defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3248 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003249
Ayman Musa46af8f92016-11-13 14:29:32 +00003250
3251multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3252 PatLeaf ZeroFP, X86VectorVTInfo _> {
3253
3254def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003255 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003256 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3257 (_.EltVT _.FRC:$src1),
3258 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003259 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003260 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3261 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003262 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00003263 _.RC)>;
3264
3265def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003266 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003267 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3268 (_.EltVT _.FRC:$src1),
3269 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003270 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003271 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003272 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00003273 _.RC)>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003274}
3275
3276multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3277 dag Mask, RegisterClass MaskRC> {
3278
3279def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003280 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003281 (_.info256.VT (insert_subvector undef,
3282 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003283 (iPTR 0))),
3284 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003285 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003286 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003287 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003288
3289}
3290
3291multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3292 dag Mask, RegisterClass MaskRC> {
3293
3294def : Pat<(_.info128.VT (extract_subvector
3295 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003296 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003297 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003298 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003299 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003300 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3301 addr:$srcAddr)>;
3302
3303def : Pat<(_.info128.VT (extract_subvector
3304 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3305 (_.info512.VT (insert_subvector undef,
3306 (_.info256.VT (insert_subvector undef,
3307 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003308 (iPTR 0))),
3309 (iPTR 0))))),
3310 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003311 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3312 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3313 addr:$srcAddr)>;
3314
3315}
3316
3317defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3318defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3319
3320defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3321 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3322defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3323 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3324defm : avx512_store_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3325 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3326
3327defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3328 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3329defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3330 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3331defm : avx512_load_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3332 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3333
Craig Topper74ed0872016-05-18 06:55:59 +00003334def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003335 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003336 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003337
Craig Topper74ed0872016-05-18 06:55:59 +00003338def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003339 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003340 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003341
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003342def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3343 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3344 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3345
Craig Topper99f6b622016-05-01 01:03:56 +00003346let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003347defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
Ayman Musaf77219e2017-02-13 09:55:48 +00003348 (outs VR128X:$dst), (ins VR128X:$src1, FR32X:$src2),
Igor Breger4424aaa2015-11-19 07:58:33 +00003349 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3350 XS, EVEX_4V, VEX_LIG;
3351
Craig Topper99f6b622016-05-01 01:03:56 +00003352let hasSideEffects = 0 in
Craig Toppera9818aa2017-02-11 07:01:38 +00003353defm VMOVSDZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
Ayman Musaf77219e2017-02-13 09:55:48 +00003354 (outs VR128X:$dst), (ins VR128X:$src1, FR64X:$src2),
Igor Breger4424aaa2015-11-19 07:58:33 +00003355 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3356 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003357
3358let Predicates = [HasAVX512] in {
3359 let AddedComplexity = 15 in {
3360 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3361 // MOVS{S,D} to the lower bits.
3362 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003363 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003364 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003365 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003366 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003367 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003368 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003369 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003370 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003371
3372 // Move low f32 and clear high bits.
3373 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3374 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003375 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003376 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3377 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3378 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003379 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003380 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003381 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3382 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003383 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003384 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3385 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3386 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003387 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003388 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003389
3390 let AddedComplexity = 20 in {
3391 // MOVSSrm zeros the high parts of the register; represent this
3392 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3393 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3394 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3395 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3396 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3397 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3398 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003399 def : Pat<(v4f32 (X86vzload addr:$src)),
3400 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003401
3402 // MOVSDrm zeros the high parts of the register; represent this
3403 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3404 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3405 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3406 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3407 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3408 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3409 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3410 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3411 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3412 def : Pat<(v2f64 (X86vzload addr:$src)),
3413 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3414
3415 // Represent the same patterns above but in the form they appear for
3416 // 256-bit types
3417 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3418 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003419 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003420 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3421 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3422 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003423 def : Pat<(v8f32 (X86vzload addr:$src)),
3424 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003425 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3426 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3427 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003428 def : Pat<(v4f64 (X86vzload addr:$src)),
3429 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003430
3431 // Represent the same patterns above but in the form they appear for
3432 // 512-bit types
3433 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3434 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3435 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3436 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3437 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3438 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003439 def : Pat<(v16f32 (X86vzload addr:$src)),
3440 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003441 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3442 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3443 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003444 def : Pat<(v8f64 (X86vzload addr:$src)),
3445 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003446 }
3447 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3448 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003449 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003450 FR32X:$src)), sub_xmm)>;
3451 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3452 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003453 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003454 FR64X:$src)), sub_xmm)>;
3455 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3456 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003457 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003458
3459 // Move low f64 and clear high bits.
3460 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3461 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003462 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003463 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003464 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3465 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003466 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003467 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003468
3469 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003470 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003471 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003472 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003473 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003474 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003475
3476 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003477 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003478 addr:$dst),
3479 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003480
3481 // Shuffle with VMOVSS
3482 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3483 (VMOVSSZrr (v4i32 VR128X:$src1),
3484 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3485 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3486 (VMOVSSZrr (v4f32 VR128X:$src1),
3487 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3488
3489 // 256-bit variants
3490 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3491 (SUBREG_TO_REG (i32 0),
3492 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3493 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3494 sub_xmm)>;
3495 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3496 (SUBREG_TO_REG (i32 0),
3497 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3498 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3499 sub_xmm)>;
3500
3501 // Shuffle with VMOVSD
3502 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3503 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3504 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3505 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003506
3507 // 256-bit variants
3508 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3509 (SUBREG_TO_REG (i32 0),
3510 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3511 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3512 sub_xmm)>;
3513 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3514 (SUBREG_TO_REG (i32 0),
3515 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3516 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3517 sub_xmm)>;
3518
3519 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3520 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3521 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3522 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3523 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3524 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3525 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3526 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3527}
3528
3529let AddedComplexity = 15 in
3530def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3531 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003532 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003533 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003534 (v2i64 VR128X:$src))))],
3535 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3536
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003537let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003538 let AddedComplexity = 15 in {
3539 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3540 (VMOVDI2PDIZrr GR32:$src)>;
3541
3542 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3543 (VMOV64toPQIZrr GR64:$src)>;
3544
3545 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3546 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3547 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003548
3549 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3550 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3551 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003552 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003553 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3554 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00003555 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
3556 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003557 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3558 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003559 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3560 (VMOVDI2PDIZrm addr:$src)>;
3561 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3562 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003563 def : Pat<(v4i32 (X86vzload addr:$src)),
3564 (VMOVDI2PDIZrm addr:$src)>;
3565 def : Pat<(v8i32 (X86vzload addr:$src)),
3566 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003567 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003568 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003569 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003570 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003571 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003572 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003573 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003574 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003575 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003576
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003577 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3578 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3579 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3580 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003581 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3582 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3583 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3584
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003585 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003586 def : Pat<(v16i32 (X86vzload addr:$src)),
3587 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003588 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003589 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003590}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003591//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003592// AVX-512 - Non-temporals
3593//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003594let SchedRW = [WriteLoad] in {
3595 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3596 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3597 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3598 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3599 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003600
Craig Topper2f90c1f2016-06-07 07:27:57 +00003601 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003602 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003603 (ins i256mem:$src),
3604 "vmovntdqa\t{$src, $dst|$dst, $src}",
3605 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3606 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3607 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003608
Robert Khasanoved882972014-08-13 10:46:00 +00003609 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003610 (ins i128mem:$src),
3611 "vmovntdqa\t{$src, $dst|$dst, $src}",
3612 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3613 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3614 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003615 }
Adam Nemetefd07852014-06-18 16:51:10 +00003616}
3617
Igor Bregerd3341f52016-01-20 13:11:47 +00003618multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3619 PatFrag st_frag = alignednontemporalstore,
3620 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003621 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003622 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003623 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003624 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3625 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003626}
3627
Igor Bregerd3341f52016-01-20 13:11:47 +00003628multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3629 AVX512VLVectorVTInfo VTInfo> {
3630 let Predicates = [HasAVX512] in
3631 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003632
Igor Bregerd3341f52016-01-20 13:11:47 +00003633 let Predicates = [HasAVX512, HasVLX] in {
3634 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3635 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003636 }
3637}
3638
Igor Bregerd3341f52016-01-20 13:11:47 +00003639defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3640defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3641defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003642
Craig Topper707c89c2016-05-08 23:43:17 +00003643let Predicates = [HasAVX512], AddedComplexity = 400 in {
3644 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3645 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3646 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3647 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3648 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3649 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003650
3651 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3652 (VMOVNTDQAZrm addr:$src)>;
3653 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3654 (VMOVNTDQAZrm addr:$src)>;
3655 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3656 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003657 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003658 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003659 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003660 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003661 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003662 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003663}
3664
Craig Topperc41320d2016-05-08 23:08:45 +00003665let Predicates = [HasVLX], AddedComplexity = 400 in {
3666 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3667 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3668 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3669 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3670 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3671 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3672
Simon Pilgrim9a896232016-06-07 13:34:24 +00003673 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3674 (VMOVNTDQAZ256rm addr:$src)>;
3675 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3676 (VMOVNTDQAZ256rm addr:$src)>;
3677 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3678 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003679 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003680 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003681 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003682 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003683 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003684 (VMOVNTDQAZ256rm addr:$src)>;
3685
Craig Topperc41320d2016-05-08 23:08:45 +00003686 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3687 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3688 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3689 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3690 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3691 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003692
3693 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3694 (VMOVNTDQAZ128rm addr:$src)>;
3695 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3696 (VMOVNTDQAZ128rm addr:$src)>;
3697 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3698 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003699 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003700 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003701 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003702 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003703 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003704 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003705}
3706
Adam Nemet7f62b232014-06-10 16:39:53 +00003707//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003708// AVX-512 - Integer arithmetic
3709//
3710multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003711 X86VectorVTInfo _, OpndItins itins,
3712 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003713 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003714 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003715 "$src2, $src1", "$src1, $src2",
3716 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003717 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003718 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003719
Craig Toppere1cac152016-06-07 07:27:54 +00003720 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3721 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3722 "$src2, $src1", "$src1, $src2",
3723 (_.VT (OpNode _.RC:$src1,
3724 (bitconvert (_.LdFrag addr:$src2)))),
3725 itins.rm>,
3726 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003727}
3728
3729multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3730 X86VectorVTInfo _, OpndItins itins,
3731 bit IsCommutable = 0> :
3732 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003733 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3734 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3735 "${src2}"##_.BroadcastStr##", $src1",
3736 "$src1, ${src2}"##_.BroadcastStr,
3737 (_.VT (OpNode _.RC:$src1,
3738 (X86VBroadcast
3739 (_.ScalarLdFrag addr:$src2)))),
3740 itins.rm>,
3741 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003742}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003743
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003744multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3745 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3746 Predicate prd, bit IsCommutable = 0> {
3747 let Predicates = [prd] in
3748 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3749 IsCommutable>, EVEX_V512;
3750
3751 let Predicates = [prd, HasVLX] in {
3752 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3753 IsCommutable>, EVEX_V256;
3754 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3755 IsCommutable>, EVEX_V128;
3756 }
3757}
3758
Robert Khasanov545d1b72014-10-14 14:36:19 +00003759multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3760 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3761 Predicate prd, bit IsCommutable = 0> {
3762 let Predicates = [prd] in
3763 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3764 IsCommutable>, EVEX_V512;
3765
3766 let Predicates = [prd, HasVLX] in {
3767 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3768 IsCommutable>, EVEX_V256;
3769 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3770 IsCommutable>, EVEX_V128;
3771 }
3772}
3773
3774multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3775 OpndItins itins, Predicate prd,
3776 bit IsCommutable = 0> {
3777 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3778 itins, prd, IsCommutable>,
3779 VEX_W, EVEX_CD8<64, CD8VF>;
3780}
3781
3782multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3783 OpndItins itins, Predicate prd,
3784 bit IsCommutable = 0> {
3785 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3786 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3787}
3788
3789multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3790 OpndItins itins, Predicate prd,
3791 bit IsCommutable = 0> {
3792 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3793 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3794}
3795
3796multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3797 OpndItins itins, Predicate prd,
3798 bit IsCommutable = 0> {
3799 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3800 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3801}
3802
3803multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3804 SDNode OpNode, OpndItins itins, Predicate prd,
3805 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003806 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003807 IsCommutable>;
3808
Igor Bregerf2460112015-07-26 14:41:44 +00003809 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003810 IsCommutable>;
3811}
3812
3813multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3814 SDNode OpNode, OpndItins itins, Predicate prd,
3815 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003816 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003817 IsCommutable>;
3818
Igor Bregerf2460112015-07-26 14:41:44 +00003819 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003820 IsCommutable>;
3821}
3822
3823multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3824 bits<8> opc_d, bits<8> opc_q,
3825 string OpcodeStr, SDNode OpNode,
3826 OpndItins itins, bit IsCommutable = 0> {
3827 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3828 itins, HasAVX512, IsCommutable>,
3829 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3830 itins, HasBWI, IsCommutable>;
3831}
3832
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003833multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003834 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003835 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3836 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003837 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003838 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003839 "$src2, $src1","$src1, $src2",
3840 (_Dst.VT (OpNode
3841 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003842 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003843 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003844 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003845 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3846 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3847 "$src2, $src1", "$src1, $src2",
3848 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3849 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003850 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003851 AVX512BIBase, EVEX_4V;
3852
3853 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003854 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003855 OpcodeStr,
3856 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003857 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003858 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3859 (_Brdct.VT (X86VBroadcast
3860 (_Brdct.ScalarLdFrag addr:$src2)))))),
3861 itins.rm>,
3862 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003863}
3864
Robert Khasanov545d1b72014-10-14 14:36:19 +00003865defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3866 SSE_INTALU_ITINS_P, 1>;
3867defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3868 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003869defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3870 SSE_INTALU_ITINS_P, HasBWI, 1>;
3871defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3872 SSE_INTALU_ITINS_P, HasBWI, 0>;
3873defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003874 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003875defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003876 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003877defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003878 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003879defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003880 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003881defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003882 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003883defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003884 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003885defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003886 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003887defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003888 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003889defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003890 SSE_INTALU_ITINS_P, HasBWI, 1>;
3891
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003892multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003893 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3894 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3895 let Predicates = [prd] in
3896 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3897 _SrcVTInfo.info512, _DstVTInfo.info512,
3898 v8i64_info, IsCommutable>,
3899 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3900 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003901 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003902 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003903 v4i64x_info, IsCommutable>,
3904 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003905 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003906 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003907 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003908 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3909 }
Michael Liao66233b72015-08-06 09:06:20 +00003910}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003911
3912defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003913 avx512vl_i32_info, avx512vl_i64_info,
3914 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003915defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003916 avx512vl_i32_info, avx512vl_i64_info,
3917 X86pmuludq, HasAVX512, 1>;
3918defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3919 avx512vl_i8_info, avx512vl_i8_info,
3920 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003921
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003922multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3923 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003924 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3925 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3926 OpcodeStr,
3927 "${src2}"##_Src.BroadcastStr##", $src1",
3928 "$src1, ${src2}"##_Src.BroadcastStr,
3929 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3930 (_Src.VT (X86VBroadcast
3931 (_Src.ScalarLdFrag addr:$src2))))))>,
3932 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003933}
3934
Michael Liao66233b72015-08-06 09:06:20 +00003935multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3936 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003937 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003938 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003939 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003940 "$src2, $src1","$src1, $src2",
3941 (_Dst.VT (OpNode
3942 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003943 (_Src.VT _Src.RC:$src2))),
3944 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003945 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003946 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3947 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3948 "$src2, $src1", "$src1, $src2",
3949 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3950 (bitconvert (_Src.LdFrag addr:$src2))))>,
3951 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003952}
3953
3954multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3955 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003956 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003957 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3958 v32i16_info>,
3959 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3960 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003961 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003962 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3963 v16i16x_info>,
3964 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3965 v16i16x_info>, EVEX_V256;
3966 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3967 v8i16x_info>,
3968 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3969 v8i16x_info>, EVEX_V128;
3970 }
3971}
3972multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3973 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003974 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003975 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3976 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003977 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003978 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3979 v32i8x_info>, EVEX_V256;
3980 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3981 v16i8x_info>, EVEX_V128;
3982 }
3983}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003984
3985multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3986 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003987 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003988 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003989 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00003990 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003991 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003992 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00003993 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003994 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00003995 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003996 }
3997}
3998
Craig Topperb6da6542016-05-01 17:38:32 +00003999defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4000defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4001defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4002defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004003
Craig Topper5acb5a12016-05-01 06:24:57 +00004004defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4005 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4006defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004007 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004008
Igor Bregerf2460112015-07-26 14:41:44 +00004009defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004010 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004011defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004012 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004013defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004014 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004015
Igor Bregerf2460112015-07-26 14:41:44 +00004016defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004017 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004018defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004019 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004020defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004021 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004022
Igor Bregerf2460112015-07-26 14:41:44 +00004023defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004024 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004025defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004026 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004027defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004028 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004029
Igor Bregerf2460112015-07-26 14:41:44 +00004030defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004031 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004032defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004033 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004034defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004035 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004036
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004037// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4038let Predicates = [HasDQI, NoVLX] in {
4039 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4040 (EXTRACT_SUBREG
4041 (VPMULLQZrr
4042 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4043 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4044 sub_ymm)>;
4045
4046 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4047 (EXTRACT_SUBREG
4048 (VPMULLQZrr
4049 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4050 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4051 sub_xmm)>;
4052}
4053
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004054//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004055// AVX-512 Logical Instructions
4056//===----------------------------------------------------------------------===//
4057
Craig Topperabe80cc2016-08-28 06:06:28 +00004058multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004059 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004060 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4061 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4062 "$src2, $src1", "$src1, $src2",
4063 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4064 (bitconvert (_.VT _.RC:$src2)))),
4065 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4066 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004067 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004068 AVX512BIBase, EVEX_4V;
4069
4070 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4071 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4072 "$src2, $src1", "$src1, $src2",
4073 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4074 (bitconvert (_.LdFrag addr:$src2)))),
4075 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4076 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004077 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004078 AVX512BIBase, EVEX_4V;
4079}
4080
4081multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004082 X86VectorVTInfo _, bit IsCommutable = 0> :
4083 avx512_logic_rm<opc, OpcodeStr, OpNode, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004084 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4085 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4086 "${src2}"##_.BroadcastStr##", $src1",
4087 "$src1, ${src2}"##_.BroadcastStr,
4088 (_.i64VT (OpNode _.RC:$src1,
4089 (bitconvert
4090 (_.VT (X86VBroadcast
4091 (_.ScalarLdFrag addr:$src2)))))),
4092 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4093 (bitconvert
4094 (_.VT (X86VBroadcast
4095 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004096 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004097 AVX512BIBase, EVEX_4V, EVEX_B;
4098}
4099
4100multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004101 AVX512VLVectorVTInfo VTInfo,
4102 bit IsCommutable = 0> {
4103 let Predicates = [HasAVX512] in
4104 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004105 IsCommutable>, EVEX_V512;
4106
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004107 let Predicates = [HasAVX512, HasVLX] in {
4108 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
Craig Topperabe80cc2016-08-28 06:06:28 +00004109 IsCommutable>, EVEX_V256;
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004110 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
Craig Topperabe80cc2016-08-28 06:06:28 +00004111 IsCommutable>, EVEX_V128;
4112 }
4113}
4114
4115multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004116 bit IsCommutable = 0> {
4117 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004118 IsCommutable>, EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004119}
4120
4121multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004122 bit IsCommutable = 0> {
4123 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004124 IsCommutable>,
4125 VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004126}
4127
4128multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004129 SDNode OpNode, bit IsCommutable = 0> {
4130 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, IsCommutable>;
4131 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004132}
4133
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004134defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4135defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4136defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4137defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004138
4139//===----------------------------------------------------------------------===//
4140// AVX-512 FP arithmetic
4141//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004142multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4143 SDNode OpNode, SDNode VecNode, OpndItins itins,
4144 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004145 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004146 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4147 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4148 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004149 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4150 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004151 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004152
4153 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004154 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004155 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004156 (_.VT (VecNode _.RC:$src1,
4157 _.ScalarIntMemCPat:$src2,
4158 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004159 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004160 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004161 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004162 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004163 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4164 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004165 itins.rr> {
4166 let isCommutable = IsCommutable;
4167 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004168 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004169 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004170 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4171 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004172 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004173 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004174 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004175}
4176
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004177multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004178 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004179 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004180 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4181 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4182 "$rc, $src2, $src1", "$src1, $src2, $rc",
4183 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004184 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004185 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004186}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004187multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004188 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4189 OpndItins itins, bit IsCommutable> {
4190 let ExeDomain = _.ExeDomain in {
4191 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4192 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4193 "$src2, $src1", "$src1, $src2",
4194 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
4195 itins.rr>;
4196
4197 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4198 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4199 "$src2, $src1", "$src1, $src2",
4200 (_.VT (VecNode _.RC:$src1,
4201 _.ScalarIntMemCPat:$src2)),
4202 itins.rm>;
4203
4204 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4205 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4206 (ins _.FRC:$src1, _.FRC:$src2),
4207 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4208 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
4209 itins.rr> {
4210 let isCommutable = IsCommutable;
4211 }
4212 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4213 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4214 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4215 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4216 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4217 }
4218
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004219 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4220 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004221 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004222 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004223 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00004224 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004225}
4226
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004227multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4228 SDNode VecNode,
4229 SizeItins itins, bit IsCommutable> {
4230 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4231 itins.s, IsCommutable>,
4232 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4233 itins.s, IsCommutable>,
4234 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4235 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4236 itins.d, IsCommutable>,
4237 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4238 itins.d, IsCommutable>,
4239 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4240}
4241
4242multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00004243 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004244 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004245 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
4246 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004247 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004248 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
4249 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004250 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4251}
Craig Topper8783bbb2017-02-24 07:21:10 +00004252defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
4253defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
4254defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
4255defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
4256defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004257 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004258defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004259 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004260
4261// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4262// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4263multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4264 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00004265 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004266 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4267 (ins _.FRC:$src1, _.FRC:$src2),
4268 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4269 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004270 itins.rr> {
4271 let isCommutable = 1;
4272 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004273 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4274 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4275 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4276 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4277 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4278 }
4279}
4280defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4281 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4282 EVEX_CD8<32, CD8VT1>;
4283
4284defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4285 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4286 EVEX_CD8<64, CD8VT1>;
4287
4288defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4289 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4290 EVEX_CD8<32, CD8VT1>;
4291
4292defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4293 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4294 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004295
Craig Topper375aa902016-12-19 00:42:28 +00004296multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004297 X86VectorVTInfo _, OpndItins itins,
4298 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004299 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004300 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4301 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4302 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004303 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4304 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004305 let mayLoad = 1 in {
4306 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4307 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4308 "$src2, $src1", "$src1, $src2",
4309 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4310 EVEX_4V;
4311 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4312 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4313 "${src2}"##_.BroadcastStr##", $src1",
4314 "$src1, ${src2}"##_.BroadcastStr,
4315 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4316 (_.ScalarLdFrag addr:$src2)))),
4317 itins.rm>, EVEX_4V, EVEX_B;
4318 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004319 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004320}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004321
Craig Topper375aa902016-12-19 00:42:28 +00004322multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004323 X86VectorVTInfo _> {
4324 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004325 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4326 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4327 "$rc, $src2, $src1", "$src1, $src2, $rc",
4328 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4329 EVEX_4V, EVEX_B, EVEX_RC;
4330}
4331
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004332
Craig Topper375aa902016-12-19 00:42:28 +00004333multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004334 X86VectorVTInfo _> {
4335 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004336 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4337 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4338 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4339 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4340 EVEX_4V, EVEX_B;
4341}
4342
Craig Topper375aa902016-12-19 00:42:28 +00004343multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004344 Predicate prd, SizeItins itins,
4345 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004346 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004347 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004348 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004349 EVEX_CD8<32, CD8VF>;
4350 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004351 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004352 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004353 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004354
Robert Khasanov595e5982014-10-29 15:43:02 +00004355 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004356 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004357 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004358 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004359 EVEX_CD8<32, CD8VF>;
4360 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004361 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004362 EVEX_CD8<32, CD8VF>;
4363 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004364 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004365 EVEX_CD8<64, CD8VF>;
4366 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004367 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004368 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004369 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004370}
4371
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004372multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004373 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004374 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004375 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004376 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4377}
4378
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004379multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004380 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004381 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004382 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004383 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4384}
4385
Craig Topper9433f972016-08-02 06:16:53 +00004386defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4387 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004388 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004389defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4390 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004391 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004392defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004393 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004394defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004395 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004396defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4397 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004398 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004399defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4400 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004401 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004402let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004403 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4404 SSE_ALU_ITINS_P, 1>;
4405 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4406 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004407}
Craig Topper375aa902016-12-19 00:42:28 +00004408defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004409 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004410defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004411 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004412defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004413 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004414defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004415 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004416
Craig Topper8f6827c2016-08-31 05:37:52 +00004417// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004418multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4419 X86VectorVTInfo _, Predicate prd> {
4420let Predicates = [prd] in {
4421 // Masked register-register logical operations.
4422 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4423 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4424 _.RC:$src0)),
4425 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4426 _.RC:$src1, _.RC:$src2)>;
4427 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4428 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4429 _.ImmAllZerosV)),
4430 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4431 _.RC:$src2)>;
4432 // Masked register-memory logical operations.
4433 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4434 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4435 (load addr:$src2)))),
4436 _.RC:$src0)),
4437 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4438 _.RC:$src1, addr:$src2)>;
4439 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4440 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4441 _.ImmAllZerosV)),
4442 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4443 addr:$src2)>;
4444 // Register-broadcast logical operations.
4445 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4446 (bitconvert (_.VT (X86VBroadcast
4447 (_.ScalarLdFrag addr:$src2)))))),
4448 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4449 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4450 (bitconvert
4451 (_.i64VT (OpNode _.RC:$src1,
4452 (bitconvert (_.VT
4453 (X86VBroadcast
4454 (_.ScalarLdFrag addr:$src2))))))),
4455 _.RC:$src0)),
4456 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4457 _.RC:$src1, addr:$src2)>;
4458 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4459 (bitconvert
4460 (_.i64VT (OpNode _.RC:$src1,
4461 (bitconvert (_.VT
4462 (X86VBroadcast
4463 (_.ScalarLdFrag addr:$src2))))))),
4464 _.ImmAllZerosV)),
4465 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4466 _.RC:$src1, addr:$src2)>;
4467}
Craig Topper8f6827c2016-08-31 05:37:52 +00004468}
4469
Craig Topper45d65032016-09-02 05:29:13 +00004470multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4471 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4472 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4473 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4474 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4475 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4476 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004477}
4478
Craig Topper45d65032016-09-02 05:29:13 +00004479defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4480defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4481defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4482defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4483
Craig Topper2baef8f2016-12-18 04:17:00 +00004484let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004485 // Use packed logical operations for scalar ops.
4486 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4487 (COPY_TO_REGCLASS (VANDPDZ128rr
4488 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4489 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4490 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4491 (COPY_TO_REGCLASS (VORPDZ128rr
4492 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4493 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4494 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4495 (COPY_TO_REGCLASS (VXORPDZ128rr
4496 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4497 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4498 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4499 (COPY_TO_REGCLASS (VANDNPDZ128rr
4500 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4501 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4502
4503 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4504 (COPY_TO_REGCLASS (VANDPSZ128rr
4505 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4506 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4507 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4508 (COPY_TO_REGCLASS (VORPSZ128rr
4509 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4510 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4511 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4512 (COPY_TO_REGCLASS (VXORPSZ128rr
4513 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4514 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4515 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4516 (COPY_TO_REGCLASS (VANDNPSZ128rr
4517 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4518 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4519}
4520
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004521multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4522 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004523 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004524 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4525 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4526 "$src2, $src1", "$src1, $src2",
4527 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004528 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4529 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4530 "$src2, $src1", "$src1, $src2",
4531 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4532 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4533 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4534 "${src2}"##_.BroadcastStr##", $src1",
4535 "$src1, ${src2}"##_.BroadcastStr,
4536 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4537 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4538 EVEX_4V, EVEX_B;
Craig Topperaa8e9032017-02-26 06:45:40 +00004539 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004540}
4541
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004542multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4543 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004544 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004545 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4546 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4547 "$src2, $src1", "$src1, $src2",
4548 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004549 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4550 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4551 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004552 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004553 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4554 (i32 FROUND_CURRENT))>;
Craig Topperaa8e9032017-02-26 06:45:40 +00004555 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004556}
4557
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004558multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004559 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004560 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4561 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004562 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004563 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4564 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004565 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4566 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004567 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004568 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4569 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004570 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4571
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004572 // Define only if AVX512VL feature is present.
4573 let Predicates = [HasVLX] in {
4574 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4575 EVEX_V128, EVEX_CD8<32, CD8VF>;
4576 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4577 EVEX_V256, EVEX_CD8<32, CD8VF>;
4578 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4579 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4580 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4581 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4582 }
4583}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004584defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004585
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004586//===----------------------------------------------------------------------===//
4587// AVX-512 VPTESTM instructions
4588//===----------------------------------------------------------------------===//
4589
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004590multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4591 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004592 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004593 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4594 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4595 "$src2, $src1", "$src1, $src2",
4596 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4597 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004598 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4599 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4600 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004601 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004602 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4603 EVEX_4V,
4604 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004605}
4606
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004607multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4608 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004609 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4610 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4611 "${src2}"##_.BroadcastStr##", $src1",
4612 "$src1, ${src2}"##_.BroadcastStr,
4613 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4614 (_.ScalarLdFrag addr:$src2))))>,
4615 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004616}
Igor Bregerfca0a342016-01-28 13:19:25 +00004617
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004618// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004619multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4620 X86VectorVTInfo _, string Suffix> {
4621 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4622 (_.KVT (COPY_TO_REGCLASS
4623 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004624 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004625 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004626 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004627 _.RC:$src2, _.SubRegIdx)),
4628 _.KRC))>;
4629}
4630
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004631multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004632 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004633 let Predicates = [HasAVX512] in
4634 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4635 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4636
4637 let Predicates = [HasAVX512, HasVLX] in {
4638 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4639 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4640 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4641 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4642 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004643 let Predicates = [HasAVX512, NoVLX] in {
4644 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4645 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004646 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004647}
4648
4649multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4650 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004651 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004652 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004653 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004654}
4655
4656multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4657 SDNode OpNode> {
4658 let Predicates = [HasBWI] in {
4659 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4660 EVEX_V512, VEX_W;
4661 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4662 EVEX_V512;
4663 }
4664 let Predicates = [HasVLX, HasBWI] in {
4665
4666 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4667 EVEX_V256, VEX_W;
4668 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4669 EVEX_V128, VEX_W;
4670 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4671 EVEX_V256;
4672 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4673 EVEX_V128;
4674 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004675
Igor Bregerfca0a342016-01-28 13:19:25 +00004676 let Predicates = [HasAVX512, NoVLX] in {
4677 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4678 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4679 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4680 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004681 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004682
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004683}
4684
4685multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4686 SDNode OpNode> :
4687 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4688 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4689
4690defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4691defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004692
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004693
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004694//===----------------------------------------------------------------------===//
4695// AVX-512 Shift instructions
4696//===----------------------------------------------------------------------===//
4697multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004698 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004699 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004700 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004701 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004702 "$src2, $src1", "$src1, $src2",
4703 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004704 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004705 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004706 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004707 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004708 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4709 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004710 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004711 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004712}
4713
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004714multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4715 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004716 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004717 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4718 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4719 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4720 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004721 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004722}
4723
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004724multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004725 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004726 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004727 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004728 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4729 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4730 "$src2, $src1", "$src1, $src2",
4731 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004732 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004733 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4734 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4735 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004736 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004737 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004738 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004739 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004740}
4741
Cameron McInally5fb084e2014-12-11 17:13:05 +00004742multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004743 ValueType SrcVT, PatFrag bc_frag,
4744 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4745 let Predicates = [prd] in
4746 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4747 VTInfo.info512>, EVEX_V512,
4748 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4749 let Predicates = [prd, HasVLX] in {
4750 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4751 VTInfo.info256>, EVEX_V256,
4752 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4753 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4754 VTInfo.info128>, EVEX_V128,
4755 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4756 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004757}
4758
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004759multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4760 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004761 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004762 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004763 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004764 avx512vl_i64_info, HasAVX512>, VEX_W;
4765 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4766 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004767}
4768
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004769multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4770 string OpcodeStr, SDNode OpNode,
4771 AVX512VLVectorVTInfo VTInfo> {
4772 let Predicates = [HasAVX512] in
4773 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4774 VTInfo.info512>,
4775 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4776 VTInfo.info512>, EVEX_V512;
4777 let Predicates = [HasAVX512, HasVLX] in {
4778 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4779 VTInfo.info256>,
4780 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4781 VTInfo.info256>, EVEX_V256;
4782 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4783 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004784 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004785 VTInfo.info128>, EVEX_V128;
4786 }
4787}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004788
Michael Liao66233b72015-08-06 09:06:20 +00004789multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004790 Format ImmFormR, Format ImmFormM,
4791 string OpcodeStr, SDNode OpNode> {
4792 let Predicates = [HasBWI] in
4793 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4794 v32i16_info>, EVEX_V512;
4795 let Predicates = [HasVLX, HasBWI] in {
4796 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4797 v16i16x_info>, EVEX_V256;
4798 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4799 v8i16x_info>, EVEX_V128;
4800 }
4801}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004802
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004803multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4804 Format ImmFormR, Format ImmFormM,
4805 string OpcodeStr, SDNode OpNode> {
4806 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4807 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4808 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4809 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4810}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004811
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004812defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004813 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004814
4815defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004816 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004817
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004818defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004819 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004820
Michael Zuckerman298a6802016-01-13 12:39:33 +00004821defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004822defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004823
4824defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4825defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4826defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004827
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00004828// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
4829let Predicates = [HasAVX512, NoVLX] in {
4830 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
4831 (EXTRACT_SUBREG (v8i64
4832 (VPSRAQZrr
4833 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4834 VR128X:$src2)), sub_ymm)>;
4835
4836 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4837 (EXTRACT_SUBREG (v8i64
4838 (VPSRAQZrr
4839 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4840 VR128X:$src2)), sub_xmm)>;
4841
4842 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
4843 (EXTRACT_SUBREG (v8i64
4844 (VPSRAQZri
4845 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4846 imm:$src2)), sub_ymm)>;
4847
4848 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
4849 (EXTRACT_SUBREG (v8i64
4850 (VPSRAQZri
4851 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4852 imm:$src2)), sub_xmm)>;
4853}
4854
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004855//===-------------------------------------------------------------------===//
4856// Variable Bit Shifts
4857//===-------------------------------------------------------------------===//
4858multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004859 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004860 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004861 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4862 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4863 "$src2, $src1", "$src1, $src2",
4864 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004865 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004866 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4867 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4868 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004869 (_.VT (OpNode _.RC:$src1,
4870 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004871 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004872 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004873 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004874}
4875
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004876multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4877 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004878 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004879 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4880 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4881 "${src2}"##_.BroadcastStr##", $src1",
4882 "$src1, ${src2}"##_.BroadcastStr,
4883 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4884 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004885 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004886 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4887}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004888
Cameron McInally5fb084e2014-12-11 17:13:05 +00004889multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4890 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004891 let Predicates = [HasAVX512] in
4892 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4893 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4894
4895 let Predicates = [HasAVX512, HasVLX] in {
4896 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4897 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4898 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4899 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4900 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004901}
4902
4903multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4904 SDNode OpNode> {
4905 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004906 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004907 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004908 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004909}
4910
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004911// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004912multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
4913 SDNode OpNode, list<Predicate> p> {
4914 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004915 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004916 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004917 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004918 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004919 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4920 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4921 sub_ymm)>;
4922
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004923 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004924 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004925 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004926 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004927 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4928 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4929 sub_xmm)>;
4930 }
4931}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004932multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4933 SDNode OpNode> {
4934 let Predicates = [HasBWI] in
4935 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4936 EVEX_V512, VEX_W;
4937 let Predicates = [HasVLX, HasBWI] in {
4938
4939 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4940 EVEX_V256, VEX_W;
4941 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4942 EVEX_V128, VEX_W;
4943 }
4944}
4945
4946defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004947 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004948
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004949defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004950 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004951
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004952defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004953 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
4954
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004955defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4956defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004957
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004958defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
4959defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
4960defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
4961defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
4962
Craig Topper05629d02016-07-24 07:32:45 +00004963// Special handing for handling VPSRAV intrinsics.
4964multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4965 list<Predicate> p> {
4966 let Predicates = p in {
4967 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4968 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4969 _.RC:$src2)>;
4970 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4971 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4972 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004973 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4974 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4975 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4976 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4977 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4978 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4979 _.RC:$src0)),
4980 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4981 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004982 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4983 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4984 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4985 _.RC:$src1, _.RC:$src2)>;
4986 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4987 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4988 _.ImmAllZerosV)),
4989 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4990 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004991 }
4992}
4993
4994multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4995 list<Predicate> p> :
4996 avx512_var_shift_int_lowering<InstrStr, _, p> {
4997 let Predicates = p in {
4998 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4999 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5000 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5001 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005002 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5003 (X86vsrav _.RC:$src1,
5004 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5005 _.RC:$src0)),
5006 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5007 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005008 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5009 (X86vsrav _.RC:$src1,
5010 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5011 _.ImmAllZerosV)),
5012 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5013 _.RC:$src1, addr:$src2)>;
5014 }
5015}
5016
5017defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5018defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5019defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5020defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5021defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5022defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5023defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5024defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5025defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5026
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005027//===-------------------------------------------------------------------===//
5028// 1-src variable permutation VPERMW/D/Q
5029//===-------------------------------------------------------------------===//
5030multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5031 AVX512VLVectorVTInfo _> {
5032 let Predicates = [HasAVX512] in
5033 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5034 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5035
5036 let Predicates = [HasAVX512, HasVLX] in
5037 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5038 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5039}
5040
5041multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5042 string OpcodeStr, SDNode OpNode,
5043 AVX512VLVectorVTInfo VTInfo> {
5044 let Predicates = [HasAVX512] in
5045 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5046 VTInfo.info512>,
5047 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5048 VTInfo.info512>, EVEX_V512;
5049 let Predicates = [HasAVX512, HasVLX] in
5050 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5051 VTInfo.info256>,
5052 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5053 VTInfo.info256>, EVEX_V256;
5054}
5055
Michael Zuckermand9cac592016-01-19 17:07:43 +00005056multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5057 Predicate prd, SDNode OpNode,
5058 AVX512VLVectorVTInfo _> {
5059 let Predicates = [prd] in
5060 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5061 EVEX_V512 ;
5062 let Predicates = [HasVLX, prd] in {
5063 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5064 EVEX_V256 ;
5065 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5066 EVEX_V128 ;
5067 }
5068}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005069
Michael Zuckermand9cac592016-01-19 17:07:43 +00005070defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5071 avx512vl_i16_info>, VEX_W;
5072defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5073 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005074
5075defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5076 avx512vl_i32_info>;
5077defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5078 avx512vl_i64_info>, VEX_W;
5079defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5080 avx512vl_f32_info>;
5081defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5082 avx512vl_f64_info>, VEX_W;
5083
5084defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5085 X86VPermi, avx512vl_i64_info>,
5086 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5087defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5088 X86VPermi, avx512vl_f64_info>,
5089 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005090//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005091// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005092//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005093
Igor Breger78741a12015-10-04 07:20:41 +00005094multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5095 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5096 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5097 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5098 "$src2, $src1", "$src1, $src2",
5099 (_.VT (OpNode _.RC:$src1,
5100 (Ctrl.VT Ctrl.RC:$src2)))>,
5101 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005102 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5103 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5104 "$src2, $src1", "$src1, $src2",
5105 (_.VT (OpNode
5106 _.RC:$src1,
5107 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5108 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5109 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5110 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5111 "${src2}"##_.BroadcastStr##", $src1",
5112 "$src1, ${src2}"##_.BroadcastStr,
5113 (_.VT (OpNode
5114 _.RC:$src1,
5115 (Ctrl.VT (X86VBroadcast
5116 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5117 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005118}
5119
5120multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5121 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5122 let Predicates = [HasAVX512] in {
5123 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5124 Ctrl.info512>, EVEX_V512;
5125 }
5126 let Predicates = [HasAVX512, HasVLX] in {
5127 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5128 Ctrl.info128>, EVEX_V128;
5129 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5130 Ctrl.info256>, EVEX_V256;
5131 }
5132}
5133
5134multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5135 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5136
5137 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5138 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5139 X86VPermilpi, _>,
5140 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005141}
5142
Craig Topper05948fb2016-08-02 05:11:15 +00005143let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005144defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5145 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005146let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005147defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5148 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005149//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005150// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5151//===----------------------------------------------------------------------===//
5152
5153defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005154 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005155 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5156defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005157 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005158defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005159 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005160
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005161multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5162 let Predicates = [HasBWI] in
5163 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5164
5165 let Predicates = [HasVLX, HasBWI] in {
5166 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5167 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5168 }
5169}
5170
5171defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5172
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005173//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005174// Move Low to High and High to Low packed FP Instructions
5175//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005176def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5177 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005178 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005179 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5180 IIC_SSE_MOV_LH>, EVEX_4V;
5181def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5182 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005183 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005184 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5185 IIC_SSE_MOV_LH>, EVEX_4V;
5186
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005187let Predicates = [HasAVX512] in {
5188 // MOVLHPS patterns
5189 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5190 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5191 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5192 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005193
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005194 // MOVHLPS patterns
5195 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5196 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5197}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005198
5199//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005200// VMOVHPS/PD VMOVLPS Instructions
5201// All patterns was taken from SSS implementation.
5202//===----------------------------------------------------------------------===//
5203multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5204 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00005205 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00005206 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5207 (ins _.RC:$src1, f64mem:$src2),
5208 !strconcat(OpcodeStr,
5209 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5210 [(set _.RC:$dst,
5211 (OpNode _.RC:$src1,
5212 (_.VT (bitconvert
5213 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5214 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005215}
5216
5217defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5218 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5219defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5220 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5221defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5222 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5223defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5224 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5225
5226let Predicates = [HasAVX512] in {
5227 // VMOVHPS patterns
5228 def : Pat<(X86Movlhps VR128X:$src1,
5229 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5230 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5231 def : Pat<(X86Movlhps VR128X:$src1,
5232 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5233 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5234 // VMOVHPD patterns
5235 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5236 (scalar_to_vector (loadf64 addr:$src2)))),
5237 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5238 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5239 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5240 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5241 // VMOVLPS patterns
5242 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5243 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5244 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5245 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5246 // VMOVLPD patterns
5247 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5248 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5249 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5250 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5251 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5252 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5253 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5254}
5255
Igor Bregerb6b27af2015-11-10 07:09:07 +00005256def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5257 (ins f64mem:$dst, VR128X:$src),
5258 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005259 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005260 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5261 (bc_v2f64 (v4f32 VR128X:$src))),
5262 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5263 EVEX, EVEX_CD8<32, CD8VT2>;
5264def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5265 (ins f64mem:$dst, VR128X:$src),
5266 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005267 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005268 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5269 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5270 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5271def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5272 (ins f64mem:$dst, VR128X:$src),
5273 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005274 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005275 (iPTR 0))), addr:$dst)],
5276 IIC_SSE_MOV_LH>,
5277 EVEX, EVEX_CD8<32, CD8VT2>;
5278def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5279 (ins f64mem:$dst, VR128X:$src),
5280 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005281 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005282 (iPTR 0))), addr:$dst)],
5283 IIC_SSE_MOV_LH>,
5284 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005285
Igor Bregerb6b27af2015-11-10 07:09:07 +00005286let Predicates = [HasAVX512] in {
5287 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005288 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005289 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5290 (iPTR 0))), addr:$dst),
5291 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5292 // VMOVLPS patterns
5293 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5294 addr:$src1),
5295 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5296 def : Pat<(store (v4i32 (X86Movlps
5297 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5298 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5299 // VMOVLPD patterns
5300 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5301 addr:$src1),
5302 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5303 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5304 addr:$src1),
5305 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5306}
5307//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005308// FMA - Fused Multiply Operations
5309//
Adam Nemet26371ce2014-10-24 00:02:55 +00005310
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005311multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005312 X86VectorVTInfo _, string Suff> {
5313 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005314 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005315 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005316 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005317 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005318 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005319
Craig Toppere1cac152016-06-07 07:27:54 +00005320 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5321 (ins _.RC:$src2, _.MemOp:$src3),
5322 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005323 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005324 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005325
Craig Toppere1cac152016-06-07 07:27:54 +00005326 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5327 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5328 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5329 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005330 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005331 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005332 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005333 }
Craig Topper318e40b2016-07-25 07:20:31 +00005334
5335 // Additional pattern for folding broadcast nodes in other orders.
5336 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5337 (OpNode _.RC:$src1, _.RC:$src2,
5338 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5339 _.RC:$src1)),
5340 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5341 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005342}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005343
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005344multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005345 X86VectorVTInfo _, string Suff> {
5346 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005347 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005348 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5349 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005350 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005351 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005352}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005353
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005354multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005355 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5356 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005357 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005358 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5359 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5360 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005361 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005362 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005363 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005364 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005365 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005366 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005367 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005368}
5369
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005370multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005371 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005372 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005373 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005374 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005375 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005376}
5377
5378defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5379defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5380defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5381defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5382defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5383defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5384
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005385
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005386multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005387 X86VectorVTInfo _, string Suff> {
5388 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005389 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5390 (ins _.RC:$src2, _.RC:$src3),
5391 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005392 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005393 AVX512FMA3Base;
5394
Craig Toppere1cac152016-06-07 07:27:54 +00005395 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5396 (ins _.RC:$src2, _.MemOp:$src3),
5397 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005398 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005399 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005400
Craig Toppere1cac152016-06-07 07:27:54 +00005401 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5402 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5403 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5404 "$src2, ${src3}"##_.BroadcastStr,
5405 (_.VT (OpNode _.RC:$src2,
5406 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005407 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005408 }
Craig Topper318e40b2016-07-25 07:20:31 +00005409
5410 // Additional patterns for folding broadcast nodes in other orders.
5411 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5412 _.RC:$src2, _.RC:$src1)),
5413 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5414 _.RC:$src2, addr:$src3)>;
5415 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5416 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5417 _.RC:$src2, _.RC:$src1),
5418 _.RC:$src1)),
5419 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5420 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5421 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5422 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5423 _.RC:$src2, _.RC:$src1),
5424 _.ImmAllZerosV)),
5425 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5426 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005427}
5428
5429multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005430 X86VectorVTInfo _, string Suff> {
5431 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005432 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5433 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5434 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005435 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005436 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005437}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005438
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005439multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005440 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5441 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005442 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005443 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5444 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5445 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005446 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005447 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005448 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005449 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005450 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005451 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005452 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005453}
5454
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005455multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005456 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005457 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005458 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005459 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005460 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005461}
5462
5463defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5464defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5465defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5466defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5467defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5468defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5469
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005470multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005471 X86VectorVTInfo _, string Suff> {
5472 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005473 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005474 (ins _.RC:$src2, _.RC:$src3),
5475 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005476 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005477 AVX512FMA3Base;
5478
Craig Toppere1cac152016-06-07 07:27:54 +00005479 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005480 (ins _.RC:$src2, _.MemOp:$src3),
5481 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005482 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005483 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005484
Craig Toppere1cac152016-06-07 07:27:54 +00005485 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005486 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5487 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5488 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005489 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005490 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005491 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005492 }
Craig Topper318e40b2016-07-25 07:20:31 +00005493
5494 // Additional patterns for folding broadcast nodes in other orders.
5495 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5496 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5497 _.RC:$src1, _.RC:$src2),
5498 _.RC:$src1)),
5499 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5500 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005501}
5502
5503multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005504 X86VectorVTInfo _, string Suff> {
5505 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005506 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005507 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5508 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005509 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005510 AVX512FMA3Base, EVEX_B, EVEX_RC;
5511}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005512
5513multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005514 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5515 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005516 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005517 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5518 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5519 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005520 }
5521 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005522 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005523 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005524 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005525 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5526 }
5527}
5528
5529multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005530 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005531 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005532 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005533 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005534 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005535}
5536
5537defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5538defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5539defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5540defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5541defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5542defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005543
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005544// Scalar FMA
5545let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005546multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5547 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5548 dag RHS_r, dag RHS_m > {
5549 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5550 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005551 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005552
Craig Toppere1cac152016-06-07 07:27:54 +00005553 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005554 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005555 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005556
5557 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5558 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005559 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005560 AVX512FMA3Base, EVEX_B, EVEX_RC;
5561
Craig Toppereafdbec2016-08-13 06:48:41 +00005562 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005563 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5564 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5565 !strconcat(OpcodeStr,
5566 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5567 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005568 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5569 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5570 !strconcat(OpcodeStr,
5571 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5572 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005573 }// isCodeGenOnly = 1
5574}
5575}// Constraints = "$src1 = $dst"
5576
5577multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005578 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5579 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00005580 let ExeDomain = _.ExeDomain in {
Craig Topper2dca3b22016-07-24 08:26:38 +00005581 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005582 // Operands for intrinsic are in 123 order to preserve passthu
5583 // semantics.
5584 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5585 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00005586 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005587 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005588 (i32 imm:$rc))),
5589 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5590 _.FRC:$src3))),
5591 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5592 (_.ScalarLdFrag addr:$src3))))>;
5593
Craig Topper2dca3b22016-07-24 08:26:38 +00005594 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005595 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00005596 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005597 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005598 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005599 (i32 imm:$rc))),
5600 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5601 _.FRC:$src1))),
5602 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5603 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5604
Craig Topper2dca3b22016-07-24 08:26:38 +00005605 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005606 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00005607 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005608 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005609 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005610 (i32 imm:$rc))),
5611 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5612 _.FRC:$src2))),
5613 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5614 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
Craig Topper2caa97c2017-02-25 19:36:28 +00005615 }
Igor Breger15820b02015-07-01 13:24:28 +00005616}
5617
5618multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005619 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5620 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005621 let Predicates = [HasAVX512] in {
5622 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005623 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5624 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005625 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005626 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5627 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005628 }
5629}
5630
Craig Toppera55b4832016-12-09 06:42:28 +00005631defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5632 X86FmaddRnds3>;
5633defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5634 X86FmsubRnds3>;
5635defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5636 X86FnmaddRnds1, X86FnmaddRnds3>;
5637defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5638 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005639
5640//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005641// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5642//===----------------------------------------------------------------------===//
5643let Constraints = "$src1 = $dst" in {
5644multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5645 X86VectorVTInfo _> {
Craig Topper6bf9b802017-02-26 06:45:45 +00005646 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00005647 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5648 (ins _.RC:$src2, _.RC:$src3),
5649 OpcodeStr, "$src3, $src2", "$src2, $src3",
5650 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5651 AVX512FMA3Base;
5652
Craig Toppere1cac152016-06-07 07:27:54 +00005653 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5654 (ins _.RC:$src2, _.MemOp:$src3),
5655 OpcodeStr, "$src3, $src2", "$src2, $src3",
5656 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5657 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005658
Craig Toppere1cac152016-06-07 07:27:54 +00005659 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5660 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5661 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5662 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5663 (OpNode _.RC:$src1,
5664 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5665 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00005666 }
Asaf Badouh655822a2016-01-25 11:14:24 +00005667}
5668} // Constraints = "$src1 = $dst"
5669
5670multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5671 AVX512VLVectorVTInfo _> {
5672 let Predicates = [HasIFMA] in {
5673 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5674 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5675 }
5676 let Predicates = [HasVLX, HasIFMA] in {
5677 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5678 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5679 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5680 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5681 }
5682}
5683
5684defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5685 avx512vl_i64_info>, VEX_W;
5686defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5687 avx512vl_i64_info>, VEX_W;
5688
5689//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005690// AVX-512 Scalar convert from sign integer to float/double
5691//===----------------------------------------------------------------------===//
5692
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005693multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5694 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5695 PatFrag ld_frag, string asm> {
5696 let hasSideEffects = 0 in {
5697 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5698 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005699 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005700 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005701 let mayLoad = 1 in
5702 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5703 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005704 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005705 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005706 } // hasSideEffects = 0
5707 let isCodeGenOnly = 1 in {
5708 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5709 (ins DstVT.RC:$src1, SrcRC:$src2),
5710 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5711 [(set DstVT.RC:$dst,
5712 (OpNode (DstVT.VT DstVT.RC:$src1),
5713 SrcRC:$src2,
5714 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5715
5716 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5717 (ins DstVT.RC:$src1, x86memop:$src2),
5718 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5719 [(set DstVT.RC:$dst,
5720 (OpNode (DstVT.VT DstVT.RC:$src1),
5721 (ld_frag addr:$src2),
5722 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5723 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005724}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005725
Igor Bregerabe4a792015-06-14 12:44:55 +00005726multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005727 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005728 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5729 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005730 !strconcat(asm,
5731 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005732 [(set DstVT.RC:$dst,
5733 (OpNode (DstVT.VT DstVT.RC:$src1),
5734 SrcRC:$src2,
5735 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5736}
5737
5738multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005739 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5740 PatFrag ld_frag, string asm> {
5741 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5742 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5743 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005744}
5745
Andrew Trick15a47742013-10-09 05:11:10 +00005746let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005747defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005748 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5749 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005750defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005751 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5752 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005753defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005754 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5755 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005756defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005757 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5758 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005759
Craig Topper8f85ad12016-11-14 02:46:58 +00005760def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5761 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5762def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5763 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5764
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005765def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5766 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5767def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005768 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005769def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5770 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5771def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005772 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005773
5774def : Pat<(f32 (sint_to_fp GR32:$src)),
5775 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5776def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005777 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005778def : Pat<(f64 (sint_to_fp GR32:$src)),
5779 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5780def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005781 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5782
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005783defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005784 v4f32x_info, i32mem, loadi32,
5785 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005786defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005787 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5788 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005789defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005790 i32mem, loadi32, "cvtusi2sd{l}">,
5791 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005792defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005793 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5794 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005795
Craig Topper8f85ad12016-11-14 02:46:58 +00005796def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5797 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5798def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5799 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5800
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005801def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5802 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5803def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5804 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5805def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5806 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5807def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5808 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5809
5810def : Pat<(f32 (uint_to_fp GR32:$src)),
5811 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5812def : Pat<(f32 (uint_to_fp GR64:$src)),
5813 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5814def : Pat<(f64 (uint_to_fp GR32:$src)),
5815 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5816def : Pat<(f64 (uint_to_fp GR64:$src)),
5817 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005818}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005819
5820//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005821// AVX-512 Scalar convert from float/double to integer
5822//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005823multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5824 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005825 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005826 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005827 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005828 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5829 EVEX, VEX_LIG;
5830 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5831 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005832 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005833 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00005834 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005835 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005836 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00005837 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005838 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005839 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005840 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005841}
Asaf Badouh2744d212015-09-20 14:31:19 +00005842
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005843// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005844defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005845 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005846 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005847defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005848 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005849 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005850defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005851 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005852 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005853defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005854 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005855 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005856defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005857 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005858 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005859defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005860 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005861 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005862defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005863 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005864 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005865defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005866 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005867 EVEX_CD8<64, CD8VT1>;
5868
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005869// The SSE version of these instructions are disabled for AVX512.
5870// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5871let Predicates = [HasAVX512] in {
5872 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005873 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00005874 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
5875 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005876 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005877 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00005878 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
5879 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005880 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005881 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00005882 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
5883 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005884 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005885 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00005886 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
5887 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005888} // HasAVX512
5889
Craig Topperac941b92016-09-25 16:33:53 +00005890let Predicates = [HasAVX512] in {
5891 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5892 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5893 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5894 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5895 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5896 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5897 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5898 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5899 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5900 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5901 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5902 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5903 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5904 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5905 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5906 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5907 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5908 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5909 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5910 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5911} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005912
Elad Cohen0c260102017-01-11 09:11:48 +00005913// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
5914// which produce unnecessary vmovs{s,d} instructions
5915let Predicates = [HasAVX512] in {
5916def : Pat<(v4f32 (X86Movss
5917 (v4f32 VR128X:$dst),
5918 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
5919 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
5920
5921def : Pat<(v4f32 (X86Movss
5922 (v4f32 VR128X:$dst),
5923 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
5924 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
5925
5926def : Pat<(v2f64 (X86Movsd
5927 (v2f64 VR128X:$dst),
5928 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
5929 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
5930
5931def : Pat<(v2f64 (X86Movsd
5932 (v2f64 VR128X:$dst),
5933 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
5934 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
5935} // Predicates = [HasAVX512]
5936
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005937// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005938multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5939 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005940 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005941let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005942 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005943 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5944 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005945 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005946 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005947 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5948 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005949 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005950 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005951 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005952 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005953
Igor Bregerc59b3a22016-08-03 10:58:05 +00005954 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5955 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5956 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5957 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5958 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005959 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5960 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005961
Craig Toppere1cac152016-06-07 07:27:54 +00005962 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005963 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5964 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5965 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5966 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5967 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5968 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5969 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5970 (i32 FROUND_NO_EXC)))]>,
5971 EVEX,VEX_LIG , EVEX_B;
5972 let mayLoad = 1, hasSideEffects = 0 in
5973 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00005974 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00005975 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5976 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005977
Craig Toppere1cac152016-06-07 07:27:54 +00005978 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005979} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005980}
5981
Asaf Badouh2744d212015-09-20 14:31:19 +00005982
Igor Bregerc59b3a22016-08-03 10:58:05 +00005983defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5984 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005985 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005986defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5987 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005988 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005989defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5990 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005991 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005992defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5993 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005994 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5995
Igor Bregerc59b3a22016-08-03 10:58:05 +00005996defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5997 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005998 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005999defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6000 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006001 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006002defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6003 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006004 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006005defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6006 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006007 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6008let Predicates = [HasAVX512] in {
6009 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006010 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006011 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6012 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006013 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006014 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006015 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6016 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006017 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006018 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006019 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6020 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006021 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006022 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006023 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6024 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006025} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006026//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006027// AVX-512 Convert form float to double and back
6028//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006029multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6030 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006031 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006032 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006033 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006034 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006035 (_Src.VT _Src.RC:$src2),
6036 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006037 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006038 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006039 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006040 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006041 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006042 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00006043 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006044 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006045
Craig Topperd2011e32017-02-25 18:43:42 +00006046 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6047 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6048 (ins _.FRC:$src1, _Src.FRC:$src2),
6049 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6050 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6051 let mayLoad = 1 in
6052 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6053 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
6054 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6055 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
6056 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006057}
6058
Asaf Badouh2744d212015-09-20 14:31:19 +00006059// Scalar Coversion with SAE - suppress all exceptions
6060multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6061 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006062 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006063 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006064 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006065 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006066 (_Src.VT _Src.RC:$src2),
6067 (i32 FROUND_NO_EXC)))>,
6068 EVEX_4V, VEX_LIG, EVEX_B;
6069}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006070
Asaf Badouh2744d212015-09-20 14:31:19 +00006071// Scalar Conversion with rounding control (RC)
6072multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6073 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006074 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006075 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006076 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006077 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006078 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6079 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6080 EVEX_B, EVEX_RC;
6081}
Craig Toppera02e3942016-09-23 06:24:43 +00006082multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006083 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006084 X86VectorVTInfo _dst> {
6085 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006086 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006087 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006088 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006089 }
6090}
6091
Craig Toppera02e3942016-09-23 06:24:43 +00006092multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006093 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006094 X86VectorVTInfo _dst> {
6095 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006096 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006097 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006098 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006099 }
6100}
Craig Toppera02e3942016-09-23 06:24:43 +00006101defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006102 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006103defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006104 X86fpextRnd,f32x_info, f64x_info >;
6105
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006106def : Pat<(f64 (fpextend FR32X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006107 (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006108 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006109def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006110 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006111 Requires<[HasAVX512]>;
6112
6113def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006114 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006115 Requires<[HasAVX512, OptForSize]>;
6116
Asaf Badouh2744d212015-09-20 14:31:19 +00006117def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006118 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006119 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006120
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006121def : Pat<(f32 (fpround FR64X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006122 (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006123 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006124
6125def : Pat<(v4f32 (X86Movss
6126 (v4f32 VR128X:$dst),
6127 (v4f32 (scalar_to_vector
6128 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006129 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006130 Requires<[HasAVX512]>;
6131
6132def : Pat<(v2f64 (X86Movsd
6133 (v2f64 VR128X:$dst),
6134 (v2f64 (scalar_to_vector
6135 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006136 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006137 Requires<[HasAVX512]>;
6138
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006139//===----------------------------------------------------------------------===//
6140// AVX-512 Vector convert from signed/unsigned integer to float/double
6141// and from float/double to signed/unsigned integer
6142//===----------------------------------------------------------------------===//
6143
6144multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6145 X86VectorVTInfo _Src, SDNode OpNode,
6146 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006147 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006148
6149 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6150 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6151 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6152
6153 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006154 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006155 (_.VT (OpNode (_Src.VT
6156 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6157
6158 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006159 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006160 "${src}"##Broadcast, "${src}"##Broadcast,
6161 (_.VT (OpNode (_Src.VT
6162 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6163 ))>, EVEX, EVEX_B;
6164}
6165// Coversion with SAE - suppress all exceptions
6166multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6167 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6168 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6169 (ins _Src.RC:$src), OpcodeStr,
6170 "{sae}, $src", "$src, {sae}",
6171 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6172 (i32 FROUND_NO_EXC)))>,
6173 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006174}
6175
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006176// Conversion with rounding control (RC)
6177multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6178 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6179 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6180 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6181 "$rc, $src", "$src, $rc",
6182 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6183 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006184}
6185
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006186// Extend Float to Double
6187multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6188 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006189 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006190 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6191 X86vfpextRnd>, EVEX_V512;
6192 }
6193 let Predicates = [HasVLX] in {
6194 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006195 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006196 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006197 EVEX_V256;
6198 }
6199}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006200
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006201// Truncate Double to Float
6202multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6203 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006204 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006205 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6206 X86vfproundRnd>, EVEX_V512;
6207 }
6208 let Predicates = [HasVLX] in {
6209 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6210 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006211 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006212 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006213
6214 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6215 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6216 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6217 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6218 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6219 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6220 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6221 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006222 }
6223}
6224
6225defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6226 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6227defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6228 PS, EVEX_CD8<32, CD8VH>;
6229
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006230def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6231 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006232
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006233let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006234 let AddedComplexity = 15 in
6235 def : Pat<(X86vzmovl (v2f64 (bitconvert
6236 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6237 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006238 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6239 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006240 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6241 (VCVTPS2PDZ256rm addr:$src)>;
6242}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006243
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006244// Convert Signed/Unsigned Doubleword to Double
6245multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6246 SDNode OpNode128> {
6247 // No rounding in this op
6248 let Predicates = [HasAVX512] in
6249 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6250 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006251
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006252 let Predicates = [HasVLX] in {
6253 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006254 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006255 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6256 EVEX_V256;
6257 }
6258}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006259
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006260// Convert Signed/Unsigned Doubleword to Float
6261multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6262 SDNode OpNodeRnd> {
6263 let Predicates = [HasAVX512] in
6264 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6265 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6266 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006267
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006268 let Predicates = [HasVLX] in {
6269 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6270 EVEX_V128;
6271 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6272 EVEX_V256;
6273 }
6274}
6275
6276// Convert Float to Signed/Unsigned Doubleword with truncation
6277multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6278 SDNode OpNode, SDNode OpNodeRnd> {
6279 let Predicates = [HasAVX512] in {
6280 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6281 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6282 OpNodeRnd>, EVEX_V512;
6283 }
6284 let Predicates = [HasVLX] in {
6285 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6286 EVEX_V128;
6287 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6288 EVEX_V256;
6289 }
6290}
6291
6292// Convert Float to Signed/Unsigned Doubleword
6293multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6294 SDNode OpNode, SDNode OpNodeRnd> {
6295 let Predicates = [HasAVX512] in {
6296 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6297 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6298 OpNodeRnd>, EVEX_V512;
6299 }
6300 let Predicates = [HasVLX] in {
6301 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6302 EVEX_V128;
6303 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6304 EVEX_V256;
6305 }
6306}
6307
6308// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006309multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6310 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006311 let Predicates = [HasAVX512] in {
6312 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6313 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6314 OpNodeRnd>, EVEX_V512;
6315 }
6316 let Predicates = [HasVLX] in {
6317 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006318 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006319 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6320 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006321 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6322 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006323 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6324 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006325
6326 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6327 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6328 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6329 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6330 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6331 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6332 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6333 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006334 }
6335}
6336
6337// Convert Double to Signed/Unsigned Doubleword
6338multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6339 SDNode OpNode, SDNode OpNodeRnd> {
6340 let Predicates = [HasAVX512] in {
6341 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6342 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6343 OpNodeRnd>, EVEX_V512;
6344 }
6345 let Predicates = [HasVLX] in {
6346 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6347 // memory forms of these instructions in Asm Parcer. They have the same
6348 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6349 // due to the same reason.
6350 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6351 "{1to2}", "{x}">, EVEX_V128;
6352 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6353 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006354
6355 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6356 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6357 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6358 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6359 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6360 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6361 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6362 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006363 }
6364}
6365
6366// Convert Double to Signed/Unsigned Quardword
6367multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6368 SDNode OpNode, SDNode OpNodeRnd> {
6369 let Predicates = [HasDQI] in {
6370 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6371 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6372 OpNodeRnd>, EVEX_V512;
6373 }
6374 let Predicates = [HasDQI, HasVLX] in {
6375 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6376 EVEX_V128;
6377 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6378 EVEX_V256;
6379 }
6380}
6381
6382// Convert Double to Signed/Unsigned Quardword with truncation
6383multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6384 SDNode OpNode, SDNode OpNodeRnd> {
6385 let Predicates = [HasDQI] in {
6386 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6387 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6388 OpNodeRnd>, EVEX_V512;
6389 }
6390 let Predicates = [HasDQI, HasVLX] in {
6391 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6392 EVEX_V128;
6393 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6394 EVEX_V256;
6395 }
6396}
6397
6398// Convert Signed/Unsigned Quardword to Double
6399multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6400 SDNode OpNode, SDNode OpNodeRnd> {
6401 let Predicates = [HasDQI] in {
6402 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6403 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6404 OpNodeRnd>, EVEX_V512;
6405 }
6406 let Predicates = [HasDQI, HasVLX] in {
6407 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6408 EVEX_V128;
6409 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6410 EVEX_V256;
6411 }
6412}
6413
6414// Convert Float to Signed/Unsigned Quardword
6415multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6416 SDNode OpNode, SDNode OpNodeRnd> {
6417 let Predicates = [HasDQI] in {
6418 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6419 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6420 OpNodeRnd>, EVEX_V512;
6421 }
6422 let Predicates = [HasDQI, HasVLX] in {
6423 // Explicitly specified broadcast string, since we take only 2 elements
6424 // from v4f32x_info source
6425 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006426 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006427 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6428 EVEX_V256;
6429 }
6430}
6431
6432// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006433multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6434 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006435 let Predicates = [HasDQI] in {
6436 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6437 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6438 OpNodeRnd>, EVEX_V512;
6439 }
6440 let Predicates = [HasDQI, HasVLX] in {
6441 // Explicitly specified broadcast string, since we take only 2 elements
6442 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006443 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006444 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006445 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6446 EVEX_V256;
6447 }
6448}
6449
6450// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006451multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6452 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006453 let Predicates = [HasDQI] in {
6454 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6455 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6456 OpNodeRnd>, EVEX_V512;
6457 }
6458 let Predicates = [HasDQI, HasVLX] in {
6459 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6460 // memory forms of these instructions in Asm Parcer. They have the same
6461 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6462 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006463 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006464 "{1to2}", "{x}">, EVEX_V128;
6465 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6466 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006467
6468 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6469 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6470 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6471 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6472 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6473 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6474 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6475 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006476 }
6477}
6478
Simon Pilgrima3af7962016-11-24 12:13:46 +00006479defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006480 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006481
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006482defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6483 X86VSintToFpRnd>,
6484 PS, EVEX_CD8<32, CD8VF>;
6485
6486defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006487 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006488 XS, EVEX_CD8<32, CD8VF>;
6489
Simon Pilgrima3af7962016-11-24 12:13:46 +00006490defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006491 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006492 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6493
6494defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006495 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006496 EVEX_CD8<32, CD8VF>;
6497
Craig Topperf334ac192016-11-09 07:48:51 +00006498defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006499 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006500 EVEX_CD8<64, CD8VF>;
6501
Simon Pilgrima3af7962016-11-24 12:13:46 +00006502defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006503 XS, EVEX_CD8<32, CD8VH>;
6504
6505defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6506 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006507 EVEX_CD8<32, CD8VF>;
6508
Craig Topper19e04b62016-05-19 06:13:58 +00006509defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6510 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006511
Craig Topper19e04b62016-05-19 06:13:58 +00006512defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6513 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006514 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006515
Craig Topper19e04b62016-05-19 06:13:58 +00006516defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6517 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006518 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006519defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6520 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006521 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006522
Craig Topper19e04b62016-05-19 06:13:58 +00006523defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6524 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006525 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006526
Craig Topper19e04b62016-05-19 06:13:58 +00006527defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6528 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006529
Craig Topper19e04b62016-05-19 06:13:58 +00006530defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6531 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006532 PD, EVEX_CD8<64, CD8VF>;
6533
Craig Topper19e04b62016-05-19 06:13:58 +00006534defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6535 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006536
6537defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006538 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006539 PD, EVEX_CD8<64, CD8VF>;
6540
Craig Toppera39b6502016-12-10 06:02:48 +00006541defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006542 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006543
6544defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006545 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006546 PD, EVEX_CD8<64, CD8VF>;
6547
Craig Toppera39b6502016-12-10 06:02:48 +00006548defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006549 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006550
6551defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006552 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006553
6554defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006555 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006556
Simon Pilgrima3af7962016-11-24 12:13:46 +00006557defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006558 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006559
Simon Pilgrima3af7962016-11-24 12:13:46 +00006560defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006561 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006562
Craig Toppere38c57a2015-11-27 05:44:02 +00006563let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006564def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006565 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006566 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6567 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006568
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006569def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6570 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006571 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6572 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006573
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006574def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6575 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006576 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6577 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006578
Simon Pilgrima3af7962016-11-24 12:13:46 +00006579def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006580 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6581 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6582 VR128X:$src, sub_xmm)))), sub_xmm)>;
6583
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006584def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6585 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006586 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6587 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006588
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006589def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6590 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006591 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6592 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006593
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006594def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6595 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006596 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6597 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006598
Simon Pilgrima3af7962016-11-24 12:13:46 +00006599def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006600 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6601 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6602 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006603}
6604
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006605let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006606 let AddedComplexity = 15 in {
6607 def : Pat<(X86vzmovl (v2i64 (bitconvert
6608 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006609 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006610 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6611 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006612 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006613 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006614 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006615 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006616 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006617 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006618 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006619 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006620}
6621
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006622let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006623 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006624 (VCVTPD2PSZrm addr:$src)>;
6625 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6626 (VCVTPS2PDZrm addr:$src)>;
6627}
6628
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006629let Predicates = [HasDQI, HasVLX] in {
6630 let AddedComplexity = 15 in {
6631 def : Pat<(X86vzmovl (v2f64 (bitconvert
6632 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006633 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006634 def : Pat<(X86vzmovl (v2f64 (bitconvert
6635 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006636 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006637 }
6638}
6639
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006640let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006641def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6642 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6643 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6644 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6645
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006646def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6647 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6648 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6649 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6650
6651def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6652 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6653 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6654 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6655
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006656def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6657 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6658 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6659 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6660
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006661def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6662 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6663 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6664 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6665
6666def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6667 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6668 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6669 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6670
6671def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6672 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6673 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6674 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6675
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006676def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6677 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6678 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6679 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6680
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006681def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6682 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6683 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6684 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6685
6686def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6687 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6688 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6689 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6690
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006691def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6692 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6693 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6694 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6695
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006696def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6697 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6698 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6699 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6700}
6701
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006702//===----------------------------------------------------------------------===//
6703// Half precision conversion instructions
6704//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006705multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006706 X86MemOperand x86memop, PatFrag ld_frag> {
6707 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6708 "vcvtph2ps", "$src", "$src",
6709 (X86cvtph2ps (_src.VT _src.RC:$src),
6710 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006711 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6712 "vcvtph2ps", "$src", "$src",
6713 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6714 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006715}
6716
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006717multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006718 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6719 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6720 (X86cvtph2ps (_src.VT _src.RC:$src),
6721 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6722
6723}
6724
6725let Predicates = [HasAVX512] in {
6726 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006727 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006728 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6729 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006730 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006731 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6732 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6733 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6734 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006735}
6736
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006737multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006738 X86MemOperand x86memop> {
6739 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006740 (ins _src.RC:$src1, i32u8imm:$src2),
6741 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006742 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006743 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006744 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006745 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6746 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6747 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6748 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006749 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006750 addr:$dst)]>;
6751 let hasSideEffects = 0, mayStore = 1 in
6752 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6753 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6754 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6755 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006756}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006757multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006758 let hasSideEffects = 0 in
6759 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6760 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006761 (ins _src.RC:$src1, i32u8imm:$src2),
6762 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006763 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006764}
6765let Predicates = [HasAVX512] in {
6766 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6767 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6768 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6769 let Predicates = [HasVLX] in {
6770 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6771 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006772 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006773 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6774 }
6775}
Asaf Badouh2489f352015-12-02 08:17:51 +00006776
Craig Topper9820e342016-09-20 05:44:47 +00006777// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006778let Predicates = [HasVLX] in {
6779 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6780 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6781 // configurations we support (the default). However, falling back to MXCSR is
6782 // more consistent with other instructions, which are always controlled by it.
6783 // It's encoded as 0b100.
6784 def : Pat<(fp_to_f16 FR32X:$src),
6785 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6786 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6787
6788 def : Pat<(f16_to_fp GR16:$src),
6789 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6790 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6791
6792 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6793 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6794 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6795}
6796
Craig Topper9820e342016-09-20 05:44:47 +00006797// Patterns for matching float to half-float conversion when AVX512 is supported
6798// but F16C isn't. In that case we have to use 512-bit vectors.
6799let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6800 def : Pat<(fp_to_f16 FR32X:$src),
6801 (i16 (EXTRACT_SUBREG
6802 (VMOVPDI2DIZrr
6803 (v8i16 (EXTRACT_SUBREG
6804 (VCVTPS2PHZrr
6805 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6806 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6807 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6808
6809 def : Pat<(f16_to_fp GR16:$src),
6810 (f32 (COPY_TO_REGCLASS
6811 (v4f32 (EXTRACT_SUBREG
6812 (VCVTPH2PSZrr
6813 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6814 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6815 sub_xmm)), sub_xmm)), FR32X))>;
6816
6817 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6818 (f32 (COPY_TO_REGCLASS
6819 (v4f32 (EXTRACT_SUBREG
6820 (VCVTPH2PSZrr
6821 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6822 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6823 sub_xmm), 4)), sub_xmm)), FR32X))>;
6824}
6825
Asaf Badouh2489f352015-12-02 08:17:51 +00006826// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006827multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006828 string OpcodeStr> {
6829 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6830 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006831 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006832 Sched<[WriteFAdd]>;
6833}
6834
6835let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006836 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006837 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006838 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006839 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006840 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006841 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006842 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006843 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6844}
6845
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006846let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6847 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006848 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006849 EVEX_CD8<32, CD8VT1>;
6850 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006851 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006852 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6853 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006854 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006855 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006856 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006857 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006858 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006859 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6860 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006861 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00006862 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
6863 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006864 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006865 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
6866 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006867 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006868
Ayman Musa02f95332017-01-04 08:21:54 +00006869 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
6870 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006871 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006872 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
6873 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006874 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6875 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006876}
Michael Liao5bf95782014-12-04 05:20:33 +00006877
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006878/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006879multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6880 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00006881 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006882 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6883 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6884 "$src2, $src1", "$src1, $src2",
6885 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006886 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006887 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006888 "$src2, $src1", "$src1, $src2",
6889 (OpNode (_.VT _.RC:$src1),
6890 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006891}
6892}
6893
Asaf Badouheaf2da12015-09-21 10:23:53 +00006894defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6895 EVEX_CD8<32, CD8VT1>, T8PD;
6896defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6897 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6898defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6899 EVEX_CD8<32, CD8VT1>, T8PD;
6900defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6901 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006902
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006903/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6904multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006905 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00006906 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00006907 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6908 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6909 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006910 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6911 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6912 (OpNode (_.FloatVT
6913 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6914 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6915 (ins _.ScalarMemOp:$src), OpcodeStr,
6916 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6917 (OpNode (_.FloatVT
6918 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6919 EVEX, T8PD, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00006920 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006921}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006922
6923multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6924 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6925 EVEX_V512, EVEX_CD8<32, CD8VF>;
6926 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6927 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6928
6929 // Define only if AVX512VL feature is present.
6930 let Predicates = [HasVLX] in {
6931 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6932 OpNode, v4f32x_info>,
6933 EVEX_V128, EVEX_CD8<32, CD8VF>;
6934 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6935 OpNode, v8f32x_info>,
6936 EVEX_V256, EVEX_CD8<32, CD8VF>;
6937 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6938 OpNode, v2f64x_info>,
6939 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6940 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6941 OpNode, v4f64x_info>,
6942 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6943 }
6944}
6945
6946defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6947defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006948
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006949/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006950multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6951 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00006952 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006953 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6954 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6955 "$src2, $src1", "$src1, $src2",
6956 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6957 (i32 FROUND_CURRENT))>;
6958
6959 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6960 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006961 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006962 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006963 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006964
6965 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006966 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006967 "$src2, $src1", "$src1, $src2",
6968 (OpNode (_.VT _.RC:$src1),
6969 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6970 (i32 FROUND_CURRENT))>;
Craig Topper176f3312017-02-25 19:18:11 +00006971 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006972}
6973
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006974multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6975 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6976 EVEX_CD8<32, CD8VT1>;
6977 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6978 EVEX_CD8<64, CD8VT1>, VEX_W;
6979}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006980
Craig Toppere1cac152016-06-07 07:27:54 +00006981let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006982 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6983 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6984}
Igor Breger8352a0d2015-07-28 06:53:28 +00006985
6986defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006987/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006988
6989multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6990 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00006991 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006992 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6993 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6994 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6995
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006996 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6997 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6998 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006999 (bitconvert (_.LdFrag addr:$src))),
7000 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007001
7002 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007003 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007004 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007005 (OpNode (_.FloatVT
7006 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7007 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007008 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007009}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007010multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7011 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007012 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007013 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7014 (ins _.RC:$src), OpcodeStr,
7015 "{sae}, $src", "$src, {sae}",
7016 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7017}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007018
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007019multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7020 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007021 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7022 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007023 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007024 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7025 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007026}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007027
Asaf Badouh402ebb32015-06-03 13:41:48 +00007028multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7029 SDNode OpNode> {
7030 // Define only if AVX512VL feature is present.
7031 let Predicates = [HasVLX] in {
7032 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7033 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7034 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7035 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7036 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7037 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7038 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7039 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7040 }
7041}
Craig Toppere1cac152016-06-07 07:27:54 +00007042let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007043
Asaf Badouh402ebb32015-06-03 13:41:48 +00007044 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7045 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7046 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7047}
7048defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7049 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7050
7051multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7052 SDNode OpNodeRnd, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007053 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007054 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7055 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7056 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7057 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007058}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007059
Robert Khasanoveb126392014-10-28 18:15:20 +00007060multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7061 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007062 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007063 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007064 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7065 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007066 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7067 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7068 (OpNode (_.FloatVT
7069 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007070
Craig Toppere1cac152016-06-07 07:27:54 +00007071 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7072 (ins _.ScalarMemOp:$src), OpcodeStr,
7073 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7074 (OpNode (_.FloatVT
7075 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7076 EVEX, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007077 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007078}
7079
Robert Khasanoveb126392014-10-28 18:15:20 +00007080multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7081 SDNode OpNode> {
7082 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7083 v16f32_info>,
7084 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7085 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7086 v8f64_info>,
7087 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7088 // Define only if AVX512VL feature is present.
7089 let Predicates = [HasVLX] in {
7090 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7091 OpNode, v4f32x_info>,
7092 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7093 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7094 OpNode, v8f32x_info>,
7095 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7096 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7097 OpNode, v2f64x_info>,
7098 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7099 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7100 OpNode, v4f64x_info>,
7101 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7102 }
7103}
7104
Asaf Badouh402ebb32015-06-03 13:41:48 +00007105multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7106 SDNode OpNodeRnd> {
7107 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7108 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7109 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7110 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7111}
7112
Igor Breger4c4cd782015-09-20 09:13:41 +00007113multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7114 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
Craig Topper176f3312017-02-25 19:18:11 +00007115 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00007116 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7117 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7118 "$src2, $src1", "$src1, $src2",
7119 (OpNodeRnd (_.VT _.RC:$src1),
7120 (_.VT _.RC:$src2),
7121 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007122 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7123 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7124 "$src2, $src1", "$src1, $src2",
7125 (OpNodeRnd (_.VT _.RC:$src1),
7126 (_.VT (scalar_to_vector
7127 (_.ScalarLdFrag addr:$src2))),
7128 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007129
7130 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7131 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7132 "$rc, $src2, $src1", "$src1, $src2, $rc",
7133 (OpNodeRnd (_.VT _.RC:$src1),
7134 (_.VT _.RC:$src2),
7135 (i32 imm:$rc))>,
7136 EVEX_B, EVEX_RC;
7137
Craig Toppere1cac152016-06-07 07:27:54 +00007138 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007139 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007140 (ins _.FRC:$src1, _.FRC:$src2),
7141 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7142
7143 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007144 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007145 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7146 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7147 }
Craig Topper176f3312017-02-25 19:18:11 +00007148 }
Igor Breger4c4cd782015-09-20 09:13:41 +00007149
7150 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7151 (!cast<Instruction>(NAME#SUFF#Zr)
7152 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7153
7154 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7155 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007156 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007157}
7158
7159multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7160 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7161 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7162 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7163 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7164}
7165
Asaf Badouh402ebb32015-06-03 13:41:48 +00007166defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7167 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007168
Igor Breger4c4cd782015-09-20 09:13:41 +00007169defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007170
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007171let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007172 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007173 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007174 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007175 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007176 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007177 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007178 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007179 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007180 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007181 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007182}
7183
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007184multiclass
7185avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007186
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007187 let ExeDomain = _.ExeDomain in {
7188 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7189 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7190 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007191 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007192 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7193
7194 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7195 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007196 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7197 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007198 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007199
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007200 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007201 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7202 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007203 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007204 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007205 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7206 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7207 }
7208 let Predicates = [HasAVX512] in {
7209 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7210 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7211 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7212 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7213 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7214 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7215 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7216 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7217 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7218 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7219 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7220 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7221 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7222 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7223 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7224
7225 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7226 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7227 addr:$src, (i32 0x1))), _.FRC)>;
7228 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7229 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7230 addr:$src, (i32 0x2))), _.FRC)>;
7231 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7232 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7233 addr:$src, (i32 0x3))), _.FRC)>;
7234 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7235 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7236 addr:$src, (i32 0x4))), _.FRC)>;
7237 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7238 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7239 addr:$src, (i32 0xc))), _.FRC)>;
7240 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007241}
7242
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007243defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7244 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007245
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007246defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7247 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007248
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007249//-------------------------------------------------
7250// Integer truncate and extend operations
7251//-------------------------------------------------
7252
Igor Breger074a64e2015-07-24 17:24:15 +00007253multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7254 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7255 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007256 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007257 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7258 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7259 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7260 EVEX, T8XS;
7261
7262 // for intrinsic patter match
7263 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7264 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7265 undef)),
7266 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7267 SrcInfo.RC:$src1)>;
7268
7269 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7270 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7271 DestInfo.ImmAllZerosV)),
7272 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7273 SrcInfo.RC:$src1)>;
7274
7275 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7276 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7277 DestInfo.RC:$src0)),
7278 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7279 DestInfo.KRCWM:$mask ,
7280 SrcInfo.RC:$src1)>;
7281
Craig Topper52e2e832016-07-22 05:46:44 +00007282 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7283 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007284 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7285 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007286 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007287 []>, EVEX;
7288
Igor Breger074a64e2015-07-24 17:24:15 +00007289 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7290 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007291 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007292 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007293 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007294}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007295
Igor Breger074a64e2015-07-24 17:24:15 +00007296multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7297 X86VectorVTInfo DestInfo,
7298 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007299
Igor Breger074a64e2015-07-24 17:24:15 +00007300 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7301 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7302 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007303
Igor Breger074a64e2015-07-24 17:24:15 +00007304 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7305 (SrcInfo.VT SrcInfo.RC:$src)),
7306 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7307 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7308}
7309
Igor Breger074a64e2015-07-24 17:24:15 +00007310multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7311 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7312 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7313 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7314 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7315 Predicate prd = HasAVX512>{
7316
7317 let Predicates = [HasVLX, prd] in {
7318 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7319 DestInfoZ128, x86memopZ128>,
7320 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7321 truncFrag, mtruncFrag>, EVEX_V128;
7322
7323 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7324 DestInfoZ256, x86memopZ256>,
7325 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7326 truncFrag, mtruncFrag>, EVEX_V256;
7327 }
7328 let Predicates = [prd] in
7329 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7330 DestInfoZ, x86memopZ>,
7331 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7332 truncFrag, mtruncFrag>, EVEX_V512;
7333}
7334
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007335multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7336 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007337 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7338 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007339 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007340}
7341
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007342multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7343 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007344 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7345 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007346 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007347}
7348
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007349multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7350 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007351 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7352 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007353 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007354}
7355
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007356multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7357 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007358 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7359 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007360 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007361}
7362
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007363multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7364 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007365 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7366 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007367 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007368}
7369
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007370multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7371 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007372 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7373 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007374 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007375}
7376
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007377defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7378 truncstorevi8, masked_truncstorevi8>;
7379defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7380 truncstore_s_vi8, masked_truncstore_s_vi8>;
7381defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7382 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007383
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007384defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7385 truncstorevi16, masked_truncstorevi16>;
7386defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7387 truncstore_s_vi16, masked_truncstore_s_vi16>;
7388defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7389 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007390
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007391defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7392 truncstorevi32, masked_truncstorevi32>;
7393defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7394 truncstore_s_vi32, masked_truncstore_s_vi32>;
7395defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7396 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007397
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007398defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7399 truncstorevi8, masked_truncstorevi8>;
7400defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7401 truncstore_s_vi8, masked_truncstore_s_vi8>;
7402defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7403 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007404
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007405defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7406 truncstorevi16, masked_truncstorevi16>;
7407defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7408 truncstore_s_vi16, masked_truncstore_s_vi16>;
7409defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7410 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007411
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007412defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7413 truncstorevi8, masked_truncstorevi8>;
7414defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7415 truncstore_s_vi8, masked_truncstore_s_vi8>;
7416defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7417 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007418
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007419let Predicates = [HasAVX512, NoVLX] in {
7420def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7421 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007422 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007423 VR256X:$src, sub_ymm)))), sub_xmm))>;
7424def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7425 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007426 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007427 VR256X:$src, sub_ymm)))), sub_xmm))>;
7428}
7429
7430let Predicates = [HasBWI, NoVLX] in {
7431def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007432 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007433 VR256X:$src, sub_ymm))), sub_xmm))>;
7434}
7435
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007436multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007437 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007438 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007439 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007440 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7441 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7442 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7443 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007444
Craig Toppere1cac152016-06-07 07:27:54 +00007445 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7446 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7447 (DestInfo.VT (LdFrag addr:$src))>,
7448 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007449 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007450}
7451
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007452multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007453 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007454 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7455 let Predicates = [HasVLX, HasBWI] in {
7456 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007457 v16i8x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007458 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007459
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007460 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007461 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007462 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7463 }
7464 let Predicates = [HasBWI] in {
7465 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007466 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007467 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7468 }
7469}
7470
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007471multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007472 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007473 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7474 let Predicates = [HasVLX, HasAVX512] in {
7475 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007476 v16i8x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007477 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7478
7479 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007480 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007481 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7482 }
7483 let Predicates = [HasAVX512] in {
7484 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007485 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007486 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7487 }
7488}
7489
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007490multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007491 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007492 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7493 let Predicates = [HasVLX, HasAVX512] in {
7494 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007495 v16i8x_info, i16mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007496 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7497
7498 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007499 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007500 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7501 }
7502 let Predicates = [HasAVX512] in {
7503 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007504 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007505 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7506 }
7507}
7508
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007509multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007510 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007511 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7512 let Predicates = [HasVLX, HasAVX512] in {
7513 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007514 v8i16x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007515 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7516
7517 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007518 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007519 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7520 }
7521 let Predicates = [HasAVX512] in {
7522 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007523 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007524 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7525 }
7526}
7527
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007528multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007529 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007530 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7531 let Predicates = [HasVLX, HasAVX512] in {
7532 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007533 v8i16x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007534 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7535
7536 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007537 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007538 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7539 }
7540 let Predicates = [HasAVX512] in {
7541 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007542 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007543 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7544 }
7545}
7546
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007547multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007548 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007549 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7550
7551 let Predicates = [HasVLX, HasAVX512] in {
7552 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007553 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007554 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7555
7556 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007557 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007558 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7559 }
7560 let Predicates = [HasAVX512] in {
7561 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007562 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007563 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7564 }
7565}
7566
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007567defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
7568defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
7569defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
7570defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
7571defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
7572defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007573
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007574defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
7575defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
7576defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
7577defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
7578defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
7579defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007580
Igor Breger2ba64ab2016-05-22 10:21:04 +00007581// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007582multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7583 X86VectorVTInfo From, PatFrag LdFrag> {
7584 def : Pat<(To.VT (LdFrag addr:$src)),
7585 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7586 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7587 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7588 To.KRC:$mask, addr:$src)>;
7589 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7590 To.ImmAllZerosV)),
7591 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7592 addr:$src)>;
7593}
7594
7595let Predicates = [HasVLX, HasBWI] in {
7596 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7597 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7598}
7599let Predicates = [HasBWI] in {
7600 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7601}
7602let Predicates = [HasVLX, HasAVX512] in {
7603 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7604 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7605 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7606 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7607 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7608 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7609 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7610 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7611 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7612 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7613}
7614let Predicates = [HasAVX512] in {
7615 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7616 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7617 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7618 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7619 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7620}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007621
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007622multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
7623 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00007624 // 128-bit patterns
7625 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007626 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007627 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007628 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007629 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007630 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007631 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007632 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007633 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007634 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007635 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7636 }
7637 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007638 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007639 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007640 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007641 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007642 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007643 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007644 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007645 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7646
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007647 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007648 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007649 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007650 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007651 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007652 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007653 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007654 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7655
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007656 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007657 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007658 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007659 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007660 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007661 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007662 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007663 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007664 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007665 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7666
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007667 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007668 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007669 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007670 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007671 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007672 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007673 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007674 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7675
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007676 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007677 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007678 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007679 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007680 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007681 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007682 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007683 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007684 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007685 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7686 }
7687 // 256-bit patterns
7688 let Predicates = [HasVLX, HasBWI] in {
7689 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7690 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7691 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7692 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7693 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7694 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7695 }
7696 let Predicates = [HasVLX] in {
7697 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7698 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7699 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7700 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7701 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7702 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7703 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7704 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7705
7706 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7707 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7708 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7709 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7710 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7711 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7712 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7713 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7714
7715 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7716 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7717 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7718 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7719 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7720 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7721
7722 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7723 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7724 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7725 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7726 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7727 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7728 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7729 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7730
7731 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7732 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7733 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7734 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7735 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7736 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7737 }
7738 // 512-bit patterns
7739 let Predicates = [HasBWI] in {
7740 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7741 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7742 }
7743 let Predicates = [HasAVX512] in {
7744 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7745 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7746
7747 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7748 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007749 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7750 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007751
7752 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7753 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7754
7755 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7756 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7757
7758 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7759 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7760 }
7761}
7762
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007763defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
7764defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00007765
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007766//===----------------------------------------------------------------------===//
7767// GATHER - SCATTER Operations
7768
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007769multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7770 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007771 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7772 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007773 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7774 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007775 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007776 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007777 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7778 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7779 vectoraddr:$src2))]>, EVEX, EVEX_K,
7780 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007781}
Cameron McInally45325962014-03-26 13:50:50 +00007782
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007783multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7784 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7785 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007786 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007787 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007788 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007789let Predicates = [HasVLX] in {
7790 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007791 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007792 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007793 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007794 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007795 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007796 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007797 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007798}
Cameron McInally45325962014-03-26 13:50:50 +00007799}
7800
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007801multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7802 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007803 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007804 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007805 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007806 mgatherv8i64>, EVEX_V512;
7807let Predicates = [HasVLX] in {
7808 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007809 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007810 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007811 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007812 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007813 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007814 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7815 vx64xmem, mgatherv2i64>, EVEX_V128;
7816}
Cameron McInally45325962014-03-26 13:50:50 +00007817}
Michael Liao5bf95782014-12-04 05:20:33 +00007818
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007819
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007820defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7821 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7822
7823defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7824 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007825
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007826multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7827 X86MemOperand memop, PatFrag ScatterNode> {
7828
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007829let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007830
7831 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7832 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007833 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007834 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7835 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7836 _.KRCWM:$mask, vectoraddr:$dst))]>,
7837 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007838}
7839
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007840multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7841 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7842 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007843 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007844 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007845 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007846let Predicates = [HasVLX] in {
7847 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007848 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007849 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007850 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007851 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007852 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007853 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007854 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007855}
Cameron McInally45325962014-03-26 13:50:50 +00007856}
7857
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007858multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7859 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007860 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007861 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007862 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007863 mscatterv8i64>, EVEX_V512;
7864let Predicates = [HasVLX] in {
7865 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007866 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007867 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007868 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007869 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007870 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007871 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7872 vx64xmem, mscatterv2i64>, EVEX_V128;
7873}
Cameron McInally45325962014-03-26 13:50:50 +00007874}
7875
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007876defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7877 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007878
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007879defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7880 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007881
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007882// prefetch
7883multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7884 RegisterClass KRC, X86MemOperand memop> {
7885 let Predicates = [HasPFI], hasSideEffects = 1 in
7886 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007887 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007888 []>, EVEX, EVEX_K;
7889}
7890
7891defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007892 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007893
7894defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007895 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007896
7897defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007898 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007899
7900defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007901 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007902
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007903defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007904 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007905
7906defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007907 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007908
7909defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007910 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007911
7912defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007913 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007914
7915defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007916 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007917
7918defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007919 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007920
7921defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007922 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007923
7924defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007925 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007926
7927defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007928 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007929
7930defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007931 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007932
7933defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007934 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007935
7936defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007937 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007938
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007939// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007940def v64i1sextv64i8 : PatLeaf<(v64i8
7941 (X86vsext
7942 (v64i1 (X86pcmpgtm
7943 (bc_v64i8 (v16i32 immAllZerosV)),
7944 VR512:$src))))>;
7945def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7946def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7947def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007948
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007949multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007950def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007951 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007952 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7953}
Michael Liao5bf95782014-12-04 05:20:33 +00007954
Michael Zuckerman85436ec2017-03-23 09:57:01 +00007955// Use 512bit version to implement 128/256 bit in case NoVLX.
7956multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
7957 X86VectorVTInfo _> {
7958
7959 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
7960 (X86Info.VT (EXTRACT_SUBREG
7961 (_.VT (!cast<Instruction>(NAME#"Zrr")
7962 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
7963 X86Info.SubRegIdx))>;
7964}
7965
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007966multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7967 string OpcodeStr, Predicate prd> {
7968let Predicates = [prd] in
7969 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7970
7971 let Predicates = [prd, HasVLX] in {
7972 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7973 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7974 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00007975let Predicates = [prd, NoVLX] in {
7976 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
7977 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
7978 }
7979
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007980}
7981
Michael Zuckerman85436ec2017-03-23 09:57:01 +00007982defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
7983defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
7984defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
7985defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007986
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007987multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007988 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7989 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7990 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7991}
7992
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007993// Use 512bit version to implement 128/256 bit in case NoVLX.
7994multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007995 X86VectorVTInfo _> {
7996
7997 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7998 (_.KVT (COPY_TO_REGCLASS
7999 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008000 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008001 _.RC:$src, _.SubRegIdx)),
8002 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008003}
8004
8005multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008006 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8007 let Predicates = [prd] in
8008 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8009 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008010
8011 let Predicates = [prd, HasVLX] in {
8012 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008013 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008014 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008015 EVEX_V128;
8016 }
8017 let Predicates = [prd, NoVLX] in {
8018 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8019 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008020 }
8021}
8022
8023defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8024 avx512vl_i8_info, HasBWI>;
8025defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8026 avx512vl_i16_info, HasBWI>, VEX_W;
8027defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8028 avx512vl_i32_info, HasDQI>;
8029defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8030 avx512vl_i64_info, HasDQI>, VEX_W;
8031
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008032//===----------------------------------------------------------------------===//
8033// AVX-512 - COMPRESS and EXPAND
8034//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008035
Ayman Musad7a5ed42016-09-26 06:22:08 +00008036multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008037 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008038 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008039 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008040 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008041
Craig Toppere1cac152016-06-07 07:27:54 +00008042 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008043 def mr : AVX5128I<opc, MRMDestMem, (outs),
8044 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008045 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008046 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8047
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008048 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8049 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008050 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008051 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008052 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008053}
8054
Ayman Musad7a5ed42016-09-26 06:22:08 +00008055multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8056
8057 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8058 (_.VT _.RC:$src)),
8059 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8060 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8061}
8062
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008063multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8064 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008065 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8066 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008067
8068 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008069 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8070 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8071 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8072 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008073 }
8074}
8075
8076defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8077 EVEX;
8078defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8079 EVEX, VEX_W;
8080defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8081 EVEX;
8082defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8083 EVEX, VEX_W;
8084
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008085// expand
8086multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8087 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008088 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008089 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008090 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008091
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008092 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8093 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8094 (_.VT (X86expand (_.VT (bitconvert
8095 (_.LdFrag addr:$src1)))))>,
8096 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008097}
8098
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008099multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8100
8101 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8102 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8103 _.KRCWM:$mask, addr:$src)>;
8104
8105 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8106 (_.VT _.RC:$src0))),
8107 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8108 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8109}
8110
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008111multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8112 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008113 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8114 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008115
8116 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008117 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8118 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8119 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8120 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008121 }
8122}
8123
8124defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8125 EVEX;
8126defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8127 EVEX, VEX_W;
8128defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8129 EVEX;
8130defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8131 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008132
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008133//handle instruction reg_vec1 = op(reg_vec,imm)
8134// op(mem_vec,imm)
8135// op(broadcast(eltVt),imm)
8136//all instruction created with FROUND_CURRENT
8137multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008138 X86VectorVTInfo _>{
8139 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008140 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8141 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008142 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008143 (OpNode (_.VT _.RC:$src1),
8144 (i32 imm:$src2),
8145 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008146 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8147 (ins _.MemOp:$src1, i32u8imm:$src2),
8148 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8149 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8150 (i32 imm:$src2),
8151 (i32 FROUND_CURRENT))>;
8152 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8153 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8154 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8155 "${src1}"##_.BroadcastStr##", $src2",
8156 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8157 (i32 imm:$src2),
8158 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008159 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008160}
8161
8162//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8163multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8164 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008165 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008166 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8167 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008168 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008169 "$src1, {sae}, $src2",
8170 (OpNode (_.VT _.RC:$src1),
8171 (i32 imm:$src2),
8172 (i32 FROUND_NO_EXC))>, EVEX_B;
8173}
8174
8175multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8176 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8177 let Predicates = [prd] in {
8178 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8179 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8180 EVEX_V512;
8181 }
8182 let Predicates = [prd, HasVLX] in {
8183 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8184 EVEX_V128;
8185 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8186 EVEX_V256;
8187 }
8188}
8189
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008190//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8191// op(reg_vec2,mem_vec,imm)
8192// op(reg_vec2,broadcast(eltVt),imm)
8193//all instruction created with FROUND_CURRENT
8194multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008195 X86VectorVTInfo _>{
8196 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008197 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008198 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008199 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8200 (OpNode (_.VT _.RC:$src1),
8201 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008202 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008203 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008204 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8205 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8206 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8207 (OpNode (_.VT _.RC:$src1),
8208 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8209 (i32 imm:$src3),
8210 (i32 FROUND_CURRENT))>;
8211 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8212 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8213 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8214 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8215 (OpNode (_.VT _.RC:$src1),
8216 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8217 (i32 imm:$src3),
8218 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008219 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008220}
8221
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008222//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8223// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008224multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8225 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008226 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008227 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8228 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8229 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8230 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8231 (SrcInfo.VT SrcInfo.RC:$src2),
8232 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008233 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8234 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8235 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8236 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8237 (SrcInfo.VT (bitconvert
8238 (SrcInfo.LdFrag addr:$src2))),
8239 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008240 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008241}
8242
8243//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8244// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008245// op(reg_vec2,broadcast(eltVt),imm)
8246multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008247 X86VectorVTInfo _>:
8248 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8249
Craig Topper05948fb2016-08-02 05:11:15 +00008250 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008251 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8252 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8253 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8254 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8255 (OpNode (_.VT _.RC:$src1),
8256 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8257 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008258}
8259
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008260//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8261// op(reg_vec2,mem_scalar,imm)
8262//all instruction created with FROUND_CURRENT
8263multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008264 X86VectorVTInfo _> {
8265 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008266 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008267 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008268 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8269 (OpNode (_.VT _.RC:$src1),
8270 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008271 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008272 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008273 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008274 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008275 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8276 (OpNode (_.VT _.RC:$src1),
8277 (_.VT (scalar_to_vector
8278 (_.ScalarLdFrag addr:$src2))),
8279 (i32 imm:$src3),
8280 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008281 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008282}
8283
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008284//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8285multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8286 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008287 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008288 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008289 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008290 OpcodeStr, "$src3, {sae}, $src2, $src1",
8291 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008292 (OpNode (_.VT _.RC:$src1),
8293 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008294 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008295 (i32 FROUND_NO_EXC))>, EVEX_B;
8296}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008297//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8298multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8299 SDNode OpNode, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00008300 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008301 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8302 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008303 OpcodeStr, "$src3, {sae}, $src2, $src1",
8304 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008305 (OpNode (_.VT _.RC:$src1),
8306 (_.VT _.RC:$src2),
8307 (i32 imm:$src3),
8308 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008309}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008310
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008311multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8312 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008313 let Predicates = [prd] in {
8314 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008315 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008316 EVEX_V512;
8317
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008318 }
8319 let Predicates = [prd, HasVLX] in {
8320 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008321 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008322 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008323 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008324 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008325}
8326
Igor Breger2ae0fe32015-08-31 11:14:02 +00008327multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8328 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8329 let Predicates = [HasBWI] in {
8330 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8331 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8332 }
8333 let Predicates = [HasBWI, HasVLX] in {
8334 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8335 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8336 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8337 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8338 }
8339}
8340
Igor Breger00d9f842015-06-08 14:03:17 +00008341multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8342 bits<8> opc, SDNode OpNode>{
8343 let Predicates = [HasAVX512] in {
8344 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8345 }
8346 let Predicates = [HasAVX512, HasVLX] in {
8347 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8348 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8349 }
8350}
8351
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008352multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8353 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8354 let Predicates = [prd] in {
8355 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8356 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008357 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008358}
8359
Igor Breger1e58e8a2015-09-02 11:18:55 +00008360multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8361 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8362 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8363 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8364 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8365 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008366}
8367
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008368
Igor Breger1e58e8a2015-09-02 11:18:55 +00008369defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8370 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8371defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8372 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8373defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8374 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8375
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008376
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008377defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8378 0x50, X86VRange, HasDQI>,
8379 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8380defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8381 0x50, X86VRange, HasDQI>,
8382 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8383
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008384defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8385 0x51, X86VRange, HasDQI>,
8386 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8387defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8388 0x51, X86VRange, HasDQI>,
8389 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8390
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008391defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8392 0x57, X86Reduces, HasDQI>,
8393 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8394defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8395 0x57, X86Reduces, HasDQI>,
8396 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008397
Igor Breger1e58e8a2015-09-02 11:18:55 +00008398defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8399 0x27, X86GetMants, HasAVX512>,
8400 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8401defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8402 0x27, X86GetMants, HasAVX512>,
8403 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8404
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008405multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8406 bits<8> opc, SDNode OpNode = X86Shuf128>{
8407 let Predicates = [HasAVX512] in {
8408 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8409
8410 }
8411 let Predicates = [HasAVX512, HasVLX] in {
8412 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8413 }
8414}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008415let Predicates = [HasAVX512] in {
8416def : Pat<(v16f32 (ffloor VR512:$src)),
8417 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8418def : Pat<(v16f32 (fnearbyint VR512:$src)),
8419 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8420def : Pat<(v16f32 (fceil VR512:$src)),
8421 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8422def : Pat<(v16f32 (frint VR512:$src)),
8423 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8424def : Pat<(v16f32 (ftrunc VR512:$src)),
8425 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8426
8427def : Pat<(v8f64 (ffloor VR512:$src)),
8428 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8429def : Pat<(v8f64 (fnearbyint VR512:$src)),
8430 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8431def : Pat<(v8f64 (fceil VR512:$src)),
8432 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8433def : Pat<(v8f64 (frint VR512:$src)),
8434 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8435def : Pat<(v8f64 (ftrunc VR512:$src)),
8436 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8437}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008438
8439defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8440 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8441defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8442 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8443defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8444 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8445defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8446 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008447
Craig Topperb561e662017-01-19 02:34:29 +00008448let Predicates = [HasAVX512] in {
8449// Provide fallback in case the load node that is used in the broadcast
8450// patterns above is used by additional users, which prevents the pattern
8451// selection.
8452def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
8453 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8454 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8455 0)>;
8456def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
8457 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8458 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8459 0)>;
8460
8461def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
8462 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8463 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8464 0)>;
8465def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
8466 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8467 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8468 0)>;
8469
8470def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
8471 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8472 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8473 0)>;
8474
8475def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
8476 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8477 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8478 0)>;
8479}
8480
Craig Topperc48fa892015-12-27 19:45:21 +00008481multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008482 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8483 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008484}
8485
Craig Topperc48fa892015-12-27 19:45:21 +00008486defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008487 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008488defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008489 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008490
Craig Topper7a299302016-06-09 07:06:38 +00008491multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008492 let Predicates = p in
8493 def NAME#_.VTName#rri:
8494 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8495 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8496 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8497}
8498
Craig Topper7a299302016-06-09 07:06:38 +00008499multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8500 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8501 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8502 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008503
Craig Topper7a299302016-06-09 07:06:38 +00008504defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008505 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008506 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8507 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8508 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8509 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8510 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008511 EVEX_CD8<8, CD8VF>;
8512
Igor Bregerf3ded812015-08-31 13:09:30 +00008513defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8514 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8515
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008516multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8517 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008518 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008519 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008520 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008521 "$src1", "$src1",
8522 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8523
Craig Toppere1cac152016-06-07 07:27:54 +00008524 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8525 (ins _.MemOp:$src1), OpcodeStr,
8526 "$src1", "$src1",
8527 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8528 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008529 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008530}
8531
8532multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8533 X86VectorVTInfo _> :
8534 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008535 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8536 (ins _.ScalarMemOp:$src1), OpcodeStr,
8537 "${src1}"##_.BroadcastStr,
8538 "${src1}"##_.BroadcastStr,
8539 (_.VT (OpNode (X86VBroadcast
8540 (_.ScalarLdFrag addr:$src1))))>,
8541 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008542}
8543
8544multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8545 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8546 let Predicates = [prd] in
8547 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8548
8549 let Predicates = [prd, HasVLX] in {
8550 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8551 EVEX_V256;
8552 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8553 EVEX_V128;
8554 }
8555}
8556
8557multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8558 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8559 let Predicates = [prd] in
8560 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8561 EVEX_V512;
8562
8563 let Predicates = [prd, HasVLX] in {
8564 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8565 EVEX_V256;
8566 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8567 EVEX_V128;
8568 }
8569}
8570
8571multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8572 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008573 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008574 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008575 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8576 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008577}
8578
8579multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8580 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008581 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8582 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008583}
8584
8585multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8586 bits<8> opc_d, bits<8> opc_q,
8587 string OpcodeStr, SDNode OpNode> {
8588 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8589 HasAVX512>,
8590 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8591 HasBWI>;
8592}
8593
Simon Pilgrimcf2da962017-03-14 21:26:58 +00008594defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>;
Igor Bregerf2460112015-07-26 14:41:44 +00008595
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008596multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8597
8598 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008599}
8600
8601defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8602defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8603
Igor Breger24cab0f2015-11-16 07:22:00 +00008604//===---------------------------------------------------------------------===//
8605// Replicate Single FP - MOVSHDUP and MOVSLDUP
8606//===---------------------------------------------------------------------===//
8607multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8608 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8609 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008610}
8611
8612defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8613defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008614
8615//===----------------------------------------------------------------------===//
8616// AVX-512 - MOVDDUP
8617//===----------------------------------------------------------------------===//
8618
8619multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8620 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008621 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00008622 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8623 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8624 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008625 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8626 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8627 (_.VT (OpNode (_.VT (scalar_to_vector
8628 (_.ScalarLdFrag addr:$src)))))>,
8629 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008630 }
Igor Breger1f782962015-11-19 08:26:56 +00008631}
8632
8633multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8634 AVX512VLVectorVTInfo VTInfo> {
8635
8636 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8637
8638 let Predicates = [HasAVX512, HasVLX] in {
8639 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8640 EVEX_V256;
8641 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8642 EVEX_V128;
8643 }
8644}
8645
8646multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8647 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8648 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008649}
8650
8651defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8652
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008653let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008654def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008655 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008656def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008657 (VMOVDDUPZ128rm addr:$src)>;
8658def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8659 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00008660
8661def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8662 (v2f64 VR128X:$src0)),
8663 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8664def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8665 (bitconvert (v4i32 immAllZerosV))),
8666 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
8667
8668def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8669 (v2f64 VR128X:$src0)),
8670 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
8671 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8672def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8673 (bitconvert (v4i32 immAllZerosV))),
8674 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8675
8676def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8677 (v2f64 VR128X:$src0)),
8678 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8679def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8680 (bitconvert (v4i32 immAllZerosV))),
8681 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008682}
Igor Breger1f782962015-11-19 08:26:56 +00008683
Igor Bregerf2460112015-07-26 14:41:44 +00008684//===----------------------------------------------------------------------===//
8685// AVX-512 - Unpack Instructions
8686//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008687defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8688 SSE_ALU_ITINS_S>;
8689defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8690 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008691
8692defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8693 SSE_INTALU_ITINS_P, HasBWI>;
8694defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8695 SSE_INTALU_ITINS_P, HasBWI>;
8696defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8697 SSE_INTALU_ITINS_P, HasBWI>;
8698defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8699 SSE_INTALU_ITINS_P, HasBWI>;
8700
8701defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8702 SSE_INTALU_ITINS_P, HasAVX512>;
8703defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8704 SSE_INTALU_ITINS_P, HasAVX512>;
8705defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8706 SSE_INTALU_ITINS_P, HasAVX512>;
8707defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8708 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008709
8710//===----------------------------------------------------------------------===//
8711// AVX-512 - Extract & Insert Integer Instructions
8712//===----------------------------------------------------------------------===//
8713
8714multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8715 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008716 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8717 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8718 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8719 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8720 imm:$src2)))),
8721 addr:$dst)]>,
8722 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008723}
8724
8725multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8726 let Predicates = [HasBWI] in {
8727 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8728 (ins _.RC:$src1, u8imm:$src2),
8729 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8730 [(set GR32orGR64:$dst,
8731 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8732 EVEX, TAPD;
8733
8734 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8735 }
8736}
8737
8738multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8739 let Predicates = [HasBWI] in {
8740 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8741 (ins _.RC:$src1, u8imm:$src2),
8742 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8743 [(set GR32orGR64:$dst,
8744 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8745 EVEX, PD;
8746
Craig Topper99f6b622016-05-01 01:03:56 +00008747 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008748 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8749 (ins _.RC:$src1, u8imm:$src2),
8750 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8751 EVEX, TAPD;
8752
Igor Bregerdefab3c2015-10-08 12:55:01 +00008753 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8754 }
8755}
8756
8757multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8758 RegisterClass GRC> {
8759 let Predicates = [HasDQI] in {
8760 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8761 (ins _.RC:$src1, u8imm:$src2),
8762 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8763 [(set GRC:$dst,
8764 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8765 EVEX, TAPD;
8766
Craig Toppere1cac152016-06-07 07:27:54 +00008767 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8768 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8769 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8770 [(store (extractelt (_.VT _.RC:$src1),
8771 imm:$src2),addr:$dst)]>,
8772 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008773 }
8774}
8775
8776defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8777defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8778defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8779defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8780
8781multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8782 X86VectorVTInfo _, PatFrag LdFrag> {
8783 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8784 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8785 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8786 [(set _.RC:$dst,
8787 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8788 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8789}
8790
8791multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8792 X86VectorVTInfo _, PatFrag LdFrag> {
8793 let Predicates = [HasBWI] in {
8794 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8795 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8796 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8797 [(set _.RC:$dst,
8798 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8799
8800 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8801 }
8802}
8803
8804multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8805 X86VectorVTInfo _, RegisterClass GRC> {
8806 let Predicates = [HasDQI] in {
8807 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8808 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8809 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8810 [(set _.RC:$dst,
8811 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8812 EVEX_4V, TAPD;
8813
8814 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8815 _.ScalarLdFrag>, TAPD;
8816 }
8817}
8818
8819defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8820 extloadi8>, TAPD;
8821defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8822 extloadi16>, PD;
8823defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8824defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008825//===----------------------------------------------------------------------===//
8826// VSHUFPS - VSHUFPD Operations
8827//===----------------------------------------------------------------------===//
8828multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8829 AVX512VLVectorVTInfo VTInfo_FP>{
8830 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8831 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8832 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008833}
8834
8835defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8836defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008837//===----------------------------------------------------------------------===//
8838// AVX-512 - Byte shift Left/Right
8839//===----------------------------------------------------------------------===//
8840
8841multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8842 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8843 def rr : AVX512<opc, MRMr,
8844 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8845 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8846 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008847 def rm : AVX512<opc, MRMm,
8848 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8849 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8850 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008851 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8852 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008853}
8854
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008855multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008856 Format MRMm, string OpcodeStr, Predicate prd>{
8857 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008858 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008859 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008860 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008861 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008862 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008863 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008864 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008865 }
8866}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008867defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008868 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008869defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008870 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8871
8872
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008873multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008874 string OpcodeStr, X86VectorVTInfo _dst,
8875 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008876 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008877 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008878 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008879 [(set _dst.RC:$dst,(_dst.VT
8880 (OpNode (_src.VT _src.RC:$src1),
8881 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008882 def rm : AVX512BI<opc, MRMSrcMem,
8883 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8884 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8885 [(set _dst.RC:$dst,(_dst.VT
8886 (OpNode (_src.VT _src.RC:$src1),
8887 (_src.VT (bitconvert
8888 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008889}
8890
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008891multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008892 string OpcodeStr, Predicate prd> {
8893 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008894 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8895 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008896 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008897 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8898 v32i8x_info>, EVEX_V256;
8899 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8900 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008901 }
8902}
8903
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008904defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008905 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008906
Craig Topper4e794c72017-02-19 19:36:58 +00008907// Transforms to swizzle an immediate to enable better matching when
8908// memory operand isn't in the right place.
8909def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
8910 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
8911 uint8_t Imm = N->getZExtValue();
8912 // Swap bits 1/4 and 3/6.
8913 uint8_t NewImm = Imm & 0xa5;
8914 if (Imm & 0x02) NewImm |= 0x10;
8915 if (Imm & 0x10) NewImm |= 0x02;
8916 if (Imm & 0x08) NewImm |= 0x40;
8917 if (Imm & 0x40) NewImm |= 0x08;
8918 return getI8Imm(NewImm, SDLoc(N));
8919}]>;
8920def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
8921 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
8922 uint8_t Imm = N->getZExtValue();
8923 // Swap bits 2/4 and 3/5.
8924 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00008925 if (Imm & 0x04) NewImm |= 0x10;
8926 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00008927 if (Imm & 0x08) NewImm |= 0x20;
8928 if (Imm & 0x20) NewImm |= 0x08;
8929 return getI8Imm(NewImm, SDLoc(N));
8930}]>;
Craig Topper48905772017-02-19 21:32:15 +00008931def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
8932 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
8933 uint8_t Imm = N->getZExtValue();
8934 // Swap bits 1/2 and 5/6.
8935 uint8_t NewImm = Imm & 0x99;
8936 if (Imm & 0x02) NewImm |= 0x04;
8937 if (Imm & 0x04) NewImm |= 0x02;
8938 if (Imm & 0x20) NewImm |= 0x40;
8939 if (Imm & 0x40) NewImm |= 0x20;
8940 return getI8Imm(NewImm, SDLoc(N));
8941}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00008942def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
8943 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
8944 uint8_t Imm = N->getZExtValue();
8945 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
8946 uint8_t NewImm = Imm & 0x81;
8947 if (Imm & 0x02) NewImm |= 0x04;
8948 if (Imm & 0x04) NewImm |= 0x10;
8949 if (Imm & 0x08) NewImm |= 0x40;
8950 if (Imm & 0x10) NewImm |= 0x02;
8951 if (Imm & 0x20) NewImm |= 0x08;
8952 if (Imm & 0x40) NewImm |= 0x20;
8953 return getI8Imm(NewImm, SDLoc(N));
8954}]>;
8955def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
8956 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
8957 uint8_t Imm = N->getZExtValue();
8958 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
8959 uint8_t NewImm = Imm & 0x81;
8960 if (Imm & 0x02) NewImm |= 0x10;
8961 if (Imm & 0x04) NewImm |= 0x02;
8962 if (Imm & 0x08) NewImm |= 0x20;
8963 if (Imm & 0x10) NewImm |= 0x04;
8964 if (Imm & 0x20) NewImm |= 0x40;
8965 if (Imm & 0x40) NewImm |= 0x08;
8966 return getI8Imm(NewImm, SDLoc(N));
8967}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00008968
Igor Bregerb4bb1902015-10-15 12:33:24 +00008969multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008970 X86VectorVTInfo _>{
8971 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008972 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8973 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008974 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008975 (OpNode (_.VT _.RC:$src1),
8976 (_.VT _.RC:$src2),
8977 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008978 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008979 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8980 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8981 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8982 (OpNode (_.VT _.RC:$src1),
8983 (_.VT _.RC:$src2),
8984 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008985 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008986 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8987 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8988 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8989 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8990 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8991 (OpNode (_.VT _.RC:$src1),
8992 (_.VT _.RC:$src2),
8993 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008994 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008995 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008996 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00008997
8998 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00008999 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9000 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9001 _.RC:$src1)),
9002 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9003 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9004 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9005 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9006 _.RC:$src1)),
9007 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9008 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009009
9010 // Additional patterns for matching loads in other positions.
9011 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9012 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9013 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9014 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9015 def : Pat<(_.VT (OpNode _.RC:$src1,
9016 (bitconvert (_.LdFrag addr:$src3)),
9017 _.RC:$src2, (i8 imm:$src4))),
9018 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9019 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9020
9021 // Additional patterns for matching zero masking with loads in other
9022 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009023 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9024 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9025 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9026 _.ImmAllZerosV)),
9027 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9028 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9029 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9030 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9031 _.RC:$src2, (i8 imm:$src4)),
9032 _.ImmAllZerosV)),
9033 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9034 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009035
9036 // Additional patterns for matching masked loads with different
9037 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009038 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9039 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9040 _.RC:$src2, (i8 imm:$src4)),
9041 _.RC:$src1)),
9042 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9043 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009044 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9045 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9046 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9047 _.RC:$src1)),
9048 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9049 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9050 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9051 (OpNode _.RC:$src2, _.RC:$src1,
9052 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9053 _.RC:$src1)),
9054 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9055 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9056 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9057 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9058 _.RC:$src1, (i8 imm:$src4)),
9059 _.RC:$src1)),
9060 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9061 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9062 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9063 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9064 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9065 _.RC:$src1)),
9066 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9067 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009068
9069 // Additional patterns for matching broadcasts in other positions.
9070 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9071 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9072 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9073 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9074 def : Pat<(_.VT (OpNode _.RC:$src1,
9075 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9076 _.RC:$src2, (i8 imm:$src4))),
9077 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9078 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9079
9080 // Additional patterns for matching zero masking with broadcasts in other
9081 // positions.
9082 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9083 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9084 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9085 _.ImmAllZerosV)),
9086 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9087 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9088 (VPTERNLOG321_imm8 imm:$src4))>;
9089 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9090 (OpNode _.RC:$src1,
9091 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9092 _.RC:$src2, (i8 imm:$src4)),
9093 _.ImmAllZerosV)),
9094 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9095 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9096 (VPTERNLOG132_imm8 imm:$src4))>;
9097
9098 // Additional patterns for matching masked broadcasts with different
9099 // operand orders.
9100 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9101 (OpNode _.RC:$src1,
9102 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9103 _.RC:$src2, (i8 imm:$src4)),
9104 _.RC:$src1)),
9105 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9106 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +00009107 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9108 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9109 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9110 _.RC:$src1)),
9111 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9112 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9113 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9114 (OpNode _.RC:$src2, _.RC:$src1,
9115 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9116 (i8 imm:$src4)), _.RC:$src1)),
9117 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9118 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9119 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9120 (OpNode _.RC:$src2,
9121 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9122 _.RC:$src1, (i8 imm:$src4)),
9123 _.RC:$src1)),
9124 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9125 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9126 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9127 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9128 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9129 _.RC:$src1)),
9130 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9131 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009132}
9133
9134multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
9135 let Predicates = [HasAVX512] in
9136 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
9137 let Predicates = [HasAVX512, HasVLX] in {
9138 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
9139 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
9140 }
9141}
9142
9143defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
9144defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
9145
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009146//===----------------------------------------------------------------------===//
9147// AVX-512 - FixupImm
9148//===----------------------------------------------------------------------===//
9149
9150multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009151 X86VectorVTInfo _>{
9152 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009153 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9154 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9155 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9156 (OpNode (_.VT _.RC:$src1),
9157 (_.VT _.RC:$src2),
9158 (_.IntVT _.RC:$src3),
9159 (i32 imm:$src4),
9160 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009161 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9162 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9163 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9164 (OpNode (_.VT _.RC:$src1),
9165 (_.VT _.RC:$src2),
9166 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9167 (i32 imm:$src4),
9168 (i32 FROUND_CURRENT))>;
9169 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9170 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9171 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9172 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9173 (OpNode (_.VT _.RC:$src1),
9174 (_.VT _.RC:$src2),
9175 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9176 (i32 imm:$src4),
9177 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009178 } // Constraints = "$src1 = $dst"
9179}
9180
9181multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009182 SDNode OpNode, X86VectorVTInfo _>{
9183let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009184 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9185 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009186 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009187 "$src2, $src3, {sae}, $src4",
9188 (OpNode (_.VT _.RC:$src1),
9189 (_.VT _.RC:$src2),
9190 (_.IntVT _.RC:$src3),
9191 (i32 imm:$src4),
9192 (i32 FROUND_NO_EXC))>, EVEX_B;
9193 }
9194}
9195
9196multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9197 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009198 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9199 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009200 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9201 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9202 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9203 (OpNode (_.VT _.RC:$src1),
9204 (_.VT _.RC:$src2),
9205 (_src3VT.VT _src3VT.RC:$src3),
9206 (i32 imm:$src4),
9207 (i32 FROUND_CURRENT))>;
9208
9209 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9210 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9211 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9212 "$src2, $src3, {sae}, $src4",
9213 (OpNode (_.VT _.RC:$src1),
9214 (_.VT _.RC:$src2),
9215 (_src3VT.VT _src3VT.RC:$src3),
9216 (i32 imm:$src4),
9217 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009218 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9219 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9220 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9221 (OpNode (_.VT _.RC:$src1),
9222 (_.VT _.RC:$src2),
9223 (_src3VT.VT (scalar_to_vector
9224 (_src3VT.ScalarLdFrag addr:$src3))),
9225 (i32 imm:$src4),
9226 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009227 }
9228}
9229
9230multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9231 let Predicates = [HasAVX512] in
9232 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9233 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9234 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9235 let Predicates = [HasAVX512, HasVLX] in {
9236 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9237 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9238 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9239 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9240 }
9241}
9242
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009243defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9244 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009245 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009246defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9247 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009248 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009249defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009250 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009251defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009252 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009253
9254
9255
9256// Patterns used to select SSE scalar fp arithmetic instructions from
9257// either:
9258//
9259// (1) a scalar fp operation followed by a blend
9260//
9261// The effect is that the backend no longer emits unnecessary vector
9262// insert instructions immediately after SSE scalar fp instructions
9263// like addss or mulss.
9264//
9265// For example, given the following code:
9266// __m128 foo(__m128 A, __m128 B) {
9267// A[0] += B[0];
9268// return A;
9269// }
9270//
9271// Previously we generated:
9272// addss %xmm0, %xmm1
9273// movss %xmm1, %xmm0
9274//
9275// We now generate:
9276// addss %xmm1, %xmm0
9277//
9278// (2) a vector packed single/double fp operation followed by a vector insert
9279//
9280// The effect is that the backend converts the packed fp instruction
9281// followed by a vector insert into a single SSE scalar fp instruction.
9282//
9283// For example, given the following code:
9284// __m128 foo(__m128 A, __m128 B) {
9285// __m128 C = A + B;
9286// return (__m128) {c[0], a[1], a[2], a[3]};
9287// }
9288//
9289// Previously we generated:
9290// addps %xmm0, %xmm1
9291// movss %xmm1, %xmm0
9292//
9293// We now generate:
9294// addss %xmm1, %xmm0
9295
9296// TODO: Some canonicalization in lowering would simplify the number of
9297// patterns we have to try to match.
9298multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9299 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009300 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009301 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9302 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9303 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009304 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009305 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009306
Craig Topper5625d242016-07-29 06:06:00 +00009307 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009308 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9309 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9310 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009311 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009312 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009313
9314 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009315 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9316 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009317 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9318
9319 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009320 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
9321 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009322 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009323
9324 // extracted masked scalar math op with insert via movss
9325 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9326 (scalar_to_vector
9327 (X86selects VK1WM:$mask,
9328 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9329 FR32X:$src2),
9330 FR32X:$src0))),
9331 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9332 VK1WM:$mask, v4f32:$src1,
9333 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009334 }
9335}
9336
9337defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9338defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9339defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9340defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9341
9342multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9343 let Predicates = [HasAVX512] in {
9344 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009345 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9346 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9347 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009348 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009349 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009350
9351 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009352 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9353 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9354 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009355 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009356 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009357
9358 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009359 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9360 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009361 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9362
9363 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009364 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
9365 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009366 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009367
9368 // extracted masked scalar math op with insert via movss
9369 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9370 (scalar_to_vector
9371 (X86selects VK1WM:$mask,
9372 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9373 FR64X:$src2),
9374 FR64X:$src0))),
9375 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9376 VK1WM:$mask, v2f64:$src1,
9377 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009378 }
9379}
9380
9381defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9382defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9383defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9384defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;