blob: 24ed183872c7ff36c7e581d07542f164b44137ee [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000072 // FP scalar memory operand for intrinsics - ssmem/sdmem.
73 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
74 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000075
76 // Load patterns
77 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
78 // due to load promotion during legalization
79 PatFrag LdFrag = !cast<PatFrag>("load" #
80 !if (!eq (TypeVariantName, "i"),
81 !if (!eq (Size, 128), "v2i64",
82 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000083 !if (!eq (Size, 512), "v8i64",
84 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000085
86 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000087 !if (!eq (TypeVariantName, "i"),
88 !if (!eq (Size, 128), "v2i64",
89 !if (!eq (Size, 256), "v4i64",
90 !if (!eq (Size, 512), "v8i64",
91 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000092
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000094
Craig Topperd9fe6642017-02-21 04:26:10 +000095 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
96 !cast<ComplexPattern>("sse_load_f32"),
97 !if (!eq (EltTypeName, "f64"),
98 !cast<ComplexPattern>("sse_load_f64"),
99 ?));
100
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000102 // Note: For EltSize < 32, FloatVT is illegal and TableGen
103 // fails to compile, so we choose FloatVT = VT
104 ValueType FloatVT = !cast<ValueType>(
105 !if (!eq (!srl(EltSize,5),0),
106 VTName,
107 !if (!eq(TypeVariantName, "i"),
108 "v" # NumElts # "f" # EltSize,
109 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000110
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000111 ValueType IntVT = !cast<ValueType>(
112 !if (!eq (!srl(EltSize,5),0),
113 VTName,
114 !if (!eq(TypeVariantName, "f"),
115 "v" # NumElts # "i" # EltSize,
116 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000117 // The string to specify embedded broadcast in assembly.
118 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000119
Adam Nemet449b3f02014-10-15 23:42:09 +0000120 // 8-bit compressed displacement tuple/subvector format. This is only
121 // defined for NumElts <= 8.
122 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
123 !cast<CD8VForm>("CD8VT" # NumElts), ?);
124
Adam Nemet55536c62014-09-25 23:48:45 +0000125 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
126 !if (!eq (Size, 256), sub_ymm, ?));
127
128 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
129 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
130 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000131
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000132 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
133
Craig Topperabe80cc2016-08-28 06:06:28 +0000134 // A vector tye of the same width with element type i64. This is used to
135 // create patterns for logic ops.
136 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
137
Adam Nemet09377232014-10-08 23:25:31 +0000138 // A vector type of the same width with element type i32. This is used to
139 // create the canonical constant zero node ImmAllZerosV.
140 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
141 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000142
143 string ZSuffix = !if (!eq (Size, 128), "Z128",
144 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145}
146
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000147def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
148def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000149def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
150def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000151def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
152def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000153
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000154// "x" in v32i8x_info means RC = VR256X
155def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
156def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
157def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
158def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000159def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
160def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000161
162def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
163def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
164def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
165def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000166def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
167def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000169// We map scalar types to the smallest (128-bit) vector type
170// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000171def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
172def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000173def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
174def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
175
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000176class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
177 X86VectorVTInfo i128> {
178 X86VectorVTInfo info512 = i512;
179 X86VectorVTInfo info256 = i256;
180 X86VectorVTInfo info128 = i128;
181}
182
183def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
184 v16i8x_info>;
185def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
186 v8i16x_info>;
187def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
188 v4i32x_info>;
189def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
190 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000191def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
192 v4f32x_info>;
193def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
194 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000195
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000196// This multiclass generates the masking variants from the non-masking
197// variant. It only provides the assembly pieces for the masking variants.
198// It assumes custom ISel patterns for masking which can be provided as
199// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000200multiclass AVX512_maskable_custom<bits<8> O, Format F,
201 dag Outs,
202 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
203 string OpcodeStr,
204 string AttSrcAsm, string IntelSrcAsm,
205 list<dag> Pattern,
206 list<dag> MaskingPattern,
207 list<dag> ZeroMaskingPattern,
208 string MaskingConstraint = "",
209 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 bit IsCommutable = 0,
211 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000212 let isCommutable = IsCommutable in
213 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000214 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000215 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000216 Pattern, itin>;
217
218 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000219 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000220 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000221 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
222 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 MaskingPattern, itin>,
224 EVEX_K {
225 // In case of the 3src subclass this is overridden with a let.
226 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000227 }
228
229 // Zero mask does not add any restrictions to commute operands transformation.
230 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000231 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000232 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000233 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
234 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000235 ZeroMaskingPattern,
236 itin>,
237 EVEX_KZ;
238}
239
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000240
Adam Nemet34801422014-10-08 23:25:39 +0000241// Common base class of AVX512_maskable and AVX512_maskable_3src.
242multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
243 dag Outs,
244 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
245 string OpcodeStr,
246 string AttSrcAsm, string IntelSrcAsm,
247 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000248 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000249 string MaskingConstraint = "",
250 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000251 bit IsCommutable = 0,
252 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000253 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
254 AttSrcAsm, IntelSrcAsm,
255 [(set _.RC:$dst, RHS)],
256 [(set _.RC:$dst, MaskingRHS)],
257 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000259 MaskingConstraint, NoItinerary, IsCommutable,
260 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000261
Ayman Musa6e670cf2017-02-23 07:24:21 +0000262// Similar to AVX512_maskable_common, but with scalar types.
263multiclass AVX512_maskable_fp_common<bits<8> O, Format F, X86VectorVTInfo _,
264 dag Outs,
265 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
266 string OpcodeStr,
267 string AttSrcAsm, string IntelSrcAsm,
268 SDNode Select = vselect,
269 string MaskingConstraint = "",
270 InstrItinClass itin = NoItinerary,
271 bit IsCommutable = 0,
272 bit IsKCommutable = 0> :
273 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
274 AttSrcAsm, IntelSrcAsm,
275 [], [], [],
276 MaskingConstraint, NoItinerary, IsCommutable,
277 IsKCommutable>;
278
Adam Nemet2e91ee52014-08-14 17:13:19 +0000279// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000280// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000281// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000282multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
283 dag Outs, dag Ins, string OpcodeStr,
284 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000285 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000286 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000287 bit IsCommutable = 0, bit IsKCommutable = 0,
288 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000289 AVX512_maskable_common<O, F, _, Outs, Ins,
290 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
291 !con((ins _.KRCWM:$mask), Ins),
292 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000293 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000294 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000295
296// This multiclass generates the unconditional/non-masking, the masking and
297// the zero-masking variant of the scalar instruction.
298multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
299 dag Outs, dag Ins, string OpcodeStr,
300 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000301 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000302 InstrItinClass itin = NoItinerary,
303 bit IsCommutable = 0> :
304 AVX512_maskable_common<O, F, _, Outs, Ins,
305 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
306 !con((ins _.KRCWM:$mask), Ins),
307 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000308 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
309 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000310
Adam Nemet34801422014-10-08 23:25:39 +0000311// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000312// ($src1) is already tied to $dst so we just use that for the preserved
313// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
314// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000315multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
316 dag Outs, dag NonTiedIns, string OpcodeStr,
317 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000318 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000319 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000320 AVX512_maskable_common<O, F, _, Outs,
321 !con((ins _.RC:$src1), NonTiedIns),
322 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
323 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
324 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000325 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
326 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000327
Igor Breger15820b02015-07-01 13:24:28 +0000328multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
329 dag Outs, dag NonTiedIns, string OpcodeStr,
330 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000331 dag RHS, bit IsCommutable = 0,
332 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000333 AVX512_maskable_common<O, F, _, Outs,
334 !con((ins _.RC:$src1), NonTiedIns),
335 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
336 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
337 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000338 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000339 X86selects, "", NoItinerary, IsCommutable,
340 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000341
Adam Nemet34801422014-10-08 23:25:39 +0000342multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
343 dag Outs, dag Ins,
344 string OpcodeStr,
345 string AttSrcAsm, string IntelSrcAsm,
346 list<dag> Pattern> :
347 AVX512_maskable_custom<O, F, Outs, Ins,
348 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
349 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000350 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000351 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000352
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000353
354// Instruction with mask that puts result in mask register,
355// like "compare" and "vptest"
356multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
357 dag Outs,
358 dag Ins, dag MaskingIns,
359 string OpcodeStr,
360 string AttSrcAsm, string IntelSrcAsm,
361 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000362 list<dag> MaskingPattern,
363 bit IsCommutable = 0> {
364 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000365 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000366 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
367 "$dst, "#IntelSrcAsm#"}",
368 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000369
370 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000371 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
372 "$dst {${mask}}, "#IntelSrcAsm#"}",
373 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000374}
375
376multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
377 dag Outs,
378 dag Ins, dag MaskingIns,
379 string OpcodeStr,
380 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000381 dag RHS, dag MaskingRHS,
382 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000383 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
384 AttSrcAsm, IntelSrcAsm,
385 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000386 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000387
388multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
389 dag Outs, dag Ins, string OpcodeStr,
390 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000391 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000392 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
393 !con((ins _.KRCWM:$mask), Ins),
394 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000395 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000396
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000397multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
398 dag Outs, dag Ins, string OpcodeStr,
399 string AttSrcAsm, string IntelSrcAsm> :
400 AVX512_maskable_custom_cmp<O, F, Outs,
401 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000402 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000403
Craig Topperabe80cc2016-08-28 06:06:28 +0000404// This multiclass generates the unconditional/non-masking, the masking and
405// the zero-masking variant of the vector instruction. In the masking case, the
406// perserved vector elements come from a new dummy input operand tied to $dst.
407multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
408 dag Outs, dag Ins, string OpcodeStr,
409 string AttSrcAsm, string IntelSrcAsm,
410 dag RHS, dag MaskedRHS,
411 InstrItinClass itin = NoItinerary,
412 bit IsCommutable = 0, SDNode Select = vselect> :
413 AVX512_maskable_custom<O, F, Outs, Ins,
414 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
415 !con((ins _.KRCWM:$mask), Ins),
416 OpcodeStr, AttSrcAsm, IntelSrcAsm,
417 [(set _.RC:$dst, RHS)],
418 [(set _.RC:$dst,
419 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
420 [(set _.RC:$dst,
421 (Select _.KRCWM:$mask, MaskedRHS,
422 _.ImmAllZerosV))],
423 "$src0 = $dst", itin, IsCommutable>;
424
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000425// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000426// no instruction is needed for the conversion.
427def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
428def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
429def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
430def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
431def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
432def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
433def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
434def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
435def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
436def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
437def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
438def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
439def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
440def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
441def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
442def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
443def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
444def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
445def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
446def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
447def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
448def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
449def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
450def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
451def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
452def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
453def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
454def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
455def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
456def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
457def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000458
Craig Topper9d9251b2016-05-08 20:10:20 +0000459// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
460// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
461// swizzled by ExecutionDepsFix to pxor.
462// We set canFoldAsLoad because this can be converted to a constant-pool
463// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000464let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000465 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000466def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000467 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000468def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
469 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000470}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000471
Craig Topper6393afc2017-01-09 02:44:34 +0000472// Alias instructions that allow VPTERNLOG to be used with a mask to create
473// a mix of all ones and all zeros elements. This is done this way to force
474// the same register to be used as input for all three sources.
475let isPseudo = 1, Predicates = [HasAVX512] in {
476def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
477 (ins VK16WM:$mask), "",
478 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
479 (v16i32 immAllOnesV),
480 (v16i32 immAllZerosV)))]>;
481def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
482 (ins VK8WM:$mask), "",
483 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
484 (bc_v8i64 (v16i32 immAllOnesV)),
485 (bc_v8i64 (v16i32 immAllZerosV))))]>;
486}
487
Craig Toppere5ce84a2016-05-08 21:33:53 +0000488let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000489 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000490def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
491 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
492def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
493 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
494}
495
Craig Topperadd9cc62016-12-18 06:23:14 +0000496// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
497// This is expanded by ExpandPostRAPseudos.
498let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000499 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000500 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
501 [(set FR32X:$dst, fp32imm0)]>;
502 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
503 [(set FR64X:$dst, fpimm0)]>;
504}
505
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000506//===----------------------------------------------------------------------===//
507// AVX-512 - VECTOR INSERT
508//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000509multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
510 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000511 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000512 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000513 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000514 "vinsert" # From.EltTypeName # "x" # From.NumElts,
515 "$src3, $src2, $src1", "$src1, $src2, $src3",
516 (vinsert_insert:$src3 (To.VT To.RC:$src1),
517 (From.VT From.RC:$src2),
518 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000519
Igor Breger0ede3cb2015-09-20 06:52:42 +0000520 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000521 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000522 "vinsert" # From.EltTypeName # "x" # From.NumElts,
523 "$src3, $src2, $src1", "$src1, $src2, $src3",
524 (vinsert_insert:$src3 (To.VT To.RC:$src1),
525 (From.VT (bitconvert (From.LdFrag addr:$src2))),
526 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
527 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000528 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000529}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000530
Igor Breger0ede3cb2015-09-20 06:52:42 +0000531multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
532 X86VectorVTInfo To, PatFrag vinsert_insert,
533 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
534 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000535 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000536 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
537 (To.VT (!cast<Instruction>(InstrStr#"rr")
538 To.RC:$src1, From.RC:$src2,
539 (INSERT_get_vinsert_imm To.RC:$ins)))>;
540
541 def : Pat<(vinsert_insert:$ins
542 (To.VT To.RC:$src1),
543 (From.VT (bitconvert (From.LdFrag addr:$src2))),
544 (iPTR imm)),
545 (To.VT (!cast<Instruction>(InstrStr#"rm")
546 To.RC:$src1, addr:$src2,
547 (INSERT_get_vinsert_imm To.RC:$ins)))>;
548 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000549}
550
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000551multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
552 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000553
554 let Predicates = [HasVLX] in
555 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
556 X86VectorVTInfo< 4, EltVT32, VR128X>,
557 X86VectorVTInfo< 8, EltVT32, VR256X>,
558 vinsert128_insert>, EVEX_V256;
559
560 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000561 X86VectorVTInfo< 4, EltVT32, VR128X>,
562 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000563 vinsert128_insert>, EVEX_V512;
564
565 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000566 X86VectorVTInfo< 4, EltVT64, VR256X>,
567 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000568 vinsert256_insert>, VEX_W, EVEX_V512;
569
570 let Predicates = [HasVLX, HasDQI] in
571 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
572 X86VectorVTInfo< 2, EltVT64, VR128X>,
573 X86VectorVTInfo< 4, EltVT64, VR256X>,
574 vinsert128_insert>, VEX_W, EVEX_V256;
575
576 let Predicates = [HasDQI] in {
577 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
578 X86VectorVTInfo< 2, EltVT64, VR128X>,
579 X86VectorVTInfo< 8, EltVT64, VR512>,
580 vinsert128_insert>, VEX_W, EVEX_V512;
581
582 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
583 X86VectorVTInfo< 8, EltVT32, VR256X>,
584 X86VectorVTInfo<16, EltVT32, VR512>,
585 vinsert256_insert>, EVEX_V512;
586 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000587}
588
Adam Nemet4e2ef472014-10-02 23:18:28 +0000589defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
590defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000591
Igor Breger0ede3cb2015-09-20 06:52:42 +0000592// Codegen pattern with the alternative types,
593// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
594defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
596defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
597 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
598
599defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
600 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
601defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
602 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
603
604defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
605 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
606defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
607 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
608
609// Codegen pattern with the alternative types insert VEC128 into VEC256
610defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
611 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
612defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
613 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
614// Codegen pattern with the alternative types insert VEC128 into VEC512
615defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
616 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
617defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
618 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
619// Codegen pattern with the alternative types insert VEC256 into VEC512
620defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
621 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
622defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
623 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
624
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000625// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000626let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000627def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000628 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000629 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000630 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000631 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000632def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000633 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000634 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000635 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000636 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
637 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000638}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000639
640//===----------------------------------------------------------------------===//
641// AVX-512 VECTOR EXTRACT
642//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000643
Igor Breger7f69a992015-09-10 12:54:54 +0000644multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000645 X86VectorVTInfo From, X86VectorVTInfo To,
646 PatFrag vextract_extract,
647 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000648
649 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
650 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
651 // vextract_extract), we interesting only in patterns without mask,
652 // intrinsics pattern match generated bellow.
653 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000654 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000655 "vextract" # To.EltTypeName # "x" # To.NumElts,
656 "$idx, $src1", "$src1, $idx",
657 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
658 (iPTR imm)))]>,
659 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000660 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000661 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000662 "vextract" # To.EltTypeName # "x" # To.NumElts #
663 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
664 [(store (To.VT (vextract_extract:$idx
665 (From.VT From.RC:$src1), (iPTR imm))),
666 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000667
Craig Toppere1cac152016-06-07 07:27:54 +0000668 let mayStore = 1, hasSideEffects = 0 in
669 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
670 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000671 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000672 "vextract" # To.EltTypeName # "x" # To.NumElts #
673 "\t{$idx, $src1, $dst {${mask}}|"
674 "$dst {${mask}}, $src1, $idx}",
675 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000676 }
Renato Golindb7ea862015-09-09 19:44:40 +0000677
Craig Topperd4e58072016-10-31 05:55:57 +0000678 def : Pat<(To.VT (vselect To.KRCWM:$mask,
679 (vextract_extract:$ext (From.VT From.RC:$src1),
680 (iPTR imm)),
681 To.RC:$src0)),
682 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
683 From.ZSuffix # "rrk")
684 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
685 (EXTRACT_get_vextract_imm To.RC:$ext))>;
686
687 def : Pat<(To.VT (vselect To.KRCWM:$mask,
688 (vextract_extract:$ext (From.VT From.RC:$src1),
689 (iPTR imm)),
690 To.ImmAllZerosV)),
691 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
692 From.ZSuffix # "rrkz")
693 To.KRCWM:$mask, From.RC:$src1,
694 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000695}
696
Igor Bregerdefab3c2015-10-08 12:55:01 +0000697// Codegen pattern for the alternative types
698multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
699 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000700 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000701 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000702 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
703 (To.VT (!cast<Instruction>(InstrStr#"rr")
704 From.RC:$src1,
705 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000706 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
707 (iPTR imm))), addr:$dst),
708 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
709 (EXTRACT_get_vextract_imm To.RC:$ext))>;
710 }
Igor Breger7f69a992015-09-10 12:54:54 +0000711}
712
713multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000714 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000715 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000716 X86VectorVTInfo<16, EltVT32, VR512>,
717 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000718 vextract128_extract,
719 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000720 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000721 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000722 X86VectorVTInfo< 8, EltVT64, VR512>,
723 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000724 vextract256_extract,
725 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000726 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
727 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000728 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000729 X86VectorVTInfo< 8, EltVT32, VR256X>,
730 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000731 vextract128_extract,
732 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000733 EVEX_V256, EVEX_CD8<32, CD8VT4>;
734 let Predicates = [HasVLX, HasDQI] in
735 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
736 X86VectorVTInfo< 4, EltVT64, VR256X>,
737 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000738 vextract128_extract,
739 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000740 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
741 let Predicates = [HasDQI] in {
742 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
743 X86VectorVTInfo< 8, EltVT64, VR512>,
744 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000745 vextract128_extract,
746 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000747 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
748 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
749 X86VectorVTInfo<16, EltVT32, VR512>,
750 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000751 vextract256_extract,
752 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000753 EVEX_V512, EVEX_CD8<32, CD8VT8>;
754 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000755}
756
Adam Nemet55536c62014-09-25 23:48:45 +0000757defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
758defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000759
Igor Bregerdefab3c2015-10-08 12:55:01 +0000760// extract_subvector codegen patterns with the alternative types.
761// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
762defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
763 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
764defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
765 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
766
767defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000768 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000769defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
770 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
771
772defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
773 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
774defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
775 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
776
Craig Topper08a68572016-05-21 22:50:04 +0000777// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000778defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
779 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
780defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
781 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
782
783// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000784defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
785 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
786defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
787 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
788// Codegen pattern with the alternative types extract VEC256 from VEC512
789defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
790 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
791defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
792 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
793
Craig Topper5f3fef82016-05-22 07:40:58 +0000794// A 128-bit subvector extract from the first 256-bit vector position
795// is a subregister copy that needs no instruction.
796def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
797 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
798def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
799 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
800def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
801 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
802def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
803 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
804def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
805 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
806def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
807 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
808
809// A 256-bit subvector extract from the first 256-bit vector position
810// is a subregister copy that needs no instruction.
811def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
812 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
813def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
814 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
815def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
816 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
817def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
818 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
819def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
820 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
821def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
822 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
823
824let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000825// A 128-bit subvector insert to the first 512-bit vector position
826// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000827def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
828 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
829def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
830 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
831def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
832 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
833def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
834 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
835def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
836 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
837def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
838 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000839
Craig Topper5f3fef82016-05-22 07:40:58 +0000840// A 256-bit subvector insert to the first 512-bit vector position
841// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000842def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000843 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000844def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000845 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000846def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000847 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000848def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000849 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000850def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000851 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000852def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000853 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000854}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000855
856// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000857def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000858 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000859 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000860 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
861 EVEX;
862
Craig Topper03b849e2016-05-21 22:50:11 +0000863def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000864 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000865 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000866 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000867 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000868
869//===---------------------------------------------------------------------===//
870// AVX-512 BROADCAST
871//---
Igor Breger131008f2016-05-01 08:40:00 +0000872// broadcast with a scalar argument.
873multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
874 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +0000875 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
876 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
877 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
878 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
879 (X86VBroadcast SrcInfo.FRC:$src),
880 DestInfo.RC:$src0)),
881 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
882 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
883 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
884 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
885 (X86VBroadcast SrcInfo.FRC:$src),
886 DestInfo.ImmAllZerosV)),
887 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
888 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +0000889}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000890
Igor Breger21296d22015-10-20 11:56:42 +0000891multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
892 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000893 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000894 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
895 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
896 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
897 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000898 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000899 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000900 (DestInfo.VT (X86VBroadcast
901 (SrcInfo.ScalarLdFrag addr:$src)))>,
902 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000903 }
Craig Toppere1cac152016-06-07 07:27:54 +0000904
Craig Topper80934372016-07-16 03:42:59 +0000905 def : Pat<(DestInfo.VT (X86VBroadcast
906 (SrcInfo.VT (scalar_to_vector
907 (SrcInfo.ScalarLdFrag addr:$src))))),
908 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000909 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
910 (X86VBroadcast
911 (SrcInfo.VT (scalar_to_vector
912 (SrcInfo.ScalarLdFrag addr:$src)))),
913 DestInfo.RC:$src0)),
914 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
915 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000916 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
917 (X86VBroadcast
918 (SrcInfo.VT (scalar_to_vector
919 (SrcInfo.ScalarLdFrag addr:$src)))),
920 DestInfo.ImmAllZerosV)),
921 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
922 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000923}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000924
Craig Topper80934372016-07-16 03:42:59 +0000925multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000926 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000927 let Predicates = [HasAVX512] in
928 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
929 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
930 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000931
932 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000933 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000934 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000935 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000936 }
937}
938
Craig Topper80934372016-07-16 03:42:59 +0000939multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
940 AVX512VLVectorVTInfo _> {
941 let Predicates = [HasAVX512] in
942 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
943 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
944 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000945
Craig Topper80934372016-07-16 03:42:59 +0000946 let Predicates = [HasVLX] in {
947 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
948 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
949 EVEX_V256;
950 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
951 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
952 EVEX_V128;
953 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000954}
Craig Topper80934372016-07-16 03:42:59 +0000955defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
956 avx512vl_f32_info>;
957defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
958 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000959
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000960def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000961 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000962def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000963 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000964
Robert Khasanovcbc57032014-12-09 16:38:41 +0000965multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
966 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000967 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000968 (ins SrcRC:$src),
969 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000970 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000971}
972
Robert Khasanovcbc57032014-12-09 16:38:41 +0000973multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
974 RegisterClass SrcRC, Predicate prd> {
975 let Predicates = [prd] in
976 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
977 let Predicates = [prd, HasVLX] in {
978 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
979 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
980 }
981}
982
Igor Breger0aeda372016-02-07 08:30:50 +0000983let isCodeGenOnly = 1 in {
984defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000985 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000986defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000987 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000988}
989let isAsmParserOnly = 1 in {
990 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
991 GR32, HasBWI>;
992 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000993 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000994}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000995defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
996 HasAVX512>;
997defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
998 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000999
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001000def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001001 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001002def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001003 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001004
Igor Breger21296d22015-10-20 11:56:42 +00001005// Provide aliases for broadcast from the same register class that
1006// automatically does the extract.
1007multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1008 X86VectorVTInfo SrcInfo> {
1009 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1010 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1011 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1012}
1013
1014multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1015 AVX512VLVectorVTInfo _, Predicate prd> {
1016 let Predicates = [prd] in {
1017 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1018 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1019 EVEX_V512;
1020 // Defined separately to avoid redefinition.
1021 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1022 }
1023 let Predicates = [prd, HasVLX] in {
1024 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1025 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1026 EVEX_V256;
1027 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1028 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001029 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001030}
1031
Igor Breger21296d22015-10-20 11:56:42 +00001032defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1033 avx512vl_i8_info, HasBWI>;
1034defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1035 avx512vl_i16_info, HasBWI>;
1036defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1037 avx512vl_i32_info, HasAVX512>;
1038defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1039 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001040
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001041multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1042 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001043 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001044 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1045 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001046 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001047 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001048}
1049
Simon Pilgrim79195582017-02-21 16:41:44 +00001050let Predicates = [HasAVX512] in {
1051 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1052 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1053 (VPBROADCASTQZm addr:$src)>;
1054}
1055
Craig Topperbe351ee2016-10-01 06:01:23 +00001056let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001057 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1058 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1059 (VPBROADCASTQZ128m addr:$src)>;
1060 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1061 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperbe351ee2016-10-01 06:01:23 +00001062 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1063 // This means we'll encounter truncated i32 loads; match that here.
1064 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1065 (VPBROADCASTWZ128m addr:$src)>;
1066 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1067 (VPBROADCASTWZ256m addr:$src)>;
1068 def : Pat<(v8i16 (X86VBroadcast
1069 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1070 (VPBROADCASTWZ128m addr:$src)>;
1071 def : Pat<(v16i16 (X86VBroadcast
1072 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1073 (VPBROADCASTWZ256m addr:$src)>;
1074}
1075
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001076//===----------------------------------------------------------------------===//
1077// AVX-512 BROADCAST SUBVECTORS
1078//
1079
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001080defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1081 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001082 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001083defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1084 v16f32_info, v4f32x_info>,
1085 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1086defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1087 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001088 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001089defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1090 v8f64_info, v4f64x_info>, VEX_W,
1091 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1092
Craig Topper715ad7f2016-10-16 23:29:51 +00001093let Predicates = [HasAVX512] in {
1094def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1095 (VBROADCASTI64X4rm addr:$src)>;
1096def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1097 (VBROADCASTI64X4rm addr:$src)>;
1098
1099// Provide fallback in case the load node that is used in the patterns above
1100// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001101def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1102 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001103 (v4f64 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001104def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1105 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001106 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001107def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1108 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1109 (v16i16 VR256X:$src), 1)>;
1110def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1111 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1112 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001113
1114def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1115 (VBROADCASTI32X4rm addr:$src)>;
1116def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1117 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001118}
1119
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001120let Predicates = [HasVLX] in {
1121defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1122 v8i32x_info, v4i32x_info>,
1123 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1124defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1125 v8f32x_info, v4f32x_info>,
1126 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001127
1128def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1129 (VBROADCASTI32X4Z256rm addr:$src)>;
1130def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1131 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001132
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001133// Provide fallback in case the load node that is used in the patterns above
1134// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001135def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001136 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001137 (v4f32 VR128X:$src), 1)>;
1138def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001139 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001140 (v4i32 VR128X:$src), 1)>;
1141def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001142 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001143 (v8i16 VR128X:$src), 1)>;
1144def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001145 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001146 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001147}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001148
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001149let Predicates = [HasVLX, HasDQI] in {
1150defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1151 v4i64x_info, v2i64x_info>, VEX_W,
1152 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1153defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1154 v4f64x_info, v2f64x_info>, VEX_W,
1155 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001156
1157// Provide fallback in case the load node that is used in the patterns above
1158// is used by additional users, which prevents the pattern selection.
1159def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1160 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1161 (v2f64 VR128X:$src), 1)>;
1162def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1163 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1164 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001165}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001166
1167let Predicates = [HasVLX, NoDQI] in {
1168def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1169 (VBROADCASTF32X4Z256rm addr:$src)>;
1170def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1171 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001172
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001173// Provide fallback in case the load node that is used in the patterns above
1174// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001175def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001176 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001177 (v2f64 VR128X:$src), 1)>;
1178def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001179 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1180 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001181}
1182
Craig Topper715ad7f2016-10-16 23:29:51 +00001183let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001184def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1185 (VBROADCASTF32X4rm addr:$src)>;
1186def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1187 (VBROADCASTI32X4rm addr:$src)>;
1188
Craig Topper715ad7f2016-10-16 23:29:51 +00001189def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1190 (VBROADCASTF64X4rm addr:$src)>;
1191def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1192 (VBROADCASTI64X4rm addr:$src)>;
1193
1194// Provide fallback in case the load node that is used in the patterns above
1195// is used by additional users, which prevents the pattern selection.
1196def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1197 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1198 (v8f32 VR256X:$src), 1)>;
1199def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1200 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1201 (v8i32 VR256X:$src), 1)>;
1202}
1203
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001204let Predicates = [HasDQI] in {
1205defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1206 v8i64_info, v2i64x_info>, VEX_W,
1207 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1208defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1209 v16i32_info, v8i32x_info>,
1210 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1211defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1212 v8f64_info, v2f64x_info>, VEX_W,
1213 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1214defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1215 v16f32_info, v8f32x_info>,
1216 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001217
1218// Provide fallback in case the load node that is used in the patterns above
1219// is used by additional users, which prevents the pattern selection.
1220def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1221 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1222 (v8f32 VR256X:$src), 1)>;
1223def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1224 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1225 (v8i32 VR256X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001226}
Adam Nemet73f72e12014-06-27 00:43:38 +00001227
Igor Bregerfa798a92015-11-02 07:39:36 +00001228multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001229 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001230 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001231 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001232 EVEX_V512;
1233 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001234 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001235 EVEX_V256;
1236}
1237
1238multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001239 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1240 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001241
1242 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001243 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1244 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001245}
1246
Craig Topper51e052f2016-10-15 16:26:02 +00001247defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1248 avx512vl_i32_info, avx512vl_i64_info>;
1249defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1250 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001251
Craig Topper52317e82017-01-15 05:47:45 +00001252let Predicates = [HasVLX] in {
1253def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1254 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1255def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1256 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1257}
1258
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001259def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001260 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001261def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1262 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1263
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001264def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001265 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001266def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1267 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001268
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001269//===----------------------------------------------------------------------===//
1270// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1271//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001272multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1273 X86VectorVTInfo _, RegisterClass KRC> {
1274 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001275 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001276 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001277}
1278
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001279multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001280 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1281 let Predicates = [HasCDI] in
1282 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1283 let Predicates = [HasCDI, HasVLX] in {
1284 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1285 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1286 }
1287}
1288
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001289defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001290 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001291defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001292 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001293
1294//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001295// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001296multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001297let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001298 // The index operand in the pattern should really be an integer type. However,
1299 // if we do that and it happens to come from a bitcast, then it becomes
1300 // difficult to find the bitcast needed to convert the index to the
1301 // destination type for the passthru since it will be folded with the bitcast
1302 // of the index operand.
1303 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001304 (ins _.RC:$src2, _.RC:$src3),
1305 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001306 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001307 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001308
Craig Topper4fa3b502016-09-06 06:56:59 +00001309 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001310 (ins _.RC:$src2, _.MemOp:$src3),
1311 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001312 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001313 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001314 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001315 }
1316}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001317multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001318 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001319 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001320 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001321 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1322 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1323 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001324 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001325 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1326 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001327}
1328
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001329multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001330 AVX512VLVectorVTInfo VTInfo> {
1331 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1332 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001333 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001334 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1335 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1336 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1337 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001338 }
1339}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001340
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001341multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001342 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001343 Predicate Prd> {
1344 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001345 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001346 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001347 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1348 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001349 }
1350}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001351
Craig Topperaad5f112015-11-30 00:13:24 +00001352defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001353 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001354defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001355 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001356defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001357 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001358 VEX_W, EVEX_CD8<16, CD8VF>;
1359defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001360 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001361 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001362defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001363 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001364defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001365 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001366
Craig Topperaad5f112015-11-30 00:13:24 +00001367// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001368multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001369 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001370let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001371 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1372 (ins IdxVT.RC:$src2, _.RC:$src3),
1373 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001374 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1375 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001376
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001377 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1378 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1379 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001380 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001381 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001382 EVEX_4V, AVX5128IBase;
1383 }
1384}
1385multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001386 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001387 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001388 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1389 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1390 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1391 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001392 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001393 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1394 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001395}
1396
1397multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001398 AVX512VLVectorVTInfo VTInfo,
1399 AVX512VLVectorVTInfo ShuffleMask> {
1400 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001401 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001402 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001403 ShuffleMask.info512>, EVEX_V512;
1404 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001405 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001406 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001407 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001408 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001409 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001410 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001411 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1412 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001413 }
1414}
1415
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001416multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001417 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001418 AVX512VLVectorVTInfo Idx,
1419 Predicate Prd> {
1420 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001421 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1422 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001423 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001424 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1425 Idx.info128>, EVEX_V128;
1426 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1427 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001428 }
1429}
1430
Craig Toppera47576f2015-11-26 20:21:29 +00001431defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001432 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001433defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001434 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001435defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1436 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1437 VEX_W, EVEX_CD8<16, CD8VF>;
1438defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1439 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1440 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001441defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001442 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001443defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001444 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001445
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001446//===----------------------------------------------------------------------===//
1447// AVX-512 - BLEND using mask
1448//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001449multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001450 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001451 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1452 (ins _.RC:$src1, _.RC:$src2),
1453 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001454 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001455 []>, EVEX_4V;
1456 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1457 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001458 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001459 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001460 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001461 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1462 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1463 !strconcat(OpcodeStr,
1464 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1465 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001466 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001467 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1468 (ins _.RC:$src1, _.MemOp:$src2),
1469 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001470 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001471 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1472 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1473 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001474 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001475 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001476 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001477 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1478 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1479 !strconcat(OpcodeStr,
1480 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1481 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1482 }
Craig Toppera74e3082017-01-07 22:20:34 +00001483 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001484}
1485multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1486
Craig Topper81f20aa2017-01-07 22:20:26 +00001487 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001488 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1489 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1490 !strconcat(OpcodeStr,
1491 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1492 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001493 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001494
1495 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1496 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1497 !strconcat(OpcodeStr,
1498 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1499 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001500 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001501 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001502}
1503
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001504multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1505 AVX512VLVectorVTInfo VTInfo> {
1506 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1507 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001508
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001509 let Predicates = [HasVLX] in {
1510 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1511 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1512 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1513 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1514 }
1515}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001516
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001517multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1518 AVX512VLVectorVTInfo VTInfo> {
1519 let Predicates = [HasBWI] in
1520 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001521
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001522 let Predicates = [HasBWI, HasVLX] in {
1523 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1524 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1525 }
1526}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001527
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001528
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001529defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1530defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1531defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1532defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1533defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1534defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001535
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001536
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001537//===----------------------------------------------------------------------===//
1538// Compare Instructions
1539//===----------------------------------------------------------------------===//
1540
1541// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001542
1543multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1544
1545 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1546 (outs _.KRC:$dst),
1547 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1548 "vcmp${cc}"#_.Suffix,
1549 "$src2, $src1", "$src1, $src2",
1550 (OpNode (_.VT _.RC:$src1),
1551 (_.VT _.RC:$src2),
1552 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001553 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1554 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001555 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001556 "vcmp${cc}"#_.Suffix,
1557 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001558 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001559 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001560
1561 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1562 (outs _.KRC:$dst),
1563 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1564 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001565 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001566 (OpNodeRnd (_.VT _.RC:$src1),
1567 (_.VT _.RC:$src2),
1568 imm:$cc,
1569 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1570 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001571 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001572 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1573 (outs VK1:$dst),
1574 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1575 "vcmp"#_.Suffix,
1576 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1577 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1578 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001579 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001580 "vcmp"#_.Suffix,
1581 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1582 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1583
1584 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1585 (outs _.KRC:$dst),
1586 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1587 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001588 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001589 EVEX_4V, EVEX_B;
1590 }// let isAsmParserOnly = 1, hasSideEffects = 0
1591
1592 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001593 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001594 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1595 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1596 !strconcat("vcmp${cc}", _.Suffix,
1597 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1598 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1599 _.FRC:$src2,
1600 imm:$cc))],
1601 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001602 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1603 (outs _.KRC:$dst),
1604 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1605 !strconcat("vcmp${cc}", _.Suffix,
1606 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1607 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1608 (_.ScalarLdFrag addr:$src2),
1609 imm:$cc))],
1610 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001611 }
1612}
1613
1614let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001615 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001616 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1617 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001618 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001619 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1620 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001621}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001622
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001623multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001624 X86VectorVTInfo _, bit IsCommutable> {
1625 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001626 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001627 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1628 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1629 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001630 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1631 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001632 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1633 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1634 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1635 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001636 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001637 def rrk : AVX512BI<opc, MRMSrcReg,
1638 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1639 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1640 "$dst {${mask}}, $src1, $src2}"),
1641 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1642 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1643 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001644 def rmk : AVX512BI<opc, MRMSrcMem,
1645 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1646 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1647 "$dst {${mask}}, $src1, $src2}"),
1648 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1649 (OpNode (_.VT _.RC:$src1),
1650 (_.VT (bitconvert
1651 (_.LdFrag addr:$src2))))))],
1652 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001653}
1654
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001655multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001656 X86VectorVTInfo _, bit IsCommutable> :
1657 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001658 def rmb : AVX512BI<opc, MRMSrcMem,
1659 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1660 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1661 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1662 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1663 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1664 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1665 def rmbk : AVX512BI<opc, MRMSrcMem,
1666 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1667 _.ScalarMemOp:$src2),
1668 !strconcat(OpcodeStr,
1669 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1670 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1671 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1672 (OpNode (_.VT _.RC:$src1),
1673 (X86VBroadcast
1674 (_.ScalarLdFrag addr:$src2)))))],
1675 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001676}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001677
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001678multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001679 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1680 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001681 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001682 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1683 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001684
1685 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001686 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1687 IsCommutable>, EVEX_V256;
1688 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1689 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001690 }
1691}
1692
1693multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1694 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001695 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001696 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001697 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1698 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001699
1700 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001701 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1702 IsCommutable>, EVEX_V256;
1703 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1704 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001705 }
1706}
1707
1708defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001709 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001710 EVEX_CD8<8, CD8VF>;
1711
1712defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001713 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001714 EVEX_CD8<16, CD8VF>;
1715
Robert Khasanovf70f7982014-09-18 14:06:55 +00001716defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001717 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001718 EVEX_CD8<32, CD8VF>;
1719
Robert Khasanovf70f7982014-09-18 14:06:55 +00001720defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001721 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001722 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1723
1724defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1725 avx512vl_i8_info, HasBWI>,
1726 EVEX_CD8<8, CD8VF>;
1727
1728defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1729 avx512vl_i16_info, HasBWI>,
1730 EVEX_CD8<16, CD8VF>;
1731
Robert Khasanovf70f7982014-09-18 14:06:55 +00001732defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001733 avx512vl_i32_info, HasAVX512>,
1734 EVEX_CD8<32, CD8VF>;
1735
Robert Khasanovf70f7982014-09-18 14:06:55 +00001736defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001737 avx512vl_i64_info, HasAVX512>,
1738 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001739
Craig Topper8b9e6712016-09-02 04:25:30 +00001740let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001741def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001742 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001743 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1744 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001745
1746def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001747 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001748 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1749 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001750}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001751
Robert Khasanov29e3b962014-08-27 09:34:37 +00001752multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1753 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001754 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001755 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001756 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001757 !strconcat("vpcmp${cc}", Suffix,
1758 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001759 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1760 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001761 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1762 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001763 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001764 !strconcat("vpcmp${cc}", Suffix,
1765 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001766 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1767 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001768 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001769 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1770 def rrik : AVX512AIi8<opc, MRMSrcReg,
1771 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001772 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001773 !strconcat("vpcmp${cc}", Suffix,
1774 "\t{$src2, $src1, $dst {${mask}}|",
1775 "$dst {${mask}}, $src1, $src2}"),
1776 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1777 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001778 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001779 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001780 def rmik : AVX512AIi8<opc, MRMSrcMem,
1781 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001782 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001783 !strconcat("vpcmp${cc}", Suffix,
1784 "\t{$src2, $src1, $dst {${mask}}|",
1785 "$dst {${mask}}, $src1, $src2}"),
1786 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1787 (OpNode (_.VT _.RC:$src1),
1788 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001789 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001790 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1791
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001792 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001793 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001794 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001795 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001796 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1797 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001798 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001799 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001800 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001801 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001802 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1803 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001804 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001805 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1806 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001807 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001808 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001809 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1810 "$dst {${mask}}, $src1, $src2, $cc}"),
1811 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001812 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001813 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1814 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001815 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001816 !strconcat("vpcmp", Suffix,
1817 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1818 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001819 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001820 }
1821}
1822
Robert Khasanov29e3b962014-08-27 09:34:37 +00001823multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001824 X86VectorVTInfo _> :
1825 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001826 def rmib : AVX512AIi8<opc, MRMSrcMem,
1827 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001828 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001829 !strconcat("vpcmp${cc}", Suffix,
1830 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1831 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1832 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1833 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001834 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001835 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1836 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1837 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001838 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001839 !strconcat("vpcmp${cc}", Suffix,
1840 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1841 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1842 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1843 (OpNode (_.VT _.RC:$src1),
1844 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001845 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001846 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001847
Robert Khasanov29e3b962014-08-27 09:34:37 +00001848 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001849 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001850 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1851 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001852 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001853 !strconcat("vpcmp", Suffix,
1854 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1855 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1856 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1857 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1858 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001859 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001860 !strconcat("vpcmp", Suffix,
1861 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1862 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1863 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1864 }
1865}
1866
1867multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1868 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1869 let Predicates = [prd] in
1870 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1871
1872 let Predicates = [prd, HasVLX] in {
1873 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1874 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1875 }
1876}
1877
1878multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1879 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1880 let Predicates = [prd] in
1881 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1882 EVEX_V512;
1883
1884 let Predicates = [prd, HasVLX] in {
1885 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1886 EVEX_V256;
1887 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1888 EVEX_V128;
1889 }
1890}
1891
1892defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1893 HasBWI>, EVEX_CD8<8, CD8VF>;
1894defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1895 HasBWI>, EVEX_CD8<8, CD8VF>;
1896
1897defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1898 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1899defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1900 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1901
Robert Khasanovf70f7982014-09-18 14:06:55 +00001902defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001903 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001904defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001905 HasAVX512>, EVEX_CD8<32, CD8VF>;
1906
Robert Khasanovf70f7982014-09-18 14:06:55 +00001907defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001908 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001909defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001910 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001911
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001912multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001913
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001914 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1915 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1916 "vcmp${cc}"#_.Suffix,
1917 "$src2, $src1", "$src1, $src2",
1918 (X86cmpm (_.VT _.RC:$src1),
1919 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001920 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001921
Craig Toppere1cac152016-06-07 07:27:54 +00001922 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1923 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1924 "vcmp${cc}"#_.Suffix,
1925 "$src2, $src1", "$src1, $src2",
1926 (X86cmpm (_.VT _.RC:$src1),
1927 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1928 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001929
Craig Toppere1cac152016-06-07 07:27:54 +00001930 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1931 (outs _.KRC:$dst),
1932 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1933 "vcmp${cc}"#_.Suffix,
1934 "${src2}"##_.BroadcastStr##", $src1",
1935 "$src1, ${src2}"##_.BroadcastStr,
1936 (X86cmpm (_.VT _.RC:$src1),
1937 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1938 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001939 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001940 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001941 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1942 (outs _.KRC:$dst),
1943 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1944 "vcmp"#_.Suffix,
1945 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1946
1947 let mayLoad = 1 in {
1948 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1949 (outs _.KRC:$dst),
1950 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1951 "vcmp"#_.Suffix,
1952 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1953
1954 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1955 (outs _.KRC:$dst),
1956 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1957 "vcmp"#_.Suffix,
1958 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1959 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1960 }
1961 }
1962}
1963
1964multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1965 // comparison code form (VCMP[EQ/LT/LE/...]
1966 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1967 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1968 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001969 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001970 (X86cmpmRnd (_.VT _.RC:$src1),
1971 (_.VT _.RC:$src2),
1972 imm:$cc,
1973 (i32 FROUND_NO_EXC))>, EVEX_B;
1974
1975 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1976 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1977 (outs _.KRC:$dst),
1978 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1979 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001980 "$cc, {sae}, $src2, $src1",
1981 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001982 }
1983}
1984
1985multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1986 let Predicates = [HasAVX512] in {
1987 defm Z : avx512_vcmp_common<_.info512>,
1988 avx512_vcmp_sae<_.info512>, EVEX_V512;
1989
1990 }
1991 let Predicates = [HasAVX512,HasVLX] in {
1992 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1993 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001994 }
1995}
1996
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001997defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1998 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1999defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2000 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002001
2002def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
2003 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00002004 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2005 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002006 imm:$cc), VK8)>;
2007def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2008 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00002009 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2010 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002011 imm:$cc), VK8)>;
2012def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2013 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00002014 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2015 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002016 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002017
Asaf Badouh572bbce2015-09-20 08:46:07 +00002018// ----------------------------------------------------------------
2019// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002020//handle fpclass instruction mask = op(reg_scalar,imm)
2021// op(mem_scalar,imm)
2022multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2023 X86VectorVTInfo _, Predicate prd> {
2024 let Predicates = [prd] in {
2025 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2026 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002027 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002028 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2029 (i32 imm:$src2)))], NoItinerary>;
2030 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2031 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2032 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002033 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002034 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002035 (OpNode (_.VT _.RC:$src1),
2036 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002037 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2038 (ins _.MemOp:$src1, i32u8imm:$src2),
2039 OpcodeStr##_.Suffix##
2040 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2041 [(set _.KRC:$dst,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002042 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002043 (i32 imm:$src2)))], NoItinerary>;
2044 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2045 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2046 OpcodeStr##_.Suffix##
2047 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2048 [(set _.KRC:$dst,(or _.KRCWM:$mask,
2049 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2050 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002051 }
2052}
2053
Asaf Badouh572bbce2015-09-20 08:46:07 +00002054//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2055// fpclass(reg_vec, mem_vec, imm)
2056// fpclass(reg_vec, broadcast(eltVt), imm)
2057multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2058 X86VectorVTInfo _, string mem, string broadcast>{
2059 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2060 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002061 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002062 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2063 (i32 imm:$src2)))], NoItinerary>;
2064 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2065 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2066 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002067 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002068 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002069 (OpNode (_.VT _.RC:$src1),
2070 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002071 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2072 (ins _.MemOp:$src1, i32u8imm:$src2),
2073 OpcodeStr##_.Suffix##mem#
2074 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002075 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002076 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2077 (i32 imm:$src2)))], NoItinerary>;
2078 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2079 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2080 OpcodeStr##_.Suffix##mem#
2081 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002082 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002083 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2084 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2085 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2086 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2087 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2088 _.BroadcastStr##", $dst|$dst, ${src1}"
2089 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002090 [(set _.KRC:$dst,(OpNode
2091 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002092 (_.ScalarLdFrag addr:$src1))),
2093 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2094 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2095 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2096 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2097 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2098 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002099 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2100 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002101 (_.ScalarLdFrag addr:$src1))),
2102 (i32 imm:$src2))))], NoItinerary>,
2103 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002104}
2105
Asaf Badouh572bbce2015-09-20 08:46:07 +00002106multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002107 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002108 string broadcast>{
2109 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002110 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002111 broadcast>, EVEX_V512;
2112 }
2113 let Predicates = [prd, HasVLX] in {
2114 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2115 broadcast>, EVEX_V128;
2116 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2117 broadcast>, EVEX_V256;
2118 }
2119}
2120
2121multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002122 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002123 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002124 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002125 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002126 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2127 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2128 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2129 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2130 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002131}
2132
Asaf Badouh696e8e02015-10-18 11:04:38 +00002133defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2134 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002135
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002136//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002137// Mask register copy, including
2138// - copy between mask registers
2139// - load/store mask registers
2140// - copy from GPR to mask register and vice versa
2141//
2142multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2143 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002144 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002145 let hasSideEffects = 0 in
2146 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2147 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2148 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2149 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2150 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2151 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2152 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2153 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002154}
2155
2156multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2157 string OpcodeStr,
2158 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002159 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002160 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002161 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002162 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002163 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002164 }
2165}
2166
Robert Khasanov74acbb72014-07-23 14:49:42 +00002167let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002168 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002169 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2170 VEX, PD;
2171
2172let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002173 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002174 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002175 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002176
2177let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002178 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2179 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002180 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2181 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002182 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2183 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002184 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2185 VEX, XD, VEX_W;
2186}
2187
2188// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002189def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2190 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2191def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2192 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2193
2194def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2195 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2196def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2197 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2198
2199def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002200 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002201def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002202 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002203 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2204
2205def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002206 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2207def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2208 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002209def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002210 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002211 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2212
2213def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2214 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2215def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2216 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2217def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2218 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2219def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2220 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002221
Robert Khasanov74acbb72014-07-23 14:49:42 +00002222// Load/store kreg
2223let Predicates = [HasDQI] in {
2224 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2225 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002226 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2227 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002228
2229 def : Pat<(store VK4:$src, addr:$dst),
2230 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2231 def : Pat<(store VK2:$src, addr:$dst),
2232 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002233 def : Pat<(store VK1:$src, addr:$dst),
2234 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002235
2236 def : Pat<(v2i1 (load addr:$src)),
2237 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2238 def : Pat<(v4i1 (load addr:$src)),
2239 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002240}
2241let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002242 def : Pat<(store VK1:$src, addr:$dst),
2243 (MOV8mr addr:$dst,
2244 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2245 sub_8bit))>;
2246 def : Pat<(store VK2:$src, addr:$dst),
2247 (MOV8mr addr:$dst,
2248 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2249 sub_8bit))>;
2250 def : Pat<(store VK4:$src, addr:$dst),
2251 (MOV8mr addr:$dst,
2252 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002253 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002254 def : Pat<(store VK8:$src, addr:$dst),
2255 (MOV8mr addr:$dst,
2256 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2257 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002258
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002259 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002260 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002261 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002262 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002263 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002264 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002265}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002266
Robert Khasanov74acbb72014-07-23 14:49:42 +00002267let Predicates = [HasAVX512] in {
2268 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002269 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002270 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002271 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002272 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2273 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002274}
2275let Predicates = [HasBWI] in {
2276 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2277 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002278 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2279 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002280 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2281 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002282 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2283 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002284}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002285
Robert Khasanov74acbb72014-07-23 14:49:42 +00002286let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002287 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002288 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2289 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002290
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002291 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002292 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002293
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002294 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2295 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2296
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002297 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002298 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002299 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2300 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002301 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002302
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002303 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002304 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002305 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2306 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002307 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002308
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002309 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002310 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002311
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002312 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002313 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002314
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002315 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002316 (EXTRACT_SUBREG
2317 (AND32ri8 (KMOVWrk
2318 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002319
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002320 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002321 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002322
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002323 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002324 (AND64ri8 (SUBREG_TO_REG (i64 0),
2325 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002326
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002327 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002328 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002329 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002330
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002331 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002332 (EXTRACT_SUBREG
2333 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2334 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002335
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002336 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002337 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002338}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002339def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2340 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2341def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2342 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2343def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2344 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2345def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2346 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2347def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2348 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2349def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2350 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002351
Igor Bregerd6c187b2016-01-27 08:43:25 +00002352def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2353def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2354def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2355
Igor Bregera77b14d2016-08-11 12:13:46 +00002356def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2357def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2358def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2359def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2360def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2361def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002362
2363// Mask unary operation
2364// - KNOT
2365multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002366 RegisterClass KRC, SDPatternOperator OpNode,
2367 Predicate prd> {
2368 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002369 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002370 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002371 [(set KRC:$dst, (OpNode KRC:$src))]>;
2372}
2373
Robert Khasanov74acbb72014-07-23 14:49:42 +00002374multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2375 SDPatternOperator OpNode> {
2376 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2377 HasDQI>, VEX, PD;
2378 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2379 HasAVX512>, VEX, PS;
2380 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2381 HasBWI>, VEX, PD, VEX_W;
2382 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2383 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002384}
2385
Craig Topper7b9cc142016-11-03 06:04:28 +00002386defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002387
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002388multiclass avx512_mask_unop_int<string IntName, string InstName> {
2389 let Predicates = [HasAVX512] in
2390 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2391 (i16 GR16:$src)),
2392 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2393 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2394}
2395defm : avx512_mask_unop_int<"knot", "KNOT">;
2396
Robert Khasanov74acbb72014-07-23 14:49:42 +00002397// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002398let Predicates = [HasAVX512, NoDQI] in
2399def : Pat<(vnot VK8:$src),
2400 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2401
2402def : Pat<(vnot VK4:$src),
2403 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2404def : Pat<(vnot VK2:$src),
2405 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002406
2407// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002408// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002409multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002410 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002411 Predicate prd, bit IsCommutable> {
2412 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002413 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2414 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002415 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002416 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2417}
2418
Robert Khasanov595683d2014-07-28 13:46:45 +00002419multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002420 SDPatternOperator OpNode, bit IsCommutable,
2421 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002422 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002423 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002424 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002425 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002426 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002427 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002428 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002429 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002430}
2431
2432def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2433def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002434// These nodes use 'vnot' instead of 'not' to support vectors.
2435def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2436def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002437
Craig Topper7b9cc142016-11-03 06:04:28 +00002438defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2439defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2440defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2441defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2442defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2443defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002444
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002445multiclass avx512_mask_binop_int<string IntName, string InstName> {
2446 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002447 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2448 (i16 GR16:$src1), (i16 GR16:$src2)),
2449 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2450 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2451 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002452}
2453
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002454defm : avx512_mask_binop_int<"kand", "KAND">;
2455defm : avx512_mask_binop_int<"kandn", "KANDN">;
2456defm : avx512_mask_binop_int<"kor", "KOR">;
2457defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2458defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002459
Craig Topper7b9cc142016-11-03 06:04:28 +00002460multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2461 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002462 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2463 // for the DQI set, this type is legal and KxxxB instruction is used
2464 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002465 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002466 (COPY_TO_REGCLASS
2467 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2468 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2469
2470 // All types smaller than 8 bits require conversion anyway
2471 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2472 (COPY_TO_REGCLASS (Inst
2473 (COPY_TO_REGCLASS VK1:$src1, VK16),
2474 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002475 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002476 (COPY_TO_REGCLASS (Inst
2477 (COPY_TO_REGCLASS VK2:$src1, VK16),
2478 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002479 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002480 (COPY_TO_REGCLASS (Inst
2481 (COPY_TO_REGCLASS VK4:$src1, VK16),
2482 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002483}
2484
Craig Topper7b9cc142016-11-03 06:04:28 +00002485defm : avx512_binop_pat<and, and, KANDWrr>;
2486defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2487defm : avx512_binop_pat<or, or, KORWrr>;
2488defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2489defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002490
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002491// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002492multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2493 RegisterClass KRCSrc, Predicate prd> {
2494 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002495 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002496 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2497 (ins KRC:$src1, KRC:$src2),
2498 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2499 VEX_4V, VEX_L;
2500
2501 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2502 (!cast<Instruction>(NAME##rr)
2503 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2504 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2505 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002506}
2507
Igor Bregera54a1a82015-09-08 13:10:00 +00002508defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2509defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2510defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002511
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002512// Mask bit testing
2513multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002514 SDNode OpNode, Predicate prd> {
2515 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002516 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002517 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002518 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2519}
2520
Igor Breger5ea0a6812015-08-31 13:30:19 +00002521multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2522 Predicate prdW = HasAVX512> {
2523 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2524 VEX, PD;
2525 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2526 VEX, PS;
2527 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2528 VEX, PS, VEX_W;
2529 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2530 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002531}
2532
2533defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002534defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002535
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002536// Mask shift
2537multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2538 SDNode OpNode> {
2539 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002540 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002541 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002542 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002543 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2544}
2545
2546multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2547 SDNode OpNode> {
2548 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002549 VEX, TAPD, VEX_W;
2550 let Predicates = [HasDQI] in
2551 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2552 VEX, TAPD;
2553 let Predicates = [HasBWI] in {
2554 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2555 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002556 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2557 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002558 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002559}
2560
Craig Topper3b7e8232017-01-30 00:06:01 +00002561defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2562defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002563
2564// Mask setting all 0s or 1s
2565multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2566 let Predicates = [HasAVX512] in
2567 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2568 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2569 [(set KRC:$dst, (VT Val))]>;
2570}
2571
2572multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002573 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002574 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2575 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002576}
2577
2578defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2579defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2580
2581// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2582let Predicates = [HasAVX512] in {
2583 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002584 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2585 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002586 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002587 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2588 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002589 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002590 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2591 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002592}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002593
2594// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2595multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2596 RegisterClass RC, ValueType VT> {
2597 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2598 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002599
Igor Bregerf1bd7612016-03-06 07:46:03 +00002600 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002601 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002602}
2603
2604defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2605defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2606defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2607defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2608defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2609
2610defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2611defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2612defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2613defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2614
2615defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2616defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2617defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2618
2619defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2620defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2621
2622defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002623
Igor Breger999ac752016-03-08 15:21:25 +00002624def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002625 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002626 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2627 VK2))>;
2628def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002629 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002630 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2631 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002632def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2633 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002634def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2635 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002636def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2637 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2638
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002639
Igor Breger86724082016-08-14 05:25:07 +00002640// Patterns for kmask shift
2641multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00002642 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002643 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002644 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002645 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002646 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00002647 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002648 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002649 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002650 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002651 RC))>;
2652}
2653
2654defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2655defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2656defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002657//===----------------------------------------------------------------------===//
2658// AVX-512 - Aligned and unaligned load and store
2659//
2660
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002661
2662multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002663 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002664 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002665 let hasSideEffects = 0 in {
2666 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002667 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002668 _.ExeDomain>, EVEX;
2669 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2670 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002671 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002672 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002673 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002674 (_.VT _.RC:$src),
2675 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002676 EVEX, EVEX_KZ;
2677
Craig Topper4e7b8882016-10-03 02:00:29 +00002678 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002679 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002680 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002681 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002682 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2683 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002684
Craig Topper63e2cd62017-01-14 07:50:52 +00002685 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002686 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2687 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2688 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2689 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002690 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002691 (_.VT _.RC:$src1),
2692 (_.VT _.RC:$src0))))], _.ExeDomain>,
2693 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002694 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002695 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2696 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002697 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2698 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002699 [(set _.RC:$dst, (_.VT
2700 (vselect _.KRCWM:$mask,
2701 (_.VT (bitconvert (ld_frag addr:$src1))),
2702 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002703 }
Craig Toppere1cac152016-06-07 07:27:54 +00002704 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002705 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2706 (ins _.KRCWM:$mask, _.MemOp:$src),
2707 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2708 "${dst} {${mask}} {z}, $src}",
2709 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2710 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2711 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002712 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002713 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2714 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2715
2716 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2717 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2718
2719 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2720 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2721 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002722}
2723
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002724multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2725 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002726 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002727 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002728 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002729 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002730
2731 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002732 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002733 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002734 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002735 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002736 }
2737}
2738
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002739multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2740 AVX512VLVectorVTInfo _,
2741 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002742 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002743 let Predicates = [prd] in
2744 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002745 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002746
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002747 let Predicates = [prd, HasVLX] in {
2748 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002749 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002750 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002751 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002752 }
2753}
2754
2755multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002756 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002757
Craig Topper99f6b622016-05-01 01:03:56 +00002758 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002759 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2760 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2761 [], _.ExeDomain>, EVEX;
2762 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2763 (ins _.KRCWM:$mask, _.RC:$src),
2764 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2765 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002766 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002767 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002768 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002769 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002770 "${dst} {${mask}} {z}, $src}",
2771 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002772 }
Igor Breger81b79de2015-11-19 07:43:43 +00002773
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002774 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002775 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002776 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002777 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002778 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2779 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2780 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002781
2782 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2783 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2784 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002785}
2786
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002787
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002788multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2789 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002790 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002791 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2792 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002793
2794 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002795 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2796 masked_store_unaligned>, EVEX_V256;
2797 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2798 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002799 }
2800}
2801
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002802multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2803 AVX512VLVectorVTInfo _, Predicate prd> {
2804 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002805 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2806 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002807
2808 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002809 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2810 masked_store_aligned256>, EVEX_V256;
2811 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2812 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002813 }
2814}
2815
2816defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2817 HasAVX512>,
2818 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2819 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2820
2821defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2822 HasAVX512>,
2823 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2824 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2825
Craig Topperc9293492016-02-26 06:50:29 +00002826defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002827 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002828 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002829 PS, EVEX_CD8<32, CD8VF>;
2830
Craig Topper4e7b8882016-10-03 02:00:29 +00002831defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002832 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002833 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2834 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002835
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002836defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2837 HasAVX512>,
2838 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2839 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002840
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002841defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2842 HasAVX512>,
2843 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2844 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002845
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002846defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2847 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002848 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2849
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002850defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2851 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002852 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2853
Craig Topperc9293492016-02-26 06:50:29 +00002854defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002855 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002856 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002857 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2858
Craig Topperc9293492016-02-26 06:50:29 +00002859defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002860 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002861 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002862 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002863
Craig Topperd875d6b2016-09-29 06:07:09 +00002864// Special instructions to help with spilling when we don't have VLX. We need
2865// to load or store from a ZMM register instead. These are converted in
2866// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002867let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002868 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2869def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2870 "", []>;
2871def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2872 "", []>;
2873def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2874 "", []>;
2875def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2876 "", []>;
2877}
2878
2879let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002880def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002881 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002882def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002883 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002884def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002885 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002886def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002887 "", []>;
2888}
2889
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002890def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002891 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002892 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002893 VK8), VR512:$src)>;
2894
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002895def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002896 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002897 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002898
Craig Topper33c550c2016-05-22 00:39:30 +00002899// These patterns exist to prevent the above patterns from introducing a second
2900// mask inversion when one already exists.
2901def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2902 (bc_v8i64 (v16i32 immAllZerosV)),
2903 (v8i64 VR512:$src))),
2904 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2905def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2906 (v16i32 immAllZerosV),
2907 (v16i32 VR512:$src))),
2908 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2909
Craig Topper96ab6fd2017-01-09 04:19:34 +00002910// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
2911// available. Use a 512-bit operation and extract.
2912let Predicates = [HasAVX512, NoVLX] in {
2913def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
2914 (v8f32 VR256X:$src0))),
2915 (EXTRACT_SUBREG
2916 (v16f32
2917 (VMOVAPSZrrk
2918 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2919 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2920 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2921 sub_ymm)>;
2922
2923def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
2924 (v8i32 VR256X:$src0))),
2925 (EXTRACT_SUBREG
2926 (v16i32
2927 (VMOVDQA32Zrrk
2928 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2929 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2930 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2931 sub_ymm)>;
2932}
2933
Craig Topper14aa2662016-08-11 06:04:04 +00002934let Predicates = [HasVLX, NoBWI] in {
2935 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002936 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
2937 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2938 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
2939 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2940 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
2941 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
2942 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
2943 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002944
2945 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002946 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
2947 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2948 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
2949 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2950 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
2951 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
2952 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
2953 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002954}
2955
Craig Topper95bdabd2016-05-22 23:44:33 +00002956let Predicates = [HasVLX] in {
2957 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2958 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2959 def : Pat<(alignedstore (v2f64 (extract_subvector
2960 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2961 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2962 def : Pat<(alignedstore (v4f32 (extract_subvector
2963 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2964 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2965 def : Pat<(alignedstore (v2i64 (extract_subvector
2966 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2967 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2968 def : Pat<(alignedstore (v4i32 (extract_subvector
2969 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2970 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2971 def : Pat<(alignedstore (v8i16 (extract_subvector
2972 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2973 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2974 def : Pat<(alignedstore (v16i8 (extract_subvector
2975 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2976 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2977
2978 def : Pat<(store (v2f64 (extract_subvector
2979 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2980 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2981 def : Pat<(store (v4f32 (extract_subvector
2982 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2983 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2984 def : Pat<(store (v2i64 (extract_subvector
2985 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2986 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2987 def : Pat<(store (v4i32 (extract_subvector
2988 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2989 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2990 def : Pat<(store (v8i16 (extract_subvector
2991 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2992 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2993 def : Pat<(store (v16i8 (extract_subvector
2994 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2995 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2996
2997 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2998 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2999 def : Pat<(alignedstore (v2f64 (extract_subvector
3000 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3001 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3002 def : Pat<(alignedstore (v4f32 (extract_subvector
3003 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3004 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3005 def : Pat<(alignedstore (v2i64 (extract_subvector
3006 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3007 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3008 def : Pat<(alignedstore (v4i32 (extract_subvector
3009 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3010 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3011 def : Pat<(alignedstore (v8i16 (extract_subvector
3012 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3013 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3014 def : Pat<(alignedstore (v16i8 (extract_subvector
3015 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3016 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3017
3018 def : Pat<(store (v2f64 (extract_subvector
3019 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3020 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3021 def : Pat<(store (v4f32 (extract_subvector
3022 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3023 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3024 def : Pat<(store (v2i64 (extract_subvector
3025 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3026 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3027 def : Pat<(store (v4i32 (extract_subvector
3028 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3029 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3030 def : Pat<(store (v8i16 (extract_subvector
3031 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3032 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3033 def : Pat<(store (v16i8 (extract_subvector
3034 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3035 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3036
3037 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3038 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003039 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3040 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003041 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3042 def : Pat<(alignedstore (v8f32 (extract_subvector
3043 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3044 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003045 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3046 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003047 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003048 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3049 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003050 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003051 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3052 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003053 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003054 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3055 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003056 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3057
3058 def : Pat<(store (v4f64 (extract_subvector
3059 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3060 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3061 def : Pat<(store (v8f32 (extract_subvector
3062 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3063 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3064 def : Pat<(store (v4i64 (extract_subvector
3065 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3066 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3067 def : Pat<(store (v8i32 (extract_subvector
3068 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3069 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3070 def : Pat<(store (v16i16 (extract_subvector
3071 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3072 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3073 def : Pat<(store (v32i8 (extract_subvector
3074 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3075 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3076}
3077
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003078
3079// Move Int Doubleword to Packed Double Int
3080//
3081let ExeDomain = SSEPackedInt in {
3082def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3083 "vmovd\t{$src, $dst|$dst, $src}",
3084 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003085 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003086 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003087def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003088 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003089 [(set VR128X:$dst,
3090 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003091 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003092def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003093 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003094 [(set VR128X:$dst,
3095 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003096 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003097let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3098def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3099 (ins i64mem:$src),
3100 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003101 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003102let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003103def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003104 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003105 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003106 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003107def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3108 "vmovq\t{$src, $dst|$dst, $src}",
3109 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3110 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003111def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003112 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003113 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003114 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003115def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003116 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003117 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003118 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3119 EVEX_CD8<64, CD8VT1>;
3120}
3121} // ExeDomain = SSEPackedInt
3122
3123// Move Int Doubleword to Single Scalar
3124//
3125let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3126def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3127 "vmovd\t{$src, $dst|$dst, $src}",
3128 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003129 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003130
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003131def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003132 "vmovd\t{$src, $dst|$dst, $src}",
3133 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3134 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3135} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3136
3137// Move doubleword from xmm register to r/m32
3138//
3139let ExeDomain = SSEPackedInt in {
3140def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3141 "vmovd\t{$src, $dst|$dst, $src}",
3142 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003143 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003144 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003145def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003146 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003147 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003148 [(store (i32 (extractelt (v4i32 VR128X:$src),
3149 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3150 EVEX, EVEX_CD8<32, CD8VT1>;
3151} // ExeDomain = SSEPackedInt
3152
3153// Move quadword from xmm1 register to r/m64
3154//
3155let ExeDomain = SSEPackedInt in {
3156def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3157 "vmovq\t{$src, $dst|$dst, $src}",
3158 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003159 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003160 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003161 Requires<[HasAVX512, In64BitMode]>;
3162
Craig Topperc648c9b2015-12-28 06:11:42 +00003163let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3164def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3165 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003166 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003167 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003168
Craig Topperc648c9b2015-12-28 06:11:42 +00003169def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3170 (ins i64mem:$dst, VR128X:$src),
3171 "vmovq\t{$src, $dst|$dst, $src}",
3172 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3173 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003174 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003175 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3176
3177let hasSideEffects = 0 in
3178def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003179 (ins VR128X:$src),
3180 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3181 EVEX, VEX_W;
3182} // ExeDomain = SSEPackedInt
3183
3184// Move Scalar Single to Double Int
3185//
3186let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3187def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3188 (ins FR32X:$src),
3189 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003190 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003191 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003192def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003193 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003194 "vmovd\t{$src, $dst|$dst, $src}",
3195 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3196 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3197} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3198
3199// Move Quadword Int to Packed Quadword Int
3200//
3201let ExeDomain = SSEPackedInt in {
3202def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3203 (ins i64mem:$src),
3204 "vmovq\t{$src, $dst|$dst, $src}",
3205 [(set VR128X:$dst,
3206 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3207 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3208} // ExeDomain = SSEPackedInt
3209
3210//===----------------------------------------------------------------------===//
3211// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003212//===----------------------------------------------------------------------===//
3213
Craig Topperc7de3a12016-07-29 02:49:08 +00003214multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003215 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003216 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3217 (ins _.RC:$src1, _.FRC:$src2),
3218 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3219 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3220 (scalar_to_vector _.FRC:$src2))))],
3221 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3222 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3223 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3224 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3225 "$dst {${mask}} {z}, $src1, $src2}"),
3226 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3227 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3228 _.ImmAllZerosV)))],
3229 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3230 let Constraints = "$src0 = $dst" in
3231 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3232 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3233 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3234 "$dst {${mask}}, $src1, $src2}"),
3235 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3236 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3237 (_.VT _.RC:$src0))))],
3238 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003239 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003240 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3241 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3242 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3243 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3244 let mayLoad = 1, hasSideEffects = 0 in {
3245 let Constraints = "$src0 = $dst" in
3246 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3247 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3248 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3249 "$dst {${mask}}, $src}"),
3250 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3251 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3252 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3253 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3254 "$dst {${mask}} {z}, $src}"),
3255 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003256 }
Craig Toppere1cac152016-06-07 07:27:54 +00003257 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3258 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3259 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3260 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003261 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003262 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3263 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3264 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3265 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003266}
3267
Asaf Badouh41ecf462015-12-06 13:26:56 +00003268defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3269 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003270
Asaf Badouh41ecf462015-12-06 13:26:56 +00003271defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3272 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003273
Ayman Musa46af8f92016-11-13 14:29:32 +00003274
3275multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3276 PatLeaf ZeroFP, X86VectorVTInfo _> {
3277
3278def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003279 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003280 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3281 (_.EltVT _.FRC:$src1),
3282 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003283 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003284 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3285 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3286 (_.VT _.RC:$src0),
3287 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3288 _.RC)>;
3289
3290def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003291 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003292 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3293 (_.EltVT _.FRC:$src1),
3294 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003295 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003296 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3297 (_.VT _.RC:$src0),
3298 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3299 _.RC)>;
3300
3301}
3302
3303multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3304 dag Mask, RegisterClass MaskRC> {
3305
3306def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003307 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003308 (_.info256.VT (insert_subvector undef,
3309 (_.info128.VT _.info128.RC:$src),
3310 (i64 0))),
3311 (i64 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003312 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003313 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003314 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003315
3316}
3317
3318multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3319 dag Mask, RegisterClass MaskRC> {
3320
3321def : Pat<(_.info128.VT (extract_subvector
3322 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003323 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003324 (v16i32 immAllZerosV))))),
3325 (i64 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003326 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003327 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3328 addr:$srcAddr)>;
3329
3330def : Pat<(_.info128.VT (extract_subvector
3331 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3332 (_.info512.VT (insert_subvector undef,
3333 (_.info256.VT (insert_subvector undef,
3334 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3335 (i64 0))),
3336 (i64 0))))),
3337 (i64 0))),
3338 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3339 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3340 addr:$srcAddr)>;
3341
3342}
3343
3344defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3345defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3346
3347defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3348 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3349defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3350 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3351defm : avx512_store_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3352 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3353
3354defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3355 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3356defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3357 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3358defm : avx512_load_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3359 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3360
Craig Topper74ed0872016-05-18 06:55:59 +00003361def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003362 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003363 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003364
Craig Topper74ed0872016-05-18 06:55:59 +00003365def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003366 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003367 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003368
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003369def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3370 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3371 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3372
Craig Topper99f6b622016-05-01 01:03:56 +00003373let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003374defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
Ayman Musaf77219e2017-02-13 09:55:48 +00003375 (outs VR128X:$dst), (ins VR128X:$src1, FR32X:$src2),
Igor Breger4424aaa2015-11-19 07:58:33 +00003376 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3377 XS, EVEX_4V, VEX_LIG;
3378
Craig Topper99f6b622016-05-01 01:03:56 +00003379let hasSideEffects = 0 in
Craig Toppera9818aa2017-02-11 07:01:38 +00003380defm VMOVSDZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
Ayman Musaf77219e2017-02-13 09:55:48 +00003381 (outs VR128X:$dst), (ins VR128X:$src1, FR64X:$src2),
Igor Breger4424aaa2015-11-19 07:58:33 +00003382 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3383 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003384
3385let Predicates = [HasAVX512] in {
3386 let AddedComplexity = 15 in {
3387 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3388 // MOVS{S,D} to the lower bits.
3389 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003390 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003391 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003392 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003393 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003394 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003395 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003396 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003397 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003398
3399 // Move low f32 and clear high bits.
3400 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3401 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003402 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003403 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3404 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3405 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003406 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003407 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003408 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3409 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003410 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003411 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3412 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3413 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003414 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003415 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003416
3417 let AddedComplexity = 20 in {
3418 // MOVSSrm zeros the high parts of the register; represent this
3419 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3420 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3421 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3422 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3423 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3424 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3425 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003426 def : Pat<(v4f32 (X86vzload addr:$src)),
3427 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003428
3429 // MOVSDrm zeros the high parts of the register; represent this
3430 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3431 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3432 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3433 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3434 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3435 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3436 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3437 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3438 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3439 def : Pat<(v2f64 (X86vzload addr:$src)),
3440 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3441
3442 // Represent the same patterns above but in the form they appear for
3443 // 256-bit types
3444 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3445 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003446 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003447 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3448 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3449 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003450 def : Pat<(v8f32 (X86vzload addr:$src)),
3451 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003452 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3453 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3454 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003455 def : Pat<(v4f64 (X86vzload addr:$src)),
3456 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003457
3458 // Represent the same patterns above but in the form they appear for
3459 // 512-bit types
3460 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3461 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3462 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3463 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3464 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3465 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003466 def : Pat<(v16f32 (X86vzload addr:$src)),
3467 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003468 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3469 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3470 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003471 def : Pat<(v8f64 (X86vzload addr:$src)),
3472 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003473 }
3474 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3475 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003476 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003477 FR32X:$src)), sub_xmm)>;
3478 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3479 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003480 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003481 FR64X:$src)), sub_xmm)>;
3482 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3483 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003484 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003485
3486 // Move low f64 and clear high bits.
3487 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3488 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003489 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003490 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003491 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3492 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003493 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003494 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003495
3496 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003497 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003498 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003499 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003500 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003501 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003502
3503 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003504 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003505 addr:$dst),
3506 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003507
3508 // Shuffle with VMOVSS
3509 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3510 (VMOVSSZrr (v4i32 VR128X:$src1),
3511 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3512 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3513 (VMOVSSZrr (v4f32 VR128X:$src1),
3514 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3515
3516 // 256-bit variants
3517 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3518 (SUBREG_TO_REG (i32 0),
3519 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3520 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3521 sub_xmm)>;
3522 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3523 (SUBREG_TO_REG (i32 0),
3524 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3525 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3526 sub_xmm)>;
3527
3528 // Shuffle with VMOVSD
3529 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3530 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3531 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3532 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003533
3534 // 256-bit variants
3535 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3536 (SUBREG_TO_REG (i32 0),
3537 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3538 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3539 sub_xmm)>;
3540 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3541 (SUBREG_TO_REG (i32 0),
3542 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3543 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3544 sub_xmm)>;
3545
3546 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3547 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3548 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3549 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3550 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3551 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3552 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3553 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3554}
3555
3556let AddedComplexity = 15 in
3557def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3558 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003559 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003560 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003561 (v2i64 VR128X:$src))))],
3562 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3563
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003564let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003565 let AddedComplexity = 15 in {
3566 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3567 (VMOVDI2PDIZrr GR32:$src)>;
3568
3569 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3570 (VMOV64toPQIZrr GR64:$src)>;
3571
3572 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3573 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3574 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003575
3576 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3577 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3578 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003579 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003580 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3581 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00003582 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
3583 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003584 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3585 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003586 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3587 (VMOVDI2PDIZrm addr:$src)>;
3588 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3589 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003590 def : Pat<(v4i32 (X86vzload addr:$src)),
3591 (VMOVDI2PDIZrm addr:$src)>;
3592 def : Pat<(v8i32 (X86vzload addr:$src)),
3593 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003594 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003595 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003596 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003597 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003598 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003599 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003600 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003601 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003602 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003603
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003604 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3605 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3606 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3607 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003608 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3609 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3610 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3611
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003612 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003613 def : Pat<(v16i32 (X86vzload addr:$src)),
3614 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003615 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003616 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003617}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003618//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003619// AVX-512 - Non-temporals
3620//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003621let SchedRW = [WriteLoad] in {
3622 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3623 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3624 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3625 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3626 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003627
Craig Topper2f90c1f2016-06-07 07:27:57 +00003628 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003629 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003630 (ins i256mem:$src),
3631 "vmovntdqa\t{$src, $dst|$dst, $src}",
3632 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3633 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3634 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003635
Robert Khasanoved882972014-08-13 10:46:00 +00003636 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003637 (ins i128mem:$src),
3638 "vmovntdqa\t{$src, $dst|$dst, $src}",
3639 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3640 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3641 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003642 }
Adam Nemetefd07852014-06-18 16:51:10 +00003643}
3644
Igor Bregerd3341f52016-01-20 13:11:47 +00003645multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3646 PatFrag st_frag = alignednontemporalstore,
3647 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003648 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003649 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003650 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003651 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3652 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003653}
3654
Igor Bregerd3341f52016-01-20 13:11:47 +00003655multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3656 AVX512VLVectorVTInfo VTInfo> {
3657 let Predicates = [HasAVX512] in
3658 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003659
Igor Bregerd3341f52016-01-20 13:11:47 +00003660 let Predicates = [HasAVX512, HasVLX] in {
3661 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3662 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003663 }
3664}
3665
Igor Bregerd3341f52016-01-20 13:11:47 +00003666defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3667defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3668defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003669
Craig Topper707c89c2016-05-08 23:43:17 +00003670let Predicates = [HasAVX512], AddedComplexity = 400 in {
3671 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3672 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3673 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3674 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3675 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3676 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003677
3678 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3679 (VMOVNTDQAZrm addr:$src)>;
3680 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3681 (VMOVNTDQAZrm addr:$src)>;
3682 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3683 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003684 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003685 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003686 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003687 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003688 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003689 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003690}
3691
Craig Topperc41320d2016-05-08 23:08:45 +00003692let Predicates = [HasVLX], AddedComplexity = 400 in {
3693 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3694 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3695 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3696 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3697 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3698 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3699
Simon Pilgrim9a896232016-06-07 13:34:24 +00003700 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3701 (VMOVNTDQAZ256rm addr:$src)>;
3702 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3703 (VMOVNTDQAZ256rm addr:$src)>;
3704 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3705 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003706 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003707 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003708 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003709 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003710 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003711 (VMOVNTDQAZ256rm addr:$src)>;
3712
Craig Topperc41320d2016-05-08 23:08:45 +00003713 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3714 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3715 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3716 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3717 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3718 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003719
3720 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3721 (VMOVNTDQAZ128rm addr:$src)>;
3722 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3723 (VMOVNTDQAZ128rm addr:$src)>;
3724 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3725 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003726 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003727 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003728 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003729 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003730 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003731 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003732}
3733
Adam Nemet7f62b232014-06-10 16:39:53 +00003734//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003735// AVX-512 - Integer arithmetic
3736//
3737multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003738 X86VectorVTInfo _, OpndItins itins,
3739 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003740 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003741 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003742 "$src2, $src1", "$src1, $src2",
3743 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003744 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003745 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003746
Craig Toppere1cac152016-06-07 07:27:54 +00003747 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3748 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3749 "$src2, $src1", "$src1, $src2",
3750 (_.VT (OpNode _.RC:$src1,
3751 (bitconvert (_.LdFrag addr:$src2)))),
3752 itins.rm>,
3753 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003754}
3755
3756multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3757 X86VectorVTInfo _, OpndItins itins,
3758 bit IsCommutable = 0> :
3759 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003760 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3761 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3762 "${src2}"##_.BroadcastStr##", $src1",
3763 "$src1, ${src2}"##_.BroadcastStr,
3764 (_.VT (OpNode _.RC:$src1,
3765 (X86VBroadcast
3766 (_.ScalarLdFrag addr:$src2)))),
3767 itins.rm>,
3768 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003769}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003770
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003771multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3772 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3773 Predicate prd, bit IsCommutable = 0> {
3774 let Predicates = [prd] in
3775 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3776 IsCommutable>, EVEX_V512;
3777
3778 let Predicates = [prd, HasVLX] in {
3779 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3780 IsCommutable>, EVEX_V256;
3781 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3782 IsCommutable>, EVEX_V128;
3783 }
3784}
3785
Robert Khasanov545d1b72014-10-14 14:36:19 +00003786multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3787 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3788 Predicate prd, bit IsCommutable = 0> {
3789 let Predicates = [prd] in
3790 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3791 IsCommutable>, EVEX_V512;
3792
3793 let Predicates = [prd, HasVLX] in {
3794 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3795 IsCommutable>, EVEX_V256;
3796 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3797 IsCommutable>, EVEX_V128;
3798 }
3799}
3800
3801multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3802 OpndItins itins, Predicate prd,
3803 bit IsCommutable = 0> {
3804 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3805 itins, prd, IsCommutable>,
3806 VEX_W, EVEX_CD8<64, CD8VF>;
3807}
3808
3809multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3810 OpndItins itins, Predicate prd,
3811 bit IsCommutable = 0> {
3812 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3813 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3814}
3815
3816multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3817 OpndItins itins, Predicate prd,
3818 bit IsCommutable = 0> {
3819 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3820 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3821}
3822
3823multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3824 OpndItins itins, Predicate prd,
3825 bit IsCommutable = 0> {
3826 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3827 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3828}
3829
3830multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3831 SDNode OpNode, OpndItins itins, Predicate prd,
3832 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003833 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003834 IsCommutable>;
3835
Igor Bregerf2460112015-07-26 14:41:44 +00003836 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003837 IsCommutable>;
3838}
3839
3840multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3841 SDNode OpNode, OpndItins itins, Predicate prd,
3842 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003843 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003844 IsCommutable>;
3845
Igor Bregerf2460112015-07-26 14:41:44 +00003846 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003847 IsCommutable>;
3848}
3849
3850multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3851 bits<8> opc_d, bits<8> opc_q,
3852 string OpcodeStr, SDNode OpNode,
3853 OpndItins itins, bit IsCommutable = 0> {
3854 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3855 itins, HasAVX512, IsCommutable>,
3856 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3857 itins, HasBWI, IsCommutable>;
3858}
3859
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003860multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003861 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003862 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3863 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003864 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003865 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003866 "$src2, $src1","$src1, $src2",
3867 (_Dst.VT (OpNode
3868 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003869 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003870 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003871 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003872 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3873 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3874 "$src2, $src1", "$src1, $src2",
3875 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3876 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003877 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003878 AVX512BIBase, EVEX_4V;
3879
3880 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003881 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003882 OpcodeStr,
3883 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003884 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003885 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3886 (_Brdct.VT (X86VBroadcast
3887 (_Brdct.ScalarLdFrag addr:$src2)))))),
3888 itins.rm>,
3889 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003890}
3891
Robert Khasanov545d1b72014-10-14 14:36:19 +00003892defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3893 SSE_INTALU_ITINS_P, 1>;
3894defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3895 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003896defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3897 SSE_INTALU_ITINS_P, HasBWI, 1>;
3898defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3899 SSE_INTALU_ITINS_P, HasBWI, 0>;
3900defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003901 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003902defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003903 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003904defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003905 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003906defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003907 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003908defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003909 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003910defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003911 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003912defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003913 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003914defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003915 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003916defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003917 SSE_INTALU_ITINS_P, HasBWI, 1>;
3918
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003919multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003920 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3921 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3922 let Predicates = [prd] in
3923 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3924 _SrcVTInfo.info512, _DstVTInfo.info512,
3925 v8i64_info, IsCommutable>,
3926 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3927 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003928 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003929 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003930 v4i64x_info, IsCommutable>,
3931 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003932 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003933 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003934 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003935 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3936 }
Michael Liao66233b72015-08-06 09:06:20 +00003937}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003938
3939defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003940 avx512vl_i32_info, avx512vl_i64_info,
3941 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003942defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003943 avx512vl_i32_info, avx512vl_i64_info,
3944 X86pmuludq, HasAVX512, 1>;
3945defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3946 avx512vl_i8_info, avx512vl_i8_info,
3947 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003948
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003949multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3950 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003951 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3952 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3953 OpcodeStr,
3954 "${src2}"##_Src.BroadcastStr##", $src1",
3955 "$src1, ${src2}"##_Src.BroadcastStr,
3956 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3957 (_Src.VT (X86VBroadcast
3958 (_Src.ScalarLdFrag addr:$src2))))))>,
3959 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003960}
3961
Michael Liao66233b72015-08-06 09:06:20 +00003962multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3963 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003964 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003965 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003966 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003967 "$src2, $src1","$src1, $src2",
3968 (_Dst.VT (OpNode
3969 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003970 (_Src.VT _Src.RC:$src2))),
3971 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003972 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003973 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3974 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3975 "$src2, $src1", "$src1, $src2",
3976 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3977 (bitconvert (_Src.LdFrag addr:$src2))))>,
3978 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003979}
3980
3981multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3982 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003983 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003984 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3985 v32i16_info>,
3986 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3987 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003988 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003989 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3990 v16i16x_info>,
3991 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3992 v16i16x_info>, EVEX_V256;
3993 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3994 v8i16x_info>,
3995 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3996 v8i16x_info>, EVEX_V128;
3997 }
3998}
3999multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4000 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004001 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004002 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4003 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004004 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004005 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4006 v32i8x_info>, EVEX_V256;
4007 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4008 v16i8x_info>, EVEX_V128;
4009 }
4010}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004011
4012multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4013 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004014 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004015 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004016 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004017 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004018 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004019 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004020 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004021 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004022 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004023 }
4024}
4025
Craig Topperb6da6542016-05-01 17:38:32 +00004026defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4027defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4028defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4029defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004030
Craig Topper5acb5a12016-05-01 06:24:57 +00004031defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4032 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4033defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004034 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004035
Igor Bregerf2460112015-07-26 14:41:44 +00004036defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004037 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004038defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004039 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004040defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004041 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004042
Igor Bregerf2460112015-07-26 14:41:44 +00004043defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004044 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004045defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004046 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004047defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004048 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004049
Igor Bregerf2460112015-07-26 14:41:44 +00004050defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004051 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004052defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004053 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004054defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004055 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004056
Igor Bregerf2460112015-07-26 14:41:44 +00004057defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004058 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004059defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004060 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004061defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004062 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004063
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004064// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4065let Predicates = [HasDQI, NoVLX] in {
4066 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4067 (EXTRACT_SUBREG
4068 (VPMULLQZrr
4069 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4070 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4071 sub_ymm)>;
4072
4073 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4074 (EXTRACT_SUBREG
4075 (VPMULLQZrr
4076 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4077 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4078 sub_xmm)>;
4079}
4080
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004081//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004082// AVX-512 Logical Instructions
4083//===----------------------------------------------------------------------===//
4084
Craig Topperabe80cc2016-08-28 06:06:28 +00004085multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004086 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004087 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4088 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4089 "$src2, $src1", "$src1, $src2",
4090 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4091 (bitconvert (_.VT _.RC:$src2)))),
4092 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4093 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004094 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004095 AVX512BIBase, EVEX_4V;
4096
4097 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4098 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4099 "$src2, $src1", "$src1, $src2",
4100 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4101 (bitconvert (_.LdFrag addr:$src2)))),
4102 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4103 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004104 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004105 AVX512BIBase, EVEX_4V;
4106}
4107
4108multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004109 X86VectorVTInfo _, bit IsCommutable = 0> :
4110 avx512_logic_rm<opc, OpcodeStr, OpNode, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004111 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4112 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4113 "${src2}"##_.BroadcastStr##", $src1",
4114 "$src1, ${src2}"##_.BroadcastStr,
4115 (_.i64VT (OpNode _.RC:$src1,
4116 (bitconvert
4117 (_.VT (X86VBroadcast
4118 (_.ScalarLdFrag addr:$src2)))))),
4119 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4120 (bitconvert
4121 (_.VT (X86VBroadcast
4122 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004123 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004124 AVX512BIBase, EVEX_4V, EVEX_B;
4125}
4126
4127multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004128 AVX512VLVectorVTInfo VTInfo,
4129 bit IsCommutable = 0> {
4130 let Predicates = [HasAVX512] in
4131 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004132 IsCommutable>, EVEX_V512;
4133
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004134 let Predicates = [HasAVX512, HasVLX] in {
4135 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
Craig Topperabe80cc2016-08-28 06:06:28 +00004136 IsCommutable>, EVEX_V256;
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004137 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
Craig Topperabe80cc2016-08-28 06:06:28 +00004138 IsCommutable>, EVEX_V128;
4139 }
4140}
4141
4142multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004143 bit IsCommutable = 0> {
4144 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004145 IsCommutable>, EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004146}
4147
4148multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004149 bit IsCommutable = 0> {
4150 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004151 IsCommutable>,
4152 VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004153}
4154
4155multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004156 SDNode OpNode, bit IsCommutable = 0> {
4157 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, IsCommutable>;
4158 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004159}
4160
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004161defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4162defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4163defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4164defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004165
4166//===----------------------------------------------------------------------===//
4167// AVX-512 FP arithmetic
4168//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004169multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4170 SDNode OpNode, SDNode VecNode, OpndItins itins,
4171 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004172 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004173 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4174 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4175 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004176 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4177 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004178 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004179
4180 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004181 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004182 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004183 (_.VT (VecNode _.RC:$src1,
4184 _.ScalarIntMemCPat:$src2,
4185 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004186 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004187 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004188 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004189 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004190 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4191 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004192 itins.rr> {
4193 let isCommutable = IsCommutable;
4194 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004195 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004196 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004197 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4198 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004199 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004200 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004201 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004202}
4203
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004204multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004205 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004206 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004207 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4208 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4209 "$rc, $src2, $src1", "$src1, $src2, $rc",
4210 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004211 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004212 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004213}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004214multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004215 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4216 OpndItins itins, bit IsCommutable> {
4217 let ExeDomain = _.ExeDomain in {
4218 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4219 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4220 "$src2, $src1", "$src1, $src2",
4221 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
4222 itins.rr>;
4223
4224 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4225 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4226 "$src2, $src1", "$src1, $src2",
4227 (_.VT (VecNode _.RC:$src1,
4228 _.ScalarIntMemCPat:$src2)),
4229 itins.rm>;
4230
4231 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4232 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4233 (ins _.FRC:$src1, _.FRC:$src2),
4234 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4235 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
4236 itins.rr> {
4237 let isCommutable = IsCommutable;
4238 }
4239 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4240 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4241 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4242 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4243 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4244 }
4245
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004246 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4247 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004248 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004249 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004250 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00004251 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004252}
4253
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004254multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4255 SDNode VecNode,
4256 SizeItins itins, bit IsCommutable> {
4257 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4258 itins.s, IsCommutable>,
4259 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4260 itins.s, IsCommutable>,
4261 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4262 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4263 itins.d, IsCommutable>,
4264 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4265 itins.d, IsCommutable>,
4266 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4267}
4268
4269multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00004270 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004271 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004272 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
4273 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004274 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004275 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
4276 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004277 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4278}
Craig Topper8783bbb2017-02-24 07:21:10 +00004279defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
4280defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
4281defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
4282defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
4283defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004284 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004285defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004286 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004287
4288// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4289// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4290multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4291 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004292 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004293 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4294 (ins _.FRC:$src1, _.FRC:$src2),
4295 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4296 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004297 itins.rr> {
4298 let isCommutable = 1;
4299 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004300 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4301 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4302 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4303 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4304 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4305 }
4306}
4307defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4308 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4309 EVEX_CD8<32, CD8VT1>;
4310
4311defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4312 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4313 EVEX_CD8<64, CD8VT1>;
4314
4315defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4316 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4317 EVEX_CD8<32, CD8VT1>;
4318
4319defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4320 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4321 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004322
Craig Topper375aa902016-12-19 00:42:28 +00004323multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004324 X86VectorVTInfo _, OpndItins itins,
4325 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004326 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004327 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4328 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4329 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004330 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4331 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004332 let mayLoad = 1 in {
4333 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4334 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4335 "$src2, $src1", "$src1, $src2",
4336 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4337 EVEX_4V;
4338 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4339 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4340 "${src2}"##_.BroadcastStr##", $src1",
4341 "$src1, ${src2}"##_.BroadcastStr,
4342 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4343 (_.ScalarLdFrag addr:$src2)))),
4344 itins.rm>, EVEX_4V, EVEX_B;
4345 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004346 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004347}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004348
Craig Topper375aa902016-12-19 00:42:28 +00004349multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004350 X86VectorVTInfo _> {
4351 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004352 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4353 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4354 "$rc, $src2, $src1", "$src1, $src2, $rc",
4355 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4356 EVEX_4V, EVEX_B, EVEX_RC;
4357}
4358
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004359
Craig Topper375aa902016-12-19 00:42:28 +00004360multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004361 X86VectorVTInfo _> {
4362 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004363 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4364 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4365 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4366 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4367 EVEX_4V, EVEX_B;
4368}
4369
Craig Topper375aa902016-12-19 00:42:28 +00004370multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004371 Predicate prd, SizeItins itins,
4372 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004373 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004374 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004375 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004376 EVEX_CD8<32, CD8VF>;
4377 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004378 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004379 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004380 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004381
Robert Khasanov595e5982014-10-29 15:43:02 +00004382 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004383 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004384 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004385 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004386 EVEX_CD8<32, CD8VF>;
4387 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004388 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004389 EVEX_CD8<32, CD8VF>;
4390 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004391 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004392 EVEX_CD8<64, CD8VF>;
4393 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004394 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004395 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004396 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004397}
4398
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004399multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004400 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004401 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004402 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004403 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4404}
4405
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004406multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004407 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004408 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004409 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004410 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4411}
4412
Craig Topper9433f972016-08-02 06:16:53 +00004413defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4414 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004415 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004416defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4417 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004418 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004419defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004420 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004421defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004422 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004423defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4424 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004425 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004426defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4427 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004428 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004429let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004430 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4431 SSE_ALU_ITINS_P, 1>;
4432 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4433 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004434}
Craig Topper375aa902016-12-19 00:42:28 +00004435defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004436 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004437defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004438 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004439defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004440 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004441defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004442 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004443
Craig Topper8f6827c2016-08-31 05:37:52 +00004444// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004445multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4446 X86VectorVTInfo _, Predicate prd> {
4447let Predicates = [prd] in {
4448 // Masked register-register logical operations.
4449 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4450 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4451 _.RC:$src0)),
4452 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4453 _.RC:$src1, _.RC:$src2)>;
4454 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4455 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4456 _.ImmAllZerosV)),
4457 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4458 _.RC:$src2)>;
4459 // Masked register-memory logical operations.
4460 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4461 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4462 (load addr:$src2)))),
4463 _.RC:$src0)),
4464 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4465 _.RC:$src1, addr:$src2)>;
4466 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4467 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4468 _.ImmAllZerosV)),
4469 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4470 addr:$src2)>;
4471 // Register-broadcast logical operations.
4472 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4473 (bitconvert (_.VT (X86VBroadcast
4474 (_.ScalarLdFrag addr:$src2)))))),
4475 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4476 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4477 (bitconvert
4478 (_.i64VT (OpNode _.RC:$src1,
4479 (bitconvert (_.VT
4480 (X86VBroadcast
4481 (_.ScalarLdFrag addr:$src2))))))),
4482 _.RC:$src0)),
4483 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4484 _.RC:$src1, addr:$src2)>;
4485 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4486 (bitconvert
4487 (_.i64VT (OpNode _.RC:$src1,
4488 (bitconvert (_.VT
4489 (X86VBroadcast
4490 (_.ScalarLdFrag addr:$src2))))))),
4491 _.ImmAllZerosV)),
4492 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4493 _.RC:$src1, addr:$src2)>;
4494}
Craig Topper8f6827c2016-08-31 05:37:52 +00004495}
4496
Craig Topper45d65032016-09-02 05:29:13 +00004497multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4498 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4499 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4500 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4501 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4502 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4503 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004504}
4505
Craig Topper45d65032016-09-02 05:29:13 +00004506defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4507defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4508defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4509defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4510
Craig Topper2baef8f2016-12-18 04:17:00 +00004511let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004512 // Use packed logical operations for scalar ops.
4513 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4514 (COPY_TO_REGCLASS (VANDPDZ128rr
4515 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4516 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4517 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4518 (COPY_TO_REGCLASS (VORPDZ128rr
4519 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4520 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4521 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4522 (COPY_TO_REGCLASS (VXORPDZ128rr
4523 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4524 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4525 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4526 (COPY_TO_REGCLASS (VANDNPDZ128rr
4527 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4528 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4529
4530 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4531 (COPY_TO_REGCLASS (VANDPSZ128rr
4532 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4533 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4534 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4535 (COPY_TO_REGCLASS (VORPSZ128rr
4536 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4537 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4538 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4539 (COPY_TO_REGCLASS (VXORPSZ128rr
4540 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4541 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4542 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4543 (COPY_TO_REGCLASS (VANDNPSZ128rr
4544 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4545 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4546}
4547
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004548multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4549 X86VectorVTInfo _> {
4550 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4551 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4552 "$src2, $src1", "$src1, $src2",
4553 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004554 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4555 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4556 "$src2, $src1", "$src1, $src2",
4557 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4558 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4559 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4560 "${src2}"##_.BroadcastStr##", $src1",
4561 "$src1, ${src2}"##_.BroadcastStr,
4562 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4563 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4564 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004565}
4566
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004567multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4568 X86VectorVTInfo _> {
4569 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4570 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4571 "$src2, $src1", "$src1, $src2",
4572 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004573 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4574 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4575 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004576 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004577 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4578 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004579}
4580
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004581multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004582 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004583 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4584 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004585 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004586 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4587 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004588 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4589 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004590 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004591 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4592 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004593 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4594
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004595 // Define only if AVX512VL feature is present.
4596 let Predicates = [HasVLX] in {
4597 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4598 EVEX_V128, EVEX_CD8<32, CD8VF>;
4599 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4600 EVEX_V256, EVEX_CD8<32, CD8VF>;
4601 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4602 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4603 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4604 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4605 }
4606}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004607defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004608
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004609//===----------------------------------------------------------------------===//
4610// AVX-512 VPTESTM instructions
4611//===----------------------------------------------------------------------===//
4612
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004613multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4614 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004615 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004616 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4617 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4618 "$src2, $src1", "$src1, $src2",
4619 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4620 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004621 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4622 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4623 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004624 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004625 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4626 EVEX_4V,
4627 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004628}
4629
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004630multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4631 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004632 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4633 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4634 "${src2}"##_.BroadcastStr##", $src1",
4635 "$src1, ${src2}"##_.BroadcastStr,
4636 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4637 (_.ScalarLdFrag addr:$src2))))>,
4638 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004639}
Igor Bregerfca0a342016-01-28 13:19:25 +00004640
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004641// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004642multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4643 X86VectorVTInfo _, string Suffix> {
4644 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4645 (_.KVT (COPY_TO_REGCLASS
4646 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004647 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004648 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004649 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004650 _.RC:$src2, _.SubRegIdx)),
4651 _.KRC))>;
4652}
4653
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004654multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004655 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004656 let Predicates = [HasAVX512] in
4657 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4658 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4659
4660 let Predicates = [HasAVX512, HasVLX] in {
4661 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4662 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4663 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4664 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4665 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004666 let Predicates = [HasAVX512, NoVLX] in {
4667 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4668 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004669 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004670}
4671
4672multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4673 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004674 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004675 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004676 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004677}
4678
4679multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4680 SDNode OpNode> {
4681 let Predicates = [HasBWI] in {
4682 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4683 EVEX_V512, VEX_W;
4684 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4685 EVEX_V512;
4686 }
4687 let Predicates = [HasVLX, HasBWI] in {
4688
4689 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4690 EVEX_V256, VEX_W;
4691 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4692 EVEX_V128, VEX_W;
4693 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4694 EVEX_V256;
4695 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4696 EVEX_V128;
4697 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004698
Igor Bregerfca0a342016-01-28 13:19:25 +00004699 let Predicates = [HasAVX512, NoVLX] in {
4700 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4701 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4702 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4703 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004704 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004705
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004706}
4707
4708multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4709 SDNode OpNode> :
4710 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4711 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4712
4713defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4714defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004715
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004716
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004717//===----------------------------------------------------------------------===//
4718// AVX-512 Shift instructions
4719//===----------------------------------------------------------------------===//
4720multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004721 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004722 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004723 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004724 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004725 "$src2, $src1", "$src1, $src2",
4726 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004727 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004728 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004729 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004730 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004731 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4732 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004733 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004734 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004735}
4736
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004737multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4738 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004739 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004740 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4741 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4742 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4743 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004744 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004745}
4746
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004747multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004748 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004749 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004750 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004751 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4752 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4753 "$src2, $src1", "$src1, $src2",
4754 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004755 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004756 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4757 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4758 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004759 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004760 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004761 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004762 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004763}
4764
Cameron McInally5fb084e2014-12-11 17:13:05 +00004765multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004766 ValueType SrcVT, PatFrag bc_frag,
4767 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4768 let Predicates = [prd] in
4769 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4770 VTInfo.info512>, EVEX_V512,
4771 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4772 let Predicates = [prd, HasVLX] in {
4773 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4774 VTInfo.info256>, EVEX_V256,
4775 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4776 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4777 VTInfo.info128>, EVEX_V128,
4778 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4779 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004780}
4781
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004782multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4783 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004784 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004785 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004786 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004787 avx512vl_i64_info, HasAVX512>, VEX_W;
4788 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4789 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004790}
4791
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004792multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4793 string OpcodeStr, SDNode OpNode,
4794 AVX512VLVectorVTInfo VTInfo> {
4795 let Predicates = [HasAVX512] in
4796 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4797 VTInfo.info512>,
4798 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4799 VTInfo.info512>, EVEX_V512;
4800 let Predicates = [HasAVX512, HasVLX] in {
4801 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4802 VTInfo.info256>,
4803 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4804 VTInfo.info256>, EVEX_V256;
4805 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4806 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004807 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004808 VTInfo.info128>, EVEX_V128;
4809 }
4810}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004811
Michael Liao66233b72015-08-06 09:06:20 +00004812multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004813 Format ImmFormR, Format ImmFormM,
4814 string OpcodeStr, SDNode OpNode> {
4815 let Predicates = [HasBWI] in
4816 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4817 v32i16_info>, EVEX_V512;
4818 let Predicates = [HasVLX, HasBWI] in {
4819 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4820 v16i16x_info>, EVEX_V256;
4821 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4822 v8i16x_info>, EVEX_V128;
4823 }
4824}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004825
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004826multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4827 Format ImmFormR, Format ImmFormM,
4828 string OpcodeStr, SDNode OpNode> {
4829 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4830 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4831 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4832 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4833}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004834
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004835defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004836 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004837
4838defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004839 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004840
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004841defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004842 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004843
Michael Zuckerman298a6802016-01-13 12:39:33 +00004844defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004845defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004846
4847defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4848defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4849defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004850
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00004851// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
4852let Predicates = [HasAVX512, NoVLX] in {
4853 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
4854 (EXTRACT_SUBREG (v8i64
4855 (VPSRAQZrr
4856 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4857 VR128X:$src2)), sub_ymm)>;
4858
4859 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4860 (EXTRACT_SUBREG (v8i64
4861 (VPSRAQZrr
4862 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4863 VR128X:$src2)), sub_xmm)>;
4864
4865 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
4866 (EXTRACT_SUBREG (v8i64
4867 (VPSRAQZri
4868 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4869 imm:$src2)), sub_ymm)>;
4870
4871 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
4872 (EXTRACT_SUBREG (v8i64
4873 (VPSRAQZri
4874 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4875 imm:$src2)), sub_xmm)>;
4876}
4877
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004878//===-------------------------------------------------------------------===//
4879// Variable Bit Shifts
4880//===-------------------------------------------------------------------===//
4881multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004882 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004883 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004884 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4885 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4886 "$src2, $src1", "$src1, $src2",
4887 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004888 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004889 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4890 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4891 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004892 (_.VT (OpNode _.RC:$src1,
4893 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004894 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004895 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004896 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004897}
4898
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004899multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4900 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004901 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004902 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4903 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4904 "${src2}"##_.BroadcastStr##", $src1",
4905 "$src1, ${src2}"##_.BroadcastStr,
4906 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4907 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004908 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004909 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4910}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004911
Cameron McInally5fb084e2014-12-11 17:13:05 +00004912multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4913 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004914 let Predicates = [HasAVX512] in
4915 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4916 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4917
4918 let Predicates = [HasAVX512, HasVLX] in {
4919 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4920 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4921 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4922 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4923 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004924}
4925
4926multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4927 SDNode OpNode> {
4928 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004929 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004930 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004931 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004932}
4933
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004934// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004935multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
4936 SDNode OpNode, list<Predicate> p> {
4937 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004938 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004939 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004940 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004941 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004942 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4943 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4944 sub_ymm)>;
4945
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004946 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004947 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004948 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004949 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004950 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4951 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4952 sub_xmm)>;
4953 }
4954}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004955multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4956 SDNode OpNode> {
4957 let Predicates = [HasBWI] in
4958 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4959 EVEX_V512, VEX_W;
4960 let Predicates = [HasVLX, HasBWI] in {
4961
4962 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4963 EVEX_V256, VEX_W;
4964 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4965 EVEX_V128, VEX_W;
4966 }
4967}
4968
4969defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004970 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004971
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004972defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004973 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004974
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004975defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004976 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
4977
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004978defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4979defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004980
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004981defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
4982defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
4983defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
4984defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
4985
Craig Topper05629d02016-07-24 07:32:45 +00004986// Special handing for handling VPSRAV intrinsics.
4987multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4988 list<Predicate> p> {
4989 let Predicates = p in {
4990 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4991 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4992 _.RC:$src2)>;
4993 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4994 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4995 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004996 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4997 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4998 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4999 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5000 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5001 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5002 _.RC:$src0)),
5003 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5004 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005005 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5006 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5007 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5008 _.RC:$src1, _.RC:$src2)>;
5009 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5010 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5011 _.ImmAllZerosV)),
5012 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5013 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005014 }
5015}
5016
5017multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5018 list<Predicate> p> :
5019 avx512_var_shift_int_lowering<InstrStr, _, p> {
5020 let Predicates = p in {
5021 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5022 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5023 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5024 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005025 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5026 (X86vsrav _.RC:$src1,
5027 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5028 _.RC:$src0)),
5029 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5030 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005031 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5032 (X86vsrav _.RC:$src1,
5033 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5034 _.ImmAllZerosV)),
5035 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5036 _.RC:$src1, addr:$src2)>;
5037 }
5038}
5039
5040defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5041defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5042defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5043defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5044defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5045defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5046defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5047defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5048defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5049
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005050//===-------------------------------------------------------------------===//
5051// 1-src variable permutation VPERMW/D/Q
5052//===-------------------------------------------------------------------===//
5053multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5054 AVX512VLVectorVTInfo _> {
5055 let Predicates = [HasAVX512] in
5056 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5057 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5058
5059 let Predicates = [HasAVX512, HasVLX] in
5060 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5061 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5062}
5063
5064multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5065 string OpcodeStr, SDNode OpNode,
5066 AVX512VLVectorVTInfo VTInfo> {
5067 let Predicates = [HasAVX512] in
5068 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5069 VTInfo.info512>,
5070 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5071 VTInfo.info512>, EVEX_V512;
5072 let Predicates = [HasAVX512, HasVLX] in
5073 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5074 VTInfo.info256>,
5075 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5076 VTInfo.info256>, EVEX_V256;
5077}
5078
Michael Zuckermand9cac592016-01-19 17:07:43 +00005079multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5080 Predicate prd, SDNode OpNode,
5081 AVX512VLVectorVTInfo _> {
5082 let Predicates = [prd] in
5083 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5084 EVEX_V512 ;
5085 let Predicates = [HasVLX, prd] in {
5086 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5087 EVEX_V256 ;
5088 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5089 EVEX_V128 ;
5090 }
5091}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005092
Michael Zuckermand9cac592016-01-19 17:07:43 +00005093defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5094 avx512vl_i16_info>, VEX_W;
5095defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5096 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005097
5098defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5099 avx512vl_i32_info>;
5100defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5101 avx512vl_i64_info>, VEX_W;
5102defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5103 avx512vl_f32_info>;
5104defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5105 avx512vl_f64_info>, VEX_W;
5106
5107defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5108 X86VPermi, avx512vl_i64_info>,
5109 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5110defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5111 X86VPermi, avx512vl_f64_info>,
5112 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005113//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005114// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005115//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005116
Igor Breger78741a12015-10-04 07:20:41 +00005117multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5118 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5119 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5120 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5121 "$src2, $src1", "$src1, $src2",
5122 (_.VT (OpNode _.RC:$src1,
5123 (Ctrl.VT Ctrl.RC:$src2)))>,
5124 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005125 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5126 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5127 "$src2, $src1", "$src1, $src2",
5128 (_.VT (OpNode
5129 _.RC:$src1,
5130 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5131 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5132 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5133 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5134 "${src2}"##_.BroadcastStr##", $src1",
5135 "$src1, ${src2}"##_.BroadcastStr,
5136 (_.VT (OpNode
5137 _.RC:$src1,
5138 (Ctrl.VT (X86VBroadcast
5139 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5140 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005141}
5142
5143multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5144 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5145 let Predicates = [HasAVX512] in {
5146 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5147 Ctrl.info512>, EVEX_V512;
5148 }
5149 let Predicates = [HasAVX512, HasVLX] in {
5150 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5151 Ctrl.info128>, EVEX_V128;
5152 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5153 Ctrl.info256>, EVEX_V256;
5154 }
5155}
5156
5157multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5158 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5159
5160 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5161 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5162 X86VPermilpi, _>,
5163 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005164}
5165
Craig Topper05948fb2016-08-02 05:11:15 +00005166let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005167defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5168 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005169let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005170defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5171 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005172//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005173// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5174//===----------------------------------------------------------------------===//
5175
5176defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005177 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005178 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5179defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005180 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005181defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005182 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005183
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005184multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5185 let Predicates = [HasBWI] in
5186 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5187
5188 let Predicates = [HasVLX, HasBWI] in {
5189 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5190 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5191 }
5192}
5193
5194defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5195
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005196//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005197// Move Low to High and High to Low packed FP Instructions
5198//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005199def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5200 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005201 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005202 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5203 IIC_SSE_MOV_LH>, EVEX_4V;
5204def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5205 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005206 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005207 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5208 IIC_SSE_MOV_LH>, EVEX_4V;
5209
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005210let Predicates = [HasAVX512] in {
5211 // MOVLHPS patterns
5212 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5213 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5214 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5215 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005216
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005217 // MOVHLPS patterns
5218 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5219 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5220}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005221
5222//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005223// VMOVHPS/PD VMOVLPS Instructions
5224// All patterns was taken from SSS implementation.
5225//===----------------------------------------------------------------------===//
5226multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5227 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005228 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5229 (ins _.RC:$src1, f64mem:$src2),
5230 !strconcat(OpcodeStr,
5231 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5232 [(set _.RC:$dst,
5233 (OpNode _.RC:$src1,
5234 (_.VT (bitconvert
5235 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5236 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005237}
5238
5239defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5240 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5241defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5242 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5243defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5244 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5245defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5246 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5247
5248let Predicates = [HasAVX512] in {
5249 // VMOVHPS patterns
5250 def : Pat<(X86Movlhps VR128X:$src1,
5251 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5252 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5253 def : Pat<(X86Movlhps VR128X:$src1,
5254 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5255 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5256 // VMOVHPD patterns
5257 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5258 (scalar_to_vector (loadf64 addr:$src2)))),
5259 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5260 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5261 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5262 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5263 // VMOVLPS patterns
5264 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5265 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5266 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5267 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5268 // VMOVLPD patterns
5269 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5270 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5271 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5272 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5273 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5274 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5275 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5276}
5277
Igor Bregerb6b27af2015-11-10 07:09:07 +00005278def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5279 (ins f64mem:$dst, VR128X:$src),
5280 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005281 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005282 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5283 (bc_v2f64 (v4f32 VR128X:$src))),
5284 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5285 EVEX, EVEX_CD8<32, CD8VT2>;
5286def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5287 (ins f64mem:$dst, VR128X:$src),
5288 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005289 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005290 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5291 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5292 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5293def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5294 (ins f64mem:$dst, VR128X:$src),
5295 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005296 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005297 (iPTR 0))), addr:$dst)],
5298 IIC_SSE_MOV_LH>,
5299 EVEX, EVEX_CD8<32, CD8VT2>;
5300def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5301 (ins f64mem:$dst, VR128X:$src),
5302 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005303 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005304 (iPTR 0))), addr:$dst)],
5305 IIC_SSE_MOV_LH>,
5306 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005307
Igor Bregerb6b27af2015-11-10 07:09:07 +00005308let Predicates = [HasAVX512] in {
5309 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005310 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005311 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5312 (iPTR 0))), addr:$dst),
5313 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5314 // VMOVLPS patterns
5315 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5316 addr:$src1),
5317 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5318 def : Pat<(store (v4i32 (X86Movlps
5319 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5320 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5321 // VMOVLPD patterns
5322 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5323 addr:$src1),
5324 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5325 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5326 addr:$src1),
5327 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5328}
5329//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005330// FMA - Fused Multiply Operations
5331//
Adam Nemet26371ce2014-10-24 00:02:55 +00005332
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005333multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005334 X86VectorVTInfo _, string Suff> {
5335 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005336 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005337 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005338 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005339 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005340 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005341
Craig Toppere1cac152016-06-07 07:27:54 +00005342 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5343 (ins _.RC:$src2, _.MemOp:$src3),
5344 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005345 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005346 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005347
Craig Toppere1cac152016-06-07 07:27:54 +00005348 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5349 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5350 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5351 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005352 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005353 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005354 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005355 }
Craig Topper318e40b2016-07-25 07:20:31 +00005356
5357 // Additional pattern for folding broadcast nodes in other orders.
5358 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5359 (OpNode _.RC:$src1, _.RC:$src2,
5360 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5361 _.RC:$src1)),
5362 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5363 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005364}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005365
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005366multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005367 X86VectorVTInfo _, string Suff> {
5368 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005369 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005370 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5371 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005372 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005373 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005374}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005375
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005376multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005377 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5378 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005379 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005380 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5381 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5382 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005383 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005384 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005385 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005386 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005387 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005388 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005389 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005390}
5391
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005392multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005393 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005394 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005395 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005396 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005397 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005398}
5399
5400defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5401defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5402defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5403defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5404defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5405defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5406
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005407
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005408multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005409 X86VectorVTInfo _, string Suff> {
5410 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005411 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5412 (ins _.RC:$src2, _.RC:$src3),
5413 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005414 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005415 AVX512FMA3Base;
5416
Craig Toppere1cac152016-06-07 07:27:54 +00005417 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5418 (ins _.RC:$src2, _.MemOp:$src3),
5419 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005420 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005421 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005422
Craig Toppere1cac152016-06-07 07:27:54 +00005423 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5424 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5425 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5426 "$src2, ${src3}"##_.BroadcastStr,
5427 (_.VT (OpNode _.RC:$src2,
5428 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005429 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005430 }
Craig Topper318e40b2016-07-25 07:20:31 +00005431
5432 // Additional patterns for folding broadcast nodes in other orders.
5433 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5434 _.RC:$src2, _.RC:$src1)),
5435 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5436 _.RC:$src2, addr:$src3)>;
5437 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5438 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5439 _.RC:$src2, _.RC:$src1),
5440 _.RC:$src1)),
5441 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5442 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5443 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5444 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5445 _.RC:$src2, _.RC:$src1),
5446 _.ImmAllZerosV)),
5447 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5448 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005449}
5450
5451multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005452 X86VectorVTInfo _, string Suff> {
5453 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005454 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5455 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5456 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005457 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005458 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005459}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005460
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005461multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005462 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5463 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005464 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005465 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5466 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5467 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005468 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005469 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005470 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005471 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005472 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005473 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005474 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005475}
5476
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005477multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005478 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005479 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005480 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005481 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005482 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005483}
5484
5485defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5486defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5487defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5488defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5489defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5490defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5491
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005492multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005493 X86VectorVTInfo _, string Suff> {
5494 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005495 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005496 (ins _.RC:$src2, _.RC:$src3),
5497 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005498 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005499 AVX512FMA3Base;
5500
Craig Toppere1cac152016-06-07 07:27:54 +00005501 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005502 (ins _.RC:$src2, _.MemOp:$src3),
5503 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005504 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005505 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005506
Craig Toppere1cac152016-06-07 07:27:54 +00005507 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005508 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5509 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5510 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005511 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005512 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005513 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005514 }
Craig Topper318e40b2016-07-25 07:20:31 +00005515
5516 // Additional patterns for folding broadcast nodes in other orders.
5517 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5518 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5519 _.RC:$src1, _.RC:$src2),
5520 _.RC:$src1)),
5521 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5522 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005523}
5524
5525multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005526 X86VectorVTInfo _, string Suff> {
5527 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005528 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005529 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5530 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005531 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005532 AVX512FMA3Base, EVEX_B, EVEX_RC;
5533}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005534
5535multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005536 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5537 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005538 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005539 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5540 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5541 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005542 }
5543 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005544 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005545 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005546 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005547 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5548 }
5549}
5550
5551multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005552 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005553 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005554 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005555 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005556 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005557}
5558
5559defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5560defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5561defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5562defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5563defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5564defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005565
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005566// Scalar FMA
5567let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005568multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5569 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5570 dag RHS_r, dag RHS_m > {
5571 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5572 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005573 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005574
Craig Toppere1cac152016-06-07 07:27:54 +00005575 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005576 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005577 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005578
5579 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5580 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005581 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005582 AVX512FMA3Base, EVEX_B, EVEX_RC;
5583
Craig Toppereafdbec2016-08-13 06:48:41 +00005584 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005585 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5586 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5587 !strconcat(OpcodeStr,
5588 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5589 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005590 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5591 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5592 !strconcat(OpcodeStr,
5593 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5594 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005595 }// isCodeGenOnly = 1
5596}
5597}// Constraints = "$src1 = $dst"
5598
5599multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005600 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5601 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Igor Breger15820b02015-07-01 13:24:28 +00005602
Craig Topper2dca3b22016-07-24 08:26:38 +00005603 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005604 // Operands for intrinsic are in 123 order to preserve passthu
5605 // semantics.
5606 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5607 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00005608 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005609 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005610 (i32 imm:$rc))),
5611 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5612 _.FRC:$src3))),
5613 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5614 (_.ScalarLdFrag addr:$src3))))>;
5615
Craig Topper2dca3b22016-07-24 08:26:38 +00005616 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005617 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00005618 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005619 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005620 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005621 (i32 imm:$rc))),
5622 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5623 _.FRC:$src1))),
5624 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5625 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5626
Craig Topper2dca3b22016-07-24 08:26:38 +00005627 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005628 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00005629 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005630 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005631 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005632 (i32 imm:$rc))),
5633 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5634 _.FRC:$src2))),
5635 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5636 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5637}
5638
5639multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005640 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5641 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005642 let Predicates = [HasAVX512] in {
5643 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005644 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5645 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005646 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005647 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5648 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005649 }
5650}
5651
Craig Toppera55b4832016-12-09 06:42:28 +00005652defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5653 X86FmaddRnds3>;
5654defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5655 X86FmsubRnds3>;
5656defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5657 X86FnmaddRnds1, X86FnmaddRnds3>;
5658defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5659 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005660
5661//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005662// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5663//===----------------------------------------------------------------------===//
5664let Constraints = "$src1 = $dst" in {
5665multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5666 X86VectorVTInfo _> {
5667 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5668 (ins _.RC:$src2, _.RC:$src3),
5669 OpcodeStr, "$src3, $src2", "$src2, $src3",
5670 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5671 AVX512FMA3Base;
5672
Craig Toppere1cac152016-06-07 07:27:54 +00005673 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5674 (ins _.RC:$src2, _.MemOp:$src3),
5675 OpcodeStr, "$src3, $src2", "$src2, $src3",
5676 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5677 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005678
Craig Toppere1cac152016-06-07 07:27:54 +00005679 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5680 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5681 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5682 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5683 (OpNode _.RC:$src1,
5684 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5685 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005686}
5687} // Constraints = "$src1 = $dst"
5688
5689multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5690 AVX512VLVectorVTInfo _> {
5691 let Predicates = [HasIFMA] in {
5692 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5693 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5694 }
5695 let Predicates = [HasVLX, HasIFMA] in {
5696 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5697 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5698 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5699 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5700 }
5701}
5702
5703defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5704 avx512vl_i64_info>, VEX_W;
5705defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5706 avx512vl_i64_info>, VEX_W;
5707
5708//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005709// AVX-512 Scalar convert from sign integer to float/double
5710//===----------------------------------------------------------------------===//
5711
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005712multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5713 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5714 PatFrag ld_frag, string asm> {
5715 let hasSideEffects = 0 in {
5716 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5717 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005718 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005719 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005720 let mayLoad = 1 in
5721 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5722 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005723 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005724 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005725 } // hasSideEffects = 0
5726 let isCodeGenOnly = 1 in {
5727 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5728 (ins DstVT.RC:$src1, SrcRC:$src2),
5729 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5730 [(set DstVT.RC:$dst,
5731 (OpNode (DstVT.VT DstVT.RC:$src1),
5732 SrcRC:$src2,
5733 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5734
5735 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5736 (ins DstVT.RC:$src1, x86memop:$src2),
5737 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5738 [(set DstVT.RC:$dst,
5739 (OpNode (DstVT.VT DstVT.RC:$src1),
5740 (ld_frag addr:$src2),
5741 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5742 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005743}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005744
Igor Bregerabe4a792015-06-14 12:44:55 +00005745multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005746 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005747 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5748 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005749 !strconcat(asm,
5750 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005751 [(set DstVT.RC:$dst,
5752 (OpNode (DstVT.VT DstVT.RC:$src1),
5753 SrcRC:$src2,
5754 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5755}
5756
5757multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005758 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5759 PatFrag ld_frag, string asm> {
5760 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5761 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5762 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005763}
5764
Andrew Trick15a47742013-10-09 05:11:10 +00005765let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005766defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005767 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5768 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005769defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005770 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5771 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005772defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005773 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5774 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005775defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005776 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5777 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005778
Craig Topper8f85ad12016-11-14 02:46:58 +00005779def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5780 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5781def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5782 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5783
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005784def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5785 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5786def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005787 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005788def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5789 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5790def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005791 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005792
5793def : Pat<(f32 (sint_to_fp GR32:$src)),
5794 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5795def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005796 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005797def : Pat<(f64 (sint_to_fp GR32:$src)),
5798 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5799def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005800 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5801
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005802defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005803 v4f32x_info, i32mem, loadi32,
5804 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005805defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005806 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5807 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005808defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005809 i32mem, loadi32, "cvtusi2sd{l}">,
5810 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005811defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005812 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5813 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005814
Craig Topper8f85ad12016-11-14 02:46:58 +00005815def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5816 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5817def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5818 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5819
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005820def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5821 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5822def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5823 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5824def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5825 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5826def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5827 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5828
5829def : Pat<(f32 (uint_to_fp GR32:$src)),
5830 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5831def : Pat<(f32 (uint_to_fp GR64:$src)),
5832 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5833def : Pat<(f64 (uint_to_fp GR32:$src)),
5834 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5835def : Pat<(f64 (uint_to_fp GR64:$src)),
5836 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005837}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005838
5839//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005840// AVX-512 Scalar convert from float/double to integer
5841//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005842multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5843 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005844 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005845 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005846 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005847 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5848 EVEX, VEX_LIG;
5849 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5850 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005851 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005852 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005853 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5854 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005855 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005856 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005857 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005858 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005859 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005860}
Asaf Badouh2744d212015-09-20 14:31:19 +00005861
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005862// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005863defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005864 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005865 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005866defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005867 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005868 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005869defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005870 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005871 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005872defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005873 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005874 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005875defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005876 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005877 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005878defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005879 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005880 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005881defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005882 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005883 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005884defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005885 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005886 EVEX_CD8<64, CD8VT1>;
5887
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005888// The SSE version of these instructions are disabled for AVX512.
5889// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5890let Predicates = [HasAVX512] in {
5891 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005892 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005893 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5894 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005895 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005896 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005897 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5898 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005899 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005900 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005901 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5902 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005903 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005904 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005905 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5906 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005907} // HasAVX512
5908
Craig Topperac941b92016-09-25 16:33:53 +00005909let Predicates = [HasAVX512] in {
5910 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5911 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5912 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5913 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5914 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5915 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5916 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5917 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5918 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5919 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5920 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5921 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5922 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5923 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5924 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5925 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5926 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5927 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5928 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5929 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5930} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005931
Elad Cohen0c260102017-01-11 09:11:48 +00005932// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
5933// which produce unnecessary vmovs{s,d} instructions
5934let Predicates = [HasAVX512] in {
5935def : Pat<(v4f32 (X86Movss
5936 (v4f32 VR128X:$dst),
5937 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
5938 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
5939
5940def : Pat<(v4f32 (X86Movss
5941 (v4f32 VR128X:$dst),
5942 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
5943 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
5944
5945def : Pat<(v2f64 (X86Movsd
5946 (v2f64 VR128X:$dst),
5947 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
5948 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
5949
5950def : Pat<(v2f64 (X86Movsd
5951 (v2f64 VR128X:$dst),
5952 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
5953 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
5954} // Predicates = [HasAVX512]
5955
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005956// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005957multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5958 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005959 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005960let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005961 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005962 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5963 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005964 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005965 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005966 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5967 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005968 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005969 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005970 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005971 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005972
Igor Bregerc59b3a22016-08-03 10:58:05 +00005973 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5974 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5975 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5976 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5977 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005978 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5979 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005980
Craig Toppere1cac152016-06-07 07:27:54 +00005981 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005982 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5983 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5984 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5985 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5986 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5987 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5988 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5989 (i32 FROUND_NO_EXC)))]>,
5990 EVEX,VEX_LIG , EVEX_B;
5991 let mayLoad = 1, hasSideEffects = 0 in
5992 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00005993 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00005994 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5995 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005996
Craig Toppere1cac152016-06-07 07:27:54 +00005997 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005998} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005999}
6000
Asaf Badouh2744d212015-09-20 14:31:19 +00006001
Igor Bregerc59b3a22016-08-03 10:58:05 +00006002defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6003 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006004 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006005defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6006 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006007 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006008defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6009 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006010 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006011defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6012 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006013 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6014
Igor Bregerc59b3a22016-08-03 10:58:05 +00006015defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6016 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006017 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006018defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6019 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006020 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006021defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6022 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006023 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006024defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6025 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006026 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6027let Predicates = [HasAVX512] in {
6028 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006029 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006030 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6031 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006032 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006033 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006034 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6035 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006036 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006037 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006038 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6039 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006040 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006041 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006042 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6043 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006044} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006045//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006046// AVX-512 Convert form float to double and back
6047//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006048multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6049 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006050 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006051 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006052 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006053 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006054 (_Src.VT _Src.RC:$src2),
6055 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006056 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006057 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6058 (ins _.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006059 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006060 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006061 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00006062 (_Src.ScalarLdFrag addr:$src2))),
6063 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006064 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006065
Craig Topperd2011e32017-02-25 18:43:42 +00006066 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6067 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6068 (ins _.FRC:$src1, _Src.FRC:$src2),
6069 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6070 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6071 let mayLoad = 1 in
6072 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6073 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
6074 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6075 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
6076 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006077}
6078
Asaf Badouh2744d212015-09-20 14:31:19 +00006079// Scalar Coversion with SAE - suppress all exceptions
6080multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6081 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006082 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006083 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006084 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006085 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006086 (_Src.VT _Src.RC:$src2),
6087 (i32 FROUND_NO_EXC)))>,
6088 EVEX_4V, VEX_LIG, EVEX_B;
6089}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006090
Asaf Badouh2744d212015-09-20 14:31:19 +00006091// Scalar Conversion with rounding control (RC)
6092multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6093 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006094 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006095 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006096 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006097 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006098 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6099 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6100 EVEX_B, EVEX_RC;
6101}
Craig Toppera02e3942016-09-23 06:24:43 +00006102multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006103 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006104 X86VectorVTInfo _dst> {
6105 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006106 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006107 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006108 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006109 }
6110}
6111
Craig Toppera02e3942016-09-23 06:24:43 +00006112multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006113 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006114 X86VectorVTInfo _dst> {
6115 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006116 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006117 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006118 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006119 }
6120}
Craig Toppera02e3942016-09-23 06:24:43 +00006121defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006122 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006123defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006124 X86fpextRnd,f32x_info, f64x_info >;
6125
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006126def : Pat<(f64 (fpextend FR32X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006127 (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006128 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006129def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006130 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006131 Requires<[HasAVX512]>;
6132
6133def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006134 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006135 Requires<[HasAVX512, OptForSize]>;
6136
Asaf Badouh2744d212015-09-20 14:31:19 +00006137def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006138 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006139 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006140
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006141def : Pat<(f32 (fpround FR64X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006142 (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006143 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006144
6145def : Pat<(v4f32 (X86Movss
6146 (v4f32 VR128X:$dst),
6147 (v4f32 (scalar_to_vector
6148 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006149 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006150 Requires<[HasAVX512]>;
6151
6152def : Pat<(v2f64 (X86Movsd
6153 (v2f64 VR128X:$dst),
6154 (v2f64 (scalar_to_vector
6155 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006156 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006157 Requires<[HasAVX512]>;
6158
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006159//===----------------------------------------------------------------------===//
6160// AVX-512 Vector convert from signed/unsigned integer to float/double
6161// and from float/double to signed/unsigned integer
6162//===----------------------------------------------------------------------===//
6163
6164multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6165 X86VectorVTInfo _Src, SDNode OpNode,
6166 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006167 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006168
6169 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6170 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6171 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6172
6173 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006174 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006175 (_.VT (OpNode (_Src.VT
6176 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6177
6178 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006179 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006180 "${src}"##Broadcast, "${src}"##Broadcast,
6181 (_.VT (OpNode (_Src.VT
6182 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6183 ))>, EVEX, EVEX_B;
6184}
6185// Coversion with SAE - suppress all exceptions
6186multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6187 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6188 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6189 (ins _Src.RC:$src), OpcodeStr,
6190 "{sae}, $src", "$src, {sae}",
6191 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6192 (i32 FROUND_NO_EXC)))>,
6193 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006194}
6195
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006196// Conversion with rounding control (RC)
6197multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6198 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6199 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6200 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6201 "$rc, $src", "$src, $rc",
6202 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6203 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006204}
6205
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006206// Extend Float to Double
6207multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6208 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006209 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006210 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6211 X86vfpextRnd>, EVEX_V512;
6212 }
6213 let Predicates = [HasVLX] in {
6214 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006215 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006216 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006217 EVEX_V256;
6218 }
6219}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006220
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006221// Truncate Double to Float
6222multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6223 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006224 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006225 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6226 X86vfproundRnd>, EVEX_V512;
6227 }
6228 let Predicates = [HasVLX] in {
6229 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6230 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006231 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006232 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006233
6234 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6235 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6236 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6237 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6238 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6239 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6240 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6241 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006242 }
6243}
6244
6245defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6246 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6247defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6248 PS, EVEX_CD8<32, CD8VH>;
6249
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006250def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6251 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006252
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006253let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006254 let AddedComplexity = 15 in
6255 def : Pat<(X86vzmovl (v2f64 (bitconvert
6256 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6257 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006258 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6259 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006260 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6261 (VCVTPS2PDZ256rm addr:$src)>;
6262}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006263
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006264// Convert Signed/Unsigned Doubleword to Double
6265multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6266 SDNode OpNode128> {
6267 // No rounding in this op
6268 let Predicates = [HasAVX512] in
6269 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6270 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006271
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006272 let Predicates = [HasVLX] in {
6273 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006274 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006275 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6276 EVEX_V256;
6277 }
6278}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006279
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006280// Convert Signed/Unsigned Doubleword to Float
6281multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6282 SDNode OpNodeRnd> {
6283 let Predicates = [HasAVX512] in
6284 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6285 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6286 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006287
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006288 let Predicates = [HasVLX] in {
6289 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6290 EVEX_V128;
6291 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6292 EVEX_V256;
6293 }
6294}
6295
6296// Convert Float to Signed/Unsigned Doubleword with truncation
6297multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6298 SDNode OpNode, SDNode OpNodeRnd> {
6299 let Predicates = [HasAVX512] in {
6300 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6301 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6302 OpNodeRnd>, EVEX_V512;
6303 }
6304 let Predicates = [HasVLX] in {
6305 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6306 EVEX_V128;
6307 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6308 EVEX_V256;
6309 }
6310}
6311
6312// Convert Float to Signed/Unsigned Doubleword
6313multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6314 SDNode OpNode, SDNode OpNodeRnd> {
6315 let Predicates = [HasAVX512] in {
6316 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6317 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6318 OpNodeRnd>, EVEX_V512;
6319 }
6320 let Predicates = [HasVLX] in {
6321 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6322 EVEX_V128;
6323 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6324 EVEX_V256;
6325 }
6326}
6327
6328// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006329multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6330 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006331 let Predicates = [HasAVX512] in {
6332 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6333 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6334 OpNodeRnd>, EVEX_V512;
6335 }
6336 let Predicates = [HasVLX] in {
6337 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006338 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006339 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6340 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006341 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6342 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006343 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6344 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006345
6346 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6347 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6348 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6349 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6350 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6351 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6352 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6353 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006354 }
6355}
6356
6357// Convert Double to Signed/Unsigned Doubleword
6358multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6359 SDNode OpNode, SDNode OpNodeRnd> {
6360 let Predicates = [HasAVX512] in {
6361 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6362 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6363 OpNodeRnd>, EVEX_V512;
6364 }
6365 let Predicates = [HasVLX] in {
6366 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6367 // memory forms of these instructions in Asm Parcer. They have the same
6368 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6369 // due to the same reason.
6370 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6371 "{1to2}", "{x}">, EVEX_V128;
6372 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6373 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006374
6375 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6376 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6377 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6378 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6379 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6380 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6381 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6382 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006383 }
6384}
6385
6386// Convert Double to Signed/Unsigned Quardword
6387multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6388 SDNode OpNode, SDNode OpNodeRnd> {
6389 let Predicates = [HasDQI] in {
6390 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6391 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6392 OpNodeRnd>, EVEX_V512;
6393 }
6394 let Predicates = [HasDQI, HasVLX] in {
6395 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6396 EVEX_V128;
6397 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6398 EVEX_V256;
6399 }
6400}
6401
6402// Convert Double to Signed/Unsigned Quardword with truncation
6403multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6404 SDNode OpNode, SDNode OpNodeRnd> {
6405 let Predicates = [HasDQI] in {
6406 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6407 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6408 OpNodeRnd>, EVEX_V512;
6409 }
6410 let Predicates = [HasDQI, HasVLX] in {
6411 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6412 EVEX_V128;
6413 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6414 EVEX_V256;
6415 }
6416}
6417
6418// Convert Signed/Unsigned Quardword to Double
6419multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6420 SDNode OpNode, SDNode OpNodeRnd> {
6421 let Predicates = [HasDQI] in {
6422 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6423 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6424 OpNodeRnd>, EVEX_V512;
6425 }
6426 let Predicates = [HasDQI, HasVLX] in {
6427 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6428 EVEX_V128;
6429 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6430 EVEX_V256;
6431 }
6432}
6433
6434// Convert Float to Signed/Unsigned Quardword
6435multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6436 SDNode OpNode, SDNode OpNodeRnd> {
6437 let Predicates = [HasDQI] in {
6438 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6439 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6440 OpNodeRnd>, EVEX_V512;
6441 }
6442 let Predicates = [HasDQI, HasVLX] in {
6443 // Explicitly specified broadcast string, since we take only 2 elements
6444 // from v4f32x_info source
6445 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006446 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006447 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6448 EVEX_V256;
6449 }
6450}
6451
6452// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006453multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6454 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006455 let Predicates = [HasDQI] in {
6456 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6457 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6458 OpNodeRnd>, EVEX_V512;
6459 }
6460 let Predicates = [HasDQI, HasVLX] in {
6461 // Explicitly specified broadcast string, since we take only 2 elements
6462 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006463 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006464 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006465 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6466 EVEX_V256;
6467 }
6468}
6469
6470// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006471multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6472 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006473 let Predicates = [HasDQI] in {
6474 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6475 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6476 OpNodeRnd>, EVEX_V512;
6477 }
6478 let Predicates = [HasDQI, HasVLX] in {
6479 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6480 // memory forms of these instructions in Asm Parcer. They have the same
6481 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6482 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006483 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006484 "{1to2}", "{x}">, EVEX_V128;
6485 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6486 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006487
6488 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6489 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6490 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6491 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6492 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6493 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6494 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6495 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006496 }
6497}
6498
Simon Pilgrima3af7962016-11-24 12:13:46 +00006499defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006500 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006501
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006502defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6503 X86VSintToFpRnd>,
6504 PS, EVEX_CD8<32, CD8VF>;
6505
6506defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006507 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006508 XS, EVEX_CD8<32, CD8VF>;
6509
Simon Pilgrima3af7962016-11-24 12:13:46 +00006510defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006511 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006512 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6513
6514defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006515 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006516 EVEX_CD8<32, CD8VF>;
6517
Craig Topperf334ac192016-11-09 07:48:51 +00006518defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006519 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006520 EVEX_CD8<64, CD8VF>;
6521
Simon Pilgrima3af7962016-11-24 12:13:46 +00006522defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006523 XS, EVEX_CD8<32, CD8VH>;
6524
6525defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6526 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006527 EVEX_CD8<32, CD8VF>;
6528
Craig Topper19e04b62016-05-19 06:13:58 +00006529defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6530 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006531
Craig Topper19e04b62016-05-19 06:13:58 +00006532defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6533 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006534 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006535
Craig Topper19e04b62016-05-19 06:13:58 +00006536defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6537 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006538 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006539defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6540 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006541 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006542
Craig Topper19e04b62016-05-19 06:13:58 +00006543defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6544 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006545 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006546
Craig Topper19e04b62016-05-19 06:13:58 +00006547defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6548 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006549
Craig Topper19e04b62016-05-19 06:13:58 +00006550defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6551 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006552 PD, EVEX_CD8<64, CD8VF>;
6553
Craig Topper19e04b62016-05-19 06:13:58 +00006554defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6555 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006556
6557defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006558 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006559 PD, EVEX_CD8<64, CD8VF>;
6560
Craig Toppera39b6502016-12-10 06:02:48 +00006561defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006562 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006563
6564defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006565 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006566 PD, EVEX_CD8<64, CD8VF>;
6567
Craig Toppera39b6502016-12-10 06:02:48 +00006568defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006569 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006570
6571defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006572 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006573
6574defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006575 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006576
Simon Pilgrima3af7962016-11-24 12:13:46 +00006577defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006578 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006579
Simon Pilgrima3af7962016-11-24 12:13:46 +00006580defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006581 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006582
Craig Toppere38c57a2015-11-27 05:44:02 +00006583let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006584def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006585 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006586 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6587 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006588
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006589def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6590 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006591 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6592 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006593
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006594def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6595 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006596 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6597 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006598
Simon Pilgrima3af7962016-11-24 12:13:46 +00006599def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006600 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6601 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6602 VR128X:$src, sub_xmm)))), sub_xmm)>;
6603
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006604def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6605 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006606 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6607 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006608
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006609def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6610 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006611 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6612 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006613
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006614def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6615 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006616 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6617 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006618
Simon Pilgrima3af7962016-11-24 12:13:46 +00006619def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006620 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6621 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6622 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006623}
6624
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006625let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006626 let AddedComplexity = 15 in {
6627 def : Pat<(X86vzmovl (v2i64 (bitconvert
6628 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006629 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006630 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6631 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006632 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006633 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006634 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006635 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006636 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006637 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006638 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006639 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006640}
6641
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006642let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006643 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006644 (VCVTPD2PSZrm addr:$src)>;
6645 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6646 (VCVTPS2PDZrm addr:$src)>;
6647}
6648
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006649let Predicates = [HasDQI, HasVLX] in {
6650 let AddedComplexity = 15 in {
6651 def : Pat<(X86vzmovl (v2f64 (bitconvert
6652 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006653 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006654 def : Pat<(X86vzmovl (v2f64 (bitconvert
6655 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006656 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006657 }
6658}
6659
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006660let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006661def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6662 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6663 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6664 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6665
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006666def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6667 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6668 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6669 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6670
6671def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6672 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6673 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6674 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6675
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006676def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6677 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6678 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6679 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6680
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006681def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6682 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6683 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6684 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6685
6686def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6687 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6688 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6689 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6690
6691def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6692 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6693 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6694 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6695
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006696def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6697 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6698 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6699 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6700
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006701def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6702 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6703 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6704 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6705
6706def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6707 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6708 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6709 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6710
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006711def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6712 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6713 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6714 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6715
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006716def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6717 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6718 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6719 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6720}
6721
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006722//===----------------------------------------------------------------------===//
6723// Half precision conversion instructions
6724//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006725multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006726 X86MemOperand x86memop, PatFrag ld_frag> {
6727 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6728 "vcvtph2ps", "$src", "$src",
6729 (X86cvtph2ps (_src.VT _src.RC:$src),
6730 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006731 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6732 "vcvtph2ps", "$src", "$src",
6733 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6734 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006735}
6736
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006737multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006738 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6739 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6740 (X86cvtph2ps (_src.VT _src.RC:$src),
6741 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6742
6743}
6744
6745let Predicates = [HasAVX512] in {
6746 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006747 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006748 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6749 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006750 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006751 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6752 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6753 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6754 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006755}
6756
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006757multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006758 X86MemOperand x86memop> {
6759 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006760 (ins _src.RC:$src1, i32u8imm:$src2),
6761 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006762 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006763 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006764 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006765 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6766 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6767 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6768 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006769 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006770 addr:$dst)]>;
6771 let hasSideEffects = 0, mayStore = 1 in
6772 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6773 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6774 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6775 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006776}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006777multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006778 let hasSideEffects = 0 in
6779 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6780 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006781 (ins _src.RC:$src1, i32u8imm:$src2),
6782 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006783 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006784}
6785let Predicates = [HasAVX512] in {
6786 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6787 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6788 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6789 let Predicates = [HasVLX] in {
6790 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6791 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006792 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006793 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6794 }
6795}
Asaf Badouh2489f352015-12-02 08:17:51 +00006796
Craig Topper9820e342016-09-20 05:44:47 +00006797// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006798let Predicates = [HasVLX] in {
6799 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6800 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6801 // configurations we support (the default). However, falling back to MXCSR is
6802 // more consistent with other instructions, which are always controlled by it.
6803 // It's encoded as 0b100.
6804 def : Pat<(fp_to_f16 FR32X:$src),
6805 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6806 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6807
6808 def : Pat<(f16_to_fp GR16:$src),
6809 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6810 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6811
6812 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6813 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6814 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6815}
6816
Craig Topper9820e342016-09-20 05:44:47 +00006817// Patterns for matching float to half-float conversion when AVX512 is supported
6818// but F16C isn't. In that case we have to use 512-bit vectors.
6819let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6820 def : Pat<(fp_to_f16 FR32X:$src),
6821 (i16 (EXTRACT_SUBREG
6822 (VMOVPDI2DIZrr
6823 (v8i16 (EXTRACT_SUBREG
6824 (VCVTPS2PHZrr
6825 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6826 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6827 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6828
6829 def : Pat<(f16_to_fp GR16:$src),
6830 (f32 (COPY_TO_REGCLASS
6831 (v4f32 (EXTRACT_SUBREG
6832 (VCVTPH2PSZrr
6833 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6834 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6835 sub_xmm)), sub_xmm)), FR32X))>;
6836
6837 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6838 (f32 (COPY_TO_REGCLASS
6839 (v4f32 (EXTRACT_SUBREG
6840 (VCVTPH2PSZrr
6841 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6842 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6843 sub_xmm), 4)), sub_xmm)), FR32X))>;
6844}
6845
Asaf Badouh2489f352015-12-02 08:17:51 +00006846// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006847multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006848 string OpcodeStr> {
6849 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6850 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006851 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006852 Sched<[WriteFAdd]>;
6853}
6854
6855let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006856 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006857 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006858 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006859 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006860 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006861 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006862 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006863 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6864}
6865
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006866let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6867 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006868 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006869 EVEX_CD8<32, CD8VT1>;
6870 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006871 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006872 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6873 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006874 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006875 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006876 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006877 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006878 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006879 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6880 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006881 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00006882 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
6883 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006884 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006885 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
6886 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006887 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006888
Ayman Musa02f95332017-01-04 08:21:54 +00006889 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
6890 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006891 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006892 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
6893 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006894 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6895 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006896}
Michael Liao5bf95782014-12-04 05:20:33 +00006897
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006898/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006899multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6900 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00006901 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006902 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6903 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6904 "$src2, $src1", "$src1, $src2",
6905 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006906 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006907 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006908 "$src2, $src1", "$src1, $src2",
6909 (OpNode (_.VT _.RC:$src1),
6910 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006911}
6912}
6913
Asaf Badouheaf2da12015-09-21 10:23:53 +00006914defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6915 EVEX_CD8<32, CD8VT1>, T8PD;
6916defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6917 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6918defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6919 EVEX_CD8<32, CD8VT1>, T8PD;
6920defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6921 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006922
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006923/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6924multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006925 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00006926 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00006927 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6928 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6929 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006930 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6931 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6932 (OpNode (_.FloatVT
6933 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6934 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6935 (ins _.ScalarMemOp:$src), OpcodeStr,
6936 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6937 (OpNode (_.FloatVT
6938 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6939 EVEX, T8PD, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00006940 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006941}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006942
6943multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6944 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6945 EVEX_V512, EVEX_CD8<32, CD8VF>;
6946 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6947 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6948
6949 // Define only if AVX512VL feature is present.
6950 let Predicates = [HasVLX] in {
6951 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6952 OpNode, v4f32x_info>,
6953 EVEX_V128, EVEX_CD8<32, CD8VF>;
6954 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6955 OpNode, v8f32x_info>,
6956 EVEX_V256, EVEX_CD8<32, CD8VF>;
6957 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6958 OpNode, v2f64x_info>,
6959 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6960 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6961 OpNode, v4f64x_info>,
6962 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6963 }
6964}
6965
6966defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6967defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006968
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006969/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006970multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6971 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00006972 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006973 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6974 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6975 "$src2, $src1", "$src1, $src2",
6976 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6977 (i32 FROUND_CURRENT))>;
6978
6979 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6980 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006981 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006982 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006983 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006984
6985 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006986 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006987 "$src2, $src1", "$src1, $src2",
6988 (OpNode (_.VT _.RC:$src1),
6989 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6990 (i32 FROUND_CURRENT))>;
Craig Topper176f3312017-02-25 19:18:11 +00006991 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006992}
6993
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006994multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6995 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6996 EVEX_CD8<32, CD8VT1>;
6997 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6998 EVEX_CD8<64, CD8VT1>, VEX_W;
6999}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007000
Craig Toppere1cac152016-06-07 07:27:54 +00007001let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007002 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
7003 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
7004}
Igor Breger8352a0d2015-07-28 06:53:28 +00007005
7006defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007007/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007008
7009multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7010 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007011 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007012 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7013 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7014 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
7015
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007016 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7017 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7018 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007019 (bitconvert (_.LdFrag addr:$src))),
7020 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007021
7022 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007023 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007024 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007025 (OpNode (_.FloatVT
7026 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7027 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007028 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007029}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007030multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7031 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007032 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007033 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7034 (ins _.RC:$src), OpcodeStr,
7035 "{sae}, $src", "$src, {sae}",
7036 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7037}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007038
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007039multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7040 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007041 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7042 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007043 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007044 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7045 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007046}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007047
Asaf Badouh402ebb32015-06-03 13:41:48 +00007048multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7049 SDNode OpNode> {
7050 // Define only if AVX512VL feature is present.
7051 let Predicates = [HasVLX] in {
7052 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7053 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7054 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7055 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7056 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7057 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7058 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7059 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7060 }
7061}
Craig Toppere1cac152016-06-07 07:27:54 +00007062let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007063
Asaf Badouh402ebb32015-06-03 13:41:48 +00007064 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7065 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7066 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7067}
7068defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7069 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7070
7071multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7072 SDNode OpNodeRnd, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007073 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007074 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7075 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7076 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7077 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007078}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007079
Robert Khasanoveb126392014-10-28 18:15:20 +00007080multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7081 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007082 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007083 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007084 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7085 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007086 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7087 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7088 (OpNode (_.FloatVT
7089 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007090
Craig Toppere1cac152016-06-07 07:27:54 +00007091 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7092 (ins _.ScalarMemOp:$src), OpcodeStr,
7093 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7094 (OpNode (_.FloatVT
7095 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7096 EVEX, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007097 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007098}
7099
Robert Khasanoveb126392014-10-28 18:15:20 +00007100multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7101 SDNode OpNode> {
7102 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7103 v16f32_info>,
7104 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7105 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7106 v8f64_info>,
7107 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7108 // Define only if AVX512VL feature is present.
7109 let Predicates = [HasVLX] in {
7110 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7111 OpNode, v4f32x_info>,
7112 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7113 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7114 OpNode, v8f32x_info>,
7115 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7116 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7117 OpNode, v2f64x_info>,
7118 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7119 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7120 OpNode, v4f64x_info>,
7121 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7122 }
7123}
7124
Asaf Badouh402ebb32015-06-03 13:41:48 +00007125multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7126 SDNode OpNodeRnd> {
7127 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7128 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7129 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7130 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7131}
7132
Igor Breger4c4cd782015-09-20 09:13:41 +00007133multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7134 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
Craig Topper176f3312017-02-25 19:18:11 +00007135 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00007136 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7137 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7138 "$src2, $src1", "$src1, $src2",
7139 (OpNodeRnd (_.VT _.RC:$src1),
7140 (_.VT _.RC:$src2),
7141 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007142 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7143 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7144 "$src2, $src1", "$src1, $src2",
7145 (OpNodeRnd (_.VT _.RC:$src1),
7146 (_.VT (scalar_to_vector
7147 (_.ScalarLdFrag addr:$src2))),
7148 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007149
7150 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7151 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7152 "$rc, $src2, $src1", "$src1, $src2, $rc",
7153 (OpNodeRnd (_.VT _.RC:$src1),
7154 (_.VT _.RC:$src2),
7155 (i32 imm:$rc))>,
7156 EVEX_B, EVEX_RC;
7157
Craig Toppere1cac152016-06-07 07:27:54 +00007158 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007159 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007160 (ins _.FRC:$src1, _.FRC:$src2),
7161 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7162
7163 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007164 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007165 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7166 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7167 }
Craig Topper176f3312017-02-25 19:18:11 +00007168 }
Igor Breger4c4cd782015-09-20 09:13:41 +00007169
7170 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7171 (!cast<Instruction>(NAME#SUFF#Zr)
7172 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7173
7174 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7175 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007176 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007177}
7178
7179multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7180 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7181 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7182 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7183 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7184}
7185
Asaf Badouh402ebb32015-06-03 13:41:48 +00007186defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7187 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007188
Igor Breger4c4cd782015-09-20 09:13:41 +00007189defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007190
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007191let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007192 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007193 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007194 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007195 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007196 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007197 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007198 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007199 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007200 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007201 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007202}
7203
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007204multiclass
7205avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007206
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007207 let ExeDomain = _.ExeDomain in {
7208 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7209 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7210 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007211 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007212 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7213
7214 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7215 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007216 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7217 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007218 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007219
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007220 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007221 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7222 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007223 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007224 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007225 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7226 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7227 }
7228 let Predicates = [HasAVX512] in {
7229 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7230 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7231 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7232 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7233 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7234 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7235 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7236 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7237 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7238 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7239 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7240 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7241 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7242 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7243 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7244
7245 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7246 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7247 addr:$src, (i32 0x1))), _.FRC)>;
7248 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7249 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7250 addr:$src, (i32 0x2))), _.FRC)>;
7251 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7252 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7253 addr:$src, (i32 0x3))), _.FRC)>;
7254 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7255 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7256 addr:$src, (i32 0x4))), _.FRC)>;
7257 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7258 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7259 addr:$src, (i32 0xc))), _.FRC)>;
7260 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007261}
7262
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007263defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7264 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007265
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007266defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7267 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007268
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007269//-------------------------------------------------
7270// Integer truncate and extend operations
7271//-------------------------------------------------
7272
Igor Breger074a64e2015-07-24 17:24:15 +00007273multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7274 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7275 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007276 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007277 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7278 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7279 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7280 EVEX, T8XS;
7281
7282 // for intrinsic patter match
7283 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7284 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7285 undef)),
7286 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7287 SrcInfo.RC:$src1)>;
7288
7289 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7290 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7291 DestInfo.ImmAllZerosV)),
7292 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7293 SrcInfo.RC:$src1)>;
7294
7295 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7296 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7297 DestInfo.RC:$src0)),
7298 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7299 DestInfo.KRCWM:$mask ,
7300 SrcInfo.RC:$src1)>;
7301
Craig Topper52e2e832016-07-22 05:46:44 +00007302 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7303 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007304 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7305 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007306 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007307 []>, EVEX;
7308
Igor Breger074a64e2015-07-24 17:24:15 +00007309 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7310 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007311 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007312 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007313 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007314}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007315
Igor Breger074a64e2015-07-24 17:24:15 +00007316multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7317 X86VectorVTInfo DestInfo,
7318 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007319
Igor Breger074a64e2015-07-24 17:24:15 +00007320 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7321 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7322 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007323
Igor Breger074a64e2015-07-24 17:24:15 +00007324 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7325 (SrcInfo.VT SrcInfo.RC:$src)),
7326 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7327 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7328}
7329
Igor Breger074a64e2015-07-24 17:24:15 +00007330multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7331 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7332 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7333 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7334 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7335 Predicate prd = HasAVX512>{
7336
7337 let Predicates = [HasVLX, prd] in {
7338 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7339 DestInfoZ128, x86memopZ128>,
7340 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7341 truncFrag, mtruncFrag>, EVEX_V128;
7342
7343 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7344 DestInfoZ256, x86memopZ256>,
7345 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7346 truncFrag, mtruncFrag>, EVEX_V256;
7347 }
7348 let Predicates = [prd] in
7349 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7350 DestInfoZ, x86memopZ>,
7351 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7352 truncFrag, mtruncFrag>, EVEX_V512;
7353}
7354
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007355multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7356 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007357 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7358 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007359 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007360}
7361
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007362multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7363 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007364 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7365 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007366 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007367}
7368
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007369multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7370 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007371 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7372 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007373 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007374}
7375
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007376multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7377 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007378 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7379 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007380 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007381}
7382
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007383multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7384 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007385 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7386 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007387 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007388}
7389
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007390multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7391 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007392 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7393 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007394 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007395}
7396
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007397defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7398 truncstorevi8, masked_truncstorevi8>;
7399defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7400 truncstore_s_vi8, masked_truncstore_s_vi8>;
7401defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7402 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007403
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007404defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7405 truncstorevi16, masked_truncstorevi16>;
7406defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7407 truncstore_s_vi16, masked_truncstore_s_vi16>;
7408defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7409 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007410
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007411defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7412 truncstorevi32, masked_truncstorevi32>;
7413defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7414 truncstore_s_vi32, masked_truncstore_s_vi32>;
7415defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7416 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007417
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007418defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7419 truncstorevi8, masked_truncstorevi8>;
7420defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7421 truncstore_s_vi8, masked_truncstore_s_vi8>;
7422defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7423 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007424
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007425defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7426 truncstorevi16, masked_truncstorevi16>;
7427defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7428 truncstore_s_vi16, masked_truncstore_s_vi16>;
7429defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7430 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007431
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007432defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7433 truncstorevi8, masked_truncstorevi8>;
7434defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7435 truncstore_s_vi8, masked_truncstore_s_vi8>;
7436defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7437 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007438
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007439let Predicates = [HasAVX512, NoVLX] in {
7440def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7441 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007442 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007443 VR256X:$src, sub_ymm)))), sub_xmm))>;
7444def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7445 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007446 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007447 VR256X:$src, sub_ymm)))), sub_xmm))>;
7448}
7449
7450let Predicates = [HasBWI, NoVLX] in {
7451def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007452 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007453 VR256X:$src, sub_ymm))), sub_xmm))>;
7454}
7455
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007456multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007457 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007458 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007459 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007460 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7461 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7462 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7463 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007464
Craig Toppere1cac152016-06-07 07:27:54 +00007465 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7466 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7467 (DestInfo.VT (LdFrag addr:$src))>,
7468 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007469 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007470}
7471
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007472multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007473 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007474 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7475 let Predicates = [HasVLX, HasBWI] in {
7476 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007477 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007478 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007479
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007480 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007481 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007482 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7483 }
7484 let Predicates = [HasBWI] in {
7485 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007486 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007487 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7488 }
7489}
7490
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007491multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007492 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007493 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7494 let Predicates = [HasVLX, HasAVX512] in {
7495 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007496 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007497 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7498
7499 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007500 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007501 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7502 }
7503 let Predicates = [HasAVX512] in {
7504 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007505 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007506 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7507 }
7508}
7509
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007510multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007511 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007512 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7513 let Predicates = [HasVLX, HasAVX512] in {
7514 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007515 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007516 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7517
7518 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007519 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007520 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7521 }
7522 let Predicates = [HasAVX512] in {
7523 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007524 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007525 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7526 }
7527}
7528
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007529multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007530 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007531 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7532 let Predicates = [HasVLX, HasAVX512] in {
7533 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007534 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007535 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7536
7537 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007538 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007539 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7540 }
7541 let Predicates = [HasAVX512] in {
7542 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007543 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007544 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7545 }
7546}
7547
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007548multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007549 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007550 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7551 let Predicates = [HasVLX, HasAVX512] in {
7552 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007553 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007554 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7555
7556 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007557 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007558 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7559 }
7560 let Predicates = [HasAVX512] in {
7561 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007562 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007563 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7564 }
7565}
7566
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007567multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007568 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007569 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7570
7571 let Predicates = [HasVLX, HasAVX512] in {
7572 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007573 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007574 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7575
7576 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007577 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007578 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7579 }
7580 let Predicates = [HasAVX512] in {
7581 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007582 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007583 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7584 }
7585}
7586
Craig Topper6840f112016-07-14 06:41:34 +00007587defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7588defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7589defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7590defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7591defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7592defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007593
Craig Topper6840f112016-07-14 06:41:34 +00007594defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7595defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7596defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7597defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7598defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7599defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007600
Igor Breger2ba64ab2016-05-22 10:21:04 +00007601// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007602multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7603 X86VectorVTInfo From, PatFrag LdFrag> {
7604 def : Pat<(To.VT (LdFrag addr:$src)),
7605 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7606 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7607 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7608 To.KRC:$mask, addr:$src)>;
7609 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7610 To.ImmAllZerosV)),
7611 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7612 addr:$src)>;
7613}
7614
7615let Predicates = [HasVLX, HasBWI] in {
7616 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7617 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7618}
7619let Predicates = [HasBWI] in {
7620 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7621}
7622let Predicates = [HasVLX, HasAVX512] in {
7623 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7624 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7625 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7626 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7627 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7628 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7629 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7630 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7631 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7632 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7633}
7634let Predicates = [HasAVX512] in {
7635 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7636 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7637 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7638 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7639 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7640}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007641
Simon Pilgrim893d2112017-01-24 16:16:29 +00007642multiclass AVX512_pmovx_patterns<string OpcPrefix,
Craig Topper64378f42016-10-09 23:08:39 +00007643 SDNode ExtOp, PatFrag ExtLoad16> {
7644 // 128-bit patterns
7645 let Predicates = [HasVLX, HasBWI] in {
7646 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7647 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7648 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7649 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7650 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7651 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7652 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7653 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7654 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7655 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7656 }
7657 let Predicates = [HasVLX] in {
7658 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7659 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7660 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7661 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7662 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7663 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7664 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7665 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7666
7667 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7668 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7669 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7670 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7671 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7672 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7673 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7674 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7675
7676 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7677 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7678 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7679 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7680 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7681 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7682 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7683 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7684 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7685 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7686
7687 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7688 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7689 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7690 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7691 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7692 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7693 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7694 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7695
7696 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7697 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7698 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7699 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7700 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7701 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7702 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7703 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7704 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7705 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7706 }
7707 // 256-bit patterns
7708 let Predicates = [HasVLX, HasBWI] in {
7709 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7710 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7711 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7712 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7713 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7714 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7715 }
7716 let Predicates = [HasVLX] in {
7717 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7718 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7719 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7720 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7721 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7722 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7723 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7724 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7725
7726 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7727 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7728 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7729 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7730 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7731 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7732 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7733 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7734
7735 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7736 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7737 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7738 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7739 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7740 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7741
7742 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7743 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7744 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7745 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7746 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7747 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7748 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7749 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7750
7751 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7752 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7753 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7754 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7755 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7756 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7757 }
7758 // 512-bit patterns
7759 let Predicates = [HasBWI] in {
7760 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7761 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7762 }
7763 let Predicates = [HasAVX512] in {
7764 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7765 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7766
7767 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7768 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007769 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7770 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007771
7772 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7773 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7774
7775 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7776 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7777
7778 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7779 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7780 }
7781}
7782
Simon Pilgrim893d2112017-01-24 16:16:29 +00007783defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, extloadi32i16>;
7784defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00007785
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007786//===----------------------------------------------------------------------===//
7787// GATHER - SCATTER Operations
7788
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007789multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7790 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007791 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7792 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007793 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7794 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007795 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007796 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007797 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7798 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7799 vectoraddr:$src2))]>, EVEX, EVEX_K,
7800 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007801}
Cameron McInally45325962014-03-26 13:50:50 +00007802
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007803multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7804 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7805 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007806 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007807 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007808 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007809let Predicates = [HasVLX] in {
7810 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007811 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007812 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007813 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007814 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007815 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007816 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007817 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007818}
Cameron McInally45325962014-03-26 13:50:50 +00007819}
7820
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007821multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7822 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007823 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007824 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007825 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007826 mgatherv8i64>, EVEX_V512;
7827let Predicates = [HasVLX] in {
7828 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007829 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007830 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007831 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007832 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007833 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007834 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7835 vx64xmem, mgatherv2i64>, EVEX_V128;
7836}
Cameron McInally45325962014-03-26 13:50:50 +00007837}
Michael Liao5bf95782014-12-04 05:20:33 +00007838
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007839
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007840defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7841 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7842
7843defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7844 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007845
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007846multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7847 X86MemOperand memop, PatFrag ScatterNode> {
7848
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007849let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007850
7851 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7852 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007853 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007854 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7855 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7856 _.KRCWM:$mask, vectoraddr:$dst))]>,
7857 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007858}
7859
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007860multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7861 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7862 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007863 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007864 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007865 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007866let Predicates = [HasVLX] in {
7867 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007868 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007869 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007870 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007871 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007872 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007873 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007874 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007875}
Cameron McInally45325962014-03-26 13:50:50 +00007876}
7877
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007878multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7879 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007880 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007881 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007882 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007883 mscatterv8i64>, EVEX_V512;
7884let Predicates = [HasVLX] in {
7885 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007886 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007887 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007888 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007889 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007890 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007891 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7892 vx64xmem, mscatterv2i64>, EVEX_V128;
7893}
Cameron McInally45325962014-03-26 13:50:50 +00007894}
7895
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007896defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7897 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007898
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007899defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7900 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007901
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007902// prefetch
7903multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7904 RegisterClass KRC, X86MemOperand memop> {
7905 let Predicates = [HasPFI], hasSideEffects = 1 in
7906 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007907 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007908 []>, EVEX, EVEX_K;
7909}
7910
7911defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007912 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007913
7914defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007915 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007916
7917defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007918 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007919
7920defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007921 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007922
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007923defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007924 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007925
7926defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007927 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007928
7929defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007930 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007931
7932defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007933 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007934
7935defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007936 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007937
7938defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007939 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007940
7941defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007942 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007943
7944defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007945 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007946
7947defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007948 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007949
7950defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007951 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007952
7953defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007954 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007955
7956defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007957 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007958
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007959// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007960def v64i1sextv64i8 : PatLeaf<(v64i8
7961 (X86vsext
7962 (v64i1 (X86pcmpgtm
7963 (bc_v64i8 (v16i32 immAllZerosV)),
7964 VR512:$src))))>;
7965def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7966def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7967def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007968
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007969multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007970def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007971 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007972 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7973}
Michael Liao5bf95782014-12-04 05:20:33 +00007974
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007975multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7976 string OpcodeStr, Predicate prd> {
7977let Predicates = [prd] in
7978 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7979
7980 let Predicates = [prd, HasVLX] in {
7981 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7982 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7983 }
7984}
7985
7986multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7987 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7988 HasBWI>;
7989 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7990 HasBWI>, VEX_W;
7991 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7992 HasDQI>;
7993 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7994 HasDQI>, VEX_W;
7995}
Michael Liao5bf95782014-12-04 05:20:33 +00007996
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007997defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007998
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007999multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008000 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8001 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8002 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8003}
8004
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008005// Use 512bit version to implement 128/256 bit in case NoVLX.
8006multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008007 X86VectorVTInfo _> {
8008
8009 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8010 (_.KVT (COPY_TO_REGCLASS
8011 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008012 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008013 _.RC:$src, _.SubRegIdx)),
8014 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008015}
8016
8017multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008018 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8019 let Predicates = [prd] in
8020 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8021 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008022
8023 let Predicates = [prd, HasVLX] in {
8024 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008025 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008026 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008027 EVEX_V128;
8028 }
8029 let Predicates = [prd, NoVLX] in {
8030 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8031 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008032 }
8033}
8034
8035defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8036 avx512vl_i8_info, HasBWI>;
8037defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8038 avx512vl_i16_info, HasBWI>, VEX_W;
8039defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8040 avx512vl_i32_info, HasDQI>;
8041defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8042 avx512vl_i64_info, HasDQI>, VEX_W;
8043
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008044//===----------------------------------------------------------------------===//
8045// AVX-512 - COMPRESS and EXPAND
8046//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008047
Ayman Musad7a5ed42016-09-26 06:22:08 +00008048multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008049 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008050 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008051 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008052 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008053
Craig Toppere1cac152016-06-07 07:27:54 +00008054 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008055 def mr : AVX5128I<opc, MRMDestMem, (outs),
8056 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008057 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008058 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8059
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008060 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8061 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008062 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008063 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008064 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008065}
8066
Ayman Musad7a5ed42016-09-26 06:22:08 +00008067multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8068
8069 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8070 (_.VT _.RC:$src)),
8071 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8072 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8073}
8074
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008075multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8076 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008077 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8078 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008079
8080 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008081 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8082 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8083 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8084 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008085 }
8086}
8087
8088defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8089 EVEX;
8090defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8091 EVEX, VEX_W;
8092defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8093 EVEX;
8094defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8095 EVEX, VEX_W;
8096
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008097// expand
8098multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8099 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008100 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008101 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008102 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008103
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008104 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8105 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8106 (_.VT (X86expand (_.VT (bitconvert
8107 (_.LdFrag addr:$src1)))))>,
8108 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008109}
8110
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008111multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8112
8113 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8114 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8115 _.KRCWM:$mask, addr:$src)>;
8116
8117 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8118 (_.VT _.RC:$src0))),
8119 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8120 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8121}
8122
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008123multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8124 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008125 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8126 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008127
8128 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008129 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8130 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8131 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8132 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008133 }
8134}
8135
8136defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8137 EVEX;
8138defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8139 EVEX, VEX_W;
8140defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8141 EVEX;
8142defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8143 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008144
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008145//handle instruction reg_vec1 = op(reg_vec,imm)
8146// op(mem_vec,imm)
8147// op(broadcast(eltVt),imm)
8148//all instruction created with FROUND_CURRENT
8149multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008150 X86VectorVTInfo _>{
8151 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008152 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8153 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008154 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008155 (OpNode (_.VT _.RC:$src1),
8156 (i32 imm:$src2),
8157 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008158 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8159 (ins _.MemOp:$src1, i32u8imm:$src2),
8160 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8161 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8162 (i32 imm:$src2),
8163 (i32 FROUND_CURRENT))>;
8164 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8165 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8166 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8167 "${src1}"##_.BroadcastStr##", $src2",
8168 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8169 (i32 imm:$src2),
8170 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008171 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008172}
8173
8174//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8175multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8176 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008177 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008178 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8179 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008180 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008181 "$src1, {sae}, $src2",
8182 (OpNode (_.VT _.RC:$src1),
8183 (i32 imm:$src2),
8184 (i32 FROUND_NO_EXC))>, EVEX_B;
8185}
8186
8187multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8188 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8189 let Predicates = [prd] in {
8190 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8191 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8192 EVEX_V512;
8193 }
8194 let Predicates = [prd, HasVLX] in {
8195 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8196 EVEX_V128;
8197 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8198 EVEX_V256;
8199 }
8200}
8201
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008202//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8203// op(reg_vec2,mem_vec,imm)
8204// op(reg_vec2,broadcast(eltVt),imm)
8205//all instruction created with FROUND_CURRENT
8206multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008207 X86VectorVTInfo _>{
8208 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008209 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008210 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008211 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8212 (OpNode (_.VT _.RC:$src1),
8213 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008214 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008215 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008216 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8217 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8218 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8219 (OpNode (_.VT _.RC:$src1),
8220 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8221 (i32 imm:$src3),
8222 (i32 FROUND_CURRENT))>;
8223 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8224 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8225 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8226 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8227 (OpNode (_.VT _.RC:$src1),
8228 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8229 (i32 imm:$src3),
8230 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008231 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008232}
8233
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008234//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8235// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008236multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8237 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008238 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008239 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8240 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8241 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8242 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8243 (SrcInfo.VT SrcInfo.RC:$src2),
8244 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008245 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8246 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8247 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8248 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8249 (SrcInfo.VT (bitconvert
8250 (SrcInfo.LdFrag addr:$src2))),
8251 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008252 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008253}
8254
8255//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8256// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008257// op(reg_vec2,broadcast(eltVt),imm)
8258multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008259 X86VectorVTInfo _>:
8260 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8261
Craig Topper05948fb2016-08-02 05:11:15 +00008262 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008263 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8264 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8265 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8266 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8267 (OpNode (_.VT _.RC:$src1),
8268 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8269 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008270}
8271
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008272//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8273// op(reg_vec2,mem_scalar,imm)
8274//all instruction created with FROUND_CURRENT
8275multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008276 X86VectorVTInfo _> {
8277 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008278 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008279 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008280 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8281 (OpNode (_.VT _.RC:$src1),
8282 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008283 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008284 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008285 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008286 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008287 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8288 (OpNode (_.VT _.RC:$src1),
8289 (_.VT (scalar_to_vector
8290 (_.ScalarLdFrag addr:$src2))),
8291 (i32 imm:$src3),
8292 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008293 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008294}
8295
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008296//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8297multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8298 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008299 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008300 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008301 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008302 OpcodeStr, "$src3, {sae}, $src2, $src1",
8303 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008304 (OpNode (_.VT _.RC:$src1),
8305 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008306 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008307 (i32 FROUND_NO_EXC))>, EVEX_B;
8308}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008309//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8310multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8311 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008312 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8313 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008314 OpcodeStr, "$src3, {sae}, $src2, $src1",
8315 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008316 (OpNode (_.VT _.RC:$src1),
8317 (_.VT _.RC:$src2),
8318 (i32 imm:$src3),
8319 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008320}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008321
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008322multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8323 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008324 let Predicates = [prd] in {
8325 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008326 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008327 EVEX_V512;
8328
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008329 }
8330 let Predicates = [prd, HasVLX] in {
8331 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008332 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008333 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008334 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008335 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008336}
8337
Igor Breger2ae0fe32015-08-31 11:14:02 +00008338multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8339 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8340 let Predicates = [HasBWI] in {
8341 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8342 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8343 }
8344 let Predicates = [HasBWI, HasVLX] in {
8345 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8346 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8347 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8348 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8349 }
8350}
8351
Igor Breger00d9f842015-06-08 14:03:17 +00008352multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8353 bits<8> opc, SDNode OpNode>{
8354 let Predicates = [HasAVX512] in {
8355 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8356 }
8357 let Predicates = [HasAVX512, HasVLX] in {
8358 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8359 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8360 }
8361}
8362
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008363multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8364 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8365 let Predicates = [prd] in {
8366 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8367 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008368 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008369}
8370
Igor Breger1e58e8a2015-09-02 11:18:55 +00008371multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8372 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8373 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8374 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8375 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8376 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008377}
8378
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008379
Igor Breger1e58e8a2015-09-02 11:18:55 +00008380defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8381 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8382defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8383 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8384defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8385 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8386
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008387
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008388defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8389 0x50, X86VRange, HasDQI>,
8390 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8391defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8392 0x50, X86VRange, HasDQI>,
8393 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8394
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008395defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8396 0x51, X86VRange, HasDQI>,
8397 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8398defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8399 0x51, X86VRange, HasDQI>,
8400 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8401
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008402defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8403 0x57, X86Reduces, HasDQI>,
8404 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8405defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8406 0x57, X86Reduces, HasDQI>,
8407 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008408
Igor Breger1e58e8a2015-09-02 11:18:55 +00008409defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8410 0x27, X86GetMants, HasAVX512>,
8411 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8412defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8413 0x27, X86GetMants, HasAVX512>,
8414 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8415
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008416multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8417 bits<8> opc, SDNode OpNode = X86Shuf128>{
8418 let Predicates = [HasAVX512] in {
8419 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8420
8421 }
8422 let Predicates = [HasAVX512, HasVLX] in {
8423 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8424 }
8425}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008426let Predicates = [HasAVX512] in {
8427def : Pat<(v16f32 (ffloor VR512:$src)),
8428 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8429def : Pat<(v16f32 (fnearbyint VR512:$src)),
8430 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8431def : Pat<(v16f32 (fceil VR512:$src)),
8432 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8433def : Pat<(v16f32 (frint VR512:$src)),
8434 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8435def : Pat<(v16f32 (ftrunc VR512:$src)),
8436 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8437
8438def : Pat<(v8f64 (ffloor VR512:$src)),
8439 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8440def : Pat<(v8f64 (fnearbyint VR512:$src)),
8441 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8442def : Pat<(v8f64 (fceil VR512:$src)),
8443 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8444def : Pat<(v8f64 (frint VR512:$src)),
8445 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8446def : Pat<(v8f64 (ftrunc VR512:$src)),
8447 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8448}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008449
8450defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8451 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8452defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8453 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8454defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8455 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8456defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8457 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008458
Craig Topperb561e662017-01-19 02:34:29 +00008459let Predicates = [HasAVX512] in {
8460// Provide fallback in case the load node that is used in the broadcast
8461// patterns above is used by additional users, which prevents the pattern
8462// selection.
8463def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
8464 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8465 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8466 0)>;
8467def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
8468 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8469 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8470 0)>;
8471
8472def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
8473 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8474 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8475 0)>;
8476def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
8477 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8478 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8479 0)>;
8480
8481def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
8482 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8483 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8484 0)>;
8485
8486def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
8487 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8488 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8489 0)>;
8490}
8491
Craig Topperc48fa892015-12-27 19:45:21 +00008492multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008493 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8494 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008495}
8496
Craig Topperc48fa892015-12-27 19:45:21 +00008497defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008498 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008499defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008500 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008501
Craig Topper7a299302016-06-09 07:06:38 +00008502multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008503 let Predicates = p in
8504 def NAME#_.VTName#rri:
8505 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8506 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8507 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8508}
8509
Craig Topper7a299302016-06-09 07:06:38 +00008510multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8511 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8512 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8513 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008514
Craig Topper7a299302016-06-09 07:06:38 +00008515defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008516 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008517 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8518 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8519 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8520 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8521 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008522 EVEX_CD8<8, CD8VF>;
8523
Igor Bregerf3ded812015-08-31 13:09:30 +00008524defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8525 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8526
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008527multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8528 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008529 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008530 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008531 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008532 "$src1", "$src1",
8533 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8534
Craig Toppere1cac152016-06-07 07:27:54 +00008535 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8536 (ins _.MemOp:$src1), OpcodeStr,
8537 "$src1", "$src1",
8538 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8539 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008540 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008541}
8542
8543multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8544 X86VectorVTInfo _> :
8545 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008546 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8547 (ins _.ScalarMemOp:$src1), OpcodeStr,
8548 "${src1}"##_.BroadcastStr,
8549 "${src1}"##_.BroadcastStr,
8550 (_.VT (OpNode (X86VBroadcast
8551 (_.ScalarLdFrag addr:$src1))))>,
8552 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008553}
8554
8555multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8556 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8557 let Predicates = [prd] in
8558 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8559
8560 let Predicates = [prd, HasVLX] in {
8561 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8562 EVEX_V256;
8563 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8564 EVEX_V128;
8565 }
8566}
8567
8568multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8569 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8570 let Predicates = [prd] in
8571 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8572 EVEX_V512;
8573
8574 let Predicates = [prd, HasVLX] in {
8575 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8576 EVEX_V256;
8577 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8578 EVEX_V128;
8579 }
8580}
8581
8582multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8583 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008584 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008585 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008586 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8587 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008588}
8589
8590multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8591 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008592 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8593 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008594}
8595
8596multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8597 bits<8> opc_d, bits<8> opc_q,
8598 string OpcodeStr, SDNode OpNode> {
8599 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8600 HasAVX512>,
8601 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8602 HasBWI>;
8603}
8604
8605defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8606
Craig Topper5ef13ba2016-12-26 07:26:07 +00008607def avx512_v16i1sextv16i8 : PatLeaf<(v16i8 (X86pcmpgt (bc_v16i8 (v4i32 immAllZerosV)),
8608 VR128X:$src))>;
8609def avx512_v8i1sextv8i16 : PatLeaf<(v8i16 (X86vsrai VR128X:$src, (i8 15)))>;
8610def avx512_v4i1sextv4i32 : PatLeaf<(v4i32 (X86vsrai VR128X:$src, (i8 31)))>;
8611def avx512_v32i1sextv32i8 : PatLeaf<(v32i8 (X86pcmpgt (bc_v32i8 (v8i32 immAllZerosV)),
8612 VR256X:$src))>;
8613def avx512_v16i1sextv16i16: PatLeaf<(v16i16 (X86vsrai VR256X:$src, (i8 15)))>;
8614def avx512_v8i1sextv8i32 : PatLeaf<(v8i32 (X86vsrai VR256X:$src, (i8 31)))>;
8615
Craig Topper056c9062016-08-28 22:20:48 +00008616let Predicates = [HasBWI, HasVLX] in {
8617 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008618 (bc_v2i64 (avx512_v16i1sextv16i8)),
8619 (bc_v2i64 (add (v16i8 VR128X:$src), (avx512_v16i1sextv16i8)))),
8620 (VPABSBZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008621 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008622 (bc_v2i64 (avx512_v8i1sextv8i16)),
8623 (bc_v2i64 (add (v8i16 VR128X:$src), (avx512_v8i1sextv8i16)))),
8624 (VPABSWZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008625 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008626 (bc_v4i64 (avx512_v32i1sextv32i8)),
8627 (bc_v4i64 (add (v32i8 VR256X:$src), (avx512_v32i1sextv32i8)))),
8628 (VPABSBZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008629 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008630 (bc_v4i64 (avx512_v16i1sextv16i16)),
8631 (bc_v4i64 (add (v16i16 VR256X:$src), (avx512_v16i1sextv16i16)))),
8632 (VPABSWZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008633}
8634let Predicates = [HasAVX512, HasVLX] in {
8635 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008636 (bc_v2i64 (avx512_v4i1sextv4i32)),
8637 (bc_v2i64 (add (v4i32 VR128X:$src), (avx512_v4i1sextv4i32)))),
8638 (VPABSDZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008639 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008640 (bc_v4i64 (avx512_v8i1sextv8i32)),
8641 (bc_v4i64 (add (v8i32 VR256X:$src), (avx512_v8i1sextv8i32)))),
8642 (VPABSDZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008643}
8644
8645let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008646def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008647 (bc_v8i64 (v16i1sextv16i32)),
8648 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008649 (VPABSDZrr VR512:$src)>;
8650def : Pat<(xor
8651 (bc_v8i64 (v8i1sextv8i64)),
8652 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8653 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008654}
Craig Topper850feaf2016-08-28 22:20:51 +00008655let Predicates = [HasBWI] in {
8656def : Pat<(xor
8657 (bc_v8i64 (v64i1sextv64i8)),
8658 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8659 (VPABSBZrr VR512:$src)>;
8660def : Pat<(xor
8661 (bc_v8i64 (v32i1sextv32i16)),
8662 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8663 (VPABSWZrr VR512:$src)>;
8664}
Igor Bregerf2460112015-07-26 14:41:44 +00008665
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008666multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8667
8668 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008669}
8670
8671defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8672defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8673
Igor Breger24cab0f2015-11-16 07:22:00 +00008674//===---------------------------------------------------------------------===//
8675// Replicate Single FP - MOVSHDUP and MOVSLDUP
8676//===---------------------------------------------------------------------===//
8677multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8678 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8679 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008680}
8681
8682defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8683defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008684
8685//===----------------------------------------------------------------------===//
8686// AVX-512 - MOVDDUP
8687//===----------------------------------------------------------------------===//
8688
8689multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8690 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008691 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00008692 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8693 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8694 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008695 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8696 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8697 (_.VT (OpNode (_.VT (scalar_to_vector
8698 (_.ScalarLdFrag addr:$src)))))>,
8699 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008700 }
Igor Breger1f782962015-11-19 08:26:56 +00008701}
8702
8703multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8704 AVX512VLVectorVTInfo VTInfo> {
8705
8706 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8707
8708 let Predicates = [HasAVX512, HasVLX] in {
8709 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8710 EVEX_V256;
8711 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8712 EVEX_V128;
8713 }
8714}
8715
8716multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8717 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8718 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008719}
8720
8721defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8722
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008723let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008724def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008725 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008726def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008727 (VMOVDDUPZ128rm addr:$src)>;
8728def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8729 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00008730
8731def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8732 (v2f64 VR128X:$src0)),
8733 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8734def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8735 (bitconvert (v4i32 immAllZerosV))),
8736 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
8737
8738def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8739 (v2f64 VR128X:$src0)),
8740 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
8741 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8742def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8743 (bitconvert (v4i32 immAllZerosV))),
8744 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8745
8746def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8747 (v2f64 VR128X:$src0)),
8748 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8749def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8750 (bitconvert (v4i32 immAllZerosV))),
8751 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008752}
Igor Breger1f782962015-11-19 08:26:56 +00008753
Igor Bregerf2460112015-07-26 14:41:44 +00008754//===----------------------------------------------------------------------===//
8755// AVX-512 - Unpack Instructions
8756//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008757defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8758 SSE_ALU_ITINS_S>;
8759defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8760 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008761
8762defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8763 SSE_INTALU_ITINS_P, HasBWI>;
8764defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8765 SSE_INTALU_ITINS_P, HasBWI>;
8766defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8767 SSE_INTALU_ITINS_P, HasBWI>;
8768defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8769 SSE_INTALU_ITINS_P, HasBWI>;
8770
8771defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8772 SSE_INTALU_ITINS_P, HasAVX512>;
8773defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8774 SSE_INTALU_ITINS_P, HasAVX512>;
8775defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8776 SSE_INTALU_ITINS_P, HasAVX512>;
8777defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8778 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008779
8780//===----------------------------------------------------------------------===//
8781// AVX-512 - Extract & Insert Integer Instructions
8782//===----------------------------------------------------------------------===//
8783
8784multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8785 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008786 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8787 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8788 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8789 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8790 imm:$src2)))),
8791 addr:$dst)]>,
8792 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008793}
8794
8795multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8796 let Predicates = [HasBWI] in {
8797 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8798 (ins _.RC:$src1, u8imm:$src2),
8799 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8800 [(set GR32orGR64:$dst,
8801 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8802 EVEX, TAPD;
8803
8804 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8805 }
8806}
8807
8808multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8809 let Predicates = [HasBWI] in {
8810 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8811 (ins _.RC:$src1, u8imm:$src2),
8812 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8813 [(set GR32orGR64:$dst,
8814 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8815 EVEX, PD;
8816
Craig Topper99f6b622016-05-01 01:03:56 +00008817 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008818 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8819 (ins _.RC:$src1, u8imm:$src2),
8820 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8821 EVEX, TAPD;
8822
Igor Bregerdefab3c2015-10-08 12:55:01 +00008823 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8824 }
8825}
8826
8827multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8828 RegisterClass GRC> {
8829 let Predicates = [HasDQI] in {
8830 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8831 (ins _.RC:$src1, u8imm:$src2),
8832 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8833 [(set GRC:$dst,
8834 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8835 EVEX, TAPD;
8836
Craig Toppere1cac152016-06-07 07:27:54 +00008837 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8838 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8839 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8840 [(store (extractelt (_.VT _.RC:$src1),
8841 imm:$src2),addr:$dst)]>,
8842 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008843 }
8844}
8845
8846defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8847defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8848defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8849defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8850
8851multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8852 X86VectorVTInfo _, PatFrag LdFrag> {
8853 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8854 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8855 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8856 [(set _.RC:$dst,
8857 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8858 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8859}
8860
8861multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8862 X86VectorVTInfo _, PatFrag LdFrag> {
8863 let Predicates = [HasBWI] in {
8864 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8865 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8866 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8867 [(set _.RC:$dst,
8868 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8869
8870 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8871 }
8872}
8873
8874multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8875 X86VectorVTInfo _, RegisterClass GRC> {
8876 let Predicates = [HasDQI] in {
8877 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8878 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8879 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8880 [(set _.RC:$dst,
8881 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8882 EVEX_4V, TAPD;
8883
8884 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8885 _.ScalarLdFrag>, TAPD;
8886 }
8887}
8888
8889defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8890 extloadi8>, TAPD;
8891defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8892 extloadi16>, PD;
8893defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8894defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008895//===----------------------------------------------------------------------===//
8896// VSHUFPS - VSHUFPD Operations
8897//===----------------------------------------------------------------------===//
8898multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8899 AVX512VLVectorVTInfo VTInfo_FP>{
8900 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8901 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8902 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008903}
8904
8905defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8906defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008907//===----------------------------------------------------------------------===//
8908// AVX-512 - Byte shift Left/Right
8909//===----------------------------------------------------------------------===//
8910
8911multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8912 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8913 def rr : AVX512<opc, MRMr,
8914 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8915 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8916 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008917 def rm : AVX512<opc, MRMm,
8918 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8919 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8920 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008921 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8922 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008923}
8924
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008925multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008926 Format MRMm, string OpcodeStr, Predicate prd>{
8927 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008928 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008929 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008930 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008931 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008932 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008933 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008934 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008935 }
8936}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008937defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008938 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008939defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008940 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8941
8942
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008943multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008944 string OpcodeStr, X86VectorVTInfo _dst,
8945 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008946 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008947 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008948 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008949 [(set _dst.RC:$dst,(_dst.VT
8950 (OpNode (_src.VT _src.RC:$src1),
8951 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008952 def rm : AVX512BI<opc, MRMSrcMem,
8953 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8954 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8955 [(set _dst.RC:$dst,(_dst.VT
8956 (OpNode (_src.VT _src.RC:$src1),
8957 (_src.VT (bitconvert
8958 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008959}
8960
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008961multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008962 string OpcodeStr, Predicate prd> {
8963 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008964 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8965 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008966 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008967 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8968 v32i8x_info>, EVEX_V256;
8969 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8970 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008971 }
8972}
8973
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008974defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008975 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008976
Craig Topper4e794c72017-02-19 19:36:58 +00008977// Transforms to swizzle an immediate to enable better matching when
8978// memory operand isn't in the right place.
8979def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
8980 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
8981 uint8_t Imm = N->getZExtValue();
8982 // Swap bits 1/4 and 3/6.
8983 uint8_t NewImm = Imm & 0xa5;
8984 if (Imm & 0x02) NewImm |= 0x10;
8985 if (Imm & 0x10) NewImm |= 0x02;
8986 if (Imm & 0x08) NewImm |= 0x40;
8987 if (Imm & 0x40) NewImm |= 0x08;
8988 return getI8Imm(NewImm, SDLoc(N));
8989}]>;
8990def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
8991 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
8992 uint8_t Imm = N->getZExtValue();
8993 // Swap bits 2/4 and 3/5.
8994 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00008995 if (Imm & 0x04) NewImm |= 0x10;
8996 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00008997 if (Imm & 0x08) NewImm |= 0x20;
8998 if (Imm & 0x20) NewImm |= 0x08;
8999 return getI8Imm(NewImm, SDLoc(N));
9000}]>;
Craig Topper48905772017-02-19 21:32:15 +00009001def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
9002 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9003 uint8_t Imm = N->getZExtValue();
9004 // Swap bits 1/2 and 5/6.
9005 uint8_t NewImm = Imm & 0x99;
9006 if (Imm & 0x02) NewImm |= 0x04;
9007 if (Imm & 0x04) NewImm |= 0x02;
9008 if (Imm & 0x20) NewImm |= 0x40;
9009 if (Imm & 0x40) NewImm |= 0x20;
9010 return getI8Imm(NewImm, SDLoc(N));
9011}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009012def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
9013 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
9014 uint8_t Imm = N->getZExtValue();
9015 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
9016 uint8_t NewImm = Imm & 0x81;
9017 if (Imm & 0x02) NewImm |= 0x04;
9018 if (Imm & 0x04) NewImm |= 0x10;
9019 if (Imm & 0x08) NewImm |= 0x40;
9020 if (Imm & 0x10) NewImm |= 0x02;
9021 if (Imm & 0x20) NewImm |= 0x08;
9022 if (Imm & 0x40) NewImm |= 0x20;
9023 return getI8Imm(NewImm, SDLoc(N));
9024}]>;
9025def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
9026 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
9027 uint8_t Imm = N->getZExtValue();
9028 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
9029 uint8_t NewImm = Imm & 0x81;
9030 if (Imm & 0x02) NewImm |= 0x10;
9031 if (Imm & 0x04) NewImm |= 0x02;
9032 if (Imm & 0x08) NewImm |= 0x20;
9033 if (Imm & 0x10) NewImm |= 0x04;
9034 if (Imm & 0x20) NewImm |= 0x40;
9035 if (Imm & 0x40) NewImm |= 0x08;
9036 return getI8Imm(NewImm, SDLoc(N));
9037}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00009038
Igor Bregerb4bb1902015-10-15 12:33:24 +00009039multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009040 X86VectorVTInfo _>{
9041 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00009042 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9043 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00009044 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00009045 (OpNode (_.VT _.RC:$src1),
9046 (_.VT _.RC:$src2),
9047 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00009048 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00009049 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9050 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
9051 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
9052 (OpNode (_.VT _.RC:$src1),
9053 (_.VT _.RC:$src2),
9054 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009055 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00009056 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
9057 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9058 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
9059 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9060 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9061 (OpNode (_.VT _.RC:$src1),
9062 (_.VT _.RC:$src2),
9063 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009064 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00009065 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009066 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00009067
9068 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00009069 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9070 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9071 _.RC:$src1)),
9072 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9073 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9074 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9075 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9076 _.RC:$src1)),
9077 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9078 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009079
9080 // Additional patterns for matching loads in other positions.
9081 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9082 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9083 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9084 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9085 def : Pat<(_.VT (OpNode _.RC:$src1,
9086 (bitconvert (_.LdFrag addr:$src3)),
9087 _.RC:$src2, (i8 imm:$src4))),
9088 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9089 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9090
9091 // Additional patterns for matching zero masking with loads in other
9092 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009093 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9094 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9095 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9096 _.ImmAllZerosV)),
9097 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9098 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9099 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9100 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9101 _.RC:$src2, (i8 imm:$src4)),
9102 _.ImmAllZerosV)),
9103 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9104 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009105
9106 // Additional patterns for matching masked loads with different
9107 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009108 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9109 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9110 _.RC:$src2, (i8 imm:$src4)),
9111 _.RC:$src1)),
9112 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9113 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009114 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9115 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9116 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9117 _.RC:$src1)),
9118 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9119 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9120 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9121 (OpNode _.RC:$src2, _.RC:$src1,
9122 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9123 _.RC:$src1)),
9124 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9125 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9126 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9127 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9128 _.RC:$src1, (i8 imm:$src4)),
9129 _.RC:$src1)),
9130 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9131 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9132 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9133 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9134 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9135 _.RC:$src1)),
9136 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9137 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009138
9139 // Additional patterns for matching broadcasts in other positions.
9140 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9141 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9142 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9143 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9144 def : Pat<(_.VT (OpNode _.RC:$src1,
9145 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9146 _.RC:$src2, (i8 imm:$src4))),
9147 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9148 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9149
9150 // Additional patterns for matching zero masking with broadcasts in other
9151 // positions.
9152 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9153 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9154 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9155 _.ImmAllZerosV)),
9156 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9157 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9158 (VPTERNLOG321_imm8 imm:$src4))>;
9159 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9160 (OpNode _.RC:$src1,
9161 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9162 _.RC:$src2, (i8 imm:$src4)),
9163 _.ImmAllZerosV)),
9164 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9165 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9166 (VPTERNLOG132_imm8 imm:$src4))>;
9167
9168 // Additional patterns for matching masked broadcasts with different
9169 // operand orders.
9170 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9171 (OpNode _.RC:$src1,
9172 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9173 _.RC:$src2, (i8 imm:$src4)),
9174 _.RC:$src1)),
9175 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9176 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +00009177 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9178 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9179 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9180 _.RC:$src1)),
9181 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9182 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9183 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9184 (OpNode _.RC:$src2, _.RC:$src1,
9185 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9186 (i8 imm:$src4)), _.RC:$src1)),
9187 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9188 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9189 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9190 (OpNode _.RC:$src2,
9191 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9192 _.RC:$src1, (i8 imm:$src4)),
9193 _.RC:$src1)),
9194 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9195 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9196 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9197 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9198 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9199 _.RC:$src1)),
9200 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9201 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009202}
9203
9204multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
9205 let Predicates = [HasAVX512] in
9206 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
9207 let Predicates = [HasAVX512, HasVLX] in {
9208 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
9209 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
9210 }
9211}
9212
9213defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
9214defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
9215
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009216//===----------------------------------------------------------------------===//
9217// AVX-512 - FixupImm
9218//===----------------------------------------------------------------------===//
9219
9220multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009221 X86VectorVTInfo _>{
9222 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009223 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9224 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9225 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9226 (OpNode (_.VT _.RC:$src1),
9227 (_.VT _.RC:$src2),
9228 (_.IntVT _.RC:$src3),
9229 (i32 imm:$src4),
9230 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009231 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9232 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9233 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9234 (OpNode (_.VT _.RC:$src1),
9235 (_.VT _.RC:$src2),
9236 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9237 (i32 imm:$src4),
9238 (i32 FROUND_CURRENT))>;
9239 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9240 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9241 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9242 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9243 (OpNode (_.VT _.RC:$src1),
9244 (_.VT _.RC:$src2),
9245 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9246 (i32 imm:$src4),
9247 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009248 } // Constraints = "$src1 = $dst"
9249}
9250
9251multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009252 SDNode OpNode, X86VectorVTInfo _>{
9253let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009254 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9255 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009256 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009257 "$src2, $src3, {sae}, $src4",
9258 (OpNode (_.VT _.RC:$src1),
9259 (_.VT _.RC:$src2),
9260 (_.IntVT _.RC:$src3),
9261 (i32 imm:$src4),
9262 (i32 FROUND_NO_EXC))>, EVEX_B;
9263 }
9264}
9265
9266multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9267 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009268 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9269 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009270 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9271 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9272 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9273 (OpNode (_.VT _.RC:$src1),
9274 (_.VT _.RC:$src2),
9275 (_src3VT.VT _src3VT.RC:$src3),
9276 (i32 imm:$src4),
9277 (i32 FROUND_CURRENT))>;
9278
9279 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9280 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9281 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9282 "$src2, $src3, {sae}, $src4",
9283 (OpNode (_.VT _.RC:$src1),
9284 (_.VT _.RC:$src2),
9285 (_src3VT.VT _src3VT.RC:$src3),
9286 (i32 imm:$src4),
9287 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009288 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9289 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9290 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9291 (OpNode (_.VT _.RC:$src1),
9292 (_.VT _.RC:$src2),
9293 (_src3VT.VT (scalar_to_vector
9294 (_src3VT.ScalarLdFrag addr:$src3))),
9295 (i32 imm:$src4),
9296 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009297 }
9298}
9299
9300multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9301 let Predicates = [HasAVX512] in
9302 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9303 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9304 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9305 let Predicates = [HasAVX512, HasVLX] in {
9306 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9307 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9308 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9309 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9310 }
9311}
9312
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009313defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9314 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009315 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009316defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9317 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009318 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009319defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009320 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009321defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009322 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009323
9324
9325
9326// Patterns used to select SSE scalar fp arithmetic instructions from
9327// either:
9328//
9329// (1) a scalar fp operation followed by a blend
9330//
9331// The effect is that the backend no longer emits unnecessary vector
9332// insert instructions immediately after SSE scalar fp instructions
9333// like addss or mulss.
9334//
9335// For example, given the following code:
9336// __m128 foo(__m128 A, __m128 B) {
9337// A[0] += B[0];
9338// return A;
9339// }
9340//
9341// Previously we generated:
9342// addss %xmm0, %xmm1
9343// movss %xmm1, %xmm0
9344//
9345// We now generate:
9346// addss %xmm1, %xmm0
9347//
9348// (2) a vector packed single/double fp operation followed by a vector insert
9349//
9350// The effect is that the backend converts the packed fp instruction
9351// followed by a vector insert into a single SSE scalar fp instruction.
9352//
9353// For example, given the following code:
9354// __m128 foo(__m128 A, __m128 B) {
9355// __m128 C = A + B;
9356// return (__m128) {c[0], a[1], a[2], a[3]};
9357// }
9358//
9359// Previously we generated:
9360// addps %xmm0, %xmm1
9361// movss %xmm1, %xmm0
9362//
9363// We now generate:
9364// addss %xmm1, %xmm0
9365
9366// TODO: Some canonicalization in lowering would simplify the number of
9367// patterns we have to try to match.
9368multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9369 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009370 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009371 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9372 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9373 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009374 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009375 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009376
Craig Topper5625d242016-07-29 06:06:00 +00009377 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009378 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9379 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9380 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009381 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009382 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009383
9384 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009385 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9386 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009387 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9388
9389 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009390 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
9391 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009392 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009393
9394 // extracted masked scalar math op with insert via movss
9395 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9396 (scalar_to_vector
9397 (X86selects VK1WM:$mask,
9398 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9399 FR32X:$src2),
9400 FR32X:$src0))),
9401 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9402 VK1WM:$mask, v4f32:$src1,
9403 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009404 }
9405}
9406
9407defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9408defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9409defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9410defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9411
9412multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9413 let Predicates = [HasAVX512] in {
9414 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009415 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9416 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9417 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009418 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009419 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009420
9421 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009422 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9423 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9424 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009425 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009426 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009427
9428 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009429 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9430 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009431 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9432
9433 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009434 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
9435 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009436 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009437
9438 // extracted masked scalar math op with insert via movss
9439 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9440 (scalar_to_vector
9441 (X86selects VK1WM:$mask,
9442 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9443 FR64X:$src2),
9444 FR64X:$src0))),
9445 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9446 VK1WM:$mask, v2f64:$src1,
9447 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009448 }
9449}
9450
9451defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9452defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9453defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9454defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;