blob: b5c3c0980bd6b0c5ee93935c4c7236a517e80e94 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000046#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000053#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000171 X86ScalarSSEf64 = Subtarget->hasSSE2();
172 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000183 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
184 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000185
Eric Christopherde5e1012011-03-11 01:05:58 +0000186 // For 64-bit since we have so many registers use the ILP scheduler, for
187 // 32-bit code use the register pressure specific scheduling.
188 if (Subtarget->is64Bit())
189 setSchedulingPreference(Sched::ILP);
190 else
191 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000192 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000193
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000194 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000195 // Setup Windows compiler runtime calls.
196 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000197 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000198 setLibcallName(RTLIB::SREM_I64, "_allrem");
199 setLibcallName(RTLIB::UREM_I64, "_aullrem");
200 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000201 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000202 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000204 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000205 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
206 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000208 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
209 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000210 }
211
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000213 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000214 setUseUnderscoreSetJmp(false);
215 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000216 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000217 // MS runtime is weird: it exports _setjmp, but longjmp!
218 setUseUnderscoreSetJmp(true);
219 setUseUnderscoreLongJmp(false);
220 } else {
221 setUseUnderscoreSetJmp(true);
222 setUseUnderscoreLongJmp(true);
223 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000224
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000227 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000229 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000231
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000233
Scott Michelfdc40a02009-02-17 22:15:04 +0000234 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000238 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
240 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000241
242 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000249
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000250 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
251 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
253 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000255
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000258 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000259 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000260 // We have an algorithm for SSE2->double, and we turn this into a
261 // 64-bit FILD followed by conditional FADD for other targets.
262 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000263 // We have an algorithm for SSE2, and we turn this into a 64-bit
264 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000265 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000266 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000267
268 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
269 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
271 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000273 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 // SSE has no i16 to fp conversion, only i32
275 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
281 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000282 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000283 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000286 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000287
Dale Johannesen73328d12007-09-19 23:55:34 +0000288 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
289 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
291 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000292
Evan Cheng02568ff2006-01-30 22:13:22 +0000293 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
294 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000297
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000298 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000300 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000302 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
304 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 }
306
307 // Handle FP_TO_UINT by promoting the destination to a larger signed
308 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
310 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000312
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000316 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000317 // Since AVX is a superset of SSE3, only check for SSE here.
318 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 // Expand FP_TO_UINT into a select.
320 // FIXME: We would like to use a Custom expander here eventually to do
321 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000324 // With SSE3 we can use fisttpll to convert to a signed i64; without
325 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000328
Chris Lattner399610a2006-12-05 18:22:22 +0000329 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000330 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
332 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000333 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000335 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000336 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000337 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000338 }
Chris Lattner21f66852005-12-23 05:15:23 +0000339
Dan Gohmanb00ee212008-02-18 19:34:53 +0000340 // Scalar integer divide and remainder are lowered to use operations that
341 // produce two results, to match the available instructions. This exposes
342 // the two-result form to trivial CSE, which is able to combine x/y and x%y
343 // into a single instruction.
344 //
345 // Scalar integer multiply-high is also lowered to use two-result
346 // operations, to match the available instructions. However, plain multiply
347 // (low) operations are left as Legal, as there are single-result
348 // instructions for this in x86. Using the two-result multiply instructions
349 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 for (unsigned i = 0, e = 4; i != e; ++i) {
351 MVT VT = IntVTs[i];
352 setOperationAction(ISD::MULHS, VT, Expand);
353 setOperationAction(ISD::MULHU, VT, Expand);
354 setOperationAction(ISD::SDIV, VT, Expand);
355 setOperationAction(ISD::UDIV, VT, Expand);
356 setOperationAction(ISD::SREM, VT, Expand);
357 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000358
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000359 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000360 setOperationAction(ISD::ADDC, VT, Custom);
361 setOperationAction(ISD::ADDE, VT, Custom);
362 setOperationAction(ISD::SUBC, VT, Custom);
363 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000364 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
367 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
368 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
369 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
375 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f64 , Expand);
378 setOperationAction(ISD::FREM , MVT::f80 , Expand);
379 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Chandler Carruth77821022011-12-24 12:12:34 +0000381 // Promote the i8 variants and force them on up to i32 which has a shorter
382 // encoding.
383 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
384 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
385 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
386 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000387 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000388 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
390 if (Subtarget->is64Bit())
391 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000392 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000393 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
394 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
395 if (Subtarget->is64Bit())
396 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
397 }
Craig Topper37f21672011-10-11 06:44:02 +0000398
399 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000400 // When promoting the i8 variants, force them to i32 for a shorter
401 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000402 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000403 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
405 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000406 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
408 if (Subtarget->is64Bit())
409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000410 } else {
411 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
412 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
413 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
416 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
417 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000418 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000419 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
420 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000421 }
422
Benjamin Kramer1292c222010-12-04 20:32:23 +0000423 if (Subtarget->hasPOPCNT()) {
424 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
425 } else {
426 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
427 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
428 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
429 if (Subtarget->is64Bit())
430 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
431 }
432
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
434 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000435
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000436 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000437 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000438 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000439 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000440 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
443 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
444 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
445 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000446 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
449 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
450 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000451 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000453 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000454 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000456
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000457 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
459 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
460 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
461 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000462 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
464 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000465 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000466 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
468 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
469 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
470 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000471 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000472 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000473 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
475 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
476 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000477 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
479 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
480 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000481 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000482
Craig Topper1accb7e2012-01-10 06:54:16 +0000483 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000485
Eric Christopher9a9d2752010-07-22 02:48:34 +0000486 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000487 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000488
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000489 // On X86 and X86-64, atomic operations are lowered to locked instructions.
490 // Locked instructions, in turn, have implicit fence semantics (all memory
491 // operations are flushed before issuing the locked instruction, and they
492 // are not buffered), so we can fold away the common pattern of
493 // fence-atomic-fence.
494 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000495
Mon P Wang63307c32008-05-05 19:05:59 +0000496 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000497 for (unsigned i = 0, e = 4; i != e; ++i) {
498 MVT VT = IntVTs[i];
499 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
500 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000501 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000502 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000503
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000504 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000505 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
512 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000513 }
514
Eli Friedman43f51ae2011-08-26 21:21:21 +0000515 if (Subtarget->hasCmpxchg16b()) {
516 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
517 }
518
Evan Cheng3c992d22006-03-07 02:02:57 +0000519 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000520 if (!Subtarget->isTargetDarwin() &&
521 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000522 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000523 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000524 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000525
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
527 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
528 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
529 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000530 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000531 setExceptionPointerRegister(X86::RAX);
532 setExceptionSelectorRegister(X86::RDX);
533 } else {
534 setExceptionPointerRegister(X86::EAX);
535 setExceptionSelectorRegister(X86::EDX);
536 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
538 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000539
Duncan Sands4a544a72011-09-06 13:37:06 +0000540 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
541 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000542
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000544
Nate Begemanacc398c2006-01-25 18:21:52 +0000545 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VASTART , MVT::Other, Custom);
547 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 setOperationAction(ISD::VAARG , MVT::Other, Custom);
550 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000551 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 setOperationAction(ISD::VAARG , MVT::Other, Expand);
553 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000554 }
Evan Chengae642192007-03-02 23:16:35 +0000555
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
557 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000558
559 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000562 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000563 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
564 MVT::i64 : MVT::i32, Custom);
565 else
566 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
567 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000568
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000569 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000570 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000571 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000572 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
573 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000574
Evan Cheng223547a2006-01-31 22:28:30 +0000575 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 setOperationAction(ISD::FABS , MVT::f64, Custom);
577 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000578
579 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 setOperationAction(ISD::FNEG , MVT::f64, Custom);
581 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000582
Evan Cheng68c47cb2007-01-05 07:55:56 +0000583 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000584 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
585 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000586
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000587 // Lower this to FGETSIGNx86 plus an AND.
588 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
589 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
590
Evan Chengd25e9e82006-02-02 00:28:23 +0000591 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000592 setOperationAction(ISD::FSIN , MVT::f64, Expand);
593 setOperationAction(ISD::FCOS , MVT::f64, Expand);
594 setOperationAction(ISD::FSIN , MVT::f32, Expand);
595 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000596
Chris Lattnera54aa942006-01-29 06:26:08 +0000597 // Expand FP immediates into loads from the stack, except for the special
598 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000599 addLegalFPImmediate(APFloat(+0.0)); // xorpd
600 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000601 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602 // Use SSE for f32, x87 for f64.
603 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
605 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
607 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000609
610 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
Owen Anderson825b72b2009-08-11 20:47:22 +0000613 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000614
615 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000616 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
617 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618
619 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::FSIN , MVT::f32, Expand);
621 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622
Nate Begemane1795842008-02-14 08:57:00 +0000623 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000624 addLegalFPImmediate(APFloat(+0.0f)); // xorps
625 addLegalFPImmediate(APFloat(+0.0)); // FLD0
626 addLegalFPImmediate(APFloat(+1.0)); // FLD1
627 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
628 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
629
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000630 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
632 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000633 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000634 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000635 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000636 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
638 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000639
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
641 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
642 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
643 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000644
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000645 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
647 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000648 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000649 addLegalFPImmediate(APFloat(+0.0)); // FLD0
650 addLegalFPImmediate(APFloat(+1.0)); // FLD1
651 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
652 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000653 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
654 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
655 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
656 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000657 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000658
Cameron Zwarich33390842011-07-08 21:39:21 +0000659 // We don't support FMA.
660 setOperationAction(ISD::FMA, MVT::f64, Expand);
661 setOperationAction(ISD::FMA, MVT::f32, Expand);
662
Dale Johannesen59a58732007-08-05 18:49:15 +0000663 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000664 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
666 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
667 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000669 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000670 addLegalFPImmediate(TmpFlt); // FLD0
671 TmpFlt.changeSign();
672 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000673
674 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000675 APFloat TmpFlt2(+1.0);
676 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
677 &ignored);
678 addLegalFPImmediate(TmpFlt2); // FLD1
679 TmpFlt2.changeSign();
680 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
681 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000682
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000683 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
685 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000686 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000687
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000688 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
689 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
690 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
691 setOperationAction(ISD::FRINT, MVT::f80, Expand);
692 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000693 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000694 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000695
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000696 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
698 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
699 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000700
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::FLOG, MVT::f80, Expand);
702 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
703 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
704 setOperationAction(ISD::FEXP, MVT::f80, Expand);
705 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000706
Mon P Wangf007a8b2008-11-06 05:31:54 +0000707 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000708 // (for widening) or expand (for scalarization). Then we will selectively
709 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000710 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
711 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
712 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000727 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000728 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
729 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000744 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000746 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000753 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000754 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000763 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000764 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
767 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000768 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000769 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
770 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
771 setTruncStoreAction((MVT::SimpleValueType)VT,
772 (MVT::SimpleValueType)InnerVT, Expand);
773 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
774 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
775 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000776 }
777
Evan Chengc7ce29b2009-02-13 22:36:38 +0000778 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
779 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000780 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000781 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000782 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000783 }
784
Dale Johannesen0488fb62010-09-30 23:57:10 +0000785 // MMX-sized vectors (other than x86mmx) are expected to be expanded
786 // into smaller operations.
787 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
788 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
789 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
790 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
791 setOperationAction(ISD::AND, MVT::v8i8, Expand);
792 setOperationAction(ISD::AND, MVT::v4i16, Expand);
793 setOperationAction(ISD::AND, MVT::v2i32, Expand);
794 setOperationAction(ISD::AND, MVT::v1i64, Expand);
795 setOperationAction(ISD::OR, MVT::v8i8, Expand);
796 setOperationAction(ISD::OR, MVT::v4i16, Expand);
797 setOperationAction(ISD::OR, MVT::v2i32, Expand);
798 setOperationAction(ISD::OR, MVT::v1i64, Expand);
799 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
800 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
801 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
802 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
805 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
806 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
807 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
808 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
809 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
810 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
811 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000812 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
814 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
815 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000816
Craig Topper1accb7e2012-01-10 06:54:16 +0000817 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000819
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
821 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
822 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
823 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
824 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
825 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
826 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
827 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
828 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
829 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
830 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000831 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000832 }
833
Craig Topper1accb7e2012-01-10 06:54:16 +0000834 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000836
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000837 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
838 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
840 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
841 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
842 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000843
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
845 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
846 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
847 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
848 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
849 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
850 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
851 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
852 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
853 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
854 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
855 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
856 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
857 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
858 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
859 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000860
Nadav Rotem354efd82011-09-18 14:57:03 +0000861 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000862 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
863 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
864 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000865
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
867 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000871
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
875 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
876 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
877
Evan Cheng2c3ae372006-04-12 21:21:57 +0000878 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
880 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000881 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000882 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000883 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000884 // Do not attempt to custom lower non-128-bit vectors
885 if (!VT.is128BitVector())
886 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 setOperationAction(ISD::BUILD_VECTOR,
888 VT.getSimpleVT().SimpleTy, Custom);
889 setOperationAction(ISD::VECTOR_SHUFFLE,
890 VT.getSimpleVT().SimpleTy, Custom);
891 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
892 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000893 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000894
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
896 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
897 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
898 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
899 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
900 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000901
Nate Begemancdd1eec2008-02-12 22:51:28 +0000902 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
904 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000905 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000906
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000907 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
909 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000910 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000911
912 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000913 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000914 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000915
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000922 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000924 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000926 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000927
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000929
Evan Cheng2c3ae372006-04-12 21:21:57 +0000930 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000931 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
932 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
933 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
934 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000935
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
937 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000938 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000939
Craig Topperd0a31172012-01-10 06:37:29 +0000940 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000941 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
942 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
943 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
944 setOperationAction(ISD::FRINT, MVT::f32, Legal);
945 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
946 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
947 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
948 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
949 setOperationAction(ISD::FRINT, MVT::f64, Legal);
950 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
951
Nate Begeman14d12ca2008-02-11 04:19:36 +0000952 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000954
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000955 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
958 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
959 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000960
Nate Begeman14d12ca2008-02-11 04:19:36 +0000961 // i8 and i16 vectors are custom , because the source register and source
962 // source memory operand types are not the same width. f32 vectors are
963 // custom since the immediate controlling the insert encodes additional
964 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
967 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
968 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000969
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
972 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974
Pete Coopera77214a2011-11-14 19:38:42 +0000975 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000976 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000977 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000978 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
979 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000980 }
981 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000982
Craig Topper1accb7e2012-01-10 06:54:16 +0000983 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000984 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000985 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000986
Nadav Rotem43012222011-05-11 08:12:09 +0000987 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000988 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000989
Nadav Rotem43012222011-05-11 08:12:09 +0000990 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000991 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000992
993 if (Subtarget->hasAVX2()) {
994 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
995 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
996
997 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
998 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
999
1000 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1001 } else {
1002 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1003 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1004
1005 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1006 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1007
1008 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1009 }
Nadav Rotem43012222011-05-11 08:12:09 +00001010 }
1011
Craig Topperd0a31172012-01-10 06:37:29 +00001012 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001013 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001014
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001015 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001016 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1017 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1018 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1019 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1020 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1021 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001022
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001024 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1025 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001026
Owen Anderson825b72b2009-08-11 20:47:22 +00001027 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1031 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1032 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001033
Owen Anderson825b72b2009-08-11 20:47:22 +00001034 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1038 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1039 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001040
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001041 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1042 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001043 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001044
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1049 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1050 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1051
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1053 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1054
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001055 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1056 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1057
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001058 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001059 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001060
Duncan Sands28b77e92011-09-06 19:07:46 +00001061 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1063 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1064 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001065
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001066 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1067 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1068 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1069
Craig Topperaaa643c2011-11-09 07:28:55 +00001070 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1072 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1073 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001074
Craig Topperaaa643c2011-11-09 07:28:55 +00001075 if (Subtarget->hasAVX2()) {
1076 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1077 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1078 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1079 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001080
Craig Topperaaa643c2011-11-09 07:28:55 +00001081 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1082 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1083 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1084 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001085
Craig Topperaaa643c2011-11-09 07:28:55 +00001086 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1087 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1088 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001089 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001090
1091 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001092
1093 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1094 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1095
1096 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1097 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1098
1099 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001100 } else {
1101 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1102 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1103 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1104 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1105
1106 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1107 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1108 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1109 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1110
1111 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1112 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1113 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1114 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001115
1116 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1117 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1118
1119 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1120 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1121
1122 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001123 }
Craig Topper13894fa2011-08-24 06:14:18 +00001124
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001125 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001126 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001127 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1128 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1129 EVT VT = SVT;
1130
1131 // Extract subvector is special because the value type
1132 // (result) is 128-bit but the source is 256-bit wide.
1133 if (VT.is128BitVector())
1134 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1135
1136 // Do not attempt to custom lower other non-256-bit vectors
1137 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001138 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001139
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001140 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1141 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1142 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1143 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001144 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001145 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001146 }
1147
David Greene54d8eba2011-01-27 22:38:56 +00001148 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001149 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1150 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1151 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001152
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001153 // Do not attempt to promote non-256-bit vectors
1154 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001155 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001156
1157 setOperationAction(ISD::AND, SVT, Promote);
1158 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1159 setOperationAction(ISD::OR, SVT, Promote);
1160 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1161 setOperationAction(ISD::XOR, SVT, Promote);
1162 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1163 setOperationAction(ISD::LOAD, SVT, Promote);
1164 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1165 setOperationAction(ISD::SELECT, SVT, Promote);
1166 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001167 }
David Greene9b9838d2009-06-29 16:47:10 +00001168 }
1169
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001170 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1171 // of this type with custom code.
1172 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1173 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001174 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1175 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001176 }
1177
Evan Cheng6be2c582006-04-05 23:38:46 +00001178 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001179 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001180
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001181
Eli Friedman962f5492010-06-02 19:35:46 +00001182 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1183 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001184 //
Eli Friedman962f5492010-06-02 19:35:46 +00001185 // FIXME: We really should do custom legalization for addition and
1186 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1187 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001188 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1189 // Add/Sub/Mul with overflow operations are custom lowered.
1190 MVT VT = IntVTs[i];
1191 setOperationAction(ISD::SADDO, VT, Custom);
1192 setOperationAction(ISD::UADDO, VT, Custom);
1193 setOperationAction(ISD::SSUBO, VT, Custom);
1194 setOperationAction(ISD::USUBO, VT, Custom);
1195 setOperationAction(ISD::SMULO, VT, Custom);
1196 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001197 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001198
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001199 // There are no 8-bit 3-address imul/mul instructions
1200 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1201 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001202
Evan Chengd54f2d52009-03-31 19:38:51 +00001203 if (!Subtarget->is64Bit()) {
1204 // These libcalls are not available in 32-bit.
1205 setLibcallName(RTLIB::SHL_I128, 0);
1206 setLibcallName(RTLIB::SRL_I128, 0);
1207 setLibcallName(RTLIB::SRA_I128, 0);
1208 }
1209
Evan Cheng206ee9d2006-07-07 08:33:52 +00001210 // We have target-specific dag combine patterns for the following nodes:
1211 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001212 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001213 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001214 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001215 setTargetDAGCombine(ISD::SHL);
1216 setTargetDAGCombine(ISD::SRA);
1217 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001218 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001219 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001220 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001221 setTargetDAGCombine(ISD::FADD);
1222 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001223 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001224 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001225 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001226 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001227 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001228 if (Subtarget->is64Bit())
1229 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001230 if (Subtarget->hasBMI())
1231 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001232
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233 computeRegisterProperties();
1234
Evan Cheng05219282011-01-06 06:52:41 +00001235 // On Darwin, -Os means optimize for size without hurting performance,
1236 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001237 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001238 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001239 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001240 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1241 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1242 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001243 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001244 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001245
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001246 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001247}
1248
Scott Michel5b8f82e2008-03-10 15:42:14 +00001249
Duncan Sands28b77e92011-09-06 19:07:46 +00001250EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1251 if (!VT.isVector()) return MVT::i8;
1252 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001253}
1254
1255
Evan Cheng29286502008-01-23 23:17:41 +00001256/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1257/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001258static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001259 if (MaxAlign == 16)
1260 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001261 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001262 if (VTy->getBitWidth() == 128)
1263 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001264 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001265 unsigned EltAlign = 0;
1266 getMaxByValAlign(ATy->getElementType(), EltAlign);
1267 if (EltAlign > MaxAlign)
1268 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001269 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001270 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1271 unsigned EltAlign = 0;
1272 getMaxByValAlign(STy->getElementType(i), EltAlign);
1273 if (EltAlign > MaxAlign)
1274 MaxAlign = EltAlign;
1275 if (MaxAlign == 16)
1276 break;
1277 }
1278 }
1279 return;
1280}
1281
1282/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1283/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001284/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1285/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001286unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001287 if (Subtarget->is64Bit()) {
1288 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001289 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001290 if (TyAlign > 8)
1291 return TyAlign;
1292 return 8;
1293 }
1294
Evan Cheng29286502008-01-23 23:17:41 +00001295 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001296 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001297 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001298 return Align;
1299}
Chris Lattner2b02a442007-02-25 08:29:00 +00001300
Evan Chengf0df0312008-05-15 08:39:06 +00001301/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001302/// and store operations as a result of memset, memcpy, and memmove
1303/// lowering. If DstAlign is zero that means it's safe to destination
1304/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1305/// means there isn't a need to check it against alignment requirement,
1306/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001307/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001308/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1309/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1310/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001311/// It returns EVT::Other if the type should be determined using generic
1312/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001313EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001314X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1315 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001316 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001317 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001318 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001319 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1320 // linux. This is because the stack realignment code can't handle certain
1321 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001322 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001323 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001324 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001325 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001326 (Subtarget->isUnalignedMemAccessFast() ||
1327 ((DstAlign == 0 || DstAlign >= 16) &&
1328 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001329 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001330 if (Subtarget->getStackAlignment() >= 32) {
1331 if (Subtarget->hasAVX2())
1332 return MVT::v8i32;
1333 if (Subtarget->hasAVX())
1334 return MVT::v8f32;
1335 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001336 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001337 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001338 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001340 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001341 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001342 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001343 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001344 // Do not use f64 to lower memcpy if source is string constant. It's
1345 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001347 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001348 }
Evan Chengf0df0312008-05-15 08:39:06 +00001349 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001350 return MVT::i64;
1351 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001352}
1353
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001354/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1355/// current function. The returned value is a member of the
1356/// MachineJumpTableInfo::JTEntryKind enum.
1357unsigned X86TargetLowering::getJumpTableEncoding() const {
1358 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1359 // symbol.
1360 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1361 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001362 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001363
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001364 // Otherwise, use the normal jump table encoding heuristics.
1365 return TargetLowering::getJumpTableEncoding();
1366}
1367
Chris Lattnerc64daab2010-01-26 05:02:42 +00001368const MCExpr *
1369X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1370 const MachineBasicBlock *MBB,
1371 unsigned uid,MCContext &Ctx) const{
1372 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1373 Subtarget->isPICStyleGOT());
1374 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1375 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001376 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1377 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001378}
1379
Evan Chengcc415862007-11-09 01:32:10 +00001380/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1381/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001382SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001383 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001384 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001385 // This doesn't have DebugLoc associated with it, but is not really the
1386 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001387 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001388 return Table;
1389}
1390
Chris Lattner589c6f62010-01-26 06:28:43 +00001391/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1392/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1393/// MCExpr.
1394const MCExpr *X86TargetLowering::
1395getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1396 MCContext &Ctx) const {
1397 // X86-64 uses RIP relative addressing based on the jump table label.
1398 if (Subtarget->isPICStyleRIPRel())
1399 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1400
1401 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001402 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001403}
1404
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001405// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001406std::pair<const TargetRegisterClass*, uint8_t>
1407X86TargetLowering::findRepresentativeClass(EVT VT) const{
1408 const TargetRegisterClass *RRC = 0;
1409 uint8_t Cost = 1;
1410 switch (VT.getSimpleVT().SimpleTy) {
1411 default:
1412 return TargetLowering::findRepresentativeClass(VT);
1413 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1414 RRC = (Subtarget->is64Bit()
1415 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1416 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001417 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001418 RRC = X86::VR64RegisterClass;
1419 break;
1420 case MVT::f32: case MVT::f64:
1421 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1422 case MVT::v4f32: case MVT::v2f64:
1423 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1424 case MVT::v4f64:
1425 RRC = X86::VR128RegisterClass;
1426 break;
1427 }
1428 return std::make_pair(RRC, Cost);
1429}
1430
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001431bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1432 unsigned &Offset) const {
1433 if (!Subtarget->isTargetLinux())
1434 return false;
1435
1436 if (Subtarget->is64Bit()) {
1437 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1438 Offset = 0x28;
1439 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1440 AddressSpace = 256;
1441 else
1442 AddressSpace = 257;
1443 } else {
1444 // %gs:0x14 on i386
1445 Offset = 0x14;
1446 AddressSpace = 256;
1447 }
1448 return true;
1449}
1450
1451
Chris Lattner2b02a442007-02-25 08:29:00 +00001452//===----------------------------------------------------------------------===//
1453// Return Value Calling Convention Implementation
1454//===----------------------------------------------------------------------===//
1455
Chris Lattner59ed56b2007-02-28 04:55:35 +00001456#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001457
Michael J. Spencerec38de22010-10-10 22:04:20 +00001458bool
Eric Christopher471e4222011-06-08 23:55:35 +00001459X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1460 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001461 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001462 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001463 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001464 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001465 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001466 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001467}
1468
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469SDValue
1470X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001471 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001473 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001474 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001475 MachineFunction &MF = DAG.getMachineFunction();
1476 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001477
Chris Lattner9774c912007-02-27 05:28:59 +00001478 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001479 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 RVLocs, *DAG.getContext());
1481 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001482
Evan Chengdcea1632010-02-04 02:40:39 +00001483 // Add the regs to the liveout set for the function.
1484 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1485 for (unsigned i = 0; i != RVLocs.size(); ++i)
1486 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1487 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001488
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001490
Dan Gohman475871a2008-07-27 21:46:04 +00001491 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001492 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1493 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001494 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1495 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001497 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001498 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1499 CCValAssign &VA = RVLocs[i];
1500 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001501 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001502 EVT ValVT = ValToCopy.getValueType();
1503
Dale Johannesenc4510512010-09-24 19:05:48 +00001504 // If this is x86-64, and we disabled SSE, we can't return FP values,
1505 // or SSE or MMX vectors.
1506 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1507 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001508 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001509 report_fatal_error("SSE register return with SSE disabled");
1510 }
1511 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1512 // llvm-gcc has never done it right and no one has noticed, so this
1513 // should be OK for now.
1514 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001515 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001516 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001517
Chris Lattner447ff682008-03-11 03:23:40 +00001518 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1519 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001520 if (VA.getLocReg() == X86::ST0 ||
1521 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001522 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1523 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001524 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001526 RetOps.push_back(ValToCopy);
1527 // Don't emit a copytoreg.
1528 continue;
1529 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001530
Evan Cheng242b38b2009-02-23 09:03:22 +00001531 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1532 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001533 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001534 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001535 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001536 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001537 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1538 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001539 // If we don't have SSE2 available, convert to v4f32 so the generated
1540 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001541 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001542 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001543 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001544 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001545 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001546
Dale Johannesendd64c412009-02-04 00:33:20 +00001547 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001548 Flag = Chain.getValue(1);
1549 }
Dan Gohman61a92132008-04-21 23:59:07 +00001550
1551 // The x86-64 ABI for returning structs by value requires that we copy
1552 // the sret argument into %rax for the return. We saved the argument into
1553 // a virtual register in the entry block, so now we copy the value out
1554 // and into %rax.
1555 if (Subtarget->is64Bit() &&
1556 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1557 MachineFunction &MF = DAG.getMachineFunction();
1558 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1559 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001560 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001561 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001562 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001563
Dale Johannesendd64c412009-02-04 00:33:20 +00001564 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001565 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001566
1567 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001568 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001569 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001570
Chris Lattner447ff682008-03-11 03:23:40 +00001571 RetOps[0] = Chain; // Update chain.
1572
1573 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001574 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001575 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001576
1577 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001579}
1580
Evan Cheng3d2125c2010-11-30 23:55:39 +00001581bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1582 if (N->getNumValues() != 1)
1583 return false;
1584 if (!N->hasNUsesOfValue(1, 0))
1585 return false;
1586
1587 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001588 if (Copy->getOpcode() != ISD::CopyToReg &&
1589 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001590 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001591
1592 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001593 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001594 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001595 if (UI->getOpcode() != X86ISD::RET_FLAG)
1596 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001597 HasRet = true;
1598 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599
Evan Cheng1bf891a2010-12-01 22:59:46 +00001600 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001601}
1602
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001603EVT
1604X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001605 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001606 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001607 // TODO: Is this also valid on 32-bit?
1608 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001609 ReturnMVT = MVT::i8;
1610 else
1611 ReturnMVT = MVT::i32;
1612
1613 EVT MinVT = getRegisterType(Context, ReturnMVT);
1614 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001615}
1616
Dan Gohman98ca4f22009-08-05 01:29:28 +00001617/// LowerCallResult - Lower the result values of a call into the
1618/// appropriate copies out of appropriate physical registers.
1619///
1620SDValue
1621X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001622 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001623 const SmallVectorImpl<ISD::InputArg> &Ins,
1624 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001625 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001626
Chris Lattnere32bbf62007-02-28 07:09:55 +00001627 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001628 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001629 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001630 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1631 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001632 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001633
Chris Lattner3085e152007-02-25 08:59:22 +00001634 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001635 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001636 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001637 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001638
Torok Edwin3f142c32009-02-01 18:15:56 +00001639 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001640 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001641 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001642 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001643 }
1644
Evan Cheng79fb3b42009-02-20 20:43:02 +00001645 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001646
1647 // If this is a call to a function that returns an fp value on the floating
1648 // point stack, we must guarantee the the value is popped from the stack, so
1649 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001650 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001651 // instead.
1652 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1653 // If we prefer to use the value in xmm registers, copy it out as f80 and
1654 // use a truncate to move it from fp stack reg to xmm reg.
1655 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001656 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001657 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1658 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001659 Val = Chain.getValue(0);
1660
1661 // Round the f80 to the right size, which also moves it to the appropriate
1662 // xmm register.
1663 if (CopyVT != VA.getValVT())
1664 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1665 // This truncation won't change the value.
1666 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001667 } else {
1668 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1669 CopyVT, InFlag).getValue(1);
1670 Val = Chain.getValue(0);
1671 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001672 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001673 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001674 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001675
Dan Gohman98ca4f22009-08-05 01:29:28 +00001676 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001677}
1678
1679
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001680//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001681// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001682//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001683// StdCall calling convention seems to be standard for many Windows' API
1684// routines and around. It differs from C calling convention just a little:
1685// callee should clean up the stack, not caller. Symbols should be also
1686// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001687// For info on fast calling convention see Fast Calling Convention (tail call)
1688// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001689
Dan Gohman98ca4f22009-08-05 01:29:28 +00001690/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001691/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001692static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1693 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001694 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001695
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001697}
1698
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001699/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001700/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701static bool
1702ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1703 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001705
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001707}
1708
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001709/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1710/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001711/// the specific parameter attribute. The copy will be passed as a byval
1712/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001713static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001714CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001715 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1716 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001717 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001718
Dale Johannesendd64c412009-02-04 00:33:20 +00001719 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001720 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001721 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001722}
1723
Chris Lattner29689432010-03-11 00:22:57 +00001724/// IsTailCallConvention - Return true if the calling convention is one that
1725/// supports tail call optimization.
1726static bool IsTailCallConvention(CallingConv::ID CC) {
1727 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1728}
1729
Evan Cheng485fafc2011-03-21 01:19:09 +00001730bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1731 if (!CI->isTailCall())
1732 return false;
1733
1734 CallSite CS(CI);
1735 CallingConv::ID CalleeCC = CS.getCallingConv();
1736 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1737 return false;
1738
1739 return true;
1740}
1741
Evan Cheng0c439eb2010-01-27 00:07:07 +00001742/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1743/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001744static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1745 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001746 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001747}
1748
Dan Gohman98ca4f22009-08-05 01:29:28 +00001749SDValue
1750X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001751 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001752 const SmallVectorImpl<ISD::InputArg> &Ins,
1753 DebugLoc dl, SelectionDAG &DAG,
1754 const CCValAssign &VA,
1755 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001756 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001757 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001758 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001759 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1760 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001761 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001762 EVT ValVT;
1763
1764 // If value is passed by pointer we have address passed instead of the value
1765 // itself.
1766 if (VA.getLocInfo() == CCValAssign::Indirect)
1767 ValVT = VA.getLocVT();
1768 else
1769 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001770
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001771 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001772 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001773 // In case of tail call optimization mark all arguments mutable. Since they
1774 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001775 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001776 unsigned Bytes = Flags.getByValSize();
1777 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1778 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001779 return DAG.getFrameIndex(FI, getPointerTy());
1780 } else {
1781 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001782 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001783 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1784 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001785 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001786 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001787 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001788}
1789
Dan Gohman475871a2008-07-27 21:46:04 +00001790SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001791X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001792 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001793 bool isVarArg,
1794 const SmallVectorImpl<ISD::InputArg> &Ins,
1795 DebugLoc dl,
1796 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001797 SmallVectorImpl<SDValue> &InVals)
1798 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001799 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001800 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001801
Gordon Henriksen86737662008-01-05 16:56:59 +00001802 const Function* Fn = MF.getFunction();
1803 if (Fn->hasExternalLinkage() &&
1804 Subtarget->isTargetCygMing() &&
1805 Fn->getName() == "main")
1806 FuncInfo->setForceFramePointer(true);
1807
Evan Cheng1bc78042006-04-26 01:20:17 +00001808 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001809 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001810 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001811
Chris Lattner29689432010-03-11 00:22:57 +00001812 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1813 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001814
Chris Lattner638402b2007-02-28 07:00:42 +00001815 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001816 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001817 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001818 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001819
1820 // Allocate shadow area for Win64
1821 if (IsWin64) {
1822 CCInfo.AllocateStack(32, 8);
1823 }
1824
Duncan Sands45907662010-10-31 13:21:44 +00001825 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001826
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001828 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001829 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1830 CCValAssign &VA = ArgLocs[i];
1831 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1832 // places.
1833 assert(VA.getValNo() != LastVal &&
1834 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001835 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001836 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001837
Chris Lattnerf39f7712007-02-28 05:46:49 +00001838 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001839 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001840 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001842 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001843 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001844 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001845 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001848 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001849 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1850 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001851 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001852 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001853 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001854 RC = X86::VR64RegisterClass;
1855 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001856 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001857
Devang Patel68e6bee2011-02-21 23:21:26 +00001858 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001859 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001860
Chris Lattnerf39f7712007-02-28 05:46:49 +00001861 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1862 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1863 // right size.
1864 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001865 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001866 DAG.getValueType(VA.getValVT()));
1867 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001868 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001869 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001870 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001871 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001872
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001873 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001874 // Handle MMX values passed in XMM regs.
1875 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001876 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1877 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001878 } else
1879 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001880 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001881 } else {
1882 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001883 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001884 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001885
1886 // If value is passed via pointer - do a load.
1887 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001888 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001889 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001890
Dan Gohman98ca4f22009-08-05 01:29:28 +00001891 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001892 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001893
Dan Gohman61a92132008-04-21 23:59:07 +00001894 // The x86-64 ABI for returning structs by value requires that we copy
1895 // the sret argument into %rax for the return. Save the argument into
1896 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001897 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001898 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1899 unsigned Reg = FuncInfo->getSRetReturnReg();
1900 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001901 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001902 FuncInfo->setSRetReturnReg(Reg);
1903 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001904 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001905 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001906 }
1907
Chris Lattnerf39f7712007-02-28 05:46:49 +00001908 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001909 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001910 if (FuncIsMadeTailCallSafe(CallConv,
1911 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001912 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001913
Evan Cheng1bc78042006-04-26 01:20:17 +00001914 // If the function takes variable number of arguments, make a frame index for
1915 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001916 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001917 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1918 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001919 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001920 }
1921 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001922 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1923
1924 // FIXME: We should really autogenerate these arrays
1925 static const unsigned GPR64ArgRegsWin64[] = {
1926 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001927 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001928 static const unsigned GPR64ArgRegs64Bit[] = {
1929 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1930 };
1931 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001932 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1933 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1934 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001935 const unsigned *GPR64ArgRegs;
1936 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001937
1938 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001939 // The XMM registers which might contain var arg parameters are shadowed
1940 // in their paired GPR. So we only need to save the GPR to their home
1941 // slots.
1942 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001943 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001944 } else {
1945 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1946 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001947
Chad Rosier30450e82011-12-22 22:35:21 +00001948 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1949 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001950 }
1951 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1952 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001953
Devang Patel578efa92009-06-05 21:57:13 +00001954 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001955 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001956 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001957 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1958 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001959 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001960 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001961 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001962 // Kernel mode asks for SSE to be disabled, so don't push them
1963 // on the stack.
1964 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001965
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001966 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001967 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001968 // Get to the caller-allocated home save location. Add 8 to account
1969 // for the return address.
1970 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001971 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001972 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001973 // Fixup to set vararg frame on shadow area (4 x i64).
1974 if (NumIntRegs < 4)
1975 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001976 } else {
1977 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001978 // registers, then we must store them to their spots on the stack so
1979 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001980 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1981 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1982 FuncInfo->setRegSaveFrameIndex(
1983 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001984 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001985 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001986
Gordon Henriksen86737662008-01-05 16:56:59 +00001987 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001988 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001989 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1990 getPointerTy());
1991 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001992 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001993 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1994 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001995 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001996 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001997 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001998 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001999 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002000 MachinePointerInfo::getFixedStack(
2001 FuncInfo->getRegSaveFrameIndex(), Offset),
2002 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002003 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002004 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002005 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002006
Dan Gohmanface41a2009-08-16 21:24:25 +00002007 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2008 // Now store the XMM (fp + vector) parameter registers.
2009 SmallVector<SDValue, 11> SaveXMMOps;
2010 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002011
Devang Patel68e6bee2011-02-21 23:21:26 +00002012 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002013 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2014 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002015
Dan Gohman1e93df62010-04-17 14:41:14 +00002016 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2017 FuncInfo->getRegSaveFrameIndex()));
2018 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2019 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002020
Dan Gohmanface41a2009-08-16 21:24:25 +00002021 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002022 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002023 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002024 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2025 SaveXMMOps.push_back(Val);
2026 }
2027 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2028 MVT::Other,
2029 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002030 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002031
2032 if (!MemOps.empty())
2033 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2034 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002036 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002037
Gordon Henriksen86737662008-01-05 16:56:59 +00002038 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002039 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2040 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002041 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002042 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002043 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002044 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00002045 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002046 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002047 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002048
Gordon Henriksen86737662008-01-05 16:56:59 +00002049 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002050 // RegSaveFrameIndex is X86-64 only.
2051 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002052 if (CallConv == CallingConv::X86_FastCall ||
2053 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002054 // fastcc functions can't have varargs.
2055 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002056 }
Evan Cheng25caf632006-05-23 21:06:34 +00002057
Rafael Espindola76927d752011-08-30 19:39:58 +00002058 FuncInfo->setArgumentStackSize(StackSize);
2059
Dan Gohman98ca4f22009-08-05 01:29:28 +00002060 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002061}
2062
Dan Gohman475871a2008-07-27 21:46:04 +00002063SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002064X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2065 SDValue StackPtr, SDValue Arg,
2066 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002067 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002068 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002069 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002070 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002071 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002072 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002073 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002074
2075 return DAG.getStore(Chain, dl, Arg, PtrOff,
2076 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002077 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002078}
2079
Bill Wendling64e87322009-01-16 19:25:27 +00002080/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002081/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002082SDValue
2083X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002084 SDValue &OutRetAddr, SDValue Chain,
2085 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002086 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002087 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002088 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002089 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002090
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002091 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002092 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002093 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002094 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002095}
2096
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002097/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002098/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002099static SDValue
2100EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002101 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002102 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002103 // Store the return address to the appropriate stack slot.
2104 if (!FPDiff) return Chain;
2105 // Calculate the new stack slot for the return address.
2106 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002107 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002108 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002109 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002110 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002111 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002112 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002113 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002114 return Chain;
2115}
2116
Dan Gohman98ca4f22009-08-05 01:29:28 +00002117SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002118X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002119 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002120 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002121 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002122 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 const SmallVectorImpl<ISD::InputArg> &Ins,
2124 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002125 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002126 MachineFunction &MF = DAG.getMachineFunction();
2127 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002128 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002130 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002131
Evan Cheng5f941932010-02-05 02:21:12 +00002132 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002133 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002134 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2135 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002136 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002137
2138 // Sibcalls are automatically detected tailcalls which do not require
2139 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002140 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002141 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002142
2143 if (isTailCall)
2144 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002145 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002146
Chris Lattner29689432010-03-11 00:22:57 +00002147 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2148 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002149
Chris Lattner638402b2007-02-28 07:00:42 +00002150 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002151 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002152 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002153 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002154
2155 // Allocate shadow area for Win64
2156 if (IsWin64) {
2157 CCInfo.AllocateStack(32, 8);
2158 }
2159
Duncan Sands45907662010-10-31 13:21:44 +00002160 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002161
Chris Lattner423c5f42007-02-28 05:31:48 +00002162 // Get a count of how many bytes are to be pushed on the stack.
2163 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002164 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002165 // This is a sibcall. The memory operands are available in caller's
2166 // own caller's stack.
2167 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002168 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2169 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002170 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002171
Gordon Henriksen86737662008-01-05 16:56:59 +00002172 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002173 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002174 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002175 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002176 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2177 FPDiff = NumBytesCallerPushed - NumBytes;
2178
2179 // Set the delta of movement of the returnaddr stackslot.
2180 // But only set if delta is greater than previous delta.
2181 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2182 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2183 }
2184
Evan Chengf22f9b32010-02-06 03:28:46 +00002185 if (!IsSibcall)
2186 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002187
Dan Gohman475871a2008-07-27 21:46:04 +00002188 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002189 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002190 if (isTailCall && FPDiff)
2191 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2192 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002193
Dan Gohman475871a2008-07-27 21:46:04 +00002194 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2195 SmallVector<SDValue, 8> MemOpChains;
2196 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002197
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002198 // Walk the register/memloc assignments, inserting copies/loads. In the case
2199 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002200 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2201 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002202 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002203 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002204 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002205 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002206
Chris Lattner423c5f42007-02-28 05:31:48 +00002207 // Promote the value if needed.
2208 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002209 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002210 case CCValAssign::Full: break;
2211 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002212 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002213 break;
2214 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002215 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002216 break;
2217 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002218 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2219 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002220 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002221 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2222 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002223 } else
2224 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2225 break;
2226 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002227 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002228 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002229 case CCValAssign::Indirect: {
2230 // Store the argument.
2231 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002232 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002233 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002234 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002235 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002236 Arg = SpillSlot;
2237 break;
2238 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002239 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002240
Chris Lattner423c5f42007-02-28 05:31:48 +00002241 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002242 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2243 if (isVarArg && IsWin64) {
2244 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2245 // shadow reg if callee is a varargs function.
2246 unsigned ShadowReg = 0;
2247 switch (VA.getLocReg()) {
2248 case X86::XMM0: ShadowReg = X86::RCX; break;
2249 case X86::XMM1: ShadowReg = X86::RDX; break;
2250 case X86::XMM2: ShadowReg = X86::R8; break;
2251 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002252 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002253 if (ShadowReg)
2254 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002255 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002256 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002257 assert(VA.isMemLoc());
2258 if (StackPtr.getNode() == 0)
2259 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2260 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2261 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002262 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002263 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002264
Evan Cheng32fe1032006-05-25 00:59:30 +00002265 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002266 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002267 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002268
Evan Cheng347d5f72006-04-28 21:29:37 +00002269 // Build a sequence of copy-to-reg nodes chained together with token chain
2270 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002271 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002272 // Tail call byval lowering might overwrite argument registers so in case of
2273 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002274 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002275 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002276 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002277 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002278 InFlag = Chain.getValue(1);
2279 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002280
Chris Lattner88e1fd52009-07-09 04:24:46 +00002281 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002282 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2283 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002284 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002285 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2286 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002287 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002288 InFlag);
2289 InFlag = Chain.getValue(1);
2290 } else {
2291 // If we are tail calling and generating PIC/GOT style code load the
2292 // address of the callee into ECX. The value in ecx is used as target of
2293 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2294 // for tail calls on PIC/GOT architectures. Normally we would just put the
2295 // address of GOT into ebx and then call target@PLT. But for tail calls
2296 // ebx would be restored (since ebx is callee saved) before jumping to the
2297 // target@PLT.
2298
2299 // Note: The actual moving to ECX is done further down.
2300 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2301 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2302 !G->getGlobal()->hasProtectedVisibility())
2303 Callee = LowerGlobalAddress(Callee, DAG);
2304 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002305 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002306 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002307 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002308
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002309 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002310 // From AMD64 ABI document:
2311 // For calls that may call functions that use varargs or stdargs
2312 // (prototype-less calls or calls to functions containing ellipsis (...) in
2313 // the declaration) %al is used as hidden argument to specify the number
2314 // of SSE registers used. The contents of %al do not need to match exactly
2315 // the number of registers, but must be an ubound on the number of SSE
2316 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002317
Gordon Henriksen86737662008-01-05 16:56:59 +00002318 // Count the number of XMM registers allocated.
2319 static const unsigned XMMArgRegs[] = {
2320 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2321 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2322 };
2323 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002324 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002325 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002326
Dale Johannesendd64c412009-02-04 00:33:20 +00002327 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002328 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002329 InFlag = Chain.getValue(1);
2330 }
2331
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002332
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002333 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002334 if (isTailCall) {
2335 // Force all the incoming stack arguments to be loaded from the stack
2336 // before any new outgoing arguments are stored to the stack, because the
2337 // outgoing stack slots may alias the incoming argument stack slots, and
2338 // the alias isn't otherwise explicit. This is slightly more conservative
2339 // than necessary, because it means that each store effectively depends
2340 // on every argument instead of just those arguments it would clobber.
2341 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2342
Dan Gohman475871a2008-07-27 21:46:04 +00002343 SmallVector<SDValue, 8> MemOpChains2;
2344 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002345 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002346 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002347 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002348 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002349 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2350 CCValAssign &VA = ArgLocs[i];
2351 if (VA.isRegLoc())
2352 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002353 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002354 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002355 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002356 // Create frame index.
2357 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002358 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002359 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002360 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002361
Duncan Sands276dcbd2008-03-21 09:14:45 +00002362 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002363 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002364 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002365 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002366 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002367 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002368 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002369
Dan Gohman98ca4f22009-08-05 01:29:28 +00002370 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2371 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002372 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002373 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002374 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002375 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002376 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002377 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002378 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002379 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002380 }
2381 }
2382
2383 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002384 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002385 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002386
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002387 // Copy arguments to their registers.
2388 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002389 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002390 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002391 InFlag = Chain.getValue(1);
2392 }
Dan Gohman475871a2008-07-27 21:46:04 +00002393 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002394
Gordon Henriksen86737662008-01-05 16:56:59 +00002395 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002396 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002397 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002398 }
2399
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002400 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2401 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2402 // In the 64-bit large code model, we have to make all calls
2403 // through a register, since the call instruction's 32-bit
2404 // pc-relative offset may not be large enough to hold the whole
2405 // address.
2406 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002407 // If the callee is a GlobalAddress node (quite common, every direct call
2408 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2409 // it.
2410
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002411 // We should use extra load for direct calls to dllimported functions in
2412 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002413 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002414 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002415 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002416 bool ExtraLoad = false;
2417 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002418
Chris Lattner48a7d022009-07-09 05:02:21 +00002419 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2420 // external symbols most go through the PLT in PIC mode. If the symbol
2421 // has hidden or protected visibility, or if it is static or local, then
2422 // we don't need to use the PLT - we can directly call it.
2423 if (Subtarget->isTargetELF() &&
2424 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002425 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002426 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002427 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002428 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002429 (!Subtarget->getTargetTriple().isMacOSX() ||
2430 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002431 // PC-relative references to external symbols should go through $stub,
2432 // unless we're building with the leopard linker or later, which
2433 // automatically synthesizes these stubs.
2434 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002435 } else if (Subtarget->isPICStyleRIPRel() &&
2436 isa<Function>(GV) &&
2437 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2438 // If the function is marked as non-lazy, generate an indirect call
2439 // which loads from the GOT directly. This avoids runtime overhead
2440 // at the cost of eager binding (and one extra byte of encoding).
2441 OpFlags = X86II::MO_GOTPCREL;
2442 WrapperKind = X86ISD::WrapperRIP;
2443 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002444 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002445
Devang Patel0d881da2010-07-06 22:08:15 +00002446 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002447 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002448
2449 // Add a wrapper if needed.
2450 if (WrapperKind != ISD::DELETED_NODE)
2451 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2452 // Add extra indirection if needed.
2453 if (ExtraLoad)
2454 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2455 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002456 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 }
Bill Wendling056292f2008-09-16 21:48:12 +00002458 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002459 unsigned char OpFlags = 0;
2460
Evan Cheng1bf891a2010-12-01 22:59:46 +00002461 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2462 // external symbols should go through the PLT.
2463 if (Subtarget->isTargetELF() &&
2464 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2465 OpFlags = X86II::MO_PLT;
2466 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002467 (!Subtarget->getTargetTriple().isMacOSX() ||
2468 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002469 // PC-relative references to external symbols should go through $stub,
2470 // unless we're building with the leopard linker or later, which
2471 // automatically synthesizes these stubs.
2472 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002473 }
Eric Christopherfd179292009-08-27 18:07:15 +00002474
Chris Lattner48a7d022009-07-09 05:02:21 +00002475 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2476 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002477 }
2478
Chris Lattnerd96d0722007-02-25 06:40:16 +00002479 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002480 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002481 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002482
Evan Chengf22f9b32010-02-06 03:28:46 +00002483 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002484 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2485 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002486 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002487 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002488
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002489 Ops.push_back(Chain);
2490 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002491
Dan Gohman98ca4f22009-08-05 01:29:28 +00002492 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002493 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002494
Gordon Henriksen86737662008-01-05 16:56:59 +00002495 // Add argument registers to the end of the list so that they are known live
2496 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002497 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2498 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2499 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002500
Evan Cheng586ccac2008-03-18 23:36:35 +00002501 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002502 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002503 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2504
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002505 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002506 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002507 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002508
Gabor Greifba36cb52008-08-28 21:40:38 +00002509 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002510 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002511
Dan Gohman98ca4f22009-08-05 01:29:28 +00002512 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002513 // We used to do:
2514 //// If this is the first return lowered for this function, add the regs
2515 //// to the liveout set for the function.
2516 // This isn't right, although it's probably harmless on x86; liveouts
2517 // should be computed from returns not tail calls. Consider a void
2518 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002519 return DAG.getNode(X86ISD::TC_RETURN, dl,
2520 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002521 }
2522
Dale Johannesenace16102009-02-03 19:33:06 +00002523 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002524 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002525
Chris Lattner2d297092006-05-23 18:50:38 +00002526 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002527 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002528 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2529 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002530 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002531 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002532 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002533 // pops the hidden struct pointer, so we have to push it back.
2534 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002535 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002536 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002537 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002538
Gordon Henriksenae636f82008-01-03 16:47:34 +00002539 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002540 if (!IsSibcall) {
2541 Chain = DAG.getCALLSEQ_END(Chain,
2542 DAG.getIntPtrConstant(NumBytes, true),
2543 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2544 true),
2545 InFlag);
2546 InFlag = Chain.getValue(1);
2547 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002548
Chris Lattner3085e152007-02-25 08:59:22 +00002549 // Handle result values, copying them out of physregs into vregs that we
2550 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002551 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2552 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002553}
2554
Evan Cheng25ab6902006-09-08 06:48:29 +00002555
2556//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002557// Fast Calling Convention (tail call) implementation
2558//===----------------------------------------------------------------------===//
2559
2560// Like std call, callee cleans arguments, convention except that ECX is
2561// reserved for storing the tail called function address. Only 2 registers are
2562// free for argument passing (inreg). Tail call optimization is performed
2563// provided:
2564// * tailcallopt is enabled
2565// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002566// On X86_64 architecture with GOT-style position independent code only local
2567// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002568// To keep the stack aligned according to platform abi the function
2569// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2570// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002571// If a tail called function callee has more arguments than the caller the
2572// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002573// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002574// original REtADDR, but before the saved framepointer or the spilled registers
2575// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2576// stack layout:
2577// arg1
2578// arg2
2579// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002580// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002581// move area ]
2582// (possible EBP)
2583// ESI
2584// EDI
2585// local1 ..
2586
2587/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2588/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002589unsigned
2590X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2591 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002592 MachineFunction &MF = DAG.getMachineFunction();
2593 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002594 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002595 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002596 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002597 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002598 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002599 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2600 // Number smaller than 12 so just add the difference.
2601 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2602 } else {
2603 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002604 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002605 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002606 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002607 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002608}
2609
Evan Cheng5f941932010-02-05 02:21:12 +00002610/// MatchingStackOffset - Return true if the given stack call argument is
2611/// already available in the same position (relatively) of the caller's
2612/// incoming argument stack.
2613static
2614bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2615 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2616 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002617 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2618 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002619 if (Arg.getOpcode() == ISD::CopyFromReg) {
2620 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002621 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002622 return false;
2623 MachineInstr *Def = MRI->getVRegDef(VR);
2624 if (!Def)
2625 return false;
2626 if (!Flags.isByVal()) {
2627 if (!TII->isLoadFromStackSlot(Def, FI))
2628 return false;
2629 } else {
2630 unsigned Opcode = Def->getOpcode();
2631 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2632 Def->getOperand(1).isFI()) {
2633 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002634 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002635 } else
2636 return false;
2637 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002638 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2639 if (Flags.isByVal())
2640 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002641 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002642 // define @foo(%struct.X* %A) {
2643 // tail call @bar(%struct.X* byval %A)
2644 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002645 return false;
2646 SDValue Ptr = Ld->getBasePtr();
2647 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2648 if (!FINode)
2649 return false;
2650 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002651 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002652 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002653 FI = FINode->getIndex();
2654 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002655 } else
2656 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002657
Evan Cheng4cae1332010-03-05 08:38:04 +00002658 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002659 if (!MFI->isFixedObjectIndex(FI))
2660 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002661 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002662}
2663
Dan Gohman98ca4f22009-08-05 01:29:28 +00002664/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2665/// for tail call optimization. Targets which want to do tail call
2666/// optimization should implement this function.
2667bool
2668X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002669 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002670 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002671 bool isCalleeStructRet,
2672 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002673 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002674 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002675 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002676 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002677 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002678 CalleeCC != CallingConv::C)
2679 return false;
2680
Evan Cheng7096ae42010-01-29 06:45:59 +00002681 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002682 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002683 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002684 CallingConv::ID CallerCC = CallerF->getCallingConv();
2685 bool CCMatch = CallerCC == CalleeCC;
2686
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002687 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002688 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002689 return true;
2690 return false;
2691 }
2692
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002693 // Look for obvious safe cases to perform tail call optimization that do not
2694 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002695
Evan Cheng2c12cb42010-03-26 16:26:03 +00002696 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2697 // emit a special epilogue.
2698 if (RegInfo->needsStackRealignment(MF))
2699 return false;
2700
Evan Chenga375d472010-03-15 18:54:48 +00002701 // Also avoid sibcall optimization if either caller or callee uses struct
2702 // return semantics.
2703 if (isCalleeStructRet || isCallerStructRet)
2704 return false;
2705
Chad Rosier2416da32011-06-24 21:15:36 +00002706 // An stdcall caller is expected to clean up its arguments; the callee
2707 // isn't going to do that.
2708 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2709 return false;
2710
Chad Rosier871f6642011-05-18 19:59:50 +00002711 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002712 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002713 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002714
2715 // Optimizing for varargs on Win64 is unlikely to be safe without
2716 // additional testing.
2717 if (Subtarget->isTargetWin64())
2718 return false;
2719
Chad Rosier871f6642011-05-18 19:59:50 +00002720 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002721 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2722 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002723
Chad Rosier871f6642011-05-18 19:59:50 +00002724 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2725 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2726 if (!ArgLocs[i].isRegLoc())
2727 return false;
2728 }
2729
Chad Rosier30450e82011-12-22 22:35:21 +00002730 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2731 // stack. Therefore, if it's not used by the call it is not safe to optimize
2732 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002733 bool Unused = false;
2734 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2735 if (!Ins[i].Used) {
2736 Unused = true;
2737 break;
2738 }
2739 }
2740 if (Unused) {
2741 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002742 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2743 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002744 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002745 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002746 CCValAssign &VA = RVLocs[i];
2747 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2748 return false;
2749 }
2750 }
2751
Evan Cheng13617962010-04-30 01:12:32 +00002752 // If the calling conventions do not match, then we'd better make sure the
2753 // results are returned in the same way as what the caller expects.
2754 if (!CCMatch) {
2755 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002756 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2757 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002758 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2759
2760 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002761 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2762 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002763 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2764
2765 if (RVLocs1.size() != RVLocs2.size())
2766 return false;
2767 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2768 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2769 return false;
2770 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2771 return false;
2772 if (RVLocs1[i].isRegLoc()) {
2773 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2774 return false;
2775 } else {
2776 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2777 return false;
2778 }
2779 }
2780 }
2781
Evan Chenga6bff982010-01-30 01:22:00 +00002782 // If the callee takes no arguments then go on to check the results of the
2783 // call.
2784 if (!Outs.empty()) {
2785 // Check if stack adjustment is needed. For now, do not do this if any
2786 // argument is passed on the stack.
2787 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002788 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2789 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002790
2791 // Allocate shadow area for Win64
2792 if (Subtarget->isTargetWin64()) {
2793 CCInfo.AllocateStack(32, 8);
2794 }
2795
Duncan Sands45907662010-10-31 13:21:44 +00002796 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002797 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002798 MachineFunction &MF = DAG.getMachineFunction();
2799 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2800 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002801
2802 // Check if the arguments are already laid out in the right way as
2803 // the caller's fixed stack objects.
2804 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002805 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2806 const X86InstrInfo *TII =
2807 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002808 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2809 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002810 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002811 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002812 if (VA.getLocInfo() == CCValAssign::Indirect)
2813 return false;
2814 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002815 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2816 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002817 return false;
2818 }
2819 }
2820 }
Evan Cheng9c044672010-05-29 01:35:22 +00002821
2822 // If the tailcall address may be in a register, then make sure it's
2823 // possible to register allocate for it. In 32-bit, the call address can
2824 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002825 // callee-saved registers are restored. These happen to be the same
2826 // registers used to pass 'inreg' arguments so watch out for those.
2827 if (!Subtarget->is64Bit() &&
2828 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002829 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002830 unsigned NumInRegs = 0;
2831 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2832 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002833 if (!VA.isRegLoc())
2834 continue;
2835 unsigned Reg = VA.getLocReg();
2836 switch (Reg) {
2837 default: break;
2838 case X86::EAX: case X86::EDX: case X86::ECX:
2839 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002840 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002841 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002842 }
2843 }
2844 }
Evan Chenga6bff982010-01-30 01:22:00 +00002845 }
Evan Chengb1712452010-01-27 06:25:16 +00002846
Evan Cheng86809cc2010-02-03 03:28:02 +00002847 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002848}
2849
Dan Gohman3df24e62008-09-03 23:12:08 +00002850FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002851X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2852 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002853}
2854
2855
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002856//===----------------------------------------------------------------------===//
2857// Other Lowering Hooks
2858//===----------------------------------------------------------------------===//
2859
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002860static bool MayFoldLoad(SDValue Op) {
2861 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2862}
2863
2864static bool MayFoldIntoStore(SDValue Op) {
2865 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2866}
2867
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002868static bool isTargetShuffle(unsigned Opcode) {
2869 switch(Opcode) {
2870 default: return false;
2871 case X86ISD::PSHUFD:
2872 case X86ISD::PSHUFHW:
2873 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002874 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002875 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002876 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002877 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002878 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002879 case X86ISD::MOVLPS:
2880 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002881 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002882 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002883 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002884 case X86ISD::MOVSS:
2885 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002886 case X86ISD::UNPCKL:
2887 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002888 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002889 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002890 return true;
2891 }
2892 return false;
2893}
2894
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002895static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002896 SDValue V1, SelectionDAG &DAG) {
2897 switch(Opc) {
2898 default: llvm_unreachable("Unknown x86 shuffle node");
2899 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002900 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002901 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002902 return DAG.getNode(Opc, dl, VT, V1);
2903 }
2904
2905 return SDValue();
2906}
2907
2908static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002909 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002910 switch(Opc) {
2911 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002912 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002913 case X86ISD::PSHUFHW:
2914 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002915 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002916 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2917 }
2918
2919 return SDValue();
2920}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002921
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002922static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2923 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2924 switch(Opc) {
2925 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002926 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002927 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002928 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002929 return DAG.getNode(Opc, dl, VT, V1, V2,
2930 DAG.getConstant(TargetMask, MVT::i8));
2931 }
2932 return SDValue();
2933}
2934
2935static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2936 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2937 switch(Opc) {
2938 default: llvm_unreachable("Unknown x86 shuffle node");
2939 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002940 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002941 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002942 case X86ISD::MOVLPS:
2943 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002944 case X86ISD::MOVSS:
2945 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002946 case X86ISD::UNPCKL:
2947 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002948 return DAG.getNode(Opc, dl, VT, V1, V2);
2949 }
2950 return SDValue();
2951}
2952
Dan Gohmand858e902010-04-17 15:26:15 +00002953SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002954 MachineFunction &MF = DAG.getMachineFunction();
2955 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2956 int ReturnAddrIndex = FuncInfo->getRAIndex();
2957
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002958 if (ReturnAddrIndex == 0) {
2959 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002960 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002961 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002962 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002963 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002964 }
2965
Evan Cheng25ab6902006-09-08 06:48:29 +00002966 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002967}
2968
2969
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002970bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2971 bool hasSymbolicDisplacement) {
2972 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002973 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002974 return false;
2975
2976 // If we don't have a symbolic displacement - we don't have any extra
2977 // restrictions.
2978 if (!hasSymbolicDisplacement)
2979 return true;
2980
2981 // FIXME: Some tweaks might be needed for medium code model.
2982 if (M != CodeModel::Small && M != CodeModel::Kernel)
2983 return false;
2984
2985 // For small code model we assume that latest object is 16MB before end of 31
2986 // bits boundary. We may also accept pretty large negative constants knowing
2987 // that all objects are in the positive half of address space.
2988 if (M == CodeModel::Small && Offset < 16*1024*1024)
2989 return true;
2990
2991 // For kernel code model we know that all object resist in the negative half
2992 // of 32bits address space. We may not accept negative offsets, since they may
2993 // be just off and we may accept pretty large positive ones.
2994 if (M == CodeModel::Kernel && Offset > 0)
2995 return true;
2996
2997 return false;
2998}
2999
Evan Chengef41ff62011-06-23 17:54:54 +00003000/// isCalleePop - Determines whether the callee is required to pop its
3001/// own arguments. Callee pop is necessary to support tail calls.
3002bool X86::isCalleePop(CallingConv::ID CallingConv,
3003 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3004 if (IsVarArg)
3005 return false;
3006
3007 switch (CallingConv) {
3008 default:
3009 return false;
3010 case CallingConv::X86_StdCall:
3011 return !is64Bit;
3012 case CallingConv::X86_FastCall:
3013 return !is64Bit;
3014 case CallingConv::X86_ThisCall:
3015 return !is64Bit;
3016 case CallingConv::Fast:
3017 return TailCallOpt;
3018 case CallingConv::GHC:
3019 return TailCallOpt;
3020 }
3021}
3022
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003023/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3024/// specific condition code, returning the condition code and the LHS/RHS of the
3025/// comparison to make.
3026static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3027 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003028 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003029 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3030 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3031 // X > -1 -> X == 0, jump !sign.
3032 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003033 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003034 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3035 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003036 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003037 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003038 // X < 1 -> X <= 0
3039 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003040 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003041 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003042 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003043
Evan Chengd9558e02006-01-06 00:43:03 +00003044 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003045 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003046 case ISD::SETEQ: return X86::COND_E;
3047 case ISD::SETGT: return X86::COND_G;
3048 case ISD::SETGE: return X86::COND_GE;
3049 case ISD::SETLT: return X86::COND_L;
3050 case ISD::SETLE: return X86::COND_LE;
3051 case ISD::SETNE: return X86::COND_NE;
3052 case ISD::SETULT: return X86::COND_B;
3053 case ISD::SETUGT: return X86::COND_A;
3054 case ISD::SETULE: return X86::COND_BE;
3055 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003056 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003057 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003058
Chris Lattner4c78e022008-12-23 23:42:27 +00003059 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003060
Chris Lattner4c78e022008-12-23 23:42:27 +00003061 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003062 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3063 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003064 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3065 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003066 }
3067
Chris Lattner4c78e022008-12-23 23:42:27 +00003068 switch (SetCCOpcode) {
3069 default: break;
3070 case ISD::SETOLT:
3071 case ISD::SETOLE:
3072 case ISD::SETUGT:
3073 case ISD::SETUGE:
3074 std::swap(LHS, RHS);
3075 break;
3076 }
3077
3078 // On a floating point condition, the flags are set as follows:
3079 // ZF PF CF op
3080 // 0 | 0 | 0 | X > Y
3081 // 0 | 0 | 1 | X < Y
3082 // 1 | 0 | 0 | X == Y
3083 // 1 | 1 | 1 | unordered
3084 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003085 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003086 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003087 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003088 case ISD::SETOLT: // flipped
3089 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003090 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003091 case ISD::SETOLE: // flipped
3092 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003093 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003094 case ISD::SETUGT: // flipped
3095 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003096 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003097 case ISD::SETUGE: // flipped
3098 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003099 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003100 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003101 case ISD::SETNE: return X86::COND_NE;
3102 case ISD::SETUO: return X86::COND_P;
3103 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003104 case ISD::SETOEQ:
3105 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003106 }
Evan Chengd9558e02006-01-06 00:43:03 +00003107}
3108
Evan Cheng4a460802006-01-11 00:33:36 +00003109/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3110/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003111/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003112static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003113 switch (X86CC) {
3114 default:
3115 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003116 case X86::COND_B:
3117 case X86::COND_BE:
3118 case X86::COND_E:
3119 case X86::COND_P:
3120 case X86::COND_A:
3121 case X86::COND_AE:
3122 case X86::COND_NE:
3123 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003124 return true;
3125 }
3126}
3127
Evan Chengeb2f9692009-10-27 19:56:55 +00003128/// isFPImmLegal - Returns true if the target can instruction select the
3129/// specified FP immediate natively. If false, the legalizer will
3130/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003131bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003132 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3133 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3134 return true;
3135 }
3136 return false;
3137}
3138
Nate Begeman9008ca62009-04-27 18:41:29 +00003139/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3140/// the specified range (L, H].
3141static bool isUndefOrInRange(int Val, int Low, int Hi) {
3142 return (Val < 0) || (Val >= Low && Val < Hi);
3143}
3144
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003145/// isUndefOrInRange - Return true if every element in Mask, begining
3146/// from position Pos and ending in Pos+Size, falls within the specified
3147/// range (L, L+Pos]. or is undef.
3148static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3149 int Pos, int Size, int Low, int Hi) {
3150 for (int i = Pos, e = Pos+Size; i != e; ++i)
3151 if (!isUndefOrInRange(Mask[i], Low, Hi))
3152 return false;
3153 return true;
3154}
3155
Nate Begeman9008ca62009-04-27 18:41:29 +00003156/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3157/// specified value.
3158static bool isUndefOrEqual(int Val, int CmpVal) {
3159 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003160 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003161 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003162}
3163
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003164/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3165/// from position Pos and ending in Pos+Size, falls within the specified
3166/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003167static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3168 int Pos, int Size, int Low) {
3169 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3170 if (!isUndefOrEqual(Mask[i], Low))
3171 return false;
3172 return true;
3173}
3174
Nate Begeman9008ca62009-04-27 18:41:29 +00003175/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3176/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3177/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003178static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003179 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003181 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 return (Mask[0] < 2 && Mask[1] < 2);
3183 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003184}
3185
Nate Begeman9008ca62009-04-27 18:41:29 +00003186bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003187 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 N->getMask(M);
3189 return ::isPSHUFDMask(M, N->getValueType(0));
3190}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003191
Nate Begeman9008ca62009-04-27 18:41:29 +00003192/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3193/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003194static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003195 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003196 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003197
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003199 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3200 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003201
Evan Cheng506d3df2006-03-29 23:07:14 +00003202 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003203 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003204 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003205 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003206
Evan Cheng506d3df2006-03-29 23:07:14 +00003207 return true;
3208}
3209
Nate Begeman9008ca62009-04-27 18:41:29 +00003210bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003211 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003212 N->getMask(M);
3213 return ::isPSHUFHWMask(M, N->getValueType(0));
3214}
Evan Cheng506d3df2006-03-29 23:07:14 +00003215
Nate Begeman9008ca62009-04-27 18:41:29 +00003216/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3217/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003218static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003219 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003220 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003221
Rafael Espindola15684b22009-04-24 12:40:33 +00003222 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003223 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3224 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003225
Rafael Espindola15684b22009-04-24 12:40:33 +00003226 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003227 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003228 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003229 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003230
Rafael Espindola15684b22009-04-24 12:40:33 +00003231 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003232}
3233
Nate Begeman9008ca62009-04-27 18:41:29 +00003234bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003235 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003236 N->getMask(M);
3237 return ::isPSHUFLWMask(M, N->getValueType(0));
3238}
3239
Nate Begemana09008b2009-10-19 02:17:23 +00003240/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3241/// is suitable for input to PALIGNR.
3242static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topperd0a31172012-01-10 06:37:29 +00003243 bool hasSSSE3) {
Nate Begemana09008b2009-10-19 02:17:23 +00003244 int i, e = VT.getVectorNumElements();
Craig Topper1dc0fbc2011-12-05 07:27:14 +00003245 if (VT.getSizeInBits() != 128)
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003246 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003247
Nate Begemana09008b2009-10-19 02:17:23 +00003248 // Do not handle v2i64 / v2f64 shuffles with palignr.
Craig Topperd0a31172012-01-10 06:37:29 +00003249 if (e < 4 || !hasSSSE3)
Nate Begemana09008b2009-10-19 02:17:23 +00003250 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003251
Nate Begemana09008b2009-10-19 02:17:23 +00003252 for (i = 0; i != e; ++i)
3253 if (Mask[i] >= 0)
3254 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003255
Nate Begemana09008b2009-10-19 02:17:23 +00003256 // All undef, not a palignr.
3257 if (i == e)
3258 return false;
3259
Eli Friedman63f8dde2011-07-25 21:36:45 +00003260 // Make sure we're shifting in the right direction.
3261 if (Mask[i] <= i)
3262 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003263
3264 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003265
Nate Begemana09008b2009-10-19 02:17:23 +00003266 // Check the rest of the elements to see if they are consecutive.
3267 for (++i; i != e; ++i) {
3268 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003269 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003270 return false;
3271 }
3272 return true;
3273}
3274
Craig Topper9d7025b2011-11-27 21:41:12 +00003275/// isVSHUFPYMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003276/// specifies a shuffle of elements that is suitable for input to 256-bit
3277/// VSHUFPSY.
Craig Topper9d7025b2011-11-27 21:41:12 +00003278static bool isVSHUFPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper1ff73d72011-12-06 04:59:07 +00003279 bool HasAVX, bool Commuted = false) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003280 int NumElems = VT.getVectorNumElements();
3281
Craig Topper71c4c122011-11-28 01:14:24 +00003282 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003283 return false;
3284
Craig Topper9d7025b2011-11-27 21:41:12 +00003285 if (NumElems != 4 && NumElems != 8)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003286 return false;
3287
3288 // VSHUFPSY divides the resulting vector into 4 chunks.
3289 // The sources are also splitted into 4 chunks, and each destination
3290 // chunk must come from a different source chunk.
3291 //
3292 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3293 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3294 //
3295 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3296 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3297 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003298 // VSHUFPDY divides the resulting vector into 4 chunks.
3299 // The sources are also splitted into 4 chunks, and each destination
3300 // chunk must come from a different source chunk.
3301 //
3302 // SRC1 => X3 X2 X1 X0
3303 // SRC2 => Y3 Y2 Y1 Y0
3304 //
3305 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3306 //
Craig Topper1ff73d72011-12-06 04:59:07 +00003307 unsigned QuarterSize = NumElems/4;
3308 unsigned HalfSize = QuarterSize*2;
3309 for (unsigned l = 0; l != 2; ++l) {
3310 unsigned LaneStart = l*HalfSize;
3311 for (unsigned s = 0; s != 2; ++s) {
3312 unsigned QuarterStart = s*QuarterSize;
3313 unsigned Src = (Commuted) ? (1-s) : s;
3314 unsigned SrcStart = Src*NumElems + LaneStart;
3315 for (unsigned i = 0; i != QuarterSize; ++i) {
3316 int Idx = Mask[i+QuarterStart+LaneStart];
3317 if (!isUndefOrInRange(Idx, SrcStart, SrcStart+HalfSize))
3318 return false;
Chad Rosier30450e82011-12-22 22:35:21 +00003319 // For VSHUFPSY, the mask of the second half must be the same as the
3320 // first but with the appropriate offsets. This works in the same way as
Craig Topper1ff73d72011-12-06 04:59:07 +00003321 // VPERMILPS works with masks.
3322 if (NumElems == 4 || l == 0 || Mask[i+QuarterStart] < 0)
3323 continue;
Craig Topperc612d792012-01-02 09:17:37 +00003324 if (!isUndefOrEqual(Idx, Mask[i+QuarterStart]+LaneStart))
Craig Topper1ff73d72011-12-06 04:59:07 +00003325 return false;
3326 }
3327 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003328 }
3329
3330 return true;
3331}
3332
Craig Topper9d7025b2011-11-27 21:41:12 +00003333/// getShuffleVSHUFPYImmediate - Return the appropriate immediate to shuffle
3334/// the specified VECTOR_MASK mask with VSHUFPSY/VSHUFPDY instructions.
Craig Topperc612d792012-01-02 09:17:37 +00003335static unsigned getShuffleVSHUFPYImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003336 EVT VT = SVOp->getValueType(0);
Craig Topperc612d792012-01-02 09:17:37 +00003337 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003338
Craig Topper9d7025b2011-11-27 21:41:12 +00003339 assert(VT.getSizeInBits() == 256 && "Only supports 256-bit types");
3340 assert((NumElems == 4 || NumElems == 8) && "Only supports v4 and v8 types");
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003341
Craig Topperc612d792012-01-02 09:17:37 +00003342 unsigned HalfSize = NumElems/2;
Craig Topper9d7025b2011-11-27 21:41:12 +00003343 unsigned Mul = (NumElems == 8) ? 2 : 1;
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003344 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003345 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper9d7025b2011-11-27 21:41:12 +00003346 int Elt = SVOp->getMaskElt(i);
3347 if (Elt < 0)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003348 continue;
Craig Topper9d7025b2011-11-27 21:41:12 +00003349 Elt %= HalfSize;
3350 unsigned Shamt = i;
3351 // For VSHUFPSY, the mask of the first half must be equal to the second one.
3352 if (NumElems == 8) Shamt %= HalfSize;
3353 Mask |= Elt << (Shamt*Mul);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003354 }
3355
3356 return Mask;
3357}
3358
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003359/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3360/// the two vector operands have swapped position.
Craig Topperbeabc6c2011-12-05 06:56:46 +00003361static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3362 unsigned NumElems) {
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003363 for (unsigned i = 0; i != NumElems; ++i) {
3364 int idx = Mask[i];
3365 if (idx < 0)
3366 continue;
3367 else if (idx < (int)NumElems)
3368 Mask[i] = idx + NumElems;
3369 else
3370 Mask[i] = idx - NumElems;
3371 }
3372}
3373
Evan Cheng14aed5e2006-03-24 01:18:28 +00003374/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003375/// specifies a shuffle of elements that is suitable for input to 128-bit
Craig Topper1ff73d72011-12-06 04:59:07 +00003376/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3377/// reverse of what x86 shuffles want.
3378static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3379 bool Commuted = false) {
3380 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003381
3382 if (VT.getSizeInBits() != 128)
3383 return false;
3384
Nate Begeman9008ca62009-04-27 18:41:29 +00003385 if (NumElems != 2 && NumElems != 4)
3386 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003387
Craig Topper1ff73d72011-12-06 04:59:07 +00003388 unsigned Half = NumElems / 2;
3389 unsigned SrcStart = Commuted ? NumElems : 0;
3390 for (unsigned i = 0; i != Half; ++i)
3391 if (!isUndefOrInRange(Mask[i], SrcStart, SrcStart+NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003392 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003393 SrcStart = Commuted ? 0 : NumElems;
3394 for (unsigned i = Half; i != NumElems; ++i)
3395 if (!isUndefOrInRange(Mask[i], SrcStart, SrcStart+NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003396 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003397
Evan Cheng14aed5e2006-03-24 01:18:28 +00003398 return true;
3399}
3400
Nate Begeman9008ca62009-04-27 18:41:29 +00003401bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3402 SmallVector<int, 8> M;
3403 N->getMask(M);
3404 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003405}
3406
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003407/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3408/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003409bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003410 EVT VT = N->getValueType(0);
3411 unsigned NumElems = VT.getVectorNumElements();
3412
3413 if (VT.getSizeInBits() != 128)
3414 return false;
3415
3416 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003417 return false;
3418
Evan Cheng2064a2b2006-03-28 06:50:32 +00003419 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003420 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3421 isUndefOrEqual(N->getMaskElt(1), 7) &&
3422 isUndefOrEqual(N->getMaskElt(2), 2) &&
3423 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003424}
3425
Nate Begeman0b10b912009-11-07 23:17:15 +00003426/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3427/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3428/// <2, 3, 2, 3>
3429bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003430 EVT VT = N->getValueType(0);
3431 unsigned NumElems = VT.getVectorNumElements();
3432
3433 if (VT.getSizeInBits() != 128)
3434 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003435
Nate Begeman0b10b912009-11-07 23:17:15 +00003436 if (NumElems != 4)
3437 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003438
Nate Begeman0b10b912009-11-07 23:17:15 +00003439 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003440 isUndefOrEqual(N->getMaskElt(1), 3) &&
3441 isUndefOrEqual(N->getMaskElt(2), 2) &&
3442 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003443}
3444
Evan Cheng5ced1d82006-04-06 23:23:56 +00003445/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3446/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003447bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003448 EVT VT = N->getValueType(0);
3449
3450 if (VT.getSizeInBits() != 128)
3451 return false;
3452
Nate Begeman9008ca62009-04-27 18:41:29 +00003453 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003454
Evan Cheng5ced1d82006-04-06 23:23:56 +00003455 if (NumElems != 2 && NumElems != 4)
3456 return false;
3457
Evan Chengc5cdff22006-04-07 21:53:05 +00003458 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003459 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003460 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003461
Evan Chengc5cdff22006-04-07 21:53:05 +00003462 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003463 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003464 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003465
3466 return true;
3467}
3468
Nate Begeman0b10b912009-11-07 23:17:15 +00003469/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3470/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3471bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003472 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003473
David Greenea20244d2011-03-02 17:23:43 +00003474 if ((NumElems != 2 && NumElems != 4)
3475 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003476 return false;
3477
Evan Chengc5cdff22006-04-07 21:53:05 +00003478 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003479 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003480 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003481
Nate Begeman9008ca62009-04-27 18:41:29 +00003482 for (unsigned i = 0; i < NumElems/2; ++i)
3483 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003484 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003485
3486 return true;
3487}
3488
Evan Cheng0038e592006-03-28 00:39:58 +00003489/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3490/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003491static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003492 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003493 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003494
3495 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3496 "Unsupported vector type for unpckh");
3497
Craig Topper6347e862011-11-21 06:57:39 +00003498 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003499 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003500 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003501
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003502 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3503 // independently on 128-bit lanes.
3504 unsigned NumLanes = VT.getSizeInBits()/128;
3505 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003506
Craig Topper94438ba2011-12-16 08:06:31 +00003507 for (unsigned l = 0; l != NumLanes; ++l) {
3508 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3509 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003510 i += 2, ++j) {
3511 int BitI = Mask[i];
3512 int BitI1 = Mask[i+1];
3513 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003514 return false;
David Greenea20244d2011-03-02 17:23:43 +00003515 if (V2IsSplat) {
3516 if (!isUndefOrEqual(BitI1, NumElts))
3517 return false;
3518 } else {
3519 if (!isUndefOrEqual(BitI1, j + NumElts))
3520 return false;
3521 }
Evan Cheng39623da2006-04-20 08:58:49 +00003522 }
Evan Cheng0038e592006-03-28 00:39:58 +00003523 }
David Greenea20244d2011-03-02 17:23:43 +00003524
Evan Cheng0038e592006-03-28 00:39:58 +00003525 return true;
3526}
3527
Craig Topper6347e862011-11-21 06:57:39 +00003528bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003529 SmallVector<int, 8> M;
3530 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003531 return ::isUNPCKLMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003532}
3533
Evan Cheng4fcb9222006-03-28 02:43:26 +00003534/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3535/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003536static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003537 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003538 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003539
3540 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3541 "Unsupported vector type for unpckh");
3542
Craig Topper6347e862011-11-21 06:57:39 +00003543 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003544 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003545 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003546
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003547 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3548 // independently on 128-bit lanes.
3549 unsigned NumLanes = VT.getSizeInBits()/128;
3550 unsigned NumLaneElts = NumElts/NumLanes;
3551
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003552 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003553 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3554 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003555 int BitI = Mask[i];
3556 int BitI1 = Mask[i+1];
3557 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003558 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003559 if (V2IsSplat) {
3560 if (isUndefOrEqual(BitI1, NumElts))
3561 return false;
3562 } else {
3563 if (!isUndefOrEqual(BitI1, j+NumElts))
3564 return false;
3565 }
Evan Cheng39623da2006-04-20 08:58:49 +00003566 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003567 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003568 return true;
3569}
3570
Craig Topper6347e862011-11-21 06:57:39 +00003571bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003572 SmallVector<int, 8> M;
3573 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003574 return ::isUNPCKHMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003575}
3576
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003577/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3578/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3579/// <0, 0, 1, 1>
Craig Topper94438ba2011-12-16 08:06:31 +00003580static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3581 bool HasAVX2) {
3582 unsigned NumElts = VT.getVectorNumElements();
3583
3584 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3585 "Unsupported vector type for unpckh");
3586
3587 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3588 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003589 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003590
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003591 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3592 // FIXME: Need a better way to get rid of this, there's no latency difference
3593 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3594 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003595 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003596 return false;
3597
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003598 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3599 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003600 unsigned NumLanes = VT.getSizeInBits()/128;
3601 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003602
Craig Topper94438ba2011-12-16 08:06:31 +00003603 for (unsigned l = 0; l != NumLanes; ++l) {
3604 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3605 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003606 i += 2, ++j) {
3607 int BitI = Mask[i];
3608 int BitI1 = Mask[i+1];
3609
3610 if (!isUndefOrEqual(BitI, j))
3611 return false;
3612 if (!isUndefOrEqual(BitI1, j))
3613 return false;
3614 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003615 }
David Greenea20244d2011-03-02 17:23:43 +00003616
Rafael Espindola15684b22009-04-24 12:40:33 +00003617 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003618}
3619
Craig Topper94438ba2011-12-16 08:06:31 +00003620bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003621 SmallVector<int, 8> M;
3622 N->getMask(M);
Craig Topper94438ba2011-12-16 08:06:31 +00003623 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003624}
3625
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003626/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3627/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3628/// <2, 2, 3, 3>
Craig Topper94438ba2011-12-16 08:06:31 +00003629static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3630 bool HasAVX2) {
3631 unsigned NumElts = VT.getVectorNumElements();
3632
3633 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3634 "Unsupported vector type for unpckh");
3635
3636 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3637 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003638 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003639
Craig Topper94438ba2011-12-16 08:06:31 +00003640 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3641 // independently on 128-bit lanes.
3642 unsigned NumLanes = VT.getSizeInBits()/128;
3643 unsigned NumLaneElts = NumElts/NumLanes;
3644
3645 for (unsigned l = 0; l != NumLanes; ++l) {
3646 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3647 i != (l+1)*NumLaneElts; i += 2, ++j) {
3648 int BitI = Mask[i];
3649 int BitI1 = Mask[i+1];
3650 if (!isUndefOrEqual(BitI, j))
3651 return false;
3652 if (!isUndefOrEqual(BitI1, j))
3653 return false;
3654 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003655 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003656 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003657}
3658
Craig Topper94438ba2011-12-16 08:06:31 +00003659bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003660 SmallVector<int, 8> M;
3661 N->getMask(M);
Craig Topper94438ba2011-12-16 08:06:31 +00003662 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003663}
3664
Evan Cheng017dcc62006-04-21 01:05:10 +00003665/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3666/// specifies a shuffle of elements that is suitable for input to MOVSS,
3667/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003668static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003669 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003670 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003671 if (VT.getSizeInBits() == 256)
3672 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003673
Craig Topperc612d792012-01-02 09:17:37 +00003674 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003675
Nate Begeman9008ca62009-04-27 18:41:29 +00003676 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003677 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003678
Craig Topperc612d792012-01-02 09:17:37 +00003679 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003680 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003681 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003682
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003683 return true;
3684}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003685
Nate Begeman9008ca62009-04-27 18:41:29 +00003686bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3687 SmallVector<int, 8> M;
3688 N->getMask(M);
3689 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003690}
3691
Craig Topper70b883b2011-11-28 10:14:51 +00003692/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003693/// as permutations between 128-bit chunks or halves. As an example: this
3694/// shuffle bellow:
3695/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3696/// The first half comes from the second half of V1 and the second half from the
3697/// the second half of V2.
Craig Topper70b883b2011-11-28 10:14:51 +00003698static bool isVPERM2X128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3699 bool HasAVX) {
3700 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003701 return false;
3702
3703 // The shuffle result is divided into half A and half B. In total the two
3704 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3705 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003706 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003707 bool MatchA = false, MatchB = false;
3708
3709 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003710 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003711 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3712 MatchA = true;
3713 break;
3714 }
3715 }
3716
3717 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003718 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003719 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3720 MatchB = true;
3721 break;
3722 }
3723 }
3724
3725 return MatchA && MatchB;
3726}
3727
Craig Topper70b883b2011-11-28 10:14:51 +00003728/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3729/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003730static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003731 EVT VT = SVOp->getValueType(0);
3732
Craig Topperc612d792012-01-02 09:17:37 +00003733 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003734
Craig Topperc612d792012-01-02 09:17:37 +00003735 unsigned FstHalf = 0, SndHalf = 0;
3736 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003737 if (SVOp->getMaskElt(i) > 0) {
3738 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3739 break;
3740 }
3741 }
Craig Topperc612d792012-01-02 09:17:37 +00003742 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003743 if (SVOp->getMaskElt(i) > 0) {
3744 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3745 break;
3746 }
3747 }
3748
3749 return (FstHalf | (SndHalf << 4));
3750}
3751
Craig Topper70b883b2011-11-28 10:14:51 +00003752/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003753/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3754/// Note that VPERMIL mask matching is different depending whether theunderlying
3755/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3756/// to the same elements of the low, but to the higher half of the source.
3757/// In VPERMILPD the two lanes could be shuffled independently of each other
3758/// with the same restriction that lanes can't be crossed.
Craig Topper70b883b2011-11-28 10:14:51 +00003759static bool isVPERMILPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3760 bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003761 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003762 return false;
3763
Craig Topperc612d792012-01-02 09:17:37 +00003764 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003765 // Only match 256-bit with 32/64-bit types
3766 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003767 return false;
3768
Craig Topperc612d792012-01-02 09:17:37 +00003769 unsigned NumLanes = VT.getSizeInBits()/128;
3770 unsigned LaneSize = NumElts/NumLanes;
3771 for (unsigned l = 0; l != NumLanes; ++l) {
3772 unsigned LaneStart = l*LaneSize;
3773 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper70b883b2011-11-28 10:14:51 +00003774 if (!isUndefOrInRange(Mask[i+LaneStart], LaneStart, LaneStart+LaneSize))
3775 return false;
3776 if (NumElts == 4 || l == 0)
3777 continue;
3778 // VPERMILPS handling
3779 if (Mask[i] < 0)
3780 continue;
Craig Topperc612d792012-01-02 09:17:37 +00003781 if (!isUndefOrEqual(Mask[i+LaneStart], Mask[i]+LaneStart))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003782 return false;
3783 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003784 }
3785
3786 return true;
3787}
3788
Craig Topper70b883b2011-11-28 10:14:51 +00003789/// getShuffleVPERMILPImmediate - Return the appropriate immediate to shuffle
3790/// the specified VECTOR_MASK mask with VPERMILPS/D* instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003791static unsigned getShuffleVPERMILPImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003792 EVT VT = SVOp->getValueType(0);
3793
Craig Topperc612d792012-01-02 09:17:37 +00003794 unsigned NumElts = VT.getVectorNumElements();
3795 unsigned NumLanes = VT.getSizeInBits()/128;
3796 unsigned LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003797
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003798 // Although the mask is equal for both lanes do it twice to get the cases
3799 // where a mask will match because the same mask element is undef on the
3800 // first half but valid on the second. This would get pathological cases
3801 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Craig Topper70b883b2011-11-28 10:14:51 +00003802 unsigned Shift = (LaneSize == 4) ? 2 : 1;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003803 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003804 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topper70b883b2011-11-28 10:14:51 +00003805 int MaskElt = SVOp->getMaskElt(i);
3806 if (MaskElt < 0)
3807 continue;
3808 MaskElt %= LaneSize;
3809 unsigned Shamt = i;
3810 // VPERMILPSY, the mask of the first half must be equal to the second one
3811 if (NumElts == 8) Shamt %= LaneSize;
3812 Mask |= MaskElt << (Shamt*Shift);
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003813 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003814
3815 return Mask;
3816}
3817
Evan Cheng017dcc62006-04-21 01:05:10 +00003818/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3819/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003820/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003821static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003822 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003823 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003824 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003825 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003826
Nate Begeman9008ca62009-04-27 18:41:29 +00003827 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003828 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003829
Craig Topperc612d792012-01-02 09:17:37 +00003830 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003831 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3832 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3833 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003834 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003835
Evan Cheng39623da2006-04-20 08:58:49 +00003836 return true;
3837}
3838
Nate Begeman9008ca62009-04-27 18:41:29 +00003839static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003840 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003841 SmallVector<int, 8> M;
3842 N->getMask(M);
3843 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003844}
3845
Evan Chengd9539472006-04-14 21:59:03 +00003846/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3847/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003848/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3849bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3850 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003851 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003852 return false;
3853
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003854 // The second vector must be undef
3855 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3856 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003857
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003858 EVT VT = N->getValueType(0);
3859 unsigned NumElems = VT.getVectorNumElements();
3860
3861 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3862 (VT.getSizeInBits() == 256 && NumElems != 8))
3863 return false;
3864
3865 // "i+1" is the value the indexed mask element must have
3866 for (unsigned i = 0; i < NumElems; i += 2)
3867 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3868 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003869 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003870
3871 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003872}
3873
3874/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3875/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003876/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3877bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3878 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003879 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003880 return false;
3881
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003882 // The second vector must be undef
3883 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3884 return false;
3885
3886 EVT VT = N->getValueType(0);
3887 unsigned NumElems = VT.getVectorNumElements();
3888
3889 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3890 (VT.getSizeInBits() == 256 && NumElems != 8))
3891 return false;
3892
3893 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003894 for (unsigned i = 0; i != NumElems; i += 2)
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003895 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3896 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003897 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003898
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003899 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003900}
3901
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003902/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3903/// specifies a shuffle of elements that is suitable for input to 256-bit
3904/// version of MOVDDUP.
Craig Topperbeabc6c2011-12-05 06:56:46 +00003905static bool isMOVDDUPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3906 bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003907 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003908
Craig Topperbeabc6c2011-12-05 06:56:46 +00003909 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003910 return false;
3911
Craig Topperc612d792012-01-02 09:17:37 +00003912 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003913 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003914 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003915 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003916 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003917 return false;
3918 return true;
3919}
3920
Evan Cheng0b457f02008-09-25 20:50:48 +00003921/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003922/// specifies a shuffle of elements that is suitable for input to 128-bit
3923/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003924bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003925 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003926
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003927 if (VT.getSizeInBits() != 128)
3928 return false;
3929
Craig Topperc612d792012-01-02 09:17:37 +00003930 unsigned e = VT.getVectorNumElements() / 2;
3931 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003932 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003933 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003934 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003935 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003936 return false;
3937 return true;
3938}
3939
David Greenec38a03e2011-02-03 15:50:00 +00003940/// isVEXTRACTF128Index - Return true if the specified
3941/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3942/// suitable for input to VEXTRACTF128.
3943bool X86::isVEXTRACTF128Index(SDNode *N) {
3944 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3945 return false;
3946
3947 // The index should be aligned on a 128-bit boundary.
3948 uint64_t Index =
3949 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3950
3951 unsigned VL = N->getValueType(0).getVectorNumElements();
3952 unsigned VBits = N->getValueType(0).getSizeInBits();
3953 unsigned ElSize = VBits / VL;
3954 bool Result = (Index * ElSize) % 128 == 0;
3955
3956 return Result;
3957}
3958
David Greeneccacdc12011-02-04 16:08:29 +00003959/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3960/// operand specifies a subvector insert that is suitable for input to
3961/// VINSERTF128.
3962bool X86::isVINSERTF128Index(SDNode *N) {
3963 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3964 return false;
3965
3966 // The index should be aligned on a 128-bit boundary.
3967 uint64_t Index =
3968 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3969
3970 unsigned VL = N->getValueType(0).getVectorNumElements();
3971 unsigned VBits = N->getValueType(0).getSizeInBits();
3972 unsigned ElSize = VBits / VL;
3973 bool Result = (Index * ElSize) % 128 == 0;
3974
3975 return Result;
3976}
3977
Evan Cheng63d33002006-03-22 08:01:21 +00003978/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003979/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003980unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003981 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Craig Topperc612d792012-01-02 09:17:37 +00003982 unsigned NumOperands = SVOp->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003983
Evan Chengb9df0ca2006-03-22 02:53:00 +00003984 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3985 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003986 for (unsigned i = 0; i != NumOperands; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003987 int Val = SVOp->getMaskElt(NumOperands-i-1);
3988 if (Val < 0) Val = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003989 if (Val >= (int)NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003990 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003991 if (i != NumOperands - 1)
3992 Mask <<= Shift;
3993 }
Evan Cheng63d33002006-03-22 08:01:21 +00003994 return Mask;
3995}
3996
Evan Cheng506d3df2006-03-29 23:07:14 +00003997/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003998/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003999unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004000 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004001 unsigned Mask = 0;
4002 // 8 nodes, but we only care about the last 4.
4003 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004004 int Val = SVOp->getMaskElt(i);
4005 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00004006 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00004007 if (i != 4)
4008 Mask <<= 2;
4009 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004010 return Mask;
4011}
4012
4013/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004014/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004015unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004016 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004017 unsigned Mask = 0;
4018 // 8 nodes, but we only care about the first 4.
4019 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004020 int Val = SVOp->getMaskElt(i);
4021 if (Val >= 0)
4022 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004023 if (i != 0)
4024 Mask <<= 2;
4025 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004026 return Mask;
4027}
4028
Nate Begemana09008b2009-10-19 02:17:23 +00004029/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4030/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004031static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4032 EVT VT = SVOp->getValueType(0);
4033 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004034 int Val = 0;
4035
4036 unsigned i, e;
Craig Topperd93e4c32011-12-11 19:12:35 +00004037 for (i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004038 Val = SVOp->getMaskElt(i);
4039 if (Val >= 0)
4040 break;
4041 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004042 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004043 return (Val - i) * EltSize;
4044}
4045
David Greenec38a03e2011-02-03 15:50:00 +00004046/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4047/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4048/// instructions.
4049unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4050 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4051 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4052
4053 uint64_t Index =
4054 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4055
4056 EVT VecVT = N->getOperand(0).getValueType();
4057 EVT ElVT = VecVT.getVectorElementType();
4058
4059 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004060 return Index / NumElemsPerChunk;
4061}
4062
David Greeneccacdc12011-02-04 16:08:29 +00004063/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4064/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4065/// instructions.
4066unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4067 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4068 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4069
4070 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004071 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004072
4073 EVT VecVT = N->getValueType(0);
4074 EVT ElVT = VecVT.getVectorElementType();
4075
4076 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004077 return Index / NumElemsPerChunk;
4078}
4079
Evan Cheng37b73872009-07-30 08:33:02 +00004080/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4081/// constant +0.0.
4082bool X86::isZeroNode(SDValue Elt) {
4083 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004084 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004085 (isa<ConstantFPSDNode>(Elt) &&
4086 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4087}
4088
Nate Begeman9008ca62009-04-27 18:41:29 +00004089/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4090/// their permute mask.
4091static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4092 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004093 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004094 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004096
Nate Begeman5a5ca152009-04-29 05:20:52 +00004097 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004098 int idx = SVOp->getMaskElt(i);
4099 if (idx < 0)
4100 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004101 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004102 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004103 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004104 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004105 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004106 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4107 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004108}
4109
Evan Cheng533a0aa2006-04-19 20:35:22 +00004110/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4111/// match movhlps. The lower half elements should come from upper half of
4112/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004113/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004114static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004115 EVT VT = Op->getValueType(0);
4116 if (VT.getSizeInBits() != 128)
4117 return false;
4118 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004119 return false;
4120 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004121 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004122 return false;
4123 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004124 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004125 return false;
4126 return true;
4127}
4128
Evan Cheng5ced1d82006-04-06 23:23:56 +00004129/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004130/// is promoted to a vector. It also returns the LoadSDNode by reference if
4131/// required.
4132static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004133 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4134 return false;
4135 N = N->getOperand(0).getNode();
4136 if (!ISD::isNON_EXTLoad(N))
4137 return false;
4138 if (LD)
4139 *LD = cast<LoadSDNode>(N);
4140 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004141}
4142
Dan Gohman65fd6562011-11-03 21:49:52 +00004143// Test whether the given value is a vector value which will be legalized
4144// into a load.
4145static bool WillBeConstantPoolLoad(SDNode *N) {
4146 if (N->getOpcode() != ISD::BUILD_VECTOR)
4147 return false;
4148
4149 // Check for any non-constant elements.
4150 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4151 switch (N->getOperand(i).getNode()->getOpcode()) {
4152 case ISD::UNDEF:
4153 case ISD::ConstantFP:
4154 case ISD::Constant:
4155 break;
4156 default:
4157 return false;
4158 }
4159
4160 // Vectors of all-zeros and all-ones are materialized with special
4161 // instructions rather than being loaded.
4162 return !ISD::isBuildVectorAllZeros(N) &&
4163 !ISD::isBuildVectorAllOnes(N);
4164}
4165
Evan Cheng533a0aa2006-04-19 20:35:22 +00004166/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4167/// match movlp{s|d}. The lower half elements should come from lower half of
4168/// V1 (and in order), and the upper half elements should come from the upper
4169/// half of V2 (and in order). And since V1 will become the source of the
4170/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004171static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4172 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004173 EVT VT = Op->getValueType(0);
4174 if (VT.getSizeInBits() != 128)
4175 return false;
4176
Evan Cheng466685d2006-10-09 20:57:25 +00004177 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004178 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004179 // Is V2 is a vector load, don't do this transformation. We will try to use
4180 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004181 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004182 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004183
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004184 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004185
Evan Cheng533a0aa2006-04-19 20:35:22 +00004186 if (NumElems != 2 && NumElems != 4)
4187 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004188 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004189 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004190 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004191 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004192 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004193 return false;
4194 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004195}
4196
Evan Cheng39623da2006-04-20 08:58:49 +00004197/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4198/// all the same.
4199static bool isSplatVector(SDNode *N) {
4200 if (N->getOpcode() != ISD::BUILD_VECTOR)
4201 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004202
Dan Gohman475871a2008-07-27 21:46:04 +00004203 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004204 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4205 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004206 return false;
4207 return true;
4208}
4209
Evan Cheng213d2cf2007-05-17 18:45:50 +00004210/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004211/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004212/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004213static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004214 SDValue V1 = N->getOperand(0);
4215 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004216 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4217 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004218 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004219 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004220 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004221 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4222 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004223 if (Opc != ISD::BUILD_VECTOR ||
4224 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004225 return false;
4226 } else if (Idx >= 0) {
4227 unsigned Opc = V1.getOpcode();
4228 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4229 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004230 if (Opc != ISD::BUILD_VECTOR ||
4231 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004232 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004233 }
4234 }
4235 return true;
4236}
4237
4238/// getZeroVector - Returns a vector of specified type with all zero elements.
4239///
Craig Topper12216172012-01-13 08:12:35 +00004240static SDValue getZeroVector(EVT VT, bool HasSSE2, bool HasAVX2,
4241 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004242 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004243
Dale Johannesen0488fb62010-09-30 23:57:10 +00004244 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004245 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004246 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004247 if (VT.getSizeInBits() == 128) { // SSE
Craig Topper1accb7e2012-01-10 06:54:16 +00004248 if (HasSSE2) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004249 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4250 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4251 } else { // SSE1
4252 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4253 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4254 }
4255 } else if (VT.getSizeInBits() == 256) { // AVX
Craig Topper12216172012-01-13 08:12:35 +00004256 if (HasAVX2) { // AVX2
4257 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4258 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4259 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4260 } else {
4261 // 256-bit logic and arithmetic instructions in AVX are all
4262 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4263 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4264 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4265 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4266 }
Evan Chengf0df0312008-05-15 08:39:06 +00004267 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004268 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004269}
4270
Chris Lattner8a594482007-11-25 00:24:49 +00004271/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004272/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4273/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4274/// Then bitcast to their original type, ensuring they get CSE'd.
4275static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4276 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004277 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004278 assert((VT.is128BitVector() || VT.is256BitVector())
4279 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004280
Owen Anderson825b72b2009-08-11 20:47:22 +00004281 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004282 SDValue Vec;
4283 if (VT.getSizeInBits() == 256) {
4284 if (HasAVX2) { // AVX2
4285 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4286 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4287 } else { // AVX
4288 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4289 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4290 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4291 Vec = Insert128BitVector(InsV, Vec,
4292 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4293 }
4294 } else {
4295 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004296 }
4297
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004298 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004299}
4300
Evan Cheng39623da2006-04-20 08:58:49 +00004301/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4302/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004303static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004304 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004305 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004306
Evan Cheng39623da2006-04-20 08:58:49 +00004307 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004308 SmallVector<int, 8> MaskVec;
4309 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004310
Nate Begeman5a5ca152009-04-29 05:20:52 +00004311 for (unsigned i = 0; i != NumElems; ++i) {
4312 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004313 MaskVec[i] = NumElems;
4314 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004315 }
Evan Cheng39623da2006-04-20 08:58:49 +00004316 }
Evan Cheng39623da2006-04-20 08:58:49 +00004317 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004318 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4319 SVOp->getOperand(1), &MaskVec[0]);
4320 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004321}
4322
Evan Cheng017dcc62006-04-21 01:05:10 +00004323/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4324/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004325static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004326 SDValue V2) {
4327 unsigned NumElems = VT.getVectorNumElements();
4328 SmallVector<int, 8> Mask;
4329 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004330 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004331 Mask.push_back(i);
4332 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004333}
4334
Nate Begeman9008ca62009-04-27 18:41:29 +00004335/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004336static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 SDValue V2) {
4338 unsigned NumElems = VT.getVectorNumElements();
4339 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004340 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 Mask.push_back(i);
4342 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004343 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004344 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004345}
4346
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004347/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004348static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004349 SDValue V2) {
4350 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004351 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004352 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004353 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004354 Mask.push_back(i + Half);
4355 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004356 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004357 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004358}
4359
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004360// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004361// a generic shuffle instruction because the target has no such instructions.
4362// Generate shuffles which repeat i16 and i8 several times until they can be
4363// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004364static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004365 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004366 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004367 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004368
Nate Begeman9008ca62009-04-27 18:41:29 +00004369 while (NumElems > 4) {
4370 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004371 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004372 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004373 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004374 EltNo -= NumElems/2;
4375 }
4376 NumElems >>= 1;
4377 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004378 return V;
4379}
Eric Christopherfd179292009-08-27 18:07:15 +00004380
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004381/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4382static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4383 EVT VT = V.getValueType();
4384 DebugLoc dl = V.getDebugLoc();
4385 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4386 && "Vector size not supported");
4387
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004388 if (VT.getSizeInBits() == 128) {
4389 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004390 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004391 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4392 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004393 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004394 // To use VPERMILPS to splat scalars, the second half of indicies must
4395 // refer to the higher part, which is a duplication of the lower one,
4396 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004397 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4398 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004399
4400 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4401 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4402 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004403 }
4404
4405 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4406}
4407
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004408/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004409static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4410 EVT SrcVT = SV->getValueType(0);
4411 SDValue V1 = SV->getOperand(0);
4412 DebugLoc dl = SV->getDebugLoc();
4413
4414 int EltNo = SV->getSplatIndex();
4415 int NumElems = SrcVT.getVectorNumElements();
4416 unsigned Size = SrcVT.getSizeInBits();
4417
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004418 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4419 "Unknown how to promote splat for type");
4420
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004421 // Extract the 128-bit part containing the splat element and update
4422 // the splat element index when it refers to the higher register.
4423 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004424 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004425 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4426 if (Idx > 0)
4427 EltNo -= NumElems/2;
4428 }
4429
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004430 // All i16 and i8 vector types can't be used directly by a generic shuffle
4431 // instruction because the target has no such instruction. Generate shuffles
4432 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004433 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004434 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004435 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004436 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004437
4438 // Recreate the 256-bit vector and place the same 128-bit vector
4439 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004440 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004441 if (Size == 256) {
4442 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4443 DAG.getConstant(0, MVT::i32), DAG, dl);
4444 V1 = Insert128BitVector(InsV, V1,
4445 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4446 }
4447
4448 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004449}
4450
Evan Chengba05f722006-04-21 23:03:30 +00004451/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004452/// vector of zero or undef vector. This produces a shuffle where the low
4453/// element of V2 is swizzled into the zero/undef vector, landing at element
4454/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004455static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004456 bool IsZero,
4457 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004458 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004459 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004460 SDValue V1 = IsZero
4461 ? getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(), DAG,
4462 V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004463 unsigned NumElems = VT.getVectorNumElements();
4464 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004465 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004466 // If this is the insertion idx, put the low elt of V2 here.
4467 MaskVec.push_back(i == Idx ? NumElems : i);
4468 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004469}
4470
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004471/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4472/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004473static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4474 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004475 if (Depth == 6)
4476 return SDValue(); // Limit search depth.
4477
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004478 SDValue V = SDValue(N, 0);
4479 EVT VT = V.getValueType();
4480 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004481
4482 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4483 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4484 Index = SV->getMaskElt(Index);
4485
4486 if (Index < 0)
4487 return DAG.getUNDEF(VT.getVectorElementType());
4488
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004489 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004490 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004491 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004492 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004493
4494 // Recurse into target specific vector shuffles to find scalars.
4495 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004496 int NumElems = VT.getVectorNumElements();
4497 SmallVector<unsigned, 16> ShuffleMask;
4498 SDValue ImmN;
4499
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004500 switch(Opcode) {
Craig Topperb3982da2011-12-31 23:50:21 +00004501 case X86ISD::SHUFP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004502 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004503 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4504 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004505 break;
Craig Topper34671b82011-12-06 08:21:25 +00004506 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004507 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004508 break;
Craig Topper34671b82011-12-06 08:21:25 +00004509 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004510 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004511 break;
4512 case X86ISD::MOVHLPS:
4513 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4514 break;
4515 case X86ISD::MOVLHPS:
4516 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4517 break;
4518 case X86ISD::PSHUFD:
4519 ImmN = N->getOperand(N->getNumOperands()-1);
4520 DecodePSHUFMask(NumElems,
4521 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4522 ShuffleMask);
4523 break;
4524 case X86ISD::PSHUFHW:
4525 ImmN = N->getOperand(N->getNumOperands()-1);
4526 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4527 ShuffleMask);
4528 break;
4529 case X86ISD::PSHUFLW:
4530 ImmN = N->getOperand(N->getNumOperands()-1);
4531 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4532 ShuffleMask);
4533 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004534 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004535 case X86ISD::MOVSD: {
4536 // The index 0 always comes from the first element of the second source,
4537 // this is why MOVSS and MOVSD are used in the first place. The other
4538 // elements come from the other positions of the first source vector.
4539 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004540 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4541 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004542 }
Craig Topper316cd2a2011-11-30 06:25:25 +00004543 case X86ISD::VPERMILP:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004544 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper316cd2a2011-11-30 06:25:25 +00004545 DecodeVPERMILPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004546 ShuffleMask);
4547 break;
Craig Topperec24e612011-11-30 07:47:51 +00004548 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004549 ImmN = N->getOperand(N->getNumOperands()-1);
4550 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4551 ShuffleMask);
4552 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004553 case X86ISD::MOVDDUP:
4554 case X86ISD::MOVLHPD:
4555 case X86ISD::MOVLPD:
4556 case X86ISD::MOVLPS:
4557 case X86ISD::MOVSHDUP:
4558 case X86ISD::MOVSLDUP:
4559 case X86ISD::PALIGN:
4560 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004561 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004562 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004563 return SDValue();
4564 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004565
4566 Index = ShuffleMask[Index];
4567 if (Index < 0)
4568 return DAG.getUNDEF(VT.getVectorElementType());
4569
4570 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4571 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4572 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004573 }
4574
4575 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004576 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004577 V = V.getOperand(0);
4578 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004579 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004580
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004581 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004582 return SDValue();
4583 }
4584
4585 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4586 return (Index == 0) ? V.getOperand(0)
4587 : DAG.getUNDEF(VT.getVectorElementType());
4588
4589 if (V.getOpcode() == ISD::BUILD_VECTOR)
4590 return V.getOperand(Index);
4591
4592 return SDValue();
4593}
4594
4595/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4596/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004597/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004598static
4599unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4600 bool ZerosFromLeft, SelectionDAG &DAG) {
4601 int i = 0;
4602
4603 while (i < NumElems) {
4604 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004605 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004606 if (!(Elt.getNode() &&
4607 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4608 break;
4609 ++i;
4610 }
4611
4612 return i;
4613}
4614
4615/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4616/// MaskE correspond consecutively to elements from one of the vector operands,
4617/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4618static
4619bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4620 int OpIdx, int NumElems, unsigned &OpNum) {
4621 bool SeenV1 = false;
4622 bool SeenV2 = false;
4623
4624 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4625 int Idx = SVOp->getMaskElt(i);
4626 // Ignore undef indicies
4627 if (Idx < 0)
4628 continue;
4629
4630 if (Idx < NumElems)
4631 SeenV1 = true;
4632 else
4633 SeenV2 = true;
4634
4635 // Only accept consecutive elements from the same vector
4636 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4637 return false;
4638 }
4639
4640 OpNum = SeenV1 ? 0 : 1;
4641 return true;
4642}
4643
4644/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4645/// logical left shift of a vector.
4646static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4647 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4648 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4649 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4650 false /* check zeros from right */, DAG);
4651 unsigned OpSrc;
4652
4653 if (!NumZeros)
4654 return false;
4655
4656 // Considering the elements in the mask that are not consecutive zeros,
4657 // check if they consecutively come from only one of the source vectors.
4658 //
4659 // V1 = {X, A, B, C} 0
4660 // \ \ \ /
4661 // vector_shuffle V1, V2 <1, 2, 3, X>
4662 //
4663 if (!isShuffleMaskConsecutive(SVOp,
4664 0, // Mask Start Index
4665 NumElems-NumZeros-1, // Mask End Index
4666 NumZeros, // Where to start looking in the src vector
4667 NumElems, // Number of elements in vector
4668 OpSrc)) // Which source operand ?
4669 return false;
4670
4671 isLeft = false;
4672 ShAmt = NumZeros;
4673 ShVal = SVOp->getOperand(OpSrc);
4674 return true;
4675}
4676
4677/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4678/// logical left shift of a vector.
4679static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4680 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4681 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4682 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4683 true /* check zeros from left */, DAG);
4684 unsigned OpSrc;
4685
4686 if (!NumZeros)
4687 return false;
4688
4689 // Considering the elements in the mask that are not consecutive zeros,
4690 // check if they consecutively come from only one of the source vectors.
4691 //
4692 // 0 { A, B, X, X } = V2
4693 // / \ / /
4694 // vector_shuffle V1, V2 <X, X, 4, 5>
4695 //
4696 if (!isShuffleMaskConsecutive(SVOp,
4697 NumZeros, // Mask Start Index
4698 NumElems-1, // Mask End Index
4699 0, // Where to start looking in the src vector
4700 NumElems, // Number of elements in vector
4701 OpSrc)) // Which source operand ?
4702 return false;
4703
4704 isLeft = true;
4705 ShAmt = NumZeros;
4706 ShVal = SVOp->getOperand(OpSrc);
4707 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004708}
4709
4710/// isVectorShift - Returns true if the shuffle can be implemented as a
4711/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004712static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004713 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004714 // Although the logic below support any bitwidth size, there are no
4715 // shift instructions which handle more than 128-bit vectors.
4716 if (SVOp->getValueType(0).getSizeInBits() > 128)
4717 return false;
4718
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004719 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4720 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4721 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004722
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004723 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004724}
4725
Evan Chengc78d3b42006-04-24 18:01:45 +00004726/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4727///
Dan Gohman475871a2008-07-27 21:46:04 +00004728static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004729 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004730 SelectionDAG &DAG,
4731 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004732 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004733 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004734
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004735 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004736 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004737 bool First = true;
4738 for (unsigned i = 0; i < 16; ++i) {
4739 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4740 if (ThisIsNonZero && First) {
4741 if (NumZero)
Craig Topper12216172012-01-13 08:12:35 +00004742 V = getZeroVector(MVT::v8i16, /*HasSSE2*/ true, /*HasAVX2*/ false,
4743 DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004744 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004745 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004746 First = false;
4747 }
4748
4749 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004750 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004751 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4752 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004753 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004754 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004755 }
4756 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004757 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4758 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4759 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004760 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004761 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004762 } else
4763 ThisElt = LastElt;
4764
Gabor Greifba36cb52008-08-28 21:40:38 +00004765 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004766 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004767 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004768 }
4769 }
4770
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004771 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004772}
4773
Bill Wendlinga348c562007-03-22 18:42:45 +00004774/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004775///
Dan Gohman475871a2008-07-27 21:46:04 +00004776static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004777 unsigned NumNonZero, unsigned NumZero,
4778 SelectionDAG &DAG,
4779 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004780 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004781 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004782
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004783 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004784 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004785 bool First = true;
4786 for (unsigned i = 0; i < 8; ++i) {
4787 bool isNonZero = (NonZeros & (1 << i)) != 0;
4788 if (isNonZero) {
4789 if (First) {
4790 if (NumZero)
Craig Topper12216172012-01-13 08:12:35 +00004791 V = getZeroVector(MVT::v8i16, /*HasSSE2*/ true, /*HasAVX2*/ false,
4792 DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004793 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004794 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004795 First = false;
4796 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004797 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004798 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004799 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004800 }
4801 }
4802
4803 return V;
4804}
4805
Evan Chengf26ffe92008-05-29 08:22:04 +00004806/// getVShift - Return a vector logical shift node.
4807///
Owen Andersone50ed302009-08-10 22:56:29 +00004808static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004809 unsigned NumBits, SelectionDAG &DAG,
4810 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004811 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004812 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004813 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004814 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4815 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004816 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004817 DAG.getConstant(NumBits,
4818 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004819}
4820
Dan Gohman475871a2008-07-27 21:46:04 +00004821SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004822X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004823 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004824
Evan Chengc3630942009-12-09 21:00:30 +00004825 // Check if the scalar load can be widened into a vector load. And if
4826 // the address is "base + cst" see if the cst can be "absorbed" into
4827 // the shuffle mask.
4828 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4829 SDValue Ptr = LD->getBasePtr();
4830 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4831 return SDValue();
4832 EVT PVT = LD->getValueType(0);
4833 if (PVT != MVT::i32 && PVT != MVT::f32)
4834 return SDValue();
4835
4836 int FI = -1;
4837 int64_t Offset = 0;
4838 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4839 FI = FINode->getIndex();
4840 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004841 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004842 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4843 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4844 Offset = Ptr.getConstantOperandVal(1);
4845 Ptr = Ptr.getOperand(0);
4846 } else {
4847 return SDValue();
4848 }
4849
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004850 // FIXME: 256-bit vector instructions don't require a strict alignment,
4851 // improve this code to support it better.
4852 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004853 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004854 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004855 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004856 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004857 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004858 // Can't change the alignment. FIXME: It's possible to compute
4859 // the exact stack offset and reference FI + adjust offset instead.
4860 // If someone *really* cares about this. That's the way to implement it.
4861 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004862 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004863 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004864 }
4865 }
4866
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004867 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004868 // Ptr + (Offset & ~15).
4869 if (Offset < 0)
4870 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004871 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004872 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004873 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004874 if (StartOffset)
4875 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4876 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4877
4878 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004879 int NumElems = VT.getVectorNumElements();
4880
4881 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4882 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4883 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004884 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004885 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004886
4887 // Canonicalize it to a v4i32 or v8i32 shuffle.
4888 SmallVector<int, 8> Mask;
4889 for (int i = 0; i < NumElems; ++i)
4890 Mask.push_back(EltNo);
4891
4892 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4893 return DAG.getNode(ISD::BITCAST, dl, NVT,
4894 DAG.getVectorShuffle(CanonVT, dl, V1,
4895 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004896 }
4897
4898 return SDValue();
4899}
4900
Michael J. Spencerec38de22010-10-10 22:04:20 +00004901/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4902/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004903/// load which has the same value as a build_vector whose operands are 'elts'.
4904///
4905/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004906///
Nate Begeman1449f292010-03-24 22:19:06 +00004907/// FIXME: we'd also like to handle the case where the last elements are zero
4908/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4909/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004910static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004911 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004912 EVT EltVT = VT.getVectorElementType();
4913 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004914
Nate Begemanfdea31a2010-03-24 20:49:50 +00004915 LoadSDNode *LDBase = NULL;
4916 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004917
Nate Begeman1449f292010-03-24 22:19:06 +00004918 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004919 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004920 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004921 for (unsigned i = 0; i < NumElems; ++i) {
4922 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004923
Nate Begemanfdea31a2010-03-24 20:49:50 +00004924 if (!Elt.getNode() ||
4925 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4926 return SDValue();
4927 if (!LDBase) {
4928 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4929 return SDValue();
4930 LDBase = cast<LoadSDNode>(Elt.getNode());
4931 LastLoadedElt = i;
4932 continue;
4933 }
4934 if (Elt.getOpcode() == ISD::UNDEF)
4935 continue;
4936
4937 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4938 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4939 return SDValue();
4940 LastLoadedElt = i;
4941 }
Nate Begeman1449f292010-03-24 22:19:06 +00004942
4943 // If we have found an entire vector of loads and undefs, then return a large
4944 // load of the entire vector width starting at the base pointer. If we found
4945 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004946 if (LastLoadedElt == NumElems - 1) {
4947 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004948 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004949 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004950 LDBase->isVolatile(), LDBase->isNonTemporal(),
4951 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004952 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004953 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004954 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004955 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004956 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4957 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004958 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4959 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004960 SDValue ResNode =
4961 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4962 LDBase->getPointerInfo(),
4963 LDBase->getAlignment(),
4964 false/*isVolatile*/, true/*ReadMem*/,
4965 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004966 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004967 }
4968 return SDValue();
4969}
4970
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004971/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4972/// a vbroadcast node. We support two patterns:
4973/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4974/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4975/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004976/// The scalar load node is returned when a pattern is found,
4977/// or SDValue() otherwise.
Craig Toppera9376332012-01-10 08:23:59 +00004978static SDValue isVectorBroadcast(SDValue &Op, const X86Subtarget *Subtarget) {
4979 if (!Subtarget->hasAVX())
4980 return SDValue();
4981
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004982 EVT VT = Op.getValueType();
4983 SDValue V = Op;
4984
4985 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4986 V = V.getOperand(0);
4987
4988 //A suspected load to be broadcasted.
4989 SDValue Ld;
4990
4991 switch (V.getOpcode()) {
4992 default:
4993 // Unknown pattern found.
4994 return SDValue();
4995
4996 case ISD::BUILD_VECTOR: {
4997 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004998 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004999 return SDValue();
5000
5001 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005002
5003 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005004 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005005 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005006 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005007 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005008 }
5009
5010 case ISD::VECTOR_SHUFFLE: {
5011 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5012
5013 // Shuffles must have a splat mask where the first element is
5014 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005015 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005016 return SDValue();
5017
5018 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005019 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005020 return SDValue();
5021
5022 Ld = Sc.getOperand(0);
5023
5024 // The scalar_to_vector node and the suspected
5025 // load node must have exactly one user.
5026 if (!Sc.hasOneUse() || !Ld.hasOneUse())
5027 return SDValue();
5028 break;
5029 }
5030 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005031
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005032 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005033 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005034 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005035
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005036 bool Is256 = VT.getSizeInBits() == 256;
5037 bool Is128 = VT.getSizeInBits() == 128;
5038 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5039
5040 // VBroadcast to YMM
5041 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5042 return Ld;
5043
5044 // VBroadcast to XMM
5045 if (Is128 && (ScalarSize == 32))
5046 return Ld;
5047
Craig Toppera9376332012-01-10 08:23:59 +00005048 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
5049 // double since there is vbroadcastsd xmm
5050 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
5051 // VBroadcast to YMM
5052 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
5053 return Ld;
5054
5055 // VBroadcast to XMM
5056 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
5057 return Ld;
5058 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005059
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005060 // Unsupported broadcast.
5061 return SDValue();
5062}
5063
Evan Chengc3630942009-12-09 21:00:30 +00005064SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005065X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005066 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005067
David Greenef125a292011-02-08 19:04:41 +00005068 EVT VT = Op.getValueType();
5069 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005070 unsigned NumElems = Op.getNumOperands();
5071
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005072 // Vectors containing all zeros can be matched by pxor and xorps later
5073 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5074 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5075 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005076 if (Op.getValueType() == MVT::v4i32 ||
5077 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005078 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005079
Craig Topper12216172012-01-13 08:12:35 +00005080 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(),
5081 Subtarget->hasAVX2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005082 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005083
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005084 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005085 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5086 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005087 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005088 if (Op.getValueType() == MVT::v4i32 ||
5089 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005090 return Op;
5091
Craig Topper745a86b2011-11-19 22:34:59 +00005092 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005093 }
5094
Craig Toppera9376332012-01-10 08:23:59 +00005095 SDValue LD = isVectorBroadcast(Op, Subtarget);
5096 if (LD.getNode())
5097 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005098
Owen Andersone50ed302009-08-10 22:56:29 +00005099 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005100
Evan Cheng0db9fe62006-04-25 20:13:52 +00005101 unsigned NumZero = 0;
5102 unsigned NumNonZero = 0;
5103 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005104 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005105 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005106 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005107 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005108 if (Elt.getOpcode() == ISD::UNDEF)
5109 continue;
5110 Values.insert(Elt);
5111 if (Elt.getOpcode() != ISD::Constant &&
5112 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005113 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005114 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005115 NumZero++;
5116 else {
5117 NonZeros |= (1 << i);
5118 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005119 }
5120 }
5121
Chris Lattner97a2a562010-08-26 05:24:29 +00005122 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5123 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005124 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005125
Chris Lattner67f453a2008-03-09 05:42:06 +00005126 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005127 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005128 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005129 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005130
Chris Lattner62098042008-03-09 01:05:04 +00005131 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5132 // the value are obviously zero, truncate the value to i32 and do the
5133 // insertion that way. Only do this if the value is non-constant or if the
5134 // value is a constant being inserted into element 0. It is cheaper to do
5135 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005136 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005137 (!IsAllConstants || Idx == 0)) {
5138 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005139 // Handle SSE only.
5140 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5141 EVT VecVT = MVT::v4i32;
5142 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005143
Chris Lattner62098042008-03-09 01:05:04 +00005144 // Truncate the value (which may itself be a constant) to i32, and
5145 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005146 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005147 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005148 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005149
Chris Lattner62098042008-03-09 01:05:04 +00005150 // Now we have our 32-bit value zero extended in the low element of
5151 // a vector. If Idx != 0, swizzle it into place.
5152 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005153 SmallVector<int, 4> Mask;
5154 Mask.push_back(Idx);
5155 for (unsigned i = 1; i != VecElts; ++i)
5156 Mask.push_back(i);
5157 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005158 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005159 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005160 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005161 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005162 }
5163 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005164
Chris Lattner19f79692008-03-08 22:59:52 +00005165 // If we have a constant or non-constant insertion into the low element of
5166 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5167 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005168 // depending on what the source datatype is.
5169 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005170 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005171 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005172
5173 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005174 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005175 if (VT.getSizeInBits() == 256) {
Craig Topper12216172012-01-13 08:12:35 +00005176 SDValue ZeroVec = getZeroVector(VT, Subtarget->hasSSE2(),
5177 Subtarget->hasAVX2(), DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005178 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5179 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005180 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005181 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005182 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5183 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005184 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005185 }
5186
5187 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005188 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005189 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005190 if (VT.getSizeInBits() == 256) {
Craig Topper12216172012-01-13 08:12:35 +00005191 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget->hasSSE2(),
5192 Subtarget->hasAVX2(), DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005193 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5194 DAG, dl);
5195 } else {
5196 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005197 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005198 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005199 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005200 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005201 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005202
5203 // Is it a vector logical left shift?
5204 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005205 X86::isZeroNode(Op.getOperand(0)) &&
5206 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005207 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005208 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005209 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005210 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005211 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005212 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005213
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005214 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005215 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005216
Chris Lattner19f79692008-03-08 22:59:52 +00005217 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5218 // is a non-constant being inserted into an element other than the low one,
5219 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5220 // movd/movss) to move this into the low element, then shuffle it into
5221 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005222 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005223 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005224
Evan Cheng0db9fe62006-04-25 20:13:52 +00005225 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005226 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005227 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005228 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005229 MaskVec.push_back(i == Idx ? 0 : 1);
5230 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005231 }
5232 }
5233
Chris Lattner67f453a2008-03-09 05:42:06 +00005234 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005235 if (Values.size() == 1) {
5236 if (EVTBits == 32) {
5237 // Instead of a shuffle like this:
5238 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5239 // Check if it's possible to issue this instead.
5240 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5241 unsigned Idx = CountTrailingZeros_32(NonZeros);
5242 SDValue Item = Op.getOperand(Idx);
5243 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5244 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5245 }
Dan Gohman475871a2008-07-27 21:46:04 +00005246 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005247 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005248
Dan Gohmana3941172007-07-24 22:55:08 +00005249 // A vector full of immediates; various special cases are already
5250 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005251 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005252 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005253
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005254 // For AVX-length vectors, build the individual 128-bit pieces and use
5255 // shuffles to put them in place.
5256 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5257 SmallVector<SDValue, 32> V;
5258 for (unsigned i = 0; i < NumElems; ++i)
5259 V.push_back(Op.getOperand(i));
5260
5261 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5262
5263 // Build both the lower and upper subvector.
5264 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5265 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5266 NumElems/2);
5267
5268 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005269 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5270 DAG.getConstant(0, MVT::i32), DAG, dl);
5271 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005272 DAG, dl);
5273 }
5274
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005275 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005276 if (EVTBits == 64) {
5277 if (NumNonZero == 1) {
5278 // One half is zero or undef.
5279 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005280 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005281 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005282 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005283 }
Dan Gohman475871a2008-07-27 21:46:04 +00005284 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005285 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005286
5287 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005288 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005289 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005290 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005291 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005292 }
5293
Bill Wendling826f36f2007-03-28 00:57:11 +00005294 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005295 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005296 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005297 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005298 }
5299
5300 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005301 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005302 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005303 if (NumElems == 4 && NumZero > 0) {
5304 for (unsigned i = 0; i < 4; ++i) {
5305 bool isZero = !(NonZeros & (1 << i));
5306 if (isZero)
Craig Topper12216172012-01-13 08:12:35 +00005307 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
5308 DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005309 else
Dale Johannesenace16102009-02-03 19:33:06 +00005310 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005311 }
5312
5313 for (unsigned i = 0; i < 2; ++i) {
5314 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5315 default: break;
5316 case 0:
5317 V[i] = V[i*2]; // Must be a zero vector.
5318 break;
5319 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005320 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005321 break;
5322 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005323 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005324 break;
5325 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005326 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005327 break;
5328 }
5329 }
5330
Nate Begeman9008ca62009-04-27 18:41:29 +00005331 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005332 bool Reverse = (NonZeros & 0x3) == 2;
5333 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005334 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005335 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5336 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005337 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5338 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005339 }
5340
Nate Begemanfdea31a2010-03-24 20:49:50 +00005341 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5342 // Check for a build vector of consecutive loads.
5343 for (unsigned i = 0; i < NumElems; ++i)
5344 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005345
Nate Begemanfdea31a2010-03-24 20:49:50 +00005346 // Check for elements which are consecutive loads.
5347 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5348 if (LD.getNode())
5349 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005350
5351 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005352 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005353 SDValue Result;
5354 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5355 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5356 else
5357 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005358
Chris Lattner24faf612010-08-28 17:59:08 +00005359 for (unsigned i = 1; i < NumElems; ++i) {
5360 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5361 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005362 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005363 }
5364 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005365 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005366
Chris Lattner6e80e442010-08-28 17:15:43 +00005367 // Otherwise, expand into a number of unpckl*, start by extending each of
5368 // our (non-undef) elements to the full vector width with the element in the
5369 // bottom slot of the vector (which generates no code for SSE).
5370 for (unsigned i = 0; i < NumElems; ++i) {
5371 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5372 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5373 else
5374 V[i] = DAG.getUNDEF(VT);
5375 }
5376
5377 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005378 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5379 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5380 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005381 unsigned EltStride = NumElems >> 1;
5382 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005383 for (unsigned i = 0; i < EltStride; ++i) {
5384 // If V[i+EltStride] is undef and this is the first round of mixing,
5385 // then it is safe to just drop this shuffle: V[i] is already in the
5386 // right place, the one element (since it's the first round) being
5387 // inserted as undef can be dropped. This isn't safe for successive
5388 // rounds because they will permute elements within both vectors.
5389 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5390 EltStride == NumElems/2)
5391 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005392
Chris Lattner6e80e442010-08-28 17:15:43 +00005393 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005394 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005395 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005396 }
5397 return V[0];
5398 }
Dan Gohman475871a2008-07-27 21:46:04 +00005399 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005400}
5401
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005402// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5403// them in a MMX register. This is better than doing a stack convert.
5404static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005405 DebugLoc dl = Op.getDebugLoc();
5406 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005407
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005408 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5409 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5410 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005411 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005412 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5413 InVec = Op.getOperand(1);
5414 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5415 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005416 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005417 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5418 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5419 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005420 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005421 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5422 Mask[0] = 0; Mask[1] = 2;
5423 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5424 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005425 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005426}
5427
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005428// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5429// to create 256-bit vectors from two other 128-bit ones.
5430static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5431 DebugLoc dl = Op.getDebugLoc();
5432 EVT ResVT = Op.getValueType();
5433
5434 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5435
5436 SDValue V1 = Op.getOperand(0);
5437 SDValue V2 = Op.getOperand(1);
5438 unsigned NumElems = ResVT.getVectorNumElements();
5439
5440 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5441 DAG.getConstant(0, MVT::i32), DAG, dl);
5442 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5443 DAG, dl);
5444}
5445
5446SDValue
5447X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005448 EVT ResVT = Op.getValueType();
5449
5450 assert(Op.getNumOperands() == 2);
5451 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5452 "Unsupported CONCAT_VECTORS for value type");
5453
5454 // We support concatenate two MMX registers and place them in a MMX register.
5455 // This is better than doing a stack convert.
5456 if (ResVT.is128BitVector())
5457 return LowerMMXCONCAT_VECTORS(Op, DAG);
5458
5459 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5460 // from two other 128-bit ones.
5461 return LowerAVXCONCAT_VECTORS(Op, DAG);
5462}
5463
Nate Begemanb9a47b82009-02-23 08:49:38 +00005464// v8i16 shuffles - Prefer shuffles in the following order:
5465// 1. [all] pshuflw, pshufhw, optional move
5466// 2. [ssse3] 1 x pshufb
5467// 3. [ssse3] 2 x pshufb + 1 x por
5468// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005469SDValue
5470X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5471 SelectionDAG &DAG) const {
5472 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005473 SDValue V1 = SVOp->getOperand(0);
5474 SDValue V2 = SVOp->getOperand(1);
5475 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005476 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005477
Nate Begemanb9a47b82009-02-23 08:49:38 +00005478 // Determine if more than 1 of the words in each of the low and high quadwords
5479 // of the result come from the same quadword of one of the two inputs. Undef
5480 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005481 unsigned LoQuad[] = { 0, 0, 0, 0 };
5482 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005483 BitVector InputQuads(4);
5484 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005485 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005486 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005487 MaskVals.push_back(EltIdx);
5488 if (EltIdx < 0) {
5489 ++Quad[0];
5490 ++Quad[1];
5491 ++Quad[2];
5492 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005493 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005494 }
5495 ++Quad[EltIdx / 4];
5496 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005497 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005498
Nate Begemanb9a47b82009-02-23 08:49:38 +00005499 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005500 unsigned MaxQuad = 1;
5501 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005502 if (LoQuad[i] > MaxQuad) {
5503 BestLoQuad = i;
5504 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005505 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005506 }
5507
Nate Begemanb9a47b82009-02-23 08:49:38 +00005508 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005509 MaxQuad = 1;
5510 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005511 if (HiQuad[i] > MaxQuad) {
5512 BestHiQuad = i;
5513 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005514 }
5515 }
5516
Nate Begemanb9a47b82009-02-23 08:49:38 +00005517 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005518 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005519 // single pshufb instruction is necessary. If There are more than 2 input
5520 // quads, disable the next transformation since it does not help SSSE3.
5521 bool V1Used = InputQuads[0] || InputQuads[1];
5522 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005523 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005524 if (InputQuads.count() == 2 && V1Used && V2Used) {
5525 BestLoQuad = InputQuads.find_first();
5526 BestHiQuad = InputQuads.find_next(BestLoQuad);
5527 }
5528 if (InputQuads.count() > 2) {
5529 BestLoQuad = -1;
5530 BestHiQuad = -1;
5531 }
5532 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005533
Nate Begemanb9a47b82009-02-23 08:49:38 +00005534 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5535 // the shuffle mask. If a quad is scored as -1, that means that it contains
5536 // words from all 4 input quadwords.
5537 SDValue NewV;
5538 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005539 SmallVector<int, 8> MaskV;
5540 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5541 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005542 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005543 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5544 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5545 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005546
Nate Begemanb9a47b82009-02-23 08:49:38 +00005547 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5548 // source words for the shuffle, to aid later transformations.
5549 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005550 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005551 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005552 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005553 if (idx != (int)i)
5554 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005555 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005556 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005557 AllWordsInNewV = false;
5558 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005559 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005560
Nate Begemanb9a47b82009-02-23 08:49:38 +00005561 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5562 if (AllWordsInNewV) {
5563 for (int i = 0; i != 8; ++i) {
5564 int idx = MaskVals[i];
5565 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005566 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005567 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005568 if ((idx != i) && idx < 4)
5569 pshufhw = false;
5570 if ((idx != i) && idx > 3)
5571 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005572 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005573 V1 = NewV;
5574 V2Used = false;
5575 BestLoQuad = 0;
5576 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005577 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005578
Nate Begemanb9a47b82009-02-23 08:49:38 +00005579 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5580 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005581 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005582 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5583 unsigned TargetMask = 0;
5584 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005585 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005586 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5587 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5588 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005589 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005590 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005591 }
Eric Christopherfd179292009-08-27 18:07:15 +00005592
Nate Begemanb9a47b82009-02-23 08:49:38 +00005593 // If we have SSSE3, and all words of the result are from 1 input vector,
5594 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5595 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005596 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005597 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005598
Nate Begemanb9a47b82009-02-23 08:49:38 +00005599 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005600 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005601 // mask, and elements that come from V1 in the V2 mask, so that the two
5602 // results can be OR'd together.
5603 bool TwoInputs = V1Used && V2Used;
5604 for (unsigned i = 0; i != 8; ++i) {
5605 int EltIdx = MaskVals[i] * 2;
5606 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005607 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5608 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005609 continue;
5610 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005611 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5612 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005613 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005614 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005615 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005616 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005618 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005619 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005620
Nate Begemanb9a47b82009-02-23 08:49:38 +00005621 // Calculate the shuffle mask for the second input, shuffle it, and
5622 // OR it with the first shuffled input.
5623 pshufbMask.clear();
5624 for (unsigned i = 0; i != 8; ++i) {
5625 int EltIdx = MaskVals[i] * 2;
5626 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005627 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5628 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005629 continue;
5630 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005631 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5632 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005633 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005634 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005635 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005636 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 MVT::v16i8, &pshufbMask[0], 16));
5638 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005639 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005640 }
5641
5642 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5643 // and update MaskVals with new element order.
5644 BitVector InOrder(8);
5645 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005646 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005647 for (int i = 0; i != 4; ++i) {
5648 int idx = MaskVals[i];
5649 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005650 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005651 InOrder.set(i);
5652 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005653 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005654 InOrder.set(i);
5655 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005656 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005657 }
5658 }
5659 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005660 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005662 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005663
Craig Topperd0a31172012-01-10 06:37:29 +00005664 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005665 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5666 NewV.getOperand(0),
5667 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5668 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005669 }
Eric Christopherfd179292009-08-27 18:07:15 +00005670
Nate Begemanb9a47b82009-02-23 08:49:38 +00005671 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5672 // and update MaskVals with the new element order.
5673 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005674 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005675 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005676 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005677 for (unsigned i = 4; i != 8; ++i) {
5678 int idx = MaskVals[i];
5679 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005680 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005681 InOrder.set(i);
5682 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005683 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005684 InOrder.set(i);
5685 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005686 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005687 }
5688 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005689 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005690 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005691
Craig Topperd0a31172012-01-10 06:37:29 +00005692 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005693 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5694 NewV.getOperand(0),
5695 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5696 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005697 }
Eric Christopherfd179292009-08-27 18:07:15 +00005698
Nate Begemanb9a47b82009-02-23 08:49:38 +00005699 // In case BestHi & BestLo were both -1, which means each quadword has a word
5700 // from each of the four input quadwords, calculate the InOrder bitvector now
5701 // before falling through to the insert/extract cleanup.
5702 if (BestLoQuad == -1 && BestHiQuad == -1) {
5703 NewV = V1;
5704 for (int i = 0; i != 8; ++i)
5705 if (MaskVals[i] < 0 || MaskVals[i] == i)
5706 InOrder.set(i);
5707 }
Eric Christopherfd179292009-08-27 18:07:15 +00005708
Nate Begemanb9a47b82009-02-23 08:49:38 +00005709 // The other elements are put in the right place using pextrw and pinsrw.
5710 for (unsigned i = 0; i != 8; ++i) {
5711 if (InOrder[i])
5712 continue;
5713 int EltIdx = MaskVals[i];
5714 if (EltIdx < 0)
5715 continue;
5716 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005717 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005718 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005719 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005720 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005721 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005722 DAG.getIntPtrConstant(i));
5723 }
5724 return NewV;
5725}
5726
5727// v16i8 shuffles - Prefer shuffles in the following order:
5728// 1. [ssse3] 1 x pshufb
5729// 2. [ssse3] 2 x pshufb + 1 x por
5730// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5731static
Nate Begeman9008ca62009-04-27 18:41:29 +00005732SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005733 SelectionDAG &DAG,
5734 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005735 SDValue V1 = SVOp->getOperand(0);
5736 SDValue V2 = SVOp->getOperand(1);
5737 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005738 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005739 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005740
Nate Begemanb9a47b82009-02-23 08:49:38 +00005741 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005742 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005743 // present, fall back to case 3.
5744 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5745 bool V1Only = true;
5746 bool V2Only = true;
5747 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005748 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005749 if (EltIdx < 0)
5750 continue;
5751 if (EltIdx < 16)
5752 V2Only = false;
5753 else
5754 V1Only = false;
5755 }
Eric Christopherfd179292009-08-27 18:07:15 +00005756
Nate Begemanb9a47b82009-02-23 08:49:38 +00005757 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005758 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005759 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005760
Nate Begemanb9a47b82009-02-23 08:49:38 +00005761 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005762 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005763 //
5764 // Otherwise, we have elements from both input vectors, and must zero out
5765 // elements that come from V2 in the first mask, and V1 in the second mask
5766 // so that we can OR them together.
5767 bool TwoInputs = !(V1Only || V2Only);
5768 for (unsigned i = 0; i != 16; ++i) {
5769 int EltIdx = MaskVals[i];
5770 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005771 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005772 continue;
5773 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005774 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005775 }
5776 // If all the elements are from V2, assign it to V1 and return after
5777 // building the first pshufb.
5778 if (V2Only)
5779 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005781 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005782 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005783 if (!TwoInputs)
5784 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005785
Nate Begemanb9a47b82009-02-23 08:49:38 +00005786 // Calculate the shuffle mask for the second input, shuffle it, and
5787 // OR it with the first shuffled input.
5788 pshufbMask.clear();
5789 for (unsigned i = 0; i != 16; ++i) {
5790 int EltIdx = MaskVals[i];
5791 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005792 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005793 continue;
5794 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005795 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005796 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005797 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005798 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005799 MVT::v16i8, &pshufbMask[0], 16));
5800 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005801 }
Eric Christopherfd179292009-08-27 18:07:15 +00005802
Nate Begemanb9a47b82009-02-23 08:49:38 +00005803 // No SSSE3 - Calculate in place words and then fix all out of place words
5804 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5805 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005806 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5807 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005808 SDValue NewV = V2Only ? V2 : V1;
5809 for (int i = 0; i != 8; ++i) {
5810 int Elt0 = MaskVals[i*2];
5811 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005812
Nate Begemanb9a47b82009-02-23 08:49:38 +00005813 // This word of the result is all undef, skip it.
5814 if (Elt0 < 0 && Elt1 < 0)
5815 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005816
Nate Begemanb9a47b82009-02-23 08:49:38 +00005817 // This word of the result is already in the correct place, skip it.
5818 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5819 continue;
5820 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5821 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005822
Nate Begemanb9a47b82009-02-23 08:49:38 +00005823 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5824 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5825 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005826
5827 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5828 // using a single extract together, load it and store it.
5829 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005830 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005831 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005832 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005833 DAG.getIntPtrConstant(i));
5834 continue;
5835 }
5836
Nate Begemanb9a47b82009-02-23 08:49:38 +00005837 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005838 // source byte is not also odd, shift the extracted word left 8 bits
5839 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005840 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005841 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005842 DAG.getIntPtrConstant(Elt1 / 2));
5843 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005844 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005845 DAG.getConstant(8,
5846 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005847 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005848 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5849 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005850 }
5851 // If Elt0 is defined, extract it from the appropriate source. If the
5852 // source byte is not also even, shift the extracted word right 8 bits. If
5853 // Elt1 was also defined, OR the extracted values together before
5854 // inserting them in the result.
5855 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005856 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005857 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5858 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005859 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005860 DAG.getConstant(8,
5861 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005862 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005863 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5864 DAG.getConstant(0x00FF, MVT::i16));
5865 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005866 : InsElt0;
5867 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005868 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005869 DAG.getIntPtrConstant(i));
5870 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005871 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005872}
5873
Evan Cheng7a831ce2007-12-15 03:00:47 +00005874/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005875/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005876/// done when every pair / quad of shuffle mask elements point to elements in
5877/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005878/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005879static
Nate Begeman9008ca62009-04-27 18:41:29 +00005880SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005881 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005882 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005883 SDValue V1 = SVOp->getOperand(0);
5884 SDValue V2 = SVOp->getOperand(1);
5885 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005886 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005887 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005888 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005889 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005890 case MVT::v4f32: NewVT = MVT::v2f64; break;
5891 case MVT::v4i32: NewVT = MVT::v2i64; break;
5892 case MVT::v8i16: NewVT = MVT::v4i32; break;
5893 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005894 }
5895
Nate Begeman9008ca62009-04-27 18:41:29 +00005896 int Scale = NumElems / NewWidth;
5897 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005898 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005899 int StartIdx = -1;
5900 for (int j = 0; j < Scale; ++j) {
5901 int EltIdx = SVOp->getMaskElt(i+j);
5902 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005903 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005904 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005905 StartIdx = EltIdx - (EltIdx % Scale);
5906 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005907 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005908 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005909 if (StartIdx == -1)
5910 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005911 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005912 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005913 }
5914
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005915 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5916 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005917 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005918}
5919
Evan Chengd880b972008-05-09 21:53:03 +00005920/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005921///
Owen Andersone50ed302009-08-10 22:56:29 +00005922static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005923 SDValue SrcOp, SelectionDAG &DAG,
5924 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005925 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005926 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005927 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005928 LD = dyn_cast<LoadSDNode>(SrcOp);
5929 if (!LD) {
5930 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5931 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005932 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005933 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005934 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005935 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005936 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005937 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005938 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005939 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005940 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5941 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5942 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005943 SrcOp.getOperand(0)
5944 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005945 }
5946 }
5947 }
5948
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005949 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005950 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005951 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005952 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005953}
5954
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005955/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
5956/// shuffle node referes to only one lane in the sources.
5957static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
5958 EVT VT = SVOp->getValueType(0);
5959 int NumElems = VT.getVectorNumElements();
5960 int HalfSize = NumElems/2;
5961 SmallVector<int, 16> M;
5962 SVOp->getMask(M);
5963 bool MatchA = false, MatchB = false;
5964
5965 for (int l = 0; l < NumElems*2; l += HalfSize) {
5966 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
5967 MatchA = true;
5968 break;
5969 }
5970 }
5971
5972 for (int l = 0; l < NumElems*2; l += HalfSize) {
5973 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
5974 MatchB = true;
5975 break;
5976 }
5977 }
5978
5979 return MatchA && MatchB;
5980}
5981
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005982/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5983/// which could not be matched by any known target speficic shuffle
5984static SDValue
5985LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005986 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
5987 // If each half of a vector shuffle node referes to only one lane in the
5988 // source vectors, extract each used 128-bit lane and shuffle them using
5989 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
5990 // the work to the legalizer.
5991 DebugLoc dl = SVOp->getDebugLoc();
5992 EVT VT = SVOp->getValueType(0);
5993 int NumElems = VT.getVectorNumElements();
5994 int HalfSize = NumElems/2;
5995
5996 // Extract the reference for each half
5997 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
5998 int FstVecOpNum = 0, SndVecOpNum = 0;
5999 for (int i = 0; i < HalfSize; ++i) {
6000 int Elt = SVOp->getMaskElt(i);
6001 if (SVOp->getMaskElt(i) < 0)
6002 continue;
6003 FstVecOpNum = Elt/NumElems;
6004 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6005 break;
6006 }
6007 for (int i = HalfSize; i < NumElems; ++i) {
6008 int Elt = SVOp->getMaskElt(i);
6009 if (SVOp->getMaskElt(i) < 0)
6010 continue;
6011 SndVecOpNum = Elt/NumElems;
6012 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6013 break;
6014 }
6015
6016 // Extract the subvectors
6017 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
6018 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
6019 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
6020 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
6021
6022 // Generate 128-bit shuffles
6023 SmallVector<int, 16> MaskV1, MaskV2;
6024 for (int i = 0; i < HalfSize; ++i) {
6025 int Elt = SVOp->getMaskElt(i);
6026 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6027 }
6028 for (int i = HalfSize; i < NumElems; ++i) {
6029 int Elt = SVOp->getMaskElt(i);
6030 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6031 }
6032
6033 EVT NVT = V1.getValueType();
6034 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
6035 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
6036
6037 // Concatenate the result back
6038 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
6039 DAG.getConstant(0, MVT::i32), DAG, dl);
6040 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
6041 DAG, dl);
6042 }
6043
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006044 return SDValue();
6045}
6046
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006047/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6048/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006049static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006050LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006051 SDValue V1 = SVOp->getOperand(0);
6052 SDValue V2 = SVOp->getOperand(1);
6053 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006054 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006055
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006056 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6057
Evan Chengace3c172008-07-22 21:13:36 +00006058 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006059 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006060 SmallVector<int, 8> Mask1(4U, -1);
6061 SmallVector<int, 8> PermMask;
6062 SVOp->getMask(PermMask);
6063
Evan Chengace3c172008-07-22 21:13:36 +00006064 unsigned NumHi = 0;
6065 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006066 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006067 int Idx = PermMask[i];
6068 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006069 Locs[i] = std::make_pair(-1, -1);
6070 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006071 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6072 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006073 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006074 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006075 NumLo++;
6076 } else {
6077 Locs[i] = std::make_pair(1, NumHi);
6078 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006079 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006080 NumHi++;
6081 }
6082 }
6083 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006084
Evan Chengace3c172008-07-22 21:13:36 +00006085 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006086 // If no more than two elements come from either vector. This can be
6087 // implemented with two shuffles. First shuffle gather the elements.
6088 // The second shuffle, which takes the first shuffle as both of its
6089 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006090 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006091
Nate Begeman9008ca62009-04-27 18:41:29 +00006092 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006093
Evan Chengace3c172008-07-22 21:13:36 +00006094 for (unsigned i = 0; i != 4; ++i) {
6095 if (Locs[i].first == -1)
6096 continue;
6097 else {
6098 unsigned Idx = (i < 2) ? 0 : 4;
6099 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006100 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006101 }
6102 }
6103
Nate Begeman9008ca62009-04-27 18:41:29 +00006104 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006105 } else if (NumLo == 3 || NumHi == 3) {
6106 // Otherwise, we must have three elements from one vector, call it X, and
6107 // one element from the other, call it Y. First, use a shufps to build an
6108 // intermediate vector with the one element from Y and the element from X
6109 // that will be in the same half in the final destination (the indexes don't
6110 // matter). Then, use a shufps to build the final vector, taking the half
6111 // containing the element from Y from the intermediate, and the other half
6112 // from X.
6113 if (NumHi == 3) {
6114 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006115 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006116 std::swap(V1, V2);
6117 }
6118
6119 // Find the element from V2.
6120 unsigned HiIndex;
6121 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006122 int Val = PermMask[HiIndex];
6123 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006124 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006125 if (Val >= 4)
6126 break;
6127 }
6128
Nate Begeman9008ca62009-04-27 18:41:29 +00006129 Mask1[0] = PermMask[HiIndex];
6130 Mask1[1] = -1;
6131 Mask1[2] = PermMask[HiIndex^1];
6132 Mask1[3] = -1;
6133 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006134
6135 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006136 Mask1[0] = PermMask[0];
6137 Mask1[1] = PermMask[1];
6138 Mask1[2] = HiIndex & 1 ? 6 : 4;
6139 Mask1[3] = HiIndex & 1 ? 4 : 6;
6140 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006141 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006142 Mask1[0] = HiIndex & 1 ? 2 : 0;
6143 Mask1[1] = HiIndex & 1 ? 0 : 2;
6144 Mask1[2] = PermMask[2];
6145 Mask1[3] = PermMask[3];
6146 if (Mask1[2] >= 0)
6147 Mask1[2] += 4;
6148 if (Mask1[3] >= 0)
6149 Mask1[3] += 4;
6150 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006151 }
Evan Chengace3c172008-07-22 21:13:36 +00006152 }
6153
6154 // Break it into (shuffle shuffle_hi, shuffle_lo).
6155 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006156 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006157 SmallVector<int,8> LoMask(4U, -1);
6158 SmallVector<int,8> HiMask(4U, -1);
6159
6160 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006161 unsigned MaskIdx = 0;
6162 unsigned LoIdx = 0;
6163 unsigned HiIdx = 2;
6164 for (unsigned i = 0; i != 4; ++i) {
6165 if (i == 2) {
6166 MaskPtr = &HiMask;
6167 MaskIdx = 1;
6168 LoIdx = 0;
6169 HiIdx = 2;
6170 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006171 int Idx = PermMask[i];
6172 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006173 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006174 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006175 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006176 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006177 LoIdx++;
6178 } else {
6179 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006180 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006181 HiIdx++;
6182 }
6183 }
6184
Nate Begeman9008ca62009-04-27 18:41:29 +00006185 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6186 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6187 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006188 for (unsigned i = 0; i != 4; ++i) {
6189 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006190 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006191 } else {
6192 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006193 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006194 }
6195 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006196 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006197}
6198
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006199static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006200 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006201 V = V.getOperand(0);
6202 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6203 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006204 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6205 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6206 // BUILD_VECTOR (load), undef
6207 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006208 if (MayFoldLoad(V))
6209 return true;
6210 return false;
6211}
6212
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006213// FIXME: the version above should always be used. Since there's
6214// a bug where several vector shuffles can't be folded because the
6215// DAG is not updated during lowering and a node claims to have two
6216// uses while it only has one, use this version, and let isel match
6217// another instruction if the load really happens to have more than
6218// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006219// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006220static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006221 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006222 V = V.getOperand(0);
6223 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6224 V = V.getOperand(0);
6225 if (ISD::isNormalLoad(V.getNode()))
6226 return true;
6227 return false;
6228}
6229
6230/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6231/// a vector extract, and if both can be later optimized into a single load.
6232/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6233/// here because otherwise a target specific shuffle node is going to be
6234/// emitted for this shuffle, and the optimization not done.
6235/// FIXME: This is probably not the best approach, but fix the problem
6236/// until the right path is decided.
6237static
6238bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6239 const TargetLowering &TLI) {
6240 EVT VT = V.getValueType();
6241 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6242
6243 // Be sure that the vector shuffle is present in a pattern like this:
6244 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6245 if (!V.hasOneUse())
6246 return false;
6247
6248 SDNode *N = *V.getNode()->use_begin();
6249 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6250 return false;
6251
6252 SDValue EltNo = N->getOperand(1);
6253 if (!isa<ConstantSDNode>(EltNo))
6254 return false;
6255
6256 // If the bit convert changed the number of elements, it is unsafe
6257 // to examine the mask.
6258 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006259 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006260 EVT SrcVT = V.getOperand(0).getValueType();
6261 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6262 return false;
6263 V = V.getOperand(0);
6264 HasShuffleIntoBitcast = true;
6265 }
6266
6267 // Select the input vector, guarding against out of range extract vector.
6268 unsigned NumElems = VT.getVectorNumElements();
6269 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6270 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6271 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6272
6273 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006274 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006275 V = V.getOperand(0);
6276
Craig Toppera51bb3a2012-01-02 08:46:48 +00006277 if (!ISD::isNormalLoad(V.getNode()))
6278 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006279
Craig Toppera51bb3a2012-01-02 08:46:48 +00006280 // Is the original load suitable?
6281 LoadSDNode *LN0 = cast<LoadSDNode>(V);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006282
Craig Toppera51bb3a2012-01-02 08:46:48 +00006283 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || LN0->isVolatile())
6284 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006285
Craig Toppera51bb3a2012-01-02 08:46:48 +00006286 if (!HasShuffleIntoBitcast)
6287 return true;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006288
Craig Toppera51bb3a2012-01-02 08:46:48 +00006289 // If there's a bitcast before the shuffle, check if the load type and
6290 // alignment is valid.
6291 unsigned Align = LN0->getAlignment();
6292 unsigned NewAlign =
6293 TLI.getTargetData()->getABITypeAlignment(
6294 VT.getTypeForEVT(*DAG.getContext()));
6295
6296 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6297 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006298
6299 return true;
6300}
6301
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006302static
Evan Cheng835580f2010-10-07 20:50:20 +00006303SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6304 EVT VT = Op.getValueType();
6305
6306 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006307 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6308 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006309 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6310 V1, DAG));
6311}
6312
6313static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006314SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006315 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006316 SDValue V1 = Op.getOperand(0);
6317 SDValue V2 = Op.getOperand(1);
6318 EVT VT = Op.getValueType();
6319
6320 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6321
Craig Topper1accb7e2012-01-10 06:54:16 +00006322 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006323 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6324
Evan Cheng0899f5c2011-08-31 02:05:24 +00006325 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6326 return DAG.getNode(ISD::BITCAST, dl, VT,
6327 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6328 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6329 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006330}
6331
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006332static
6333SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6334 SDValue V1 = Op.getOperand(0);
6335 SDValue V2 = Op.getOperand(1);
6336 EVT VT = Op.getValueType();
6337
6338 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6339 "unsupported shuffle type");
6340
6341 if (V2.getOpcode() == ISD::UNDEF)
6342 V2 = V1;
6343
6344 // v4i32 or v4f32
6345 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6346}
6347
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006348static
Craig Topper1accb7e2012-01-10 06:54:16 +00006349SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006350 SDValue V1 = Op.getOperand(0);
6351 SDValue V2 = Op.getOperand(1);
6352 EVT VT = Op.getValueType();
6353 unsigned NumElems = VT.getVectorNumElements();
6354
6355 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6356 // operand of these instructions is only memory, so check if there's a
6357 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6358 // same masks.
6359 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006360
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006361 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006362 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006363 CanFoldLoad = true;
6364
6365 // When V1 is a load, it can be folded later into a store in isel, example:
6366 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6367 // turns into:
6368 // (MOVLPSmr addr:$src1, VR128:$src2)
6369 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006370 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006371 CanFoldLoad = true;
6372
Dan Gohman65fd6562011-11-03 21:49:52 +00006373 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006374 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006375 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006376 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6377
6378 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006379 // If we don't care about the second element, procede to use movss.
6380 if (SVOp->getMaskElt(1) != -1)
6381 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006382 }
6383
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006384 // movl and movlp will both match v2i64, but v2i64 is never matched by
6385 // movl earlier because we make it strict to avoid messing with the movlp load
6386 // folding logic (see the code above getMOVLP call). Match it here then,
6387 // this is horrible, but will stay like this until we move all shuffle
6388 // matching to x86 specific nodes. Note that for the 1st condition all
6389 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006390 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006391 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6392 // as to remove this logic from here, as much as possible
6393 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006394 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006395 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006396 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006397
6398 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6399
6400 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006401 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006402 X86::getShuffleSHUFImmediate(SVOp), DAG);
6403}
6404
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006405static
6406SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006407 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006408 const X86Subtarget *Subtarget) {
6409 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6410 EVT VT = Op.getValueType();
6411 DebugLoc dl = Op.getDebugLoc();
6412 SDValue V1 = Op.getOperand(0);
6413 SDValue V2 = Op.getOperand(1);
6414
6415 if (isZeroShuffle(SVOp))
Craig Topper12216172012-01-13 08:12:35 +00006416 return getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
6417 DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006418
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006419 // Handle splat operations
6420 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006421 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006422 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006423 // Special case, this is the only place now where it's allowed to return
6424 // a vector_shuffle operation without using a target specific node, because
6425 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6426 // this be moved to DAGCombine instead?
6427 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006428 return Op;
6429
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006430 // Use vbroadcast whenever the splat comes from a foldable load
Craig Toppera9376332012-01-10 08:23:59 +00006431 SDValue LD = isVectorBroadcast(Op, Subtarget);
6432 if (LD.getNode())
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006433 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006434
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006435 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006436 if ((Size == 128 && NumElem <= 4) ||
6437 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006438 return SDValue();
6439
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006440 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006441 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006442 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006443
6444 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6445 // do it!
6446 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6447 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6448 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006449 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006450 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006451 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006452 // FIXME: Figure out a cleaner way to do this.
6453 // Try to make use of movq to zero out the top part.
6454 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6455 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6456 if (NewOp.getNode()) {
6457 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6458 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6459 DAG, Subtarget, dl);
6460 }
6461 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6462 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6463 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6464 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6465 DAG, Subtarget, dl);
6466 }
6467 }
6468 return SDValue();
6469}
6470
Dan Gohman475871a2008-07-27 21:46:04 +00006471SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006472X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006473 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006474 SDValue V1 = Op.getOperand(0);
6475 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006476 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006477 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006478 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006479 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006480 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006481 bool V1IsSplat = false;
6482 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006483 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006484 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006485 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006486 MachineFunction &MF = DAG.getMachineFunction();
6487 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006488
Craig Topper3426a3e2011-11-14 06:46:21 +00006489 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006490
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006491 if (V1IsUndef && V2IsUndef)
6492 return DAG.getUNDEF(VT);
6493
6494 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006495
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006496 // Vector shuffle lowering takes 3 steps:
6497 //
6498 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6499 // narrowing and commutation of operands should be handled.
6500 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6501 // shuffle nodes.
6502 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6503 // so the shuffle can be broken into other shuffles and the legalizer can
6504 // try the lowering again.
6505 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006506 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006507 // be matched during isel, all of them must be converted to a target specific
6508 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006509
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006510 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6511 // narrowing and commutation of operands should be handled. The actual code
6512 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006513 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006514 if (NewOp.getNode())
6515 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006516
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006517 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6518 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper94438ba2011-12-16 08:06:31 +00006519 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006520 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006521 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006522 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006523
Craig Topperd0a31172012-01-10 06:37:29 +00006524 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006525 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006526 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006527
Dale Johannesen0488fb62010-09-30 23:57:10 +00006528 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006529 return getMOVHighToLow(Op, dl, DAG);
6530
6531 // Use to match splats
Craig Topper1accb7e2012-01-10 06:54:16 +00006532 if (HasSSE2 && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006533 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006534 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006535
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006536 if (X86::isPSHUFDMask(SVOp)) {
6537 // The actual implementation will match the mask in the if above and then
6538 // during isel it can match several different instructions, not only pshufd
6539 // as its name says, sad but true, emulate the behavior for now...
6540 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6541 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6542
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006543 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6544
Craig Topper1accb7e2012-01-10 06:54:16 +00006545 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006546 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6547
Craig Topperb3982da2011-12-31 23:50:21 +00006548 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006549 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006550 }
Eric Christopherfd179292009-08-27 18:07:15 +00006551
Evan Chengf26ffe92008-05-29 08:22:04 +00006552 // Check if this can be converted into a logical shift.
6553 bool isLeft = false;
6554 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006555 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006556 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006557 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006558 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006559 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006560 EVT EltVT = VT.getVectorElementType();
6561 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006562 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006563 }
Eric Christopherfd179292009-08-27 18:07:15 +00006564
Nate Begeman9008ca62009-04-27 18:41:29 +00006565 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006566 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006567 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006568 if (!X86::isMOVLPMask(SVOp)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006569 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006570 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6571
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006572 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006573 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6574 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006575 }
Eric Christopherfd179292009-08-27 18:07:15 +00006576
Nate Begeman9008ca62009-04-27 18:41:29 +00006577 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006578 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006579 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006580
Dale Johannesen0488fb62010-09-30 23:57:10 +00006581 if (X86::isMOVHLPSMask(SVOp))
6582 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006583
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006584 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006585 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006586
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006587 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006588 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006589
Dale Johannesen0488fb62010-09-30 23:57:10 +00006590 if (X86::isMOVLPMask(SVOp))
Craig Topper1accb7e2012-01-10 06:54:16 +00006591 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006592
Nate Begeman9008ca62009-04-27 18:41:29 +00006593 if (ShouldXformToMOVHLPS(SVOp) ||
6594 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6595 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006596
Evan Chengf26ffe92008-05-29 08:22:04 +00006597 if (isShift) {
6598 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006599 EVT EltVT = VT.getVectorElementType();
6600 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006601 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006602 }
Eric Christopherfd179292009-08-27 18:07:15 +00006603
Evan Cheng9eca5e82006-10-25 21:49:50 +00006604 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006605 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6606 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006607 V1IsSplat = isSplatVector(V1.getNode());
6608 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006609
Chris Lattner8a594482007-11-25 00:24:49 +00006610 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006611 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006612 Op = CommuteVectorShuffle(SVOp, DAG);
6613 SVOp = cast<ShuffleVectorSDNode>(Op);
6614 V1 = SVOp->getOperand(0);
6615 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006616 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006617 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006618 }
6619
Craig Topperbeabc6c2011-12-05 06:56:46 +00006620 SmallVector<int, 32> M;
6621 SVOp->getMask(M);
6622
6623 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006624 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006625 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006626 return V1;
6627 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6628 // the instruction selector will not match, so get a canonical MOVL with
6629 // swapped operands to undo the commute.
6630 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006631 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006632
Craig Topperbeabc6c2011-12-05 06:56:46 +00006633 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006634 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006635
Craig Topperbeabc6c2011-12-05 06:56:46 +00006636 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006637 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006638
Evan Cheng9bbbb982006-10-25 20:48:19 +00006639 if (V2IsSplat) {
6640 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006641 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006642 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006643 SDValue NewMask = NormalizeMask(SVOp, DAG);
6644 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6645 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006646 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006647 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006648 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006649 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006650 }
6651 }
6652 }
6653
Evan Cheng9eca5e82006-10-25 21:49:50 +00006654 if (Commuted) {
6655 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006656 // FIXME: this seems wrong.
6657 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6658 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006659
Craig Topperc0d82852011-11-22 00:44:41 +00006660 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006661 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006662
Craig Topperc0d82852011-11-22 00:44:41 +00006663 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006664 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006665 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006666
Nate Begeman9008ca62009-04-27 18:41:29 +00006667 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1ff73d72011-12-06 04:59:07 +00006668 if (!V2IsUndef && (isSHUFPMask(M, VT, /* Commuted */ true) ||
6669 isVSHUFPYMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006670 return CommuteVectorShuffle(SVOp, DAG);
6671
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006672 // The checks below are all present in isShuffleMaskLegal, but they are
6673 // inlined here right now to enable us to directly emit target specific
6674 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006675
Craig Topperd0a31172012-01-10 06:37:29 +00006676 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006677 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006678 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006679 DAG);
6680
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006681 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6682 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006683 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006684 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006685 }
6686
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006687 if (isPSHUFHWMask(M, VT))
6688 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6689 X86::getShufflePSHUFHWImmediate(SVOp),
6690 DAG);
6691
6692 if (isPSHUFLWMask(M, VT))
6693 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6694 X86::getShufflePSHUFLWImmediate(SVOp),
6695 DAG);
6696
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006697 if (isSHUFPMask(M, VT))
Craig Topperb3982da2011-12-31 23:50:21 +00006698 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006699 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006700
Craig Topper94438ba2011-12-16 08:06:31 +00006701 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006702 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006703 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006704 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006705
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006706 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006707 // Generate target specific nodes for 128 or 256-bit shuffles only
6708 // supported in the AVX instruction set.
6709 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006710
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006711 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006712 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006713 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6714
Craig Topper70b883b2011-11-28 10:14:51 +00006715 // Handle VPERMILPS/D* permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006716 if (isVPERMILPMask(M, VT, HasAVX))
Craig Topper316cd2a2011-11-30 06:25:25 +00006717 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006718 getShuffleVPERMILPImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006719
Craig Topper70b883b2011-11-28 10:14:51 +00006720 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006721 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006722 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006723 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006724
Craig Topper70b883b2011-11-28 10:14:51 +00006725 // Handle VSHUFPS/DY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006726 if (isVSHUFPYMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006727 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper9d7025b2011-11-27 21:41:12 +00006728 getShuffleVSHUFPYImmediate(SVOp), DAG);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006729
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006730 //===--------------------------------------------------------------------===//
6731 // Since no target specific shuffle was selected for this generic one,
6732 // lower it into other known shuffles. FIXME: this isn't true yet, but
6733 // this is the plan.
6734 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006735
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006736 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6737 if (VT == MVT::v8i16) {
6738 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6739 if (NewOp.getNode())
6740 return NewOp;
6741 }
6742
6743 if (VT == MVT::v16i8) {
6744 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6745 if (NewOp.getNode())
6746 return NewOp;
6747 }
6748
6749 // Handle all 128-bit wide vectors with 4 elements, and match them with
6750 // several different shuffle types.
6751 if (NumElems == 4 && VT.getSizeInBits() == 128)
6752 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6753
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006754 // Handle general 256-bit shuffles
6755 if (VT.is256BitVector())
6756 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6757
Dan Gohman475871a2008-07-27 21:46:04 +00006758 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006759}
6760
Dan Gohman475871a2008-07-27 21:46:04 +00006761SDValue
6762X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006763 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006764 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006765 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006766
6767 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6768 return SDValue();
6769
Duncan Sands83ec4b62008-06-06 12:08:01 +00006770 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006771 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006772 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006773 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006774 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006775 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006776 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006777 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6778 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6779 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006780 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6781 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006782 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006783 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006784 Op.getOperand(0)),
6785 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006786 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006787 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006788 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006789 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006790 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006791 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006792 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6793 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006794 // result has a single use which is a store or a bitcast to i32. And in
6795 // the case of a store, it's not worth it if the index is a constant 0,
6796 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006797 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006798 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006799 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006800 if ((User->getOpcode() != ISD::STORE ||
6801 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6802 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006803 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006804 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006805 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006806 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006807 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006808 Op.getOperand(0)),
6809 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006810 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006811 } else if (VT == MVT::i32 || VT == MVT::i64) {
6812 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006813 if (isa<ConstantSDNode>(Op.getOperand(1)))
6814 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006815 }
Dan Gohman475871a2008-07-27 21:46:04 +00006816 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006817}
6818
6819
Dan Gohman475871a2008-07-27 21:46:04 +00006820SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006821X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6822 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006823 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006824 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006825
David Greene74a579d2011-02-10 16:57:36 +00006826 SDValue Vec = Op.getOperand(0);
6827 EVT VecVT = Vec.getValueType();
6828
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006829 // If this is a 256-bit vector result, first extract the 128-bit vector and
6830 // then extract the element from the 128-bit vector.
6831 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006832 DebugLoc dl = Op.getNode()->getDebugLoc();
6833 unsigned NumElems = VecVT.getVectorNumElements();
6834 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006835 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6836
6837 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006838 bool Upper = IdxVal >= NumElems/2;
6839 Vec = Extract128BitVector(Vec,
6840 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006841
David Greene74a579d2011-02-10 16:57:36 +00006842 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006843 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006844 }
6845
6846 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6847
Craig Topperd0a31172012-01-10 06:37:29 +00006848 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006849 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006850 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006851 return Res;
6852 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006853
Owen Andersone50ed302009-08-10 22:56:29 +00006854 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006855 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006856 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006857 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006858 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006859 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006860 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006861 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6862 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006863 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006864 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006865 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006866 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006867 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006868 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006869 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006870 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006871 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006872 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006873 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006874 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006875 if (Idx == 0)
6876 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006877
Evan Cheng0db9fe62006-04-25 20:13:52 +00006878 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006879 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006880 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006881 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006882 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006883 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006884 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006885 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006886 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6887 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6888 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006889 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006890 if (Idx == 0)
6891 return Op;
6892
6893 // UNPCKHPD the element to the lowest double word, then movsd.
6894 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6895 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006896 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006897 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006898 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006899 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006900 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006901 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006902 }
6903
Dan Gohman475871a2008-07-27 21:46:04 +00006904 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006905}
6906
Dan Gohman475871a2008-07-27 21:46:04 +00006907SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006908X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6909 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006910 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006911 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006912 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006913
Dan Gohman475871a2008-07-27 21:46:04 +00006914 SDValue N0 = Op.getOperand(0);
6915 SDValue N1 = Op.getOperand(1);
6916 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006917
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006918 if (VT.getSizeInBits() == 256)
6919 return SDValue();
6920
Dan Gohman8a55ce42009-09-23 21:02:20 +00006921 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006922 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006923 unsigned Opc;
6924 if (VT == MVT::v8i16)
6925 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006926 else if (VT == MVT::v16i8)
6927 Opc = X86ISD::PINSRB;
6928 else
6929 Opc = X86ISD::PINSRB;
6930
Nate Begeman14d12ca2008-02-11 04:19:36 +00006931 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6932 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006933 if (N1.getValueType() != MVT::i32)
6934 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6935 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006936 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006937 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006938 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006939 // Bits [7:6] of the constant are the source select. This will always be
6940 // zero here. The DAG Combiner may combine an extract_elt index into these
6941 // bits. For example (insert (extract, 3), 2) could be matched by putting
6942 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006943 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006944 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006945 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006946 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006947 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006948 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006949 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006950 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006951 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6952 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006953 // PINSR* works with constant index.
6954 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006955 }
Dan Gohman475871a2008-07-27 21:46:04 +00006956 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006957}
6958
Dan Gohman475871a2008-07-27 21:46:04 +00006959SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006960X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006961 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006962 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006963
David Greene6b381262011-02-09 15:32:06 +00006964 DebugLoc dl = Op.getDebugLoc();
6965 SDValue N0 = Op.getOperand(0);
6966 SDValue N1 = Op.getOperand(1);
6967 SDValue N2 = Op.getOperand(2);
6968
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006969 // If this is a 256-bit vector result, first extract the 128-bit vector,
6970 // insert the element into the extracted half and then place it back.
6971 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006972 if (!isa<ConstantSDNode>(N2))
6973 return SDValue();
6974
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006975 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006976 unsigned NumElems = VT.getVectorNumElements();
6977 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006978 bool Upper = IdxVal >= NumElems/2;
6979 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6980 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006981
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006982 // Insert the element into the desired half.
6983 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6984 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006985
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006986 // Insert the changed part back to the 256-bit vector
6987 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006988 }
6989
Craig Topperd0a31172012-01-10 06:37:29 +00006990 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006991 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6992
Dan Gohman8a55ce42009-09-23 21:02:20 +00006993 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006994 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006995
Dan Gohman8a55ce42009-09-23 21:02:20 +00006996 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006997 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6998 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006999 if (N1.getValueType() != MVT::i32)
7000 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7001 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007002 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007003 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007004 }
Dan Gohman475871a2008-07-27 21:46:04 +00007005 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007006}
7007
Dan Gohman475871a2008-07-27 21:46:04 +00007008SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007009X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007010 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007011 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007012 EVT OpVT = Op.getValueType();
7013
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007014 // If this is a 256-bit vector result, first insert into a 128-bit
7015 // vector and then insert into the 256-bit vector.
7016 if (OpVT.getSizeInBits() > 128) {
7017 // Insert into a 128-bit vector.
7018 EVT VT128 = EVT::getVectorVT(*Context,
7019 OpVT.getVectorElementType(),
7020 OpVT.getVectorNumElements() / 2);
7021
7022 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7023
7024 // Insert the 128-bit vector.
7025 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7026 DAG.getConstant(0, MVT::i32),
7027 DAG, dl);
7028 }
7029
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007030 if (Op.getValueType() == MVT::v1i64 &&
7031 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007032 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007033
Owen Anderson825b72b2009-08-11 20:47:22 +00007034 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007035 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7036 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007037 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007038 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007039}
7040
David Greene91585092011-01-26 15:38:49 +00007041// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7042// a simple subregister reference or explicit instructions to grab
7043// upper bits of a vector.
7044SDValue
7045X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7046 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007047 DebugLoc dl = Op.getNode()->getDebugLoc();
7048 SDValue Vec = Op.getNode()->getOperand(0);
7049 SDValue Idx = Op.getNode()->getOperand(1);
7050
7051 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7052 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7053 return Extract128BitVector(Vec, Idx, DAG, dl);
7054 }
David Greene91585092011-01-26 15:38:49 +00007055 }
7056 return SDValue();
7057}
7058
David Greenecfe33c42011-01-26 19:13:22 +00007059// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7060// simple superregister reference or explicit instructions to insert
7061// the upper bits of a vector.
7062SDValue
7063X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7064 if (Subtarget->hasAVX()) {
7065 DebugLoc dl = Op.getNode()->getDebugLoc();
7066 SDValue Vec = Op.getNode()->getOperand(0);
7067 SDValue SubVec = Op.getNode()->getOperand(1);
7068 SDValue Idx = Op.getNode()->getOperand(2);
7069
7070 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7071 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007072 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007073 }
7074 }
7075 return SDValue();
7076}
7077
Bill Wendling056292f2008-09-16 21:48:12 +00007078// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7079// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7080// one of the above mentioned nodes. It has to be wrapped because otherwise
7081// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7082// be used to form addressing mode. These wrapped nodes will be selected
7083// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007084SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007085X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007086 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007087
Chris Lattner41621a22009-06-26 19:22:52 +00007088 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7089 // global base reg.
7090 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007091 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007092 CodeModel::Model M = getTargetMachine().getCodeModel();
7093
Chris Lattner4f066492009-07-11 20:29:19 +00007094 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007095 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007096 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007097 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007098 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007099 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007100 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007101
Evan Cheng1606e8e2009-03-13 07:51:59 +00007102 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007103 CP->getAlignment(),
7104 CP->getOffset(), OpFlag);
7105 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007106 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007107 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007108 if (OpFlag) {
7109 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007110 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007111 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007112 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007113 }
7114
7115 return Result;
7116}
7117
Dan Gohmand858e902010-04-17 15:26:15 +00007118SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007119 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007120
Chris Lattner18c59872009-06-27 04:16:01 +00007121 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7122 // global base reg.
7123 unsigned char OpFlag = 0;
7124 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007125 CodeModel::Model M = getTargetMachine().getCodeModel();
7126
Chris Lattner4f066492009-07-11 20:29:19 +00007127 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007128 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007129 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007130 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007131 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007132 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007133 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007134
Chris Lattner18c59872009-06-27 04:16:01 +00007135 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7136 OpFlag);
7137 DebugLoc DL = JT->getDebugLoc();
7138 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007139
Chris Lattner18c59872009-06-27 04:16:01 +00007140 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007141 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007142 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7143 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007144 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007145 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007146
Chris Lattner18c59872009-06-27 04:16:01 +00007147 return Result;
7148}
7149
7150SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007151X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007152 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007153
Chris Lattner18c59872009-06-27 04:16:01 +00007154 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7155 // global base reg.
7156 unsigned char OpFlag = 0;
7157 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007158 CodeModel::Model M = getTargetMachine().getCodeModel();
7159
Chris Lattner4f066492009-07-11 20:29:19 +00007160 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007161 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7162 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7163 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007164 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007165 } else if (Subtarget->isPICStyleGOT()) {
7166 OpFlag = X86II::MO_GOT;
7167 } else if (Subtarget->isPICStyleStubPIC()) {
7168 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7169 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7170 OpFlag = X86II::MO_DARWIN_NONLAZY;
7171 }
Eric Christopherfd179292009-08-27 18:07:15 +00007172
Chris Lattner18c59872009-06-27 04:16:01 +00007173 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007174
Chris Lattner18c59872009-06-27 04:16:01 +00007175 DebugLoc DL = Op.getDebugLoc();
7176 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007177
7178
Chris Lattner18c59872009-06-27 04:16:01 +00007179 // With PIC, the address is actually $g + Offset.
7180 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007181 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007182 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7183 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007184 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007185 Result);
7186 }
Eric Christopherfd179292009-08-27 18:07:15 +00007187
Eli Friedman586272d2011-08-11 01:48:05 +00007188 // For symbols that require a load from a stub to get the address, emit the
7189 // load.
7190 if (isGlobalStubReference(OpFlag))
7191 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007192 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007193
Chris Lattner18c59872009-06-27 04:16:01 +00007194 return Result;
7195}
7196
Dan Gohman475871a2008-07-27 21:46:04 +00007197SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007198X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007199 // Create the TargetBlockAddressAddress node.
7200 unsigned char OpFlags =
7201 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007202 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007203 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007204 DebugLoc dl = Op.getDebugLoc();
7205 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7206 /*isTarget=*/true, OpFlags);
7207
Dan Gohmanf705adb2009-10-30 01:28:02 +00007208 if (Subtarget->isPICStyleRIPRel() &&
7209 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007210 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7211 else
7212 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007213
Dan Gohman29cbade2009-11-20 23:18:13 +00007214 // With PIC, the address is actually $g + Offset.
7215 if (isGlobalRelativeToPICBase(OpFlags)) {
7216 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7217 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7218 Result);
7219 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007220
7221 return Result;
7222}
7223
7224SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007225X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007226 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007227 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007228 // Create the TargetGlobalAddress node, folding in the constant
7229 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007230 unsigned char OpFlags =
7231 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007232 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007233 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007234 if (OpFlags == X86II::MO_NO_FLAG &&
7235 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007236 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007237 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007238 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007239 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007240 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007241 }
Eric Christopherfd179292009-08-27 18:07:15 +00007242
Chris Lattner4f066492009-07-11 20:29:19 +00007243 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007244 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007245 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7246 else
7247 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007248
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007249 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007250 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007251 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7252 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007253 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007254 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007255
Chris Lattner36c25012009-07-10 07:34:39 +00007256 // For globals that require a load from a stub to get the address, emit the
7257 // load.
7258 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007259 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007260 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007261
Dan Gohman6520e202008-10-18 02:06:02 +00007262 // If there was a non-zero offset that we didn't fold, create an explicit
7263 // addition for it.
7264 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007265 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007266 DAG.getConstant(Offset, getPointerTy()));
7267
Evan Cheng0db9fe62006-04-25 20:13:52 +00007268 return Result;
7269}
7270
Evan Chengda43bcf2008-09-24 00:05:32 +00007271SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007272X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007273 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007274 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007275 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007276}
7277
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007278static SDValue
7279GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007280 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007281 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007282 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007283 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007284 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007285 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007286 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007287 GA->getOffset(),
7288 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007289 if (InFlag) {
7290 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007291 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007292 } else {
7293 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007294 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007295 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007296
7297 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007298 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007299
Rafael Espindola15f1b662009-04-24 12:59:40 +00007300 SDValue Flag = Chain.getValue(1);
7301 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007302}
7303
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007304// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007305static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007306LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007307 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007308 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007309 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7310 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007311 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007312 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007313 InFlag = Chain.getValue(1);
7314
Chris Lattnerb903bed2009-06-26 21:20:29 +00007315 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007316}
7317
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007318// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007319static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007320LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007321 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007322 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7323 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007324}
7325
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007326// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7327// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007328static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007329 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007330 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007331 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007332
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007333 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7334 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7335 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007336
Michael J. Spencerec38de22010-10-10 22:04:20 +00007337 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007338 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007339 MachinePointerInfo(Ptr),
7340 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007341
Chris Lattnerb903bed2009-06-26 21:20:29 +00007342 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007343 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7344 // initialexec.
7345 unsigned WrapperKind = X86ISD::Wrapper;
7346 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007347 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007348 } else if (is64Bit) {
7349 assert(model == TLSModel::InitialExec);
7350 OperandFlags = X86II::MO_GOTTPOFF;
7351 WrapperKind = X86ISD::WrapperRIP;
7352 } else {
7353 assert(model == TLSModel::InitialExec);
7354 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007355 }
Eric Christopherfd179292009-08-27 18:07:15 +00007356
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007357 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7358 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007359 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007360 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007361 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007362 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007363
Rafael Espindola9a580232009-02-27 13:37:18 +00007364 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007365 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007366 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007367
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007368 // The address of the thread local variable is the add of the thread
7369 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007370 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007371}
7372
Dan Gohman475871a2008-07-27 21:46:04 +00007373SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007374X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007375
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007376 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007377 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007378
Eric Christopher30ef0e52010-06-03 04:07:48 +00007379 if (Subtarget->isTargetELF()) {
7380 // TODO: implement the "local dynamic" model
7381 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007382
Eric Christopher30ef0e52010-06-03 04:07:48 +00007383 // If GV is an alias then use the aliasee for determining
7384 // thread-localness.
7385 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7386 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007387
7388 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007389 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007390
Eric Christopher30ef0e52010-06-03 04:07:48 +00007391 switch (model) {
7392 case TLSModel::GeneralDynamic:
7393 case TLSModel::LocalDynamic: // not implemented
7394 if (Subtarget->is64Bit())
7395 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7396 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007397
Eric Christopher30ef0e52010-06-03 04:07:48 +00007398 case TLSModel::InitialExec:
7399 case TLSModel::LocalExec:
7400 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7401 Subtarget->is64Bit());
7402 }
7403 } else if (Subtarget->isTargetDarwin()) {
7404 // Darwin only has one model of TLS. Lower to that.
7405 unsigned char OpFlag = 0;
7406 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7407 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007408
Eric Christopher30ef0e52010-06-03 04:07:48 +00007409 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7410 // global base reg.
7411 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7412 !Subtarget->is64Bit();
7413 if (PIC32)
7414 OpFlag = X86II::MO_TLVP_PIC_BASE;
7415 else
7416 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007417 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007418 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007419 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007420 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007421 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007422
Eric Christopher30ef0e52010-06-03 04:07:48 +00007423 // With PIC32, the address is actually $g + Offset.
7424 if (PIC32)
7425 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7426 DAG.getNode(X86ISD::GlobalBaseReg,
7427 DebugLoc(), getPointerTy()),
7428 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007429
Eric Christopher30ef0e52010-06-03 04:07:48 +00007430 // Lowering the machine isd will make sure everything is in the right
7431 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007432 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007433 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007434 SDValue Args[] = { Chain, Offset };
7435 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007436
Eric Christopher30ef0e52010-06-03 04:07:48 +00007437 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7438 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7439 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007440
Eric Christopher30ef0e52010-06-03 04:07:48 +00007441 // And our return value (tls address) is in the standard call return value
7442 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007443 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007444 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7445 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007446 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007447
Eric Christopher30ef0e52010-06-03 04:07:48 +00007448 assert(false &&
7449 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007450
Torok Edwinc23197a2009-07-14 16:55:14 +00007451 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007452 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007453}
7454
Evan Cheng0db9fe62006-04-25 20:13:52 +00007455
Chad Rosierb90d2a92012-01-03 23:19:12 +00007456/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7457/// and take a 2 x i32 value to shift plus a shift amount.
7458SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007459 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007460 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007461 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007462 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007463 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007464 SDValue ShOpLo = Op.getOperand(0);
7465 SDValue ShOpHi = Op.getOperand(1);
7466 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007467 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007468 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007469 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007470
Dan Gohman475871a2008-07-27 21:46:04 +00007471 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007472 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007473 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7474 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007475 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007476 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7477 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007478 }
Evan Chenge3413162006-01-09 18:33:28 +00007479
Owen Anderson825b72b2009-08-11 20:47:22 +00007480 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7481 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007482 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007483 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007484
Dan Gohman475871a2008-07-27 21:46:04 +00007485 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007486 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007487 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7488 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007489
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007490 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007491 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7492 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007493 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007494 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7495 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007496 }
7497
Dan Gohman475871a2008-07-27 21:46:04 +00007498 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007499 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007500}
Evan Chenga3195e82006-01-12 22:54:21 +00007501
Dan Gohmand858e902010-04-17 15:26:15 +00007502SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7503 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007504 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007505
Dale Johannesen0488fb62010-09-30 23:57:10 +00007506 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007507 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007508
Owen Anderson825b72b2009-08-11 20:47:22 +00007509 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007510 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007511
Eli Friedman36df4992009-05-27 00:47:34 +00007512 // These are really Legal; return the operand so the caller accepts it as
7513 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007514 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007515 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007516 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007517 Subtarget->is64Bit()) {
7518 return Op;
7519 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007520
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007521 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007522 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007523 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007524 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007525 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007526 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007527 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007528 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007529 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007530 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7531}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007532
Owen Andersone50ed302009-08-10 22:56:29 +00007533SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007534 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007535 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007536 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007537 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007538 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007539 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007540 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007541 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007542 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007543 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007544
Chris Lattner492a43e2010-09-22 01:28:21 +00007545 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007546
Stuart Hastings84be9582011-06-02 15:57:11 +00007547 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7548 MachineMemOperand *MMO;
7549 if (FI) {
7550 int SSFI = FI->getIndex();
7551 MMO =
7552 DAG.getMachineFunction()
7553 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7554 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7555 } else {
7556 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7557 StackSlot = StackSlot.getOperand(1);
7558 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007559 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007560 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7561 X86ISD::FILD, DL,
7562 Tys, Ops, array_lengthof(Ops),
7563 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007564
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007565 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007566 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007567 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007568
7569 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7570 // shouldn't be necessary except that RFP cannot be live across
7571 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007572 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007573 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7574 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007575 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007576 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007577 SDValue Ops[] = {
7578 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7579 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007580 MachineMemOperand *MMO =
7581 DAG.getMachineFunction()
7582 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007583 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007584
Chris Lattner492a43e2010-09-22 01:28:21 +00007585 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7586 Ops, array_lengthof(Ops),
7587 Op.getValueType(), MMO);
7588 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007589 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007590 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007591 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007592
Evan Cheng0db9fe62006-04-25 20:13:52 +00007593 return Result;
7594}
7595
Bill Wendling8b8a6362009-01-17 03:56:04 +00007596// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007597SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7598 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007599 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007600 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007601 movq %rax, %xmm0
7602 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7603 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7604 #ifdef __SSE3__
7605 haddpd %xmm0, %xmm0
7606 #else
7607 pshufd $0x4e, %xmm0, %xmm1
7608 addpd %xmm1, %xmm0
7609 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007610 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007611
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007612 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007613 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007614
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007615 // Build some magic constants.
Chad Rosier01d426e2011-12-15 01:16:09 +00007616 SmallVector<Constant*,4> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007617 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
Bill Wendling397ae212012-01-05 02:13:20 +00007618 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
Owen Andersoneed707b2009-07-24 23:12:02 +00007619 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7620 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007621 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007622 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007623
Chad Rosier01d426e2011-12-15 01:16:09 +00007624 SmallVector<Constant*,2> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007625 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007626 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Bill Wendling397ae212012-01-05 02:13:20 +00007627 CV1.push_back(
7628 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007629 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007630 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007631
Bill Wendling397ae212012-01-05 02:13:20 +00007632 // Load the 64-bit value into an XMM register.
7633 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7634 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007635 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007636 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007637 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007638 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7639 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7640 CLod0);
7641
Owen Anderson825b72b2009-08-11 20:47:22 +00007642 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007643 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007644 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007645 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007646 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007647 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007648
Craig Topperd0a31172012-01-10 06:37:29 +00007649 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007650 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7651 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7652 } else {
7653 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7654 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7655 S2F, 0x4E, DAG);
7656 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7657 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7658 Sub);
7659 }
7660
7661 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007662 DAG.getIntPtrConstant(0));
7663}
7664
Bill Wendling8b8a6362009-01-17 03:56:04 +00007665// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007666SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7667 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007668 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007669 // FP constant to bias correct the final result.
7670 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007671 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007672
7673 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007674 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007675 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007676
Eli Friedmanf3704762011-08-29 21:15:46 +00007677 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007678 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007679
Owen Anderson825b72b2009-08-11 20:47:22 +00007680 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007681 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007682 DAG.getIntPtrConstant(0));
7683
7684 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007685 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007686 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007687 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007688 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007689 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007690 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007691 MVT::v2f64, Bias)));
7692 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007693 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007694 DAG.getIntPtrConstant(0));
7695
7696 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007697 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007698
7699 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007700 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007701
Owen Anderson825b72b2009-08-11 20:47:22 +00007702 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007703 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007704 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007705 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007706 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007707 }
7708
7709 // Handle final rounding.
7710 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007711}
7712
Dan Gohmand858e902010-04-17 15:26:15 +00007713SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7714 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007715 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007716 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007717
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007718 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007719 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7720 // the optimization here.
7721 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007722 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007723
Owen Andersone50ed302009-08-10 22:56:29 +00007724 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007725 EVT DstVT = Op.getValueType();
7726 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007727 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007728 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007729 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007730 else if (Subtarget->is64Bit() &&
7731 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007732 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007733
7734 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007735 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007736 if (SrcVT == MVT::i32) {
7737 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7738 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7739 getPointerTy(), StackSlot, WordOff);
7740 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007741 StackSlot, MachinePointerInfo(),
7742 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007743 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007744 OffsetSlot, MachinePointerInfo(),
7745 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007746 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7747 return Fild;
7748 }
7749
7750 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7751 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007752 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007753 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007754 // For i64 source, we need to add the appropriate power of 2 if the input
7755 // was negative. This is the same as the optimization in
7756 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7757 // we must be careful to do the computation in x87 extended precision, not
7758 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007759 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7760 MachineMemOperand *MMO =
7761 DAG.getMachineFunction()
7762 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7763 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007764
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007765 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7766 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007767 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7768 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007769
7770 APInt FF(32, 0x5F800000ULL);
7771
7772 // Check whether the sign bit is set.
7773 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7774 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7775 ISD::SETLT);
7776
7777 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7778 SDValue FudgePtr = DAG.getConstantPool(
7779 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7780 getPointerTy());
7781
7782 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7783 SDValue Zero = DAG.getIntPtrConstant(0);
7784 SDValue Four = DAG.getIntPtrConstant(4);
7785 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7786 Zero, Four);
7787 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7788
7789 // Load the value out, extending it from f32 to f80.
7790 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007791 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007792 FudgePtr, MachinePointerInfo::getConstantPool(),
7793 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007794 // Extend everything to 80 bits to force it to be done on x87.
7795 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7796 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007797}
7798
Dan Gohman475871a2008-07-27 21:46:04 +00007799std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007800FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007801 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007802
Owen Andersone50ed302009-08-10 22:56:29 +00007803 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007804
7805 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007806 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7807 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007808 }
7809
Owen Anderson825b72b2009-08-11 20:47:22 +00007810 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7811 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007812 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007813
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007814 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007815 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007816 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007817 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007818 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007819 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007820 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007821 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007822
Evan Cheng87c89352007-10-15 20:11:21 +00007823 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7824 // stack slot.
7825 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007826 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007827 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007828 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007829
Michael J. Spencerec38de22010-10-10 22:04:20 +00007830
7831
Evan Cheng0db9fe62006-04-25 20:13:52 +00007832 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007833 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007834 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007835 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7836 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7837 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007838 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007839
Dan Gohman475871a2008-07-27 21:46:04 +00007840 SDValue Chain = DAG.getEntryNode();
7841 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007842 EVT TheVT = Op.getOperand(0).getValueType();
7843 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007844 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007845 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007846 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007847 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007848 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007849 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007850 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007851 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007852
Chris Lattner492a43e2010-09-22 01:28:21 +00007853 MachineMemOperand *MMO =
7854 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7855 MachineMemOperand::MOLoad, MemSize, MemSize);
7856 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7857 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007858 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007859 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007860 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7861 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007862
Chris Lattner07290932010-09-22 01:05:16 +00007863 MachineMemOperand *MMO =
7864 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7865 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007866
Evan Cheng0db9fe62006-04-25 20:13:52 +00007867 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007868 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007869 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7870 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007871
Chris Lattner27a6c732007-11-24 07:07:01 +00007872 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007873}
7874
Dan Gohmand858e902010-04-17 15:26:15 +00007875SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7876 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007877 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007878 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007879
Eli Friedman948e95a2009-05-23 09:59:16 +00007880 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007881 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007882 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7883 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007884
Chris Lattner27a6c732007-11-24 07:07:01 +00007885 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007886 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007887 FIST, StackSlot, MachinePointerInfo(),
7888 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007889}
7890
Dan Gohmand858e902010-04-17 15:26:15 +00007891SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7892 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007893 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7894 SDValue FIST = Vals.first, StackSlot = Vals.second;
7895 assert(FIST.getNode() && "Unexpected failure");
7896
7897 // Load the result.
7898 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007899 FIST, StackSlot, MachinePointerInfo(),
7900 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007901}
7902
Dan Gohmand858e902010-04-17 15:26:15 +00007903SDValue X86TargetLowering::LowerFABS(SDValue Op,
7904 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007905 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007906 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007907 EVT VT = Op.getValueType();
7908 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007909 if (VT.isVector())
7910 EltVT = VT.getVectorElementType();
Chad Rosier01d426e2011-12-15 01:16:09 +00007911 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007912 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007913 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007914 CV.assign(2, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007915 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007916 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007917 CV.assign(4, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007918 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007919 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007920 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007921 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007922 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007923 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007924 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007925}
7926
Dan Gohmand858e902010-04-17 15:26:15 +00007927SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007928 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007929 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007930 EVT VT = Op.getValueType();
7931 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007932 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7933 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007934 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007935 NumElts = VT.getVectorNumElements();
7936 }
7937 SmallVector<Constant*,8> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007938 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007939 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Chad Rosiera860b182011-12-15 01:02:25 +00007940 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007941 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007942 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Chad Rosiera860b182011-12-15 01:02:25 +00007943 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007944 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007945 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007946 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007947 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007948 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007949 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007950 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007951 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007952 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007953 DAG.getNode(ISD::XOR, dl, XORVT,
7954 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007955 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007956 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007957 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007958 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007959 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007960}
7961
Dan Gohmand858e902010-04-17 15:26:15 +00007962SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007963 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007964 SDValue Op0 = Op.getOperand(0);
7965 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007966 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007967 EVT VT = Op.getValueType();
7968 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007969
7970 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007971 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007972 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007973 SrcVT = VT;
7974 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007975 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007976 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007977 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007978 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007979 }
7980
7981 // At this point the operands and the result should have the same
7982 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007983
Evan Cheng68c47cb2007-01-05 07:55:56 +00007984 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007985 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007986 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007987 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7988 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007989 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007990 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7991 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7992 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7993 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007994 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007995 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007996 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007997 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007998 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007999 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008000 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008001
8002 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008003 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008004 // Op0 is MVT::f32, Op1 is MVT::f64.
8005 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8006 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8007 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008008 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008009 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008010 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008011 }
8012
Evan Cheng73d6cf12007-01-05 21:37:56 +00008013 // Clear first operand sign bit.
8014 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008015 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008016 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8017 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008018 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008019 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8020 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8021 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8022 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008023 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008024 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008025 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008026 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008027 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008028 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008029 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008030
8031 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008032 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008033}
8034
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008035SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8036 SDValue N0 = Op.getOperand(0);
8037 DebugLoc dl = Op.getDebugLoc();
8038 EVT VT = Op.getValueType();
8039
8040 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8041 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8042 DAG.getConstant(1, VT));
8043 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8044}
8045
Dan Gohman076aee32009-03-04 19:44:21 +00008046/// Emit nodes that will be selected as "test Op0,Op0", or something
8047/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008048SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008049 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008050 DebugLoc dl = Op.getDebugLoc();
8051
Dan Gohman31125812009-03-07 01:58:32 +00008052 // CF and OF aren't always set the way we want. Determine which
8053 // of these we need.
8054 bool NeedCF = false;
8055 bool NeedOF = false;
8056 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008057 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008058 case X86::COND_A: case X86::COND_AE:
8059 case X86::COND_B: case X86::COND_BE:
8060 NeedCF = true;
8061 break;
8062 case X86::COND_G: case X86::COND_GE:
8063 case X86::COND_L: case X86::COND_LE:
8064 case X86::COND_O: case X86::COND_NO:
8065 NeedOF = true;
8066 break;
Dan Gohman31125812009-03-07 01:58:32 +00008067 }
8068
Dan Gohman076aee32009-03-04 19:44:21 +00008069 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008070 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8071 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008072 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8073 // Emit a CMP with 0, which is the TEST pattern.
8074 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8075 DAG.getConstant(0, Op.getValueType()));
8076
8077 unsigned Opcode = 0;
8078 unsigned NumOperands = 0;
8079 switch (Op.getNode()->getOpcode()) {
8080 case ISD::ADD:
8081 // Due to an isel shortcoming, be conservative if this add is likely to be
8082 // selected as part of a load-modify-store instruction. When the root node
8083 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8084 // uses of other nodes in the match, such as the ADD in this case. This
8085 // leads to the ADD being left around and reselected, with the result being
8086 // two adds in the output. Alas, even if none our users are stores, that
8087 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8088 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8089 // climbing the DAG back to the root, and it doesn't seem to be worth the
8090 // effort.
8091 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008092 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8093 if (UI->getOpcode() != ISD::CopyToReg &&
8094 UI->getOpcode() != ISD::SETCC &&
8095 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008096 goto default_case;
8097
8098 if (ConstantSDNode *C =
8099 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8100 // An add of one will be selected as an INC.
8101 if (C->getAPIntValue() == 1) {
8102 Opcode = X86ISD::INC;
8103 NumOperands = 1;
8104 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008105 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008106
8107 // An add of negative one (subtract of one) will be selected as a DEC.
8108 if (C->getAPIntValue().isAllOnesValue()) {
8109 Opcode = X86ISD::DEC;
8110 NumOperands = 1;
8111 break;
8112 }
Dan Gohman076aee32009-03-04 19:44:21 +00008113 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008114
8115 // Otherwise use a regular EFLAGS-setting add.
8116 Opcode = X86ISD::ADD;
8117 NumOperands = 2;
8118 break;
8119 case ISD::AND: {
8120 // If the primary and result isn't used, don't bother using X86ISD::AND,
8121 // because a TEST instruction will be better.
8122 bool NonFlagUse = false;
8123 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8124 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8125 SDNode *User = *UI;
8126 unsigned UOpNo = UI.getOperandNo();
8127 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8128 // Look pass truncate.
8129 UOpNo = User->use_begin().getOperandNo();
8130 User = *User->use_begin();
8131 }
8132
8133 if (User->getOpcode() != ISD::BRCOND &&
8134 User->getOpcode() != ISD::SETCC &&
8135 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8136 NonFlagUse = true;
8137 break;
8138 }
Dan Gohman076aee32009-03-04 19:44:21 +00008139 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008140
8141 if (!NonFlagUse)
8142 break;
8143 }
8144 // FALL THROUGH
8145 case ISD::SUB:
8146 case ISD::OR:
8147 case ISD::XOR:
8148 // Due to the ISEL shortcoming noted above, be conservative if this op is
8149 // likely to be selected as part of a load-modify-store instruction.
8150 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8151 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8152 if (UI->getOpcode() == ISD::STORE)
8153 goto default_case;
8154
8155 // Otherwise use a regular EFLAGS-setting instruction.
8156 switch (Op.getNode()->getOpcode()) {
8157 default: llvm_unreachable("unexpected operator!");
8158 case ISD::SUB: Opcode = X86ISD::SUB; break;
8159 case ISD::OR: Opcode = X86ISD::OR; break;
8160 case ISD::XOR: Opcode = X86ISD::XOR; break;
8161 case ISD::AND: Opcode = X86ISD::AND; break;
8162 }
8163
8164 NumOperands = 2;
8165 break;
8166 case X86ISD::ADD:
8167 case X86ISD::SUB:
8168 case X86ISD::INC:
8169 case X86ISD::DEC:
8170 case X86ISD::OR:
8171 case X86ISD::XOR:
8172 case X86ISD::AND:
8173 return SDValue(Op.getNode(), 1);
8174 default:
8175 default_case:
8176 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008177 }
8178
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008179 if (Opcode == 0)
8180 // Emit a CMP with 0, which is the TEST pattern.
8181 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8182 DAG.getConstant(0, Op.getValueType()));
8183
8184 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8185 SmallVector<SDValue, 4> Ops;
8186 for (unsigned i = 0; i != NumOperands; ++i)
8187 Ops.push_back(Op.getOperand(i));
8188
8189 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8190 DAG.ReplaceAllUsesWith(Op, New);
8191 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008192}
8193
8194/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8195/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008196SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008197 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008198 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8199 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008200 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008201
8202 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008203 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008204}
8205
Evan Chengd40d03e2010-01-06 19:38:29 +00008206/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8207/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008208SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8209 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008210 SDValue Op0 = And.getOperand(0);
8211 SDValue Op1 = And.getOperand(1);
8212 if (Op0.getOpcode() == ISD::TRUNCATE)
8213 Op0 = Op0.getOperand(0);
8214 if (Op1.getOpcode() == ISD::TRUNCATE)
8215 Op1 = Op1.getOperand(0);
8216
Evan Chengd40d03e2010-01-06 19:38:29 +00008217 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008218 if (Op1.getOpcode() == ISD::SHL)
8219 std::swap(Op0, Op1);
8220 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008221 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8222 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008223 // If we looked past a truncate, check that it's only truncating away
8224 // known zeros.
8225 unsigned BitWidth = Op0.getValueSizeInBits();
8226 unsigned AndBitWidth = And.getValueSizeInBits();
8227 if (BitWidth > AndBitWidth) {
8228 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8229 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8230 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8231 return SDValue();
8232 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008233 LHS = Op1;
8234 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008235 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008236 } else if (Op1.getOpcode() == ISD::Constant) {
8237 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008238 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008239 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008240
8241 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008242 LHS = AndLHS.getOperand(0);
8243 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008244 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008245
8246 // Use BT if the immediate can't be encoded in a TEST instruction.
8247 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8248 LHS = AndLHS;
8249 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8250 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008251 }
Evan Cheng0488db92007-09-25 01:57:46 +00008252
Evan Chengd40d03e2010-01-06 19:38:29 +00008253 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008254 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008255 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008256 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008257 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008258 // Also promote i16 to i32 for performance / code size reason.
8259 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008260 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008261 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008262
Evan Chengd40d03e2010-01-06 19:38:29 +00008263 // If the operand types disagree, extend the shift amount to match. Since
8264 // BT ignores high bits (like shifts) we can use anyextend.
8265 if (LHS.getValueType() != RHS.getValueType())
8266 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008267
Evan Chengd40d03e2010-01-06 19:38:29 +00008268 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8269 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8270 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8271 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008272 }
8273
Evan Cheng54de3ea2010-01-05 06:52:31 +00008274 return SDValue();
8275}
8276
Dan Gohmand858e902010-04-17 15:26:15 +00008277SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008278
8279 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8280
Evan Cheng54de3ea2010-01-05 06:52:31 +00008281 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8282 SDValue Op0 = Op.getOperand(0);
8283 SDValue Op1 = Op.getOperand(1);
8284 DebugLoc dl = Op.getDebugLoc();
8285 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8286
8287 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008288 // Lower (X & (1 << N)) == 0 to BT(X, N).
8289 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8290 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008291 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008292 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008293 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008294 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8295 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8296 if (NewSetCC.getNode())
8297 return NewSetCC;
8298 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008299
Chris Lattner481eebc2010-12-19 21:23:48 +00008300 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8301 // these.
8302 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008303 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008304 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8305 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008306
Chris Lattner481eebc2010-12-19 21:23:48 +00008307 // If the input is a setcc, then reuse the input setcc or use a new one with
8308 // the inverted condition.
8309 if (Op0.getOpcode() == X86ISD::SETCC) {
8310 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8311 bool Invert = (CC == ISD::SETNE) ^
8312 cast<ConstantSDNode>(Op1)->isNullValue();
8313 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008314
Evan Cheng2c755ba2010-02-27 07:36:59 +00008315 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008316 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8317 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8318 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008319 }
8320
Evan Chenge5b51ac2010-04-17 06:13:15 +00008321 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008322 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008323 if (X86CC == X86::COND_INVALID)
8324 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008325
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008326 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008327 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008328 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008329}
8330
Craig Topper89af15e2011-09-18 08:03:58 +00008331// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008332// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008333static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008334 EVT VT = Op.getValueType();
8335
Duncan Sands28b77e92011-09-06 19:07:46 +00008336 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008337 "Unsupported value type for operation");
8338
8339 int NumElems = VT.getVectorNumElements();
8340 DebugLoc dl = Op.getDebugLoc();
8341 SDValue CC = Op.getOperand(2);
8342 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8343 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8344
8345 // Extract the LHS vectors
8346 SDValue LHS = Op.getOperand(0);
8347 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8348 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8349
8350 // Extract the RHS vectors
8351 SDValue RHS = Op.getOperand(1);
8352 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8353 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8354
8355 // Issue the operation on the smaller types and concatenate the result back
8356 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8357 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8358 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8359 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8360 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8361}
8362
8363
Dan Gohmand858e902010-04-17 15:26:15 +00008364SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008365 SDValue Cond;
8366 SDValue Op0 = Op.getOperand(0);
8367 SDValue Op1 = Op.getOperand(1);
8368 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008369 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008370 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8371 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008372 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008373
8374 if (isFP) {
8375 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008376 EVT EltVT = Op0.getValueType().getVectorElementType();
8377 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8378
8379 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008380 bool Swap = false;
8381
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008382 // SSE Condition code mapping:
8383 // 0 - EQ
8384 // 1 - LT
8385 // 2 - LE
8386 // 3 - UNORD
8387 // 4 - NEQ
8388 // 5 - NLT
8389 // 6 - NLE
8390 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008391 switch (SetCCOpcode) {
8392 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008393 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008394 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008395 case ISD::SETOGT:
8396 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008397 case ISD::SETLT:
8398 case ISD::SETOLT: SSECC = 1; break;
8399 case ISD::SETOGE:
8400 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008401 case ISD::SETLE:
8402 case ISD::SETOLE: SSECC = 2; break;
8403 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008404 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008405 case ISD::SETNE: SSECC = 4; break;
8406 case ISD::SETULE: Swap = true;
8407 case ISD::SETUGE: SSECC = 5; break;
8408 case ISD::SETULT: Swap = true;
8409 case ISD::SETUGT: SSECC = 6; break;
8410 case ISD::SETO: SSECC = 7; break;
8411 }
8412 if (Swap)
8413 std::swap(Op0, Op1);
8414
Nate Begemanfb8ead02008-07-25 19:05:58 +00008415 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008416 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008417 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008418 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008419 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8420 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008421 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008422 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008423 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008424 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8425 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008426 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008427 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008428 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008429 }
8430 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008431 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008432 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008433
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008434 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008435 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008436 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008437
Nate Begeman30a0de92008-07-17 16:51:19 +00008438 // We are handling one of the integer comparisons here. Since SSE only has
8439 // GT and EQ comparisons for integer, swapping operands and multiple
8440 // operations may be required for some comparisons.
8441 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8442 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008443
Craig Topper0a150352011-11-09 08:06:13 +00008444 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008445 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008446 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8447 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8448 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8449 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008450 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008451
Nate Begeman30a0de92008-07-17 16:51:19 +00008452 switch (SetCCOpcode) {
8453 default: break;
8454 case ISD::SETNE: Invert = true;
8455 case ISD::SETEQ: Opc = EQOpc; break;
8456 case ISD::SETLT: Swap = true;
8457 case ISD::SETGT: Opc = GTOpc; break;
8458 case ISD::SETGE: Swap = true;
8459 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8460 case ISD::SETULT: Swap = true;
8461 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8462 case ISD::SETUGE: Swap = true;
8463 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8464 }
8465 if (Swap)
8466 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008467
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008468 // Check that the operation in question is available (most are plain SSE2,
8469 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topperd0a31172012-01-10 06:37:29 +00008470 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008471 return SDValue();
Craig Topperd0a31172012-01-10 06:37:29 +00008472 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008473 return SDValue();
8474
Nate Begeman30a0de92008-07-17 16:51:19 +00008475 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8476 // bits of the inputs before performing those operations.
8477 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008478 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008479 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8480 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008481 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008482 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8483 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008484 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8485 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008486 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008487
Dale Johannesenace16102009-02-03 19:33:06 +00008488 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008489
8490 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008491 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008492 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008493
Nate Begeman30a0de92008-07-17 16:51:19 +00008494 return Result;
8495}
Evan Cheng0488db92007-09-25 01:57:46 +00008496
Evan Cheng370e5342008-12-03 08:38:43 +00008497// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008498static bool isX86LogicalCmp(SDValue Op) {
8499 unsigned Opc = Op.getNode()->getOpcode();
8500 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8501 return true;
8502 if (Op.getResNo() == 1 &&
8503 (Opc == X86ISD::ADD ||
8504 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008505 Opc == X86ISD::ADC ||
8506 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008507 Opc == X86ISD::SMUL ||
8508 Opc == X86ISD::UMUL ||
8509 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008510 Opc == X86ISD::DEC ||
8511 Opc == X86ISD::OR ||
8512 Opc == X86ISD::XOR ||
8513 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008514 return true;
8515
Chris Lattner9637d5b2010-12-05 07:49:54 +00008516 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8517 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008518
Dan Gohman076aee32009-03-04 19:44:21 +00008519 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008520}
8521
Chris Lattnera2b56002010-12-05 01:23:24 +00008522static bool isZero(SDValue V) {
8523 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8524 return C && C->isNullValue();
8525}
8526
Chris Lattner96908b12010-12-05 02:00:51 +00008527static bool isAllOnes(SDValue V) {
8528 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8529 return C && C->isAllOnesValue();
8530}
8531
Dan Gohmand858e902010-04-17 15:26:15 +00008532SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008533 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008534 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008535 SDValue Op1 = Op.getOperand(1);
8536 SDValue Op2 = Op.getOperand(2);
8537 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008538 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008539
Dan Gohman1a492952009-10-20 16:22:37 +00008540 if (Cond.getOpcode() == ISD::SETCC) {
8541 SDValue NewCond = LowerSETCC(Cond, DAG);
8542 if (NewCond.getNode())
8543 Cond = NewCond;
8544 }
Evan Cheng734503b2006-09-11 02:19:56 +00008545
Chris Lattnera2b56002010-12-05 01:23:24 +00008546 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008547 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008548 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008549 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008550 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008551 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8552 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008553 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008554
Chris Lattnera2b56002010-12-05 01:23:24 +00008555 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008556
8557 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008558 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8559 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008560
8561 SDValue CmpOp0 = Cmp.getOperand(0);
8562 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8563 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008564
Chris Lattner96908b12010-12-05 02:00:51 +00008565 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008566 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8567 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008568
Chris Lattner96908b12010-12-05 02:00:51 +00008569 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8570 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008571
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008572 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008573 if (N2C == 0 || !N2C->isNullValue())
8574 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8575 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008576 }
8577 }
8578
Chris Lattnera2b56002010-12-05 01:23:24 +00008579 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008580 if (Cond.getOpcode() == ISD::AND &&
8581 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8582 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008583 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008584 Cond = Cond.getOperand(0);
8585 }
8586
Evan Cheng3f41d662007-10-08 22:16:29 +00008587 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8588 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008589 unsigned CondOpcode = Cond.getOpcode();
8590 if (CondOpcode == X86ISD::SETCC ||
8591 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008592 CC = Cond.getOperand(0);
8593
Dan Gohman475871a2008-07-27 21:46:04 +00008594 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008595 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008596 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008597
Evan Cheng3f41d662007-10-08 22:16:29 +00008598 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008599 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008600 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008601 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008602
Chris Lattnerd1980a52009-03-12 06:52:53 +00008603 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8604 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008605 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008606 addTest = false;
8607 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008608 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8609 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8610 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8611 Cond.getOperand(0).getValueType() != MVT::i8)) {
8612 SDValue LHS = Cond.getOperand(0);
8613 SDValue RHS = Cond.getOperand(1);
8614 unsigned X86Opcode;
8615 unsigned X86Cond;
8616 SDVTList VTs;
8617 switch (CondOpcode) {
8618 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8619 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8620 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8621 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8622 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8623 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8624 default: llvm_unreachable("unexpected overflowing operator");
8625 }
8626 if (CondOpcode == ISD::UMULO)
8627 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8628 MVT::i32);
8629 else
8630 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8631
8632 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8633
8634 if (CondOpcode == ISD::UMULO)
8635 Cond = X86Op.getValue(2);
8636 else
8637 Cond = X86Op.getValue(1);
8638
8639 CC = DAG.getConstant(X86Cond, MVT::i8);
8640 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008641 }
8642
8643 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008644 // Look pass the truncate.
8645 if (Cond.getOpcode() == ISD::TRUNCATE)
8646 Cond = Cond.getOperand(0);
8647
8648 // We know the result of AND is compared against zero. Try to match
8649 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008650 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008651 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008652 if (NewSetCC.getNode()) {
8653 CC = NewSetCC.getOperand(0);
8654 Cond = NewSetCC.getOperand(1);
8655 addTest = false;
8656 }
8657 }
8658 }
8659
8660 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008661 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008662 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008663 }
8664
Benjamin Kramere915ff32010-12-22 23:09:28 +00008665 // a < b ? -1 : 0 -> RES = ~setcc_carry
8666 // a < b ? 0 : -1 -> RES = setcc_carry
8667 // a >= b ? -1 : 0 -> RES = setcc_carry
8668 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8669 if (Cond.getOpcode() == X86ISD::CMP) {
8670 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8671
8672 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8673 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8674 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8675 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8676 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8677 return DAG.getNOT(DL, Res, Res.getValueType());
8678 return Res;
8679 }
8680 }
8681
Evan Cheng0488db92007-09-25 01:57:46 +00008682 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8683 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008684 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008685 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008686 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008687}
8688
Evan Cheng370e5342008-12-03 08:38:43 +00008689// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8690// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8691// from the AND / OR.
8692static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8693 Opc = Op.getOpcode();
8694 if (Opc != ISD::OR && Opc != ISD::AND)
8695 return false;
8696 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8697 Op.getOperand(0).hasOneUse() &&
8698 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8699 Op.getOperand(1).hasOneUse());
8700}
8701
Evan Cheng961d6d42009-02-02 08:19:07 +00008702// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8703// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008704static bool isXor1OfSetCC(SDValue Op) {
8705 if (Op.getOpcode() != ISD::XOR)
8706 return false;
8707 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8708 if (N1C && N1C->getAPIntValue() == 1) {
8709 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8710 Op.getOperand(0).hasOneUse();
8711 }
8712 return false;
8713}
8714
Dan Gohmand858e902010-04-17 15:26:15 +00008715SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008716 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008717 SDValue Chain = Op.getOperand(0);
8718 SDValue Cond = Op.getOperand(1);
8719 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008720 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008721 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008722 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008723
Dan Gohman1a492952009-10-20 16:22:37 +00008724 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008725 // Check for setcc([su]{add,sub,mul}o == 0).
8726 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8727 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8728 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8729 Cond.getOperand(0).getResNo() == 1 &&
8730 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8731 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8732 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8733 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8734 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8735 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8736 Inverted = true;
8737 Cond = Cond.getOperand(0);
8738 } else {
8739 SDValue NewCond = LowerSETCC(Cond, DAG);
8740 if (NewCond.getNode())
8741 Cond = NewCond;
8742 }
Dan Gohman1a492952009-10-20 16:22:37 +00008743 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008744#if 0
8745 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008746 else if (Cond.getOpcode() == X86ISD::ADD ||
8747 Cond.getOpcode() == X86ISD::SUB ||
8748 Cond.getOpcode() == X86ISD::SMUL ||
8749 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008750 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008751#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008752
Evan Chengad9c0a32009-12-15 00:53:42 +00008753 // Look pass (and (setcc_carry (cmp ...)), 1).
8754 if (Cond.getOpcode() == ISD::AND &&
8755 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8756 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008757 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008758 Cond = Cond.getOperand(0);
8759 }
8760
Evan Cheng3f41d662007-10-08 22:16:29 +00008761 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8762 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008763 unsigned CondOpcode = Cond.getOpcode();
8764 if (CondOpcode == X86ISD::SETCC ||
8765 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008766 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008767
Dan Gohman475871a2008-07-27 21:46:04 +00008768 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008769 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008770 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008771 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008772 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008773 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008774 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008775 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008776 default: break;
8777 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008778 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008779 // These can only come from an arithmetic instruction with overflow,
8780 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008781 Cond = Cond.getNode()->getOperand(1);
8782 addTest = false;
8783 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008784 }
Evan Cheng0488db92007-09-25 01:57:46 +00008785 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008786 }
8787 CondOpcode = Cond.getOpcode();
8788 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8789 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8790 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8791 Cond.getOperand(0).getValueType() != MVT::i8)) {
8792 SDValue LHS = Cond.getOperand(0);
8793 SDValue RHS = Cond.getOperand(1);
8794 unsigned X86Opcode;
8795 unsigned X86Cond;
8796 SDVTList VTs;
8797 switch (CondOpcode) {
8798 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8799 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8800 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8801 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8802 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8803 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8804 default: llvm_unreachable("unexpected overflowing operator");
8805 }
8806 if (Inverted)
8807 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8808 if (CondOpcode == ISD::UMULO)
8809 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8810 MVT::i32);
8811 else
8812 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8813
8814 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8815
8816 if (CondOpcode == ISD::UMULO)
8817 Cond = X86Op.getValue(2);
8818 else
8819 Cond = X86Op.getValue(1);
8820
8821 CC = DAG.getConstant(X86Cond, MVT::i8);
8822 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008823 } else {
8824 unsigned CondOpc;
8825 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8826 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008827 if (CondOpc == ISD::OR) {
8828 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8829 // two branches instead of an explicit OR instruction with a
8830 // separate test.
8831 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008832 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008833 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008834 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008835 Chain, Dest, CC, Cmp);
8836 CC = Cond.getOperand(1).getOperand(0);
8837 Cond = Cmp;
8838 addTest = false;
8839 }
8840 } else { // ISD::AND
8841 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8842 // two branches instead of an explicit AND instruction with a
8843 // separate test. However, we only do this if this block doesn't
8844 // have a fall-through edge, because this requires an explicit
8845 // jmp when the condition is false.
8846 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008847 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008848 Op.getNode()->hasOneUse()) {
8849 X86::CondCode CCode =
8850 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8851 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008852 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008853 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008854 // Look for an unconditional branch following this conditional branch.
8855 // We need this because we need to reverse the successors in order
8856 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008857 if (User->getOpcode() == ISD::BR) {
8858 SDValue FalseBB = User->getOperand(1);
8859 SDNode *NewBR =
8860 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008861 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008862 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008863 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008864
Dale Johannesene4d209d2009-02-03 20:21:25 +00008865 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008866 Chain, Dest, CC, Cmp);
8867 X86::CondCode CCode =
8868 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8869 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008870 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008871 Cond = Cmp;
8872 addTest = false;
8873 }
8874 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008875 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008876 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8877 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8878 // It should be transformed during dag combiner except when the condition
8879 // is set by a arithmetics with overflow node.
8880 X86::CondCode CCode =
8881 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8882 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008883 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008884 Cond = Cond.getOperand(0).getOperand(1);
8885 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008886 } else if (Cond.getOpcode() == ISD::SETCC &&
8887 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8888 // For FCMP_OEQ, we can emit
8889 // two branches instead of an explicit AND instruction with a
8890 // separate test. However, we only do this if this block doesn't
8891 // have a fall-through edge, because this requires an explicit
8892 // jmp when the condition is false.
8893 if (Op.getNode()->hasOneUse()) {
8894 SDNode *User = *Op.getNode()->use_begin();
8895 // Look for an unconditional branch following this conditional branch.
8896 // We need this because we need to reverse the successors in order
8897 // to implement FCMP_OEQ.
8898 if (User->getOpcode() == ISD::BR) {
8899 SDValue FalseBB = User->getOperand(1);
8900 SDNode *NewBR =
8901 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8902 assert(NewBR == User);
8903 (void)NewBR;
8904 Dest = FalseBB;
8905
8906 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8907 Cond.getOperand(0), Cond.getOperand(1));
8908 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8909 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8910 Chain, Dest, CC, Cmp);
8911 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8912 Cond = Cmp;
8913 addTest = false;
8914 }
8915 }
8916 } else if (Cond.getOpcode() == ISD::SETCC &&
8917 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8918 // For FCMP_UNE, we can emit
8919 // two branches instead of an explicit AND instruction with a
8920 // separate test. However, we only do this if this block doesn't
8921 // have a fall-through edge, because this requires an explicit
8922 // jmp when the condition is false.
8923 if (Op.getNode()->hasOneUse()) {
8924 SDNode *User = *Op.getNode()->use_begin();
8925 // Look for an unconditional branch following this conditional branch.
8926 // We need this because we need to reverse the successors in order
8927 // to implement FCMP_UNE.
8928 if (User->getOpcode() == ISD::BR) {
8929 SDValue FalseBB = User->getOperand(1);
8930 SDNode *NewBR =
8931 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8932 assert(NewBR == User);
8933 (void)NewBR;
8934
8935 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8936 Cond.getOperand(0), Cond.getOperand(1));
8937 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8938 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8939 Chain, Dest, CC, Cmp);
8940 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8941 Cond = Cmp;
8942 addTest = false;
8943 Dest = FalseBB;
8944 }
8945 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008946 }
Evan Cheng0488db92007-09-25 01:57:46 +00008947 }
8948
8949 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008950 // Look pass the truncate.
8951 if (Cond.getOpcode() == ISD::TRUNCATE)
8952 Cond = Cond.getOperand(0);
8953
8954 // We know the result of AND is compared against zero. Try to match
8955 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008956 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008957 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8958 if (NewSetCC.getNode()) {
8959 CC = NewSetCC.getOperand(0);
8960 Cond = NewSetCC.getOperand(1);
8961 addTest = false;
8962 }
8963 }
8964 }
8965
8966 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008967 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008968 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008969 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008970 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008971 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008972}
8973
Anton Korobeynikove060b532007-04-17 19:34:00 +00008974
8975// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8976// Calls to _alloca is needed to probe the stack when allocating more than 4k
8977// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8978// that the guard pages used by the OS virtual memory manager are allocated in
8979// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008980SDValue
8981X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008982 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008983 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008984 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008985 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008986 "are being used");
8987 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008988 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008989
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008990 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008991 SDValue Chain = Op.getOperand(0);
8992 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008993 // FIXME: Ensure alignment here
8994
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008995 bool Is64Bit = Subtarget->is64Bit();
8996 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008997
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008998 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008999 MachineFunction &MF = DAG.getMachineFunction();
9000 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009001
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009002 if (Is64Bit) {
9003 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009004 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009005 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009006
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009007 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9008 I != E; I++)
9009 if (I->hasNestAttr())
9010 report_fatal_error("Cannot use segmented stacks with functions that "
9011 "have nested arguments.");
9012 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009013
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009014 const TargetRegisterClass *AddrRegClass =
9015 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9016 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9017 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9018 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9019 DAG.getRegister(Vreg, SPTy));
9020 SDValue Ops1[2] = { Value, Chain };
9021 return DAG.getMergeValues(Ops1, 2, dl);
9022 } else {
9023 SDValue Flag;
9024 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009025
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009026 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9027 Flag = Chain.getValue(1);
9028 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009029
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009030 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9031 Flag = Chain.getValue(1);
9032
9033 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9034
9035 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9036 return DAG.getMergeValues(Ops1, 2, dl);
9037 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009038}
9039
Dan Gohmand858e902010-04-17 15:26:15 +00009040SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009041 MachineFunction &MF = DAG.getMachineFunction();
9042 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9043
Dan Gohman69de1932008-02-06 22:27:42 +00009044 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009045 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009046
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009047 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009048 // vastart just stores the address of the VarArgsFrameIndex slot into the
9049 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009050 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9051 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009052 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9053 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009054 }
9055
9056 // __va_list_tag:
9057 // gp_offset (0 - 6 * 8)
9058 // fp_offset (48 - 48 + 8 * 16)
9059 // overflow_arg_area (point to parameters coming in memory).
9060 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009061 SmallVector<SDValue, 8> MemOps;
9062 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009063 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009064 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009065 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9066 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009067 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009068 MemOps.push_back(Store);
9069
9070 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009071 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009072 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009073 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009074 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9075 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009076 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009077 MemOps.push_back(Store);
9078
9079 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009080 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009081 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009082 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9083 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009084 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9085 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009086 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009087 MemOps.push_back(Store);
9088
9089 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009090 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009091 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009092 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9093 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009094 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9095 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009096 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009097 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009098 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009099}
9100
Dan Gohmand858e902010-04-17 15:26:15 +00009101SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009102 assert(Subtarget->is64Bit() &&
9103 "LowerVAARG only handles 64-bit va_arg!");
9104 assert((Subtarget->isTargetLinux() ||
9105 Subtarget->isTargetDarwin()) &&
9106 "Unhandled target in LowerVAARG");
9107 assert(Op.getNode()->getNumOperands() == 4);
9108 SDValue Chain = Op.getOperand(0);
9109 SDValue SrcPtr = Op.getOperand(1);
9110 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9111 unsigned Align = Op.getConstantOperandVal(3);
9112 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009113
Dan Gohman320afb82010-10-12 18:00:49 +00009114 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009115 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009116 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9117 uint8_t ArgMode;
9118
9119 // Decide which area this value should be read from.
9120 // TODO: Implement the AMD64 ABI in its entirety. This simple
9121 // selection mechanism works only for the basic types.
9122 if (ArgVT == MVT::f80) {
9123 llvm_unreachable("va_arg for f80 not yet implemented");
9124 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9125 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9126 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9127 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9128 } else {
9129 llvm_unreachable("Unhandled argument type in LowerVAARG");
9130 }
9131
9132 if (ArgMode == 2) {
9133 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009134 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009135 !(DAG.getMachineFunction()
9136 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009137 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009138 }
9139
9140 // Insert VAARG_64 node into the DAG
9141 // VAARG_64 returns two values: Variable Argument Address, Chain
9142 SmallVector<SDValue, 11> InstOps;
9143 InstOps.push_back(Chain);
9144 InstOps.push_back(SrcPtr);
9145 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9146 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9147 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9148 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9149 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9150 VTs, &InstOps[0], InstOps.size(),
9151 MVT::i64,
9152 MachinePointerInfo(SV),
9153 /*Align=*/0,
9154 /*Volatile=*/false,
9155 /*ReadMem=*/true,
9156 /*WriteMem=*/true);
9157 Chain = VAARG.getValue(1);
9158
9159 // Load the next argument and return it
9160 return DAG.getLoad(ArgVT, dl,
9161 Chain,
9162 VAARG,
9163 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009164 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009165}
9166
Dan Gohmand858e902010-04-17 15:26:15 +00009167SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009168 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009169 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009170 SDValue Chain = Op.getOperand(0);
9171 SDValue DstPtr = Op.getOperand(1);
9172 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009173 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9174 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009175 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009176
Chris Lattnere72f2022010-09-21 05:40:29 +00009177 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009178 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009179 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009180 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009181}
9182
Dan Gohman475871a2008-07-27 21:46:04 +00009183SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009184X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009185 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009186 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009187 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009188 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009189 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009190 case Intrinsic::x86_sse_comieq_ss:
9191 case Intrinsic::x86_sse_comilt_ss:
9192 case Intrinsic::x86_sse_comile_ss:
9193 case Intrinsic::x86_sse_comigt_ss:
9194 case Intrinsic::x86_sse_comige_ss:
9195 case Intrinsic::x86_sse_comineq_ss:
9196 case Intrinsic::x86_sse_ucomieq_ss:
9197 case Intrinsic::x86_sse_ucomilt_ss:
9198 case Intrinsic::x86_sse_ucomile_ss:
9199 case Intrinsic::x86_sse_ucomigt_ss:
9200 case Intrinsic::x86_sse_ucomige_ss:
9201 case Intrinsic::x86_sse_ucomineq_ss:
9202 case Intrinsic::x86_sse2_comieq_sd:
9203 case Intrinsic::x86_sse2_comilt_sd:
9204 case Intrinsic::x86_sse2_comile_sd:
9205 case Intrinsic::x86_sse2_comigt_sd:
9206 case Intrinsic::x86_sse2_comige_sd:
9207 case Intrinsic::x86_sse2_comineq_sd:
9208 case Intrinsic::x86_sse2_ucomieq_sd:
9209 case Intrinsic::x86_sse2_ucomilt_sd:
9210 case Intrinsic::x86_sse2_ucomile_sd:
9211 case Intrinsic::x86_sse2_ucomigt_sd:
9212 case Intrinsic::x86_sse2_ucomige_sd:
9213 case Intrinsic::x86_sse2_ucomineq_sd: {
9214 unsigned Opc = 0;
9215 ISD::CondCode CC = ISD::SETCC_INVALID;
9216 switch (IntNo) {
9217 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009218 case Intrinsic::x86_sse_comieq_ss:
9219 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009220 Opc = X86ISD::COMI;
9221 CC = ISD::SETEQ;
9222 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009223 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009224 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009225 Opc = X86ISD::COMI;
9226 CC = ISD::SETLT;
9227 break;
9228 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009229 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009230 Opc = X86ISD::COMI;
9231 CC = ISD::SETLE;
9232 break;
9233 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009234 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009235 Opc = X86ISD::COMI;
9236 CC = ISD::SETGT;
9237 break;
9238 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009239 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009240 Opc = X86ISD::COMI;
9241 CC = ISD::SETGE;
9242 break;
9243 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009244 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009245 Opc = X86ISD::COMI;
9246 CC = ISD::SETNE;
9247 break;
9248 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009249 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009250 Opc = X86ISD::UCOMI;
9251 CC = ISD::SETEQ;
9252 break;
9253 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009254 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009255 Opc = X86ISD::UCOMI;
9256 CC = ISD::SETLT;
9257 break;
9258 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009259 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009260 Opc = X86ISD::UCOMI;
9261 CC = ISD::SETLE;
9262 break;
9263 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009264 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009265 Opc = X86ISD::UCOMI;
9266 CC = ISD::SETGT;
9267 break;
9268 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009269 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009270 Opc = X86ISD::UCOMI;
9271 CC = ISD::SETGE;
9272 break;
9273 case Intrinsic::x86_sse_ucomineq_ss:
9274 case Intrinsic::x86_sse2_ucomineq_sd:
9275 Opc = X86ISD::UCOMI;
9276 CC = ISD::SETNE;
9277 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009278 }
Evan Cheng734503b2006-09-11 02:19:56 +00009279
Dan Gohman475871a2008-07-27 21:46:04 +00009280 SDValue LHS = Op.getOperand(1);
9281 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009282 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009283 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009284 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9285 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9286 DAG.getConstant(X86CC, MVT::i8), Cond);
9287 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009288 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009289 // Arithmetic intrinsics.
9290 case Intrinsic::x86_sse3_hadd_ps:
9291 case Intrinsic::x86_sse3_hadd_pd:
9292 case Intrinsic::x86_avx_hadd_ps_256:
9293 case Intrinsic::x86_avx_hadd_pd_256:
9294 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9295 Op.getOperand(1), Op.getOperand(2));
9296 case Intrinsic::x86_sse3_hsub_ps:
9297 case Intrinsic::x86_sse3_hsub_pd:
9298 case Intrinsic::x86_avx_hsub_ps_256:
9299 case Intrinsic::x86_avx_hsub_pd_256:
9300 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9301 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009302 case Intrinsic::x86_avx2_psllv_d:
9303 case Intrinsic::x86_avx2_psllv_q:
9304 case Intrinsic::x86_avx2_psllv_d_256:
9305 case Intrinsic::x86_avx2_psllv_q_256:
9306 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9307 Op.getOperand(1), Op.getOperand(2));
9308 case Intrinsic::x86_avx2_psrlv_d:
9309 case Intrinsic::x86_avx2_psrlv_q:
9310 case Intrinsic::x86_avx2_psrlv_d_256:
9311 case Intrinsic::x86_avx2_psrlv_q_256:
9312 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9313 Op.getOperand(1), Op.getOperand(2));
9314 case Intrinsic::x86_avx2_psrav_d:
9315 case Intrinsic::x86_avx2_psrav_d_256:
9316 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9317 Op.getOperand(1), Op.getOperand(2));
9318
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009319 // ptest and testp intrinsics. The intrinsic these come from are designed to
9320 // return an integer value, not just an instruction so lower it to the ptest
9321 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009322 case Intrinsic::x86_sse41_ptestz:
9323 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009324 case Intrinsic::x86_sse41_ptestnzc:
9325 case Intrinsic::x86_avx_ptestz_256:
9326 case Intrinsic::x86_avx_ptestc_256:
9327 case Intrinsic::x86_avx_ptestnzc_256:
9328 case Intrinsic::x86_avx_vtestz_ps:
9329 case Intrinsic::x86_avx_vtestc_ps:
9330 case Intrinsic::x86_avx_vtestnzc_ps:
9331 case Intrinsic::x86_avx_vtestz_pd:
9332 case Intrinsic::x86_avx_vtestc_pd:
9333 case Intrinsic::x86_avx_vtestnzc_pd:
9334 case Intrinsic::x86_avx_vtestz_ps_256:
9335 case Intrinsic::x86_avx_vtestc_ps_256:
9336 case Intrinsic::x86_avx_vtestnzc_ps_256:
9337 case Intrinsic::x86_avx_vtestz_pd_256:
9338 case Intrinsic::x86_avx_vtestc_pd_256:
9339 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9340 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009341 unsigned X86CC = 0;
9342 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009343 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009344 case Intrinsic::x86_avx_vtestz_ps:
9345 case Intrinsic::x86_avx_vtestz_pd:
9346 case Intrinsic::x86_avx_vtestz_ps_256:
9347 case Intrinsic::x86_avx_vtestz_pd_256:
9348 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009349 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009350 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009351 // ZF = 1
9352 X86CC = X86::COND_E;
9353 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009354 case Intrinsic::x86_avx_vtestc_ps:
9355 case Intrinsic::x86_avx_vtestc_pd:
9356 case Intrinsic::x86_avx_vtestc_ps_256:
9357 case Intrinsic::x86_avx_vtestc_pd_256:
9358 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009359 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009360 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009361 // CF = 1
9362 X86CC = X86::COND_B;
9363 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009364 case Intrinsic::x86_avx_vtestnzc_ps:
9365 case Intrinsic::x86_avx_vtestnzc_pd:
9366 case Intrinsic::x86_avx_vtestnzc_ps_256:
9367 case Intrinsic::x86_avx_vtestnzc_pd_256:
9368 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009369 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009370 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009371 // ZF and CF = 0
9372 X86CC = X86::COND_A;
9373 break;
9374 }
Eric Christopherfd179292009-08-27 18:07:15 +00009375
Eric Christopher71c67532009-07-29 00:28:05 +00009376 SDValue LHS = Op.getOperand(1);
9377 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009378 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9379 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009380 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9381 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9382 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009383 }
Evan Cheng5759f972008-05-04 09:15:50 +00009384
9385 // Fix vector shift instructions where the last operand is a non-immediate
9386 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009387 case Intrinsic::x86_avx2_pslli_w:
9388 case Intrinsic::x86_avx2_pslli_d:
9389 case Intrinsic::x86_avx2_pslli_q:
9390 case Intrinsic::x86_avx2_psrli_w:
9391 case Intrinsic::x86_avx2_psrli_d:
9392 case Intrinsic::x86_avx2_psrli_q:
9393 case Intrinsic::x86_avx2_psrai_w:
9394 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009395 case Intrinsic::x86_sse2_pslli_w:
9396 case Intrinsic::x86_sse2_pslli_d:
9397 case Intrinsic::x86_sse2_pslli_q:
9398 case Intrinsic::x86_sse2_psrli_w:
9399 case Intrinsic::x86_sse2_psrli_d:
9400 case Intrinsic::x86_sse2_psrli_q:
9401 case Intrinsic::x86_sse2_psrai_w:
9402 case Intrinsic::x86_sse2_psrai_d:
9403 case Intrinsic::x86_mmx_pslli_w:
9404 case Intrinsic::x86_mmx_pslli_d:
9405 case Intrinsic::x86_mmx_pslli_q:
9406 case Intrinsic::x86_mmx_psrli_w:
9407 case Intrinsic::x86_mmx_psrli_d:
9408 case Intrinsic::x86_mmx_psrli_q:
9409 case Intrinsic::x86_mmx_psrai_w:
9410 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009411 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009412 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009413 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009414
9415 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009416 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009417 switch (IntNo) {
9418 case Intrinsic::x86_sse2_pslli_w:
9419 NewIntNo = Intrinsic::x86_sse2_psll_w;
9420 break;
9421 case Intrinsic::x86_sse2_pslli_d:
9422 NewIntNo = Intrinsic::x86_sse2_psll_d;
9423 break;
9424 case Intrinsic::x86_sse2_pslli_q:
9425 NewIntNo = Intrinsic::x86_sse2_psll_q;
9426 break;
9427 case Intrinsic::x86_sse2_psrli_w:
9428 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9429 break;
9430 case Intrinsic::x86_sse2_psrli_d:
9431 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9432 break;
9433 case Intrinsic::x86_sse2_psrli_q:
9434 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9435 break;
9436 case Intrinsic::x86_sse2_psrai_w:
9437 NewIntNo = Intrinsic::x86_sse2_psra_w;
9438 break;
9439 case Intrinsic::x86_sse2_psrai_d:
9440 NewIntNo = Intrinsic::x86_sse2_psra_d;
9441 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009442 case Intrinsic::x86_avx2_pslli_w:
9443 NewIntNo = Intrinsic::x86_avx2_psll_w;
9444 break;
9445 case Intrinsic::x86_avx2_pslli_d:
9446 NewIntNo = Intrinsic::x86_avx2_psll_d;
9447 break;
9448 case Intrinsic::x86_avx2_pslli_q:
9449 NewIntNo = Intrinsic::x86_avx2_psll_q;
9450 break;
9451 case Intrinsic::x86_avx2_psrli_w:
9452 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9453 break;
9454 case Intrinsic::x86_avx2_psrli_d:
9455 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9456 break;
9457 case Intrinsic::x86_avx2_psrli_q:
9458 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9459 break;
9460 case Intrinsic::x86_avx2_psrai_w:
9461 NewIntNo = Intrinsic::x86_avx2_psra_w;
9462 break;
9463 case Intrinsic::x86_avx2_psrai_d:
9464 NewIntNo = Intrinsic::x86_avx2_psra_d;
9465 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009466 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009467 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009468 switch (IntNo) {
9469 case Intrinsic::x86_mmx_pslli_w:
9470 NewIntNo = Intrinsic::x86_mmx_psll_w;
9471 break;
9472 case Intrinsic::x86_mmx_pslli_d:
9473 NewIntNo = Intrinsic::x86_mmx_psll_d;
9474 break;
9475 case Intrinsic::x86_mmx_pslli_q:
9476 NewIntNo = Intrinsic::x86_mmx_psll_q;
9477 break;
9478 case Intrinsic::x86_mmx_psrli_w:
9479 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9480 break;
9481 case Intrinsic::x86_mmx_psrli_d:
9482 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9483 break;
9484 case Intrinsic::x86_mmx_psrli_q:
9485 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9486 break;
9487 case Intrinsic::x86_mmx_psrai_w:
9488 NewIntNo = Intrinsic::x86_mmx_psra_w;
9489 break;
9490 case Intrinsic::x86_mmx_psrai_d:
9491 NewIntNo = Intrinsic::x86_mmx_psra_d;
9492 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009493 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009494 }
9495 break;
9496 }
9497 }
Mon P Wangefa42202009-09-03 19:56:25 +00009498
9499 // The vector shift intrinsics with scalars uses 32b shift amounts but
9500 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9501 // to be zero.
9502 SDValue ShOps[4];
9503 ShOps[0] = ShAmt;
9504 ShOps[1] = DAG.getConstant(0, MVT::i32);
9505 if (ShAmtVT == MVT::v4i32) {
9506 ShOps[2] = DAG.getUNDEF(MVT::i32);
9507 ShOps[3] = DAG.getUNDEF(MVT::i32);
9508 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9509 } else {
9510 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009511// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009512 }
9513
Owen Andersone50ed302009-08-10 22:56:29 +00009514 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009515 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009516 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009517 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009518 Op.getOperand(1), ShAmt);
9519 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009520 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009521}
Evan Cheng72261582005-12-20 06:22:03 +00009522
Dan Gohmand858e902010-04-17 15:26:15 +00009523SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9524 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009525 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9526 MFI->setReturnAddressIsTaken(true);
9527
Bill Wendling64e87322009-01-16 19:25:27 +00009528 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009529 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009530
9531 if (Depth > 0) {
9532 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9533 SDValue Offset =
9534 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009535 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009536 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009537 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009538 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009539 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009540 }
9541
9542 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009543 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009544 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009545 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009546}
9547
Dan Gohmand858e902010-04-17 15:26:15 +00009548SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009549 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9550 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009551
Owen Andersone50ed302009-08-10 22:56:29 +00009552 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009553 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009554 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9555 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009556 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009557 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009558 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9559 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009560 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009561 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009562}
9563
Dan Gohman475871a2008-07-27 21:46:04 +00009564SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009565 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009566 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009567}
9568
Dan Gohmand858e902010-04-17 15:26:15 +00009569SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009570 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009571 SDValue Chain = Op.getOperand(0);
9572 SDValue Offset = Op.getOperand(1);
9573 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009574 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009575
Dan Gohmand8816272010-08-11 18:14:00 +00009576 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9577 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9578 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009579 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009580
Dan Gohmand8816272010-08-11 18:14:00 +00009581 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9582 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009583 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009584 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9585 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009586 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009587 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009588
Dale Johannesene4d209d2009-02-03 20:21:25 +00009589 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009590 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009591 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009592}
9593
Duncan Sands4a544a72011-09-06 13:37:06 +00009594SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9595 SelectionDAG &DAG) const {
9596 return Op.getOperand(0);
9597}
9598
9599SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9600 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009601 SDValue Root = Op.getOperand(0);
9602 SDValue Trmp = Op.getOperand(1); // trampoline
9603 SDValue FPtr = Op.getOperand(2); // nested function
9604 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009605 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009606
Dan Gohman69de1932008-02-06 22:27:42 +00009607 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009608
9609 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009610 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009611
9612 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009613 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9614 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009615
Evan Cheng0e6a0522011-07-18 20:57:22 +00009616 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9617 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009618
9619 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9620
9621 // Load the pointer to the nested function into R11.
9622 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009623 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009624 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009625 Addr, MachinePointerInfo(TrmpAddr),
9626 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009627
Owen Anderson825b72b2009-08-11 20:47:22 +00009628 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9629 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009630 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9631 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009632 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009633
9634 // Load the 'nest' parameter value into R10.
9635 // R10 is specified in X86CallingConv.td
9636 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009637 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9638 DAG.getConstant(10, MVT::i64));
9639 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009640 Addr, MachinePointerInfo(TrmpAddr, 10),
9641 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009642
Owen Anderson825b72b2009-08-11 20:47:22 +00009643 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9644 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009645 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9646 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009647 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009648
9649 // Jump to the nested function.
9650 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009651 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9652 DAG.getConstant(20, MVT::i64));
9653 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009654 Addr, MachinePointerInfo(TrmpAddr, 20),
9655 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009656
9657 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009658 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9659 DAG.getConstant(22, MVT::i64));
9660 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009661 MachinePointerInfo(TrmpAddr, 22),
9662 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009663
Duncan Sands4a544a72011-09-06 13:37:06 +00009664 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009665 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009666 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009667 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009668 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009669 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009670
9671 switch (CC) {
9672 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009673 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009674 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009675 case CallingConv::X86_StdCall: {
9676 // Pass 'nest' parameter in ECX.
9677 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009678 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009679
9680 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009681 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009682 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009683
Chris Lattner58d74912008-03-12 17:45:29 +00009684 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009685 unsigned InRegCount = 0;
9686 unsigned Idx = 1;
9687
9688 for (FunctionType::param_iterator I = FTy->param_begin(),
9689 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009690 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009691 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009692 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009693
9694 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009695 report_fatal_error("Nest register in use - reduce number of inreg"
9696 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009697 }
9698 }
9699 break;
9700 }
9701 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009702 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009703 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009704 // Pass 'nest' parameter in EAX.
9705 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009706 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009707 break;
9708 }
9709
Dan Gohman475871a2008-07-27 21:46:04 +00009710 SDValue OutChains[4];
9711 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009712
Owen Anderson825b72b2009-08-11 20:47:22 +00009713 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9714 DAG.getConstant(10, MVT::i32));
9715 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009716
Chris Lattnera62fe662010-02-05 19:20:30 +00009717 // This is storing the opcode for MOV32ri.
9718 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009719 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009720 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009721 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009722 Trmp, MachinePointerInfo(TrmpAddr),
9723 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009724
Owen Anderson825b72b2009-08-11 20:47:22 +00009725 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9726 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009727 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9728 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009729 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009730
Chris Lattnera62fe662010-02-05 19:20:30 +00009731 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009732 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9733 DAG.getConstant(5, MVT::i32));
9734 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009735 MachinePointerInfo(TrmpAddr, 5),
9736 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009737
Owen Anderson825b72b2009-08-11 20:47:22 +00009738 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9739 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009740 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9741 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009742 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009743
Duncan Sands4a544a72011-09-06 13:37:06 +00009744 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009745 }
9746}
9747
Dan Gohmand858e902010-04-17 15:26:15 +00009748SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9749 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009750 /*
9751 The rounding mode is in bits 11:10 of FPSR, and has the following
9752 settings:
9753 00 Round to nearest
9754 01 Round to -inf
9755 10 Round to +inf
9756 11 Round to 0
9757
9758 FLT_ROUNDS, on the other hand, expects the following:
9759 -1 Undefined
9760 0 Round to 0
9761 1 Round to nearest
9762 2 Round to +inf
9763 3 Round to -inf
9764
9765 To perform the conversion, we do:
9766 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9767 */
9768
9769 MachineFunction &MF = DAG.getMachineFunction();
9770 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009771 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009772 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009773 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009774 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009775
9776 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009777 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009778 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009779
Michael J. Spencerec38de22010-10-10 22:04:20 +00009780
Chris Lattner2156b792010-09-22 01:11:26 +00009781 MachineMemOperand *MMO =
9782 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9783 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009784
Chris Lattner2156b792010-09-22 01:11:26 +00009785 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9786 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9787 DAG.getVTList(MVT::Other),
9788 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009789
9790 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009791 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009792 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009793
9794 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009795 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009796 DAG.getNode(ISD::SRL, DL, MVT::i16,
9797 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009798 CWD, DAG.getConstant(0x800, MVT::i16)),
9799 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009800 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009801 DAG.getNode(ISD::SRL, DL, MVT::i16,
9802 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009803 CWD, DAG.getConstant(0x400, MVT::i16)),
9804 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009805
Dan Gohman475871a2008-07-27 21:46:04 +00009806 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009807 DAG.getNode(ISD::AND, DL, MVT::i16,
9808 DAG.getNode(ISD::ADD, DL, MVT::i16,
9809 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009810 DAG.getConstant(1, MVT::i16)),
9811 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009812
9813
Duncan Sands83ec4b62008-06-06 12:08:01 +00009814 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009815 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009816}
9817
Dan Gohmand858e902010-04-17 15:26:15 +00009818SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009819 EVT VT = Op.getValueType();
9820 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009821 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009822 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009823
9824 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009825 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009826 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009827 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009828 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009829 }
Evan Cheng18efe262007-12-14 02:13:44 +00009830
Evan Cheng152804e2007-12-14 08:30:15 +00009831 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009832 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009833 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009834
9835 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009836 SDValue Ops[] = {
9837 Op,
9838 DAG.getConstant(NumBits+NumBits-1, OpVT),
9839 DAG.getConstant(X86::COND_E, MVT::i8),
9840 Op.getValue(1)
9841 };
9842 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009843
9844 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009845 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009846
Owen Anderson825b72b2009-08-11 20:47:22 +00009847 if (VT == MVT::i8)
9848 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009849 return Op;
9850}
9851
Chandler Carruthacc068e2011-12-24 10:55:54 +00009852SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
9853 SelectionDAG &DAG) const {
9854 EVT VT = Op.getValueType();
9855 EVT OpVT = VT;
9856 unsigned NumBits = VT.getSizeInBits();
9857 DebugLoc dl = Op.getDebugLoc();
9858
9859 Op = Op.getOperand(0);
9860 if (VT == MVT::i8) {
9861 // Zero extend to i32 since there is not an i8 bsr.
9862 OpVT = MVT::i32;
9863 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
9864 }
9865
9866 // Issue a bsr (scan bits in reverse).
9867 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
9868 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
9869
9870 // And xor with NumBits-1.
9871 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
9872
9873 if (VT == MVT::i8)
9874 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
9875 return Op;
9876}
9877
Dan Gohmand858e902010-04-17 15:26:15 +00009878SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009879 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00009880 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009881 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009882 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +00009883
9884 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +00009885 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009886 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009887
9888 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009889 SDValue Ops[] = {
9890 Op,
Chandler Carruth77821022011-12-24 12:12:34 +00009891 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009892 DAG.getConstant(X86::COND_E, MVT::i8),
9893 Op.getValue(1)
9894 };
Chandler Carruth77821022011-12-24 12:12:34 +00009895 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +00009896}
9897
Craig Topper13894fa2011-08-24 06:14:18 +00009898// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
9899// ones, and then concatenate the result back.
9900static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00009901 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +00009902
9903 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
9904 "Unsupported value type for operation");
9905
9906 int NumElems = VT.getVectorNumElements();
9907 DebugLoc dl = Op.getDebugLoc();
9908 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
9909 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
9910
9911 // Extract the LHS vectors
9912 SDValue LHS = Op.getOperand(0);
9913 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
9914 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
9915
9916 // Extract the RHS vectors
9917 SDValue RHS = Op.getOperand(1);
9918 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
9919 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
9920
9921 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9922 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9923
9924 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9925 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
9926 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
9927}
9928
9929SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
9930 assert(Op.getValueType().getSizeInBits() == 256 &&
9931 Op.getValueType().isInteger() &&
9932 "Only handle AVX 256-bit vector integer operation");
9933 return Lower256IntArith(Op, DAG);
9934}
9935
9936SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
9937 assert(Op.getValueType().getSizeInBits() == 256 &&
9938 Op.getValueType().isInteger() &&
9939 "Only handle AVX 256-bit vector integer operation");
9940 return Lower256IntArith(Op, DAG);
9941}
9942
9943SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
9944 EVT VT = Op.getValueType();
9945
9946 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +00009947 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +00009948 return Lower256IntArith(Op, DAG);
9949
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009950 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009951
Craig Topperaaa643c2011-11-09 07:28:55 +00009952 SDValue A = Op.getOperand(0);
9953 SDValue B = Op.getOperand(1);
9954
9955 if (VT == MVT::v4i64) {
9956 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
9957
9958 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
9959 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
9960 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
9961 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
9962 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
9963 //
9964 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
9965 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
9966 // return AloBlo + AloBhi + AhiBlo;
9967
9968 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9969 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9970 A, DAG.getConstant(32, MVT::i32));
9971 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9972 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9973 B, DAG.getConstant(32, MVT::i32));
9974 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9975 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9976 A, B);
9977 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9978 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9979 A, Bhi);
9980 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9981 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9982 Ahi, B);
9983 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9984 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9985 AloBhi, DAG.getConstant(32, MVT::i32));
9986 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9987 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9988 AhiBlo, DAG.getConstant(32, MVT::i32));
9989 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9990 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
9991 return Res;
9992 }
9993
9994 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
9995
Mon P Wangaf9b9522008-12-18 21:42:19 +00009996 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
9997 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
9998 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
9999 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
10000 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
10001 //
10002 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
10003 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
10004 // return AloBlo + AloBhi + AhiBlo;
10005
Dale Johannesene4d209d2009-02-03 20:21:25 +000010006 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010007 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10008 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010009 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010010 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10011 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010012 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010013 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010014 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010015 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010016 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010017 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010018 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010019 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010020 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010021 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010022 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10023 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010024 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010025 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10026 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010027 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10028 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010029 return Res;
10030}
10031
Nadav Rotem43012222011-05-11 08:12:09 +000010032SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10033
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010034 EVT VT = Op.getValueType();
10035 DebugLoc dl = Op.getDebugLoc();
10036 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010037 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010038 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010039
Craig Topper1accb7e2012-01-10 06:54:16 +000010040 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010041 return SDValue();
10042
Nadav Rotem43012222011-05-11 08:12:09 +000010043 // Optimize shl/srl/sra with constant shift amount.
10044 if (isSplatVector(Amt.getNode())) {
10045 SDValue SclrAmt = Amt->getOperand(0);
10046 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10047 uint64_t ShiftAmt = C->getZExtValue();
10048
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010049 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10050 // Make a large shift.
10051 SDValue SHL =
10052 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10053 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10054 R, DAG.getConstant(ShiftAmt, MVT::i32));
10055 // Zero out the rightmost bits.
10056 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10057 MVT::i8));
10058 return DAG.getNode(ISD::AND, dl, VT, SHL,
10059 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10060 }
10061
Nadav Rotem43012222011-05-11 08:12:09 +000010062 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10063 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10064 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10065 R, DAG.getConstant(ShiftAmt, MVT::i32));
10066
10067 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10068 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10069 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10070 R, DAG.getConstant(ShiftAmt, MVT::i32));
10071
10072 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10073 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10074 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10075 R, DAG.getConstant(ShiftAmt, MVT::i32));
10076
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010077 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10078 // Make a large shift.
10079 SDValue SRL =
10080 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10081 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10082 R, DAG.getConstant(ShiftAmt, MVT::i32));
10083 // Zero out the leftmost bits.
10084 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10085 MVT::i8));
10086 return DAG.getNode(ISD::AND, dl, VT, SRL,
10087 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10088 }
10089
Nadav Rotem43012222011-05-11 08:12:09 +000010090 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10091 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10092 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10093 R, DAG.getConstant(ShiftAmt, MVT::i32));
10094
10095 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10096 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10097 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10098 R, DAG.getConstant(ShiftAmt, MVT::i32));
10099
10100 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10101 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10102 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10103 R, DAG.getConstant(ShiftAmt, MVT::i32));
10104
10105 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10106 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10107 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10108 R, DAG.getConstant(ShiftAmt, MVT::i32));
10109
10110 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10111 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10112 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10113 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010114
10115 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10116 if (ShiftAmt == 7) {
10117 // R s>> 7 === R s< 0
Craig Topper12216172012-01-13 08:12:35 +000010118 SDValue Zeros = getZeroVector(VT, /* HasSSE2 */true,
10119 /* HasAVX2 */false, DAG, dl);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010120 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10121 }
10122
10123 // R s>> a === ((R u>> a) ^ m) - m
10124 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10125 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10126 MVT::i8));
10127 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10128 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10129 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10130 return Res;
10131 }
Craig Topper46154eb2011-11-11 07:39:23 +000010132
Craig Topper0d86d462011-11-20 00:12:05 +000010133 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10134 if (Op.getOpcode() == ISD::SHL) {
10135 // Make a large shift.
10136 SDValue SHL =
10137 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10138 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10139 R, DAG.getConstant(ShiftAmt, MVT::i32));
10140 // Zero out the rightmost bits.
10141 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10142 MVT::i8));
10143 return DAG.getNode(ISD::AND, dl, VT, SHL,
10144 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010145 }
Craig Topper0d86d462011-11-20 00:12:05 +000010146 if (Op.getOpcode() == ISD::SRL) {
10147 // Make a large shift.
10148 SDValue SRL =
10149 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10150 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10151 R, DAG.getConstant(ShiftAmt, MVT::i32));
10152 // Zero out the leftmost bits.
10153 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10154 MVT::i8));
10155 return DAG.getNode(ISD::AND, dl, VT, SRL,
10156 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10157 }
10158 if (Op.getOpcode() == ISD::SRA) {
10159 if (ShiftAmt == 7) {
10160 // R s>> 7 === R s< 0
Craig Topper12216172012-01-13 08:12:35 +000010161 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */,
10162 true /* HasAVX2 */, DAG, dl);
Craig Topper0d86d462011-11-20 00:12:05 +000010163 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10164 }
10165
10166 // R s>> a === ((R u>> a) ^ m) - m
10167 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10168 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10169 MVT::i8));
10170 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10171 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10172 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10173 return Res;
10174 }
10175 }
Nadav Rotem43012222011-05-11 08:12:09 +000010176 }
10177 }
10178
10179 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010180 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010181 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10182 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10183 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10184
10185 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010186
Nate Begeman51409212010-07-28 00:21:48 +000010187 std::vector<Constant*> CV(4, CI);
10188 Constant *C = ConstantVector::get(CV);
10189 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10190 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010191 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010192 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010193
10194 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010195 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010196 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10197 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10198 }
Nadav Rotem43012222011-05-11 08:12:09 +000010199 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Lang Hames8b99c1e2011-12-17 01:08:46 +000010200 assert((Subtarget->hasSSE2() || Subtarget->hasAVX()) &&
10201 "Need SSE2 for pslli/pcmpeq.");
10202
Nate Begeman51409212010-07-28 00:21:48 +000010203 // a = a << 5;
10204 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10205 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10206 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10207
Lang Hames8b99c1e2011-12-17 01:08:46 +000010208 // Turn 'a' into a mask suitable for VSELECT
10209 SDValue VSelM = DAG.getConstant(0x80, VT);
10210 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10211 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10212 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10213 OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010214
Lang Hames8b99c1e2011-12-17 01:08:46 +000010215 SDValue CM1 = DAG.getConstant(0x0f, VT);
10216 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010217
Lang Hames8b99c1e2011-12-17 01:08:46 +000010218 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10219 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Nate Begeman51409212010-07-28 00:21:48 +000010220 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10221 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10222 DAG.getConstant(4, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010223 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10224
Nate Begeman51409212010-07-28 00:21:48 +000010225 // a += a
10226 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010227 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10228 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10229 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10230 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010231
Lang Hames8b99c1e2011-12-17 01:08:46 +000010232 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10233 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Nate Begeman51409212010-07-28 00:21:48 +000010234 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10235 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10236 DAG.getConstant(2, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010237 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10238
Nate Begeman51409212010-07-28 00:21:48 +000010239 // a += a
10240 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010241 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10242 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10243 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10244 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010245
Lang Hames8b99c1e2011-12-17 01:08:46 +000010246 // return VSELECT(r, r+r, a);
10247 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010248 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010249 return R;
10250 }
Craig Topper46154eb2011-11-11 07:39:23 +000010251
10252 // Decompose 256-bit shifts into smaller 128-bit shifts.
10253 if (VT.getSizeInBits() == 256) {
10254 int NumElems = VT.getVectorNumElements();
10255 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10256 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10257
10258 // Extract the two vectors
10259 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10260 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10261 DAG, dl);
10262
10263 // Recreate the shift amount vectors
10264 SDValue Amt1, Amt2;
10265 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10266 // Constant shift amount
10267 SmallVector<SDValue, 4> Amt1Csts;
10268 SmallVector<SDValue, 4> Amt2Csts;
10269 for (int i = 0; i < NumElems/2; ++i)
10270 Amt1Csts.push_back(Amt->getOperand(i));
10271 for (int i = NumElems/2; i < NumElems; ++i)
10272 Amt2Csts.push_back(Amt->getOperand(i));
10273
10274 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10275 &Amt1Csts[0], NumElems/2);
10276 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10277 &Amt2Csts[0], NumElems/2);
10278 } else {
10279 // Variable shift amount
10280 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10281 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10282 DAG, dl);
10283 }
10284
10285 // Issue new vector shifts for the smaller types
10286 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10287 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10288
10289 // Concatenate the result back
10290 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10291 }
10292
Nate Begeman51409212010-07-28 00:21:48 +000010293 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010294}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010295
Dan Gohmand858e902010-04-17 15:26:15 +000010296SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010297 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10298 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010299 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10300 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010301 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010302 SDValue LHS = N->getOperand(0);
10303 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010304 unsigned BaseOp = 0;
10305 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010306 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010307 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010308 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010309 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010310 // A subtract of one will be selected as a INC. Note that INC doesn't
10311 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010312 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10313 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010314 BaseOp = X86ISD::INC;
10315 Cond = X86::COND_O;
10316 break;
10317 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010318 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010319 Cond = X86::COND_O;
10320 break;
10321 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010322 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010323 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010324 break;
10325 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010326 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10327 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010328 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10329 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010330 BaseOp = X86ISD::DEC;
10331 Cond = X86::COND_O;
10332 break;
10333 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010334 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010335 Cond = X86::COND_O;
10336 break;
10337 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010338 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010339 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010340 break;
10341 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010342 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010343 Cond = X86::COND_O;
10344 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010345 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10346 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10347 MVT::i32);
10348 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010349
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010350 SDValue SetCC =
10351 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10352 DAG.getConstant(X86::COND_O, MVT::i32),
10353 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010354
Dan Gohman6e5fda22011-07-22 18:45:15 +000010355 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010356 }
Bill Wendling74c37652008-12-09 22:08:41 +000010357 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010358
Bill Wendling61edeb52008-12-02 01:06:39 +000010359 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010360 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010361 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010362
Bill Wendling61edeb52008-12-02 01:06:39 +000010363 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010364 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10365 DAG.getConstant(Cond, MVT::i32),
10366 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010367
Dan Gohman6e5fda22011-07-22 18:45:15 +000010368 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010369}
10370
Chad Rosier30450e82011-12-22 22:35:21 +000010371SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10372 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010373 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010374 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10375 EVT VT = Op.getValueType();
10376
Craig Topper1accb7e2012-01-10 06:54:16 +000010377 if (Subtarget->hasSSE2() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010378 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10379 ExtraVT.getScalarType().getSizeInBits();
10380 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10381
10382 unsigned SHLIntrinsicsID = 0;
10383 unsigned SRAIntrinsicsID = 0;
10384 switch (VT.getSimpleVT().SimpleTy) {
10385 default:
10386 return SDValue();
Craig Toppera124f942011-11-21 01:12:36 +000010387 case MVT::v4i32:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010388 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10389 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10390 break;
Craig Toppera124f942011-11-21 01:12:36 +000010391 case MVT::v8i16:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010392 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10393 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10394 break;
Craig Toppera124f942011-11-21 01:12:36 +000010395 case MVT::v8i32:
10396 case MVT::v16i16:
10397 if (!Subtarget->hasAVX())
10398 return SDValue();
10399 if (!Subtarget->hasAVX2()) {
10400 // needs to be split
10401 int NumElems = VT.getVectorNumElements();
10402 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10403 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10404
10405 // Extract the LHS vectors
10406 SDValue LHS = Op.getOperand(0);
10407 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10408 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10409
10410 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10411 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10412
10413 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10414 int ExtraNumElems = ExtraVT.getVectorNumElements();
10415 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10416 ExtraNumElems/2);
10417 SDValue Extra = DAG.getValueType(ExtraVT);
10418
10419 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10420 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10421
10422 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10423 }
10424 if (VT == MVT::v8i32) {
10425 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_d;
10426 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_d;
10427 } else {
10428 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_w;
10429 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_w;
10430 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010431 }
10432
10433 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10434 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
Craig Toppera124f942011-11-21 01:12:36 +000010435 Op.getOperand(0), ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010436
Nadav Rotema7934dd2011-10-10 19:31:45 +000010437 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10438 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10439 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010440 }
10441
10442 return SDValue();
10443}
10444
10445
Eric Christopher9a9d2752010-07-22 02:48:34 +000010446SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10447 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010448
Eric Christopher77ed1352011-07-08 00:04:56 +000010449 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10450 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010451 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010452 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010453 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010454 SDValue Ops[] = {
10455 DAG.getRegister(X86::ESP, MVT::i32), // Base
10456 DAG.getTargetConstant(1, MVT::i8), // Scale
10457 DAG.getRegister(0, MVT::i32), // Index
10458 DAG.getTargetConstant(0, MVT::i32), // Disp
10459 DAG.getRegister(0, MVT::i32), // Segment.
10460 Zero,
10461 Chain
10462 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010463 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010464 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10465 array_lengthof(Ops));
10466 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010467 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010468
Eric Christopher9a9d2752010-07-22 02:48:34 +000010469 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010470 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010471 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010472
Chris Lattner132929a2010-08-14 17:26:09 +000010473 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10474 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10475 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10476 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010477
Chris Lattner132929a2010-08-14 17:26:09 +000010478 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10479 if (!Op1 && !Op2 && !Op3 && Op4)
10480 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010481
Chris Lattner132929a2010-08-14 17:26:09 +000010482 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10483 if (Op1 && !Op2 && !Op3 && !Op4)
10484 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010485
10486 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010487 // (MFENCE)>;
10488 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010489}
10490
Eli Friedman14648462011-07-27 22:21:52 +000010491SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10492 SelectionDAG &DAG) const {
10493 DebugLoc dl = Op.getDebugLoc();
10494 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10495 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10496 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10497 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10498
10499 // The only fence that needs an instruction is a sequentially-consistent
10500 // cross-thread fence.
10501 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10502 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10503 // no-sse2). There isn't any reason to disable it if the target processor
10504 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010505 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010506 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10507
10508 SDValue Chain = Op.getOperand(0);
10509 SDValue Zero = DAG.getConstant(0, MVT::i32);
10510 SDValue Ops[] = {
10511 DAG.getRegister(X86::ESP, MVT::i32), // Base
10512 DAG.getTargetConstant(1, MVT::i8), // Scale
10513 DAG.getRegister(0, MVT::i32), // Index
10514 DAG.getTargetConstant(0, MVT::i32), // Disp
10515 DAG.getRegister(0, MVT::i32), // Segment.
10516 Zero,
10517 Chain
10518 };
10519 SDNode *Res =
10520 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10521 array_lengthof(Ops));
10522 return SDValue(Res, 0);
10523 }
10524
10525 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10526 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10527}
10528
10529
Dan Gohmand858e902010-04-17 15:26:15 +000010530SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010531 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010532 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010533 unsigned Reg = 0;
10534 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010535 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010536 default:
10537 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010538 case MVT::i8: Reg = X86::AL; size = 1; break;
10539 case MVT::i16: Reg = X86::AX; size = 2; break;
10540 case MVT::i32: Reg = X86::EAX; size = 4; break;
10541 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010542 assert(Subtarget->is64Bit() && "Node not type legal!");
10543 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010544 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010545 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010546 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010547 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010548 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010549 Op.getOperand(1),
10550 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010551 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010552 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010553 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010554 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10555 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10556 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010557 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010558 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010559 return cpOut;
10560}
10561
Duncan Sands1607f052008-12-01 11:39:25 +000010562SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010563 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010564 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010565 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010566 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010567 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010568 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010569 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10570 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010571 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010572 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10573 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010574 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010575 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010576 rdx.getValue(1)
10577 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010578 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010579}
10580
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010581SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010582 SelectionDAG &DAG) const {
10583 EVT SrcVT = Op.getOperand(0).getValueType();
10584 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010585 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010586 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010587 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010588 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010589 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010590 // i64 <=> MMX conversions are Legal.
10591 if (SrcVT==MVT::i64 && DstVT.isVector())
10592 return Op;
10593 if (DstVT==MVT::i64 && SrcVT.isVector())
10594 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010595 // MMX <=> MMX conversions are Legal.
10596 if (SrcVT.isVector() && DstVT.isVector())
10597 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010598 // All other conversions need to be expanded.
10599 return SDValue();
10600}
Chris Lattner5b856542010-12-20 00:59:46 +000010601
Dan Gohmand858e902010-04-17 15:26:15 +000010602SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010603 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010604 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010605 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010606 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010607 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010608 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010609 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010610 Node->getOperand(0),
10611 Node->getOperand(1), negOp,
10612 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010613 cast<AtomicSDNode>(Node)->getAlignment(),
10614 cast<AtomicSDNode>(Node)->getOrdering(),
10615 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010616}
10617
Eli Friedman327236c2011-08-24 20:50:09 +000010618static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10619 SDNode *Node = Op.getNode();
10620 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010621 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010622
10623 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010624 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10625 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10626 // (The only way to get a 16-byte store is cmpxchg16b)
10627 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10628 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10629 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010630 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10631 cast<AtomicSDNode>(Node)->getMemoryVT(),
10632 Node->getOperand(0),
10633 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010634 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010635 cast<AtomicSDNode>(Node)->getOrdering(),
10636 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010637 return Swap.getValue(1);
10638 }
10639 // Other atomic stores have a simple pattern.
10640 return Op;
10641}
10642
Chris Lattner5b856542010-12-20 00:59:46 +000010643static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10644 EVT VT = Op.getNode()->getValueType(0);
10645
10646 // Let legalize expand this if it isn't a legal type yet.
10647 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10648 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010649
Chris Lattner5b856542010-12-20 00:59:46 +000010650 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010651
Chris Lattner5b856542010-12-20 00:59:46 +000010652 unsigned Opc;
10653 bool ExtraOp = false;
10654 switch (Op.getOpcode()) {
10655 default: assert(0 && "Invalid code");
10656 case ISD::ADDC: Opc = X86ISD::ADD; break;
10657 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10658 case ISD::SUBC: Opc = X86ISD::SUB; break;
10659 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10660 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010661
Chris Lattner5b856542010-12-20 00:59:46 +000010662 if (!ExtraOp)
10663 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10664 Op.getOperand(1));
10665 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10666 Op.getOperand(1), Op.getOperand(2));
10667}
10668
Evan Cheng0db9fe62006-04-25 20:13:52 +000010669/// LowerOperation - Provide custom lowering hooks for some operations.
10670///
Dan Gohmand858e902010-04-17 15:26:15 +000010671SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010672 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010673 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010674 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010675 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010676 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010677 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10678 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010679 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010680 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010681 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010682 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10683 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10684 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010685 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010686 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010687 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10688 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10689 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010690 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010691 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010692 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010693 case ISD::SHL_PARTS:
10694 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010695 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010696 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010697 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010698 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010699 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010700 case ISD::FABS: return LowerFABS(Op, DAG);
10701 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010702 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010703 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010704 case ISD::SETCC: return LowerSETCC(Op, DAG);
10705 case ISD::SELECT: return LowerSELECT(Op, DAG);
10706 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010707 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010708 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010709 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010710 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010711 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010712 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10713 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010714 case ISD::FRAME_TO_ARGS_OFFSET:
10715 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010716 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010717 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010718 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10719 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010720 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010721 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010722 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010723 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010724 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010725 case ISD::SRA:
10726 case ISD::SRL:
10727 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010728 case ISD::SADDO:
10729 case ISD::UADDO:
10730 case ISD::SSUBO:
10731 case ISD::USUBO:
10732 case ISD::SMULO:
10733 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010734 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010735 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010736 case ISD::ADDC:
10737 case ISD::ADDE:
10738 case ISD::SUBC:
10739 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010740 case ISD::ADD: return LowerADD(Op, DAG);
10741 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010742 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010743}
10744
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010745static void ReplaceATOMIC_LOAD(SDNode *Node,
10746 SmallVectorImpl<SDValue> &Results,
10747 SelectionDAG &DAG) {
10748 DebugLoc dl = Node->getDebugLoc();
10749 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10750
10751 // Convert wide load -> cmpxchg8b/cmpxchg16b
10752 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10753 // (The only way to get a 16-byte load is cmpxchg16b)
10754 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010755 SDValue Zero = DAG.getConstant(0, VT);
10756 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010757 Node->getOperand(0),
10758 Node->getOperand(1), Zero, Zero,
10759 cast<AtomicSDNode>(Node)->getMemOperand(),
10760 cast<AtomicSDNode>(Node)->getOrdering(),
10761 cast<AtomicSDNode>(Node)->getSynchScope());
10762 Results.push_back(Swap.getValue(0));
10763 Results.push_back(Swap.getValue(1));
10764}
10765
Duncan Sands1607f052008-12-01 11:39:25 +000010766void X86TargetLowering::
10767ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010768 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010769 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010770 assert (Node->getValueType(0) == MVT::i64 &&
10771 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010772
10773 SDValue Chain = Node->getOperand(0);
10774 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010775 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010776 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010777 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010778 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010779 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010780 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010781 SDValue Result =
10782 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10783 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010784 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010785 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010786 Results.push_back(Result.getValue(2));
10787}
10788
Duncan Sands126d9072008-07-04 11:47:58 +000010789/// ReplaceNodeResults - Replace a node with an illegal result type
10790/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010791void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10792 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010793 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010794 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010795 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010796 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010797 assert(false && "Do not know how to custom type legalize this operation!");
10798 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010799 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010800 case ISD::ADDC:
10801 case ISD::ADDE:
10802 case ISD::SUBC:
10803 case ISD::SUBE:
10804 // We don't want to expand or promote these.
10805 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010806 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010807 std::pair<SDValue,SDValue> Vals =
10808 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010809 SDValue FIST = Vals.first, StackSlot = Vals.second;
10810 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010811 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010812 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010813 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010814 MachinePointerInfo(),
10815 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010816 }
10817 return;
10818 }
10819 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010820 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010821 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010822 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010823 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010824 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010825 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010826 eax.getValue(2));
10827 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10828 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010829 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010830 Results.push_back(edx.getValue(1));
10831 return;
10832 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010833 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010834 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010835 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010836 bool Regs64bit = T == MVT::i128;
10837 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010838 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010839 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10840 DAG.getConstant(0, HalfT));
10841 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10842 DAG.getConstant(1, HalfT));
10843 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10844 Regs64bit ? X86::RAX : X86::EAX,
10845 cpInL, SDValue());
10846 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10847 Regs64bit ? X86::RDX : X86::EDX,
10848 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010849 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010850 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10851 DAG.getConstant(0, HalfT));
10852 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10853 DAG.getConstant(1, HalfT));
10854 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10855 Regs64bit ? X86::RBX : X86::EBX,
10856 swapInL, cpInH.getValue(1));
10857 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10858 Regs64bit ? X86::RCX : X86::ECX,
10859 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010860 SDValue Ops[] = { swapInH.getValue(0),
10861 N->getOperand(1),
10862 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010863 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010864 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010865 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10866 X86ISD::LCMPXCHG8_DAG;
10867 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010868 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010869 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10870 Regs64bit ? X86::RAX : X86::EAX,
10871 HalfT, Result.getValue(1));
10872 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10873 Regs64bit ? X86::RDX : X86::EDX,
10874 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010875 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010876 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010877 Results.push_back(cpOutH.getValue(1));
10878 return;
10879 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010880 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010881 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10882 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010883 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010884 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10885 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010886 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010887 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10888 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010889 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010890 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10891 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010892 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010893 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10894 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010895 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010896 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10897 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010898 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010899 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10900 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010901 case ISD::ATOMIC_LOAD:
10902 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010903 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010904}
10905
Evan Cheng72261582005-12-20 06:22:03 +000010906const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10907 switch (Opcode) {
10908 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010909 case X86ISD::BSF: return "X86ISD::BSF";
10910 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010911 case X86ISD::SHLD: return "X86ISD::SHLD";
10912 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010913 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010914 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010915 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010916 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010917 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010918 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010919 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10920 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10921 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010922 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010923 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010924 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010925 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010926 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010927 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010928 case X86ISD::COMI: return "X86ISD::COMI";
10929 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010930 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010931 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010932 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10933 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010934 case X86ISD::CMOV: return "X86ISD::CMOV";
10935 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010936 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010937 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10938 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010939 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010940 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010941 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010942 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010943 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010944 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10945 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010946 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010947 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010948 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000010949 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000010950 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000010951 case X86ISD::HADD: return "X86ISD::HADD";
10952 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000010953 case X86ISD::FHADD: return "X86ISD::FHADD";
10954 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010955 case X86ISD::FMAX: return "X86ISD::FMAX";
10956 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010957 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10958 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010959 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010960 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010961 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010962 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010963 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010964 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10965 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010966 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
10967 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
10968 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
10969 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
10970 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
10971 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000010972 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
10973 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000010974 case X86ISD::VSHL: return "X86ISD::VSHL";
10975 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000010976 case X86ISD::CMPPD: return "X86ISD::CMPPD";
10977 case X86ISD::CMPPS: return "X86ISD::CMPPS";
10978 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
10979 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
10980 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
10981 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
10982 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
10983 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
10984 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
10985 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010986 case X86ISD::ADD: return "X86ISD::ADD";
10987 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000010988 case X86ISD::ADC: return "X86ISD::ADC";
10989 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000010990 case X86ISD::SMUL: return "X86ISD::SMUL";
10991 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000010992 case X86ISD::INC: return "X86ISD::INC";
10993 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000010994 case X86ISD::OR: return "X86ISD::OR";
10995 case X86ISD::XOR: return "X86ISD::XOR";
10996 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000010997 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000010998 case X86ISD::BLSI: return "X86ISD::BLSI";
10999 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11000 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011001 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011002 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011003 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011004 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11005 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11006 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
11007 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
11008 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
11009 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
Craig Topperb3982da2011-12-31 23:50:21 +000011010 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011011 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011012 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011013 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011014 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11015 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011016 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11017 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11018 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
11019 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
11020 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
11021 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11022 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011023 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11024 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011025 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011026 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011027 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011028 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011029 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011030 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011031 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011032 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011033 }
11034}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011035
Chris Lattnerc9addb72007-03-30 23:15:24 +000011036// isLegalAddressingMode - Return true if the addressing mode represented
11037// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011038bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011039 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011040 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011041 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011042 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011043
Chris Lattnerc9addb72007-03-30 23:15:24 +000011044 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011045 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011046 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011047
Chris Lattnerc9addb72007-03-30 23:15:24 +000011048 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011049 unsigned GVFlags =
11050 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011051
Chris Lattnerdfed4132009-07-10 07:38:24 +000011052 // If a reference to this global requires an extra load, we can't fold it.
11053 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011054 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011055
Chris Lattnerdfed4132009-07-10 07:38:24 +000011056 // If BaseGV requires a register for the PIC base, we cannot also have a
11057 // BaseReg specified.
11058 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011059 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011060
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011061 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011062 if ((M != CodeModel::Small || R != Reloc::Static) &&
11063 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011064 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011065 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011066
Chris Lattnerc9addb72007-03-30 23:15:24 +000011067 switch (AM.Scale) {
11068 case 0:
11069 case 1:
11070 case 2:
11071 case 4:
11072 case 8:
11073 // These scales always work.
11074 break;
11075 case 3:
11076 case 5:
11077 case 9:
11078 // These scales are formed with basereg+scalereg. Only accept if there is
11079 // no basereg yet.
11080 if (AM.HasBaseReg)
11081 return false;
11082 break;
11083 default: // Other stuff never works.
11084 return false;
11085 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011086
Chris Lattnerc9addb72007-03-30 23:15:24 +000011087 return true;
11088}
11089
11090
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011091bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011092 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011093 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011094 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11095 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011096 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011097 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011098 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011099}
11100
Owen Andersone50ed302009-08-10 22:56:29 +000011101bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011102 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011103 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011104 unsigned NumBits1 = VT1.getSizeInBits();
11105 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011106 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011107 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011108 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011109}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011110
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011111bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011112 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011113 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011114}
11115
Owen Andersone50ed302009-08-10 22:56:29 +000011116bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011117 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011118 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011119}
11120
Owen Andersone50ed302009-08-10 22:56:29 +000011121bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011122 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011123 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011124}
11125
Evan Cheng60c07e12006-07-05 22:17:51 +000011126/// isShuffleMaskLegal - Targets can use this to indicate that they only
11127/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11128/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11129/// are assumed to be legal.
11130bool
Eric Christopherfd179292009-08-27 18:07:15 +000011131X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011132 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011133 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011134 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011135 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011136
Nate Begemana09008b2009-10-19 02:17:23 +000011137 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011138 return (VT.getVectorNumElements() == 2 ||
11139 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11140 isMOVLMask(M, VT) ||
11141 isSHUFPMask(M, VT) ||
11142 isPSHUFDMask(M, VT) ||
11143 isPSHUFHWMask(M, VT) ||
11144 isPSHUFLWMask(M, VT) ||
Craig Topperd0a31172012-01-10 06:37:29 +000011145 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Craig Topper6347e862011-11-21 06:57:39 +000011146 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11147 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011148 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11149 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011150}
11151
Dan Gohman7d8143f2008-04-09 20:09:42 +000011152bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011153X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011154 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011155 unsigned NumElts = VT.getVectorNumElements();
11156 // FIXME: This collection of masks seems suspect.
11157 if (NumElts == 2)
11158 return true;
11159 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11160 return (isMOVLMask(Mask, VT) ||
11161 isCommutedMOVLMask(Mask, VT, true) ||
11162 isSHUFPMask(Mask, VT) ||
Craig Topper1ff73d72011-12-06 04:59:07 +000011163 isSHUFPMask(Mask, VT, /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011164 }
11165 return false;
11166}
11167
11168//===----------------------------------------------------------------------===//
11169// X86 Scheduler Hooks
11170//===----------------------------------------------------------------------===//
11171
Mon P Wang63307c32008-05-05 19:05:59 +000011172// private utility function
11173MachineBasicBlock *
11174X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11175 MachineBasicBlock *MBB,
11176 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011177 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011178 unsigned LoadOpc,
11179 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011180 unsigned notOpc,
11181 unsigned EAXreg,
11182 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011183 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011184 // For the atomic bitwise operator, we generate
11185 // thisMBB:
11186 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011187 // ld t1 = [bitinstr.addr]
11188 // op t2 = t1, [bitinstr.val]
11189 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011190 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11191 // bz newMBB
11192 // fallthrough -->nextMBB
11193 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11194 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011195 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011196 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011197
Mon P Wang63307c32008-05-05 19:05:59 +000011198 /// First build the CFG
11199 MachineFunction *F = MBB->getParent();
11200 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011201 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11202 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11203 F->insert(MBBIter, newMBB);
11204 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011205
Dan Gohman14152b42010-07-06 20:24:04 +000011206 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11207 nextMBB->splice(nextMBB->begin(), thisMBB,
11208 llvm::next(MachineBasicBlock::iterator(bInstr)),
11209 thisMBB->end());
11210 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011211
Mon P Wang63307c32008-05-05 19:05:59 +000011212 // Update thisMBB to fall through to newMBB
11213 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011214
Mon P Wang63307c32008-05-05 19:05:59 +000011215 // newMBB jumps to itself and fall through to nextMBB
11216 newMBB->addSuccessor(nextMBB);
11217 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011218
Mon P Wang63307c32008-05-05 19:05:59 +000011219 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011220 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011221 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011222 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011223 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011224 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011225 int numArgs = bInstr->getNumOperands() - 1;
11226 for (int i=0; i < numArgs; ++i)
11227 argOpers[i] = &bInstr->getOperand(i+1);
11228
11229 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011230 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011231 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011232
Dale Johannesen140be2d2008-08-19 18:47:28 +000011233 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011234 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011235 for (int i=0; i <= lastAddrIndx; ++i)
11236 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011237
Dale Johannesen140be2d2008-08-19 18:47:28 +000011238 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011239 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011240 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011241 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011242 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011243 tt = t1;
11244
Dale Johannesen140be2d2008-08-19 18:47:28 +000011245 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011246 assert((argOpers[valArgIndx]->isReg() ||
11247 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011248 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011249 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011250 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011251 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011252 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011253 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011254 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011255
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011256 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011257 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011258
Dale Johannesene4d209d2009-02-03 20:21:25 +000011259 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011260 for (int i=0; i <= lastAddrIndx; ++i)
11261 (*MIB).addOperand(*argOpers[i]);
11262 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011263 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011264 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11265 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011266
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011267 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011268 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011269
Mon P Wang63307c32008-05-05 19:05:59 +000011270 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011271 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011272
Dan Gohman14152b42010-07-06 20:24:04 +000011273 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011274 return nextMBB;
11275}
11276
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011277// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011278MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011279X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11280 MachineBasicBlock *MBB,
11281 unsigned regOpcL,
11282 unsigned regOpcH,
11283 unsigned immOpcL,
11284 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011285 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011286 // For the atomic bitwise operator, we generate
11287 // thisMBB (instructions are in pairs, except cmpxchg8b)
11288 // ld t1,t2 = [bitinstr.addr]
11289 // newMBB:
11290 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11291 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011292 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011293 // mov ECX, EBX <- t5, t6
11294 // mov EAX, EDX <- t1, t2
11295 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11296 // mov t3, t4 <- EAX, EDX
11297 // bz newMBB
11298 // result in out1, out2
11299 // fallthrough -->nextMBB
11300
11301 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11302 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011303 const unsigned NotOpc = X86::NOT32r;
11304 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11305 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11306 MachineFunction::iterator MBBIter = MBB;
11307 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011308
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011309 /// First build the CFG
11310 MachineFunction *F = MBB->getParent();
11311 MachineBasicBlock *thisMBB = MBB;
11312 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11313 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11314 F->insert(MBBIter, newMBB);
11315 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011316
Dan Gohman14152b42010-07-06 20:24:04 +000011317 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11318 nextMBB->splice(nextMBB->begin(), thisMBB,
11319 llvm::next(MachineBasicBlock::iterator(bInstr)),
11320 thisMBB->end());
11321 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011322
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011323 // Update thisMBB to fall through to newMBB
11324 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011325
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011326 // newMBB jumps to itself and fall through to nextMBB
11327 newMBB->addSuccessor(nextMBB);
11328 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011329
Dale Johannesene4d209d2009-02-03 20:21:25 +000011330 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011331 // Insert instructions into newMBB based on incoming instruction
11332 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011333 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011334 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011335 MachineOperand& dest1Oper = bInstr->getOperand(0);
11336 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011337 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11338 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011339 argOpers[i] = &bInstr->getOperand(i+2);
11340
Dan Gohman71ea4e52010-05-14 21:01:44 +000011341 // We use some of the operands multiple times, so conservatively just
11342 // clear any kill flags that might be present.
11343 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11344 argOpers[i]->setIsKill(false);
11345 }
11346
Evan Chengad5b52f2010-01-08 19:14:57 +000011347 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011348 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011349
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011350 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011351 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011352 for (int i=0; i <= lastAddrIndx; ++i)
11353 (*MIB).addOperand(*argOpers[i]);
11354 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011355 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011356 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011357 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011358 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011359 MachineOperand newOp3 = *(argOpers[3]);
11360 if (newOp3.isImm())
11361 newOp3.setImm(newOp3.getImm()+4);
11362 else
11363 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011364 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011365 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011366
11367 // t3/4 are defined later, at the bottom of the loop
11368 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11369 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011370 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011371 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011372 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011373 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11374
Evan Cheng306b4ca2010-01-08 23:41:50 +000011375 // The subsequent operations should be using the destination registers of
11376 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011377 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011378 t1 = F->getRegInfo().createVirtualRegister(RC);
11379 t2 = F->getRegInfo().createVirtualRegister(RC);
11380 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11381 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011382 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011383 t1 = dest1Oper.getReg();
11384 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011385 }
11386
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011387 int valArgIndx = lastAddrIndx + 1;
11388 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011389 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011390 "invalid operand");
11391 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11392 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011393 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011394 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011395 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011396 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011397 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011398 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011399 (*MIB).addOperand(*argOpers[valArgIndx]);
11400 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011401 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011402 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011403 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011404 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011405 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011406 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011407 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011408 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011409 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011410 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011411
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011412 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011413 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011414 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011415 MIB.addReg(t2);
11416
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011417 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011418 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011419 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011420 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011421
Dale Johannesene4d209d2009-02-03 20:21:25 +000011422 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011423 for (int i=0; i <= lastAddrIndx; ++i)
11424 (*MIB).addOperand(*argOpers[i]);
11425
11426 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011427 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11428 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011429
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011430 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011431 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011432 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011433 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011434
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011435 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011436 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011437
Dan Gohman14152b42010-07-06 20:24:04 +000011438 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011439 return nextMBB;
11440}
11441
11442// private utility function
11443MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011444X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11445 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011446 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011447 // For the atomic min/max operator, we generate
11448 // thisMBB:
11449 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011450 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011451 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011452 // cmp t1, t2
11453 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011454 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011455 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11456 // bz newMBB
11457 // fallthrough -->nextMBB
11458 //
11459 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11460 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011461 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011462 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011463
Mon P Wang63307c32008-05-05 19:05:59 +000011464 /// First build the CFG
11465 MachineFunction *F = MBB->getParent();
11466 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011467 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11468 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11469 F->insert(MBBIter, newMBB);
11470 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011471
Dan Gohman14152b42010-07-06 20:24:04 +000011472 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11473 nextMBB->splice(nextMBB->begin(), thisMBB,
11474 llvm::next(MachineBasicBlock::iterator(mInstr)),
11475 thisMBB->end());
11476 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011477
Mon P Wang63307c32008-05-05 19:05:59 +000011478 // Update thisMBB to fall through to newMBB
11479 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011480
Mon P Wang63307c32008-05-05 19:05:59 +000011481 // newMBB jumps to newMBB and fall through to nextMBB
11482 newMBB->addSuccessor(nextMBB);
11483 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011484
Dale Johannesene4d209d2009-02-03 20:21:25 +000011485 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011486 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011487 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011488 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011489 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011490 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011491 int numArgs = mInstr->getNumOperands() - 1;
11492 for (int i=0; i < numArgs; ++i)
11493 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011494
Mon P Wang63307c32008-05-05 19:05:59 +000011495 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011496 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011497 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011498
Mon P Wangab3e7472008-05-05 22:56:23 +000011499 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011500 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011501 for (int i=0; i <= lastAddrIndx; ++i)
11502 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011503
Mon P Wang63307c32008-05-05 19:05:59 +000011504 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011505 assert((argOpers[valArgIndx]->isReg() ||
11506 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011507 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011508
11509 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011510 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011511 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011512 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011513 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011514 (*MIB).addOperand(*argOpers[valArgIndx]);
11515
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011516 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011517 MIB.addReg(t1);
11518
Dale Johannesene4d209d2009-02-03 20:21:25 +000011519 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011520 MIB.addReg(t1);
11521 MIB.addReg(t2);
11522
11523 // Generate movc
11524 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011525 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011526 MIB.addReg(t2);
11527 MIB.addReg(t1);
11528
11529 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011530 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011531 for (int i=0; i <= lastAddrIndx; ++i)
11532 (*MIB).addOperand(*argOpers[i]);
11533 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011534 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011535 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11536 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011537
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011538 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011539 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011540
Mon P Wang63307c32008-05-05 19:05:59 +000011541 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011542 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011543
Dan Gohman14152b42010-07-06 20:24:04 +000011544 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011545 return nextMBB;
11546}
11547
Eric Christopherf83a5de2009-08-27 18:08:16 +000011548// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011549// or XMM0_V32I8 in AVX all of this code can be replaced with that
11550// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011551MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011552X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011553 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011554 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011555 "Target must have SSE4.2 or AVX features enabled");
11556
Eric Christopherb120ab42009-08-18 22:50:32 +000011557 DebugLoc dl = MI->getDebugLoc();
11558 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011559 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011560 if (!Subtarget->hasAVX()) {
11561 if (memArg)
11562 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11563 else
11564 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11565 } else {
11566 if (memArg)
11567 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11568 else
11569 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11570 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011571
Eric Christopher41c902f2010-11-30 08:20:21 +000011572 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011573 for (unsigned i = 0; i < numArgs; ++i) {
11574 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011575 if (!(Op.isReg() && Op.isImplicit()))
11576 MIB.addOperand(Op);
11577 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011578 BuildMI(*BB, MI, dl,
11579 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11580 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011581 .addReg(X86::XMM0);
11582
Dan Gohman14152b42010-07-06 20:24:04 +000011583 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011584 return BB;
11585}
11586
11587MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011588X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011589 DebugLoc dl = MI->getDebugLoc();
11590 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011591
Eric Christopher228232b2010-11-30 07:20:12 +000011592 // Address into RAX/EAX, other two args into ECX, EDX.
11593 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11594 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11595 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11596 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011597 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011598
Eric Christopher228232b2010-11-30 07:20:12 +000011599 unsigned ValOps = X86::AddrNumOperands;
11600 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11601 .addReg(MI->getOperand(ValOps).getReg());
11602 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11603 .addReg(MI->getOperand(ValOps+1).getReg());
11604
11605 // The instruction doesn't actually take any operands though.
11606 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011607
Eric Christopher228232b2010-11-30 07:20:12 +000011608 MI->eraseFromParent(); // The pseudo is gone now.
11609 return BB;
11610}
11611
11612MachineBasicBlock *
11613X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011614 DebugLoc dl = MI->getDebugLoc();
11615 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011616
Eric Christopher228232b2010-11-30 07:20:12 +000011617 // First arg in ECX, the second in EAX.
11618 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11619 .addReg(MI->getOperand(0).getReg());
11620 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11621 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011622
Eric Christopher228232b2010-11-30 07:20:12 +000011623 // The instruction doesn't actually take any operands though.
11624 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011625
Eric Christopher228232b2010-11-30 07:20:12 +000011626 MI->eraseFromParent(); // The pseudo is gone now.
11627 return BB;
11628}
11629
11630MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011631X86TargetLowering::EmitVAARG64WithCustomInserter(
11632 MachineInstr *MI,
11633 MachineBasicBlock *MBB) const {
11634 // Emit va_arg instruction on X86-64.
11635
11636 // Operands to this pseudo-instruction:
11637 // 0 ) Output : destination address (reg)
11638 // 1-5) Input : va_list address (addr, i64mem)
11639 // 6 ) ArgSize : Size (in bytes) of vararg type
11640 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11641 // 8 ) Align : Alignment of type
11642 // 9 ) EFLAGS (implicit-def)
11643
11644 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11645 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11646
11647 unsigned DestReg = MI->getOperand(0).getReg();
11648 MachineOperand &Base = MI->getOperand(1);
11649 MachineOperand &Scale = MI->getOperand(2);
11650 MachineOperand &Index = MI->getOperand(3);
11651 MachineOperand &Disp = MI->getOperand(4);
11652 MachineOperand &Segment = MI->getOperand(5);
11653 unsigned ArgSize = MI->getOperand(6).getImm();
11654 unsigned ArgMode = MI->getOperand(7).getImm();
11655 unsigned Align = MI->getOperand(8).getImm();
11656
11657 // Memory Reference
11658 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11659 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11660 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11661
11662 // Machine Information
11663 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11664 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11665 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11666 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11667 DebugLoc DL = MI->getDebugLoc();
11668
11669 // struct va_list {
11670 // i32 gp_offset
11671 // i32 fp_offset
11672 // i64 overflow_area (address)
11673 // i64 reg_save_area (address)
11674 // }
11675 // sizeof(va_list) = 24
11676 // alignment(va_list) = 8
11677
11678 unsigned TotalNumIntRegs = 6;
11679 unsigned TotalNumXMMRegs = 8;
11680 bool UseGPOffset = (ArgMode == 1);
11681 bool UseFPOffset = (ArgMode == 2);
11682 unsigned MaxOffset = TotalNumIntRegs * 8 +
11683 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11684
11685 /* Align ArgSize to a multiple of 8 */
11686 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11687 bool NeedsAlign = (Align > 8);
11688
11689 MachineBasicBlock *thisMBB = MBB;
11690 MachineBasicBlock *overflowMBB;
11691 MachineBasicBlock *offsetMBB;
11692 MachineBasicBlock *endMBB;
11693
11694 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11695 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11696 unsigned OffsetReg = 0;
11697
11698 if (!UseGPOffset && !UseFPOffset) {
11699 // If we only pull from the overflow region, we don't create a branch.
11700 // We don't need to alter control flow.
11701 OffsetDestReg = 0; // unused
11702 OverflowDestReg = DestReg;
11703
11704 offsetMBB = NULL;
11705 overflowMBB = thisMBB;
11706 endMBB = thisMBB;
11707 } else {
11708 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11709 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11710 // If not, pull from overflow_area. (branch to overflowMBB)
11711 //
11712 // thisMBB
11713 // | .
11714 // | .
11715 // offsetMBB overflowMBB
11716 // | .
11717 // | .
11718 // endMBB
11719
11720 // Registers for the PHI in endMBB
11721 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11722 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11723
11724 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11725 MachineFunction *MF = MBB->getParent();
11726 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11727 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11728 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11729
11730 MachineFunction::iterator MBBIter = MBB;
11731 ++MBBIter;
11732
11733 // Insert the new basic blocks
11734 MF->insert(MBBIter, offsetMBB);
11735 MF->insert(MBBIter, overflowMBB);
11736 MF->insert(MBBIter, endMBB);
11737
11738 // Transfer the remainder of MBB and its successor edges to endMBB.
11739 endMBB->splice(endMBB->begin(), thisMBB,
11740 llvm::next(MachineBasicBlock::iterator(MI)),
11741 thisMBB->end());
11742 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11743
11744 // Make offsetMBB and overflowMBB successors of thisMBB
11745 thisMBB->addSuccessor(offsetMBB);
11746 thisMBB->addSuccessor(overflowMBB);
11747
11748 // endMBB is a successor of both offsetMBB and overflowMBB
11749 offsetMBB->addSuccessor(endMBB);
11750 overflowMBB->addSuccessor(endMBB);
11751
11752 // Load the offset value into a register
11753 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11754 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11755 .addOperand(Base)
11756 .addOperand(Scale)
11757 .addOperand(Index)
11758 .addDisp(Disp, UseFPOffset ? 4 : 0)
11759 .addOperand(Segment)
11760 .setMemRefs(MMOBegin, MMOEnd);
11761
11762 // Check if there is enough room left to pull this argument.
11763 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11764 .addReg(OffsetReg)
11765 .addImm(MaxOffset + 8 - ArgSizeA8);
11766
11767 // Branch to "overflowMBB" if offset >= max
11768 // Fall through to "offsetMBB" otherwise
11769 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11770 .addMBB(overflowMBB);
11771 }
11772
11773 // In offsetMBB, emit code to use the reg_save_area.
11774 if (offsetMBB) {
11775 assert(OffsetReg != 0);
11776
11777 // Read the reg_save_area address.
11778 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11779 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11780 .addOperand(Base)
11781 .addOperand(Scale)
11782 .addOperand(Index)
11783 .addDisp(Disp, 16)
11784 .addOperand(Segment)
11785 .setMemRefs(MMOBegin, MMOEnd);
11786
11787 // Zero-extend the offset
11788 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11789 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11790 .addImm(0)
11791 .addReg(OffsetReg)
11792 .addImm(X86::sub_32bit);
11793
11794 // Add the offset to the reg_save_area to get the final address.
11795 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11796 .addReg(OffsetReg64)
11797 .addReg(RegSaveReg);
11798
11799 // Compute the offset for the next argument
11800 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11801 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11802 .addReg(OffsetReg)
11803 .addImm(UseFPOffset ? 16 : 8);
11804
11805 // Store it back into the va_list.
11806 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11807 .addOperand(Base)
11808 .addOperand(Scale)
11809 .addOperand(Index)
11810 .addDisp(Disp, UseFPOffset ? 4 : 0)
11811 .addOperand(Segment)
11812 .addReg(NextOffsetReg)
11813 .setMemRefs(MMOBegin, MMOEnd);
11814
11815 // Jump to endMBB
11816 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11817 .addMBB(endMBB);
11818 }
11819
11820 //
11821 // Emit code to use overflow area
11822 //
11823
11824 // Load the overflow_area address into a register.
11825 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11826 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11827 .addOperand(Base)
11828 .addOperand(Scale)
11829 .addOperand(Index)
11830 .addDisp(Disp, 8)
11831 .addOperand(Segment)
11832 .setMemRefs(MMOBegin, MMOEnd);
11833
11834 // If we need to align it, do so. Otherwise, just copy the address
11835 // to OverflowDestReg.
11836 if (NeedsAlign) {
11837 // Align the overflow address
11838 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11839 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11840
11841 // aligned_addr = (addr + (align-1)) & ~(align-1)
11842 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11843 .addReg(OverflowAddrReg)
11844 .addImm(Align-1);
11845
11846 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11847 .addReg(TmpReg)
11848 .addImm(~(uint64_t)(Align-1));
11849 } else {
11850 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11851 .addReg(OverflowAddrReg);
11852 }
11853
11854 // Compute the next overflow address after this argument.
11855 // (the overflow address should be kept 8-byte aligned)
11856 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11857 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11858 .addReg(OverflowDestReg)
11859 .addImm(ArgSizeA8);
11860
11861 // Store the new overflow address.
11862 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11863 .addOperand(Base)
11864 .addOperand(Scale)
11865 .addOperand(Index)
11866 .addDisp(Disp, 8)
11867 .addOperand(Segment)
11868 .addReg(NextAddrReg)
11869 .setMemRefs(MMOBegin, MMOEnd);
11870
11871 // If we branched, emit the PHI to the front of endMBB.
11872 if (offsetMBB) {
11873 BuildMI(*endMBB, endMBB->begin(), DL,
11874 TII->get(X86::PHI), DestReg)
11875 .addReg(OffsetDestReg).addMBB(offsetMBB)
11876 .addReg(OverflowDestReg).addMBB(overflowMBB);
11877 }
11878
11879 // Erase the pseudo instruction
11880 MI->eraseFromParent();
11881
11882 return endMBB;
11883}
11884
11885MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011886X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11887 MachineInstr *MI,
11888 MachineBasicBlock *MBB) const {
11889 // Emit code to save XMM registers to the stack. The ABI says that the
11890 // number of registers to save is given in %al, so it's theoretically
11891 // possible to do an indirect jump trick to avoid saving all of them,
11892 // however this code takes a simpler approach and just executes all
11893 // of the stores if %al is non-zero. It's less code, and it's probably
11894 // easier on the hardware branch predictor, and stores aren't all that
11895 // expensive anyway.
11896
11897 // Create the new basic blocks. One block contains all the XMM stores,
11898 // and one block is the final destination regardless of whether any
11899 // stores were performed.
11900 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11901 MachineFunction *F = MBB->getParent();
11902 MachineFunction::iterator MBBIter = MBB;
11903 ++MBBIter;
11904 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11905 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11906 F->insert(MBBIter, XMMSaveMBB);
11907 F->insert(MBBIter, EndMBB);
11908
Dan Gohman14152b42010-07-06 20:24:04 +000011909 // Transfer the remainder of MBB and its successor edges to EndMBB.
11910 EndMBB->splice(EndMBB->begin(), MBB,
11911 llvm::next(MachineBasicBlock::iterator(MI)),
11912 MBB->end());
11913 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11914
Dan Gohmand6708ea2009-08-15 01:38:56 +000011915 // The original block will now fall through to the XMM save block.
11916 MBB->addSuccessor(XMMSaveMBB);
11917 // The XMMSaveMBB will fall through to the end block.
11918 XMMSaveMBB->addSuccessor(EndMBB);
11919
11920 // Now add the instructions.
11921 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11922 DebugLoc DL = MI->getDebugLoc();
11923
11924 unsigned CountReg = MI->getOperand(0).getReg();
11925 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11926 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11927
11928 if (!Subtarget->isTargetWin64()) {
11929 // If %al is 0, branch around the XMM save block.
11930 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011931 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011932 MBB->addSuccessor(EndMBB);
11933 }
11934
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011935 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011936 // In the XMM save block, save all the XMM argument registers.
11937 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11938 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011939 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011940 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011941 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011942 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011943 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011944 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011945 .addFrameIndex(RegSaveFrameIndex)
11946 .addImm(/*Scale=*/1)
11947 .addReg(/*IndexReg=*/0)
11948 .addImm(/*Disp=*/Offset)
11949 .addReg(/*Segment=*/0)
11950 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011951 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011952 }
11953
Dan Gohman14152b42010-07-06 20:24:04 +000011954 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011955
11956 return EndMBB;
11957}
Mon P Wang63307c32008-05-05 19:05:59 +000011958
Evan Cheng60c07e12006-07-05 22:17:51 +000011959MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000011960X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011961 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000011962 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11963 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000011964
Chris Lattner52600972009-09-02 05:57:00 +000011965 // To "insert" a SELECT_CC instruction, we actually have to insert the
11966 // diamond control-flow pattern. The incoming instruction knows the
11967 // destination vreg to set, the condition code register to branch on, the
11968 // true/false values to select between, and a branch opcode to use.
11969 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11970 MachineFunction::iterator It = BB;
11971 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000011972
Chris Lattner52600972009-09-02 05:57:00 +000011973 // thisMBB:
11974 // ...
11975 // TrueVal = ...
11976 // cmpTY ccX, r1, r2
11977 // bCC copy1MBB
11978 // fallthrough --> copy0MBB
11979 MachineBasicBlock *thisMBB = BB;
11980 MachineFunction *F = BB->getParent();
11981 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
11982 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000011983 F->insert(It, copy0MBB);
11984 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000011985
Bill Wendling730c07e2010-06-25 20:48:10 +000011986 // If the EFLAGS register isn't dead in the terminator, then claim that it's
11987 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000011988 if (!MI->killsRegister(X86::EFLAGS)) {
11989 copy0MBB->addLiveIn(X86::EFLAGS);
11990 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000011991 }
11992
Dan Gohman14152b42010-07-06 20:24:04 +000011993 // Transfer the remainder of BB and its successor edges to sinkMBB.
11994 sinkMBB->splice(sinkMBB->begin(), BB,
11995 llvm::next(MachineBasicBlock::iterator(MI)),
11996 BB->end());
11997 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
11998
11999 // Add the true and fallthrough blocks as its successors.
12000 BB->addSuccessor(copy0MBB);
12001 BB->addSuccessor(sinkMBB);
12002
12003 // Create the conditional branch instruction.
12004 unsigned Opc =
12005 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12006 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12007
Chris Lattner52600972009-09-02 05:57:00 +000012008 // copy0MBB:
12009 // %FalseValue = ...
12010 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012011 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012012
Chris Lattner52600972009-09-02 05:57:00 +000012013 // sinkMBB:
12014 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12015 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012016 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12017 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012018 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12019 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12020
Dan Gohman14152b42010-07-06 20:24:04 +000012021 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012022 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012023}
12024
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012025MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012026X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12027 bool Is64Bit) const {
12028 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12029 DebugLoc DL = MI->getDebugLoc();
12030 MachineFunction *MF = BB->getParent();
12031 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12032
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012033 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012034
12035 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12036 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12037
12038 // BB:
12039 // ... [Till the alloca]
12040 // If stacklet is not large enough, jump to mallocMBB
12041 //
12042 // bumpMBB:
12043 // Allocate by subtracting from RSP
12044 // Jump to continueMBB
12045 //
12046 // mallocMBB:
12047 // Allocate by call to runtime
12048 //
12049 // continueMBB:
12050 // ...
12051 // [rest of original BB]
12052 //
12053
12054 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12055 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12056 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12057
12058 MachineRegisterInfo &MRI = MF->getRegInfo();
12059 const TargetRegisterClass *AddrRegClass =
12060 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12061
12062 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12063 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12064 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012065 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012066 sizeVReg = MI->getOperand(1).getReg(),
12067 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12068
12069 MachineFunction::iterator MBBIter = BB;
12070 ++MBBIter;
12071
12072 MF->insert(MBBIter, bumpMBB);
12073 MF->insert(MBBIter, mallocMBB);
12074 MF->insert(MBBIter, continueMBB);
12075
12076 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12077 (MachineBasicBlock::iterator(MI)), BB->end());
12078 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12079
12080 // Add code to the main basic block to check if the stack limit has been hit,
12081 // and if so, jump to mallocMBB otherwise to bumpMBB.
12082 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012083 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012084 .addReg(tmpSPVReg).addReg(sizeVReg);
12085 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012086 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012087 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012088 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12089
12090 // bumpMBB simply decreases the stack pointer, since we know the current
12091 // stacklet has enough space.
12092 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012093 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012094 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012095 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012096 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12097
12098 // Calls into a routine in libgcc to allocate more space from the heap.
12099 if (Is64Bit) {
12100 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12101 .addReg(sizeVReg);
12102 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12103 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12104 } else {
12105 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12106 .addImm(12);
12107 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12108 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12109 .addExternalSymbol("__morestack_allocate_stack_space");
12110 }
12111
12112 if (!Is64Bit)
12113 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12114 .addImm(16);
12115
12116 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12117 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12118 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12119
12120 // Set up the CFG correctly.
12121 BB->addSuccessor(bumpMBB);
12122 BB->addSuccessor(mallocMBB);
12123 mallocMBB->addSuccessor(continueMBB);
12124 bumpMBB->addSuccessor(continueMBB);
12125
12126 // Take care of the PHI nodes.
12127 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12128 MI->getOperand(0).getReg())
12129 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12130 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12131
12132 // Delete the original pseudo instruction.
12133 MI->eraseFromParent();
12134
12135 // And we're done.
12136 return continueMBB;
12137}
12138
12139MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012140X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012141 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012142 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12143 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012144
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012145 assert(!Subtarget->isTargetEnvMacho());
12146
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012147 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12148 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012149
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012150 if (Subtarget->isTargetWin64()) {
12151 if (Subtarget->isTargetCygMing()) {
12152 // ___chkstk(Mingw64):
12153 // Clobbers R10, R11, RAX and EFLAGS.
12154 // Updates RSP.
12155 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12156 .addExternalSymbol("___chkstk")
12157 .addReg(X86::RAX, RegState::Implicit)
12158 .addReg(X86::RSP, RegState::Implicit)
12159 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12160 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12161 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12162 } else {
12163 // __chkstk(MSVCRT): does not update stack pointer.
12164 // Clobbers R10, R11 and EFLAGS.
12165 // FIXME: RAX(allocated size) might be reused and not killed.
12166 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12167 .addExternalSymbol("__chkstk")
12168 .addReg(X86::RAX, RegState::Implicit)
12169 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12170 // RAX has the offset to subtracted from RSP.
12171 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12172 .addReg(X86::RSP)
12173 .addReg(X86::RAX);
12174 }
12175 } else {
12176 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012177 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12178
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012179 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12180 .addExternalSymbol(StackProbeSymbol)
12181 .addReg(X86::EAX, RegState::Implicit)
12182 .addReg(X86::ESP, RegState::Implicit)
12183 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12184 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12185 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12186 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012187
Dan Gohman14152b42010-07-06 20:24:04 +000012188 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012189 return BB;
12190}
Chris Lattner52600972009-09-02 05:57:00 +000012191
12192MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012193X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12194 MachineBasicBlock *BB) const {
12195 // This is pretty easy. We're taking the value that we received from
12196 // our load from the relocation, sticking it in either RDI (x86-64)
12197 // or EAX and doing an indirect call. The return value will then
12198 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012199 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012200 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012201 DebugLoc DL = MI->getDebugLoc();
12202 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012203
12204 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012205 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012206
Eric Christopher30ef0e52010-06-03 04:07:48 +000012207 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012208 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12209 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012210 .addReg(X86::RIP)
12211 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012212 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012213 MI->getOperand(3).getTargetFlags())
12214 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012215 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012216 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012217 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012218 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12219 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012220 .addReg(0)
12221 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012222 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012223 MI->getOperand(3).getTargetFlags())
12224 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012225 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012226 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012227 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012228 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12229 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012230 .addReg(TII->getGlobalBaseReg(F))
12231 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012232 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012233 MI->getOperand(3).getTargetFlags())
12234 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012235 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012236 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012237 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012238
Dan Gohman14152b42010-07-06 20:24:04 +000012239 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012240 return BB;
12241}
12242
12243MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012244X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012245 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012246 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012247 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012248 case X86::TAILJMPd64:
12249 case X86::TAILJMPr64:
12250 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012251 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012252 case X86::TCRETURNdi64:
12253 case X86::TCRETURNri64:
12254 case X86::TCRETURNmi64:
12255 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12256 // On AMD64, additional defs should be added before register allocation.
12257 if (!Subtarget->isTargetWin64()) {
12258 MI->addRegisterDefined(X86::RSI);
12259 MI->addRegisterDefined(X86::RDI);
12260 MI->addRegisterDefined(X86::XMM6);
12261 MI->addRegisterDefined(X86::XMM7);
12262 MI->addRegisterDefined(X86::XMM8);
12263 MI->addRegisterDefined(X86::XMM9);
12264 MI->addRegisterDefined(X86::XMM10);
12265 MI->addRegisterDefined(X86::XMM11);
12266 MI->addRegisterDefined(X86::XMM12);
12267 MI->addRegisterDefined(X86::XMM13);
12268 MI->addRegisterDefined(X86::XMM14);
12269 MI->addRegisterDefined(X86::XMM15);
12270 }
12271 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012272 case X86::WIN_ALLOCA:
12273 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012274 case X86::SEG_ALLOCA_32:
12275 return EmitLoweredSegAlloca(MI, BB, false);
12276 case X86::SEG_ALLOCA_64:
12277 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012278 case X86::TLSCall_32:
12279 case X86::TLSCall_64:
12280 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012281 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012282 case X86::CMOV_FR32:
12283 case X86::CMOV_FR64:
12284 case X86::CMOV_V4F32:
12285 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012286 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012287 case X86::CMOV_V8F32:
12288 case X86::CMOV_V4F64:
12289 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012290 case X86::CMOV_GR16:
12291 case X86::CMOV_GR32:
12292 case X86::CMOV_RFP32:
12293 case X86::CMOV_RFP64:
12294 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012295 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012296
Dale Johannesen849f2142007-07-03 00:53:03 +000012297 case X86::FP32_TO_INT16_IN_MEM:
12298 case X86::FP32_TO_INT32_IN_MEM:
12299 case X86::FP32_TO_INT64_IN_MEM:
12300 case X86::FP64_TO_INT16_IN_MEM:
12301 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012302 case X86::FP64_TO_INT64_IN_MEM:
12303 case X86::FP80_TO_INT16_IN_MEM:
12304 case X86::FP80_TO_INT32_IN_MEM:
12305 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012306 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12307 DebugLoc DL = MI->getDebugLoc();
12308
Evan Cheng60c07e12006-07-05 22:17:51 +000012309 // Change the floating point control register to use "round towards zero"
12310 // mode when truncating to an integer value.
12311 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012312 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012313 addFrameReference(BuildMI(*BB, MI, DL,
12314 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012315
12316 // Load the old value of the high byte of the control word...
12317 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012318 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012319 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012320 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012321
12322 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012323 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012324 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012325
12326 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012327 addFrameReference(BuildMI(*BB, MI, DL,
12328 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012329
12330 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012331 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012332 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012333
12334 // Get the X86 opcode to use.
12335 unsigned Opc;
12336 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012337 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012338 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12339 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12340 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12341 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12342 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12343 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012344 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12345 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12346 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012347 }
12348
12349 X86AddressMode AM;
12350 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012351 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012352 AM.BaseType = X86AddressMode::RegBase;
12353 AM.Base.Reg = Op.getReg();
12354 } else {
12355 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012356 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012357 }
12358 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012359 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012360 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012361 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012362 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012363 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012364 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012365 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012366 AM.GV = Op.getGlobal();
12367 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012368 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012369 }
Dan Gohman14152b42010-07-06 20:24:04 +000012370 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012371 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012372
12373 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012374 addFrameReference(BuildMI(*BB, MI, DL,
12375 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012376
Dan Gohman14152b42010-07-06 20:24:04 +000012377 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012378 return BB;
12379 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012380 // String/text processing lowering.
12381 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012382 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012383 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12384 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012385 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012386 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12387 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012388 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012389 return EmitPCMP(MI, BB, 5, false /* in mem */);
12390 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012391 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012392 return EmitPCMP(MI, BB, 5, true /* in mem */);
12393
Eric Christopher228232b2010-11-30 07:20:12 +000012394 // Thread synchronization.
12395 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012396 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012397 case X86::MWAIT:
12398 return EmitMwait(MI, BB);
12399
Eric Christopherb120ab42009-08-18 22:50:32 +000012400 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012401 case X86::ATOMAND32:
12402 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012403 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012404 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012405 X86::NOT32r, X86::EAX,
12406 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012407 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012408 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12409 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012410 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012411 X86::NOT32r, X86::EAX,
12412 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012413 case X86::ATOMXOR32:
12414 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012415 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012416 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012417 X86::NOT32r, X86::EAX,
12418 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012419 case X86::ATOMNAND32:
12420 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012421 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012422 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012423 X86::NOT32r, X86::EAX,
12424 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012425 case X86::ATOMMIN32:
12426 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12427 case X86::ATOMMAX32:
12428 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12429 case X86::ATOMUMIN32:
12430 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12431 case X86::ATOMUMAX32:
12432 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012433
12434 case X86::ATOMAND16:
12435 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12436 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012437 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012438 X86::NOT16r, X86::AX,
12439 X86::GR16RegisterClass);
12440 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012441 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012442 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012443 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012444 X86::NOT16r, X86::AX,
12445 X86::GR16RegisterClass);
12446 case X86::ATOMXOR16:
12447 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12448 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012449 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012450 X86::NOT16r, X86::AX,
12451 X86::GR16RegisterClass);
12452 case X86::ATOMNAND16:
12453 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12454 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012455 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012456 X86::NOT16r, X86::AX,
12457 X86::GR16RegisterClass, true);
12458 case X86::ATOMMIN16:
12459 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12460 case X86::ATOMMAX16:
12461 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12462 case X86::ATOMUMIN16:
12463 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12464 case X86::ATOMUMAX16:
12465 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12466
12467 case X86::ATOMAND8:
12468 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12469 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012470 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012471 X86::NOT8r, X86::AL,
12472 X86::GR8RegisterClass);
12473 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012474 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012475 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012476 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012477 X86::NOT8r, X86::AL,
12478 X86::GR8RegisterClass);
12479 case X86::ATOMXOR8:
12480 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12481 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012482 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012483 X86::NOT8r, X86::AL,
12484 X86::GR8RegisterClass);
12485 case X86::ATOMNAND8:
12486 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12487 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012488 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012489 X86::NOT8r, X86::AL,
12490 X86::GR8RegisterClass, true);
12491 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012492 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012493 case X86::ATOMAND64:
12494 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012495 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012496 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012497 X86::NOT64r, X86::RAX,
12498 X86::GR64RegisterClass);
12499 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012500 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12501 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012502 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012503 X86::NOT64r, X86::RAX,
12504 X86::GR64RegisterClass);
12505 case X86::ATOMXOR64:
12506 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012507 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012508 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012509 X86::NOT64r, X86::RAX,
12510 X86::GR64RegisterClass);
12511 case X86::ATOMNAND64:
12512 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12513 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012514 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012515 X86::NOT64r, X86::RAX,
12516 X86::GR64RegisterClass, true);
12517 case X86::ATOMMIN64:
12518 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12519 case X86::ATOMMAX64:
12520 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12521 case X86::ATOMUMIN64:
12522 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12523 case X86::ATOMUMAX64:
12524 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012525
12526 // This group does 64-bit operations on a 32-bit host.
12527 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012528 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012529 X86::AND32rr, X86::AND32rr,
12530 X86::AND32ri, X86::AND32ri,
12531 false);
12532 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012533 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012534 X86::OR32rr, X86::OR32rr,
12535 X86::OR32ri, X86::OR32ri,
12536 false);
12537 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012538 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012539 X86::XOR32rr, X86::XOR32rr,
12540 X86::XOR32ri, X86::XOR32ri,
12541 false);
12542 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012543 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012544 X86::AND32rr, X86::AND32rr,
12545 X86::AND32ri, X86::AND32ri,
12546 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012547 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012548 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012549 X86::ADD32rr, X86::ADC32rr,
12550 X86::ADD32ri, X86::ADC32ri,
12551 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012552 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012553 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012554 X86::SUB32rr, X86::SBB32rr,
12555 X86::SUB32ri, X86::SBB32ri,
12556 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012557 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012558 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012559 X86::MOV32rr, X86::MOV32rr,
12560 X86::MOV32ri, X86::MOV32ri,
12561 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012562 case X86::VASTART_SAVE_XMM_REGS:
12563 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012564
12565 case X86::VAARG_64:
12566 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012567 }
12568}
12569
12570//===----------------------------------------------------------------------===//
12571// X86 Optimization Hooks
12572//===----------------------------------------------------------------------===//
12573
Dan Gohman475871a2008-07-27 21:46:04 +000012574void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012575 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012576 APInt &KnownZero,
12577 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012578 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012579 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012580 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012581 assert((Opc >= ISD::BUILTIN_OP_END ||
12582 Opc == ISD::INTRINSIC_WO_CHAIN ||
12583 Opc == ISD::INTRINSIC_W_CHAIN ||
12584 Opc == ISD::INTRINSIC_VOID) &&
12585 "Should use MaskedValueIsZero if you don't know whether Op"
12586 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012587
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012588 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012589 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012590 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012591 case X86ISD::ADD:
12592 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012593 case X86ISD::ADC:
12594 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012595 case X86ISD::SMUL:
12596 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012597 case X86ISD::INC:
12598 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012599 case X86ISD::OR:
12600 case X86ISD::XOR:
12601 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012602 // These nodes' second result is a boolean.
12603 if (Op.getResNo() == 0)
12604 break;
12605 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012606 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012607 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12608 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012609 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012610 case ISD::INTRINSIC_WO_CHAIN: {
12611 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12612 unsigned NumLoBits = 0;
12613 switch (IntId) {
12614 default: break;
12615 case Intrinsic::x86_sse_movmsk_ps:
12616 case Intrinsic::x86_avx_movmsk_ps_256:
12617 case Intrinsic::x86_sse2_movmsk_pd:
12618 case Intrinsic::x86_avx_movmsk_pd_256:
12619 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012620 case Intrinsic::x86_sse2_pmovmskb_128:
12621 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012622 // High bits of movmskp{s|d}, pmovmskb are known zero.
12623 switch (IntId) {
12624 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12625 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12626 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12627 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12628 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12629 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012630 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012631 }
12632 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12633 Mask.getBitWidth() - NumLoBits);
12634 break;
12635 }
12636 }
12637 break;
12638 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012639 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012640}
Chris Lattner259e97c2006-01-31 19:43:35 +000012641
Owen Andersonbc146b02010-09-21 20:42:50 +000012642unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12643 unsigned Depth) const {
12644 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12645 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12646 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012647
Owen Andersonbc146b02010-09-21 20:42:50 +000012648 // Fallback case.
12649 return 1;
12650}
12651
Evan Cheng206ee9d2006-07-07 08:33:52 +000012652/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012653/// node is a GlobalAddress + offset.
12654bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012655 const GlobalValue* &GA,
12656 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012657 if (N->getOpcode() == X86ISD::Wrapper) {
12658 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012659 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012660 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012661 return true;
12662 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012663 }
Evan Chengad4196b2008-05-12 19:56:52 +000012664 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012665}
12666
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012667/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12668/// same as extracting the high 128-bit part of 256-bit vector and then
12669/// inserting the result into the low part of a new 256-bit vector
12670static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12671 EVT VT = SVOp->getValueType(0);
12672 int NumElems = VT.getVectorNumElements();
12673
12674 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12675 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12676 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12677 SVOp->getMaskElt(j) >= 0)
12678 return false;
12679
12680 return true;
12681}
12682
12683/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12684/// same as extracting the low 128-bit part of 256-bit vector and then
12685/// inserting the result into the high part of a new 256-bit vector
12686static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12687 EVT VT = SVOp->getValueType(0);
12688 int NumElems = VT.getVectorNumElements();
12689
12690 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12691 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12692 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12693 SVOp->getMaskElt(j) >= 0)
12694 return false;
12695
12696 return true;
12697}
12698
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012699/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12700static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012701 TargetLowering::DAGCombinerInfo &DCI,
12702 bool HasAVX2) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012703 DebugLoc dl = N->getDebugLoc();
12704 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12705 SDValue V1 = SVOp->getOperand(0);
12706 SDValue V2 = SVOp->getOperand(1);
12707 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012708 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012709
12710 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12711 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12712 //
12713 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012714 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012715 // V UNDEF BUILD_VECTOR UNDEF
12716 // \ / \ /
12717 // CONCAT_VECTOR CONCAT_VECTOR
12718 // \ /
12719 // \ /
12720 // RESULT: V + zero extended
12721 //
12722 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12723 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12724 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12725 return SDValue();
12726
12727 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12728 return SDValue();
12729
12730 // To match the shuffle mask, the first half of the mask should
12731 // be exactly the first vector, and all the rest a splat with the
12732 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012733 for (int i = 0; i < NumElems/2; ++i)
12734 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12735 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12736 return SDValue();
12737
Chad Rosier3d1161e2012-01-03 21:05:52 +000012738 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12739 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12740 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12741 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12742 SDValue ResNode =
12743 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12744 Ld->getMemoryVT(),
12745 Ld->getPointerInfo(),
12746 Ld->getAlignment(),
12747 false/*isVolatile*/, true/*ReadMem*/,
12748 false/*WriteMem*/);
12749 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12750 }
12751
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012752 // Emit a zeroed vector and insert the desired subvector on its
12753 // first half.
Craig Topper12216172012-01-13 08:12:35 +000012754 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */, HasAVX2, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012755 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12756 DAG.getConstant(0, MVT::i32), DAG, dl);
12757 return DCI.CombineTo(N, InsV);
12758 }
12759
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012760 //===--------------------------------------------------------------------===//
12761 // Combine some shuffles into subvector extracts and inserts:
12762 //
12763
12764 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12765 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12766 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12767 DAG, dl);
12768 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12769 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12770 return DCI.CombineTo(N, InsV);
12771 }
12772
12773 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12774 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12775 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12776 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12777 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12778 return DCI.CombineTo(N, InsV);
12779 }
12780
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012781 return SDValue();
12782}
12783
12784/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012785static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012786 TargetLowering::DAGCombinerInfo &DCI,
12787 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012788 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012789 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012790
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012791 // Don't create instructions with illegal types after legalize types has run.
12792 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12793 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12794 return SDValue();
12795
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012796 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12797 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12798 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Craig Topper12216172012-01-13 08:12:35 +000012799 return PerformShuffleCombine256(N, DAG, DCI, Subtarget->hasAVX2());
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012800
12801 // Only handle 128 wide vector from here on.
12802 if (VT.getSizeInBits() != 128)
12803 return SDValue();
12804
12805 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12806 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12807 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012808 SmallVector<SDValue, 16> Elts;
12809 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012810 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012811
Nate Begemanfdea31a2010-03-24 20:49:50 +000012812 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012813}
Evan Chengd880b972008-05-09 21:53:03 +000012814
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012815/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12816/// generation and convert it from being a bunch of shuffles and extracts
12817/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012818static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12819 const TargetLowering &TLI) {
12820 SDValue InputVector = N->getOperand(0);
12821
12822 // Only operate on vectors of 4 elements, where the alternative shuffling
12823 // gets to be more expensive.
12824 if (InputVector.getValueType() != MVT::v4i32)
12825 return SDValue();
12826
12827 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12828 // single use which is a sign-extend or zero-extend, and all elements are
12829 // used.
12830 SmallVector<SDNode *, 4> Uses;
12831 unsigned ExtractedElements = 0;
12832 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12833 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12834 if (UI.getUse().getResNo() != InputVector.getResNo())
12835 return SDValue();
12836
12837 SDNode *Extract = *UI;
12838 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12839 return SDValue();
12840
12841 if (Extract->getValueType(0) != MVT::i32)
12842 return SDValue();
12843 if (!Extract->hasOneUse())
12844 return SDValue();
12845 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12846 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12847 return SDValue();
12848 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12849 return SDValue();
12850
12851 // Record which element was extracted.
12852 ExtractedElements |=
12853 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12854
12855 Uses.push_back(Extract);
12856 }
12857
12858 // If not all the elements were used, this may not be worthwhile.
12859 if (ExtractedElements != 15)
12860 return SDValue();
12861
12862 // Ok, we've now decided to do the transformation.
12863 DebugLoc dl = InputVector.getDebugLoc();
12864
12865 // Store the value to a temporary stack slot.
12866 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000012867 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
12868 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012869
12870 // Replace each use (extract) with a load of the appropriate element.
12871 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
12872 UE = Uses.end(); UI != UE; ++UI) {
12873 SDNode *Extract = *UI;
12874
Nadav Rotem86694292011-05-17 08:31:57 +000012875 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012876 SDValue Idx = Extract->getOperand(1);
12877 unsigned EltSize =
12878 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
12879 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
12880 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
12881
Nadav Rotem86694292011-05-17 08:31:57 +000012882 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012883 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012884
12885 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000012886 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000012887 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000012888 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012889
12890 // Replace the exact with the load.
12891 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
12892 }
12893
12894 // The replacement was made in place; don't return anything.
12895 return SDValue();
12896}
12897
Duncan Sands6bcd2192011-09-17 16:49:39 +000012898/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
12899/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012900static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000012901 const X86Subtarget *Subtarget) {
12902 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000012903 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000012904 // Get the LHS/RHS of the select.
12905 SDValue LHS = N->getOperand(1);
12906 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000012907 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000012908
Dan Gohman670e5392009-09-21 18:03:22 +000012909 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000012910 // instructions match the semantics of the common C idiom x<y?x:y but not
12911 // x<=y?x:y, because of how they handle negative zero (which can be
12912 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000012913 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
12914 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000012915 (Subtarget->hasSSE2() ||
12916 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012917 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012918
Chris Lattner47b4ce82009-03-11 05:48:52 +000012919 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000012920 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000012921 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
12922 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012923 switch (CC) {
12924 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012925 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012926 // Converting this to a min would handle NaNs incorrectly, and swapping
12927 // the operands would cause it to handle comparisons between positive
12928 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012929 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012930 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012931 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12932 break;
12933 std::swap(LHS, RHS);
12934 }
Dan Gohman670e5392009-09-21 18:03:22 +000012935 Opcode = X86ISD::FMIN;
12936 break;
12937 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012938 // Converting this to a min would handle comparisons between positive
12939 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012940 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012941 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
12942 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012943 Opcode = X86ISD::FMIN;
12944 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012945 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012946 // Converting this to a min would handle both negative zeros and NaNs
12947 // incorrectly, but we can swap the operands to fix both.
12948 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012949 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012950 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012951 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012952 Opcode = X86ISD::FMIN;
12953 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012954
Dan Gohman670e5392009-09-21 18:03:22 +000012955 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012956 // Converting this to a max would handle comparisons between positive
12957 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012958 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000012959 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012960 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012961 Opcode = X86ISD::FMAX;
12962 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012963 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012964 // Converting this to a max would handle NaNs incorrectly, and swapping
12965 // the operands would cause it to handle comparisons between positive
12966 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012967 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012968 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012969 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12970 break;
12971 std::swap(LHS, RHS);
12972 }
Dan Gohman670e5392009-09-21 18:03:22 +000012973 Opcode = X86ISD::FMAX;
12974 break;
12975 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012976 // Converting this to a max would handle both negative zeros and NaNs
12977 // incorrectly, but we can swap the operands to fix both.
12978 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012979 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012980 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012981 case ISD::SETGE:
12982 Opcode = X86ISD::FMAX;
12983 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000012984 }
Dan Gohman670e5392009-09-21 18:03:22 +000012985 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000012986 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
12987 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012988 switch (CC) {
12989 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012990 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012991 // Converting this to a min would handle comparisons between positive
12992 // and negative zero incorrectly, and swapping the operands would
12993 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012994 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012995 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000012996 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012997 break;
12998 std::swap(LHS, RHS);
12999 }
Dan Gohman670e5392009-09-21 18:03:22 +000013000 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013001 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013002 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013003 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013004 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013005 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13006 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013007 Opcode = X86ISD::FMIN;
13008 break;
13009 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013010 // Converting this to a min would handle both negative zeros and NaNs
13011 // incorrectly, but we can swap the operands to fix both.
13012 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013013 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013014 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013015 case ISD::SETGE:
13016 Opcode = X86ISD::FMIN;
13017 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013018
Dan Gohman670e5392009-09-21 18:03:22 +000013019 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013020 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013021 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013022 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013023 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013024 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013025 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013026 // Converting this to a max would handle comparisons between positive
13027 // and negative zero incorrectly, and swapping the operands would
13028 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013029 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013030 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013031 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013032 break;
13033 std::swap(LHS, RHS);
13034 }
Dan Gohman670e5392009-09-21 18:03:22 +000013035 Opcode = X86ISD::FMAX;
13036 break;
13037 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013038 // Converting this to a max would handle both negative zeros and NaNs
13039 // incorrectly, but we can swap the operands to fix both.
13040 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013041 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013042 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013043 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013044 Opcode = X86ISD::FMAX;
13045 break;
13046 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013047 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013048
Chris Lattner47b4ce82009-03-11 05:48:52 +000013049 if (Opcode)
13050 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013051 }
Eric Christopherfd179292009-08-27 18:07:15 +000013052
Chris Lattnerd1980a52009-03-12 06:52:53 +000013053 // If this is a select between two integer constants, try to do some
13054 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013055 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13056 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013057 // Don't do this for crazy integer types.
13058 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13059 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013060 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013061 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013062
Chris Lattnercee56e72009-03-13 05:53:31 +000013063 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013064 // Efficiently invertible.
13065 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13066 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13067 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13068 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013069 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013070 }
Eric Christopherfd179292009-08-27 18:07:15 +000013071
Chris Lattnerd1980a52009-03-12 06:52:53 +000013072 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013073 if (FalseC->getAPIntValue() == 0 &&
13074 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013075 if (NeedsCondInvert) // Invert the condition if needed.
13076 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13077 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013078
Chris Lattnerd1980a52009-03-12 06:52:53 +000013079 // Zero extend the condition if needed.
13080 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013081
Chris Lattnercee56e72009-03-13 05:53:31 +000013082 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013083 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013084 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013085 }
Eric Christopherfd179292009-08-27 18:07:15 +000013086
Chris Lattner97a29a52009-03-13 05:22:11 +000013087 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013088 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013089 if (NeedsCondInvert) // Invert the condition if needed.
13090 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13091 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013092
Chris Lattner97a29a52009-03-13 05:22:11 +000013093 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013094 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13095 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013096 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013097 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013098 }
Eric Christopherfd179292009-08-27 18:07:15 +000013099
Chris Lattnercee56e72009-03-13 05:53:31 +000013100 // Optimize cases that will turn into an LEA instruction. This requires
13101 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013102 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013103 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013104 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013105
Chris Lattnercee56e72009-03-13 05:53:31 +000013106 bool isFastMultiplier = false;
13107 if (Diff < 10) {
13108 switch ((unsigned char)Diff) {
13109 default: break;
13110 case 1: // result = add base, cond
13111 case 2: // result = lea base( , cond*2)
13112 case 3: // result = lea base(cond, cond*2)
13113 case 4: // result = lea base( , cond*4)
13114 case 5: // result = lea base(cond, cond*4)
13115 case 8: // result = lea base( , cond*8)
13116 case 9: // result = lea base(cond, cond*8)
13117 isFastMultiplier = true;
13118 break;
13119 }
13120 }
Eric Christopherfd179292009-08-27 18:07:15 +000013121
Chris Lattnercee56e72009-03-13 05:53:31 +000013122 if (isFastMultiplier) {
13123 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13124 if (NeedsCondInvert) // Invert the condition if needed.
13125 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13126 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013127
Chris Lattnercee56e72009-03-13 05:53:31 +000013128 // Zero extend the condition if needed.
13129 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13130 Cond);
13131 // Scale the condition by the difference.
13132 if (Diff != 1)
13133 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13134 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013135
Chris Lattnercee56e72009-03-13 05:53:31 +000013136 // Add the base if non-zero.
13137 if (FalseC->getAPIntValue() != 0)
13138 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13139 SDValue(FalseC, 0));
13140 return Cond;
13141 }
Eric Christopherfd179292009-08-27 18:07:15 +000013142 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013143 }
13144 }
Eric Christopherfd179292009-08-27 18:07:15 +000013145
Evan Cheng56f582d2012-01-04 01:41:39 +000013146 // Canonicalize max and min:
13147 // (x > y) ? x : y -> (x >= y) ? x : y
13148 // (x < y) ? x : y -> (x <= y) ? x : y
13149 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13150 // the need for an extra compare
13151 // against zero. e.g.
13152 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13153 // subl %esi, %edi
13154 // testl %edi, %edi
13155 // movl $0, %eax
13156 // cmovgl %edi, %eax
13157 // =>
13158 // xorl %eax, %eax
13159 // subl %esi, $edi
13160 // cmovsl %eax, %edi
13161 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13162 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13163 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13164 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13165 switch (CC) {
13166 default: break;
13167 case ISD::SETLT:
13168 case ISD::SETGT: {
13169 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13170 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13171 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13172 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13173 }
13174 }
13175 }
13176
Dan Gohman475871a2008-07-27 21:46:04 +000013177 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013178}
13179
Chris Lattnerd1980a52009-03-12 06:52:53 +000013180/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13181static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13182 TargetLowering::DAGCombinerInfo &DCI) {
13183 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013184
Chris Lattnerd1980a52009-03-12 06:52:53 +000013185 // If the flag operand isn't dead, don't touch this CMOV.
13186 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13187 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013188
Evan Chengb5a55d92011-05-24 01:48:22 +000013189 SDValue FalseOp = N->getOperand(0);
13190 SDValue TrueOp = N->getOperand(1);
13191 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13192 SDValue Cond = N->getOperand(3);
13193 if (CC == X86::COND_E || CC == X86::COND_NE) {
13194 switch (Cond.getOpcode()) {
13195 default: break;
13196 case X86ISD::BSR:
13197 case X86ISD::BSF:
13198 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13199 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13200 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13201 }
13202 }
13203
Chris Lattnerd1980a52009-03-12 06:52:53 +000013204 // If this is a select between two integer constants, try to do some
13205 // optimizations. Note that the operands are ordered the opposite of SELECT
13206 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013207 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13208 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013209 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13210 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013211 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13212 CC = X86::GetOppositeBranchCondition(CC);
13213 std::swap(TrueC, FalseC);
13214 }
Eric Christopherfd179292009-08-27 18:07:15 +000013215
Chris Lattnerd1980a52009-03-12 06:52:53 +000013216 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013217 // This is efficient for any integer data type (including i8/i16) and
13218 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013219 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013220 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13221 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013222
Chris Lattnerd1980a52009-03-12 06:52:53 +000013223 // Zero extend the condition if needed.
13224 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013225
Chris Lattnerd1980a52009-03-12 06:52:53 +000013226 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13227 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013228 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013229 if (N->getNumValues() == 2) // Dead flag value?
13230 return DCI.CombineTo(N, Cond, SDValue());
13231 return Cond;
13232 }
Eric Christopherfd179292009-08-27 18:07:15 +000013233
Chris Lattnercee56e72009-03-13 05:53:31 +000013234 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13235 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013236 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013237 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13238 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013239
Chris Lattner97a29a52009-03-13 05:22:11 +000013240 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013241 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13242 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013243 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13244 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013245
Chris Lattner97a29a52009-03-13 05:22:11 +000013246 if (N->getNumValues() == 2) // Dead flag value?
13247 return DCI.CombineTo(N, Cond, SDValue());
13248 return Cond;
13249 }
Eric Christopherfd179292009-08-27 18:07:15 +000013250
Chris Lattnercee56e72009-03-13 05:53:31 +000013251 // Optimize cases that will turn into an LEA instruction. This requires
13252 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013253 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013254 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013255 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013256
Chris Lattnercee56e72009-03-13 05:53:31 +000013257 bool isFastMultiplier = false;
13258 if (Diff < 10) {
13259 switch ((unsigned char)Diff) {
13260 default: break;
13261 case 1: // result = add base, cond
13262 case 2: // result = lea base( , cond*2)
13263 case 3: // result = lea base(cond, cond*2)
13264 case 4: // result = lea base( , cond*4)
13265 case 5: // result = lea base(cond, cond*4)
13266 case 8: // result = lea base( , cond*8)
13267 case 9: // result = lea base(cond, cond*8)
13268 isFastMultiplier = true;
13269 break;
13270 }
13271 }
Eric Christopherfd179292009-08-27 18:07:15 +000013272
Chris Lattnercee56e72009-03-13 05:53:31 +000013273 if (isFastMultiplier) {
13274 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013275 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13276 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013277 // Zero extend the condition if needed.
13278 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13279 Cond);
13280 // Scale the condition by the difference.
13281 if (Diff != 1)
13282 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13283 DAG.getConstant(Diff, Cond.getValueType()));
13284
13285 // Add the base if non-zero.
13286 if (FalseC->getAPIntValue() != 0)
13287 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13288 SDValue(FalseC, 0));
13289 if (N->getNumValues() == 2) // Dead flag value?
13290 return DCI.CombineTo(N, Cond, SDValue());
13291 return Cond;
13292 }
Eric Christopherfd179292009-08-27 18:07:15 +000013293 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013294 }
13295 }
13296 return SDValue();
13297}
13298
13299
Evan Cheng0b0cd912009-03-28 05:57:29 +000013300/// PerformMulCombine - Optimize a single multiply with constant into two
13301/// in order to implement it with two cheaper instructions, e.g.
13302/// LEA + SHL, LEA + LEA.
13303static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13304 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013305 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13306 return SDValue();
13307
Owen Andersone50ed302009-08-10 22:56:29 +000013308 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013309 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013310 return SDValue();
13311
13312 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13313 if (!C)
13314 return SDValue();
13315 uint64_t MulAmt = C->getZExtValue();
13316 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13317 return SDValue();
13318
13319 uint64_t MulAmt1 = 0;
13320 uint64_t MulAmt2 = 0;
13321 if ((MulAmt % 9) == 0) {
13322 MulAmt1 = 9;
13323 MulAmt2 = MulAmt / 9;
13324 } else if ((MulAmt % 5) == 0) {
13325 MulAmt1 = 5;
13326 MulAmt2 = MulAmt / 5;
13327 } else if ((MulAmt % 3) == 0) {
13328 MulAmt1 = 3;
13329 MulAmt2 = MulAmt / 3;
13330 }
13331 if (MulAmt2 &&
13332 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13333 DebugLoc DL = N->getDebugLoc();
13334
13335 if (isPowerOf2_64(MulAmt2) &&
13336 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13337 // If second multiplifer is pow2, issue it first. We want the multiply by
13338 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13339 // is an add.
13340 std::swap(MulAmt1, MulAmt2);
13341
13342 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013343 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013344 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013345 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013346 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013347 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013348 DAG.getConstant(MulAmt1, VT));
13349
Eric Christopherfd179292009-08-27 18:07:15 +000013350 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013351 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013352 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013353 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013354 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013355 DAG.getConstant(MulAmt2, VT));
13356
13357 // Do not add new nodes to DAG combiner worklist.
13358 DCI.CombineTo(N, NewMul, false);
13359 }
13360 return SDValue();
13361}
13362
Evan Chengad9c0a32009-12-15 00:53:42 +000013363static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13364 SDValue N0 = N->getOperand(0);
13365 SDValue N1 = N->getOperand(1);
13366 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13367 EVT VT = N0.getValueType();
13368
13369 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13370 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013371 if (VT.isInteger() && !VT.isVector() &&
13372 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013373 N0.getOperand(1).getOpcode() == ISD::Constant) {
13374 SDValue N00 = N0.getOperand(0);
13375 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13376 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13377 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13378 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13379 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13380 APInt ShAmt = N1C->getAPIntValue();
13381 Mask = Mask.shl(ShAmt);
13382 if (Mask != 0)
13383 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13384 N00, DAG.getConstant(Mask, VT));
13385 }
13386 }
13387
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013388
13389 // Hardware support for vector shifts is sparse which makes us scalarize the
13390 // vector operations in many cases. Also, on sandybridge ADD is faster than
13391 // shl.
13392 // (shl V, 1) -> add V,V
13393 if (isSplatVector(N1.getNode())) {
13394 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13395 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13396 // We shift all of the values by one. In many cases we do not have
13397 // hardware support for this operation. This is better expressed as an ADD
13398 // of two values.
13399 if (N1C && (1 == N1C->getZExtValue())) {
13400 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13401 }
13402 }
13403
Evan Chengad9c0a32009-12-15 00:53:42 +000013404 return SDValue();
13405}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013406
Nate Begeman740ab032009-01-26 00:52:55 +000013407/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13408/// when possible.
13409static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13410 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013411 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013412 if (N->getOpcode() == ISD::SHL) {
13413 SDValue V = PerformSHLCombine(N, DAG);
13414 if (V.getNode()) return V;
13415 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013416
Nate Begeman740ab032009-01-26 00:52:55 +000013417 // On X86 with SSE2 support, we can transform this to a vector shift if
13418 // all elements are shifted by the same amount. We can't do this in legalize
13419 // because the a constant vector is typically transformed to a constant pool
13420 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013421 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013422 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013423
Craig Topper7be5dfd2011-11-12 09:58:49 +000013424 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13425 (!Subtarget->hasAVX2() ||
13426 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013427 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013428
Mon P Wang3becd092009-01-28 08:12:05 +000013429 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013430 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013431 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013432 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013433 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13434 unsigned NumElts = VT.getVectorNumElements();
13435 unsigned i = 0;
13436 for (; i != NumElts; ++i) {
13437 SDValue Arg = ShAmtOp.getOperand(i);
13438 if (Arg.getOpcode() == ISD::UNDEF) continue;
13439 BaseShAmt = Arg;
13440 break;
13441 }
13442 for (; i != NumElts; ++i) {
13443 SDValue Arg = ShAmtOp.getOperand(i);
13444 if (Arg.getOpcode() == ISD::UNDEF) continue;
13445 if (Arg != BaseShAmt) {
13446 return SDValue();
13447 }
13448 }
13449 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013450 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013451 SDValue InVec = ShAmtOp.getOperand(0);
13452 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13453 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13454 unsigned i = 0;
13455 for (; i != NumElts; ++i) {
13456 SDValue Arg = InVec.getOperand(i);
13457 if (Arg.getOpcode() == ISD::UNDEF) continue;
13458 BaseShAmt = Arg;
13459 break;
13460 }
13461 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13462 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013463 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013464 if (C->getZExtValue() == SplatIdx)
13465 BaseShAmt = InVec.getOperand(1);
13466 }
13467 }
13468 if (BaseShAmt.getNode() == 0)
13469 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13470 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013471 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013472 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013473
Mon P Wangefa42202009-09-03 19:56:25 +000013474 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013475 if (EltVT.bitsGT(MVT::i32))
13476 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13477 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013478 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013479
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013480 // The shift amount is identical so we can do a vector shift.
13481 SDValue ValOp = N->getOperand(0);
13482 switch (N->getOpcode()) {
13483 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013484 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013485 break;
13486 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013487 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013488 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013489 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013490 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013491 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013492 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013493 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013494 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013495 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013496 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013497 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013498 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013499 if (VT == MVT::v4i64)
13500 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13501 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13502 ValOp, BaseShAmt);
13503 if (VT == MVT::v8i32)
13504 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13505 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13506 ValOp, BaseShAmt);
13507 if (VT == MVT::v16i16)
13508 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13509 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13510 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013511 break;
13512 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013513 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013514 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013515 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013516 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013517 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013518 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013519 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013520 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013521 if (VT == MVT::v8i32)
13522 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13523 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13524 ValOp, BaseShAmt);
13525 if (VT == MVT::v16i16)
13526 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13527 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13528 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013529 break;
13530 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013531 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013532 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013533 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013534 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013535 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013536 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013537 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013538 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013539 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013540 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013541 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013542 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013543 if (VT == MVT::v4i64)
13544 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13545 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13546 ValOp, BaseShAmt);
13547 if (VT == MVT::v8i32)
13548 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13549 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13550 ValOp, BaseShAmt);
13551 if (VT == MVT::v16i16)
13552 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13553 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13554 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013555 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013556 }
13557 return SDValue();
13558}
13559
Nate Begemanb65c1752010-12-17 22:55:37 +000013560
Stuart Hastings865f0932011-06-03 23:53:54 +000013561// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13562// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13563// and friends. Likewise for OR -> CMPNEQSS.
13564static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13565 TargetLowering::DAGCombinerInfo &DCI,
13566 const X86Subtarget *Subtarget) {
13567 unsigned opcode;
13568
13569 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13570 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013571 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013572 SDValue N0 = N->getOperand(0);
13573 SDValue N1 = N->getOperand(1);
13574 SDValue CMP0 = N0->getOperand(1);
13575 SDValue CMP1 = N1->getOperand(1);
13576 DebugLoc DL = N->getDebugLoc();
13577
13578 // The SETCCs should both refer to the same CMP.
13579 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13580 return SDValue();
13581
13582 SDValue CMP00 = CMP0->getOperand(0);
13583 SDValue CMP01 = CMP0->getOperand(1);
13584 EVT VT = CMP00.getValueType();
13585
13586 if (VT == MVT::f32 || VT == MVT::f64) {
13587 bool ExpectingFlags = false;
13588 // Check for any users that want flags:
13589 for (SDNode::use_iterator UI = N->use_begin(),
13590 UE = N->use_end();
13591 !ExpectingFlags && UI != UE; ++UI)
13592 switch (UI->getOpcode()) {
13593 default:
13594 case ISD::BR_CC:
13595 case ISD::BRCOND:
13596 case ISD::SELECT:
13597 ExpectingFlags = true;
13598 break;
13599 case ISD::CopyToReg:
13600 case ISD::SIGN_EXTEND:
13601 case ISD::ZERO_EXTEND:
13602 case ISD::ANY_EXTEND:
13603 break;
13604 }
13605
13606 if (!ExpectingFlags) {
13607 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13608 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13609
13610 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13611 X86::CondCode tmp = cc0;
13612 cc0 = cc1;
13613 cc1 = tmp;
13614 }
13615
13616 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13617 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13618 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13619 X86ISD::NodeType NTOperator = is64BitFP ?
13620 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13621 // FIXME: need symbolic constants for these magic numbers.
13622 // See X86ATTInstPrinter.cpp:printSSECC().
13623 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13624 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13625 DAG.getConstant(x86cc, MVT::i8));
13626 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13627 OnesOrZeroesF);
13628 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13629 DAG.getConstant(1, MVT::i32));
13630 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13631 return OneBitOfTruth;
13632 }
13633 }
13634 }
13635 }
13636 return SDValue();
13637}
13638
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013639/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13640/// so it can be folded inside ANDNP.
13641static bool CanFoldXORWithAllOnes(const SDNode *N) {
13642 EVT VT = N->getValueType(0);
13643
13644 // Match direct AllOnes for 128 and 256-bit vectors
13645 if (ISD::isBuildVectorAllOnes(N))
13646 return true;
13647
13648 // Look through a bit convert.
13649 if (N->getOpcode() == ISD::BITCAST)
13650 N = N->getOperand(0).getNode();
13651
13652 // Sometimes the operand may come from a insert_subvector building a 256-bit
13653 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013654 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013655 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13656 SDValue V1 = N->getOperand(0);
13657 SDValue V2 = N->getOperand(1);
13658
13659 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13660 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13661 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13662 ISD::isBuildVectorAllOnes(V2.getNode()))
13663 return true;
13664 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013665
13666 return false;
13667}
13668
Nate Begemanb65c1752010-12-17 22:55:37 +000013669static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13670 TargetLowering::DAGCombinerInfo &DCI,
13671 const X86Subtarget *Subtarget) {
13672 if (DCI.isBeforeLegalizeOps())
13673 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013674
Stuart Hastings865f0932011-06-03 23:53:54 +000013675 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13676 if (R.getNode())
13677 return R;
13678
Craig Topper54a11172011-10-14 07:06:56 +000013679 EVT VT = N->getValueType(0);
13680
Craig Topperb4c94572011-10-21 06:55:01 +000013681 // Create ANDN, BLSI, and BLSR instructions
13682 // BLSI is X & (-X)
13683 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013684 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13685 SDValue N0 = N->getOperand(0);
13686 SDValue N1 = N->getOperand(1);
13687 DebugLoc DL = N->getDebugLoc();
13688
13689 // Check LHS for not
13690 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13691 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13692 // Check RHS for not
13693 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13694 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13695
Craig Topperb4c94572011-10-21 06:55:01 +000013696 // Check LHS for neg
13697 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13698 isZero(N0.getOperand(0)))
13699 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13700
13701 // Check RHS for neg
13702 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13703 isZero(N1.getOperand(0)))
13704 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13705
13706 // Check LHS for X-1
13707 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13708 isAllOnes(N0.getOperand(1)))
13709 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13710
13711 // Check RHS for X-1
13712 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13713 isAllOnes(N1.getOperand(1)))
13714 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13715
Craig Topper54a11172011-10-14 07:06:56 +000013716 return SDValue();
13717 }
13718
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013719 // Want to form ANDNP nodes:
13720 // 1) In the hopes of then easily combining them with OR and AND nodes
13721 // to form PBLEND/PSIGN.
13722 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013723 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013724 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013725
Nate Begemanb65c1752010-12-17 22:55:37 +000013726 SDValue N0 = N->getOperand(0);
13727 SDValue N1 = N->getOperand(1);
13728 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013729
Nate Begemanb65c1752010-12-17 22:55:37 +000013730 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013731 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013732 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13733 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013734 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013735
13736 // Check RHS for vnot
13737 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013738 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13739 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013740 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013741
Nate Begemanb65c1752010-12-17 22:55:37 +000013742 return SDValue();
13743}
13744
Evan Cheng760d1942010-01-04 21:22:48 +000013745static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013746 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013747 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013748 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013749 return SDValue();
13750
Stuart Hastings865f0932011-06-03 23:53:54 +000013751 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13752 if (R.getNode())
13753 return R;
13754
Evan Cheng760d1942010-01-04 21:22:48 +000013755 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013756
Evan Cheng760d1942010-01-04 21:22:48 +000013757 SDValue N0 = N->getOperand(0);
13758 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013759
Nate Begemanb65c1752010-12-17 22:55:37 +000013760 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013761 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000013762 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013763 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13764 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013765
Craig Topper1666cb62011-11-19 07:07:26 +000013766 // Canonicalize pandn to RHS
13767 if (N0.getOpcode() == X86ISD::ANDNP)
13768 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000013769 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000013770 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13771 SDValue Mask = N1.getOperand(0);
13772 SDValue X = N1.getOperand(1);
13773 SDValue Y;
13774 if (N0.getOperand(0) == Mask)
13775 Y = N0.getOperand(1);
13776 if (N0.getOperand(1) == Mask)
13777 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013778
Craig Topper1666cb62011-11-19 07:07:26 +000013779 // Check to see if the mask appeared in both the AND and ANDNP and
13780 if (!Y.getNode())
13781 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013782
Craig Topper1666cb62011-11-19 07:07:26 +000013783 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13784 if (Mask.getOpcode() != ISD::BITCAST ||
13785 X.getOpcode() != ISD::BITCAST ||
13786 Y.getOpcode() != ISD::BITCAST)
13787 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013788
Craig Topper1666cb62011-11-19 07:07:26 +000013789 // Look through mask bitcast.
13790 Mask = Mask.getOperand(0);
13791 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013792
Craig Topper1666cb62011-11-19 07:07:26 +000013793 // Validate that the Mask operand is a vector sra node. The sra node
13794 // will be an intrinsic.
13795 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13796 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013797
Craig Topper1666cb62011-11-19 07:07:26 +000013798 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13799 // there is no psrai.b
13800 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13801 case Intrinsic::x86_sse2_psrai_w:
13802 case Intrinsic::x86_sse2_psrai_d:
13803 case Intrinsic::x86_avx2_psrai_w:
13804 case Intrinsic::x86_avx2_psrai_d:
13805 break;
13806 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013807 }
Craig Topper1666cb62011-11-19 07:07:26 +000013808
13809 // Check that the SRA is all signbits.
13810 SDValue SraC = Mask.getOperand(2);
13811 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13812 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13813 if ((SraAmt + 1) != EltBits)
13814 return SDValue();
13815
13816 DebugLoc DL = N->getDebugLoc();
13817
13818 // Now we know we at least have a plendvb with the mask val. See if
13819 // we can form a psignb/w/d.
13820 // psign = x.type == y.type == mask.type && y = sub(0, x);
13821 X = X.getOperand(0);
13822 Y = Y.getOperand(0);
13823 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13824 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000013825 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
13826 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
13827 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
13828 Mask.getOperand(1));
13829 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000013830 }
13831 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000013832 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000013833 return SDValue();
13834
13835 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13836
13837 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13838 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13839 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013840 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013841 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013842 }
13843 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013844
Craig Topper1666cb62011-11-19 07:07:26 +000013845 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13846 return SDValue();
13847
Nate Begemanb65c1752010-12-17 22:55:37 +000013848 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013849 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13850 std::swap(N0, N1);
13851 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13852 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013853 if (!N0.hasOneUse() || !N1.hasOneUse())
13854 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013855
13856 SDValue ShAmt0 = N0.getOperand(1);
13857 if (ShAmt0.getValueType() != MVT::i8)
13858 return SDValue();
13859 SDValue ShAmt1 = N1.getOperand(1);
13860 if (ShAmt1.getValueType() != MVT::i8)
13861 return SDValue();
13862 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13863 ShAmt0 = ShAmt0.getOperand(0);
13864 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13865 ShAmt1 = ShAmt1.getOperand(0);
13866
13867 DebugLoc DL = N->getDebugLoc();
13868 unsigned Opc = X86ISD::SHLD;
13869 SDValue Op0 = N0.getOperand(0);
13870 SDValue Op1 = N1.getOperand(0);
13871 if (ShAmt0.getOpcode() == ISD::SUB) {
13872 Opc = X86ISD::SHRD;
13873 std::swap(Op0, Op1);
13874 std::swap(ShAmt0, ShAmt1);
13875 }
13876
Evan Cheng8b1190a2010-04-28 01:18:01 +000013877 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013878 if (ShAmt1.getOpcode() == ISD::SUB) {
13879 SDValue Sum = ShAmt1.getOperand(0);
13880 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013881 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13882 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13883 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13884 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013885 return DAG.getNode(Opc, DL, VT,
13886 Op0, Op1,
13887 DAG.getNode(ISD::TRUNCATE, DL,
13888 MVT::i8, ShAmt0));
13889 }
13890 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13891 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13892 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013893 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013894 return DAG.getNode(Opc, DL, VT,
13895 N0.getOperand(0), N1.getOperand(0),
13896 DAG.getNode(ISD::TRUNCATE, DL,
13897 MVT::i8, ShAmt0));
13898 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013899
Evan Cheng760d1942010-01-04 21:22:48 +000013900 return SDValue();
13901}
13902
Craig Topper3738ccd2011-12-27 06:27:23 +000013903// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000013904static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
13905 TargetLowering::DAGCombinerInfo &DCI,
13906 const X86Subtarget *Subtarget) {
13907 if (DCI.isBeforeLegalizeOps())
13908 return SDValue();
13909
13910 EVT VT = N->getValueType(0);
13911
13912 if (VT != MVT::i32 && VT != MVT::i64)
13913 return SDValue();
13914
Craig Topper3738ccd2011-12-27 06:27:23 +000013915 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
13916
Craig Topperb4c94572011-10-21 06:55:01 +000013917 // Create BLSMSK instructions by finding X ^ (X-1)
13918 SDValue N0 = N->getOperand(0);
13919 SDValue N1 = N->getOperand(1);
13920 DebugLoc DL = N->getDebugLoc();
13921
13922 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13923 isAllOnes(N0.getOperand(1)))
13924 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
13925
13926 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13927 isAllOnes(N1.getOperand(1)))
13928 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
13929
13930 return SDValue();
13931}
13932
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013933/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
13934static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
13935 const X86Subtarget *Subtarget) {
13936 LoadSDNode *Ld = cast<LoadSDNode>(N);
13937 EVT RegVT = Ld->getValueType(0);
13938 EVT MemVT = Ld->getMemoryVT();
13939 DebugLoc dl = Ld->getDebugLoc();
13940 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13941
13942 ISD::LoadExtType Ext = Ld->getExtensionType();
13943
Nadav Rotemca6f2962011-09-18 19:00:23 +000013944 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013945 // shuffle. We need SSE4 for the shuffles.
13946 // TODO: It is possible to support ZExt by zeroing the undef values
13947 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000013948 if (RegVT.isVector() && RegVT.isInteger() &&
13949 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013950 assert(MemVT != RegVT && "Cannot extend to the same type");
13951 assert(MemVT.isVector() && "Must load a vector from memory");
13952
13953 unsigned NumElems = RegVT.getVectorNumElements();
13954 unsigned RegSz = RegVT.getSizeInBits();
13955 unsigned MemSz = MemVT.getSizeInBits();
13956 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000013957 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013958 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
13959
13960 // Attempt to load the original value using a single load op.
13961 // Find a scalar type which is equal to the loaded word size.
13962 MVT SclrLoadTy = MVT::i8;
13963 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
13964 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
13965 MVT Tp = (MVT::SimpleValueType)tp;
13966 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
13967 SclrLoadTy = Tp;
13968 break;
13969 }
13970 }
13971
13972 // Proceed if a load word is found.
13973 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
13974
13975 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
13976 RegSz/SclrLoadTy.getSizeInBits());
13977
13978 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
13979 RegSz/MemVT.getScalarType().getSizeInBits());
13980 // Can't shuffle using an illegal type.
13981 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
13982
13983 // Perform a single load.
13984 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
13985 Ld->getBasePtr(),
13986 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013987 Ld->isNonTemporal(), Ld->isInvariant(),
13988 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013989
13990 // Insert the word loaded into a vector.
13991 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
13992 LoadUnitVecVT, ScalarLoad);
13993
13994 // Bitcast the loaded value to a vector of the original element type, in
13995 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000013996 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
13997 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013998 unsigned SizeRatio = RegSz/MemSz;
13999
14000 // Redistribute the loaded elements into the different locations.
14001 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14002 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14003
14004 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14005 DAG.getUNDEF(SlicedVec.getValueType()),
14006 ShuffleVec.data());
14007
14008 // Bitcast to the requested type.
14009 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14010 // Replace the original load with the new sequence
14011 // and return the new chain.
14012 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14013 return SDValue(ScalarLoad.getNode(), 1);
14014 }
14015
14016 return SDValue();
14017}
14018
Chris Lattner149a4e52008-02-22 02:09:43 +000014019/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014020static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014021 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014022 StoreSDNode *St = cast<StoreSDNode>(N);
14023 EVT VT = St->getValue().getValueType();
14024 EVT StVT = St->getMemoryVT();
14025 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014026 SDValue StoredVal = St->getOperand(1);
14027 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14028
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014029 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014030 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14031 // 128-bit ones. If in the future the cost becomes only one memory access the
14032 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014033 if (VT.getSizeInBits() == 256 &&
14034 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14035 StoredVal.getNumOperands() == 2) {
14036
14037 SDValue Value0 = StoredVal.getOperand(0);
14038 SDValue Value1 = StoredVal.getOperand(1);
14039
14040 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14041 SDValue Ptr0 = St->getBasePtr();
14042 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14043
14044 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14045 St->getPointerInfo(), St->isVolatile(),
14046 St->isNonTemporal(), St->getAlignment());
14047 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14048 St->getPointerInfo(), St->isVolatile(),
14049 St->isNonTemporal(), St->getAlignment());
14050 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14051 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014052
14053 // Optimize trunc store (of multiple scalars) to shuffle and store.
14054 // First, pack all of the elements in one place. Next, store to memory
14055 // in fewer chunks.
14056 if (St->isTruncatingStore() && VT.isVector()) {
14057 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14058 unsigned NumElems = VT.getVectorNumElements();
14059 assert(StVT != VT && "Cannot truncate to the same type");
14060 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14061 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14062
14063 // From, To sizes and ElemCount must be pow of two
14064 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014065 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014066 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014067 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014068
Nadav Rotem614061b2011-08-10 19:30:14 +000014069 unsigned SizeRatio = FromSz / ToSz;
14070
14071 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14072
14073 // Create a type on which we perform the shuffle
14074 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14075 StVT.getScalarType(), NumElems*SizeRatio);
14076
14077 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14078
14079 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14080 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14081 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14082
14083 // Can't shuffle using an illegal type
14084 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14085
14086 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14087 DAG.getUNDEF(WideVec.getValueType()),
14088 ShuffleVec.data());
14089 // At this point all of the data is stored at the bottom of the
14090 // register. We now need to save it to mem.
14091
14092 // Find the largest store unit
14093 MVT StoreType = MVT::i8;
14094 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14095 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14096 MVT Tp = (MVT::SimpleValueType)tp;
14097 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14098 StoreType = Tp;
14099 }
14100
14101 // Bitcast the original vector into a vector of store-size units
14102 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14103 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14104 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14105 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14106 SmallVector<SDValue, 8> Chains;
14107 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14108 TLI.getPointerTy());
14109 SDValue Ptr = St->getBasePtr();
14110
14111 // Perform one or more big stores into memory.
14112 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14113 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14114 StoreType, ShuffWide,
14115 DAG.getIntPtrConstant(i));
14116 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14117 St->getPointerInfo(), St->isVolatile(),
14118 St->isNonTemporal(), St->getAlignment());
14119 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14120 Chains.push_back(Ch);
14121 }
14122
14123 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14124 Chains.size());
14125 }
14126
14127
Chris Lattner149a4e52008-02-22 02:09:43 +000014128 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14129 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014130 // A preferable solution to the general problem is to figure out the right
14131 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014132
14133 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014134 if (VT.getSizeInBits() != 64)
14135 return SDValue();
14136
Devang Patel578efa92009-06-05 21:57:13 +000014137 const Function *F = DAG.getMachineFunction().getFunction();
14138 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014139 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014140 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014141 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014142 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014143 isa<LoadSDNode>(St->getValue()) &&
14144 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14145 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014146 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014147 LoadSDNode *Ld = 0;
14148 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014149 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014150 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014151 // Must be a store of a load. We currently handle two cases: the load
14152 // is a direct child, and it's under an intervening TokenFactor. It is
14153 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014154 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014155 Ld = cast<LoadSDNode>(St->getChain());
14156 else if (St->getValue().hasOneUse() &&
14157 ChainVal->getOpcode() == ISD::TokenFactor) {
14158 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014159 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014160 TokenFactorIndex = i;
14161 Ld = cast<LoadSDNode>(St->getValue());
14162 } else
14163 Ops.push_back(ChainVal->getOperand(i));
14164 }
14165 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014166
Evan Cheng536e6672009-03-12 05:59:15 +000014167 if (!Ld || !ISD::isNormalLoad(Ld))
14168 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014169
Evan Cheng536e6672009-03-12 05:59:15 +000014170 // If this is not the MMX case, i.e. we are just turning i64 load/store
14171 // into f64 load/store, avoid the transformation if there are multiple
14172 // uses of the loaded value.
14173 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14174 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014175
Evan Cheng536e6672009-03-12 05:59:15 +000014176 DebugLoc LdDL = Ld->getDebugLoc();
14177 DebugLoc StDL = N->getDebugLoc();
14178 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14179 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14180 // pair instead.
14181 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014182 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014183 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14184 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014185 Ld->isNonTemporal(), Ld->isInvariant(),
14186 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014187 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014188 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014189 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014190 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014191 Ops.size());
14192 }
Evan Cheng536e6672009-03-12 05:59:15 +000014193 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014194 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014195 St->isVolatile(), St->isNonTemporal(),
14196 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014197 }
Evan Cheng536e6672009-03-12 05:59:15 +000014198
14199 // Otherwise, lower to two pairs of 32-bit loads / stores.
14200 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014201 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14202 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014203
Owen Anderson825b72b2009-08-11 20:47:22 +000014204 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014205 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014206 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014207 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014208 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014209 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014210 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014211 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014212 MinAlign(Ld->getAlignment(), 4));
14213
14214 SDValue NewChain = LoLd.getValue(1);
14215 if (TokenFactorIndex != -1) {
14216 Ops.push_back(LoLd);
14217 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014218 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014219 Ops.size());
14220 }
14221
14222 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014223 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14224 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014225
14226 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014227 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014228 St->isVolatile(), St->isNonTemporal(),
14229 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014230 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014231 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014232 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014233 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014234 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014235 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014236 }
Dan Gohman475871a2008-07-27 21:46:04 +000014237 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014238}
14239
Duncan Sands17470be2011-09-22 20:15:48 +000014240/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14241/// and return the operands for the horizontal operation in LHS and RHS. A
14242/// horizontal operation performs the binary operation on successive elements
14243/// of its first operand, then on successive elements of its second operand,
14244/// returning the resulting values in a vector. For example, if
14245/// A = < float a0, float a1, float a2, float a3 >
14246/// and
14247/// B = < float b0, float b1, float b2, float b3 >
14248/// then the result of doing a horizontal operation on A and B is
14249/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14250/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14251/// A horizontal-op B, for some already available A and B, and if so then LHS is
14252/// set to A, RHS to B, and the routine returns 'true'.
14253/// Note that the binary operation should have the property that if one of the
14254/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014255static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014256 // Look for the following pattern: if
14257 // A = < float a0, float a1, float a2, float a3 >
14258 // B = < float b0, float b1, float b2, float b3 >
14259 // and
14260 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14261 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14262 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14263 // which is A horizontal-op B.
14264
14265 // At least one of the operands should be a vector shuffle.
14266 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14267 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14268 return false;
14269
14270 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014271
14272 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14273 "Unsupported vector type for horizontal add/sub");
14274
14275 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14276 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014277 unsigned NumElts = VT.getVectorNumElements();
14278 unsigned NumLanes = VT.getSizeInBits()/128;
14279 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014280 assert((NumLaneElts % 2 == 0) &&
14281 "Vector type should have an even number of elements in each lane");
14282 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014283
14284 // View LHS in the form
14285 // LHS = VECTOR_SHUFFLE A, B, LMask
14286 // If LHS is not a shuffle then pretend it is the shuffle
14287 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14288 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14289 // type VT.
14290 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014291 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014292 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14293 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14294 A = LHS.getOperand(0);
14295 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14296 B = LHS.getOperand(1);
14297 cast<ShuffleVectorSDNode>(LHS.getNode())->getMask(LMask);
14298 } else {
14299 if (LHS.getOpcode() != ISD::UNDEF)
14300 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014301 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014302 LMask[i] = i;
14303 }
14304
14305 // Likewise, view RHS in the form
14306 // RHS = VECTOR_SHUFFLE C, D, RMask
14307 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014308 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014309 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14310 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14311 C = RHS.getOperand(0);
14312 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14313 D = RHS.getOperand(1);
14314 cast<ShuffleVectorSDNode>(RHS.getNode())->getMask(RMask);
14315 } else {
14316 if (RHS.getOpcode() != ISD::UNDEF)
14317 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014318 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014319 RMask[i] = i;
14320 }
14321
14322 // Check that the shuffles are both shuffling the same vectors.
14323 if (!(A == C && B == D) && !(A == D && B == C))
14324 return false;
14325
14326 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14327 if (!A.getNode() && !B.getNode())
14328 return false;
14329
14330 // If A and B occur in reverse order in RHS, then "swap" them (which means
14331 // rewriting the mask).
14332 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014333 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014334
14335 // At this point LHS and RHS are equivalent to
14336 // LHS = VECTOR_SHUFFLE A, B, LMask
14337 // RHS = VECTOR_SHUFFLE A, B, RMask
14338 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014339 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014340 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014341
Craig Topperf8363302011-12-02 08:18:41 +000014342 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014343 if (LIdx < 0 || RIdx < 0 ||
14344 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14345 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014346 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014347
Craig Topperf8363302011-12-02 08:18:41 +000014348 // Check that successive elements are being operated on. If not, this is
14349 // not a horizontal operation.
14350 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14351 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014352 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014353 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014354 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014355 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014356 }
14357
14358 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14359 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14360 return true;
14361}
14362
14363/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14364static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14365 const X86Subtarget *Subtarget) {
14366 EVT VT = N->getValueType(0);
14367 SDValue LHS = N->getOperand(0);
14368 SDValue RHS = N->getOperand(1);
14369
14370 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014371 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014372 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014373 isHorizontalBinOp(LHS, RHS, true))
14374 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14375 return SDValue();
14376}
14377
14378/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14379static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14380 const X86Subtarget *Subtarget) {
14381 EVT VT = N->getValueType(0);
14382 SDValue LHS = N->getOperand(0);
14383 SDValue RHS = N->getOperand(1);
14384
14385 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014386 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014387 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014388 isHorizontalBinOp(LHS, RHS, false))
14389 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14390 return SDValue();
14391}
14392
Chris Lattner6cf73262008-01-25 06:14:17 +000014393/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14394/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014395static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014396 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14397 // F[X]OR(0.0, x) -> x
14398 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014399 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14400 if (C->getValueAPF().isPosZero())
14401 return N->getOperand(1);
14402 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14403 if (C->getValueAPF().isPosZero())
14404 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014405 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014406}
14407
14408/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014409static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014410 // FAND(0.0, x) -> 0.0
14411 // FAND(x, 0.0) -> 0.0
14412 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14413 if (C->getValueAPF().isPosZero())
14414 return N->getOperand(0);
14415 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14416 if (C->getValueAPF().isPosZero())
14417 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014418 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014419}
14420
Dan Gohmane5af2d32009-01-29 01:59:02 +000014421static SDValue PerformBTCombine(SDNode *N,
14422 SelectionDAG &DAG,
14423 TargetLowering::DAGCombinerInfo &DCI) {
14424 // BT ignores high bits in the bit index operand.
14425 SDValue Op1 = N->getOperand(1);
14426 if (Op1.hasOneUse()) {
14427 unsigned BitWidth = Op1.getValueSizeInBits();
14428 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14429 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014430 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14431 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014432 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014433 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14434 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14435 DCI.CommitTargetLoweringOpt(TLO);
14436 }
14437 return SDValue();
14438}
Chris Lattner83e6c992006-10-04 06:57:07 +000014439
Eli Friedman7a5e5552009-06-07 06:52:44 +000014440static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14441 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014442 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014443 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014444 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014445 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014446 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014447 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014448 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014449 }
14450 return SDValue();
14451}
14452
Evan Cheng2e489c42009-12-16 00:53:11 +000014453static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14454 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14455 // (and (i32 x86isd::setcc_carry), 1)
14456 // This eliminates the zext. This transformation is necessary because
14457 // ISD::SETCC is always legalized to i8.
14458 DebugLoc dl = N->getDebugLoc();
14459 SDValue N0 = N->getOperand(0);
14460 EVT VT = N->getValueType(0);
14461 if (N0.getOpcode() == ISD::AND &&
14462 N0.hasOneUse() &&
14463 N0.getOperand(0).hasOneUse()) {
14464 SDValue N00 = N0.getOperand(0);
14465 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14466 return SDValue();
14467 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14468 if (!C || C->getZExtValue() != 1)
14469 return SDValue();
14470 return DAG.getNode(ISD::AND, dl, VT,
14471 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14472 N00.getOperand(0), N00.getOperand(1)),
14473 DAG.getConstant(1, VT));
14474 }
14475
14476 return SDValue();
14477}
14478
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014479// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14480static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14481 unsigned X86CC = N->getConstantOperandVal(0);
14482 SDValue EFLAG = N->getOperand(1);
14483 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014484
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014485 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14486 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14487 // cases.
14488 if (X86CC == X86::COND_B)
14489 return DAG.getNode(ISD::AND, DL, MVT::i8,
14490 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14491 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14492 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014493
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014494 return SDValue();
14495}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014496
Benjamin Kramer1396c402011-06-18 11:09:41 +000014497static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14498 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014499 SDValue Op0 = N->getOperand(0);
14500 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14501 // a 32-bit target where SSE doesn't support i64->FP operations.
14502 if (Op0.getOpcode() == ISD::LOAD) {
14503 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14504 EVT VT = Ld->getValueType(0);
14505 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14506 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14507 !XTLI->getSubtarget()->is64Bit() &&
14508 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014509 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14510 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014511 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14512 return FILDChain;
14513 }
14514 }
14515 return SDValue();
14516}
14517
Chris Lattner23a01992010-12-20 01:37:09 +000014518// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14519static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14520 X86TargetLowering::DAGCombinerInfo &DCI) {
14521 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14522 // the result is either zero or one (depending on the input carry bit).
14523 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14524 if (X86::isZeroNode(N->getOperand(0)) &&
14525 X86::isZeroNode(N->getOperand(1)) &&
14526 // We don't have a good way to replace an EFLAGS use, so only do this when
14527 // dead right now.
14528 SDValue(N, 1).use_empty()) {
14529 DebugLoc DL = N->getDebugLoc();
14530 EVT VT = N->getValueType(0);
14531 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14532 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14533 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14534 DAG.getConstant(X86::COND_B,MVT::i8),
14535 N->getOperand(2)),
14536 DAG.getConstant(1, VT));
14537 return DCI.CombineTo(N, Res1, CarryOut);
14538 }
14539
14540 return SDValue();
14541}
14542
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014543// fold (add Y, (sete X, 0)) -> adc 0, Y
14544// (add Y, (setne X, 0)) -> sbb -1, Y
14545// (sub (sete X, 0), Y) -> sbb 0, Y
14546// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014547static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014548 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014549
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014550 // Look through ZExts.
14551 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14552 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14553 return SDValue();
14554
14555 SDValue SetCC = Ext.getOperand(0);
14556 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14557 return SDValue();
14558
14559 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14560 if (CC != X86::COND_E && CC != X86::COND_NE)
14561 return SDValue();
14562
14563 SDValue Cmp = SetCC.getOperand(1);
14564 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014565 !X86::isZeroNode(Cmp.getOperand(1)) ||
14566 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014567 return SDValue();
14568
14569 SDValue CmpOp0 = Cmp.getOperand(0);
14570 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14571 DAG.getConstant(1, CmpOp0.getValueType()));
14572
14573 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14574 if (CC == X86::COND_NE)
14575 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14576 DL, OtherVal.getValueType(), OtherVal,
14577 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14578 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14579 DL, OtherVal.getValueType(), OtherVal,
14580 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14581}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014582
Craig Topper54f952a2011-11-19 09:02:40 +000014583/// PerformADDCombine - Do target-specific dag combines on integer adds.
14584static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14585 const X86Subtarget *Subtarget) {
14586 EVT VT = N->getValueType(0);
14587 SDValue Op0 = N->getOperand(0);
14588 SDValue Op1 = N->getOperand(1);
14589
14590 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014591 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014592 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014593 isHorizontalBinOp(Op0, Op1, true))
14594 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14595
14596 return OptimizeConditionalInDecrement(N, DAG);
14597}
14598
14599static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14600 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014601 SDValue Op0 = N->getOperand(0);
14602 SDValue Op1 = N->getOperand(1);
14603
14604 // X86 can't encode an immediate LHS of a sub. See if we can push the
14605 // negation into a preceding instruction.
14606 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014607 // If the RHS of the sub is a XOR with one use and a constant, invert the
14608 // immediate. Then add one to the LHS of the sub so we can turn
14609 // X-Y -> X+~Y+1, saving one register.
14610 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14611 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014612 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014613 EVT VT = Op0.getValueType();
14614 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14615 Op1.getOperand(0),
14616 DAG.getConstant(~XorC, VT));
14617 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014618 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014619 }
14620 }
14621
Craig Topper54f952a2011-11-19 09:02:40 +000014622 // Try to synthesize horizontal adds from adds of shuffles.
14623 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014624 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014625 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14626 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014627 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14628
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014629 return OptimizeConditionalInDecrement(N, DAG);
14630}
14631
Dan Gohman475871a2008-07-27 21:46:04 +000014632SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014633 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014634 SelectionDAG &DAG = DCI.DAG;
14635 switch (N->getOpcode()) {
14636 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014637 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014638 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014639 case ISD::VSELECT:
Chris Lattneraf723b92008-01-25 05:46:26 +000014640 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014641 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014642 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14643 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014644 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014645 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014646 case ISD::SHL:
14647 case ISD::SRA:
14648 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014649 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014650 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014651 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014652 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014653 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014654 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014655 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14656 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014657 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014658 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14659 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014660 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014661 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014662 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014663 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014664 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014665 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014666 case X86ISD::UNPCKH:
14667 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014668 case X86ISD::MOVHLPS:
14669 case X86ISD::MOVLHPS:
14670 case X86ISD::PSHUFD:
14671 case X86ISD::PSHUFHW:
14672 case X86ISD::PSHUFLW:
14673 case X86ISD::MOVSS:
14674 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014675 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014676 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014677 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014678 }
14679
Dan Gohman475871a2008-07-27 21:46:04 +000014680 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014681}
14682
Evan Chenge5b51ac2010-04-17 06:13:15 +000014683/// isTypeDesirableForOp - Return true if the target has native support for
14684/// the specified value type and it is 'desirable' to use the type for the
14685/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14686/// instruction encodings are longer and some i16 instructions are slow.
14687bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14688 if (!isTypeLegal(VT))
14689 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014690 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014691 return true;
14692
14693 switch (Opc) {
14694 default:
14695 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014696 case ISD::LOAD:
14697 case ISD::SIGN_EXTEND:
14698 case ISD::ZERO_EXTEND:
14699 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014700 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014701 case ISD::SRL:
14702 case ISD::SUB:
14703 case ISD::ADD:
14704 case ISD::MUL:
14705 case ISD::AND:
14706 case ISD::OR:
14707 case ISD::XOR:
14708 return false;
14709 }
14710}
14711
14712/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014713/// beneficial for dag combiner to promote the specified node. If true, it
14714/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014715bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014716 EVT VT = Op.getValueType();
14717 if (VT != MVT::i16)
14718 return false;
14719
Evan Cheng4c26e932010-04-19 19:29:22 +000014720 bool Promote = false;
14721 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014722 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014723 default: break;
14724 case ISD::LOAD: {
14725 LoadSDNode *LD = cast<LoadSDNode>(Op);
14726 // If the non-extending load has a single use and it's not live out, then it
14727 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014728 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14729 Op.hasOneUse()*/) {
14730 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14731 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14732 // The only case where we'd want to promote LOAD (rather then it being
14733 // promoted as an operand is when it's only use is liveout.
14734 if (UI->getOpcode() != ISD::CopyToReg)
14735 return false;
14736 }
14737 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014738 Promote = true;
14739 break;
14740 }
14741 case ISD::SIGN_EXTEND:
14742 case ISD::ZERO_EXTEND:
14743 case ISD::ANY_EXTEND:
14744 Promote = true;
14745 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014746 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014747 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014748 SDValue N0 = Op.getOperand(0);
14749 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014750 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014751 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014752 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014753 break;
14754 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014755 case ISD::ADD:
14756 case ISD::MUL:
14757 case ISD::AND:
14758 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014759 case ISD::XOR:
14760 Commute = true;
14761 // fallthrough
14762 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014763 SDValue N0 = Op.getOperand(0);
14764 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014765 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014766 return false;
14767 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014768 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014769 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014770 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014771 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014772 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014773 }
14774 }
14775
14776 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014777 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014778}
14779
Evan Cheng60c07e12006-07-05 22:17:51 +000014780//===----------------------------------------------------------------------===//
14781// X86 Inline Assembly Support
14782//===----------------------------------------------------------------------===//
14783
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014784namespace {
14785 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014786 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014787 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014788
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014789 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014790 StringRef piece(*args[i]);
14791 if (!s.startswith(piece)) // Check if the piece matches.
14792 return false;
14793
14794 s = s.substr(piece.size());
14795 StringRef::size_type pos = s.find_first_not_of(" \t");
14796 if (pos == 0) // We matched a prefix.
14797 return false;
14798
14799 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014800 }
14801
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014802 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014803 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014804 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014805}
14806
Chris Lattnerb8105652009-07-20 17:51:36 +000014807bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14808 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014809
14810 std::string AsmStr = IA->getAsmString();
14811
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014812 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
14813 if (!Ty || Ty->getBitWidth() % 16 != 0)
14814 return false;
14815
Chris Lattnerb8105652009-07-20 17:51:36 +000014816 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014817 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014818 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014819
14820 switch (AsmPieces.size()) {
14821 default: return false;
14822 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014823 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014824 // we will turn this bswap into something that will be lowered to logical
14825 // ops instead of emitting the bswap asm. For now, we don't support 486 or
14826 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014827 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014828 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
14829 matchAsm(AsmPieces[0], "bswapl", "$0") ||
14830 matchAsm(AsmPieces[0], "bswapq", "$0") ||
14831 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
14832 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
14833 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000014834 // No need to check constraints, nothing other than the equivalent of
14835 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000014836 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014837 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014838
Chris Lattnerb8105652009-07-20 17:51:36 +000014839 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014840 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014841 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014842 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
14843 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000014844 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014845 const std::string &ConstraintsStr = IA->getConstraintString();
14846 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014847 std::sort(AsmPieces.begin(), AsmPieces.end());
14848 if (AsmPieces.size() == 4 &&
14849 AsmPieces[0] == "~{cc}" &&
14850 AsmPieces[1] == "~{dirflag}" &&
14851 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014852 AsmPieces[3] == "~{fpsr}")
14853 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014854 }
14855 break;
14856 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014857 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014858 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014859 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
14860 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
14861 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014862 AsmPieces.clear();
14863 const std::string &ConstraintsStr = IA->getConstraintString();
14864 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
14865 std::sort(AsmPieces.begin(), AsmPieces.end());
14866 if (AsmPieces.size() == 4 &&
14867 AsmPieces[0] == "~{cc}" &&
14868 AsmPieces[1] == "~{dirflag}" &&
14869 AsmPieces[2] == "~{flags}" &&
14870 AsmPieces[3] == "~{fpsr}")
14871 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014872 }
Evan Cheng55d42002011-01-08 01:24:27 +000014873
14874 if (CI->getType()->isIntegerTy(64)) {
14875 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14876 if (Constraints.size() >= 2 &&
14877 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14878 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14879 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014880 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
14881 matchAsm(AsmPieces[1], "bswap", "%edx") &&
14882 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014883 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014884 }
14885 }
14886 break;
14887 }
14888 return false;
14889}
14890
14891
14892
Chris Lattnerf4dff842006-07-11 02:54:03 +000014893/// getConstraintType - Given a constraint letter, return the type of
14894/// constraint it is for this target.
14895X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000014896X86TargetLowering::getConstraintType(const std::string &Constraint) const {
14897 if (Constraint.size() == 1) {
14898 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000014899 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000014900 case 'q':
14901 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000014902 case 'f':
14903 case 't':
14904 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000014905 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000014906 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000014907 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000014908 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000014909 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000014910 case 'a':
14911 case 'b':
14912 case 'c':
14913 case 'd':
14914 case 'S':
14915 case 'D':
14916 case 'A':
14917 return C_Register;
14918 case 'I':
14919 case 'J':
14920 case 'K':
14921 case 'L':
14922 case 'M':
14923 case 'N':
14924 case 'G':
14925 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000014926 case 'e':
14927 case 'Z':
14928 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000014929 default:
14930 break;
14931 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000014932 }
Chris Lattner4234f572007-03-25 02:14:49 +000014933 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000014934}
14935
John Thompson44ab89e2010-10-29 17:29:13 +000014936/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000014937/// This object must already have been set up with the operand type
14938/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000014939TargetLowering::ConstraintWeight
14940 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000014941 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000014942 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014943 Value *CallOperandVal = info.CallOperandVal;
14944 // If we don't have a value, we can't do a match,
14945 // but allow it at the lowest weight.
14946 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000014947 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014948 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000014949 // Look at the constraint type.
14950 switch (*constraint) {
14951 default:
John Thompson44ab89e2010-10-29 17:29:13 +000014952 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
14953 case 'R':
14954 case 'q':
14955 case 'Q':
14956 case 'a':
14957 case 'b':
14958 case 'c':
14959 case 'd':
14960 case 'S':
14961 case 'D':
14962 case 'A':
14963 if (CallOperandVal->getType()->isIntegerTy())
14964 weight = CW_SpecificReg;
14965 break;
14966 case 'f':
14967 case 't':
14968 case 'u':
14969 if (type->isFloatingPointTy())
14970 weight = CW_SpecificReg;
14971 break;
14972 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000014973 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000014974 weight = CW_SpecificReg;
14975 break;
14976 case 'x':
14977 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000014978 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000014979 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000014980 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014981 break;
14982 case 'I':
14983 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
14984 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000014985 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014986 }
14987 break;
John Thompson44ab89e2010-10-29 17:29:13 +000014988 case 'J':
14989 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14990 if (C->getZExtValue() <= 63)
14991 weight = CW_Constant;
14992 }
14993 break;
14994 case 'K':
14995 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14996 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
14997 weight = CW_Constant;
14998 }
14999 break;
15000 case 'L':
15001 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15002 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15003 weight = CW_Constant;
15004 }
15005 break;
15006 case 'M':
15007 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15008 if (C->getZExtValue() <= 3)
15009 weight = CW_Constant;
15010 }
15011 break;
15012 case 'N':
15013 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15014 if (C->getZExtValue() <= 0xff)
15015 weight = CW_Constant;
15016 }
15017 break;
15018 case 'G':
15019 case 'C':
15020 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15021 weight = CW_Constant;
15022 }
15023 break;
15024 case 'e':
15025 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15026 if ((C->getSExtValue() >= -0x80000000LL) &&
15027 (C->getSExtValue() <= 0x7fffffffLL))
15028 weight = CW_Constant;
15029 }
15030 break;
15031 case 'Z':
15032 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15033 if (C->getZExtValue() <= 0xffffffff)
15034 weight = CW_Constant;
15035 }
15036 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015037 }
15038 return weight;
15039}
15040
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015041/// LowerXConstraint - try to replace an X constraint, which matches anything,
15042/// with another that has more specific requirements based on the type of the
15043/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015044const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015045LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015046 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15047 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015048 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015049 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015050 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015051 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015052 return "x";
15053 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015054
Chris Lattner5e764232008-04-26 23:02:14 +000015055 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015056}
15057
Chris Lattner48884cd2007-08-25 00:47:38 +000015058/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15059/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015060void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015061 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015062 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015063 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015064 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015065
Eric Christopher100c8332011-06-02 23:16:42 +000015066 // Only support length 1 constraints for now.
15067 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015068
Eric Christopher100c8332011-06-02 23:16:42 +000015069 char ConstraintLetter = Constraint[0];
15070 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015071 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015072 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015073 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015074 if (C->getZExtValue() <= 31) {
15075 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015076 break;
15077 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015078 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015079 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015080 case 'J':
15081 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015082 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015083 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15084 break;
15085 }
15086 }
15087 return;
15088 case 'K':
15089 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015090 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015091 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15092 break;
15093 }
15094 }
15095 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015096 case 'N':
15097 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015098 if (C->getZExtValue() <= 255) {
15099 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015100 break;
15101 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015102 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015103 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015104 case 'e': {
15105 // 32-bit signed value
15106 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015107 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15108 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015109 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015110 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015111 break;
15112 }
15113 // FIXME gcc accepts some relocatable values here too, but only in certain
15114 // memory models; it's complicated.
15115 }
15116 return;
15117 }
15118 case 'Z': {
15119 // 32-bit unsigned value
15120 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015121 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15122 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015123 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15124 break;
15125 }
15126 }
15127 // FIXME gcc accepts some relocatable values here too, but only in certain
15128 // memory models; it's complicated.
15129 return;
15130 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015131 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015132 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015133 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015134 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015135 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015136 break;
15137 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015138
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015139 // In any sort of PIC mode addresses need to be computed at runtime by
15140 // adding in a register or some sort of table lookup. These can't
15141 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015142 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015143 return;
15144
Chris Lattnerdc43a882007-05-03 16:52:29 +000015145 // If we are in non-pic codegen mode, we allow the address of a global (with
15146 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015147 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015148 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015149
Chris Lattner49921962009-05-08 18:23:14 +000015150 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15151 while (1) {
15152 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15153 Offset += GA->getOffset();
15154 break;
15155 } else if (Op.getOpcode() == ISD::ADD) {
15156 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15157 Offset += C->getZExtValue();
15158 Op = Op.getOperand(0);
15159 continue;
15160 }
15161 } else if (Op.getOpcode() == ISD::SUB) {
15162 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15163 Offset += -C->getZExtValue();
15164 Op = Op.getOperand(0);
15165 continue;
15166 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015167 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015168
Chris Lattner49921962009-05-08 18:23:14 +000015169 // Otherwise, this isn't something we can handle, reject it.
15170 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015171 }
Eric Christopherfd179292009-08-27 18:07:15 +000015172
Dan Gohman46510a72010-04-15 01:51:59 +000015173 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015174 // If we require an extra load to get this address, as in PIC mode, we
15175 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015176 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15177 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015178 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015179
Devang Patel0d881da2010-07-06 22:08:15 +000015180 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15181 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015182 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015183 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015184 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015185
Gabor Greifba36cb52008-08-28 21:40:38 +000015186 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015187 Ops.push_back(Result);
15188 return;
15189 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015190 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015191}
15192
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015193std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015194X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015195 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015196 // First, see if this is a constraint that directly corresponds to an LLVM
15197 // register class.
15198 if (Constraint.size() == 1) {
15199 // GCC Constraint Letters
15200 switch (Constraint[0]) {
15201 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015202 // TODO: Slight differences here in allocation order and leaving
15203 // RIP in the class. Do they matter any more here than they do
15204 // in the normal allocation?
15205 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15206 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015207 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015208 return std::make_pair(0U, X86::GR32RegisterClass);
15209 else if (VT == MVT::i16)
15210 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015211 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015212 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015213 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015214 return std::make_pair(0U, X86::GR64RegisterClass);
15215 break;
15216 }
15217 // 32-bit fallthrough
15218 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015219 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015220 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15221 else if (VT == MVT::i16)
15222 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015223 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015224 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15225 else if (VT == MVT::i64)
15226 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15227 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015228 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015229 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015230 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015231 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015232 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015233 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015234 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015235 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015236 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015237 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015238 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015239 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15240 if (VT == MVT::i16)
15241 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15242 if (VT == MVT::i32 || !Subtarget->is64Bit())
15243 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15244 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015245 case 'f': // FP Stack registers.
15246 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15247 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015248 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015249 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015250 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015251 return std::make_pair(0U, X86::RFP64RegisterClass);
15252 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015253 case 'y': // MMX_REGS if MMX allowed.
15254 if (!Subtarget->hasMMX()) break;
15255 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015256 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015257 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015258 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015259 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015260 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015261
Owen Anderson825b72b2009-08-11 20:47:22 +000015262 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015263 default: break;
15264 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015265 case MVT::f32:
15266 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015267 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015268 case MVT::f64:
15269 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015270 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015271 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015272 case MVT::v16i8:
15273 case MVT::v8i16:
15274 case MVT::v4i32:
15275 case MVT::v2i64:
15276 case MVT::v4f32:
15277 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015278 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015279 // AVX types.
15280 case MVT::v32i8:
15281 case MVT::v16i16:
15282 case MVT::v8i32:
15283 case MVT::v4i64:
15284 case MVT::v8f32:
15285 case MVT::v4f64:
15286 return std::make_pair(0U, X86::VR256RegisterClass);
15287
Chris Lattner0f65cad2007-04-09 05:49:22 +000015288 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015289 break;
15290 }
15291 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015292
Chris Lattnerf76d1802006-07-31 23:26:50 +000015293 // Use the default implementation in TargetLowering to convert the register
15294 // constraint into a member of a register class.
15295 std::pair<unsigned, const TargetRegisterClass*> Res;
15296 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015297
15298 // Not found as a standard register?
15299 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015300 // Map st(0) -> st(7) -> ST0
15301 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15302 tolower(Constraint[1]) == 's' &&
15303 tolower(Constraint[2]) == 't' &&
15304 Constraint[3] == '(' &&
15305 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15306 Constraint[5] == ')' &&
15307 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015308
Chris Lattner56d77c72009-09-13 22:41:48 +000015309 Res.first = X86::ST0+Constraint[4]-'0';
15310 Res.second = X86::RFP80RegisterClass;
15311 return Res;
15312 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015313
Chris Lattner56d77c72009-09-13 22:41:48 +000015314 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015315 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015316 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015317 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015318 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015319 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015320
15321 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015322 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015323 Res.first = X86::EFLAGS;
15324 Res.second = X86::CCRRegisterClass;
15325 return Res;
15326 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015327
Dale Johannesen330169f2008-11-13 21:52:36 +000015328 // 'A' means EAX + EDX.
15329 if (Constraint == "A") {
15330 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015331 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015332 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015333 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015334 return Res;
15335 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015336
Chris Lattnerf76d1802006-07-31 23:26:50 +000015337 // Otherwise, check to see if this is a register class of the wrong value
15338 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15339 // turn into {ax},{dx}.
15340 if (Res.second->hasType(VT))
15341 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015342
Chris Lattnerf76d1802006-07-31 23:26:50 +000015343 // All of the single-register GCC register classes map their values onto
15344 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15345 // really want an 8-bit or 32-bit register, map to the appropriate register
15346 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015347 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015348 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015349 unsigned DestReg = 0;
15350 switch (Res.first) {
15351 default: break;
15352 case X86::AX: DestReg = X86::AL; break;
15353 case X86::DX: DestReg = X86::DL; break;
15354 case X86::CX: DestReg = X86::CL; break;
15355 case X86::BX: DestReg = X86::BL; break;
15356 }
15357 if (DestReg) {
15358 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015359 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015360 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015361 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015362 unsigned DestReg = 0;
15363 switch (Res.first) {
15364 default: break;
15365 case X86::AX: DestReg = X86::EAX; break;
15366 case X86::DX: DestReg = X86::EDX; break;
15367 case X86::CX: DestReg = X86::ECX; break;
15368 case X86::BX: DestReg = X86::EBX; break;
15369 case X86::SI: DestReg = X86::ESI; break;
15370 case X86::DI: DestReg = X86::EDI; break;
15371 case X86::BP: DestReg = X86::EBP; break;
15372 case X86::SP: DestReg = X86::ESP; break;
15373 }
15374 if (DestReg) {
15375 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015376 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015377 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015378 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015379 unsigned DestReg = 0;
15380 switch (Res.first) {
15381 default: break;
15382 case X86::AX: DestReg = X86::RAX; break;
15383 case X86::DX: DestReg = X86::RDX; break;
15384 case X86::CX: DestReg = X86::RCX; break;
15385 case X86::BX: DestReg = X86::RBX; break;
15386 case X86::SI: DestReg = X86::RSI; break;
15387 case X86::DI: DestReg = X86::RDI; break;
15388 case X86::BP: DestReg = X86::RBP; break;
15389 case X86::SP: DestReg = X86::RSP; break;
15390 }
15391 if (DestReg) {
15392 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015393 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015394 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015395 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015396 } else if (Res.second == X86::FR32RegisterClass ||
15397 Res.second == X86::FR64RegisterClass ||
15398 Res.second == X86::VR128RegisterClass) {
15399 // Handle references to XMM physical registers that got mapped into the
15400 // wrong class. This can happen with constraints like {xmm0} where the
15401 // target independent register mapper will just pick the first match it can
15402 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015403 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015404 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015405 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015406 Res.second = X86::FR64RegisterClass;
15407 else if (X86::VR128RegisterClass->hasType(VT))
15408 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015409 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015410
Chris Lattnerf76d1802006-07-31 23:26:50 +000015411 return Res;
15412}