blob: 60ecf3f43f6a36c79289b5304ad3dd18edd56580 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000046#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +000048#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000054#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000056using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000057
Evan Chengb1712452010-01-27 06:25:16 +000058STATISTIC(NumTailCalls, "Number of tail calls");
59
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +000060static cl::opt<bool> UseRegMask("x86-use-regmask",
61 cl::desc("Use register masks for x86 calls"));
62
Evan Cheng10e86422008-04-25 19:11:04 +000063// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000064static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000065 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000066
David Greenea5f26012011-02-07 19:36:54 +000067static SDValue Insert128BitVector(SDValue Result,
68 SDValue Vec,
69 SDValue Idx,
70 SelectionDAG &DAG,
71 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000072
David Greenea5f26012011-02-07 19:36:54 +000073static SDValue Extract128BitVector(SDValue Vec,
74 SDValue Idx,
75 SelectionDAG &DAG,
76 DebugLoc dl);
77
78/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
79/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000080/// simple subregister reference. Idx is an index in the 128 bits we
81/// want. It need not be aligned to a 128-bit bounday. That makes
82/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000083static SDValue Extract128BitVector(SDValue Vec,
84 SDValue Idx,
85 SelectionDAG &DAG,
86 DebugLoc dl) {
87 EVT VT = Vec.getValueType();
88 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000089 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000090 int Factor = VT.getSizeInBits()/128;
91 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
92 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000093
94 // Extract from UNDEF is UNDEF.
95 if (Vec.getOpcode() == ISD::UNDEF)
96 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
97
98 if (isa<ConstantSDNode>(Idx)) {
99 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
100
101 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
102 // we can match to VEXTRACTF128.
103 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
104
105 // This is the index of the first element of the 128-bit chunk
106 // we want.
107 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
108 * ElemsPerChunk);
109
110 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000111 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
112 VecIdx);
113
114 return Result;
115 }
116
117 return SDValue();
118}
119
120/// Generate a DAG to put 128-bits into a vector > 128 bits. This
121/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000122/// simple superregister reference. Idx is an index in the 128 bits
123/// we want. It need not be aligned to a 128-bit bounday. That makes
124/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000125static SDValue Insert128BitVector(SDValue Result,
126 SDValue Vec,
127 SDValue Idx,
128 SelectionDAG &DAG,
129 DebugLoc dl) {
130 if (isa<ConstantSDNode>(Idx)) {
131 EVT VT = Vec.getValueType();
132 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
133
134 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000135 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000136 EVT ResultVT = Result.getValueType();
137
138 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000140
141 // This is the index of the first element of the 128-bit chunk
142 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000143 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000144 * ElemsPerChunk);
145
146 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000147 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
148 VecIdx);
149 return Result;
150 }
151
152 return SDValue();
153}
154
Chris Lattnerf0144122009-07-28 03:13:23 +0000155static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000156 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
157 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000158
Evan Cheng2bffee22011-02-01 01:14:13 +0000159 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000160 if (is64Bit)
161 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000162 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000163 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000164
Evan Cheng203576a2011-07-20 19:50:42 +0000165 if (Subtarget->isTargetELF())
166 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000167 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000168 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000169 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000170}
171
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000172X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000173 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000174 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000175 X86ScalarSSEf64 = Subtarget->hasSSE2();
176 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000177 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000178
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000179 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000180 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000181
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000182 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000183 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000184
185 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000186 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000187 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
188 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000189
Eric Christopherde5e1012011-03-11 01:05:58 +0000190 // For 64-bit since we have so many registers use the ILP scheduler, for
191 // 32-bit code use the register pressure specific scheduling.
192 if (Subtarget->is64Bit())
193 setSchedulingPreference(Sched::ILP);
194 else
195 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000196 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000197
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000198 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000199 // Setup Windows compiler runtime calls.
200 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000201 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000202 setLibcallName(RTLIB::SREM_I64, "_allrem");
203 setLibcallName(RTLIB::UREM_I64, "_aullrem");
204 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000205 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000206 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000207 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000208 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000209 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
210 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
211 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000212 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
213 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000214 }
215
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000216 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000217 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000218 setUseUnderscoreSetJmp(false);
219 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000220 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000221 // MS runtime is weird: it exports _setjmp, but longjmp!
222 setUseUnderscoreSetJmp(true);
223 setUseUnderscoreLongJmp(false);
224 } else {
225 setUseUnderscoreSetJmp(true);
226 setUseUnderscoreLongJmp(true);
227 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000228
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000229 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000231 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000233 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000235
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000237
Scott Michelfdc40a02009-02-17 22:15:04 +0000238 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000240 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000242 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
244 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000245
246 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
248 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
249 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
250 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
251 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
252 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000253
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000254 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
255 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000256 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
257 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
258 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000259
Evan Cheng25ab6902006-09-08 06:48:29 +0000260 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000262 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000263 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000264 // We have an algorithm for SSE2->double, and we turn this into a
265 // 64-bit FILD followed by conditional FADD for other targets.
266 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000267 // We have an algorithm for SSE2, and we turn this into a 64-bit
268 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000269 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000270 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000271
272 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
273 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
275 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000276
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000277 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000278 // SSE has no i16 to fp conversion, only i32
279 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000281 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000283 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000286 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000287 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
289 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000290 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000291
Dale Johannesen73328d12007-09-19 23:55:34 +0000292 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
293 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
295 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000296
Evan Cheng02568ff2006-01-30 22:13:22 +0000297 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
298 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
300 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000301
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000302 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000304 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000306 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
308 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000309 }
310
311 // Handle FP_TO_UINT by promoting the destination to a larger signed
312 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
314 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
315 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000316
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000320 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000321 // Since AVX is a superset of SSE3, only check for SSE here.
322 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 // Expand FP_TO_UINT into a select.
324 // FIXME: We would like to use a Custom expander here eventually to do
325 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000328 // With SSE3 we can use fisttpll to convert to a signed i64; without
329 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000332
Chris Lattner399610a2006-12-05 18:22:22 +0000333 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000334 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000335 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
336 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000337 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000338 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000339 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000340 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000341 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000342 }
Chris Lattner21f66852005-12-23 05:15:23 +0000343
Dan Gohmanb00ee212008-02-18 19:34:53 +0000344 // Scalar integer divide and remainder are lowered to use operations that
345 // produce two results, to match the available instructions. This exposes
346 // the two-result form to trivial CSE, which is able to combine x/y and x%y
347 // into a single instruction.
348 //
349 // Scalar integer multiply-high is also lowered to use two-result
350 // operations, to match the available instructions. However, plain multiply
351 // (low) operations are left as Legal, as there are single-result
352 // instructions for this in x86. Using the two-result multiply instructions
353 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000354 for (unsigned i = 0, e = 4; i != e; ++i) {
355 MVT VT = IntVTs[i];
356 setOperationAction(ISD::MULHS, VT, Expand);
357 setOperationAction(ISD::MULHU, VT, Expand);
358 setOperationAction(ISD::SDIV, VT, Expand);
359 setOperationAction(ISD::UDIV, VT, Expand);
360 setOperationAction(ISD::SREM, VT, Expand);
361 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000362
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000363 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000364 setOperationAction(ISD::ADDC, VT, Custom);
365 setOperationAction(ISD::ADDE, VT, Custom);
366 setOperationAction(ISD::SUBC, VT, Custom);
367 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000368 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
371 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
372 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
373 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000374 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
376 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
377 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
378 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
379 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
380 setOperationAction(ISD::FREM , MVT::f32 , Expand);
381 setOperationAction(ISD::FREM , MVT::f64 , Expand);
382 setOperationAction(ISD::FREM , MVT::f80 , Expand);
383 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000384
Chandler Carruth77821022011-12-24 12:12:34 +0000385 // Promote the i8 variants and force them on up to i32 which has a shorter
386 // encoding.
387 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
388 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
390 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000391 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000392 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
393 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
394 if (Subtarget->is64Bit())
395 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000396 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000397 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
398 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
399 if (Subtarget->is64Bit())
400 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
401 }
Craig Topper37f21672011-10-11 06:44:02 +0000402
403 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000404 // When promoting the i8 variants, force them to i32 for a shorter
405 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000406 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000407 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
409 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
411 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
412 if (Subtarget->is64Bit())
413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000414 } else {
415 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
416 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
417 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000418 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
419 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
420 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
421 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000422 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000423 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
424 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 }
426
Benjamin Kramer1292c222010-12-04 20:32:23 +0000427 if (Subtarget->hasPOPCNT()) {
428 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
429 } else {
430 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
431 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
432 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
433 if (Subtarget->is64Bit())
434 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
435 }
436
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
438 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000439
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000440 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000441 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000442 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000443 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000444 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
446 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
447 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
448 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
449 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000450 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
452 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
453 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
454 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000455 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000457 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000458 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000460
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000461 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
463 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
464 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
465 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000466 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
468 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000469 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000470 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
472 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
473 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
474 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000475 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000476 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000477 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
479 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
480 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000481 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
483 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
484 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000485 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000486
Craig Topper1accb7e2012-01-10 06:54:16 +0000487 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000489
Eric Christopher9a9d2752010-07-22 02:48:34 +0000490 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000491 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000492
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000493 // On X86 and X86-64, atomic operations are lowered to locked instructions.
494 // Locked instructions, in turn, have implicit fence semantics (all memory
495 // operations are flushed before issuing the locked instruction, and they
496 // are not buffered), so we can fold away the common pattern of
497 // fence-atomic-fence.
498 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000499
Mon P Wang63307c32008-05-05 19:05:59 +0000500 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000501 for (unsigned i = 0, e = 4; i != e; ++i) {
502 MVT VT = IntVTs[i];
503 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000505 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000506 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000507
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000508 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000509 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
512 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
513 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
514 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
515 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
516 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000517 }
518
Eli Friedman43f51ae2011-08-26 21:21:21 +0000519 if (Subtarget->hasCmpxchg16b()) {
520 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
521 }
522
Evan Cheng3c992d22006-03-07 02:02:57 +0000523 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000524 if (!Subtarget->isTargetDarwin() &&
525 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000526 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000528 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000529
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
531 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
532 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
533 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000534 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000535 setExceptionPointerRegister(X86::RAX);
536 setExceptionSelectorRegister(X86::RDX);
537 } else {
538 setExceptionPointerRegister(X86::EAX);
539 setExceptionSelectorRegister(X86::EDX);
540 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
542 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000543
Duncan Sands4a544a72011-09-06 13:37:06 +0000544 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
545 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000546
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000548
Nate Begemanacc398c2006-01-25 18:21:52 +0000549 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::VASTART , MVT::Other, Custom);
551 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000552 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 setOperationAction(ISD::VAARG , MVT::Other, Custom);
554 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000555 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 setOperationAction(ISD::VAARG , MVT::Other, Expand);
557 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000558 }
Evan Chengae642192007-03-02 23:16:35 +0000559
Owen Anderson825b72b2009-08-11 20:47:22 +0000560 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
561 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000562
563 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
564 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
565 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000566 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000567 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
568 MVT::i64 : MVT::i32, Custom);
569 else
570 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
571 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000572
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000573 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000574 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000575 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
577 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000578
Evan Cheng223547a2006-01-31 22:28:30 +0000579 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 setOperationAction(ISD::FABS , MVT::f64, Custom);
581 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000582
583 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000584 setOperationAction(ISD::FNEG , MVT::f64, Custom);
585 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000586
Evan Cheng68c47cb2007-01-05 07:55:56 +0000587 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000588 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
589 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000590
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000591 // Lower this to FGETSIGNx86 plus an AND.
592 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
593 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
594
Evan Chengd25e9e82006-02-02 00:28:23 +0000595 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 setOperationAction(ISD::FSIN , MVT::f64, Expand);
597 setOperationAction(ISD::FCOS , MVT::f64, Expand);
598 setOperationAction(ISD::FSIN , MVT::f32, Expand);
599 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000600
Chris Lattnera54aa942006-01-29 06:26:08 +0000601 // Expand FP immediates into loads from the stack, except for the special
602 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603 addLegalFPImmediate(APFloat(+0.0)); // xorpd
604 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000605 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606 // Use SSE for f32, x87 for f64.
607 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
609 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
611 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613
614 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618
619 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622
623 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::FSIN , MVT::f32, Expand);
625 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000626
Nate Begemane1795842008-02-14 08:57:00 +0000627 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000628 addLegalFPImmediate(APFloat(+0.0f)); // xorps
629 addLegalFPImmediate(APFloat(+0.0)); // FLD0
630 addLegalFPImmediate(APFloat(+1.0)); // FLD1
631 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
632 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
633
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000634 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
636 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000637 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000638 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000639 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000640 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
642 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000643
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
645 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
646 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
647 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000648
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000649 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
651 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000652 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000653 addLegalFPImmediate(APFloat(+0.0)); // FLD0
654 addLegalFPImmediate(APFloat(+1.0)); // FLD1
655 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
656 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000657 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
658 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
659 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
660 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000661 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000662
Cameron Zwarich33390842011-07-08 21:39:21 +0000663 // We don't support FMA.
664 setOperationAction(ISD::FMA, MVT::f64, Expand);
665 setOperationAction(ISD::FMA, MVT::f32, Expand);
666
Dale Johannesen59a58732007-08-05 18:49:15 +0000667 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000668 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
670 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
671 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000672 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000673 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000674 addLegalFPImmediate(TmpFlt); // FLD0
675 TmpFlt.changeSign();
676 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000677
678 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000679 APFloat TmpFlt2(+1.0);
680 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
681 &ignored);
682 addLegalFPImmediate(TmpFlt2); // FLD1
683 TmpFlt2.changeSign();
684 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
685 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000686
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000687 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
689 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000690 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000691
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000692 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
693 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
694 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
695 setOperationAction(ISD::FRINT, MVT::f80, Expand);
696 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000697 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000698 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000699
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000700 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
702 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
703 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000704
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 setOperationAction(ISD::FLOG, MVT::f80, Expand);
706 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
707 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
708 setOperationAction(ISD::FEXP, MVT::f80, Expand);
709 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000710
Mon P Wangf007a8b2008-11-06 05:31:54 +0000711 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000712 // (for widening) or expand (for scalarization). Then we will selectively
713 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000714 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
715 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
716 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000732 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
733 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000748 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000750 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000751 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000757 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000767 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000768 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
769 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
770 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
771 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000772 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000773 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
774 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
775 setTruncStoreAction((MVT::SimpleValueType)VT,
776 (MVT::SimpleValueType)InnerVT, Expand);
777 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
778 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
779 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000780 }
781
Evan Chengc7ce29b2009-02-13 22:36:38 +0000782 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
783 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000784 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000785 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000786 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000787 }
788
Dale Johannesen0488fb62010-09-30 23:57:10 +0000789 // MMX-sized vectors (other than x86mmx) are expected to be expanded
790 // into smaller operations.
791 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
792 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
793 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
794 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
795 setOperationAction(ISD::AND, MVT::v8i8, Expand);
796 setOperationAction(ISD::AND, MVT::v4i16, Expand);
797 setOperationAction(ISD::AND, MVT::v2i32, Expand);
798 setOperationAction(ISD::AND, MVT::v1i64, Expand);
799 setOperationAction(ISD::OR, MVT::v8i8, Expand);
800 setOperationAction(ISD::OR, MVT::v4i16, Expand);
801 setOperationAction(ISD::OR, MVT::v2i32, Expand);
802 setOperationAction(ISD::OR, MVT::v1i64, Expand);
803 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
804 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
805 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
806 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
807 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
808 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
809 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
810 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
811 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
812 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
813 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
814 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
815 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000816 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
817 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
818 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
819 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000820
Craig Topper1accb7e2012-01-10 06:54:16 +0000821 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000823
Owen Anderson825b72b2009-08-11 20:47:22 +0000824 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
825 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
826 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
827 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
828 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
829 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
830 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
831 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
832 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
833 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
834 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000835 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000836 }
837
Craig Topper1accb7e2012-01-10 06:54:16 +0000838 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000840
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000841 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
842 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
844 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
845 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
846 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000847
Owen Anderson825b72b2009-08-11 20:47:22 +0000848 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
849 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
850 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
851 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
852 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
853 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
854 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
855 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
856 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
857 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
858 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
859 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
860 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
861 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
862 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
863 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000864
Nadav Rotem354efd82011-09-18 14:57:03 +0000865 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000866 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
867 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
868 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000869
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
871 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
872 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
873 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
874 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000875
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000876 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
877 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
878 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
879 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
880 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
881
Evan Cheng2c3ae372006-04-12 21:21:57 +0000882 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000883 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
884 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000885 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000886 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000887 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000888 // Do not attempt to custom lower non-128-bit vectors
889 if (!VT.is128BitVector())
890 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 setOperationAction(ISD::BUILD_VECTOR,
892 VT.getSimpleVT().SimpleTy, Custom);
893 setOperationAction(ISD::VECTOR_SHUFFLE,
894 VT.getSimpleVT().SimpleTy, Custom);
895 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
896 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000897 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000898
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
900 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
901 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
902 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
903 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
904 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000905
Nate Begemancdd1eec2008-02-12 22:51:28 +0000906 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
908 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000909 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000910
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000911 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
913 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000914 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000915
916 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000917 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000918 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000919
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000922 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000924 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000926 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000928 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000930 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000931
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000933
Evan Cheng2c3ae372006-04-12 21:21:57 +0000934 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
936 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
937 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
938 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000939
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
941 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000942 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000943
Craig Topperd0a31172012-01-10 06:37:29 +0000944 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000945 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
946 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
947 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
948 setOperationAction(ISD::FRINT, MVT::f32, Legal);
949 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
950 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
951 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
952 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
953 setOperationAction(ISD::FRINT, MVT::f64, Legal);
954 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
955
Nate Begeman14d12ca2008-02-11 04:19:36 +0000956 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000958
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000959 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
960 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
961 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
962 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
963 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000964
Nate Begeman14d12ca2008-02-11 04:19:36 +0000965 // i8 and i16 vectors are custom , because the source register and source
966 // source memory operand types are not the same width. f32 vectors are
967 // custom since the immediate controlling the insert encodes additional
968 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
970 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
971 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
972 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000973
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
975 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
976 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
977 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000978
Pete Coopera77214a2011-11-14 19:38:42 +0000979 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000980 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000981 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000982 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
983 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000984 }
985 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000986
Craig Topper1accb7e2012-01-10 06:54:16 +0000987 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000988 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000989 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000990
Nadav Rotem43012222011-05-11 08:12:09 +0000991 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000992 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000993
Nadav Rotem43012222011-05-11 08:12:09 +0000994 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000995 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000996
997 if (Subtarget->hasAVX2()) {
998 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
999 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
1000
1001 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
1002 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
1003
1004 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1005 } else {
1006 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1007 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1008
1009 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1010 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1011
1012 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1013 }
Nadav Rotem43012222011-05-11 08:12:09 +00001014 }
1015
Craig Topperd0a31172012-01-10 06:37:29 +00001016 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001017 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001018
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001019 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001020 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1021 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1022 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1023 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1024 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1025 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001026
Owen Anderson825b72b2009-08-11 20:47:22 +00001027 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1029 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001030
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1032 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1033 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1034 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1035 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1036 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001037
Owen Anderson825b72b2009-08-11 20:47:22 +00001038 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1039 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1040 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1041 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1042 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1043 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001044
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001045 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1046 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001047 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001048
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001049 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1050 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1051 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1052 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1053 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1054 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1055
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1058
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001059 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1060 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1061
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001062 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001063 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001064
Duncan Sands28b77e92011-09-06 19:07:46 +00001065 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1066 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1067 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1068 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001069
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001070 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1071 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1072 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1073
Craig Topperaaa643c2011-11-09 07:28:55 +00001074 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1075 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1076 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1077 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001078
Craig Topperaaa643c2011-11-09 07:28:55 +00001079 if (Subtarget->hasAVX2()) {
1080 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1081 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1082 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1083 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001084
Craig Topperaaa643c2011-11-09 07:28:55 +00001085 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1086 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1087 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1088 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001089
Craig Topperaaa643c2011-11-09 07:28:55 +00001090 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1091 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1092 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001093 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001094
1095 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001096
1097 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1098 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1099
1100 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1101 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1102
1103 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001104 } else {
1105 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1106 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1107 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1108 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1109
1110 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1111 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1112 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1113 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1114
1115 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1116 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1117 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1118 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001119
1120 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1121 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1122
1123 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1124 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1125
1126 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001127 }
Craig Topper13894fa2011-08-24 06:14:18 +00001128
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001129 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001130 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001131 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1132 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1133 EVT VT = SVT;
1134
1135 // Extract subvector is special because the value type
1136 // (result) is 128-bit but the source is 256-bit wide.
1137 if (VT.is128BitVector())
1138 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1139
1140 // Do not attempt to custom lower other non-256-bit vectors
1141 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001142 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001143
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001144 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1145 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1146 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1147 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001148 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001149 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001150 }
1151
David Greene54d8eba2011-01-27 22:38:56 +00001152 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001153 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1154 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1155 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001156
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001157 // Do not attempt to promote non-256-bit vectors
1158 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001159 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001160
1161 setOperationAction(ISD::AND, SVT, Promote);
1162 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1163 setOperationAction(ISD::OR, SVT, Promote);
1164 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1165 setOperationAction(ISD::XOR, SVT, Promote);
1166 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1167 setOperationAction(ISD::LOAD, SVT, Promote);
1168 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1169 setOperationAction(ISD::SELECT, SVT, Promote);
1170 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001171 }
David Greene9b9838d2009-06-29 16:47:10 +00001172 }
1173
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001174 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1175 // of this type with custom code.
1176 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1177 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001178 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1179 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001180 }
1181
Evan Cheng6be2c582006-04-05 23:38:46 +00001182 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001183 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001184
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001185
Eli Friedman962f5492010-06-02 19:35:46 +00001186 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1187 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001188 //
Eli Friedman962f5492010-06-02 19:35:46 +00001189 // FIXME: We really should do custom legalization for addition and
1190 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1191 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001192 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1193 // Add/Sub/Mul with overflow operations are custom lowered.
1194 MVT VT = IntVTs[i];
1195 setOperationAction(ISD::SADDO, VT, Custom);
1196 setOperationAction(ISD::UADDO, VT, Custom);
1197 setOperationAction(ISD::SSUBO, VT, Custom);
1198 setOperationAction(ISD::USUBO, VT, Custom);
1199 setOperationAction(ISD::SMULO, VT, Custom);
1200 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001201 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001202
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001203 // There are no 8-bit 3-address imul/mul instructions
1204 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1205 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001206
Evan Chengd54f2d52009-03-31 19:38:51 +00001207 if (!Subtarget->is64Bit()) {
1208 // These libcalls are not available in 32-bit.
1209 setLibcallName(RTLIB::SHL_I128, 0);
1210 setLibcallName(RTLIB::SRL_I128, 0);
1211 setLibcallName(RTLIB::SRA_I128, 0);
1212 }
1213
Evan Cheng206ee9d2006-07-07 08:33:52 +00001214 // We have target-specific dag combine patterns for the following nodes:
1215 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001216 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001217 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001218 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001219 setTargetDAGCombine(ISD::SHL);
1220 setTargetDAGCombine(ISD::SRA);
1221 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001222 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001223 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001224 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001225 setTargetDAGCombine(ISD::FADD);
1226 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001227 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001228 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001229 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001230 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001231 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001232 if (Subtarget->is64Bit())
1233 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001234 if (Subtarget->hasBMI())
1235 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001236
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001237 computeRegisterProperties();
1238
Evan Cheng05219282011-01-06 06:52:41 +00001239 // On Darwin, -Os means optimize for size without hurting performance,
1240 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001241 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001242 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001243 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001244 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1245 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1246 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001247 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001248 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001249
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001250 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001251}
1252
Scott Michel5b8f82e2008-03-10 15:42:14 +00001253
Duncan Sands28b77e92011-09-06 19:07:46 +00001254EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1255 if (!VT.isVector()) return MVT::i8;
1256 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001257}
1258
1259
Evan Cheng29286502008-01-23 23:17:41 +00001260/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1261/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001262static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001263 if (MaxAlign == 16)
1264 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001265 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001266 if (VTy->getBitWidth() == 128)
1267 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001268 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001269 unsigned EltAlign = 0;
1270 getMaxByValAlign(ATy->getElementType(), EltAlign);
1271 if (EltAlign > MaxAlign)
1272 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001273 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001274 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1275 unsigned EltAlign = 0;
1276 getMaxByValAlign(STy->getElementType(i), EltAlign);
1277 if (EltAlign > MaxAlign)
1278 MaxAlign = EltAlign;
1279 if (MaxAlign == 16)
1280 break;
1281 }
1282 }
1283 return;
1284}
1285
1286/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1287/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001288/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1289/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001290unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001291 if (Subtarget->is64Bit()) {
1292 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001293 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001294 if (TyAlign > 8)
1295 return TyAlign;
1296 return 8;
1297 }
1298
Evan Cheng29286502008-01-23 23:17:41 +00001299 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001300 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001301 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001302 return Align;
1303}
Chris Lattner2b02a442007-02-25 08:29:00 +00001304
Evan Chengf0df0312008-05-15 08:39:06 +00001305/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001306/// and store operations as a result of memset, memcpy, and memmove
1307/// lowering. If DstAlign is zero that means it's safe to destination
1308/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1309/// means there isn't a need to check it against alignment requirement,
1310/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001311/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001312/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1313/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1314/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001315/// It returns EVT::Other if the type should be determined using generic
1316/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001317EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001318X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1319 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001320 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001321 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001322 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001323 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1324 // linux. This is because the stack realignment code can't handle certain
1325 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001326 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001327 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001328 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001329 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001330 (Subtarget->isUnalignedMemAccessFast() ||
1331 ((DstAlign == 0 || DstAlign >= 16) &&
1332 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001333 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001334 if (Subtarget->getStackAlignment() >= 32) {
1335 if (Subtarget->hasAVX2())
1336 return MVT::v8i32;
1337 if (Subtarget->hasAVX())
1338 return MVT::v8f32;
1339 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001340 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001341 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001342 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001343 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001344 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001345 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001347 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001348 // Do not use f64 to lower memcpy if source is string constant. It's
1349 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001350 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001351 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001352 }
Evan Chengf0df0312008-05-15 08:39:06 +00001353 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001354 return MVT::i64;
1355 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001356}
1357
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001358/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1359/// current function. The returned value is a member of the
1360/// MachineJumpTableInfo::JTEntryKind enum.
1361unsigned X86TargetLowering::getJumpTableEncoding() const {
1362 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1363 // symbol.
1364 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1365 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001366 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001367
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001368 // Otherwise, use the normal jump table encoding heuristics.
1369 return TargetLowering::getJumpTableEncoding();
1370}
1371
Chris Lattnerc64daab2010-01-26 05:02:42 +00001372const MCExpr *
1373X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1374 const MachineBasicBlock *MBB,
1375 unsigned uid,MCContext &Ctx) const{
1376 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1377 Subtarget->isPICStyleGOT());
1378 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1379 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001380 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1381 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001382}
1383
Evan Chengcc415862007-11-09 01:32:10 +00001384/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1385/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001386SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001387 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001388 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001389 // This doesn't have DebugLoc associated with it, but is not really the
1390 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001391 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001392 return Table;
1393}
1394
Chris Lattner589c6f62010-01-26 06:28:43 +00001395/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1396/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1397/// MCExpr.
1398const MCExpr *X86TargetLowering::
1399getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1400 MCContext &Ctx) const {
1401 // X86-64 uses RIP relative addressing based on the jump table label.
1402 if (Subtarget->isPICStyleRIPRel())
1403 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1404
1405 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001406 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001407}
1408
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001409// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001410std::pair<const TargetRegisterClass*, uint8_t>
1411X86TargetLowering::findRepresentativeClass(EVT VT) const{
1412 const TargetRegisterClass *RRC = 0;
1413 uint8_t Cost = 1;
1414 switch (VT.getSimpleVT().SimpleTy) {
1415 default:
1416 return TargetLowering::findRepresentativeClass(VT);
1417 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1418 RRC = (Subtarget->is64Bit()
1419 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1420 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001421 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001422 RRC = X86::VR64RegisterClass;
1423 break;
1424 case MVT::f32: case MVT::f64:
1425 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1426 case MVT::v4f32: case MVT::v2f64:
1427 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1428 case MVT::v4f64:
1429 RRC = X86::VR128RegisterClass;
1430 break;
1431 }
1432 return std::make_pair(RRC, Cost);
1433}
1434
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001435bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1436 unsigned &Offset) const {
1437 if (!Subtarget->isTargetLinux())
1438 return false;
1439
1440 if (Subtarget->is64Bit()) {
1441 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1442 Offset = 0x28;
1443 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1444 AddressSpace = 256;
1445 else
1446 AddressSpace = 257;
1447 } else {
1448 // %gs:0x14 on i386
1449 Offset = 0x14;
1450 AddressSpace = 256;
1451 }
1452 return true;
1453}
1454
1455
Chris Lattner2b02a442007-02-25 08:29:00 +00001456//===----------------------------------------------------------------------===//
1457// Return Value Calling Convention Implementation
1458//===----------------------------------------------------------------------===//
1459
Chris Lattner59ed56b2007-02-28 04:55:35 +00001460#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001461
Michael J. Spencerec38de22010-10-10 22:04:20 +00001462bool
Eric Christopher471e4222011-06-08 23:55:35 +00001463X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1464 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001465 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001466 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001467 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001468 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001469 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001470 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001471}
1472
Dan Gohman98ca4f22009-08-05 01:29:28 +00001473SDValue
1474X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001475 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001476 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001477 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001478 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001479 MachineFunction &MF = DAG.getMachineFunction();
1480 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001481
Chris Lattner9774c912007-02-27 05:28:59 +00001482 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001483 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484 RVLocs, *DAG.getContext());
1485 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001486
Evan Chengdcea1632010-02-04 02:40:39 +00001487 // Add the regs to the liveout set for the function.
1488 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1489 for (unsigned i = 0; i != RVLocs.size(); ++i)
1490 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1491 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001492
Dan Gohman475871a2008-07-27 21:46:04 +00001493 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001494
Dan Gohman475871a2008-07-27 21:46:04 +00001495 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001496 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1497 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001498 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1499 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001500
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001501 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001502 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1503 CCValAssign &VA = RVLocs[i];
1504 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001505 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001506 EVT ValVT = ValToCopy.getValueType();
1507
Dale Johannesenc4510512010-09-24 19:05:48 +00001508 // If this is x86-64, and we disabled SSE, we can't return FP values,
1509 // or SSE or MMX vectors.
1510 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1511 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001512 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001513 report_fatal_error("SSE register return with SSE disabled");
1514 }
1515 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1516 // llvm-gcc has never done it right and no one has noticed, so this
1517 // should be OK for now.
1518 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001519 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001520 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001521
Chris Lattner447ff682008-03-11 03:23:40 +00001522 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1523 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001524 if (VA.getLocReg() == X86::ST0 ||
1525 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001526 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1527 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001528 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001529 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001530 RetOps.push_back(ValToCopy);
1531 // Don't emit a copytoreg.
1532 continue;
1533 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001534
Evan Cheng242b38b2009-02-23 09:03:22 +00001535 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1536 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001537 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001538 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001539 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001540 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001541 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1542 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001543 // If we don't have SSE2 available, convert to v4f32 so the generated
1544 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001545 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001546 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001547 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001548 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001549 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001550
Dale Johannesendd64c412009-02-04 00:33:20 +00001551 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001552 Flag = Chain.getValue(1);
1553 }
Dan Gohman61a92132008-04-21 23:59:07 +00001554
1555 // The x86-64 ABI for returning structs by value requires that we copy
1556 // the sret argument into %rax for the return. We saved the argument into
1557 // a virtual register in the entry block, so now we copy the value out
1558 // and into %rax.
1559 if (Subtarget->is64Bit() &&
1560 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1561 MachineFunction &MF = DAG.getMachineFunction();
1562 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1563 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001564 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001565 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001566 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001567
Dale Johannesendd64c412009-02-04 00:33:20 +00001568 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001569 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001570
1571 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001572 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001573 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001574
Chris Lattner447ff682008-03-11 03:23:40 +00001575 RetOps[0] = Chain; // Update chain.
1576
1577 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001578 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001579 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001580
1581 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001582 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001583}
1584
Evan Cheng3d2125c2010-11-30 23:55:39 +00001585bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1586 if (N->getNumValues() != 1)
1587 return false;
1588 if (!N->hasNUsesOfValue(1, 0))
1589 return false;
1590
1591 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001592 if (Copy->getOpcode() != ISD::CopyToReg &&
1593 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001594 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001595
1596 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001597 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001598 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599 if (UI->getOpcode() != X86ISD::RET_FLAG)
1600 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001601 HasRet = true;
1602 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001603
Evan Cheng1bf891a2010-12-01 22:59:46 +00001604 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001605}
1606
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001607EVT
1608X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001609 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001610 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001611 // TODO: Is this also valid on 32-bit?
1612 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001613 ReturnMVT = MVT::i8;
1614 else
1615 ReturnMVT = MVT::i32;
1616
1617 EVT MinVT = getRegisterType(Context, ReturnMVT);
1618 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001619}
1620
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621/// LowerCallResult - Lower the result values of a call into the
1622/// appropriate copies out of appropriate physical registers.
1623///
1624SDValue
1625X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001626 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001627 const SmallVectorImpl<ISD::InputArg> &Ins,
1628 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001629 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001630
Chris Lattnere32bbf62007-02-28 07:09:55 +00001631 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001632 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001633 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001634 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1635 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001636 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001637
Chris Lattner3085e152007-02-25 08:59:22 +00001638 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001639 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001640 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001641 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001642
Torok Edwin3f142c32009-02-01 18:15:56 +00001643 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001644 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001645 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001646 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001647 }
1648
Evan Cheng79fb3b42009-02-20 20:43:02 +00001649 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001650
1651 // If this is a call to a function that returns an fp value on the floating
1652 // point stack, we must guarantee the the value is popped from the stack, so
1653 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001654 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001655 // instead.
1656 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1657 // If we prefer to use the value in xmm registers, copy it out as f80 and
1658 // use a truncate to move it from fp stack reg to xmm reg.
1659 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001660 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001661 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1662 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001663 Val = Chain.getValue(0);
1664
1665 // Round the f80 to the right size, which also moves it to the appropriate
1666 // xmm register.
1667 if (CopyVT != VA.getValVT())
1668 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1669 // This truncation won't change the value.
1670 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001671 } else {
1672 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1673 CopyVT, InFlag).getValue(1);
1674 Val = Chain.getValue(0);
1675 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001676 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001678 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001679
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001681}
1682
1683
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001684//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001685// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001686//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001687// StdCall calling convention seems to be standard for many Windows' API
1688// routines and around. It differs from C calling convention just a little:
1689// callee should clean up the stack, not caller. Symbols should be also
1690// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001691// For info on fast calling convention see Fast Calling Convention (tail call)
1692// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001693
Dan Gohman98ca4f22009-08-05 01:29:28 +00001694/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001695/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1697 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001698 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001699
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001701}
1702
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001703/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001704/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705static bool
1706ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1707 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001708 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001709
Dan Gohman98ca4f22009-08-05 01:29:28 +00001710 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001711}
1712
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001713/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1714/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001715/// the specific parameter attribute. The copy will be passed as a byval
1716/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001717static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001718CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001719 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1720 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001721 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001722
Dale Johannesendd64c412009-02-04 00:33:20 +00001723 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001724 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001725 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001726}
1727
Chris Lattner29689432010-03-11 00:22:57 +00001728/// IsTailCallConvention - Return true if the calling convention is one that
1729/// supports tail call optimization.
1730static bool IsTailCallConvention(CallingConv::ID CC) {
1731 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1732}
1733
Evan Cheng485fafc2011-03-21 01:19:09 +00001734bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001735 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001736 return false;
1737
1738 CallSite CS(CI);
1739 CallingConv::ID CalleeCC = CS.getCallingConv();
1740 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1741 return false;
1742
1743 return true;
1744}
1745
Evan Cheng0c439eb2010-01-27 00:07:07 +00001746/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1747/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001748static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1749 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001750 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001751}
1752
Dan Gohman98ca4f22009-08-05 01:29:28 +00001753SDValue
1754X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001755 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756 const SmallVectorImpl<ISD::InputArg> &Ins,
1757 DebugLoc dl, SelectionDAG &DAG,
1758 const CCValAssign &VA,
1759 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001760 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001761 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001763 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1764 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001765 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001766 EVT ValVT;
1767
1768 // If value is passed by pointer we have address passed instead of the value
1769 // itself.
1770 if (VA.getLocInfo() == CCValAssign::Indirect)
1771 ValVT = VA.getLocVT();
1772 else
1773 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001774
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001775 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001776 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001777 // In case of tail call optimization mark all arguments mutable. Since they
1778 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001779 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001780 unsigned Bytes = Flags.getByValSize();
1781 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1782 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001783 return DAG.getFrameIndex(FI, getPointerTy());
1784 } else {
1785 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001786 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001787 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1788 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001789 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001790 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001791 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001792}
1793
Dan Gohman475871a2008-07-27 21:46:04 +00001794SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001795X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001796 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797 bool isVarArg,
1798 const SmallVectorImpl<ISD::InputArg> &Ins,
1799 DebugLoc dl,
1800 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001801 SmallVectorImpl<SDValue> &InVals)
1802 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001803 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001804 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Gordon Henriksen86737662008-01-05 16:56:59 +00001806 const Function* Fn = MF.getFunction();
1807 if (Fn->hasExternalLinkage() &&
1808 Subtarget->isTargetCygMing() &&
1809 Fn->getName() == "main")
1810 FuncInfo->setForceFramePointer(true);
1811
Evan Cheng1bc78042006-04-26 01:20:17 +00001812 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001813 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001814 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001815 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001816
Chris Lattner29689432010-03-11 00:22:57 +00001817 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1818 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001819
Chris Lattner638402b2007-02-28 07:00:42 +00001820 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001821 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001822 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001823 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001824
1825 // Allocate shadow area for Win64
1826 if (IsWin64) {
1827 CCInfo.AllocateStack(32, 8);
1828 }
1829
Duncan Sands45907662010-10-31 13:21:44 +00001830 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001831
Chris Lattnerf39f7712007-02-28 05:46:49 +00001832 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001833 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001834 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1835 CCValAssign &VA = ArgLocs[i];
1836 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1837 // places.
1838 assert(VA.getValNo() != LastVal &&
1839 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001840 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001841 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001842
Chris Lattnerf39f7712007-02-28 05:46:49 +00001843 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001844 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001845 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001847 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001849 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001851 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001853 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001854 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1855 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001856 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001857 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001858 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001859 RC = X86::VR64RegisterClass;
1860 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001861 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001862
Devang Patel68e6bee2011-02-21 23:21:26 +00001863 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001864 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001865
Chris Lattnerf39f7712007-02-28 05:46:49 +00001866 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1867 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1868 // right size.
1869 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001870 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001871 DAG.getValueType(VA.getValVT()));
1872 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001873 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001874 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001875 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001876 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001877
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001878 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001879 // Handle MMX values passed in XMM regs.
1880 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001881 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1882 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001883 } else
1884 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001885 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001886 } else {
1887 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001889 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001890
1891 // If value is passed via pointer - do a load.
1892 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001893 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001894 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001895
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001897 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001898
Dan Gohman61a92132008-04-21 23:59:07 +00001899 // The x86-64 ABI for returning structs by value requires that we copy
1900 // the sret argument into %rax for the return. Save the argument into
1901 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001902 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001903 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1904 unsigned Reg = FuncInfo->getSRetReturnReg();
1905 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001906 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001907 FuncInfo->setSRetReturnReg(Reg);
1908 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001909 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001910 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001911 }
1912
Chris Lattnerf39f7712007-02-28 05:46:49 +00001913 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001914 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001915 if (FuncIsMadeTailCallSafe(CallConv,
1916 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001917 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001918
Evan Cheng1bc78042006-04-26 01:20:17 +00001919 // If the function takes variable number of arguments, make a frame index for
1920 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001921 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001922 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1923 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001924 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001925 }
1926 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001927 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1928
1929 // FIXME: We should really autogenerate these arrays
1930 static const unsigned GPR64ArgRegsWin64[] = {
1931 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001932 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001933 static const unsigned GPR64ArgRegs64Bit[] = {
1934 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1935 };
1936 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001937 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1938 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1939 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001940 const unsigned *GPR64ArgRegs;
1941 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001942
1943 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001944 // The XMM registers which might contain var arg parameters are shadowed
1945 // in their paired GPR. So we only need to save the GPR to their home
1946 // slots.
1947 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001949 } else {
1950 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1951 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001952
Chad Rosier30450e82011-12-22 22:35:21 +00001953 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1954 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001955 }
1956 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1957 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001958
Devang Patel578efa92009-06-05 21:57:13 +00001959 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001960 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001961 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001962 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1963 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001964 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001965 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001966 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001967 // Kernel mode asks for SSE to be disabled, so don't push them
1968 // on the stack.
1969 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001970
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001971 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001972 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001973 // Get to the caller-allocated home save location. Add 8 to account
1974 // for the return address.
1975 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001976 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001977 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001978 // Fixup to set vararg frame on shadow area (4 x i64).
1979 if (NumIntRegs < 4)
1980 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001981 } else {
1982 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001983 // registers, then we must store them to their spots on the stack so
1984 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001985 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1986 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1987 FuncInfo->setRegSaveFrameIndex(
1988 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001989 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001990 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001991
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001994 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1995 getPointerTy());
1996 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001997 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001998 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1999 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002000 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002001 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002002 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002003 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002004 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002005 MachinePointerInfo::getFixedStack(
2006 FuncInfo->getRegSaveFrameIndex(), Offset),
2007 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002008 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002009 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002011
Dan Gohmanface41a2009-08-16 21:24:25 +00002012 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2013 // Now store the XMM (fp + vector) parameter registers.
2014 SmallVector<SDValue, 11> SaveXMMOps;
2015 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002016
Devang Patel68e6bee2011-02-21 23:21:26 +00002017 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002018 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2019 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002020
Dan Gohman1e93df62010-04-17 14:41:14 +00002021 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2022 FuncInfo->getRegSaveFrameIndex()));
2023 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2024 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002025
Dan Gohmanface41a2009-08-16 21:24:25 +00002026 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002027 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002028 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002029 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2030 SaveXMMOps.push_back(Val);
2031 }
2032 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2033 MVT::Other,
2034 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002036
2037 if (!MemOps.empty())
2038 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2039 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002040 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002041 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002042
Gordon Henriksen86737662008-01-05 16:56:59 +00002043 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002044 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2045 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002046 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002047 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002048 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002049 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002050 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2051 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002052 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002053 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002054
Gordon Henriksen86737662008-01-05 16:56:59 +00002055 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002056 // RegSaveFrameIndex is X86-64 only.
2057 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002058 if (CallConv == CallingConv::X86_FastCall ||
2059 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002060 // fastcc functions can't have varargs.
2061 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002062 }
Evan Cheng25caf632006-05-23 21:06:34 +00002063
Rafael Espindola76927d752011-08-30 19:39:58 +00002064 FuncInfo->setArgumentStackSize(StackSize);
2065
Dan Gohman98ca4f22009-08-05 01:29:28 +00002066 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002067}
2068
Dan Gohman475871a2008-07-27 21:46:04 +00002069SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002070X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2071 SDValue StackPtr, SDValue Arg,
2072 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002073 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002074 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002075 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002076 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002077 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002078 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002079 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002080
2081 return DAG.getStore(Chain, dl, Arg, PtrOff,
2082 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002083 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002084}
2085
Bill Wendling64e87322009-01-16 19:25:27 +00002086/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002087/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002088SDValue
2089X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002090 SDValue &OutRetAddr, SDValue Chain,
2091 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002092 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002093 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002094 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002095 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002096
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002097 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002098 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002099 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002100 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002101}
2102
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002103/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002104/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002105static SDValue
2106EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002107 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002108 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002109 // Store the return address to the appropriate stack slot.
2110 if (!FPDiff) return Chain;
2111 // Calculate the new stack slot for the return address.
2112 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002113 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002114 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002115 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002116 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002117 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002118 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002119 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002120 return Chain;
2121}
2122
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002124X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002125 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002126 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002127 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002128 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 const SmallVectorImpl<ISD::InputArg> &Ins,
2130 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002131 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 MachineFunction &MF = DAG.getMachineFunction();
2133 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002134 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002135 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002137 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138
Nick Lewycky22de16d2012-01-19 00:34:10 +00002139 if (MF.getTarget().Options.DisableTailCalls)
2140 isTailCall = false;
2141
Evan Cheng5f941932010-02-05 02:21:12 +00002142 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002143 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002144 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2145 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002146 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002147
2148 // Sibcalls are automatically detected tailcalls which do not require
2149 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002150 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002151 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002152
2153 if (isTailCall)
2154 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002155 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002156
Chris Lattner29689432010-03-11 00:22:57 +00002157 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2158 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002159
Chris Lattner638402b2007-02-28 07:00:42 +00002160 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002161 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002162 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002164
2165 // Allocate shadow area for Win64
2166 if (IsWin64) {
2167 CCInfo.AllocateStack(32, 8);
2168 }
2169
Duncan Sands45907662010-10-31 13:21:44 +00002170 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002171
Chris Lattner423c5f42007-02-28 05:31:48 +00002172 // Get a count of how many bytes are to be pushed on the stack.
2173 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002174 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002175 // This is a sibcall. The memory operands are available in caller's
2176 // own caller's stack.
2177 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002178 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2179 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002180 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002181
Gordon Henriksen86737662008-01-05 16:56:59 +00002182 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002183 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002184 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002185 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002186 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2187 FPDiff = NumBytesCallerPushed - NumBytes;
2188
2189 // Set the delta of movement of the returnaddr stackslot.
2190 // But only set if delta is greater than previous delta.
2191 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2192 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2193 }
2194
Evan Chengf22f9b32010-02-06 03:28:46 +00002195 if (!IsSibcall)
2196 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002197
Dan Gohman475871a2008-07-27 21:46:04 +00002198 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002199 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002200 if (isTailCall && FPDiff)
2201 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2202 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002203
Dan Gohman475871a2008-07-27 21:46:04 +00002204 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2205 SmallVector<SDValue, 8> MemOpChains;
2206 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002207
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002208 // Walk the register/memloc assignments, inserting copies/loads. In the case
2209 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002210 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2211 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002212 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002213 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002214 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002215 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002216
Chris Lattner423c5f42007-02-28 05:31:48 +00002217 // Promote the value if needed.
2218 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002219 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002220 case CCValAssign::Full: break;
2221 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002222 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002223 break;
2224 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002225 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002226 break;
2227 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002228 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2229 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002230 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002231 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2232 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002233 } else
2234 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2235 break;
2236 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002237 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002238 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002239 case CCValAssign::Indirect: {
2240 // Store the argument.
2241 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002242 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002243 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002244 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002245 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002246 Arg = SpillSlot;
2247 break;
2248 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002249 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002250
Chris Lattner423c5f42007-02-28 05:31:48 +00002251 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002252 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2253 if (isVarArg && IsWin64) {
2254 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2255 // shadow reg if callee is a varargs function.
2256 unsigned ShadowReg = 0;
2257 switch (VA.getLocReg()) {
2258 case X86::XMM0: ShadowReg = X86::RCX; break;
2259 case X86::XMM1: ShadowReg = X86::RDX; break;
2260 case X86::XMM2: ShadowReg = X86::R8; break;
2261 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002262 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002263 if (ShadowReg)
2264 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002265 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002266 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002267 assert(VA.isMemLoc());
2268 if (StackPtr.getNode() == 0)
2269 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2270 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2271 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002272 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002273 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002274
Evan Cheng32fe1032006-05-25 00:59:30 +00002275 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002276 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002277 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002278
Evan Cheng347d5f72006-04-28 21:29:37 +00002279 // Build a sequence of copy-to-reg nodes chained together with token chain
2280 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002281 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002282 // Tail call byval lowering might overwrite argument registers so in case of
2283 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002284 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002285 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002286 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002287 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002288 InFlag = Chain.getValue(1);
2289 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002290
Chris Lattner88e1fd52009-07-09 04:24:46 +00002291 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002292 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2293 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002295 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2296 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002297 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002298 InFlag);
2299 InFlag = Chain.getValue(1);
2300 } else {
2301 // If we are tail calling and generating PIC/GOT style code load the
2302 // address of the callee into ECX. The value in ecx is used as target of
2303 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2304 // for tail calls on PIC/GOT architectures. Normally we would just put the
2305 // address of GOT into ebx and then call target@PLT. But for tail calls
2306 // ebx would be restored (since ebx is callee saved) before jumping to the
2307 // target@PLT.
2308
2309 // Note: The actual moving to ECX is done further down.
2310 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2311 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2312 !G->getGlobal()->hasProtectedVisibility())
2313 Callee = LowerGlobalAddress(Callee, DAG);
2314 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002315 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002316 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002317 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002318
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002319 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002320 // From AMD64 ABI document:
2321 // For calls that may call functions that use varargs or stdargs
2322 // (prototype-less calls or calls to functions containing ellipsis (...) in
2323 // the declaration) %al is used as hidden argument to specify the number
2324 // of SSE registers used. The contents of %al do not need to match exactly
2325 // the number of registers, but must be an ubound on the number of SSE
2326 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002327
Gordon Henriksen86737662008-01-05 16:56:59 +00002328 // Count the number of XMM registers allocated.
2329 static const unsigned XMMArgRegs[] = {
2330 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2331 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2332 };
2333 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002334 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002335 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002336
Dale Johannesendd64c412009-02-04 00:33:20 +00002337 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002338 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002339 InFlag = Chain.getValue(1);
2340 }
2341
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002342
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002343 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002344 if (isTailCall) {
2345 // Force all the incoming stack arguments to be loaded from the stack
2346 // before any new outgoing arguments are stored to the stack, because the
2347 // outgoing stack slots may alias the incoming argument stack slots, and
2348 // the alias isn't otherwise explicit. This is slightly more conservative
2349 // than necessary, because it means that each store effectively depends
2350 // on every argument instead of just those arguments it would clobber.
2351 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2352
Dan Gohman475871a2008-07-27 21:46:04 +00002353 SmallVector<SDValue, 8> MemOpChains2;
2354 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002355 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002356 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002357 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002358 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002359 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2360 CCValAssign &VA = ArgLocs[i];
2361 if (VA.isRegLoc())
2362 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002363 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002364 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002365 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002366 // Create frame index.
2367 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002368 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002369 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002370 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002371
Duncan Sands276dcbd2008-03-21 09:14:45 +00002372 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002373 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002374 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002375 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002376 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002377 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002378 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002379
Dan Gohman98ca4f22009-08-05 01:29:28 +00002380 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2381 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002382 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002383 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002384 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002385 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002386 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002387 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002388 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002389 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002390 }
2391 }
2392
2393 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002394 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002395 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002396
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002397 // Copy arguments to their registers.
2398 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002399 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002400 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002401 InFlag = Chain.getValue(1);
2402 }
Dan Gohman475871a2008-07-27 21:46:04 +00002403 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002404
Gordon Henriksen86737662008-01-05 16:56:59 +00002405 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002406 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002407 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002408 }
2409
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002410 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2411 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2412 // In the 64-bit large code model, we have to make all calls
2413 // through a register, since the call instruction's 32-bit
2414 // pc-relative offset may not be large enough to hold the whole
2415 // address.
2416 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002417 // If the callee is a GlobalAddress node (quite common, every direct call
2418 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2419 // it.
2420
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002421 // We should use extra load for direct calls to dllimported functions in
2422 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002423 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002424 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002425 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002426 bool ExtraLoad = false;
2427 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002428
Chris Lattner48a7d022009-07-09 05:02:21 +00002429 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2430 // external symbols most go through the PLT in PIC mode. If the symbol
2431 // has hidden or protected visibility, or if it is static or local, then
2432 // we don't need to use the PLT - we can directly call it.
2433 if (Subtarget->isTargetELF() &&
2434 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002435 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002436 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002437 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002438 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002439 (!Subtarget->getTargetTriple().isMacOSX() ||
2440 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002441 // PC-relative references to external symbols should go through $stub,
2442 // unless we're building with the leopard linker or later, which
2443 // automatically synthesizes these stubs.
2444 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002445 } else if (Subtarget->isPICStyleRIPRel() &&
2446 isa<Function>(GV) &&
2447 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2448 // If the function is marked as non-lazy, generate an indirect call
2449 // which loads from the GOT directly. This avoids runtime overhead
2450 // at the cost of eager binding (and one extra byte of encoding).
2451 OpFlags = X86II::MO_GOTPCREL;
2452 WrapperKind = X86ISD::WrapperRIP;
2453 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002454 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002455
Devang Patel0d881da2010-07-06 22:08:15 +00002456 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002458
2459 // Add a wrapper if needed.
2460 if (WrapperKind != ISD::DELETED_NODE)
2461 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2462 // Add extra indirection if needed.
2463 if (ExtraLoad)
2464 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2465 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002466 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002467 }
Bill Wendling056292f2008-09-16 21:48:12 +00002468 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002469 unsigned char OpFlags = 0;
2470
Evan Cheng1bf891a2010-12-01 22:59:46 +00002471 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2472 // external symbols should go through the PLT.
2473 if (Subtarget->isTargetELF() &&
2474 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2475 OpFlags = X86II::MO_PLT;
2476 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002477 (!Subtarget->getTargetTriple().isMacOSX() ||
2478 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002479 // PC-relative references to external symbols should go through $stub,
2480 // unless we're building with the leopard linker or later, which
2481 // automatically synthesizes these stubs.
2482 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002483 }
Eric Christopherfd179292009-08-27 18:07:15 +00002484
Chris Lattner48a7d022009-07-09 05:02:21 +00002485 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2486 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002487 }
2488
Chris Lattnerd96d0722007-02-25 06:40:16 +00002489 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002490 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002491 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002492
Evan Chengf22f9b32010-02-06 03:28:46 +00002493 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002494 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2495 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002496 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002497 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002498
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002499 Ops.push_back(Chain);
2500 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002501
Dan Gohman98ca4f22009-08-05 01:29:28 +00002502 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002503 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002504
Gordon Henriksen86737662008-01-05 16:56:59 +00002505 // Add argument registers to the end of the list so that they are known live
2506 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002507 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2508 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2509 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002510
Evan Cheng586ccac2008-03-18 23:36:35 +00002511 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002512 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002513 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2514
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002515 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002516 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002518
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002519 // Experimental: Add a register mask operand representing the call-preserved
2520 // registers.
2521 if (UseRegMask) {
2522 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2523 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2524 Ops.push_back(DAG.getRegisterMask(Mask));
2525 }
2526
Gabor Greifba36cb52008-08-28 21:40:38 +00002527 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002528 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002529
Dan Gohman98ca4f22009-08-05 01:29:28 +00002530 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002531 // We used to do:
2532 //// If this is the first return lowered for this function, add the regs
2533 //// to the liveout set for the function.
2534 // This isn't right, although it's probably harmless on x86; liveouts
2535 // should be computed from returns not tail calls. Consider a void
2536 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002537 return DAG.getNode(X86ISD::TC_RETURN, dl,
2538 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002539 }
2540
Dale Johannesenace16102009-02-03 19:33:06 +00002541 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002542 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002543
Chris Lattner2d297092006-05-23 18:50:38 +00002544 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002545 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002546 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2547 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002548 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002549 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2550 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002551 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002552 // pops the hidden struct pointer, so we have to push it back.
2553 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002554 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002555 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002556 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002557 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002558
Gordon Henriksenae636f82008-01-03 16:47:34 +00002559 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002560 if (!IsSibcall) {
2561 Chain = DAG.getCALLSEQ_END(Chain,
2562 DAG.getIntPtrConstant(NumBytes, true),
2563 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2564 true),
2565 InFlag);
2566 InFlag = Chain.getValue(1);
2567 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002568
Chris Lattner3085e152007-02-25 08:59:22 +00002569 // Handle result values, copying them out of physregs into vregs that we
2570 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002571 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2572 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002573}
2574
Evan Cheng25ab6902006-09-08 06:48:29 +00002575
2576//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002577// Fast Calling Convention (tail call) implementation
2578//===----------------------------------------------------------------------===//
2579
2580// Like std call, callee cleans arguments, convention except that ECX is
2581// reserved for storing the tail called function address. Only 2 registers are
2582// free for argument passing (inreg). Tail call optimization is performed
2583// provided:
2584// * tailcallopt is enabled
2585// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002586// On X86_64 architecture with GOT-style position independent code only local
2587// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002588// To keep the stack aligned according to platform abi the function
2589// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2590// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002591// If a tail called function callee has more arguments than the caller the
2592// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002593// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002594// original REtADDR, but before the saved framepointer or the spilled registers
2595// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2596// stack layout:
2597// arg1
2598// arg2
2599// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002600// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002601// move area ]
2602// (possible EBP)
2603// ESI
2604// EDI
2605// local1 ..
2606
2607/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2608/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002609unsigned
2610X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2611 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002612 MachineFunction &MF = DAG.getMachineFunction();
2613 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002614 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002615 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002616 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002617 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002618 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002619 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2620 // Number smaller than 12 so just add the difference.
2621 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2622 } else {
2623 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002624 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002625 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002626 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002627 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002628}
2629
Evan Cheng5f941932010-02-05 02:21:12 +00002630/// MatchingStackOffset - Return true if the given stack call argument is
2631/// already available in the same position (relatively) of the caller's
2632/// incoming argument stack.
2633static
2634bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2635 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2636 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002637 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2638 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002639 if (Arg.getOpcode() == ISD::CopyFromReg) {
2640 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002641 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002642 return false;
2643 MachineInstr *Def = MRI->getVRegDef(VR);
2644 if (!Def)
2645 return false;
2646 if (!Flags.isByVal()) {
2647 if (!TII->isLoadFromStackSlot(Def, FI))
2648 return false;
2649 } else {
2650 unsigned Opcode = Def->getOpcode();
2651 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2652 Def->getOperand(1).isFI()) {
2653 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002654 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002655 } else
2656 return false;
2657 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002658 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2659 if (Flags.isByVal())
2660 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002661 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002662 // define @foo(%struct.X* %A) {
2663 // tail call @bar(%struct.X* byval %A)
2664 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002665 return false;
2666 SDValue Ptr = Ld->getBasePtr();
2667 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2668 if (!FINode)
2669 return false;
2670 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002671 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002672 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002673 FI = FINode->getIndex();
2674 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002675 } else
2676 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002677
Evan Cheng4cae1332010-03-05 08:38:04 +00002678 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002679 if (!MFI->isFixedObjectIndex(FI))
2680 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002681 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002682}
2683
Dan Gohman98ca4f22009-08-05 01:29:28 +00002684/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2685/// for tail call optimization. Targets which want to do tail call
2686/// optimization should implement this function.
2687bool
2688X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002689 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002690 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002691 bool isCalleeStructRet,
2692 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002693 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002694 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002695 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002696 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002697 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002698 CalleeCC != CallingConv::C)
2699 return false;
2700
Evan Cheng7096ae42010-01-29 06:45:59 +00002701 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002702 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002703 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002704 CallingConv::ID CallerCC = CallerF->getCallingConv();
2705 bool CCMatch = CallerCC == CalleeCC;
2706
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002707 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002708 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002709 return true;
2710 return false;
2711 }
2712
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002713 // Look for obvious safe cases to perform tail call optimization that do not
2714 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002715
Evan Cheng2c12cb42010-03-26 16:26:03 +00002716 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2717 // emit a special epilogue.
2718 if (RegInfo->needsStackRealignment(MF))
2719 return false;
2720
Evan Chenga375d472010-03-15 18:54:48 +00002721 // Also avoid sibcall optimization if either caller or callee uses struct
2722 // return semantics.
2723 if (isCalleeStructRet || isCallerStructRet)
2724 return false;
2725
Chad Rosier2416da32011-06-24 21:15:36 +00002726 // An stdcall caller is expected to clean up its arguments; the callee
2727 // isn't going to do that.
2728 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2729 return false;
2730
Chad Rosier871f6642011-05-18 19:59:50 +00002731 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002732 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002733 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002734
2735 // Optimizing for varargs on Win64 is unlikely to be safe without
2736 // additional testing.
2737 if (Subtarget->isTargetWin64())
2738 return false;
2739
Chad Rosier871f6642011-05-18 19:59:50 +00002740 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002741 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2742 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002743
Chad Rosier871f6642011-05-18 19:59:50 +00002744 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2745 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2746 if (!ArgLocs[i].isRegLoc())
2747 return false;
2748 }
2749
Chad Rosier30450e82011-12-22 22:35:21 +00002750 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2751 // stack. Therefore, if it's not used by the call it is not safe to optimize
2752 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002753 bool Unused = false;
2754 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2755 if (!Ins[i].Used) {
2756 Unused = true;
2757 break;
2758 }
2759 }
2760 if (Unused) {
2761 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002762 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2763 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002764 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002765 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002766 CCValAssign &VA = RVLocs[i];
2767 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2768 return false;
2769 }
2770 }
2771
Evan Cheng13617962010-04-30 01:12:32 +00002772 // If the calling conventions do not match, then we'd better make sure the
2773 // results are returned in the same way as what the caller expects.
2774 if (!CCMatch) {
2775 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002776 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2777 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002778 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2779
2780 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002781 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2782 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002783 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2784
2785 if (RVLocs1.size() != RVLocs2.size())
2786 return false;
2787 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2788 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2789 return false;
2790 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2791 return false;
2792 if (RVLocs1[i].isRegLoc()) {
2793 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2794 return false;
2795 } else {
2796 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2797 return false;
2798 }
2799 }
2800 }
2801
Evan Chenga6bff982010-01-30 01:22:00 +00002802 // If the callee takes no arguments then go on to check the results of the
2803 // call.
2804 if (!Outs.empty()) {
2805 // Check if stack adjustment is needed. For now, do not do this if any
2806 // argument is passed on the stack.
2807 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002808 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2809 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002810
2811 // Allocate shadow area for Win64
2812 if (Subtarget->isTargetWin64()) {
2813 CCInfo.AllocateStack(32, 8);
2814 }
2815
Duncan Sands45907662010-10-31 13:21:44 +00002816 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002817 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002818 MachineFunction &MF = DAG.getMachineFunction();
2819 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2820 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002821
2822 // Check if the arguments are already laid out in the right way as
2823 // the caller's fixed stack objects.
2824 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002825 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2826 const X86InstrInfo *TII =
2827 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002828 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2829 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002830 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002831 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002832 if (VA.getLocInfo() == CCValAssign::Indirect)
2833 return false;
2834 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002835 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2836 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002837 return false;
2838 }
2839 }
2840 }
Evan Cheng9c044672010-05-29 01:35:22 +00002841
2842 // If the tailcall address may be in a register, then make sure it's
2843 // possible to register allocate for it. In 32-bit, the call address can
2844 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002845 // callee-saved registers are restored. These happen to be the same
2846 // registers used to pass 'inreg' arguments so watch out for those.
2847 if (!Subtarget->is64Bit() &&
2848 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002849 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002850 unsigned NumInRegs = 0;
2851 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2852 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002853 if (!VA.isRegLoc())
2854 continue;
2855 unsigned Reg = VA.getLocReg();
2856 switch (Reg) {
2857 default: break;
2858 case X86::EAX: case X86::EDX: case X86::ECX:
2859 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002860 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002861 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002862 }
2863 }
2864 }
Evan Chenga6bff982010-01-30 01:22:00 +00002865 }
Evan Chengb1712452010-01-27 06:25:16 +00002866
Evan Cheng86809cc2010-02-03 03:28:02 +00002867 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002868}
2869
Dan Gohman3df24e62008-09-03 23:12:08 +00002870FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002871X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2872 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002873}
2874
2875
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002876//===----------------------------------------------------------------------===//
2877// Other Lowering Hooks
2878//===----------------------------------------------------------------------===//
2879
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002880static bool MayFoldLoad(SDValue Op) {
2881 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2882}
2883
2884static bool MayFoldIntoStore(SDValue Op) {
2885 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2886}
2887
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002888static bool isTargetShuffle(unsigned Opcode) {
2889 switch(Opcode) {
2890 default: return false;
2891 case X86ISD::PSHUFD:
2892 case X86ISD::PSHUFHW:
2893 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002894 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002895 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002896 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002897 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002898 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002899 case X86ISD::MOVLPS:
2900 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002901 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002902 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002903 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002904 case X86ISD::MOVSS:
2905 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002906 case X86ISD::UNPCKL:
2907 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002908 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002909 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002910 return true;
2911 }
2912 return false;
2913}
2914
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002915static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002916 SDValue V1, SelectionDAG &DAG) {
2917 switch(Opc) {
2918 default: llvm_unreachable("Unknown x86 shuffle node");
2919 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002920 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002921 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002922 return DAG.getNode(Opc, dl, VT, V1);
2923 }
2924
2925 return SDValue();
2926}
2927
2928static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002929 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002930 switch(Opc) {
2931 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002932 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002933 case X86ISD::PSHUFHW:
2934 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002935 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002936 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2937 }
2938
2939 return SDValue();
2940}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002941
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002942static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2943 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2944 switch(Opc) {
2945 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002946 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002947 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002948 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002949 return DAG.getNode(Opc, dl, VT, V1, V2,
2950 DAG.getConstant(TargetMask, MVT::i8));
2951 }
2952 return SDValue();
2953}
2954
2955static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2956 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2957 switch(Opc) {
2958 default: llvm_unreachable("Unknown x86 shuffle node");
2959 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002960 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002961 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002962 case X86ISD::MOVLPS:
2963 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002964 case X86ISD::MOVSS:
2965 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002966 case X86ISD::UNPCKL:
2967 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002968 return DAG.getNode(Opc, dl, VT, V1, V2);
2969 }
2970 return SDValue();
2971}
2972
Dan Gohmand858e902010-04-17 15:26:15 +00002973SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002974 MachineFunction &MF = DAG.getMachineFunction();
2975 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2976 int ReturnAddrIndex = FuncInfo->getRAIndex();
2977
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002978 if (ReturnAddrIndex == 0) {
2979 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002980 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002981 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002982 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002983 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002984 }
2985
Evan Cheng25ab6902006-09-08 06:48:29 +00002986 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002987}
2988
2989
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002990bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2991 bool hasSymbolicDisplacement) {
2992 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002993 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002994 return false;
2995
2996 // If we don't have a symbolic displacement - we don't have any extra
2997 // restrictions.
2998 if (!hasSymbolicDisplacement)
2999 return true;
3000
3001 // FIXME: Some tweaks might be needed for medium code model.
3002 if (M != CodeModel::Small && M != CodeModel::Kernel)
3003 return false;
3004
3005 // For small code model we assume that latest object is 16MB before end of 31
3006 // bits boundary. We may also accept pretty large negative constants knowing
3007 // that all objects are in the positive half of address space.
3008 if (M == CodeModel::Small && Offset < 16*1024*1024)
3009 return true;
3010
3011 // For kernel code model we know that all object resist in the negative half
3012 // of 32bits address space. We may not accept negative offsets, since they may
3013 // be just off and we may accept pretty large positive ones.
3014 if (M == CodeModel::Kernel && Offset > 0)
3015 return true;
3016
3017 return false;
3018}
3019
Evan Chengef41ff62011-06-23 17:54:54 +00003020/// isCalleePop - Determines whether the callee is required to pop its
3021/// own arguments. Callee pop is necessary to support tail calls.
3022bool X86::isCalleePop(CallingConv::ID CallingConv,
3023 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3024 if (IsVarArg)
3025 return false;
3026
3027 switch (CallingConv) {
3028 default:
3029 return false;
3030 case CallingConv::X86_StdCall:
3031 return !is64Bit;
3032 case CallingConv::X86_FastCall:
3033 return !is64Bit;
3034 case CallingConv::X86_ThisCall:
3035 return !is64Bit;
3036 case CallingConv::Fast:
3037 return TailCallOpt;
3038 case CallingConv::GHC:
3039 return TailCallOpt;
3040 }
3041}
3042
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003043/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3044/// specific condition code, returning the condition code and the LHS/RHS of the
3045/// comparison to make.
3046static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3047 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003048 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003049 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3050 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3051 // X > -1 -> X == 0, jump !sign.
3052 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003053 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003054 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3055 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003056 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003057 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003058 // X < 1 -> X <= 0
3059 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003060 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003061 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003062 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003063
Evan Chengd9558e02006-01-06 00:43:03 +00003064 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003065 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003066 case ISD::SETEQ: return X86::COND_E;
3067 case ISD::SETGT: return X86::COND_G;
3068 case ISD::SETGE: return X86::COND_GE;
3069 case ISD::SETLT: return X86::COND_L;
3070 case ISD::SETLE: return X86::COND_LE;
3071 case ISD::SETNE: return X86::COND_NE;
3072 case ISD::SETULT: return X86::COND_B;
3073 case ISD::SETUGT: return X86::COND_A;
3074 case ISD::SETULE: return X86::COND_BE;
3075 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003076 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003077 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003078
Chris Lattner4c78e022008-12-23 23:42:27 +00003079 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003080
Chris Lattner4c78e022008-12-23 23:42:27 +00003081 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003082 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3083 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003084 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3085 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003086 }
3087
Chris Lattner4c78e022008-12-23 23:42:27 +00003088 switch (SetCCOpcode) {
3089 default: break;
3090 case ISD::SETOLT:
3091 case ISD::SETOLE:
3092 case ISD::SETUGT:
3093 case ISD::SETUGE:
3094 std::swap(LHS, RHS);
3095 break;
3096 }
3097
3098 // On a floating point condition, the flags are set as follows:
3099 // ZF PF CF op
3100 // 0 | 0 | 0 | X > Y
3101 // 0 | 0 | 1 | X < Y
3102 // 1 | 0 | 0 | X == Y
3103 // 1 | 1 | 1 | unordered
3104 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003105 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003106 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003107 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003108 case ISD::SETOLT: // flipped
3109 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003110 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003111 case ISD::SETOLE: // flipped
3112 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003113 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003114 case ISD::SETUGT: // flipped
3115 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003116 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003117 case ISD::SETUGE: // flipped
3118 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003119 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003120 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003121 case ISD::SETNE: return X86::COND_NE;
3122 case ISD::SETUO: return X86::COND_P;
3123 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003124 case ISD::SETOEQ:
3125 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003126 }
Evan Chengd9558e02006-01-06 00:43:03 +00003127}
3128
Evan Cheng4a460802006-01-11 00:33:36 +00003129/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3130/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003131/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003132static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003133 switch (X86CC) {
3134 default:
3135 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003136 case X86::COND_B:
3137 case X86::COND_BE:
3138 case X86::COND_E:
3139 case X86::COND_P:
3140 case X86::COND_A:
3141 case X86::COND_AE:
3142 case X86::COND_NE:
3143 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003144 return true;
3145 }
3146}
3147
Evan Chengeb2f9692009-10-27 19:56:55 +00003148/// isFPImmLegal - Returns true if the target can instruction select the
3149/// specified FP immediate natively. If false, the legalizer will
3150/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003151bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003152 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3153 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3154 return true;
3155 }
3156 return false;
3157}
3158
Nate Begeman9008ca62009-04-27 18:41:29 +00003159/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3160/// the specified range (L, H].
3161static bool isUndefOrInRange(int Val, int Low, int Hi) {
3162 return (Val < 0) || (Val >= Low && Val < Hi);
3163}
3164
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003165/// isUndefOrInRange - Return true if every element in Mask, begining
3166/// from position Pos and ending in Pos+Size, falls within the specified
3167/// range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003168static bool isUndefOrInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003169 int Pos, int Size, int Low, int Hi) {
3170 for (int i = Pos, e = Pos+Size; i != e; ++i)
3171 if (!isUndefOrInRange(Mask[i], Low, Hi))
3172 return false;
3173 return true;
3174}
3175
Nate Begeman9008ca62009-04-27 18:41:29 +00003176/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3177/// specified value.
3178static bool isUndefOrEqual(int Val, int CmpVal) {
3179 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003180 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003181 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003182}
3183
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003184/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3185/// from position Pos and ending in Pos+Size, falls within the specified
3186/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003187static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003188 int Pos, int Size, int Low) {
3189 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3190 if (!isUndefOrEqual(Mask[i], Low))
3191 return false;
3192 return true;
3193}
3194
Nate Begeman9008ca62009-04-27 18:41:29 +00003195/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3196/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3197/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003198static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003199 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003201 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 return (Mask[0] < 2 && Mask[1] < 2);
3203 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003204}
3205
Nate Begeman9008ca62009-04-27 18:41:29 +00003206bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003207 return ::isPSHUFDMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003208}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003209
Nate Begeman9008ca62009-04-27 18:41:29 +00003210/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3211/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003212static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003213 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003214 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003215
Nate Begeman9008ca62009-04-27 18:41:29 +00003216 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003217 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3218 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003219
Evan Cheng506d3df2006-03-29 23:07:14 +00003220 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003221 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003222 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003223 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003224
Evan Cheng506d3df2006-03-29 23:07:14 +00003225 return true;
3226}
3227
Nate Begeman9008ca62009-04-27 18:41:29 +00003228bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003229 return ::isPSHUFHWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003230}
Evan Cheng506d3df2006-03-29 23:07:14 +00003231
Nate Begeman9008ca62009-04-27 18:41:29 +00003232/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3233/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003234static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003235 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003236 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003237
Rafael Espindola15684b22009-04-24 12:40:33 +00003238 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003239 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3240 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003241
Rafael Espindola15684b22009-04-24 12:40:33 +00003242 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003243 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003244 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003245 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003246
Rafael Espindola15684b22009-04-24 12:40:33 +00003247 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003248}
3249
Nate Begeman9008ca62009-04-27 18:41:29 +00003250bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003251 return ::isPSHUFLWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003252}
3253
Nate Begemana09008b2009-10-19 02:17:23 +00003254/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3255/// is suitable for input to PALIGNR.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003256static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT, bool hasSSSE3) {
Nate Begemana09008b2009-10-19 02:17:23 +00003257 int i, e = VT.getVectorNumElements();
Craig Topper1dc0fbc2011-12-05 07:27:14 +00003258 if (VT.getSizeInBits() != 128)
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003259 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003260
Nate Begemana09008b2009-10-19 02:17:23 +00003261 // Do not handle v2i64 / v2f64 shuffles with palignr.
Craig Topperd0a31172012-01-10 06:37:29 +00003262 if (e < 4 || !hasSSSE3)
Nate Begemana09008b2009-10-19 02:17:23 +00003263 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003264
Nate Begemana09008b2009-10-19 02:17:23 +00003265 for (i = 0; i != e; ++i)
3266 if (Mask[i] >= 0)
3267 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003268
Nate Begemana09008b2009-10-19 02:17:23 +00003269 // All undef, not a palignr.
3270 if (i == e)
3271 return false;
3272
Eli Friedman63f8dde2011-07-25 21:36:45 +00003273 // Make sure we're shifting in the right direction.
3274 if (Mask[i] <= i)
3275 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003276
3277 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003278
Nate Begemana09008b2009-10-19 02:17:23 +00003279 // Check the rest of the elements to see if they are consecutive.
3280 for (++i; i != e; ++i) {
3281 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003282 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003283 return false;
3284 }
3285 return true;
3286}
3287
Craig Topper1a7700a2012-01-19 08:19:12 +00003288/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3289/// the two vector operands have swapped position.
3290static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3291 unsigned NumElems) {
3292 for (unsigned i = 0; i != NumElems; ++i) {
3293 int idx = Mask[i];
3294 if (idx < 0)
3295 continue;
3296 else if (idx < (int)NumElems)
3297 Mask[i] = idx + NumElems;
3298 else
3299 Mask[i] = idx - NumElems;
3300 }
3301}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003302
Craig Topper1a7700a2012-01-19 08:19:12 +00003303/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3304/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3305/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3306/// reverse of what x86 shuffles want.
3307static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3308 bool Commuted = false) {
3309 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003310 return false;
3311
Craig Topper1a7700a2012-01-19 08:19:12 +00003312 unsigned NumElems = VT.getVectorNumElements();
3313 unsigned NumLanes = VT.getSizeInBits()/128;
3314 unsigned NumLaneElems = NumElems/NumLanes;
3315
3316 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003317 return false;
3318
3319 // VSHUFPSY divides the resulting vector into 4 chunks.
3320 // The sources are also splitted into 4 chunks, and each destination
3321 // chunk must come from a different source chunk.
3322 //
3323 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3324 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3325 //
3326 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3327 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3328 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003329 // VSHUFPDY divides the resulting vector into 4 chunks.
3330 // The sources are also splitted into 4 chunks, and each destination
3331 // chunk must come from a different source chunk.
3332 //
3333 // SRC1 => X3 X2 X1 X0
3334 // SRC2 => Y3 Y2 Y1 Y0
3335 //
3336 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3337 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003338 unsigned HalfLaneElems = NumLaneElems/2;
3339 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3340 for (unsigned i = 0; i != NumLaneElems; ++i) {
3341 int Idx = Mask[i+l];
3342 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3343 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3344 return false;
3345 // For VSHUFPSY, the mask of the second half must be the same as the
3346 // first but with the appropriate offsets. This works in the same way as
3347 // VPERMILPS works with masks.
3348 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3349 continue;
3350 if (!isUndefOrEqual(Idx, Mask[i]+l))
3351 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003352 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003353 }
3354
3355 return true;
3356}
3357
Craig Topper1a7700a2012-01-19 08:19:12 +00003358bool X86::isSHUFPMask(ShuffleVectorSDNode *N, bool HasAVX) {
3359 return ::isSHUFPMask(N->getMask(), N->getValueType(0), HasAVX);
Evan Cheng39623da2006-04-20 08:58:49 +00003360}
3361
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003362/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3363/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003364bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003365 EVT VT = N->getValueType(0);
3366 unsigned NumElems = VT.getVectorNumElements();
3367
3368 if (VT.getSizeInBits() != 128)
3369 return false;
3370
3371 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003372 return false;
3373
Evan Cheng2064a2b2006-03-28 06:50:32 +00003374 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003375 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3376 isUndefOrEqual(N->getMaskElt(1), 7) &&
3377 isUndefOrEqual(N->getMaskElt(2), 2) &&
3378 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003379}
3380
Nate Begeman0b10b912009-11-07 23:17:15 +00003381/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3382/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3383/// <2, 3, 2, 3>
3384bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003385 EVT VT = N->getValueType(0);
3386 unsigned NumElems = VT.getVectorNumElements();
3387
3388 if (VT.getSizeInBits() != 128)
3389 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003390
Nate Begeman0b10b912009-11-07 23:17:15 +00003391 if (NumElems != 4)
3392 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003393
Nate Begeman0b10b912009-11-07 23:17:15 +00003394 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003395 isUndefOrEqual(N->getMaskElt(1), 3) &&
3396 isUndefOrEqual(N->getMaskElt(2), 2) &&
3397 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003398}
3399
Evan Cheng5ced1d82006-04-06 23:23:56 +00003400/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3401/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003402bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003403 EVT VT = N->getValueType(0);
3404
3405 if (VT.getSizeInBits() != 128)
3406 return false;
3407
Nate Begeman9008ca62009-04-27 18:41:29 +00003408 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003409
Evan Cheng5ced1d82006-04-06 23:23:56 +00003410 if (NumElems != 2 && NumElems != 4)
3411 return false;
3412
Evan Chengc5cdff22006-04-07 21:53:05 +00003413 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003415 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003416
Evan Chengc5cdff22006-04-07 21:53:05 +00003417 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003418 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003419 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003420
3421 return true;
3422}
3423
Nate Begeman0b10b912009-11-07 23:17:15 +00003424/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3425/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3426bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003427 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003428
David Greenea20244d2011-03-02 17:23:43 +00003429 if ((NumElems != 2 && NumElems != 4)
3430 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003431 return false;
3432
Evan Chengc5cdff22006-04-07 21:53:05 +00003433 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003434 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003435 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003436
Nate Begeman9008ca62009-04-27 18:41:29 +00003437 for (unsigned i = 0; i < NumElems/2; ++i)
3438 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003439 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003440
3441 return true;
3442}
3443
Evan Cheng0038e592006-03-28 00:39:58 +00003444/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3445/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003446static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003447 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003448 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003449
3450 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3451 "Unsupported vector type for unpckh");
3452
Craig Topper6347e862011-11-21 06:57:39 +00003453 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003454 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003455 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003456
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003457 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3458 // independently on 128-bit lanes.
3459 unsigned NumLanes = VT.getSizeInBits()/128;
3460 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003461
Craig Topper94438ba2011-12-16 08:06:31 +00003462 for (unsigned l = 0; l != NumLanes; ++l) {
3463 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3464 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003465 i += 2, ++j) {
3466 int BitI = Mask[i];
3467 int BitI1 = Mask[i+1];
3468 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003469 return false;
David Greenea20244d2011-03-02 17:23:43 +00003470 if (V2IsSplat) {
3471 if (!isUndefOrEqual(BitI1, NumElts))
3472 return false;
3473 } else {
3474 if (!isUndefOrEqual(BitI1, j + NumElts))
3475 return false;
3476 }
Evan Cheng39623da2006-04-20 08:58:49 +00003477 }
Evan Cheng0038e592006-03-28 00:39:58 +00003478 }
David Greenea20244d2011-03-02 17:23:43 +00003479
Evan Cheng0038e592006-03-28 00:39:58 +00003480 return true;
3481}
3482
Craig Topper6347e862011-11-21 06:57:39 +00003483bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003484 return ::isUNPCKLMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003485}
3486
Evan Cheng4fcb9222006-03-28 02:43:26 +00003487/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3488/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003489static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003490 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003491 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003492
3493 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3494 "Unsupported vector type for unpckh");
3495
Craig Topper6347e862011-11-21 06:57:39 +00003496 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003497 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003498 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003499
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003500 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3501 // independently on 128-bit lanes.
3502 unsigned NumLanes = VT.getSizeInBits()/128;
3503 unsigned NumLaneElts = NumElts/NumLanes;
3504
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003505 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003506 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3507 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003508 int BitI = Mask[i];
3509 int BitI1 = Mask[i+1];
3510 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003511 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003512 if (V2IsSplat) {
3513 if (isUndefOrEqual(BitI1, NumElts))
3514 return false;
3515 } else {
3516 if (!isUndefOrEqual(BitI1, j+NumElts))
3517 return false;
3518 }
Evan Cheng39623da2006-04-20 08:58:49 +00003519 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003520 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003521 return true;
3522}
3523
Craig Topper6347e862011-11-21 06:57:39 +00003524bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003525 return ::isUNPCKHMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003526}
3527
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003528/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3529/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3530/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003531static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003532 bool HasAVX2) {
3533 unsigned NumElts = VT.getVectorNumElements();
3534
3535 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3536 "Unsupported vector type for unpckh");
3537
3538 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3539 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003540 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003541
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003542 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3543 // FIXME: Need a better way to get rid of this, there's no latency difference
3544 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3545 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003546 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003547 return false;
3548
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003549 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3550 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003551 unsigned NumLanes = VT.getSizeInBits()/128;
3552 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003553
Craig Topper94438ba2011-12-16 08:06:31 +00003554 for (unsigned l = 0; l != NumLanes; ++l) {
3555 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3556 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003557 i += 2, ++j) {
3558 int BitI = Mask[i];
3559 int BitI1 = Mask[i+1];
3560
3561 if (!isUndefOrEqual(BitI, j))
3562 return false;
3563 if (!isUndefOrEqual(BitI1, j))
3564 return false;
3565 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003566 }
David Greenea20244d2011-03-02 17:23:43 +00003567
Rafael Espindola15684b22009-04-24 12:40:33 +00003568 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003569}
3570
Craig Topper94438ba2011-12-16 08:06:31 +00003571bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003572 return ::isUNPCKL_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003573}
3574
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003575/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3576/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3577/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003578static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003579 unsigned NumElts = VT.getVectorNumElements();
3580
3581 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3582 "Unsupported vector type for unpckh");
3583
3584 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3585 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003586 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003587
Craig Topper94438ba2011-12-16 08:06:31 +00003588 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3589 // independently on 128-bit lanes.
3590 unsigned NumLanes = VT.getSizeInBits()/128;
3591 unsigned NumLaneElts = NumElts/NumLanes;
3592
3593 for (unsigned l = 0; l != NumLanes; ++l) {
3594 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3595 i != (l+1)*NumLaneElts; i += 2, ++j) {
3596 int BitI = Mask[i];
3597 int BitI1 = Mask[i+1];
3598 if (!isUndefOrEqual(BitI, j))
3599 return false;
3600 if (!isUndefOrEqual(BitI1, j))
3601 return false;
3602 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003603 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003604 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003605}
3606
Craig Topper94438ba2011-12-16 08:06:31 +00003607bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003608 return ::isUNPCKH_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003609}
3610
Evan Cheng017dcc62006-04-21 01:05:10 +00003611/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3612/// specifies a shuffle of elements that is suitable for input to MOVSS,
3613/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003614static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003615 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003616 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003617 if (VT.getSizeInBits() == 256)
3618 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003619
Craig Topperc612d792012-01-02 09:17:37 +00003620 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003621
Nate Begeman9008ca62009-04-27 18:41:29 +00003622 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003623 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003624
Craig Topperc612d792012-01-02 09:17:37 +00003625 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003626 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003627 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003628
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003629 return true;
3630}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003631
Nate Begeman9008ca62009-04-27 18:41:29 +00003632bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003633 return ::isMOVLMask(N->getMask(), N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003634}
3635
Craig Topper70b883b2011-11-28 10:14:51 +00003636/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003637/// as permutations between 128-bit chunks or halves. As an example: this
3638/// shuffle bellow:
3639/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3640/// The first half comes from the second half of V1 and the second half from the
3641/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003642static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003643 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003644 return false;
3645
3646 // The shuffle result is divided into half A and half B. In total the two
3647 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3648 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003649 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003650 bool MatchA = false, MatchB = false;
3651
3652 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003653 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003654 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3655 MatchA = true;
3656 break;
3657 }
3658 }
3659
3660 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003661 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003662 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3663 MatchB = true;
3664 break;
3665 }
3666 }
3667
3668 return MatchA && MatchB;
3669}
3670
Craig Topper70b883b2011-11-28 10:14:51 +00003671/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3672/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003673static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003674 EVT VT = SVOp->getValueType(0);
3675
Craig Topperc612d792012-01-02 09:17:37 +00003676 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003677
Craig Topperc612d792012-01-02 09:17:37 +00003678 unsigned FstHalf = 0, SndHalf = 0;
3679 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003680 if (SVOp->getMaskElt(i) > 0) {
3681 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3682 break;
3683 }
3684 }
Craig Topperc612d792012-01-02 09:17:37 +00003685 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003686 if (SVOp->getMaskElt(i) > 0) {
3687 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3688 break;
3689 }
3690 }
3691
3692 return (FstHalf | (SndHalf << 4));
3693}
3694
Craig Topper70b883b2011-11-28 10:14:51 +00003695/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003696/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3697/// Note that VPERMIL mask matching is different depending whether theunderlying
3698/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3699/// to the same elements of the low, but to the higher half of the source.
3700/// In VPERMILPD the two lanes could be shuffled independently of each other
3701/// with the same restriction that lanes can't be crossed.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003702static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003703 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003704 return false;
3705
Craig Topperc612d792012-01-02 09:17:37 +00003706 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003707 // Only match 256-bit with 32/64-bit types
3708 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003709 return false;
3710
Craig Topperc612d792012-01-02 09:17:37 +00003711 unsigned NumLanes = VT.getSizeInBits()/128;
3712 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003713 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003714 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003715 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003716 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003717 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003718 continue;
3719 // VPERMILPS handling
3720 if (Mask[i] < 0)
3721 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003722 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003723 return false;
3724 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003725 }
3726
3727 return true;
3728}
3729
Craig Topper70b883b2011-11-28 10:14:51 +00003730/// getShuffleVPERMILPImmediate - Return the appropriate immediate to shuffle
3731/// the specified VECTOR_MASK mask with VPERMILPS/D* instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003732static unsigned getShuffleVPERMILPImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003733 EVT VT = SVOp->getValueType(0);
3734
Craig Topperc612d792012-01-02 09:17:37 +00003735 unsigned NumElts = VT.getVectorNumElements();
3736 unsigned NumLanes = VT.getSizeInBits()/128;
3737 unsigned LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003738
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003739 // Although the mask is equal for both lanes do it twice to get the cases
3740 // where a mask will match because the same mask element is undef on the
3741 // first half but valid on the second. This would get pathological cases
3742 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Craig Topper70b883b2011-11-28 10:14:51 +00003743 unsigned Shift = (LaneSize == 4) ? 2 : 1;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003744 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003745 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topper70b883b2011-11-28 10:14:51 +00003746 int MaskElt = SVOp->getMaskElt(i);
3747 if (MaskElt < 0)
3748 continue;
3749 MaskElt %= LaneSize;
3750 unsigned Shamt = i;
3751 // VPERMILPSY, the mask of the first half must be equal to the second one
3752 if (NumElts == 8) Shamt %= LaneSize;
3753 Mask |= MaskElt << (Shamt*Shift);
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003754 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003755
3756 return Mask;
3757}
3758
Evan Cheng017dcc62006-04-21 01:05:10 +00003759/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3760/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003761/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003762static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003763 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003764 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003765 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003766 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003767
Nate Begeman9008ca62009-04-27 18:41:29 +00003768 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003769 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003770
Craig Topperc612d792012-01-02 09:17:37 +00003771 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003772 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3773 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3774 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003775 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003776
Evan Cheng39623da2006-04-20 08:58:49 +00003777 return true;
3778}
3779
Nate Begeman9008ca62009-04-27 18:41:29 +00003780static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003781 bool V2IsUndef = false) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003782 return isCommutedMOVLMask(N->getMask(), N->getValueType(0),
3783 V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003784}
3785
Evan Chengd9539472006-04-14 21:59:03 +00003786/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3787/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003788/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3789bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3790 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003791 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003792 return false;
3793
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003794 // The second vector must be undef
3795 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3796 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003797
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003798 EVT VT = N->getValueType(0);
3799 unsigned NumElems = VT.getVectorNumElements();
3800
3801 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3802 (VT.getSizeInBits() == 256 && NumElems != 8))
3803 return false;
3804
3805 // "i+1" is the value the indexed mask element must have
3806 for (unsigned i = 0; i < NumElems; i += 2)
3807 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3808 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003809 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003810
3811 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003812}
3813
3814/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3815/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003816/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3817bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3818 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003819 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003820 return false;
3821
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003822 // The second vector must be undef
3823 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3824 return false;
3825
3826 EVT VT = N->getValueType(0);
3827 unsigned NumElems = VT.getVectorNumElements();
3828
3829 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3830 (VT.getSizeInBits() == 256 && NumElems != 8))
3831 return false;
3832
3833 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003834 for (unsigned i = 0; i != NumElems; i += 2)
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003835 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3836 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003837 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003838
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003839 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003840}
3841
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003842/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3843/// specifies a shuffle of elements that is suitable for input to 256-bit
3844/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003845static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003846 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003847
Craig Topperbeabc6c2011-12-05 06:56:46 +00003848 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003849 return false;
3850
Craig Topperc612d792012-01-02 09:17:37 +00003851 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003852 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003853 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003854 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003855 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003856 return false;
3857 return true;
3858}
3859
Evan Cheng0b457f02008-09-25 20:50:48 +00003860/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003861/// specifies a shuffle of elements that is suitable for input to 128-bit
3862/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003863bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003864 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003865
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003866 if (VT.getSizeInBits() != 128)
3867 return false;
3868
Craig Topperc612d792012-01-02 09:17:37 +00003869 unsigned e = VT.getVectorNumElements() / 2;
3870 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003871 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003872 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003873 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003874 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003875 return false;
3876 return true;
3877}
3878
David Greenec38a03e2011-02-03 15:50:00 +00003879/// isVEXTRACTF128Index - Return true if the specified
3880/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3881/// suitable for input to VEXTRACTF128.
3882bool X86::isVEXTRACTF128Index(SDNode *N) {
3883 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3884 return false;
3885
3886 // The index should be aligned on a 128-bit boundary.
3887 uint64_t Index =
3888 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3889
3890 unsigned VL = N->getValueType(0).getVectorNumElements();
3891 unsigned VBits = N->getValueType(0).getSizeInBits();
3892 unsigned ElSize = VBits / VL;
3893 bool Result = (Index * ElSize) % 128 == 0;
3894
3895 return Result;
3896}
3897
David Greeneccacdc12011-02-04 16:08:29 +00003898/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3899/// operand specifies a subvector insert that is suitable for input to
3900/// VINSERTF128.
3901bool X86::isVINSERTF128Index(SDNode *N) {
3902 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3903 return false;
3904
3905 // The index should be aligned on a 128-bit boundary.
3906 uint64_t Index =
3907 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3908
3909 unsigned VL = N->getValueType(0).getVectorNumElements();
3910 unsigned VBits = N->getValueType(0).getSizeInBits();
3911 unsigned ElSize = VBits / VL;
3912 bool Result = (Index * ElSize) % 128 == 0;
3913
3914 return Result;
3915}
3916
Evan Cheng63d33002006-03-22 08:01:21 +00003917/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003918/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003919/// Handles 128-bit and 256-bit.
3920unsigned X86::getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
3921 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003922
Craig Topper1a7700a2012-01-19 08:19:12 +00003923 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3924 "Unsupported vector type for PSHUF/SHUFP");
3925
3926 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3927 // independently on 128-bit lanes.
3928 unsigned NumElts = VT.getVectorNumElements();
3929 unsigned NumLanes = VT.getSizeInBits()/128;
3930 unsigned NumLaneElts = NumElts/NumLanes;
3931
3932 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3933 "Only supports 2 or 4 elements per lane");
3934
3935 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003936 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003937 for (unsigned i = 0; i != NumElts; ++i) {
3938 int Elt = N->getMaskElt(i);
3939 if (Elt < 0) continue;
3940 Elt %= NumLaneElts;
3941 unsigned ShAmt = i << Shift;
3942 if (ShAmt >= 8) ShAmt -= 8;
3943 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003944 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003945
Evan Cheng63d33002006-03-22 08:01:21 +00003946 return Mask;
3947}
3948
Evan Cheng506d3df2006-03-29 23:07:14 +00003949/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003950/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003951unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003952 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003953 unsigned Mask = 0;
3954 // 8 nodes, but we only care about the last 4.
3955 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003956 int Val = SVOp->getMaskElt(i);
3957 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003958 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003959 if (i != 4)
3960 Mask <<= 2;
3961 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003962 return Mask;
3963}
3964
3965/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003966/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003967unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003968 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003969 unsigned Mask = 0;
3970 // 8 nodes, but we only care about the first 4.
3971 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003972 int Val = SVOp->getMaskElt(i);
3973 if (Val >= 0)
3974 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003975 if (i != 0)
3976 Mask <<= 2;
3977 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003978 return Mask;
3979}
3980
Nate Begemana09008b2009-10-19 02:17:23 +00003981/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3982/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003983static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3984 EVT VT = SVOp->getValueType(0);
3985 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003986 int Val = 0;
3987
3988 unsigned i, e;
Craig Topperd93e4c32011-12-11 19:12:35 +00003989 for (i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003990 Val = SVOp->getMaskElt(i);
3991 if (Val >= 0)
3992 break;
3993 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00003994 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003995 return (Val - i) * EltSize;
3996}
3997
David Greenec38a03e2011-02-03 15:50:00 +00003998/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3999/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4000/// instructions.
4001unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4002 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4003 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4004
4005 uint64_t Index =
4006 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4007
4008 EVT VecVT = N->getOperand(0).getValueType();
4009 EVT ElVT = VecVT.getVectorElementType();
4010
4011 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004012 return Index / NumElemsPerChunk;
4013}
4014
David Greeneccacdc12011-02-04 16:08:29 +00004015/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4016/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4017/// instructions.
4018unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4019 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4020 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4021
4022 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004023 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004024
4025 EVT VecVT = N->getValueType(0);
4026 EVT ElVT = VecVT.getVectorElementType();
4027
4028 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004029 return Index / NumElemsPerChunk;
4030}
4031
Evan Cheng37b73872009-07-30 08:33:02 +00004032/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4033/// constant +0.0.
4034bool X86::isZeroNode(SDValue Elt) {
4035 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004036 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004037 (isa<ConstantFPSDNode>(Elt) &&
4038 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4039}
4040
Nate Begeman9008ca62009-04-27 18:41:29 +00004041/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4042/// their permute mask.
4043static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4044 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004045 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004046 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004047 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004048
Nate Begeman5a5ca152009-04-29 05:20:52 +00004049 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004050 int idx = SVOp->getMaskElt(i);
4051 if (idx < 0)
4052 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004053 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004055 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004056 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004057 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004058 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4059 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004060}
4061
Evan Cheng533a0aa2006-04-19 20:35:22 +00004062/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4063/// match movhlps. The lower half elements should come from upper half of
4064/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004065/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004066static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004067 EVT VT = Op->getValueType(0);
4068 if (VT.getSizeInBits() != 128)
4069 return false;
4070 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004071 return false;
4072 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004073 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004074 return false;
4075 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004076 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004077 return false;
4078 return true;
4079}
4080
Evan Cheng5ced1d82006-04-06 23:23:56 +00004081/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004082/// is promoted to a vector. It also returns the LoadSDNode by reference if
4083/// required.
4084static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004085 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4086 return false;
4087 N = N->getOperand(0).getNode();
4088 if (!ISD::isNON_EXTLoad(N))
4089 return false;
4090 if (LD)
4091 *LD = cast<LoadSDNode>(N);
4092 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004093}
4094
Dan Gohman65fd6562011-11-03 21:49:52 +00004095// Test whether the given value is a vector value which will be legalized
4096// into a load.
4097static bool WillBeConstantPoolLoad(SDNode *N) {
4098 if (N->getOpcode() != ISD::BUILD_VECTOR)
4099 return false;
4100
4101 // Check for any non-constant elements.
4102 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4103 switch (N->getOperand(i).getNode()->getOpcode()) {
4104 case ISD::UNDEF:
4105 case ISD::ConstantFP:
4106 case ISD::Constant:
4107 break;
4108 default:
4109 return false;
4110 }
4111
4112 // Vectors of all-zeros and all-ones are materialized with special
4113 // instructions rather than being loaded.
4114 return !ISD::isBuildVectorAllZeros(N) &&
4115 !ISD::isBuildVectorAllOnes(N);
4116}
4117
Evan Cheng533a0aa2006-04-19 20:35:22 +00004118/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4119/// match movlp{s|d}. The lower half elements should come from lower half of
4120/// V1 (and in order), and the upper half elements should come from the upper
4121/// half of V2 (and in order). And since V1 will become the source of the
4122/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004123static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4124 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004125 EVT VT = Op->getValueType(0);
4126 if (VT.getSizeInBits() != 128)
4127 return false;
4128
Evan Cheng466685d2006-10-09 20:57:25 +00004129 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004130 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004131 // Is V2 is a vector load, don't do this transformation. We will try to use
4132 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004133 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004134 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004135
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004136 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004137
Evan Cheng533a0aa2006-04-19 20:35:22 +00004138 if (NumElems != 2 && NumElems != 4)
4139 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004140 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004141 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004142 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004143 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004144 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004145 return false;
4146 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004147}
4148
Evan Cheng39623da2006-04-20 08:58:49 +00004149/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4150/// all the same.
4151static bool isSplatVector(SDNode *N) {
4152 if (N->getOpcode() != ISD::BUILD_VECTOR)
4153 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004154
Dan Gohman475871a2008-07-27 21:46:04 +00004155 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004156 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4157 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004158 return false;
4159 return true;
4160}
4161
Evan Cheng213d2cf2007-05-17 18:45:50 +00004162/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004163/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004164/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004165static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004166 SDValue V1 = N->getOperand(0);
4167 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004168 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4169 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004170 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004171 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004172 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004173 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4174 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004175 if (Opc != ISD::BUILD_VECTOR ||
4176 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004177 return false;
4178 } else if (Idx >= 0) {
4179 unsigned Opc = V1.getOpcode();
4180 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4181 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004182 if (Opc != ISD::BUILD_VECTOR ||
4183 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004184 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004185 }
4186 }
4187 return true;
4188}
4189
4190/// getZeroVector - Returns a vector of specified type with all zero elements.
4191///
Craig Topper12216172012-01-13 08:12:35 +00004192static SDValue getZeroVector(EVT VT, bool HasSSE2, bool HasAVX2,
4193 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004194 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004195
Dale Johannesen0488fb62010-09-30 23:57:10 +00004196 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004197 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004198 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004199 if (VT.getSizeInBits() == 128) { // SSE
Craig Topper1accb7e2012-01-10 06:54:16 +00004200 if (HasSSE2) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004201 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4202 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4203 } else { // SSE1
4204 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4205 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4206 }
4207 } else if (VT.getSizeInBits() == 256) { // AVX
Craig Topper12216172012-01-13 08:12:35 +00004208 if (HasAVX2) { // AVX2
4209 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4210 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4211 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4212 } else {
4213 // 256-bit logic and arithmetic instructions in AVX are all
4214 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4215 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4216 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4217 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4218 }
Evan Chengf0df0312008-05-15 08:39:06 +00004219 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004220 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004221}
4222
Chris Lattner8a594482007-11-25 00:24:49 +00004223/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004224/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4225/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4226/// Then bitcast to their original type, ensuring they get CSE'd.
4227static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4228 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004229 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004230 assert((VT.is128BitVector() || VT.is256BitVector())
4231 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004232
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004234 SDValue Vec;
4235 if (VT.getSizeInBits() == 256) {
4236 if (HasAVX2) { // AVX2
4237 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4238 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4239 } else { // AVX
4240 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4241 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4242 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4243 Vec = Insert128BitVector(InsV, Vec,
4244 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4245 }
4246 } else {
4247 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004248 }
4249
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004250 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004251}
4252
Evan Cheng39623da2006-04-20 08:58:49 +00004253/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4254/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004255static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004256 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004257 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004258
Evan Cheng39623da2006-04-20 08:58:49 +00004259 bool Changed = false;
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004260 SmallVector<int, 8> MaskVec(SVOp->getMask().begin(), SVOp->getMask().end());
Eric Christopherfd179292009-08-27 18:07:15 +00004261
Nate Begeman5a5ca152009-04-29 05:20:52 +00004262 for (unsigned i = 0; i != NumElems; ++i) {
4263 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004264 MaskVec[i] = NumElems;
4265 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004266 }
Evan Cheng39623da2006-04-20 08:58:49 +00004267 }
Evan Cheng39623da2006-04-20 08:58:49 +00004268 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004269 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4270 SVOp->getOperand(1), &MaskVec[0]);
4271 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004272}
4273
Evan Cheng017dcc62006-04-21 01:05:10 +00004274/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4275/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004276static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004277 SDValue V2) {
4278 unsigned NumElems = VT.getVectorNumElements();
4279 SmallVector<int, 8> Mask;
4280 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004281 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004282 Mask.push_back(i);
4283 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004284}
4285
Nate Begeman9008ca62009-04-27 18:41:29 +00004286/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004287static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004288 SDValue V2) {
4289 unsigned NumElems = VT.getVectorNumElements();
4290 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004291 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004292 Mask.push_back(i);
4293 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004294 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004295 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004296}
4297
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004298/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004299static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004300 SDValue V2) {
4301 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004302 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004303 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004304 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004305 Mask.push_back(i + Half);
4306 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004307 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004308 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004309}
4310
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004311// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004312// a generic shuffle instruction because the target has no such instructions.
4313// Generate shuffles which repeat i16 and i8 several times until they can be
4314// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004315static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004316 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004317 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004318 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004319
Nate Begeman9008ca62009-04-27 18:41:29 +00004320 while (NumElems > 4) {
4321 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004322 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004324 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004325 EltNo -= NumElems/2;
4326 }
4327 NumElems >>= 1;
4328 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004329 return V;
4330}
Eric Christopherfd179292009-08-27 18:07:15 +00004331
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004332/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4333static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4334 EVT VT = V.getValueType();
4335 DebugLoc dl = V.getDebugLoc();
4336 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4337 && "Vector size not supported");
4338
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004339 if (VT.getSizeInBits() == 128) {
4340 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004341 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004342 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4343 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004344 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004345 // To use VPERMILPS to splat scalars, the second half of indicies must
4346 // refer to the higher part, which is a duplication of the lower one,
4347 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004348 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4349 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004350
4351 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4352 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4353 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004354 }
4355
4356 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4357}
4358
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004359/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004360static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4361 EVT SrcVT = SV->getValueType(0);
4362 SDValue V1 = SV->getOperand(0);
4363 DebugLoc dl = SV->getDebugLoc();
4364
4365 int EltNo = SV->getSplatIndex();
4366 int NumElems = SrcVT.getVectorNumElements();
4367 unsigned Size = SrcVT.getSizeInBits();
4368
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004369 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4370 "Unknown how to promote splat for type");
4371
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004372 // Extract the 128-bit part containing the splat element and update
4373 // the splat element index when it refers to the higher register.
4374 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004375 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004376 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4377 if (Idx > 0)
4378 EltNo -= NumElems/2;
4379 }
4380
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004381 // All i16 and i8 vector types can't be used directly by a generic shuffle
4382 // instruction because the target has no such instruction. Generate shuffles
4383 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004384 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004385 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004386 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004387 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004388
4389 // Recreate the 256-bit vector and place the same 128-bit vector
4390 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004391 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004392 if (Size == 256) {
4393 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4394 DAG.getConstant(0, MVT::i32), DAG, dl);
4395 V1 = Insert128BitVector(InsV, V1,
4396 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4397 }
4398
4399 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004400}
4401
Evan Chengba05f722006-04-21 23:03:30 +00004402/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004403/// vector of zero or undef vector. This produces a shuffle where the low
4404/// element of V2 is swizzled into the zero/undef vector, landing at element
4405/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004406static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004407 bool IsZero,
4408 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004409 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004410 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004411 SDValue V1 = IsZero
4412 ? getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(), DAG,
4413 V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004414 unsigned NumElems = VT.getVectorNumElements();
4415 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004416 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004417 // If this is the insertion idx, put the low elt of V2 here.
4418 MaskVec.push_back(i == Idx ? NumElems : i);
4419 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004420}
4421
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004422/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4423/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004424static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4425 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004426 if (Depth == 6)
4427 return SDValue(); // Limit search depth.
4428
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004429 SDValue V = SDValue(N, 0);
4430 EVT VT = V.getValueType();
4431 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004432
4433 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4434 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4435 Index = SV->getMaskElt(Index);
4436
4437 if (Index < 0)
4438 return DAG.getUNDEF(VT.getVectorElementType());
4439
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004440 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004441 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004442 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004443 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004444
4445 // Recurse into target specific vector shuffles to find scalars.
4446 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004447 int NumElems = VT.getVectorNumElements();
4448 SmallVector<unsigned, 16> ShuffleMask;
4449 SDValue ImmN;
4450
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004451 switch(Opcode) {
Craig Topperb3982da2011-12-31 23:50:21 +00004452 case X86ISD::SHUFP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004453 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004454 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4455 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004456 break;
Craig Topper34671b82011-12-06 08:21:25 +00004457 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004458 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004459 break;
Craig Topper34671b82011-12-06 08:21:25 +00004460 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004461 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004462 break;
4463 case X86ISD::MOVHLPS:
4464 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4465 break;
4466 case X86ISD::MOVLHPS:
4467 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4468 break;
4469 case X86ISD::PSHUFD:
4470 ImmN = N->getOperand(N->getNumOperands()-1);
4471 DecodePSHUFMask(NumElems,
4472 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4473 ShuffleMask);
4474 break;
4475 case X86ISD::PSHUFHW:
4476 ImmN = N->getOperand(N->getNumOperands()-1);
4477 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4478 ShuffleMask);
4479 break;
4480 case X86ISD::PSHUFLW:
4481 ImmN = N->getOperand(N->getNumOperands()-1);
4482 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4483 ShuffleMask);
4484 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004485 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004486 case X86ISD::MOVSD: {
4487 // The index 0 always comes from the first element of the second source,
4488 // this is why MOVSS and MOVSD are used in the first place. The other
4489 // elements come from the other positions of the first source vector.
4490 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004491 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4492 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004493 }
Craig Topper316cd2a2011-11-30 06:25:25 +00004494 case X86ISD::VPERMILP:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004495 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper316cd2a2011-11-30 06:25:25 +00004496 DecodeVPERMILPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004497 ShuffleMask);
4498 break;
Craig Topperec24e612011-11-30 07:47:51 +00004499 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004500 ImmN = N->getOperand(N->getNumOperands()-1);
4501 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4502 ShuffleMask);
4503 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004504 case X86ISD::MOVDDUP:
4505 case X86ISD::MOVLHPD:
4506 case X86ISD::MOVLPD:
4507 case X86ISD::MOVLPS:
4508 case X86ISD::MOVSHDUP:
4509 case X86ISD::MOVSLDUP:
4510 case X86ISD::PALIGN:
4511 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004512 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004513 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004514 return SDValue();
4515 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004516
4517 Index = ShuffleMask[Index];
4518 if (Index < 0)
4519 return DAG.getUNDEF(VT.getVectorElementType());
4520
4521 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4522 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4523 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004524 }
4525
4526 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004527 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004528 V = V.getOperand(0);
4529 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004530 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004531
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004532 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004533 return SDValue();
4534 }
4535
4536 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4537 return (Index == 0) ? V.getOperand(0)
4538 : DAG.getUNDEF(VT.getVectorElementType());
4539
4540 if (V.getOpcode() == ISD::BUILD_VECTOR)
4541 return V.getOperand(Index);
4542
4543 return SDValue();
4544}
4545
4546/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4547/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004548/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004549static
4550unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4551 bool ZerosFromLeft, SelectionDAG &DAG) {
4552 int i = 0;
4553
4554 while (i < NumElems) {
4555 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004556 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004557 if (!(Elt.getNode() &&
4558 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4559 break;
4560 ++i;
4561 }
4562
4563 return i;
4564}
4565
4566/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4567/// MaskE correspond consecutively to elements from one of the vector operands,
4568/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4569static
4570bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4571 int OpIdx, int NumElems, unsigned &OpNum) {
4572 bool SeenV1 = false;
4573 bool SeenV2 = false;
4574
4575 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4576 int Idx = SVOp->getMaskElt(i);
4577 // Ignore undef indicies
4578 if (Idx < 0)
4579 continue;
4580
4581 if (Idx < NumElems)
4582 SeenV1 = true;
4583 else
4584 SeenV2 = true;
4585
4586 // Only accept consecutive elements from the same vector
4587 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4588 return false;
4589 }
4590
4591 OpNum = SeenV1 ? 0 : 1;
4592 return true;
4593}
4594
4595/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4596/// logical left shift of a vector.
4597static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4598 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4599 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4600 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4601 false /* check zeros from right */, DAG);
4602 unsigned OpSrc;
4603
4604 if (!NumZeros)
4605 return false;
4606
4607 // Considering the elements in the mask that are not consecutive zeros,
4608 // check if they consecutively come from only one of the source vectors.
4609 //
4610 // V1 = {X, A, B, C} 0
4611 // \ \ \ /
4612 // vector_shuffle V1, V2 <1, 2, 3, X>
4613 //
4614 if (!isShuffleMaskConsecutive(SVOp,
4615 0, // Mask Start Index
4616 NumElems-NumZeros-1, // Mask End Index
4617 NumZeros, // Where to start looking in the src vector
4618 NumElems, // Number of elements in vector
4619 OpSrc)) // Which source operand ?
4620 return false;
4621
4622 isLeft = false;
4623 ShAmt = NumZeros;
4624 ShVal = SVOp->getOperand(OpSrc);
4625 return true;
4626}
4627
4628/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4629/// logical left shift of a vector.
4630static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4631 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4632 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4633 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4634 true /* check zeros from left */, DAG);
4635 unsigned OpSrc;
4636
4637 if (!NumZeros)
4638 return false;
4639
4640 // Considering the elements in the mask that are not consecutive zeros,
4641 // check if they consecutively come from only one of the source vectors.
4642 //
4643 // 0 { A, B, X, X } = V2
4644 // / \ / /
4645 // vector_shuffle V1, V2 <X, X, 4, 5>
4646 //
4647 if (!isShuffleMaskConsecutive(SVOp,
4648 NumZeros, // Mask Start Index
4649 NumElems-1, // Mask End Index
4650 0, // Where to start looking in the src vector
4651 NumElems, // Number of elements in vector
4652 OpSrc)) // Which source operand ?
4653 return false;
4654
4655 isLeft = true;
4656 ShAmt = NumZeros;
4657 ShVal = SVOp->getOperand(OpSrc);
4658 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004659}
4660
4661/// isVectorShift - Returns true if the shuffle can be implemented as a
4662/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004663static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004664 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004665 // Although the logic below support any bitwidth size, there are no
4666 // shift instructions which handle more than 128-bit vectors.
4667 if (SVOp->getValueType(0).getSizeInBits() > 128)
4668 return false;
4669
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004670 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4671 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4672 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004673
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004674 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004675}
4676
Evan Chengc78d3b42006-04-24 18:01:45 +00004677/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4678///
Dan Gohman475871a2008-07-27 21:46:04 +00004679static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004680 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004681 SelectionDAG &DAG,
4682 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004683 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004684 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004685
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004686 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004687 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004688 bool First = true;
4689 for (unsigned i = 0; i < 16; ++i) {
4690 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4691 if (ThisIsNonZero && First) {
4692 if (NumZero)
Craig Topper12216172012-01-13 08:12:35 +00004693 V = getZeroVector(MVT::v8i16, /*HasSSE2*/ true, /*HasAVX2*/ false,
4694 DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004695 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004696 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004697 First = false;
4698 }
4699
4700 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004701 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004702 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4703 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004704 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004705 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004706 }
4707 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004708 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4709 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4710 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004711 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004712 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004713 } else
4714 ThisElt = LastElt;
4715
Gabor Greifba36cb52008-08-28 21:40:38 +00004716 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004717 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004718 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004719 }
4720 }
4721
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004722 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004723}
4724
Bill Wendlinga348c562007-03-22 18:42:45 +00004725/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004726///
Dan Gohman475871a2008-07-27 21:46:04 +00004727static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004728 unsigned NumNonZero, unsigned NumZero,
4729 SelectionDAG &DAG,
4730 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004731 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004732 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004733
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004734 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004735 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004736 bool First = true;
4737 for (unsigned i = 0; i < 8; ++i) {
4738 bool isNonZero = (NonZeros & (1 << i)) != 0;
4739 if (isNonZero) {
4740 if (First) {
4741 if (NumZero)
Craig Topper12216172012-01-13 08:12:35 +00004742 V = getZeroVector(MVT::v8i16, /*HasSSE2*/ true, /*HasAVX2*/ false,
4743 DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004744 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004745 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004746 First = false;
4747 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004748 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004749 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004750 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004751 }
4752 }
4753
4754 return V;
4755}
4756
Evan Chengf26ffe92008-05-29 08:22:04 +00004757/// getVShift - Return a vector logical shift node.
4758///
Owen Andersone50ed302009-08-10 22:56:29 +00004759static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004760 unsigned NumBits, SelectionDAG &DAG,
4761 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004762 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004763 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004764 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004765 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4766 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004767 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004768 DAG.getConstant(NumBits,
4769 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004770}
4771
Dan Gohman475871a2008-07-27 21:46:04 +00004772SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004773X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004774 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004775
Evan Chengc3630942009-12-09 21:00:30 +00004776 // Check if the scalar load can be widened into a vector load. And if
4777 // the address is "base + cst" see if the cst can be "absorbed" into
4778 // the shuffle mask.
4779 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4780 SDValue Ptr = LD->getBasePtr();
4781 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4782 return SDValue();
4783 EVT PVT = LD->getValueType(0);
4784 if (PVT != MVT::i32 && PVT != MVT::f32)
4785 return SDValue();
4786
4787 int FI = -1;
4788 int64_t Offset = 0;
4789 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4790 FI = FINode->getIndex();
4791 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004792 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004793 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4794 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4795 Offset = Ptr.getConstantOperandVal(1);
4796 Ptr = Ptr.getOperand(0);
4797 } else {
4798 return SDValue();
4799 }
4800
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004801 // FIXME: 256-bit vector instructions don't require a strict alignment,
4802 // improve this code to support it better.
4803 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004804 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004805 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004806 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004807 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004808 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004809 // Can't change the alignment. FIXME: It's possible to compute
4810 // the exact stack offset and reference FI + adjust offset instead.
4811 // If someone *really* cares about this. That's the way to implement it.
4812 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004813 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004814 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004815 }
4816 }
4817
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004818 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004819 // Ptr + (Offset & ~15).
4820 if (Offset < 0)
4821 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004822 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004823 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004824 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004825 if (StartOffset)
4826 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4827 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4828
4829 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004830 int NumElems = VT.getVectorNumElements();
4831
4832 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4833 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4834 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004835 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004836 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004837
4838 // Canonicalize it to a v4i32 or v8i32 shuffle.
4839 SmallVector<int, 8> Mask;
4840 for (int i = 0; i < NumElems; ++i)
4841 Mask.push_back(EltNo);
4842
4843 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4844 return DAG.getNode(ISD::BITCAST, dl, NVT,
4845 DAG.getVectorShuffle(CanonVT, dl, V1,
4846 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004847 }
4848
4849 return SDValue();
4850}
4851
Michael J. Spencerec38de22010-10-10 22:04:20 +00004852/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4853/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004854/// load which has the same value as a build_vector whose operands are 'elts'.
4855///
4856/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004857///
Nate Begeman1449f292010-03-24 22:19:06 +00004858/// FIXME: we'd also like to handle the case where the last elements are zero
4859/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4860/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004861static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004862 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004863 EVT EltVT = VT.getVectorElementType();
4864 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004865
Nate Begemanfdea31a2010-03-24 20:49:50 +00004866 LoadSDNode *LDBase = NULL;
4867 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004868
Nate Begeman1449f292010-03-24 22:19:06 +00004869 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004870 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004871 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004872 for (unsigned i = 0; i < NumElems; ++i) {
4873 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004874
Nate Begemanfdea31a2010-03-24 20:49:50 +00004875 if (!Elt.getNode() ||
4876 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4877 return SDValue();
4878 if (!LDBase) {
4879 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4880 return SDValue();
4881 LDBase = cast<LoadSDNode>(Elt.getNode());
4882 LastLoadedElt = i;
4883 continue;
4884 }
4885 if (Elt.getOpcode() == ISD::UNDEF)
4886 continue;
4887
4888 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4889 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4890 return SDValue();
4891 LastLoadedElt = i;
4892 }
Nate Begeman1449f292010-03-24 22:19:06 +00004893
4894 // If we have found an entire vector of loads and undefs, then return a large
4895 // load of the entire vector width starting at the base pointer. If we found
4896 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004897 if (LastLoadedElt == NumElems - 1) {
4898 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004899 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004900 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004901 LDBase->isVolatile(), LDBase->isNonTemporal(),
4902 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004903 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004904 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004905 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004906 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004907 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4908 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004909 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4910 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004911 SDValue ResNode =
4912 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4913 LDBase->getPointerInfo(),
4914 LDBase->getAlignment(),
4915 false/*isVolatile*/, true/*ReadMem*/,
4916 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004917 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004918 }
4919 return SDValue();
4920}
4921
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004922/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4923/// a vbroadcast node. We support two patterns:
4924/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4925/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4926/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004927/// The scalar load node is returned when a pattern is found,
4928/// or SDValue() otherwise.
Craig Toppera9376332012-01-10 08:23:59 +00004929static SDValue isVectorBroadcast(SDValue &Op, const X86Subtarget *Subtarget) {
4930 if (!Subtarget->hasAVX())
4931 return SDValue();
4932
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004933 EVT VT = Op.getValueType();
4934 SDValue V = Op;
4935
4936 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4937 V = V.getOperand(0);
4938
4939 //A suspected load to be broadcasted.
4940 SDValue Ld;
4941
4942 switch (V.getOpcode()) {
4943 default:
4944 // Unknown pattern found.
4945 return SDValue();
4946
4947 case ISD::BUILD_VECTOR: {
4948 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004949 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004950 return SDValue();
4951
4952 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004953
4954 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004955 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004956 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004957 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004958 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004959 }
4960
4961 case ISD::VECTOR_SHUFFLE: {
4962 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4963
4964 // Shuffles must have a splat mask where the first element is
4965 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004966 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004967 return SDValue();
4968
4969 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004970 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004971 return SDValue();
4972
4973 Ld = Sc.getOperand(0);
4974
4975 // The scalar_to_vector node and the suspected
4976 // load node must have exactly one user.
4977 if (!Sc.hasOneUse() || !Ld.hasOneUse())
4978 return SDValue();
4979 break;
4980 }
4981 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004982
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004983 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004984 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004985 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004986
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004987 bool Is256 = VT.getSizeInBits() == 256;
4988 bool Is128 = VT.getSizeInBits() == 128;
4989 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4990
4991 // VBroadcast to YMM
4992 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
4993 return Ld;
4994
4995 // VBroadcast to XMM
4996 if (Is128 && (ScalarSize == 32))
4997 return Ld;
4998
Craig Toppera9376332012-01-10 08:23:59 +00004999 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
5000 // double since there is vbroadcastsd xmm
5001 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
5002 // VBroadcast to YMM
5003 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
5004 return Ld;
5005
5006 // VBroadcast to XMM
5007 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
5008 return Ld;
5009 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005010
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005011 // Unsupported broadcast.
5012 return SDValue();
5013}
5014
Evan Chengc3630942009-12-09 21:00:30 +00005015SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005016X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005017 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005018
David Greenef125a292011-02-08 19:04:41 +00005019 EVT VT = Op.getValueType();
5020 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005021 unsigned NumElems = Op.getNumOperands();
5022
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005023 // Vectors containing all zeros can be matched by pxor and xorps later
5024 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5025 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5026 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005027 if (Op.getValueType() == MVT::v4i32 ||
5028 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005029 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005030
Craig Topper12216172012-01-13 08:12:35 +00005031 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(),
5032 Subtarget->hasAVX2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005033 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005034
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005035 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005036 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5037 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005038 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005039 if (Op.getValueType() == MVT::v4i32 ||
5040 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005041 return Op;
5042
Craig Topper745a86b2011-11-19 22:34:59 +00005043 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005044 }
5045
Craig Toppera9376332012-01-10 08:23:59 +00005046 SDValue LD = isVectorBroadcast(Op, Subtarget);
5047 if (LD.getNode())
5048 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005049
Owen Andersone50ed302009-08-10 22:56:29 +00005050 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005051
Evan Cheng0db9fe62006-04-25 20:13:52 +00005052 unsigned NumZero = 0;
5053 unsigned NumNonZero = 0;
5054 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005055 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005056 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005057 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005058 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005059 if (Elt.getOpcode() == ISD::UNDEF)
5060 continue;
5061 Values.insert(Elt);
5062 if (Elt.getOpcode() != ISD::Constant &&
5063 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005064 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005065 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005066 NumZero++;
5067 else {
5068 NonZeros |= (1 << i);
5069 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005070 }
5071 }
5072
Chris Lattner97a2a562010-08-26 05:24:29 +00005073 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5074 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005075 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005076
Chris Lattner67f453a2008-03-09 05:42:06 +00005077 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005078 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005079 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005080 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005081
Chris Lattner62098042008-03-09 01:05:04 +00005082 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5083 // the value are obviously zero, truncate the value to i32 and do the
5084 // insertion that way. Only do this if the value is non-constant or if the
5085 // value is a constant being inserted into element 0. It is cheaper to do
5086 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005087 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005088 (!IsAllConstants || Idx == 0)) {
5089 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005090 // Handle SSE only.
5091 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5092 EVT VecVT = MVT::v4i32;
5093 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005094
Chris Lattner62098042008-03-09 01:05:04 +00005095 // Truncate the value (which may itself be a constant) to i32, and
5096 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005097 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005098 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005099 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005100
Chris Lattner62098042008-03-09 01:05:04 +00005101 // Now we have our 32-bit value zero extended in the low element of
5102 // a vector. If Idx != 0, swizzle it into place.
5103 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005104 SmallVector<int, 4> Mask;
5105 Mask.push_back(Idx);
5106 for (unsigned i = 1; i != VecElts; ++i)
5107 Mask.push_back(i);
5108 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005109 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005110 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005111 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005112 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005113 }
5114 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005115
Chris Lattner19f79692008-03-08 22:59:52 +00005116 // If we have a constant or non-constant insertion into the low element of
5117 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5118 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005119 // depending on what the source datatype is.
5120 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005121 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005122 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005123
5124 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005125 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005126 if (VT.getSizeInBits() == 256) {
Craig Topper12216172012-01-13 08:12:35 +00005127 SDValue ZeroVec = getZeroVector(VT, Subtarget->hasSSE2(),
5128 Subtarget->hasAVX2(), DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005129 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5130 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005131 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005132 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005133 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5134 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005135 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005136 }
5137
5138 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005139 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005140 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005141 if (VT.getSizeInBits() == 256) {
Craig Topper12216172012-01-13 08:12:35 +00005142 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget->hasSSE2(),
5143 Subtarget->hasAVX2(), DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005144 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5145 DAG, dl);
5146 } else {
5147 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005148 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005149 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005150 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005151 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005152 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005153
5154 // Is it a vector logical left shift?
5155 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005156 X86::isZeroNode(Op.getOperand(0)) &&
5157 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005158 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005159 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005160 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005161 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005162 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005163 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005164
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005165 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005166 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005167
Chris Lattner19f79692008-03-08 22:59:52 +00005168 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5169 // is a non-constant being inserted into an element other than the low one,
5170 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5171 // movd/movss) to move this into the low element, then shuffle it into
5172 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005173 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005174 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005175
Evan Cheng0db9fe62006-04-25 20:13:52 +00005176 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005177 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005178 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005179 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005180 MaskVec.push_back(i == Idx ? 0 : 1);
5181 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005182 }
5183 }
5184
Chris Lattner67f453a2008-03-09 05:42:06 +00005185 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005186 if (Values.size() == 1) {
5187 if (EVTBits == 32) {
5188 // Instead of a shuffle like this:
5189 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5190 // Check if it's possible to issue this instead.
5191 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5192 unsigned Idx = CountTrailingZeros_32(NonZeros);
5193 SDValue Item = Op.getOperand(Idx);
5194 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5195 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5196 }
Dan Gohman475871a2008-07-27 21:46:04 +00005197 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005198 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005199
Dan Gohmana3941172007-07-24 22:55:08 +00005200 // A vector full of immediates; various special cases are already
5201 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005202 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005203 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005204
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005205 // For AVX-length vectors, build the individual 128-bit pieces and use
5206 // shuffles to put them in place.
5207 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5208 SmallVector<SDValue, 32> V;
5209 for (unsigned i = 0; i < NumElems; ++i)
5210 V.push_back(Op.getOperand(i));
5211
5212 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5213
5214 // Build both the lower and upper subvector.
5215 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5216 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5217 NumElems/2);
5218
5219 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005220 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5221 DAG.getConstant(0, MVT::i32), DAG, dl);
5222 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005223 DAG, dl);
5224 }
5225
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005226 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005227 if (EVTBits == 64) {
5228 if (NumNonZero == 1) {
5229 // One half is zero or undef.
5230 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005231 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005232 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005233 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005234 }
Dan Gohman475871a2008-07-27 21:46:04 +00005235 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005236 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005237
5238 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005239 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005240 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005241 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005242 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005243 }
5244
Bill Wendling826f36f2007-03-28 00:57:11 +00005245 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005246 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005247 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005248 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005249 }
5250
5251 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005252 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005253 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005254 if (NumElems == 4 && NumZero > 0) {
5255 for (unsigned i = 0; i < 4; ++i) {
5256 bool isZero = !(NonZeros & (1 << i));
5257 if (isZero)
Craig Topper12216172012-01-13 08:12:35 +00005258 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
5259 DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005260 else
Dale Johannesenace16102009-02-03 19:33:06 +00005261 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005262 }
5263
5264 for (unsigned i = 0; i < 2; ++i) {
5265 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5266 default: break;
5267 case 0:
5268 V[i] = V[i*2]; // Must be a zero vector.
5269 break;
5270 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005271 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005272 break;
5273 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005274 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005275 break;
5276 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005277 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005278 break;
5279 }
5280 }
5281
Nate Begeman9008ca62009-04-27 18:41:29 +00005282 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005283 bool Reverse = (NonZeros & 0x3) == 2;
5284 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005285 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005286 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5287 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005288 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5289 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005290 }
5291
Nate Begemanfdea31a2010-03-24 20:49:50 +00005292 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5293 // Check for a build vector of consecutive loads.
5294 for (unsigned i = 0; i < NumElems; ++i)
5295 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005296
Nate Begemanfdea31a2010-03-24 20:49:50 +00005297 // Check for elements which are consecutive loads.
5298 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5299 if (LD.getNode())
5300 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005301
5302 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005303 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005304 SDValue Result;
5305 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5306 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5307 else
5308 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005309
Chris Lattner24faf612010-08-28 17:59:08 +00005310 for (unsigned i = 1; i < NumElems; ++i) {
5311 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5312 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005313 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005314 }
5315 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005316 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005317
Chris Lattner6e80e442010-08-28 17:15:43 +00005318 // Otherwise, expand into a number of unpckl*, start by extending each of
5319 // our (non-undef) elements to the full vector width with the element in the
5320 // bottom slot of the vector (which generates no code for SSE).
5321 for (unsigned i = 0; i < NumElems; ++i) {
5322 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5323 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5324 else
5325 V[i] = DAG.getUNDEF(VT);
5326 }
5327
5328 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005329 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5330 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5331 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005332 unsigned EltStride = NumElems >> 1;
5333 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005334 for (unsigned i = 0; i < EltStride; ++i) {
5335 // If V[i+EltStride] is undef and this is the first round of mixing,
5336 // then it is safe to just drop this shuffle: V[i] is already in the
5337 // right place, the one element (since it's the first round) being
5338 // inserted as undef can be dropped. This isn't safe for successive
5339 // rounds because they will permute elements within both vectors.
5340 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5341 EltStride == NumElems/2)
5342 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005343
Chris Lattner6e80e442010-08-28 17:15:43 +00005344 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005345 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005346 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005347 }
5348 return V[0];
5349 }
Dan Gohman475871a2008-07-27 21:46:04 +00005350 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005351}
5352
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005353// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5354// them in a MMX register. This is better than doing a stack convert.
5355static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005356 DebugLoc dl = Op.getDebugLoc();
5357 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005358
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005359 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5360 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5361 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005362 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005363 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5364 InVec = Op.getOperand(1);
5365 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5366 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005367 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005368 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5369 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5370 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005371 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005372 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5373 Mask[0] = 0; Mask[1] = 2;
5374 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5375 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005376 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005377}
5378
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005379// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5380// to create 256-bit vectors from two other 128-bit ones.
5381static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5382 DebugLoc dl = Op.getDebugLoc();
5383 EVT ResVT = Op.getValueType();
5384
5385 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5386
5387 SDValue V1 = Op.getOperand(0);
5388 SDValue V2 = Op.getOperand(1);
5389 unsigned NumElems = ResVT.getVectorNumElements();
5390
5391 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5392 DAG.getConstant(0, MVT::i32), DAG, dl);
5393 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5394 DAG, dl);
5395}
5396
5397SDValue
5398X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005399 EVT ResVT = Op.getValueType();
5400
5401 assert(Op.getNumOperands() == 2);
5402 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5403 "Unsupported CONCAT_VECTORS for value type");
5404
5405 // We support concatenate two MMX registers and place them in a MMX register.
5406 // This is better than doing a stack convert.
5407 if (ResVT.is128BitVector())
5408 return LowerMMXCONCAT_VECTORS(Op, DAG);
5409
5410 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5411 // from two other 128-bit ones.
5412 return LowerAVXCONCAT_VECTORS(Op, DAG);
5413}
5414
Nate Begemanb9a47b82009-02-23 08:49:38 +00005415// v8i16 shuffles - Prefer shuffles in the following order:
5416// 1. [all] pshuflw, pshufhw, optional move
5417// 2. [ssse3] 1 x pshufb
5418// 3. [ssse3] 2 x pshufb + 1 x por
5419// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005420SDValue
5421X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5422 SelectionDAG &DAG) const {
5423 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005424 SDValue V1 = SVOp->getOperand(0);
5425 SDValue V2 = SVOp->getOperand(1);
5426 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005427 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005428
Nate Begemanb9a47b82009-02-23 08:49:38 +00005429 // Determine if more than 1 of the words in each of the low and high quadwords
5430 // of the result come from the same quadword of one of the two inputs. Undef
5431 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005432 unsigned LoQuad[] = { 0, 0, 0, 0 };
5433 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005434 BitVector InputQuads(4);
5435 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005436 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005437 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005438 MaskVals.push_back(EltIdx);
5439 if (EltIdx < 0) {
5440 ++Quad[0];
5441 ++Quad[1];
5442 ++Quad[2];
5443 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005444 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005445 }
5446 ++Quad[EltIdx / 4];
5447 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005448 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005449
Nate Begemanb9a47b82009-02-23 08:49:38 +00005450 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005451 unsigned MaxQuad = 1;
5452 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005453 if (LoQuad[i] > MaxQuad) {
5454 BestLoQuad = i;
5455 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005456 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005457 }
5458
Nate Begemanb9a47b82009-02-23 08:49:38 +00005459 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005460 MaxQuad = 1;
5461 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005462 if (HiQuad[i] > MaxQuad) {
5463 BestHiQuad = i;
5464 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005465 }
5466 }
5467
Nate Begemanb9a47b82009-02-23 08:49:38 +00005468 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005469 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005470 // single pshufb instruction is necessary. If There are more than 2 input
5471 // quads, disable the next transformation since it does not help SSSE3.
5472 bool V1Used = InputQuads[0] || InputQuads[1];
5473 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005474 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005475 if (InputQuads.count() == 2 && V1Used && V2Used) {
5476 BestLoQuad = InputQuads.find_first();
5477 BestHiQuad = InputQuads.find_next(BestLoQuad);
5478 }
5479 if (InputQuads.count() > 2) {
5480 BestLoQuad = -1;
5481 BestHiQuad = -1;
5482 }
5483 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005484
Nate Begemanb9a47b82009-02-23 08:49:38 +00005485 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5486 // the shuffle mask. If a quad is scored as -1, that means that it contains
5487 // words from all 4 input quadwords.
5488 SDValue NewV;
5489 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005490 SmallVector<int, 8> MaskV;
5491 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5492 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005493 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005494 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5495 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5496 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005497
Nate Begemanb9a47b82009-02-23 08:49:38 +00005498 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5499 // source words for the shuffle, to aid later transformations.
5500 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005501 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005502 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005503 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005504 if (idx != (int)i)
5505 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005506 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005507 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005508 AllWordsInNewV = false;
5509 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005510 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005511
Nate Begemanb9a47b82009-02-23 08:49:38 +00005512 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5513 if (AllWordsInNewV) {
5514 for (int i = 0; i != 8; ++i) {
5515 int idx = MaskVals[i];
5516 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005517 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005518 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005519 if ((idx != i) && idx < 4)
5520 pshufhw = false;
5521 if ((idx != i) && idx > 3)
5522 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005523 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005524 V1 = NewV;
5525 V2Used = false;
5526 BestLoQuad = 0;
5527 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005528 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005529
Nate Begemanb9a47b82009-02-23 08:49:38 +00005530 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5531 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005532 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005533 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5534 unsigned TargetMask = 0;
5535 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005536 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005537 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5538 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5539 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005540 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005541 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005542 }
Eric Christopherfd179292009-08-27 18:07:15 +00005543
Nate Begemanb9a47b82009-02-23 08:49:38 +00005544 // If we have SSSE3, and all words of the result are from 1 input vector,
5545 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5546 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005547 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005548 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005549
Nate Begemanb9a47b82009-02-23 08:49:38 +00005550 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005551 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005552 // mask, and elements that come from V1 in the V2 mask, so that the two
5553 // results can be OR'd together.
5554 bool TwoInputs = V1Used && V2Used;
5555 for (unsigned i = 0; i != 8; ++i) {
5556 int EltIdx = MaskVals[i] * 2;
5557 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005558 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5559 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005560 continue;
5561 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005562 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5563 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005564 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005565 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005566 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005567 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005568 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005569 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005570 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005571
Nate Begemanb9a47b82009-02-23 08:49:38 +00005572 // Calculate the shuffle mask for the second input, shuffle it, and
5573 // OR it with the first shuffled input.
5574 pshufbMask.clear();
5575 for (unsigned i = 0; i != 8; ++i) {
5576 int EltIdx = MaskVals[i] * 2;
5577 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005578 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5579 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005580 continue;
5581 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005582 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5583 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005584 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005585 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005586 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005587 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005588 MVT::v16i8, &pshufbMask[0], 16));
5589 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005590 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005591 }
5592
5593 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5594 // and update MaskVals with new element order.
5595 BitVector InOrder(8);
5596 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005597 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005598 for (int i = 0; i != 4; ++i) {
5599 int idx = MaskVals[i];
5600 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005601 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005602 InOrder.set(i);
5603 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005604 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005605 InOrder.set(i);
5606 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005607 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005608 }
5609 }
5610 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005611 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005612 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005613 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005614
Craig Topperd0a31172012-01-10 06:37:29 +00005615 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005616 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5617 NewV.getOperand(0),
5618 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5619 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005620 }
Eric Christopherfd179292009-08-27 18:07:15 +00005621
Nate Begemanb9a47b82009-02-23 08:49:38 +00005622 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5623 // and update MaskVals with the new element order.
5624 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005625 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005626 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005627 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005628 for (unsigned i = 4; i != 8; ++i) {
5629 int idx = MaskVals[i];
5630 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005631 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005632 InOrder.set(i);
5633 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005634 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005635 InOrder.set(i);
5636 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005637 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005638 }
5639 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005640 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005641 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005642
Craig Topperd0a31172012-01-10 06:37:29 +00005643 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005644 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5645 NewV.getOperand(0),
5646 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5647 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005648 }
Eric Christopherfd179292009-08-27 18:07:15 +00005649
Nate Begemanb9a47b82009-02-23 08:49:38 +00005650 // In case BestHi & BestLo were both -1, which means each quadword has a word
5651 // from each of the four input quadwords, calculate the InOrder bitvector now
5652 // before falling through to the insert/extract cleanup.
5653 if (BestLoQuad == -1 && BestHiQuad == -1) {
5654 NewV = V1;
5655 for (int i = 0; i != 8; ++i)
5656 if (MaskVals[i] < 0 || MaskVals[i] == i)
5657 InOrder.set(i);
5658 }
Eric Christopherfd179292009-08-27 18:07:15 +00005659
Nate Begemanb9a47b82009-02-23 08:49:38 +00005660 // The other elements are put in the right place using pextrw and pinsrw.
5661 for (unsigned i = 0; i != 8; ++i) {
5662 if (InOrder[i])
5663 continue;
5664 int EltIdx = MaskVals[i];
5665 if (EltIdx < 0)
5666 continue;
5667 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005668 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005669 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005670 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005671 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005672 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005673 DAG.getIntPtrConstant(i));
5674 }
5675 return NewV;
5676}
5677
5678// v16i8 shuffles - Prefer shuffles in the following order:
5679// 1. [ssse3] 1 x pshufb
5680// 2. [ssse3] 2 x pshufb + 1 x por
5681// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5682static
Nate Begeman9008ca62009-04-27 18:41:29 +00005683SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005684 SelectionDAG &DAG,
5685 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005686 SDValue V1 = SVOp->getOperand(0);
5687 SDValue V2 = SVOp->getOperand(1);
5688 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005689 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005690
Nate Begemanb9a47b82009-02-23 08:49:38 +00005691 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005692 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005693 // present, fall back to case 3.
5694 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5695 bool V1Only = true;
5696 bool V2Only = true;
5697 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005698 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005699 if (EltIdx < 0)
5700 continue;
5701 if (EltIdx < 16)
5702 V2Only = false;
5703 else
5704 V1Only = false;
5705 }
Eric Christopherfd179292009-08-27 18:07:15 +00005706
Nate Begemanb9a47b82009-02-23 08:49:38 +00005707 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005708 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005709 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005710
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005712 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005713 //
5714 // Otherwise, we have elements from both input vectors, and must zero out
5715 // elements that come from V2 in the first mask, and V1 in the second mask
5716 // so that we can OR them together.
5717 bool TwoInputs = !(V1Only || V2Only);
5718 for (unsigned i = 0; i != 16; ++i) {
5719 int EltIdx = MaskVals[i];
5720 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005721 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005722 continue;
5723 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005724 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005725 }
5726 // If all the elements are from V2, assign it to V1 and return after
5727 // building the first pshufb.
5728 if (V2Only)
5729 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005730 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005731 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005732 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005733 if (!TwoInputs)
5734 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005735
Nate Begemanb9a47b82009-02-23 08:49:38 +00005736 // Calculate the shuffle mask for the second input, shuffle it, and
5737 // OR it with the first shuffled input.
5738 pshufbMask.clear();
5739 for (unsigned i = 0; i != 16; ++i) {
5740 int EltIdx = MaskVals[i];
5741 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005742 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005743 continue;
5744 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005745 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005746 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005747 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005748 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005749 MVT::v16i8, &pshufbMask[0], 16));
5750 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005751 }
Eric Christopherfd179292009-08-27 18:07:15 +00005752
Nate Begemanb9a47b82009-02-23 08:49:38 +00005753 // No SSSE3 - Calculate in place words and then fix all out of place words
5754 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5755 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005756 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5757 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005758 SDValue NewV = V2Only ? V2 : V1;
5759 for (int i = 0; i != 8; ++i) {
5760 int Elt0 = MaskVals[i*2];
5761 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005762
Nate Begemanb9a47b82009-02-23 08:49:38 +00005763 // This word of the result is all undef, skip it.
5764 if (Elt0 < 0 && Elt1 < 0)
5765 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005766
Nate Begemanb9a47b82009-02-23 08:49:38 +00005767 // This word of the result is already in the correct place, skip it.
5768 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5769 continue;
5770 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5771 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005772
Nate Begemanb9a47b82009-02-23 08:49:38 +00005773 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5774 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5775 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005776
5777 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5778 // using a single extract together, load it and store it.
5779 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005781 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005782 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005783 DAG.getIntPtrConstant(i));
5784 continue;
5785 }
5786
Nate Begemanb9a47b82009-02-23 08:49:38 +00005787 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005788 // source byte is not also odd, shift the extracted word left 8 bits
5789 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005790 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005791 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005792 DAG.getIntPtrConstant(Elt1 / 2));
5793 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005794 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005795 DAG.getConstant(8,
5796 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005797 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005798 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5799 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005800 }
5801 // If Elt0 is defined, extract it from the appropriate source. If the
5802 // source byte is not also even, shift the extracted word right 8 bits. If
5803 // Elt1 was also defined, OR the extracted values together before
5804 // inserting them in the result.
5805 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005806 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005807 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5808 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005809 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005810 DAG.getConstant(8,
5811 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005812 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005813 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5814 DAG.getConstant(0x00FF, MVT::i16));
5815 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005816 : InsElt0;
5817 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005818 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005819 DAG.getIntPtrConstant(i));
5820 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005821 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005822}
5823
Evan Cheng7a831ce2007-12-15 03:00:47 +00005824/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005825/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005826/// done when every pair / quad of shuffle mask elements point to elements in
5827/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005828/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005829static
Nate Begeman9008ca62009-04-27 18:41:29 +00005830SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005831 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005832 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005833 SDValue V1 = SVOp->getOperand(0);
5834 SDValue V2 = SVOp->getOperand(1);
5835 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005836 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005837 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005838 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005839 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005840 case MVT::v4f32: NewVT = MVT::v2f64; break;
5841 case MVT::v4i32: NewVT = MVT::v2i64; break;
5842 case MVT::v8i16: NewVT = MVT::v4i32; break;
5843 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005844 }
5845
Nate Begeman9008ca62009-04-27 18:41:29 +00005846 int Scale = NumElems / NewWidth;
5847 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005848 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005849 int StartIdx = -1;
5850 for (int j = 0; j < Scale; ++j) {
5851 int EltIdx = SVOp->getMaskElt(i+j);
5852 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005853 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005854 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005855 StartIdx = EltIdx - (EltIdx % Scale);
5856 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005857 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005858 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005859 if (StartIdx == -1)
5860 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005861 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005862 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005863 }
5864
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005865 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5866 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005867 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005868}
5869
Evan Chengd880b972008-05-09 21:53:03 +00005870/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005871///
Owen Andersone50ed302009-08-10 22:56:29 +00005872static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005873 SDValue SrcOp, SelectionDAG &DAG,
5874 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005875 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005876 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005877 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005878 LD = dyn_cast<LoadSDNode>(SrcOp);
5879 if (!LD) {
5880 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5881 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005882 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005883 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005884 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005885 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005886 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005887 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005888 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005889 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005890 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5891 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5892 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005893 SrcOp.getOperand(0)
5894 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005895 }
5896 }
5897 }
5898
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005899 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005900 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005901 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005902 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005903}
5904
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005905/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
5906/// shuffle node referes to only one lane in the sources.
5907static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
5908 EVT VT = SVOp->getValueType(0);
5909 int NumElems = VT.getVectorNumElements();
5910 int HalfSize = NumElems/2;
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005911 ArrayRef<int> M = SVOp->getMask();
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005912 bool MatchA = false, MatchB = false;
5913
5914 for (int l = 0; l < NumElems*2; l += HalfSize) {
5915 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
5916 MatchA = true;
5917 break;
5918 }
5919 }
5920
5921 for (int l = 0; l < NumElems*2; l += HalfSize) {
5922 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
5923 MatchB = true;
5924 break;
5925 }
5926 }
5927
5928 return MatchA && MatchB;
5929}
5930
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005931/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5932/// which could not be matched by any known target speficic shuffle
5933static SDValue
5934LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005935 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
5936 // If each half of a vector shuffle node referes to only one lane in the
5937 // source vectors, extract each used 128-bit lane and shuffle them using
5938 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
5939 // the work to the legalizer.
5940 DebugLoc dl = SVOp->getDebugLoc();
5941 EVT VT = SVOp->getValueType(0);
5942 int NumElems = VT.getVectorNumElements();
5943 int HalfSize = NumElems/2;
5944
5945 // Extract the reference for each half
5946 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
5947 int FstVecOpNum = 0, SndVecOpNum = 0;
5948 for (int i = 0; i < HalfSize; ++i) {
5949 int Elt = SVOp->getMaskElt(i);
5950 if (SVOp->getMaskElt(i) < 0)
5951 continue;
5952 FstVecOpNum = Elt/NumElems;
5953 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5954 break;
5955 }
5956 for (int i = HalfSize; i < NumElems; ++i) {
5957 int Elt = SVOp->getMaskElt(i);
5958 if (SVOp->getMaskElt(i) < 0)
5959 continue;
5960 SndVecOpNum = Elt/NumElems;
5961 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5962 break;
5963 }
5964
5965 // Extract the subvectors
5966 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
5967 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
5968 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
5969 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
5970
5971 // Generate 128-bit shuffles
5972 SmallVector<int, 16> MaskV1, MaskV2;
5973 for (int i = 0; i < HalfSize; ++i) {
5974 int Elt = SVOp->getMaskElt(i);
5975 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
5976 }
5977 for (int i = HalfSize; i < NumElems; ++i) {
5978 int Elt = SVOp->getMaskElt(i);
5979 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
5980 }
5981
5982 EVT NVT = V1.getValueType();
5983 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
5984 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
5985
5986 // Concatenate the result back
5987 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
5988 DAG.getConstant(0, MVT::i32), DAG, dl);
5989 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5990 DAG, dl);
5991 }
5992
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005993 return SDValue();
5994}
5995
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005996/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5997/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005998static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005999LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006000 SDValue V1 = SVOp->getOperand(0);
6001 SDValue V2 = SVOp->getOperand(1);
6002 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006003 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006004
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006005 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6006
Evan Chengace3c172008-07-22 21:13:36 +00006007 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006008 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006009 SmallVector<int, 8> Mask1(4U, -1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006010 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006011
Evan Chengace3c172008-07-22 21:13:36 +00006012 unsigned NumHi = 0;
6013 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006014 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006015 int Idx = PermMask[i];
6016 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006017 Locs[i] = std::make_pair(-1, -1);
6018 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006019 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6020 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006021 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006022 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006023 NumLo++;
6024 } else {
6025 Locs[i] = std::make_pair(1, NumHi);
6026 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006027 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006028 NumHi++;
6029 }
6030 }
6031 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006032
Evan Chengace3c172008-07-22 21:13:36 +00006033 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006034 // If no more than two elements come from either vector. This can be
6035 // implemented with two shuffles. First shuffle gather the elements.
6036 // The second shuffle, which takes the first shuffle as both of its
6037 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006038 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006039
Nate Begeman9008ca62009-04-27 18:41:29 +00006040 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006041
Evan Chengace3c172008-07-22 21:13:36 +00006042 for (unsigned i = 0; i != 4; ++i) {
6043 if (Locs[i].first == -1)
6044 continue;
6045 else {
6046 unsigned Idx = (i < 2) ? 0 : 4;
6047 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006048 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006049 }
6050 }
6051
Nate Begeman9008ca62009-04-27 18:41:29 +00006052 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006053 } else if (NumLo == 3 || NumHi == 3) {
6054 // Otherwise, we must have three elements from one vector, call it X, and
6055 // one element from the other, call it Y. First, use a shufps to build an
6056 // intermediate vector with the one element from Y and the element from X
6057 // that will be in the same half in the final destination (the indexes don't
6058 // matter). Then, use a shufps to build the final vector, taking the half
6059 // containing the element from Y from the intermediate, and the other half
6060 // from X.
6061 if (NumHi == 3) {
6062 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006063 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006064 std::swap(V1, V2);
6065 }
6066
6067 // Find the element from V2.
6068 unsigned HiIndex;
6069 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006070 int Val = PermMask[HiIndex];
6071 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006072 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006073 if (Val >= 4)
6074 break;
6075 }
6076
Nate Begeman9008ca62009-04-27 18:41:29 +00006077 Mask1[0] = PermMask[HiIndex];
6078 Mask1[1] = -1;
6079 Mask1[2] = PermMask[HiIndex^1];
6080 Mask1[3] = -1;
6081 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006082
6083 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006084 Mask1[0] = PermMask[0];
6085 Mask1[1] = PermMask[1];
6086 Mask1[2] = HiIndex & 1 ? 6 : 4;
6087 Mask1[3] = HiIndex & 1 ? 4 : 6;
6088 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006089 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006090 Mask1[0] = HiIndex & 1 ? 2 : 0;
6091 Mask1[1] = HiIndex & 1 ? 0 : 2;
6092 Mask1[2] = PermMask[2];
6093 Mask1[3] = PermMask[3];
6094 if (Mask1[2] >= 0)
6095 Mask1[2] += 4;
6096 if (Mask1[3] >= 0)
6097 Mask1[3] += 4;
6098 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006099 }
Evan Chengace3c172008-07-22 21:13:36 +00006100 }
6101
6102 // Break it into (shuffle shuffle_hi, shuffle_lo).
6103 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006104 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006105 SmallVector<int,8> LoMask(4U, -1);
6106 SmallVector<int,8> HiMask(4U, -1);
6107
6108 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006109 unsigned MaskIdx = 0;
6110 unsigned LoIdx = 0;
6111 unsigned HiIdx = 2;
6112 for (unsigned i = 0; i != 4; ++i) {
6113 if (i == 2) {
6114 MaskPtr = &HiMask;
6115 MaskIdx = 1;
6116 LoIdx = 0;
6117 HiIdx = 2;
6118 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006119 int Idx = PermMask[i];
6120 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006121 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006122 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006123 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006124 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006125 LoIdx++;
6126 } else {
6127 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006128 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006129 HiIdx++;
6130 }
6131 }
6132
Nate Begeman9008ca62009-04-27 18:41:29 +00006133 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6134 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6135 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006136 for (unsigned i = 0; i != 4; ++i) {
6137 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006138 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006139 } else {
6140 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006141 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006142 }
6143 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006144 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006145}
6146
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006147static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006148 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006149 V = V.getOperand(0);
6150 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6151 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006152 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6153 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6154 // BUILD_VECTOR (load), undef
6155 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006156 if (MayFoldLoad(V))
6157 return true;
6158 return false;
6159}
6160
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006161// FIXME: the version above should always be used. Since there's
6162// a bug where several vector shuffles can't be folded because the
6163// DAG is not updated during lowering and a node claims to have two
6164// uses while it only has one, use this version, and let isel match
6165// another instruction if the load really happens to have more than
6166// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006167// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006168static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006169 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006170 V = V.getOperand(0);
6171 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6172 V = V.getOperand(0);
6173 if (ISD::isNormalLoad(V.getNode()))
6174 return true;
6175 return false;
6176}
6177
6178/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6179/// a vector extract, and if both can be later optimized into a single load.
6180/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6181/// here because otherwise a target specific shuffle node is going to be
6182/// emitted for this shuffle, and the optimization not done.
6183/// FIXME: This is probably not the best approach, but fix the problem
6184/// until the right path is decided.
6185static
6186bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6187 const TargetLowering &TLI) {
6188 EVT VT = V.getValueType();
6189 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6190
6191 // Be sure that the vector shuffle is present in a pattern like this:
6192 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6193 if (!V.hasOneUse())
6194 return false;
6195
6196 SDNode *N = *V.getNode()->use_begin();
6197 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6198 return false;
6199
6200 SDValue EltNo = N->getOperand(1);
6201 if (!isa<ConstantSDNode>(EltNo))
6202 return false;
6203
6204 // If the bit convert changed the number of elements, it is unsafe
6205 // to examine the mask.
6206 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006207 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006208 EVT SrcVT = V.getOperand(0).getValueType();
6209 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6210 return false;
6211 V = V.getOperand(0);
6212 HasShuffleIntoBitcast = true;
6213 }
6214
6215 // Select the input vector, guarding against out of range extract vector.
6216 unsigned NumElems = VT.getVectorNumElements();
6217 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6218 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6219 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6220
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006221 // If we are accessing the upper part of a YMM register
6222 // then the EXTRACT_VECTOR_ELT is likely to be legalized to a sequence of
6223 // EXTRACT_SUBVECTOR + EXTRACT_VECTOR_ELT, which are not detected at this point
6224 // because the legalization of N did not happen yet.
Nadav Rotema16d4412012-01-17 09:31:09 +00006225 if (Idx >= (int)NumElems/2 && VT.getSizeInBits() == 256)
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006226 return false;
6227
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006228 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006229 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006230 V = V.getOperand(0);
6231
Craig Toppera51bb3a2012-01-02 08:46:48 +00006232 if (!ISD::isNormalLoad(V.getNode()))
6233 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006234
Craig Toppera51bb3a2012-01-02 08:46:48 +00006235 // Is the original load suitable?
6236 LoadSDNode *LN0 = cast<LoadSDNode>(V);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006237
Craig Toppera51bb3a2012-01-02 08:46:48 +00006238 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || LN0->isVolatile())
6239 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006240
Craig Toppera51bb3a2012-01-02 08:46:48 +00006241 if (!HasShuffleIntoBitcast)
6242 return true;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006243
Craig Toppera51bb3a2012-01-02 08:46:48 +00006244 // If there's a bitcast before the shuffle, check if the load type and
6245 // alignment is valid.
6246 unsigned Align = LN0->getAlignment();
6247 unsigned NewAlign =
6248 TLI.getTargetData()->getABITypeAlignment(
6249 VT.getTypeForEVT(*DAG.getContext()));
6250
6251 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6252 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006253
6254 return true;
6255}
6256
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006257static
Evan Cheng835580f2010-10-07 20:50:20 +00006258SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6259 EVT VT = Op.getValueType();
6260
6261 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006262 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6263 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006264 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6265 V1, DAG));
6266}
6267
6268static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006269SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006270 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006271 SDValue V1 = Op.getOperand(0);
6272 SDValue V2 = Op.getOperand(1);
6273 EVT VT = Op.getValueType();
6274
6275 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6276
Craig Topper1accb7e2012-01-10 06:54:16 +00006277 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006278 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6279
Evan Cheng0899f5c2011-08-31 02:05:24 +00006280 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6281 return DAG.getNode(ISD::BITCAST, dl, VT,
6282 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6283 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6284 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006285}
6286
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006287static
6288SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6289 SDValue V1 = Op.getOperand(0);
6290 SDValue V2 = Op.getOperand(1);
6291 EVT VT = Op.getValueType();
6292
6293 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6294 "unsupported shuffle type");
6295
6296 if (V2.getOpcode() == ISD::UNDEF)
6297 V2 = V1;
6298
6299 // v4i32 or v4f32
6300 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6301}
6302
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006303static
Craig Topper1accb7e2012-01-10 06:54:16 +00006304SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006305 SDValue V1 = Op.getOperand(0);
6306 SDValue V2 = Op.getOperand(1);
6307 EVT VT = Op.getValueType();
6308 unsigned NumElems = VT.getVectorNumElements();
6309
6310 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6311 // operand of these instructions is only memory, so check if there's a
6312 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6313 // same masks.
6314 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006315
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006316 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006317 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006318 CanFoldLoad = true;
6319
6320 // When V1 is a load, it can be folded later into a store in isel, example:
6321 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6322 // turns into:
6323 // (MOVLPSmr addr:$src1, VR128:$src2)
6324 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006325 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006326 CanFoldLoad = true;
6327
Dan Gohman65fd6562011-11-03 21:49:52 +00006328 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006329 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006330 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006331 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6332
6333 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006334 // If we don't care about the second element, procede to use movss.
6335 if (SVOp->getMaskElt(1) != -1)
6336 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006337 }
6338
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006339 // movl and movlp will both match v2i64, but v2i64 is never matched by
6340 // movl earlier because we make it strict to avoid messing with the movlp load
6341 // folding logic (see the code above getMOVLP call). Match it here then,
6342 // this is horrible, but will stay like this until we move all shuffle
6343 // matching to x86 specific nodes. Note that for the 1st condition all
6344 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006345 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006346 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6347 // as to remove this logic from here, as much as possible
6348 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006349 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006350 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006351 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006352
6353 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6354
6355 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006356 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006357 X86::getShuffleSHUFImmediate(SVOp), DAG);
6358}
6359
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006360static
6361SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006362 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006363 const X86Subtarget *Subtarget) {
6364 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6365 EVT VT = Op.getValueType();
6366 DebugLoc dl = Op.getDebugLoc();
6367 SDValue V1 = Op.getOperand(0);
6368 SDValue V2 = Op.getOperand(1);
6369
6370 if (isZeroShuffle(SVOp))
Craig Topper12216172012-01-13 08:12:35 +00006371 return getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
6372 DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006373
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006374 // Handle splat operations
6375 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006376 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006377 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006378 // Special case, this is the only place now where it's allowed to return
6379 // a vector_shuffle operation without using a target specific node, because
6380 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6381 // this be moved to DAGCombine instead?
6382 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006383 return Op;
6384
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006385 // Use vbroadcast whenever the splat comes from a foldable load
Craig Toppera9376332012-01-10 08:23:59 +00006386 SDValue LD = isVectorBroadcast(Op, Subtarget);
6387 if (LD.getNode())
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006388 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006389
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006390 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006391 if ((Size == 128 && NumElem <= 4) ||
6392 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006393 return SDValue();
6394
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006395 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006396 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006397 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006398
6399 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6400 // do it!
6401 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6402 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6403 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006404 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006405 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006406 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006407 // FIXME: Figure out a cleaner way to do this.
6408 // Try to make use of movq to zero out the top part.
6409 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6410 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6411 if (NewOp.getNode()) {
6412 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6413 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6414 DAG, Subtarget, dl);
6415 }
6416 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6417 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6418 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6419 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6420 DAG, Subtarget, dl);
6421 }
6422 }
6423 return SDValue();
6424}
6425
Dan Gohman475871a2008-07-27 21:46:04 +00006426SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006427X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006428 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006429 SDValue V1 = Op.getOperand(0);
6430 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006431 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006432 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006433 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006434 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006435 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006436 bool V1IsSplat = false;
6437 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006438 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006439 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006440 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006441 MachineFunction &MF = DAG.getMachineFunction();
6442 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006443
Craig Topper3426a3e2011-11-14 06:46:21 +00006444 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006445
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006446 if (V1IsUndef && V2IsUndef)
6447 return DAG.getUNDEF(VT);
6448
6449 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006450
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006451 // Vector shuffle lowering takes 3 steps:
6452 //
6453 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6454 // narrowing and commutation of operands should be handled.
6455 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6456 // shuffle nodes.
6457 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6458 // so the shuffle can be broken into other shuffles and the legalizer can
6459 // try the lowering again.
6460 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006461 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006462 // be matched during isel, all of them must be converted to a target specific
6463 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006464
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006465 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6466 // narrowing and commutation of operands should be handled. The actual code
6467 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006468 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006469 if (NewOp.getNode())
6470 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006471
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006472 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6473 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper94438ba2011-12-16 08:06:31 +00006474 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006475 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006476 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006477 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006478
Craig Topperd0a31172012-01-10 06:37:29 +00006479 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006480 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006481 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006482
Dale Johannesen0488fb62010-09-30 23:57:10 +00006483 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006484 return getMOVHighToLow(Op, dl, DAG);
6485
6486 // Use to match splats
Craig Topper1accb7e2012-01-10 06:54:16 +00006487 if (HasSSE2 && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006488 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006489 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006490
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006491 if (X86::isPSHUFDMask(SVOp)) {
6492 // The actual implementation will match the mask in the if above and then
6493 // during isel it can match several different instructions, not only pshufd
6494 // as its name says, sad but true, emulate the behavior for now...
6495 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6496 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6497
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006498 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6499
Craig Topper1accb7e2012-01-10 06:54:16 +00006500 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006501 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6502
Craig Topperb3982da2011-12-31 23:50:21 +00006503 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006504 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006505 }
Eric Christopherfd179292009-08-27 18:07:15 +00006506
Evan Chengf26ffe92008-05-29 08:22:04 +00006507 // Check if this can be converted into a logical shift.
6508 bool isLeft = false;
6509 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006510 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006511 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006512 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006513 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006514 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006515 EVT EltVT = VT.getVectorElementType();
6516 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006517 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006518 }
Eric Christopherfd179292009-08-27 18:07:15 +00006519
Nate Begeman9008ca62009-04-27 18:41:29 +00006520 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006521 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006522 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006523 if (!X86::isMOVLPMask(SVOp)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006524 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006525 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6526
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006527 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006528 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6529 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006530 }
Eric Christopherfd179292009-08-27 18:07:15 +00006531
Nate Begeman9008ca62009-04-27 18:41:29 +00006532 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006533 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006534 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006535
Dale Johannesen0488fb62010-09-30 23:57:10 +00006536 if (X86::isMOVHLPSMask(SVOp))
6537 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006538
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006539 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006540 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006541
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006542 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006543 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006544
Dale Johannesen0488fb62010-09-30 23:57:10 +00006545 if (X86::isMOVLPMask(SVOp))
Craig Topper1accb7e2012-01-10 06:54:16 +00006546 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006547
Nate Begeman9008ca62009-04-27 18:41:29 +00006548 if (ShouldXformToMOVHLPS(SVOp) ||
6549 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6550 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006551
Evan Chengf26ffe92008-05-29 08:22:04 +00006552 if (isShift) {
6553 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006554 EVT EltVT = VT.getVectorElementType();
6555 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006556 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006557 }
Eric Christopherfd179292009-08-27 18:07:15 +00006558
Evan Cheng9eca5e82006-10-25 21:49:50 +00006559 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006560 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6561 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006562 V1IsSplat = isSplatVector(V1.getNode());
6563 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006564
Chris Lattner8a594482007-11-25 00:24:49 +00006565 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006566 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006567 Op = CommuteVectorShuffle(SVOp, DAG);
6568 SVOp = cast<ShuffleVectorSDNode>(Op);
6569 V1 = SVOp->getOperand(0);
6570 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006571 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006572 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006573 }
6574
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006575 ArrayRef<int> M = SVOp->getMask();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006576
6577 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006578 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006579 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006580 return V1;
6581 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6582 // the instruction selector will not match, so get a canonical MOVL with
6583 // swapped operands to undo the commute.
6584 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006585 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006586
Craig Topperbeabc6c2011-12-05 06:56:46 +00006587 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006588 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006589
Craig Topperbeabc6c2011-12-05 06:56:46 +00006590 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006591 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006592
Evan Cheng9bbbb982006-10-25 20:48:19 +00006593 if (V2IsSplat) {
6594 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006595 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006596 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006597 SDValue NewMask = NormalizeMask(SVOp, DAG);
6598 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6599 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006600 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006601 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006602 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006603 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006604 }
6605 }
6606 }
6607
Evan Cheng9eca5e82006-10-25 21:49:50 +00006608 if (Commuted) {
6609 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006610 // FIXME: this seems wrong.
6611 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6612 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006613
Craig Topperc0d82852011-11-22 00:44:41 +00006614 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006615 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006616
Craig Topperc0d82852011-11-22 00:44:41 +00006617 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006618 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006619 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006620
Nate Begeman9008ca62009-04-27 18:41:29 +00006621 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006622 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006623 return CommuteVectorShuffle(SVOp, DAG);
6624
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006625 // The checks below are all present in isShuffleMaskLegal, but they are
6626 // inlined here right now to enable us to directly emit target specific
6627 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006628
Craig Topperd0a31172012-01-10 06:37:29 +00006629 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006630 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006631 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006632 DAG);
6633
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006634 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6635 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006636 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006637 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006638 }
6639
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006640 if (isPSHUFHWMask(M, VT))
6641 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6642 X86::getShufflePSHUFHWImmediate(SVOp),
6643 DAG);
6644
6645 if (isPSHUFLWMask(M, VT))
6646 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6647 X86::getShufflePSHUFLWImmediate(SVOp),
6648 DAG);
6649
Craig Topper1a7700a2012-01-19 08:19:12 +00006650 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006651 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006652 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006653
Craig Topper94438ba2011-12-16 08:06:31 +00006654 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006655 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006656 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006657 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006658
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006659 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006660 // Generate target specific nodes for 128 or 256-bit shuffles only
6661 // supported in the AVX instruction set.
6662 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006663
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006664 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006665 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006666 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6667
Craig Topper70b883b2011-11-28 10:14:51 +00006668 // Handle VPERMILPS/D* permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006669 if (isVPERMILPMask(M, VT, HasAVX))
Craig Topper316cd2a2011-11-30 06:25:25 +00006670 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006671 getShuffleVPERMILPImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006672
Craig Topper70b883b2011-11-28 10:14:51 +00006673 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006674 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006675 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006676 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006677
6678 //===--------------------------------------------------------------------===//
6679 // Since no target specific shuffle was selected for this generic one,
6680 // lower it into other known shuffles. FIXME: this isn't true yet, but
6681 // this is the plan.
6682 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006683
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006684 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6685 if (VT == MVT::v8i16) {
6686 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6687 if (NewOp.getNode())
6688 return NewOp;
6689 }
6690
6691 if (VT == MVT::v16i8) {
6692 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6693 if (NewOp.getNode())
6694 return NewOp;
6695 }
6696
6697 // Handle all 128-bit wide vectors with 4 elements, and match them with
6698 // several different shuffle types.
6699 if (NumElems == 4 && VT.getSizeInBits() == 128)
6700 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6701
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006702 // Handle general 256-bit shuffles
6703 if (VT.is256BitVector())
6704 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6705
Dan Gohman475871a2008-07-27 21:46:04 +00006706 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006707}
6708
Dan Gohman475871a2008-07-27 21:46:04 +00006709SDValue
6710X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006711 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006712 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006713 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006714
6715 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6716 return SDValue();
6717
Duncan Sands83ec4b62008-06-06 12:08:01 +00006718 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006719 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006720 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006721 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006722 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006723 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006724 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006725 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6726 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6727 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006728 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6729 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006730 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006731 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006732 Op.getOperand(0)),
6733 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006734 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006735 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006736 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006737 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006738 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006739 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006740 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6741 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006742 // result has a single use which is a store or a bitcast to i32. And in
6743 // the case of a store, it's not worth it if the index is a constant 0,
6744 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006745 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006746 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006747 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006748 if ((User->getOpcode() != ISD::STORE ||
6749 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6750 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006751 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006752 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006753 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006754 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006755 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006756 Op.getOperand(0)),
6757 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006758 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006759 } else if (VT == MVT::i32 || VT == MVT::i64) {
6760 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006761 if (isa<ConstantSDNode>(Op.getOperand(1)))
6762 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006763 }
Dan Gohman475871a2008-07-27 21:46:04 +00006764 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006765}
6766
6767
Dan Gohman475871a2008-07-27 21:46:04 +00006768SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006769X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6770 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006771 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006772 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006773
David Greene74a579d2011-02-10 16:57:36 +00006774 SDValue Vec = Op.getOperand(0);
6775 EVT VecVT = Vec.getValueType();
6776
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006777 // If this is a 256-bit vector result, first extract the 128-bit vector and
6778 // then extract the element from the 128-bit vector.
6779 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006780 DebugLoc dl = Op.getNode()->getDebugLoc();
6781 unsigned NumElems = VecVT.getVectorNumElements();
6782 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006783 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6784
6785 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006786 bool Upper = IdxVal >= NumElems/2;
6787 Vec = Extract128BitVector(Vec,
6788 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006789
David Greene74a579d2011-02-10 16:57:36 +00006790 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006791 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006792 }
6793
6794 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6795
Craig Topperd0a31172012-01-10 06:37:29 +00006796 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006797 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006798 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006799 return Res;
6800 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006801
Owen Andersone50ed302009-08-10 22:56:29 +00006802 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006803 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006804 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006805 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006806 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006807 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006808 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006809 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6810 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006811 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006812 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006813 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006814 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006815 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006816 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006817 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006818 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006819 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006820 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006821 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006822 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006823 if (Idx == 0)
6824 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006825
Evan Cheng0db9fe62006-04-25 20:13:52 +00006826 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006827 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006828 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006829 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006830 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006831 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006832 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006833 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006834 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6835 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6836 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006837 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006838 if (Idx == 0)
6839 return Op;
6840
6841 // UNPCKHPD the element to the lowest double word, then movsd.
6842 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6843 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006844 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006845 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006846 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006847 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006848 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006849 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006850 }
6851
Dan Gohman475871a2008-07-27 21:46:04 +00006852 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006853}
6854
Dan Gohman475871a2008-07-27 21:46:04 +00006855SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006856X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6857 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006858 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006859 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006860 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006861
Dan Gohman475871a2008-07-27 21:46:04 +00006862 SDValue N0 = Op.getOperand(0);
6863 SDValue N1 = Op.getOperand(1);
6864 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006865
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006866 if (VT.getSizeInBits() == 256)
6867 return SDValue();
6868
Dan Gohman8a55ce42009-09-23 21:02:20 +00006869 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006870 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006871 unsigned Opc;
6872 if (VT == MVT::v8i16)
6873 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006874 else if (VT == MVT::v16i8)
6875 Opc = X86ISD::PINSRB;
6876 else
6877 Opc = X86ISD::PINSRB;
6878
Nate Begeman14d12ca2008-02-11 04:19:36 +00006879 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6880 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006881 if (N1.getValueType() != MVT::i32)
6882 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6883 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006884 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006885 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006886 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006887 // Bits [7:6] of the constant are the source select. This will always be
6888 // zero here. The DAG Combiner may combine an extract_elt index into these
6889 // bits. For example (insert (extract, 3), 2) could be matched by putting
6890 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006891 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006892 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006893 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006894 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006895 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006896 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006897 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006898 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006899 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6900 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006901 // PINSR* works with constant index.
6902 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006903 }
Dan Gohman475871a2008-07-27 21:46:04 +00006904 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006905}
6906
Dan Gohman475871a2008-07-27 21:46:04 +00006907SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006908X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006909 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006910 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006911
David Greene6b381262011-02-09 15:32:06 +00006912 DebugLoc dl = Op.getDebugLoc();
6913 SDValue N0 = Op.getOperand(0);
6914 SDValue N1 = Op.getOperand(1);
6915 SDValue N2 = Op.getOperand(2);
6916
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006917 // If this is a 256-bit vector result, first extract the 128-bit vector,
6918 // insert the element into the extracted half and then place it back.
6919 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006920 if (!isa<ConstantSDNode>(N2))
6921 return SDValue();
6922
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006923 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006924 unsigned NumElems = VT.getVectorNumElements();
6925 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006926 bool Upper = IdxVal >= NumElems/2;
6927 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6928 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006929
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006930 // Insert the element into the desired half.
6931 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6932 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006933
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006934 // Insert the changed part back to the 256-bit vector
6935 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006936 }
6937
Craig Topperd0a31172012-01-10 06:37:29 +00006938 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006939 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6940
Dan Gohman8a55ce42009-09-23 21:02:20 +00006941 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006942 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006943
Dan Gohman8a55ce42009-09-23 21:02:20 +00006944 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006945 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6946 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006947 if (N1.getValueType() != MVT::i32)
6948 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6949 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006950 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006951 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006952 }
Dan Gohman475871a2008-07-27 21:46:04 +00006953 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006954}
6955
Dan Gohman475871a2008-07-27 21:46:04 +00006956SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006957X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006958 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006959 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006960 EVT OpVT = Op.getValueType();
6961
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006962 // If this is a 256-bit vector result, first insert into a 128-bit
6963 // vector and then insert into the 256-bit vector.
6964 if (OpVT.getSizeInBits() > 128) {
6965 // Insert into a 128-bit vector.
6966 EVT VT128 = EVT::getVectorVT(*Context,
6967 OpVT.getVectorElementType(),
6968 OpVT.getVectorNumElements() / 2);
6969
6970 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6971
6972 // Insert the 128-bit vector.
6973 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6974 DAG.getConstant(0, MVT::i32),
6975 DAG, dl);
6976 }
6977
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006978 if (Op.getValueType() == MVT::v1i64 &&
6979 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006980 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006981
Owen Anderson825b72b2009-08-11 20:47:22 +00006982 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006983 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6984 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006985 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006986 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006987}
6988
David Greene91585092011-01-26 15:38:49 +00006989// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6990// a simple subregister reference or explicit instructions to grab
6991// upper bits of a vector.
6992SDValue
6993X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6994 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006995 DebugLoc dl = Op.getNode()->getDebugLoc();
6996 SDValue Vec = Op.getNode()->getOperand(0);
6997 SDValue Idx = Op.getNode()->getOperand(1);
6998
6999 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7000 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7001 return Extract128BitVector(Vec, Idx, DAG, dl);
7002 }
David Greene91585092011-01-26 15:38:49 +00007003 }
7004 return SDValue();
7005}
7006
David Greenecfe33c42011-01-26 19:13:22 +00007007// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7008// simple superregister reference or explicit instructions to insert
7009// the upper bits of a vector.
7010SDValue
7011X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7012 if (Subtarget->hasAVX()) {
7013 DebugLoc dl = Op.getNode()->getDebugLoc();
7014 SDValue Vec = Op.getNode()->getOperand(0);
7015 SDValue SubVec = Op.getNode()->getOperand(1);
7016 SDValue Idx = Op.getNode()->getOperand(2);
7017
7018 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7019 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007020 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007021 }
7022 }
7023 return SDValue();
7024}
7025
Bill Wendling056292f2008-09-16 21:48:12 +00007026// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7027// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7028// one of the above mentioned nodes. It has to be wrapped because otherwise
7029// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7030// be used to form addressing mode. These wrapped nodes will be selected
7031// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007032SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007033X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007034 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007035
Chris Lattner41621a22009-06-26 19:22:52 +00007036 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7037 // global base reg.
7038 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007039 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007040 CodeModel::Model M = getTargetMachine().getCodeModel();
7041
Chris Lattner4f066492009-07-11 20:29:19 +00007042 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007043 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007044 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007045 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007046 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007047 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007048 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007049
Evan Cheng1606e8e2009-03-13 07:51:59 +00007050 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007051 CP->getAlignment(),
7052 CP->getOffset(), OpFlag);
7053 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007054 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007055 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007056 if (OpFlag) {
7057 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007058 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007059 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007060 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007061 }
7062
7063 return Result;
7064}
7065
Dan Gohmand858e902010-04-17 15:26:15 +00007066SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007067 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007068
Chris Lattner18c59872009-06-27 04:16:01 +00007069 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7070 // global base reg.
7071 unsigned char OpFlag = 0;
7072 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007073 CodeModel::Model M = getTargetMachine().getCodeModel();
7074
Chris Lattner4f066492009-07-11 20:29:19 +00007075 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007076 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007077 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007078 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007079 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007080 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007081 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007082
Chris Lattner18c59872009-06-27 04:16:01 +00007083 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7084 OpFlag);
7085 DebugLoc DL = JT->getDebugLoc();
7086 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007087
Chris Lattner18c59872009-06-27 04:16:01 +00007088 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007089 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007090 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7091 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007092 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007093 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007094
Chris Lattner18c59872009-06-27 04:16:01 +00007095 return Result;
7096}
7097
7098SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007099X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007100 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007101
Chris Lattner18c59872009-06-27 04:16:01 +00007102 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7103 // global base reg.
7104 unsigned char OpFlag = 0;
7105 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007106 CodeModel::Model M = getTargetMachine().getCodeModel();
7107
Chris Lattner4f066492009-07-11 20:29:19 +00007108 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007109 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7110 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7111 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007112 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007113 } else if (Subtarget->isPICStyleGOT()) {
7114 OpFlag = X86II::MO_GOT;
7115 } else if (Subtarget->isPICStyleStubPIC()) {
7116 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7117 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7118 OpFlag = X86II::MO_DARWIN_NONLAZY;
7119 }
Eric Christopherfd179292009-08-27 18:07:15 +00007120
Chris Lattner18c59872009-06-27 04:16:01 +00007121 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007122
Chris Lattner18c59872009-06-27 04:16:01 +00007123 DebugLoc DL = Op.getDebugLoc();
7124 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007125
7126
Chris Lattner18c59872009-06-27 04:16:01 +00007127 // With PIC, the address is actually $g + Offset.
7128 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007129 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007130 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7131 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007132 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007133 Result);
7134 }
Eric Christopherfd179292009-08-27 18:07:15 +00007135
Eli Friedman586272d2011-08-11 01:48:05 +00007136 // For symbols that require a load from a stub to get the address, emit the
7137 // load.
7138 if (isGlobalStubReference(OpFlag))
7139 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007140 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007141
Chris Lattner18c59872009-06-27 04:16:01 +00007142 return Result;
7143}
7144
Dan Gohman475871a2008-07-27 21:46:04 +00007145SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007146X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007147 // Create the TargetBlockAddressAddress node.
7148 unsigned char OpFlags =
7149 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007150 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007151 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007152 DebugLoc dl = Op.getDebugLoc();
7153 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7154 /*isTarget=*/true, OpFlags);
7155
Dan Gohmanf705adb2009-10-30 01:28:02 +00007156 if (Subtarget->isPICStyleRIPRel() &&
7157 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007158 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7159 else
7160 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007161
Dan Gohman29cbade2009-11-20 23:18:13 +00007162 // With PIC, the address is actually $g + Offset.
7163 if (isGlobalRelativeToPICBase(OpFlags)) {
7164 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7165 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7166 Result);
7167 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007168
7169 return Result;
7170}
7171
7172SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007173X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007174 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007175 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007176 // Create the TargetGlobalAddress node, folding in the constant
7177 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007178 unsigned char OpFlags =
7179 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007180 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007181 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007182 if (OpFlags == X86II::MO_NO_FLAG &&
7183 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007184 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007185 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007186 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007187 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007188 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007189 }
Eric Christopherfd179292009-08-27 18:07:15 +00007190
Chris Lattner4f066492009-07-11 20:29:19 +00007191 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007192 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007193 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7194 else
7195 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007196
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007197 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007198 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007199 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7200 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007201 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007202 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007203
Chris Lattner36c25012009-07-10 07:34:39 +00007204 // For globals that require a load from a stub to get the address, emit the
7205 // load.
7206 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007207 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007208 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007209
Dan Gohman6520e202008-10-18 02:06:02 +00007210 // If there was a non-zero offset that we didn't fold, create an explicit
7211 // addition for it.
7212 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007213 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007214 DAG.getConstant(Offset, getPointerTy()));
7215
Evan Cheng0db9fe62006-04-25 20:13:52 +00007216 return Result;
7217}
7218
Evan Chengda43bcf2008-09-24 00:05:32 +00007219SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007220X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007221 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007222 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007223 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007224}
7225
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007226static SDValue
7227GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007228 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007229 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007230 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007231 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007232 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007233 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007234 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007235 GA->getOffset(),
7236 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007237 if (InFlag) {
7238 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007239 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007240 } else {
7241 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007242 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007243 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007244
7245 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007246 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007247
Rafael Espindola15f1b662009-04-24 12:59:40 +00007248 SDValue Flag = Chain.getValue(1);
7249 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007250}
7251
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007252// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007253static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007254LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007255 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007256 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007257 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7258 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007259 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007260 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007261 InFlag = Chain.getValue(1);
7262
Chris Lattnerb903bed2009-06-26 21:20:29 +00007263 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007264}
7265
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007266// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007267static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007268LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007269 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007270 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7271 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007272}
7273
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007274// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7275// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007276static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007277 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007278 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007279 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007280
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007281 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7282 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7283 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007284
Michael J. Spencerec38de22010-10-10 22:04:20 +00007285 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007286 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007287 MachinePointerInfo(Ptr),
7288 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007289
Chris Lattnerb903bed2009-06-26 21:20:29 +00007290 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007291 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7292 // initialexec.
7293 unsigned WrapperKind = X86ISD::Wrapper;
7294 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007295 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007296 } else if (is64Bit) {
7297 assert(model == TLSModel::InitialExec);
7298 OperandFlags = X86II::MO_GOTTPOFF;
7299 WrapperKind = X86ISD::WrapperRIP;
7300 } else {
7301 assert(model == TLSModel::InitialExec);
7302 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007303 }
Eric Christopherfd179292009-08-27 18:07:15 +00007304
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007305 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7306 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007307 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007308 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007309 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007310 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007311
Rafael Espindola9a580232009-02-27 13:37:18 +00007312 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007313 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007314 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007315
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007316 // The address of the thread local variable is the add of the thread
7317 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007318 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007319}
7320
Dan Gohman475871a2008-07-27 21:46:04 +00007321SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007322X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007323
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007324 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007325 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007326
Eric Christopher30ef0e52010-06-03 04:07:48 +00007327 if (Subtarget->isTargetELF()) {
7328 // TODO: implement the "local dynamic" model
7329 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007330
Eric Christopher30ef0e52010-06-03 04:07:48 +00007331 // If GV is an alias then use the aliasee for determining
7332 // thread-localness.
7333 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7334 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007335
7336 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007337 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007338
Eric Christopher30ef0e52010-06-03 04:07:48 +00007339 switch (model) {
7340 case TLSModel::GeneralDynamic:
7341 case TLSModel::LocalDynamic: // not implemented
7342 if (Subtarget->is64Bit())
7343 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7344 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007345
Eric Christopher30ef0e52010-06-03 04:07:48 +00007346 case TLSModel::InitialExec:
7347 case TLSModel::LocalExec:
7348 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7349 Subtarget->is64Bit());
7350 }
7351 } else if (Subtarget->isTargetDarwin()) {
7352 // Darwin only has one model of TLS. Lower to that.
7353 unsigned char OpFlag = 0;
7354 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7355 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007356
Eric Christopher30ef0e52010-06-03 04:07:48 +00007357 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7358 // global base reg.
7359 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7360 !Subtarget->is64Bit();
7361 if (PIC32)
7362 OpFlag = X86II::MO_TLVP_PIC_BASE;
7363 else
7364 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007365 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007366 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007367 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007368 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007369 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007370
Eric Christopher30ef0e52010-06-03 04:07:48 +00007371 // With PIC32, the address is actually $g + Offset.
7372 if (PIC32)
7373 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7374 DAG.getNode(X86ISD::GlobalBaseReg,
7375 DebugLoc(), getPointerTy()),
7376 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007377
Eric Christopher30ef0e52010-06-03 04:07:48 +00007378 // Lowering the machine isd will make sure everything is in the right
7379 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007380 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007381 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007382 SDValue Args[] = { Chain, Offset };
7383 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007384
Eric Christopher30ef0e52010-06-03 04:07:48 +00007385 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7386 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7387 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007388
Eric Christopher30ef0e52010-06-03 04:07:48 +00007389 // And our return value (tls address) is in the standard call return value
7390 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007391 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007392 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7393 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007394 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007395
Eric Christopher30ef0e52010-06-03 04:07:48 +00007396 assert(false &&
7397 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007398
Torok Edwinc23197a2009-07-14 16:55:14 +00007399 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007400 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007401}
7402
Evan Cheng0db9fe62006-04-25 20:13:52 +00007403
Chad Rosierb90d2a92012-01-03 23:19:12 +00007404/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7405/// and take a 2 x i32 value to shift plus a shift amount.
7406SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007407 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007408 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007409 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007410 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007411 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007412 SDValue ShOpLo = Op.getOperand(0);
7413 SDValue ShOpHi = Op.getOperand(1);
7414 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007415 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007416 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007417 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007418
Dan Gohman475871a2008-07-27 21:46:04 +00007419 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007420 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007421 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7422 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007423 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007424 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7425 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007426 }
Evan Chenge3413162006-01-09 18:33:28 +00007427
Owen Anderson825b72b2009-08-11 20:47:22 +00007428 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7429 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007430 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007431 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007432
Dan Gohman475871a2008-07-27 21:46:04 +00007433 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007434 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007435 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7436 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007437
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007438 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007439 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7440 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007441 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007442 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7443 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007444 }
7445
Dan Gohman475871a2008-07-27 21:46:04 +00007446 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007447 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007448}
Evan Chenga3195e82006-01-12 22:54:21 +00007449
Dan Gohmand858e902010-04-17 15:26:15 +00007450SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7451 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007452 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007453
Dale Johannesen0488fb62010-09-30 23:57:10 +00007454 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007455 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007456
Owen Anderson825b72b2009-08-11 20:47:22 +00007457 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007458 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007459
Eli Friedman36df4992009-05-27 00:47:34 +00007460 // These are really Legal; return the operand so the caller accepts it as
7461 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007462 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007463 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007464 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007465 Subtarget->is64Bit()) {
7466 return Op;
7467 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007468
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007469 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007470 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007471 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007472 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007473 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007474 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007475 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007476 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007477 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007478 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7479}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007480
Owen Andersone50ed302009-08-10 22:56:29 +00007481SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007482 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007483 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007484 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007485 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007486 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007487 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007488 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007489 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007490 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007491 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007492
Chris Lattner492a43e2010-09-22 01:28:21 +00007493 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007494
Stuart Hastings84be9582011-06-02 15:57:11 +00007495 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7496 MachineMemOperand *MMO;
7497 if (FI) {
7498 int SSFI = FI->getIndex();
7499 MMO =
7500 DAG.getMachineFunction()
7501 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7502 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7503 } else {
7504 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7505 StackSlot = StackSlot.getOperand(1);
7506 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007507 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007508 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7509 X86ISD::FILD, DL,
7510 Tys, Ops, array_lengthof(Ops),
7511 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007512
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007513 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007514 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007515 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007516
7517 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7518 // shouldn't be necessary except that RFP cannot be live across
7519 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007520 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007521 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7522 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007523 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007524 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007525 SDValue Ops[] = {
7526 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7527 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007528 MachineMemOperand *MMO =
7529 DAG.getMachineFunction()
7530 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007531 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007532
Chris Lattner492a43e2010-09-22 01:28:21 +00007533 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7534 Ops, array_lengthof(Ops),
7535 Op.getValueType(), MMO);
7536 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007537 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007538 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007539 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007540
Evan Cheng0db9fe62006-04-25 20:13:52 +00007541 return Result;
7542}
7543
Bill Wendling8b8a6362009-01-17 03:56:04 +00007544// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007545SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7546 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007547 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007548 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007549 movq %rax, %xmm0
7550 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7551 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7552 #ifdef __SSE3__
7553 haddpd %xmm0, %xmm0
7554 #else
7555 pshufd $0x4e, %xmm0, %xmm1
7556 addpd %xmm1, %xmm0
7557 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007558 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007559
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007560 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007561 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007562
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007563 // Build some magic constants.
Chad Rosier01d426e2011-12-15 01:16:09 +00007564 SmallVector<Constant*,4> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007565 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
Bill Wendling397ae212012-01-05 02:13:20 +00007566 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
Owen Andersoneed707b2009-07-24 23:12:02 +00007567 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7568 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007569 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007570 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007571
Chad Rosier01d426e2011-12-15 01:16:09 +00007572 SmallVector<Constant*,2> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007573 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007574 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Bill Wendling397ae212012-01-05 02:13:20 +00007575 CV1.push_back(
7576 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007577 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007578 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007579
Bill Wendling397ae212012-01-05 02:13:20 +00007580 // Load the 64-bit value into an XMM register.
7581 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7582 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007583 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007584 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007585 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007586 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7587 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7588 CLod0);
7589
Owen Anderson825b72b2009-08-11 20:47:22 +00007590 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007591 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007592 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007593 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007594 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007595 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007596
Craig Topperd0a31172012-01-10 06:37:29 +00007597 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007598 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7599 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7600 } else {
7601 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7602 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7603 S2F, 0x4E, DAG);
7604 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7605 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7606 Sub);
7607 }
7608
7609 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007610 DAG.getIntPtrConstant(0));
7611}
7612
Bill Wendling8b8a6362009-01-17 03:56:04 +00007613// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007614SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7615 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007616 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007617 // FP constant to bias correct the final result.
7618 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007619 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007620
7621 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007622 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007623 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007624
Eli Friedmanf3704762011-08-29 21:15:46 +00007625 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007626 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007627
Owen Anderson825b72b2009-08-11 20:47:22 +00007628 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007629 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007630 DAG.getIntPtrConstant(0));
7631
7632 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007633 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007634 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007635 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007636 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007637 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007638 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007639 MVT::v2f64, Bias)));
7640 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007641 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007642 DAG.getIntPtrConstant(0));
7643
7644 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007645 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007646
7647 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007648 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007649
Owen Anderson825b72b2009-08-11 20:47:22 +00007650 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007651 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007652 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007653 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007654 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007655 }
7656
7657 // Handle final rounding.
7658 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007659}
7660
Dan Gohmand858e902010-04-17 15:26:15 +00007661SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7662 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007663 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007664 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007665
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007666 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007667 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7668 // the optimization here.
7669 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007670 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007671
Owen Andersone50ed302009-08-10 22:56:29 +00007672 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007673 EVT DstVT = Op.getValueType();
7674 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007675 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007676 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007677 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007678 else if (Subtarget->is64Bit() &&
7679 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007680 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007681
7682 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007683 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007684 if (SrcVT == MVT::i32) {
7685 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7686 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7687 getPointerTy(), StackSlot, WordOff);
7688 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007689 StackSlot, MachinePointerInfo(),
7690 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007691 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007692 OffsetSlot, MachinePointerInfo(),
7693 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007694 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7695 return Fild;
7696 }
7697
7698 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7699 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007700 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007701 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007702 // For i64 source, we need to add the appropriate power of 2 if the input
7703 // was negative. This is the same as the optimization in
7704 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7705 // we must be careful to do the computation in x87 extended precision, not
7706 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007707 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7708 MachineMemOperand *MMO =
7709 DAG.getMachineFunction()
7710 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7711 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007712
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007713 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7714 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007715 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7716 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007717
7718 APInt FF(32, 0x5F800000ULL);
7719
7720 // Check whether the sign bit is set.
7721 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7722 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7723 ISD::SETLT);
7724
7725 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7726 SDValue FudgePtr = DAG.getConstantPool(
7727 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7728 getPointerTy());
7729
7730 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7731 SDValue Zero = DAG.getIntPtrConstant(0);
7732 SDValue Four = DAG.getIntPtrConstant(4);
7733 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7734 Zero, Four);
7735 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7736
7737 // Load the value out, extending it from f32 to f80.
7738 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007739 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007740 FudgePtr, MachinePointerInfo::getConstantPool(),
7741 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007742 // Extend everything to 80 bits to force it to be done on x87.
7743 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7744 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007745}
7746
Dan Gohman475871a2008-07-27 21:46:04 +00007747std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007748FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007749 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007750
Owen Andersone50ed302009-08-10 22:56:29 +00007751 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007752
7753 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007754 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7755 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007756 }
7757
Owen Anderson825b72b2009-08-11 20:47:22 +00007758 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7759 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007760 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007761
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007762 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007763 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007764 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007765 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007766 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007767 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007768 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007769 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007770
Evan Cheng87c89352007-10-15 20:11:21 +00007771 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7772 // stack slot.
7773 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007774 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007775 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007776 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007777
Michael J. Spencerec38de22010-10-10 22:04:20 +00007778
7779
Evan Cheng0db9fe62006-04-25 20:13:52 +00007780 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007781 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007782 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007783 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7784 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7785 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007786 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007787
Dan Gohman475871a2008-07-27 21:46:04 +00007788 SDValue Chain = DAG.getEntryNode();
7789 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007790 EVT TheVT = Op.getOperand(0).getValueType();
7791 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007792 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007793 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007794 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007795 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007796 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007797 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007798 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007799 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007800
Chris Lattner492a43e2010-09-22 01:28:21 +00007801 MachineMemOperand *MMO =
7802 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7803 MachineMemOperand::MOLoad, MemSize, MemSize);
7804 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7805 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007806 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007807 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007808 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7809 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007810
Chris Lattner07290932010-09-22 01:05:16 +00007811 MachineMemOperand *MMO =
7812 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7813 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007814
Evan Cheng0db9fe62006-04-25 20:13:52 +00007815 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007816 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007817 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7818 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007819
Chris Lattner27a6c732007-11-24 07:07:01 +00007820 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007821}
7822
Dan Gohmand858e902010-04-17 15:26:15 +00007823SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7824 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007825 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007826 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007827
Eli Friedman948e95a2009-05-23 09:59:16 +00007828 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007829 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007830 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7831 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007832
Chris Lattner27a6c732007-11-24 07:07:01 +00007833 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007834 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007835 FIST, StackSlot, MachinePointerInfo(),
7836 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007837}
7838
Dan Gohmand858e902010-04-17 15:26:15 +00007839SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7840 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007841 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7842 SDValue FIST = Vals.first, StackSlot = Vals.second;
7843 assert(FIST.getNode() && "Unexpected failure");
7844
7845 // Load the result.
7846 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007847 FIST, StackSlot, MachinePointerInfo(),
7848 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007849}
7850
Dan Gohmand858e902010-04-17 15:26:15 +00007851SDValue X86TargetLowering::LowerFABS(SDValue Op,
7852 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007853 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007854 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007855 EVT VT = Op.getValueType();
7856 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007857 if (VT.isVector())
7858 EltVT = VT.getVectorElementType();
Chad Rosier01d426e2011-12-15 01:16:09 +00007859 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007860 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007861 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007862 CV.assign(2, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007863 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007864 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007865 CV.assign(4, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007866 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007867 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007868 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007869 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007870 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007871 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007872 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007873}
7874
Dan Gohmand858e902010-04-17 15:26:15 +00007875SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007876 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007877 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007878 EVT VT = Op.getValueType();
7879 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007880 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7881 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007882 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007883 NumElts = VT.getVectorNumElements();
7884 }
7885 SmallVector<Constant*,8> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007886 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007887 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Chad Rosiera860b182011-12-15 01:02:25 +00007888 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007889 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007890 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Chad Rosiera860b182011-12-15 01:02:25 +00007891 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007892 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007893 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007894 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007895 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007896 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007897 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007898 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007899 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007900 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007901 DAG.getNode(ISD::XOR, dl, XORVT,
7902 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007903 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007904 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007905 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007906 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007907 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007908}
7909
Dan Gohmand858e902010-04-17 15:26:15 +00007910SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007911 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007912 SDValue Op0 = Op.getOperand(0);
7913 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007914 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007915 EVT VT = Op.getValueType();
7916 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007917
7918 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007919 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007920 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007921 SrcVT = VT;
7922 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007923 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007924 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007925 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007926 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007927 }
7928
7929 // At this point the operands and the result should have the same
7930 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007931
Evan Cheng68c47cb2007-01-05 07:55:56 +00007932 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007933 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007934 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007935 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7936 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007937 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007938 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7939 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7940 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7941 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007942 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007943 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007944 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007945 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007946 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007947 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007948 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007949
7950 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007951 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007952 // Op0 is MVT::f32, Op1 is MVT::f64.
7953 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7954 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7955 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007956 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007957 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007958 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007959 }
7960
Evan Cheng73d6cf12007-01-05 21:37:56 +00007961 // Clear first operand sign bit.
7962 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007963 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007964 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7965 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007966 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007967 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7968 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7969 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7970 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007971 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007972 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007973 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007974 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007975 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007976 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007977 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007978
7979 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007980 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007981}
7982
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007983SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7984 SDValue N0 = Op.getOperand(0);
7985 DebugLoc dl = Op.getDebugLoc();
7986 EVT VT = Op.getValueType();
7987
7988 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7989 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7990 DAG.getConstant(1, VT));
7991 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7992}
7993
Dan Gohman076aee32009-03-04 19:44:21 +00007994/// Emit nodes that will be selected as "test Op0,Op0", or something
7995/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007996SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007997 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007998 DebugLoc dl = Op.getDebugLoc();
7999
Dan Gohman31125812009-03-07 01:58:32 +00008000 // CF and OF aren't always set the way we want. Determine which
8001 // of these we need.
8002 bool NeedCF = false;
8003 bool NeedOF = false;
8004 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008005 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008006 case X86::COND_A: case X86::COND_AE:
8007 case X86::COND_B: case X86::COND_BE:
8008 NeedCF = true;
8009 break;
8010 case X86::COND_G: case X86::COND_GE:
8011 case X86::COND_L: case X86::COND_LE:
8012 case X86::COND_O: case X86::COND_NO:
8013 NeedOF = true;
8014 break;
Dan Gohman31125812009-03-07 01:58:32 +00008015 }
8016
Dan Gohman076aee32009-03-04 19:44:21 +00008017 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008018 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8019 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008020 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8021 // Emit a CMP with 0, which is the TEST pattern.
8022 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8023 DAG.getConstant(0, Op.getValueType()));
8024
8025 unsigned Opcode = 0;
8026 unsigned NumOperands = 0;
8027 switch (Op.getNode()->getOpcode()) {
8028 case ISD::ADD:
8029 // Due to an isel shortcoming, be conservative if this add is likely to be
8030 // selected as part of a load-modify-store instruction. When the root node
8031 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8032 // uses of other nodes in the match, such as the ADD in this case. This
8033 // leads to the ADD being left around and reselected, with the result being
8034 // two adds in the output. Alas, even if none our users are stores, that
8035 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8036 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8037 // climbing the DAG back to the root, and it doesn't seem to be worth the
8038 // effort.
8039 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008040 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8041 if (UI->getOpcode() != ISD::CopyToReg &&
8042 UI->getOpcode() != ISD::SETCC &&
8043 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008044 goto default_case;
8045
8046 if (ConstantSDNode *C =
8047 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8048 // An add of one will be selected as an INC.
8049 if (C->getAPIntValue() == 1) {
8050 Opcode = X86ISD::INC;
8051 NumOperands = 1;
8052 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008053 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008054
8055 // An add of negative one (subtract of one) will be selected as a DEC.
8056 if (C->getAPIntValue().isAllOnesValue()) {
8057 Opcode = X86ISD::DEC;
8058 NumOperands = 1;
8059 break;
8060 }
Dan Gohman076aee32009-03-04 19:44:21 +00008061 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008062
8063 // Otherwise use a regular EFLAGS-setting add.
8064 Opcode = X86ISD::ADD;
8065 NumOperands = 2;
8066 break;
8067 case ISD::AND: {
8068 // If the primary and result isn't used, don't bother using X86ISD::AND,
8069 // because a TEST instruction will be better.
8070 bool NonFlagUse = false;
8071 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8072 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8073 SDNode *User = *UI;
8074 unsigned UOpNo = UI.getOperandNo();
8075 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8076 // Look pass truncate.
8077 UOpNo = User->use_begin().getOperandNo();
8078 User = *User->use_begin();
8079 }
8080
8081 if (User->getOpcode() != ISD::BRCOND &&
8082 User->getOpcode() != ISD::SETCC &&
8083 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8084 NonFlagUse = true;
8085 break;
8086 }
Dan Gohman076aee32009-03-04 19:44:21 +00008087 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008088
8089 if (!NonFlagUse)
8090 break;
8091 }
8092 // FALL THROUGH
8093 case ISD::SUB:
8094 case ISD::OR:
8095 case ISD::XOR:
8096 // Due to the ISEL shortcoming noted above, be conservative if this op is
8097 // likely to be selected as part of a load-modify-store instruction.
8098 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8099 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8100 if (UI->getOpcode() == ISD::STORE)
8101 goto default_case;
8102
8103 // Otherwise use a regular EFLAGS-setting instruction.
8104 switch (Op.getNode()->getOpcode()) {
8105 default: llvm_unreachable("unexpected operator!");
8106 case ISD::SUB: Opcode = X86ISD::SUB; break;
8107 case ISD::OR: Opcode = X86ISD::OR; break;
8108 case ISD::XOR: Opcode = X86ISD::XOR; break;
8109 case ISD::AND: Opcode = X86ISD::AND; break;
8110 }
8111
8112 NumOperands = 2;
8113 break;
8114 case X86ISD::ADD:
8115 case X86ISD::SUB:
8116 case X86ISD::INC:
8117 case X86ISD::DEC:
8118 case X86ISD::OR:
8119 case X86ISD::XOR:
8120 case X86ISD::AND:
8121 return SDValue(Op.getNode(), 1);
8122 default:
8123 default_case:
8124 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008125 }
8126
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008127 if (Opcode == 0)
8128 // Emit a CMP with 0, which is the TEST pattern.
8129 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8130 DAG.getConstant(0, Op.getValueType()));
8131
8132 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8133 SmallVector<SDValue, 4> Ops;
8134 for (unsigned i = 0; i != NumOperands; ++i)
8135 Ops.push_back(Op.getOperand(i));
8136
8137 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8138 DAG.ReplaceAllUsesWith(Op, New);
8139 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008140}
8141
8142/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8143/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008144SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008145 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008146 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8147 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008148 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008149
8150 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008151 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008152}
8153
Evan Chengd40d03e2010-01-06 19:38:29 +00008154/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8155/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008156SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8157 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008158 SDValue Op0 = And.getOperand(0);
8159 SDValue Op1 = And.getOperand(1);
8160 if (Op0.getOpcode() == ISD::TRUNCATE)
8161 Op0 = Op0.getOperand(0);
8162 if (Op1.getOpcode() == ISD::TRUNCATE)
8163 Op1 = Op1.getOperand(0);
8164
Evan Chengd40d03e2010-01-06 19:38:29 +00008165 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008166 if (Op1.getOpcode() == ISD::SHL)
8167 std::swap(Op0, Op1);
8168 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008169 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8170 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008171 // If we looked past a truncate, check that it's only truncating away
8172 // known zeros.
8173 unsigned BitWidth = Op0.getValueSizeInBits();
8174 unsigned AndBitWidth = And.getValueSizeInBits();
8175 if (BitWidth > AndBitWidth) {
8176 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8177 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8178 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8179 return SDValue();
8180 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008181 LHS = Op1;
8182 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008183 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008184 } else if (Op1.getOpcode() == ISD::Constant) {
8185 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008186 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008187 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008188
8189 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008190 LHS = AndLHS.getOperand(0);
8191 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008192 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008193
8194 // Use BT if the immediate can't be encoded in a TEST instruction.
8195 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8196 LHS = AndLHS;
8197 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8198 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008199 }
Evan Cheng0488db92007-09-25 01:57:46 +00008200
Evan Chengd40d03e2010-01-06 19:38:29 +00008201 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008202 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008203 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008204 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008205 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008206 // Also promote i16 to i32 for performance / code size reason.
8207 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008208 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008209 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008210
Evan Chengd40d03e2010-01-06 19:38:29 +00008211 // If the operand types disagree, extend the shift amount to match. Since
8212 // BT ignores high bits (like shifts) we can use anyextend.
8213 if (LHS.getValueType() != RHS.getValueType())
8214 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008215
Evan Chengd40d03e2010-01-06 19:38:29 +00008216 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8217 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8218 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8219 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008220 }
8221
Evan Cheng54de3ea2010-01-05 06:52:31 +00008222 return SDValue();
8223}
8224
Dan Gohmand858e902010-04-17 15:26:15 +00008225SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008226
8227 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8228
Evan Cheng54de3ea2010-01-05 06:52:31 +00008229 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8230 SDValue Op0 = Op.getOperand(0);
8231 SDValue Op1 = Op.getOperand(1);
8232 DebugLoc dl = Op.getDebugLoc();
8233 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8234
8235 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008236 // Lower (X & (1 << N)) == 0 to BT(X, N).
8237 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8238 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008239 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008240 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008241 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008242 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8243 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8244 if (NewSetCC.getNode())
8245 return NewSetCC;
8246 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008247
Chris Lattner481eebc2010-12-19 21:23:48 +00008248 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8249 // these.
8250 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008251 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008252 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8253 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008254
Chris Lattner481eebc2010-12-19 21:23:48 +00008255 // If the input is a setcc, then reuse the input setcc or use a new one with
8256 // the inverted condition.
8257 if (Op0.getOpcode() == X86ISD::SETCC) {
8258 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8259 bool Invert = (CC == ISD::SETNE) ^
8260 cast<ConstantSDNode>(Op1)->isNullValue();
8261 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008262
Evan Cheng2c755ba2010-02-27 07:36:59 +00008263 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008264 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8265 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8266 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008267 }
8268
Evan Chenge5b51ac2010-04-17 06:13:15 +00008269 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008270 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008271 if (X86CC == X86::COND_INVALID)
8272 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008273
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008274 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008275 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008276 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008277}
8278
Craig Topper89af15e2011-09-18 08:03:58 +00008279// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008280// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008281static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008282 EVT VT = Op.getValueType();
8283
Duncan Sands28b77e92011-09-06 19:07:46 +00008284 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008285 "Unsupported value type for operation");
8286
8287 int NumElems = VT.getVectorNumElements();
8288 DebugLoc dl = Op.getDebugLoc();
8289 SDValue CC = Op.getOperand(2);
8290 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8291 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8292
8293 // Extract the LHS vectors
8294 SDValue LHS = Op.getOperand(0);
8295 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8296 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8297
8298 // Extract the RHS vectors
8299 SDValue RHS = Op.getOperand(1);
8300 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8301 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8302
8303 // Issue the operation on the smaller types and concatenate the result back
8304 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8305 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8306 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8307 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8308 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8309}
8310
8311
Dan Gohmand858e902010-04-17 15:26:15 +00008312SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008313 SDValue Cond;
8314 SDValue Op0 = Op.getOperand(0);
8315 SDValue Op1 = Op.getOperand(1);
8316 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008317 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008318 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8319 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008320 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008321
8322 if (isFP) {
8323 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008324 EVT EltVT = Op0.getValueType().getVectorElementType();
8325 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8326
8327 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008328 bool Swap = false;
8329
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008330 // SSE Condition code mapping:
8331 // 0 - EQ
8332 // 1 - LT
8333 // 2 - LE
8334 // 3 - UNORD
8335 // 4 - NEQ
8336 // 5 - NLT
8337 // 6 - NLE
8338 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008339 switch (SetCCOpcode) {
8340 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008341 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008342 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008343 case ISD::SETOGT:
8344 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008345 case ISD::SETLT:
8346 case ISD::SETOLT: SSECC = 1; break;
8347 case ISD::SETOGE:
8348 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008349 case ISD::SETLE:
8350 case ISD::SETOLE: SSECC = 2; break;
8351 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008352 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008353 case ISD::SETNE: SSECC = 4; break;
8354 case ISD::SETULE: Swap = true;
8355 case ISD::SETUGE: SSECC = 5; break;
8356 case ISD::SETULT: Swap = true;
8357 case ISD::SETUGT: SSECC = 6; break;
8358 case ISD::SETO: SSECC = 7; break;
8359 }
8360 if (Swap)
8361 std::swap(Op0, Op1);
8362
Nate Begemanfb8ead02008-07-25 19:05:58 +00008363 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008364 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008365 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008366 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008367 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8368 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008369 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008370 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008371 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008372 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8373 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008374 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008375 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008376 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008377 }
8378 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008379 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008380 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008381
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008382 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008383 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008384 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008385
Nate Begeman30a0de92008-07-17 16:51:19 +00008386 // We are handling one of the integer comparisons here. Since SSE only has
8387 // GT and EQ comparisons for integer, swapping operands and multiple
8388 // operations may be required for some comparisons.
8389 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8390 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008391
Craig Topper0a150352011-11-09 08:06:13 +00008392 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008393 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008394 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8395 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8396 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8397 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008398 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008399
Nate Begeman30a0de92008-07-17 16:51:19 +00008400 switch (SetCCOpcode) {
8401 default: break;
8402 case ISD::SETNE: Invert = true;
8403 case ISD::SETEQ: Opc = EQOpc; break;
8404 case ISD::SETLT: Swap = true;
8405 case ISD::SETGT: Opc = GTOpc; break;
8406 case ISD::SETGE: Swap = true;
8407 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8408 case ISD::SETULT: Swap = true;
8409 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8410 case ISD::SETUGE: Swap = true;
8411 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8412 }
8413 if (Swap)
8414 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008415
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008416 // Check that the operation in question is available (most are plain SSE2,
8417 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topperd0a31172012-01-10 06:37:29 +00008418 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008419 return SDValue();
Craig Topperd0a31172012-01-10 06:37:29 +00008420 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008421 return SDValue();
8422
Nate Begeman30a0de92008-07-17 16:51:19 +00008423 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8424 // bits of the inputs before performing those operations.
8425 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008426 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008427 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8428 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008429 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008430 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8431 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008432 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8433 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008434 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008435
Dale Johannesenace16102009-02-03 19:33:06 +00008436 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008437
8438 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008439 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008440 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008441
Nate Begeman30a0de92008-07-17 16:51:19 +00008442 return Result;
8443}
Evan Cheng0488db92007-09-25 01:57:46 +00008444
Evan Cheng370e5342008-12-03 08:38:43 +00008445// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008446static bool isX86LogicalCmp(SDValue Op) {
8447 unsigned Opc = Op.getNode()->getOpcode();
8448 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8449 return true;
8450 if (Op.getResNo() == 1 &&
8451 (Opc == X86ISD::ADD ||
8452 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008453 Opc == X86ISD::ADC ||
8454 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008455 Opc == X86ISD::SMUL ||
8456 Opc == X86ISD::UMUL ||
8457 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008458 Opc == X86ISD::DEC ||
8459 Opc == X86ISD::OR ||
8460 Opc == X86ISD::XOR ||
8461 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008462 return true;
8463
Chris Lattner9637d5b2010-12-05 07:49:54 +00008464 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8465 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008466
Dan Gohman076aee32009-03-04 19:44:21 +00008467 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008468}
8469
Chris Lattnera2b56002010-12-05 01:23:24 +00008470static bool isZero(SDValue V) {
8471 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8472 return C && C->isNullValue();
8473}
8474
Chris Lattner96908b12010-12-05 02:00:51 +00008475static bool isAllOnes(SDValue V) {
8476 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8477 return C && C->isAllOnesValue();
8478}
8479
Dan Gohmand858e902010-04-17 15:26:15 +00008480SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008481 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008482 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008483 SDValue Op1 = Op.getOperand(1);
8484 SDValue Op2 = Op.getOperand(2);
8485 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008486 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008487
Dan Gohman1a492952009-10-20 16:22:37 +00008488 if (Cond.getOpcode() == ISD::SETCC) {
8489 SDValue NewCond = LowerSETCC(Cond, DAG);
8490 if (NewCond.getNode())
8491 Cond = NewCond;
8492 }
Evan Cheng734503b2006-09-11 02:19:56 +00008493
Chris Lattnera2b56002010-12-05 01:23:24 +00008494 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008495 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008496 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008497 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008498 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008499 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8500 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008501 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008502
Chris Lattnera2b56002010-12-05 01:23:24 +00008503 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008504
8505 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008506 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8507 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008508
8509 SDValue CmpOp0 = Cmp.getOperand(0);
8510 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8511 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008512
Chris Lattner96908b12010-12-05 02:00:51 +00008513 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008514 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8515 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008516
Chris Lattner96908b12010-12-05 02:00:51 +00008517 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8518 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008519
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008520 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008521 if (N2C == 0 || !N2C->isNullValue())
8522 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8523 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008524 }
8525 }
8526
Chris Lattnera2b56002010-12-05 01:23:24 +00008527 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008528 if (Cond.getOpcode() == ISD::AND &&
8529 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8530 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008531 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008532 Cond = Cond.getOperand(0);
8533 }
8534
Evan Cheng3f41d662007-10-08 22:16:29 +00008535 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8536 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008537 unsigned CondOpcode = Cond.getOpcode();
8538 if (CondOpcode == X86ISD::SETCC ||
8539 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008540 CC = Cond.getOperand(0);
8541
Dan Gohman475871a2008-07-27 21:46:04 +00008542 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008543 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008544 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008545
Evan Cheng3f41d662007-10-08 22:16:29 +00008546 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008547 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008548 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008549 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008550
Chris Lattnerd1980a52009-03-12 06:52:53 +00008551 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8552 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008553 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008554 addTest = false;
8555 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008556 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8557 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8558 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8559 Cond.getOperand(0).getValueType() != MVT::i8)) {
8560 SDValue LHS = Cond.getOperand(0);
8561 SDValue RHS = Cond.getOperand(1);
8562 unsigned X86Opcode;
8563 unsigned X86Cond;
8564 SDVTList VTs;
8565 switch (CondOpcode) {
8566 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8567 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8568 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8569 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8570 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8571 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8572 default: llvm_unreachable("unexpected overflowing operator");
8573 }
8574 if (CondOpcode == ISD::UMULO)
8575 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8576 MVT::i32);
8577 else
8578 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8579
8580 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8581
8582 if (CondOpcode == ISD::UMULO)
8583 Cond = X86Op.getValue(2);
8584 else
8585 Cond = X86Op.getValue(1);
8586
8587 CC = DAG.getConstant(X86Cond, MVT::i8);
8588 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008589 }
8590
8591 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008592 // Look pass the truncate.
8593 if (Cond.getOpcode() == ISD::TRUNCATE)
8594 Cond = Cond.getOperand(0);
8595
8596 // We know the result of AND is compared against zero. Try to match
8597 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008598 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008599 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008600 if (NewSetCC.getNode()) {
8601 CC = NewSetCC.getOperand(0);
8602 Cond = NewSetCC.getOperand(1);
8603 addTest = false;
8604 }
8605 }
8606 }
8607
8608 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008609 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008610 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008611 }
8612
Benjamin Kramere915ff32010-12-22 23:09:28 +00008613 // a < b ? -1 : 0 -> RES = ~setcc_carry
8614 // a < b ? 0 : -1 -> RES = setcc_carry
8615 // a >= b ? -1 : 0 -> RES = setcc_carry
8616 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8617 if (Cond.getOpcode() == X86ISD::CMP) {
8618 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8619
8620 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8621 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8622 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8623 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8624 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8625 return DAG.getNOT(DL, Res, Res.getValueType());
8626 return Res;
8627 }
8628 }
8629
Evan Cheng0488db92007-09-25 01:57:46 +00008630 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8631 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008632 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008633 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008634 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008635}
8636
Evan Cheng370e5342008-12-03 08:38:43 +00008637// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8638// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8639// from the AND / OR.
8640static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8641 Opc = Op.getOpcode();
8642 if (Opc != ISD::OR && Opc != ISD::AND)
8643 return false;
8644 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8645 Op.getOperand(0).hasOneUse() &&
8646 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8647 Op.getOperand(1).hasOneUse());
8648}
8649
Evan Cheng961d6d42009-02-02 08:19:07 +00008650// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8651// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008652static bool isXor1OfSetCC(SDValue Op) {
8653 if (Op.getOpcode() != ISD::XOR)
8654 return false;
8655 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8656 if (N1C && N1C->getAPIntValue() == 1) {
8657 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8658 Op.getOperand(0).hasOneUse();
8659 }
8660 return false;
8661}
8662
Dan Gohmand858e902010-04-17 15:26:15 +00008663SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008664 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008665 SDValue Chain = Op.getOperand(0);
8666 SDValue Cond = Op.getOperand(1);
8667 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008668 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008669 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008670 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008671
Dan Gohman1a492952009-10-20 16:22:37 +00008672 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008673 // Check for setcc([su]{add,sub,mul}o == 0).
8674 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8675 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8676 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8677 Cond.getOperand(0).getResNo() == 1 &&
8678 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8679 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8680 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8681 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8682 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8683 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8684 Inverted = true;
8685 Cond = Cond.getOperand(0);
8686 } else {
8687 SDValue NewCond = LowerSETCC(Cond, DAG);
8688 if (NewCond.getNode())
8689 Cond = NewCond;
8690 }
Dan Gohman1a492952009-10-20 16:22:37 +00008691 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008692#if 0
8693 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008694 else if (Cond.getOpcode() == X86ISD::ADD ||
8695 Cond.getOpcode() == X86ISD::SUB ||
8696 Cond.getOpcode() == X86ISD::SMUL ||
8697 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008698 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008699#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008700
Evan Chengad9c0a32009-12-15 00:53:42 +00008701 // Look pass (and (setcc_carry (cmp ...)), 1).
8702 if (Cond.getOpcode() == ISD::AND &&
8703 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8704 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008705 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008706 Cond = Cond.getOperand(0);
8707 }
8708
Evan Cheng3f41d662007-10-08 22:16:29 +00008709 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8710 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008711 unsigned CondOpcode = Cond.getOpcode();
8712 if (CondOpcode == X86ISD::SETCC ||
8713 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008714 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008715
Dan Gohman475871a2008-07-27 21:46:04 +00008716 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008717 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008718 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008719 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008720 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008721 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008722 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008723 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008724 default: break;
8725 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008726 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008727 // These can only come from an arithmetic instruction with overflow,
8728 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008729 Cond = Cond.getNode()->getOperand(1);
8730 addTest = false;
8731 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008732 }
Evan Cheng0488db92007-09-25 01:57:46 +00008733 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008734 }
8735 CondOpcode = Cond.getOpcode();
8736 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8737 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8738 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8739 Cond.getOperand(0).getValueType() != MVT::i8)) {
8740 SDValue LHS = Cond.getOperand(0);
8741 SDValue RHS = Cond.getOperand(1);
8742 unsigned X86Opcode;
8743 unsigned X86Cond;
8744 SDVTList VTs;
8745 switch (CondOpcode) {
8746 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8747 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8748 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8749 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8750 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8751 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8752 default: llvm_unreachable("unexpected overflowing operator");
8753 }
8754 if (Inverted)
8755 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8756 if (CondOpcode == ISD::UMULO)
8757 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8758 MVT::i32);
8759 else
8760 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8761
8762 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8763
8764 if (CondOpcode == ISD::UMULO)
8765 Cond = X86Op.getValue(2);
8766 else
8767 Cond = X86Op.getValue(1);
8768
8769 CC = DAG.getConstant(X86Cond, MVT::i8);
8770 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008771 } else {
8772 unsigned CondOpc;
8773 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8774 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008775 if (CondOpc == ISD::OR) {
8776 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8777 // two branches instead of an explicit OR instruction with a
8778 // separate test.
8779 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008780 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008781 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008782 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008783 Chain, Dest, CC, Cmp);
8784 CC = Cond.getOperand(1).getOperand(0);
8785 Cond = Cmp;
8786 addTest = false;
8787 }
8788 } else { // ISD::AND
8789 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8790 // two branches instead of an explicit AND instruction with a
8791 // separate test. However, we only do this if this block doesn't
8792 // have a fall-through edge, because this requires an explicit
8793 // jmp when the condition is false.
8794 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008795 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008796 Op.getNode()->hasOneUse()) {
8797 X86::CondCode CCode =
8798 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8799 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008800 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008801 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008802 // Look for an unconditional branch following this conditional branch.
8803 // We need this because we need to reverse the successors in order
8804 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008805 if (User->getOpcode() == ISD::BR) {
8806 SDValue FalseBB = User->getOperand(1);
8807 SDNode *NewBR =
8808 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008809 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008810 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008811 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008812
Dale Johannesene4d209d2009-02-03 20:21:25 +00008813 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008814 Chain, Dest, CC, Cmp);
8815 X86::CondCode CCode =
8816 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8817 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008818 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008819 Cond = Cmp;
8820 addTest = false;
8821 }
8822 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008823 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008824 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8825 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8826 // It should be transformed during dag combiner except when the condition
8827 // is set by a arithmetics with overflow node.
8828 X86::CondCode CCode =
8829 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8830 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008831 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008832 Cond = Cond.getOperand(0).getOperand(1);
8833 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008834 } else if (Cond.getOpcode() == ISD::SETCC &&
8835 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8836 // For FCMP_OEQ, we can emit
8837 // two branches instead of an explicit AND instruction with a
8838 // separate test. However, we only do this if this block doesn't
8839 // have a fall-through edge, because this requires an explicit
8840 // jmp when the condition is false.
8841 if (Op.getNode()->hasOneUse()) {
8842 SDNode *User = *Op.getNode()->use_begin();
8843 // Look for an unconditional branch following this conditional branch.
8844 // We need this because we need to reverse the successors in order
8845 // to implement FCMP_OEQ.
8846 if (User->getOpcode() == ISD::BR) {
8847 SDValue FalseBB = User->getOperand(1);
8848 SDNode *NewBR =
8849 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8850 assert(NewBR == User);
8851 (void)NewBR;
8852 Dest = FalseBB;
8853
8854 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8855 Cond.getOperand(0), Cond.getOperand(1));
8856 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8857 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8858 Chain, Dest, CC, Cmp);
8859 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8860 Cond = Cmp;
8861 addTest = false;
8862 }
8863 }
8864 } else if (Cond.getOpcode() == ISD::SETCC &&
8865 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8866 // For FCMP_UNE, we can emit
8867 // two branches instead of an explicit AND instruction with a
8868 // separate test. However, we only do this if this block doesn't
8869 // have a fall-through edge, because this requires an explicit
8870 // jmp when the condition is false.
8871 if (Op.getNode()->hasOneUse()) {
8872 SDNode *User = *Op.getNode()->use_begin();
8873 // Look for an unconditional branch following this conditional branch.
8874 // We need this because we need to reverse the successors in order
8875 // to implement FCMP_UNE.
8876 if (User->getOpcode() == ISD::BR) {
8877 SDValue FalseBB = User->getOperand(1);
8878 SDNode *NewBR =
8879 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8880 assert(NewBR == User);
8881 (void)NewBR;
8882
8883 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8884 Cond.getOperand(0), Cond.getOperand(1));
8885 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8886 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8887 Chain, Dest, CC, Cmp);
8888 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8889 Cond = Cmp;
8890 addTest = false;
8891 Dest = FalseBB;
8892 }
8893 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008894 }
Evan Cheng0488db92007-09-25 01:57:46 +00008895 }
8896
8897 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008898 // Look pass the truncate.
8899 if (Cond.getOpcode() == ISD::TRUNCATE)
8900 Cond = Cond.getOperand(0);
8901
8902 // We know the result of AND is compared against zero. Try to match
8903 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008904 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008905 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8906 if (NewSetCC.getNode()) {
8907 CC = NewSetCC.getOperand(0);
8908 Cond = NewSetCC.getOperand(1);
8909 addTest = false;
8910 }
8911 }
8912 }
8913
8914 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008915 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008916 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008917 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008918 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008919 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008920}
8921
Anton Korobeynikove060b532007-04-17 19:34:00 +00008922
8923// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8924// Calls to _alloca is needed to probe the stack when allocating more than 4k
8925// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8926// that the guard pages used by the OS virtual memory manager are allocated in
8927// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008928SDValue
8929X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008930 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008931 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008932 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008933 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008934 "are being used");
8935 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008936 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008937
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008938 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008939 SDValue Chain = Op.getOperand(0);
8940 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008941 // FIXME: Ensure alignment here
8942
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008943 bool Is64Bit = Subtarget->is64Bit();
8944 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008945
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008946 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008947 MachineFunction &MF = DAG.getMachineFunction();
8948 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008949
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008950 if (Is64Bit) {
8951 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008952 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008953 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008954
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008955 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8956 I != E; I++)
8957 if (I->hasNestAttr())
8958 report_fatal_error("Cannot use segmented stacks with functions that "
8959 "have nested arguments.");
8960 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008961
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008962 const TargetRegisterClass *AddrRegClass =
8963 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8964 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8965 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8966 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8967 DAG.getRegister(Vreg, SPTy));
8968 SDValue Ops1[2] = { Value, Chain };
8969 return DAG.getMergeValues(Ops1, 2, dl);
8970 } else {
8971 SDValue Flag;
8972 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008973
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008974 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
8975 Flag = Chain.getValue(1);
8976 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008977
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008978 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
8979 Flag = Chain.getValue(1);
8980
8981 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
8982
8983 SDValue Ops1[2] = { Chain.getValue(0), Chain };
8984 return DAG.getMergeValues(Ops1, 2, dl);
8985 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008986}
8987
Dan Gohmand858e902010-04-17 15:26:15 +00008988SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008989 MachineFunction &MF = DAG.getMachineFunction();
8990 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8991
Dan Gohman69de1932008-02-06 22:27:42 +00008992 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008993 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008994
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008995 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008996 // vastart just stores the address of the VarArgsFrameIndex slot into the
8997 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008998 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8999 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009000 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9001 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009002 }
9003
9004 // __va_list_tag:
9005 // gp_offset (0 - 6 * 8)
9006 // fp_offset (48 - 48 + 8 * 16)
9007 // overflow_arg_area (point to parameters coming in memory).
9008 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009009 SmallVector<SDValue, 8> MemOps;
9010 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009011 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009012 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009013 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9014 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009015 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009016 MemOps.push_back(Store);
9017
9018 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009019 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009020 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009021 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009022 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9023 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009024 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009025 MemOps.push_back(Store);
9026
9027 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009028 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009029 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009030 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9031 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009032 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9033 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009034 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009035 MemOps.push_back(Store);
9036
9037 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009038 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009039 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009040 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9041 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009042 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9043 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009044 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009045 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009046 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009047}
9048
Dan Gohmand858e902010-04-17 15:26:15 +00009049SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009050 assert(Subtarget->is64Bit() &&
9051 "LowerVAARG only handles 64-bit va_arg!");
9052 assert((Subtarget->isTargetLinux() ||
9053 Subtarget->isTargetDarwin()) &&
9054 "Unhandled target in LowerVAARG");
9055 assert(Op.getNode()->getNumOperands() == 4);
9056 SDValue Chain = Op.getOperand(0);
9057 SDValue SrcPtr = Op.getOperand(1);
9058 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9059 unsigned Align = Op.getConstantOperandVal(3);
9060 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009061
Dan Gohman320afb82010-10-12 18:00:49 +00009062 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009063 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009064 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9065 uint8_t ArgMode;
9066
9067 // Decide which area this value should be read from.
9068 // TODO: Implement the AMD64 ABI in its entirety. This simple
9069 // selection mechanism works only for the basic types.
9070 if (ArgVT == MVT::f80) {
9071 llvm_unreachable("va_arg for f80 not yet implemented");
9072 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9073 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9074 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9075 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9076 } else {
9077 llvm_unreachable("Unhandled argument type in LowerVAARG");
9078 }
9079
9080 if (ArgMode == 2) {
9081 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009082 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009083 !(DAG.getMachineFunction()
9084 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009085 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009086 }
9087
9088 // Insert VAARG_64 node into the DAG
9089 // VAARG_64 returns two values: Variable Argument Address, Chain
9090 SmallVector<SDValue, 11> InstOps;
9091 InstOps.push_back(Chain);
9092 InstOps.push_back(SrcPtr);
9093 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9094 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9095 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9096 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9097 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9098 VTs, &InstOps[0], InstOps.size(),
9099 MVT::i64,
9100 MachinePointerInfo(SV),
9101 /*Align=*/0,
9102 /*Volatile=*/false,
9103 /*ReadMem=*/true,
9104 /*WriteMem=*/true);
9105 Chain = VAARG.getValue(1);
9106
9107 // Load the next argument and return it
9108 return DAG.getLoad(ArgVT, dl,
9109 Chain,
9110 VAARG,
9111 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009112 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009113}
9114
Dan Gohmand858e902010-04-17 15:26:15 +00009115SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009116 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009117 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009118 SDValue Chain = Op.getOperand(0);
9119 SDValue DstPtr = Op.getOperand(1);
9120 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009121 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9122 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009123 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009124
Chris Lattnere72f2022010-09-21 05:40:29 +00009125 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009126 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009127 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009128 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009129}
9130
Dan Gohman475871a2008-07-27 21:46:04 +00009131SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009132X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009133 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009134 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009135 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009136 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009137 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009138 case Intrinsic::x86_sse_comieq_ss:
9139 case Intrinsic::x86_sse_comilt_ss:
9140 case Intrinsic::x86_sse_comile_ss:
9141 case Intrinsic::x86_sse_comigt_ss:
9142 case Intrinsic::x86_sse_comige_ss:
9143 case Intrinsic::x86_sse_comineq_ss:
9144 case Intrinsic::x86_sse_ucomieq_ss:
9145 case Intrinsic::x86_sse_ucomilt_ss:
9146 case Intrinsic::x86_sse_ucomile_ss:
9147 case Intrinsic::x86_sse_ucomigt_ss:
9148 case Intrinsic::x86_sse_ucomige_ss:
9149 case Intrinsic::x86_sse_ucomineq_ss:
9150 case Intrinsic::x86_sse2_comieq_sd:
9151 case Intrinsic::x86_sse2_comilt_sd:
9152 case Intrinsic::x86_sse2_comile_sd:
9153 case Intrinsic::x86_sse2_comigt_sd:
9154 case Intrinsic::x86_sse2_comige_sd:
9155 case Intrinsic::x86_sse2_comineq_sd:
9156 case Intrinsic::x86_sse2_ucomieq_sd:
9157 case Intrinsic::x86_sse2_ucomilt_sd:
9158 case Intrinsic::x86_sse2_ucomile_sd:
9159 case Intrinsic::x86_sse2_ucomigt_sd:
9160 case Intrinsic::x86_sse2_ucomige_sd:
9161 case Intrinsic::x86_sse2_ucomineq_sd: {
9162 unsigned Opc = 0;
9163 ISD::CondCode CC = ISD::SETCC_INVALID;
9164 switch (IntNo) {
9165 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009166 case Intrinsic::x86_sse_comieq_ss:
9167 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009168 Opc = X86ISD::COMI;
9169 CC = ISD::SETEQ;
9170 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009171 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009172 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009173 Opc = X86ISD::COMI;
9174 CC = ISD::SETLT;
9175 break;
9176 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009177 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009178 Opc = X86ISD::COMI;
9179 CC = ISD::SETLE;
9180 break;
9181 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009182 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009183 Opc = X86ISD::COMI;
9184 CC = ISD::SETGT;
9185 break;
9186 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009187 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009188 Opc = X86ISD::COMI;
9189 CC = ISD::SETGE;
9190 break;
9191 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009192 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009193 Opc = X86ISD::COMI;
9194 CC = ISD::SETNE;
9195 break;
9196 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009197 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009198 Opc = X86ISD::UCOMI;
9199 CC = ISD::SETEQ;
9200 break;
9201 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009202 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009203 Opc = X86ISD::UCOMI;
9204 CC = ISD::SETLT;
9205 break;
9206 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009207 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009208 Opc = X86ISD::UCOMI;
9209 CC = ISD::SETLE;
9210 break;
9211 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009212 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009213 Opc = X86ISD::UCOMI;
9214 CC = ISD::SETGT;
9215 break;
9216 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009217 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009218 Opc = X86ISD::UCOMI;
9219 CC = ISD::SETGE;
9220 break;
9221 case Intrinsic::x86_sse_ucomineq_ss:
9222 case Intrinsic::x86_sse2_ucomineq_sd:
9223 Opc = X86ISD::UCOMI;
9224 CC = ISD::SETNE;
9225 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009226 }
Evan Cheng734503b2006-09-11 02:19:56 +00009227
Dan Gohman475871a2008-07-27 21:46:04 +00009228 SDValue LHS = Op.getOperand(1);
9229 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009230 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009231 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009232 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9233 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9234 DAG.getConstant(X86CC, MVT::i8), Cond);
9235 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009236 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009237 // Arithmetic intrinsics.
9238 case Intrinsic::x86_sse3_hadd_ps:
9239 case Intrinsic::x86_sse3_hadd_pd:
9240 case Intrinsic::x86_avx_hadd_ps_256:
9241 case Intrinsic::x86_avx_hadd_pd_256:
9242 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9243 Op.getOperand(1), Op.getOperand(2));
9244 case Intrinsic::x86_sse3_hsub_ps:
9245 case Intrinsic::x86_sse3_hsub_pd:
9246 case Intrinsic::x86_avx_hsub_ps_256:
9247 case Intrinsic::x86_avx_hsub_pd_256:
9248 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9249 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009250 case Intrinsic::x86_avx2_psllv_d:
9251 case Intrinsic::x86_avx2_psllv_q:
9252 case Intrinsic::x86_avx2_psllv_d_256:
9253 case Intrinsic::x86_avx2_psllv_q_256:
9254 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9255 Op.getOperand(1), Op.getOperand(2));
9256 case Intrinsic::x86_avx2_psrlv_d:
9257 case Intrinsic::x86_avx2_psrlv_q:
9258 case Intrinsic::x86_avx2_psrlv_d_256:
9259 case Intrinsic::x86_avx2_psrlv_q_256:
9260 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9261 Op.getOperand(1), Op.getOperand(2));
9262 case Intrinsic::x86_avx2_psrav_d:
9263 case Intrinsic::x86_avx2_psrav_d_256:
9264 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9265 Op.getOperand(1), Op.getOperand(2));
9266
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009267 // ptest and testp intrinsics. The intrinsic these come from are designed to
9268 // return an integer value, not just an instruction so lower it to the ptest
9269 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009270 case Intrinsic::x86_sse41_ptestz:
9271 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009272 case Intrinsic::x86_sse41_ptestnzc:
9273 case Intrinsic::x86_avx_ptestz_256:
9274 case Intrinsic::x86_avx_ptestc_256:
9275 case Intrinsic::x86_avx_ptestnzc_256:
9276 case Intrinsic::x86_avx_vtestz_ps:
9277 case Intrinsic::x86_avx_vtestc_ps:
9278 case Intrinsic::x86_avx_vtestnzc_ps:
9279 case Intrinsic::x86_avx_vtestz_pd:
9280 case Intrinsic::x86_avx_vtestc_pd:
9281 case Intrinsic::x86_avx_vtestnzc_pd:
9282 case Intrinsic::x86_avx_vtestz_ps_256:
9283 case Intrinsic::x86_avx_vtestc_ps_256:
9284 case Intrinsic::x86_avx_vtestnzc_ps_256:
9285 case Intrinsic::x86_avx_vtestz_pd_256:
9286 case Intrinsic::x86_avx_vtestc_pd_256:
9287 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9288 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009289 unsigned X86CC = 0;
9290 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009291 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009292 case Intrinsic::x86_avx_vtestz_ps:
9293 case Intrinsic::x86_avx_vtestz_pd:
9294 case Intrinsic::x86_avx_vtestz_ps_256:
9295 case Intrinsic::x86_avx_vtestz_pd_256:
9296 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009297 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009298 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009299 // ZF = 1
9300 X86CC = X86::COND_E;
9301 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009302 case Intrinsic::x86_avx_vtestc_ps:
9303 case Intrinsic::x86_avx_vtestc_pd:
9304 case Intrinsic::x86_avx_vtestc_ps_256:
9305 case Intrinsic::x86_avx_vtestc_pd_256:
9306 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009307 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009308 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009309 // CF = 1
9310 X86CC = X86::COND_B;
9311 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009312 case Intrinsic::x86_avx_vtestnzc_ps:
9313 case Intrinsic::x86_avx_vtestnzc_pd:
9314 case Intrinsic::x86_avx_vtestnzc_ps_256:
9315 case Intrinsic::x86_avx_vtestnzc_pd_256:
9316 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009317 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009318 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009319 // ZF and CF = 0
9320 X86CC = X86::COND_A;
9321 break;
9322 }
Eric Christopherfd179292009-08-27 18:07:15 +00009323
Eric Christopher71c67532009-07-29 00:28:05 +00009324 SDValue LHS = Op.getOperand(1);
9325 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009326 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9327 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009328 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9329 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9330 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009331 }
Evan Cheng5759f972008-05-04 09:15:50 +00009332
9333 // Fix vector shift instructions where the last operand is a non-immediate
9334 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009335 case Intrinsic::x86_avx2_pslli_w:
9336 case Intrinsic::x86_avx2_pslli_d:
9337 case Intrinsic::x86_avx2_pslli_q:
9338 case Intrinsic::x86_avx2_psrli_w:
9339 case Intrinsic::x86_avx2_psrli_d:
9340 case Intrinsic::x86_avx2_psrli_q:
9341 case Intrinsic::x86_avx2_psrai_w:
9342 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009343 case Intrinsic::x86_sse2_pslli_w:
9344 case Intrinsic::x86_sse2_pslli_d:
9345 case Intrinsic::x86_sse2_pslli_q:
9346 case Intrinsic::x86_sse2_psrli_w:
9347 case Intrinsic::x86_sse2_psrli_d:
9348 case Intrinsic::x86_sse2_psrli_q:
9349 case Intrinsic::x86_sse2_psrai_w:
9350 case Intrinsic::x86_sse2_psrai_d:
9351 case Intrinsic::x86_mmx_pslli_w:
9352 case Intrinsic::x86_mmx_pslli_d:
9353 case Intrinsic::x86_mmx_pslli_q:
9354 case Intrinsic::x86_mmx_psrli_w:
9355 case Intrinsic::x86_mmx_psrli_d:
9356 case Intrinsic::x86_mmx_psrli_q:
9357 case Intrinsic::x86_mmx_psrai_w:
9358 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009359 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009360 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009361 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009362
9363 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009364 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009365 switch (IntNo) {
9366 case Intrinsic::x86_sse2_pslli_w:
9367 NewIntNo = Intrinsic::x86_sse2_psll_w;
9368 break;
9369 case Intrinsic::x86_sse2_pslli_d:
9370 NewIntNo = Intrinsic::x86_sse2_psll_d;
9371 break;
9372 case Intrinsic::x86_sse2_pslli_q:
9373 NewIntNo = Intrinsic::x86_sse2_psll_q;
9374 break;
9375 case Intrinsic::x86_sse2_psrli_w:
9376 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9377 break;
9378 case Intrinsic::x86_sse2_psrli_d:
9379 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9380 break;
9381 case Intrinsic::x86_sse2_psrli_q:
9382 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9383 break;
9384 case Intrinsic::x86_sse2_psrai_w:
9385 NewIntNo = Intrinsic::x86_sse2_psra_w;
9386 break;
9387 case Intrinsic::x86_sse2_psrai_d:
9388 NewIntNo = Intrinsic::x86_sse2_psra_d;
9389 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009390 case Intrinsic::x86_avx2_pslli_w:
9391 NewIntNo = Intrinsic::x86_avx2_psll_w;
9392 break;
9393 case Intrinsic::x86_avx2_pslli_d:
9394 NewIntNo = Intrinsic::x86_avx2_psll_d;
9395 break;
9396 case Intrinsic::x86_avx2_pslli_q:
9397 NewIntNo = Intrinsic::x86_avx2_psll_q;
9398 break;
9399 case Intrinsic::x86_avx2_psrli_w:
9400 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9401 break;
9402 case Intrinsic::x86_avx2_psrli_d:
9403 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9404 break;
9405 case Intrinsic::x86_avx2_psrli_q:
9406 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9407 break;
9408 case Intrinsic::x86_avx2_psrai_w:
9409 NewIntNo = Intrinsic::x86_avx2_psra_w;
9410 break;
9411 case Intrinsic::x86_avx2_psrai_d:
9412 NewIntNo = Intrinsic::x86_avx2_psra_d;
9413 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009414 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009415 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009416 switch (IntNo) {
9417 case Intrinsic::x86_mmx_pslli_w:
9418 NewIntNo = Intrinsic::x86_mmx_psll_w;
9419 break;
9420 case Intrinsic::x86_mmx_pslli_d:
9421 NewIntNo = Intrinsic::x86_mmx_psll_d;
9422 break;
9423 case Intrinsic::x86_mmx_pslli_q:
9424 NewIntNo = Intrinsic::x86_mmx_psll_q;
9425 break;
9426 case Intrinsic::x86_mmx_psrli_w:
9427 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9428 break;
9429 case Intrinsic::x86_mmx_psrli_d:
9430 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9431 break;
9432 case Intrinsic::x86_mmx_psrli_q:
9433 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9434 break;
9435 case Intrinsic::x86_mmx_psrai_w:
9436 NewIntNo = Intrinsic::x86_mmx_psra_w;
9437 break;
9438 case Intrinsic::x86_mmx_psrai_d:
9439 NewIntNo = Intrinsic::x86_mmx_psra_d;
9440 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009441 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009442 }
9443 break;
9444 }
9445 }
Mon P Wangefa42202009-09-03 19:56:25 +00009446
9447 // The vector shift intrinsics with scalars uses 32b shift amounts but
9448 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9449 // to be zero.
9450 SDValue ShOps[4];
9451 ShOps[0] = ShAmt;
9452 ShOps[1] = DAG.getConstant(0, MVT::i32);
9453 if (ShAmtVT == MVT::v4i32) {
9454 ShOps[2] = DAG.getUNDEF(MVT::i32);
9455 ShOps[3] = DAG.getUNDEF(MVT::i32);
9456 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9457 } else {
9458 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009459// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009460 }
9461
Owen Andersone50ed302009-08-10 22:56:29 +00009462 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009463 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009464 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009465 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009466 Op.getOperand(1), ShAmt);
9467 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009468 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009469}
Evan Cheng72261582005-12-20 06:22:03 +00009470
Dan Gohmand858e902010-04-17 15:26:15 +00009471SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9472 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009473 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9474 MFI->setReturnAddressIsTaken(true);
9475
Bill Wendling64e87322009-01-16 19:25:27 +00009476 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009477 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009478
9479 if (Depth > 0) {
9480 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9481 SDValue Offset =
9482 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009483 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009484 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009485 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009486 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009487 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009488 }
9489
9490 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009491 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009492 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009493 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009494}
9495
Dan Gohmand858e902010-04-17 15:26:15 +00009496SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009497 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9498 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009499
Owen Andersone50ed302009-08-10 22:56:29 +00009500 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009501 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009502 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9503 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009504 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009505 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009506 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9507 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009508 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009509 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009510}
9511
Dan Gohman475871a2008-07-27 21:46:04 +00009512SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009513 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009514 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009515}
9516
Dan Gohmand858e902010-04-17 15:26:15 +00009517SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009518 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009519 SDValue Chain = Op.getOperand(0);
9520 SDValue Offset = Op.getOperand(1);
9521 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009522 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009523
Dan Gohmand8816272010-08-11 18:14:00 +00009524 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9525 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9526 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009527 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009528
Dan Gohmand8816272010-08-11 18:14:00 +00009529 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9530 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009531 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009532 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9533 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009534 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009535 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009536
Dale Johannesene4d209d2009-02-03 20:21:25 +00009537 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009538 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009539 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009540}
9541
Duncan Sands4a544a72011-09-06 13:37:06 +00009542SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9543 SelectionDAG &DAG) const {
9544 return Op.getOperand(0);
9545}
9546
9547SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9548 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009549 SDValue Root = Op.getOperand(0);
9550 SDValue Trmp = Op.getOperand(1); // trampoline
9551 SDValue FPtr = Op.getOperand(2); // nested function
9552 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009553 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009554
Dan Gohman69de1932008-02-06 22:27:42 +00009555 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009556
9557 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009558 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009559
9560 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009561 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9562 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009563
Evan Cheng0e6a0522011-07-18 20:57:22 +00009564 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9565 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009566
9567 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9568
9569 // Load the pointer to the nested function into R11.
9570 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009571 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009572 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009573 Addr, MachinePointerInfo(TrmpAddr),
9574 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009575
Owen Anderson825b72b2009-08-11 20:47:22 +00009576 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9577 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009578 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9579 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009580 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009581
9582 // Load the 'nest' parameter value into R10.
9583 // R10 is specified in X86CallingConv.td
9584 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009585 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9586 DAG.getConstant(10, MVT::i64));
9587 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009588 Addr, MachinePointerInfo(TrmpAddr, 10),
9589 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009590
Owen Anderson825b72b2009-08-11 20:47:22 +00009591 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9592 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009593 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9594 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009595 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009596
9597 // Jump to the nested function.
9598 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009599 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9600 DAG.getConstant(20, MVT::i64));
9601 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009602 Addr, MachinePointerInfo(TrmpAddr, 20),
9603 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009604
9605 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009606 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9607 DAG.getConstant(22, MVT::i64));
9608 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009609 MachinePointerInfo(TrmpAddr, 22),
9610 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009611
Duncan Sands4a544a72011-09-06 13:37:06 +00009612 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009613 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009614 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009615 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009616 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009617 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009618
9619 switch (CC) {
9620 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009621 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009622 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009623 case CallingConv::X86_StdCall: {
9624 // Pass 'nest' parameter in ECX.
9625 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009626 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009627
9628 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009629 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009630 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009631
Chris Lattner58d74912008-03-12 17:45:29 +00009632 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009633 unsigned InRegCount = 0;
9634 unsigned Idx = 1;
9635
9636 for (FunctionType::param_iterator I = FTy->param_begin(),
9637 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009638 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009639 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009640 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009641
9642 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009643 report_fatal_error("Nest register in use - reduce number of inreg"
9644 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009645 }
9646 }
9647 break;
9648 }
9649 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009650 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009651 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009652 // Pass 'nest' parameter in EAX.
9653 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009654 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009655 break;
9656 }
9657
Dan Gohman475871a2008-07-27 21:46:04 +00009658 SDValue OutChains[4];
9659 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009660
Owen Anderson825b72b2009-08-11 20:47:22 +00009661 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9662 DAG.getConstant(10, MVT::i32));
9663 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009664
Chris Lattnera62fe662010-02-05 19:20:30 +00009665 // This is storing the opcode for MOV32ri.
9666 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009667 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009668 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009669 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009670 Trmp, MachinePointerInfo(TrmpAddr),
9671 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009672
Owen Anderson825b72b2009-08-11 20:47:22 +00009673 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9674 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009675 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9676 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009677 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009678
Chris Lattnera62fe662010-02-05 19:20:30 +00009679 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009680 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9681 DAG.getConstant(5, MVT::i32));
9682 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009683 MachinePointerInfo(TrmpAddr, 5),
9684 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009685
Owen Anderson825b72b2009-08-11 20:47:22 +00009686 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9687 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009688 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9689 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009690 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009691
Duncan Sands4a544a72011-09-06 13:37:06 +00009692 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009693 }
9694}
9695
Dan Gohmand858e902010-04-17 15:26:15 +00009696SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9697 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009698 /*
9699 The rounding mode is in bits 11:10 of FPSR, and has the following
9700 settings:
9701 00 Round to nearest
9702 01 Round to -inf
9703 10 Round to +inf
9704 11 Round to 0
9705
9706 FLT_ROUNDS, on the other hand, expects the following:
9707 -1 Undefined
9708 0 Round to 0
9709 1 Round to nearest
9710 2 Round to +inf
9711 3 Round to -inf
9712
9713 To perform the conversion, we do:
9714 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9715 */
9716
9717 MachineFunction &MF = DAG.getMachineFunction();
9718 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009719 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009720 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009721 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009722 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009723
9724 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009725 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009726 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009727
Michael J. Spencerec38de22010-10-10 22:04:20 +00009728
Chris Lattner2156b792010-09-22 01:11:26 +00009729 MachineMemOperand *MMO =
9730 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9731 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009732
Chris Lattner2156b792010-09-22 01:11:26 +00009733 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9734 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9735 DAG.getVTList(MVT::Other),
9736 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009737
9738 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009739 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009740 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009741
9742 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009743 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009744 DAG.getNode(ISD::SRL, DL, MVT::i16,
9745 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009746 CWD, DAG.getConstant(0x800, MVT::i16)),
9747 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009748 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009749 DAG.getNode(ISD::SRL, DL, MVT::i16,
9750 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009751 CWD, DAG.getConstant(0x400, MVT::i16)),
9752 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009753
Dan Gohman475871a2008-07-27 21:46:04 +00009754 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009755 DAG.getNode(ISD::AND, DL, MVT::i16,
9756 DAG.getNode(ISD::ADD, DL, MVT::i16,
9757 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009758 DAG.getConstant(1, MVT::i16)),
9759 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009760
9761
Duncan Sands83ec4b62008-06-06 12:08:01 +00009762 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009763 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009764}
9765
Dan Gohmand858e902010-04-17 15:26:15 +00009766SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009767 EVT VT = Op.getValueType();
9768 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009769 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009770 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009771
9772 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009773 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009774 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009775 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009776 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009777 }
Evan Cheng18efe262007-12-14 02:13:44 +00009778
Evan Cheng152804e2007-12-14 08:30:15 +00009779 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009780 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009781 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009782
9783 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009784 SDValue Ops[] = {
9785 Op,
9786 DAG.getConstant(NumBits+NumBits-1, OpVT),
9787 DAG.getConstant(X86::COND_E, MVT::i8),
9788 Op.getValue(1)
9789 };
9790 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009791
9792 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009793 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009794
Owen Anderson825b72b2009-08-11 20:47:22 +00009795 if (VT == MVT::i8)
9796 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009797 return Op;
9798}
9799
Chandler Carruthacc068e2011-12-24 10:55:54 +00009800SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
9801 SelectionDAG &DAG) const {
9802 EVT VT = Op.getValueType();
9803 EVT OpVT = VT;
9804 unsigned NumBits = VT.getSizeInBits();
9805 DebugLoc dl = Op.getDebugLoc();
9806
9807 Op = Op.getOperand(0);
9808 if (VT == MVT::i8) {
9809 // Zero extend to i32 since there is not an i8 bsr.
9810 OpVT = MVT::i32;
9811 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
9812 }
9813
9814 // Issue a bsr (scan bits in reverse).
9815 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
9816 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
9817
9818 // And xor with NumBits-1.
9819 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
9820
9821 if (VT == MVT::i8)
9822 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
9823 return Op;
9824}
9825
Dan Gohmand858e902010-04-17 15:26:15 +00009826SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009827 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00009828 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009829 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009830 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +00009831
9832 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +00009833 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009834 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009835
9836 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009837 SDValue Ops[] = {
9838 Op,
Chandler Carruth77821022011-12-24 12:12:34 +00009839 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009840 DAG.getConstant(X86::COND_E, MVT::i8),
9841 Op.getValue(1)
9842 };
Chandler Carruth77821022011-12-24 12:12:34 +00009843 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +00009844}
9845
Craig Topper13894fa2011-08-24 06:14:18 +00009846// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
9847// ones, and then concatenate the result back.
9848static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00009849 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +00009850
9851 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
9852 "Unsupported value type for operation");
9853
9854 int NumElems = VT.getVectorNumElements();
9855 DebugLoc dl = Op.getDebugLoc();
9856 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
9857 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
9858
9859 // Extract the LHS vectors
9860 SDValue LHS = Op.getOperand(0);
9861 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
9862 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
9863
9864 // Extract the RHS vectors
9865 SDValue RHS = Op.getOperand(1);
9866 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
9867 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
9868
9869 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9870 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9871
9872 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9873 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
9874 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
9875}
9876
9877SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
9878 assert(Op.getValueType().getSizeInBits() == 256 &&
9879 Op.getValueType().isInteger() &&
9880 "Only handle AVX 256-bit vector integer operation");
9881 return Lower256IntArith(Op, DAG);
9882}
9883
9884SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
9885 assert(Op.getValueType().getSizeInBits() == 256 &&
9886 Op.getValueType().isInteger() &&
9887 "Only handle AVX 256-bit vector integer operation");
9888 return Lower256IntArith(Op, DAG);
9889}
9890
9891SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
9892 EVT VT = Op.getValueType();
9893
9894 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +00009895 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +00009896 return Lower256IntArith(Op, DAG);
9897
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009898 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009899
Craig Topperaaa643c2011-11-09 07:28:55 +00009900 SDValue A = Op.getOperand(0);
9901 SDValue B = Op.getOperand(1);
9902
9903 if (VT == MVT::v4i64) {
9904 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
9905
9906 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
9907 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
9908 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
9909 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
9910 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
9911 //
9912 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
9913 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
9914 // return AloBlo + AloBhi + AhiBlo;
9915
9916 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9917 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9918 A, DAG.getConstant(32, MVT::i32));
9919 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9920 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9921 B, DAG.getConstant(32, MVT::i32));
9922 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9923 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9924 A, B);
9925 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9926 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9927 A, Bhi);
9928 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9929 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9930 Ahi, B);
9931 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9932 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9933 AloBhi, DAG.getConstant(32, MVT::i32));
9934 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9935 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9936 AhiBlo, DAG.getConstant(32, MVT::i32));
9937 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9938 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
9939 return Res;
9940 }
9941
9942 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
9943
Mon P Wangaf9b9522008-12-18 21:42:19 +00009944 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
9945 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
9946 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
9947 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
9948 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
9949 //
9950 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
9951 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
9952 // return AloBlo + AloBhi + AhiBlo;
9953
Dale Johannesene4d209d2009-02-03 20:21:25 +00009954 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009955 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9956 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009957 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009958 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9959 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009960 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009961 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009962 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009963 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009964 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009965 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009966 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009967 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009968 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009969 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009970 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9971 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009972 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009973 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9974 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009975 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9976 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009977 return Res;
9978}
9979
Nadav Rotem43012222011-05-11 08:12:09 +00009980SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
9981
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009982 EVT VT = Op.getValueType();
9983 DebugLoc dl = Op.getDebugLoc();
9984 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +00009985 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009986 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009987
Craig Topper1accb7e2012-01-10 06:54:16 +00009988 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00009989 return SDValue();
9990
Nadav Rotem43012222011-05-11 08:12:09 +00009991 // Optimize shl/srl/sra with constant shift amount.
9992 if (isSplatVector(Amt.getNode())) {
9993 SDValue SclrAmt = Amt->getOperand(0);
9994 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
9995 uint64_t ShiftAmt = C->getZExtValue();
9996
Benjamin Kramerdade3c12011-10-30 17:31:21 +00009997 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
9998 // Make a large shift.
9999 SDValue SHL =
10000 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10001 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10002 R, DAG.getConstant(ShiftAmt, MVT::i32));
10003 // Zero out the rightmost bits.
10004 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10005 MVT::i8));
10006 return DAG.getNode(ISD::AND, dl, VT, SHL,
10007 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10008 }
10009
Nadav Rotem43012222011-05-11 08:12:09 +000010010 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10011 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10012 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10013 R, DAG.getConstant(ShiftAmt, MVT::i32));
10014
10015 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10016 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10017 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10018 R, DAG.getConstant(ShiftAmt, MVT::i32));
10019
10020 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10021 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10022 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10023 R, DAG.getConstant(ShiftAmt, MVT::i32));
10024
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010025 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10026 // Make a large shift.
10027 SDValue SRL =
10028 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10029 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10030 R, DAG.getConstant(ShiftAmt, MVT::i32));
10031 // Zero out the leftmost bits.
10032 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10033 MVT::i8));
10034 return DAG.getNode(ISD::AND, dl, VT, SRL,
10035 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10036 }
10037
Nadav Rotem43012222011-05-11 08:12:09 +000010038 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10039 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10040 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10041 R, DAG.getConstant(ShiftAmt, MVT::i32));
10042
10043 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10044 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10045 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10046 R, DAG.getConstant(ShiftAmt, MVT::i32));
10047
10048 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10049 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10050 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10051 R, DAG.getConstant(ShiftAmt, MVT::i32));
10052
10053 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10054 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10055 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10056 R, DAG.getConstant(ShiftAmt, MVT::i32));
10057
10058 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10059 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10060 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10061 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010062
10063 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10064 if (ShiftAmt == 7) {
10065 // R s>> 7 === R s< 0
Craig Topper12216172012-01-13 08:12:35 +000010066 SDValue Zeros = getZeroVector(VT, /* HasSSE2 */true,
10067 /* HasAVX2 */false, DAG, dl);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010068 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10069 }
10070
10071 // R s>> a === ((R u>> a) ^ m) - m
10072 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10073 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10074 MVT::i8));
10075 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10076 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10077 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10078 return Res;
10079 }
Craig Topper46154eb2011-11-11 07:39:23 +000010080
Craig Topper0d86d462011-11-20 00:12:05 +000010081 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10082 if (Op.getOpcode() == ISD::SHL) {
10083 // Make a large shift.
10084 SDValue SHL =
10085 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10086 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10087 R, DAG.getConstant(ShiftAmt, MVT::i32));
10088 // Zero out the rightmost bits.
10089 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10090 MVT::i8));
10091 return DAG.getNode(ISD::AND, dl, VT, SHL,
10092 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010093 }
Craig Topper0d86d462011-11-20 00:12:05 +000010094 if (Op.getOpcode() == ISD::SRL) {
10095 // Make a large shift.
10096 SDValue SRL =
10097 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10098 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10099 R, DAG.getConstant(ShiftAmt, MVT::i32));
10100 // Zero out the leftmost bits.
10101 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10102 MVT::i8));
10103 return DAG.getNode(ISD::AND, dl, VT, SRL,
10104 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10105 }
10106 if (Op.getOpcode() == ISD::SRA) {
10107 if (ShiftAmt == 7) {
10108 // R s>> 7 === R s< 0
Craig Topper12216172012-01-13 08:12:35 +000010109 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */,
10110 true /* HasAVX2 */, DAG, dl);
Craig Topper0d86d462011-11-20 00:12:05 +000010111 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10112 }
10113
10114 // R s>> a === ((R u>> a) ^ m) - m
10115 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10116 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10117 MVT::i8));
10118 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10119 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10120 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10121 return Res;
10122 }
10123 }
Nadav Rotem43012222011-05-11 08:12:09 +000010124 }
10125 }
10126
10127 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010128 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010129 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10130 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10131 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10132
10133 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010134
Nate Begeman51409212010-07-28 00:21:48 +000010135 std::vector<Constant*> CV(4, CI);
10136 Constant *C = ConstantVector::get(CV);
10137 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10138 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010139 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010140 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010141
10142 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010143 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010144 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10145 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10146 }
Nadav Rotem43012222011-05-11 08:12:09 +000010147 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010148 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010149
Nate Begeman51409212010-07-28 00:21:48 +000010150 // a = a << 5;
10151 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10152 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10153 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10154
Lang Hames8b99c1e2011-12-17 01:08:46 +000010155 // Turn 'a' into a mask suitable for VSELECT
10156 SDValue VSelM = DAG.getConstant(0x80, VT);
10157 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10158 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10159 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10160 OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010161
Lang Hames8b99c1e2011-12-17 01:08:46 +000010162 SDValue CM1 = DAG.getConstant(0x0f, VT);
10163 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010164
Lang Hames8b99c1e2011-12-17 01:08:46 +000010165 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10166 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Nate Begeman51409212010-07-28 00:21:48 +000010167 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10168 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10169 DAG.getConstant(4, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010170 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10171
Nate Begeman51409212010-07-28 00:21:48 +000010172 // a += a
10173 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010174 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10175 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10176 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10177 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010178
Lang Hames8b99c1e2011-12-17 01:08:46 +000010179 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10180 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Nate Begeman51409212010-07-28 00:21:48 +000010181 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10182 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10183 DAG.getConstant(2, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010184 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10185
Nate Begeman51409212010-07-28 00:21:48 +000010186 // a += a
10187 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010188 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10189 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10190 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10191 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010192
Lang Hames8b99c1e2011-12-17 01:08:46 +000010193 // return VSELECT(r, r+r, a);
10194 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010195 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010196 return R;
10197 }
Craig Topper46154eb2011-11-11 07:39:23 +000010198
10199 // Decompose 256-bit shifts into smaller 128-bit shifts.
10200 if (VT.getSizeInBits() == 256) {
10201 int NumElems = VT.getVectorNumElements();
10202 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10203 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10204
10205 // Extract the two vectors
10206 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10207 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10208 DAG, dl);
10209
10210 // Recreate the shift amount vectors
10211 SDValue Amt1, Amt2;
10212 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10213 // Constant shift amount
10214 SmallVector<SDValue, 4> Amt1Csts;
10215 SmallVector<SDValue, 4> Amt2Csts;
10216 for (int i = 0; i < NumElems/2; ++i)
10217 Amt1Csts.push_back(Amt->getOperand(i));
10218 for (int i = NumElems/2; i < NumElems; ++i)
10219 Amt2Csts.push_back(Amt->getOperand(i));
10220
10221 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10222 &Amt1Csts[0], NumElems/2);
10223 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10224 &Amt2Csts[0], NumElems/2);
10225 } else {
10226 // Variable shift amount
10227 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10228 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10229 DAG, dl);
10230 }
10231
10232 // Issue new vector shifts for the smaller types
10233 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10234 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10235
10236 // Concatenate the result back
10237 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10238 }
10239
Nate Begeman51409212010-07-28 00:21:48 +000010240 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010241}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010242
Dan Gohmand858e902010-04-17 15:26:15 +000010243SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010244 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10245 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010246 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10247 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010248 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010249 SDValue LHS = N->getOperand(0);
10250 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010251 unsigned BaseOp = 0;
10252 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010253 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010254 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010255 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010256 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010257 // A subtract of one will be selected as a INC. Note that INC doesn't
10258 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010259 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10260 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010261 BaseOp = X86ISD::INC;
10262 Cond = X86::COND_O;
10263 break;
10264 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010265 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010266 Cond = X86::COND_O;
10267 break;
10268 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010269 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010270 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010271 break;
10272 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010273 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10274 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010275 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10276 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010277 BaseOp = X86ISD::DEC;
10278 Cond = X86::COND_O;
10279 break;
10280 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010281 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010282 Cond = X86::COND_O;
10283 break;
10284 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010285 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010286 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010287 break;
10288 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010289 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010290 Cond = X86::COND_O;
10291 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010292 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10293 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10294 MVT::i32);
10295 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010296
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010297 SDValue SetCC =
10298 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10299 DAG.getConstant(X86::COND_O, MVT::i32),
10300 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010301
Dan Gohman6e5fda22011-07-22 18:45:15 +000010302 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010303 }
Bill Wendling74c37652008-12-09 22:08:41 +000010304 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010305
Bill Wendling61edeb52008-12-02 01:06:39 +000010306 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010307 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010308 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010309
Bill Wendling61edeb52008-12-02 01:06:39 +000010310 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010311 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10312 DAG.getConstant(Cond, MVT::i32),
10313 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010314
Dan Gohman6e5fda22011-07-22 18:45:15 +000010315 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010316}
10317
Chad Rosier30450e82011-12-22 22:35:21 +000010318SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10319 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010320 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010321 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10322 EVT VT = Op.getValueType();
10323
Craig Topper1accb7e2012-01-10 06:54:16 +000010324 if (Subtarget->hasSSE2() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010325 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10326 ExtraVT.getScalarType().getSizeInBits();
10327 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10328
10329 unsigned SHLIntrinsicsID = 0;
10330 unsigned SRAIntrinsicsID = 0;
10331 switch (VT.getSimpleVT().SimpleTy) {
10332 default:
10333 return SDValue();
Craig Toppera124f942011-11-21 01:12:36 +000010334 case MVT::v4i32:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010335 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10336 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10337 break;
Craig Toppera124f942011-11-21 01:12:36 +000010338 case MVT::v8i16:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010339 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10340 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10341 break;
Craig Toppera124f942011-11-21 01:12:36 +000010342 case MVT::v8i32:
10343 case MVT::v16i16:
10344 if (!Subtarget->hasAVX())
10345 return SDValue();
10346 if (!Subtarget->hasAVX2()) {
10347 // needs to be split
10348 int NumElems = VT.getVectorNumElements();
10349 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10350 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10351
10352 // Extract the LHS vectors
10353 SDValue LHS = Op.getOperand(0);
10354 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10355 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10356
10357 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10358 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10359
10360 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10361 int ExtraNumElems = ExtraVT.getVectorNumElements();
10362 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10363 ExtraNumElems/2);
10364 SDValue Extra = DAG.getValueType(ExtraVT);
10365
10366 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10367 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10368
10369 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10370 }
10371 if (VT == MVT::v8i32) {
10372 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_d;
10373 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_d;
10374 } else {
10375 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_w;
10376 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_w;
10377 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010378 }
10379
10380 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10381 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
Craig Toppera124f942011-11-21 01:12:36 +000010382 Op.getOperand(0), ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010383
Nadav Rotema7934dd2011-10-10 19:31:45 +000010384 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10385 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10386 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010387 }
10388
10389 return SDValue();
10390}
10391
10392
Eric Christopher9a9d2752010-07-22 02:48:34 +000010393SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10394 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010395
Eric Christopher77ed1352011-07-08 00:04:56 +000010396 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10397 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010398 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010399 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010400 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010401 SDValue Ops[] = {
10402 DAG.getRegister(X86::ESP, MVT::i32), // Base
10403 DAG.getTargetConstant(1, MVT::i8), // Scale
10404 DAG.getRegister(0, MVT::i32), // Index
10405 DAG.getTargetConstant(0, MVT::i32), // Disp
10406 DAG.getRegister(0, MVT::i32), // Segment.
10407 Zero,
10408 Chain
10409 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010410 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010411 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10412 array_lengthof(Ops));
10413 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010414 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010415
Eric Christopher9a9d2752010-07-22 02:48:34 +000010416 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010417 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010418 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010419
Chris Lattner132929a2010-08-14 17:26:09 +000010420 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10421 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10422 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10423 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010424
Chris Lattner132929a2010-08-14 17:26:09 +000010425 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10426 if (!Op1 && !Op2 && !Op3 && Op4)
10427 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010428
Chris Lattner132929a2010-08-14 17:26:09 +000010429 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10430 if (Op1 && !Op2 && !Op3 && !Op4)
10431 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010432
10433 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010434 // (MFENCE)>;
10435 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010436}
10437
Eli Friedman14648462011-07-27 22:21:52 +000010438SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10439 SelectionDAG &DAG) const {
10440 DebugLoc dl = Op.getDebugLoc();
10441 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10442 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10443 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10444 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10445
10446 // The only fence that needs an instruction is a sequentially-consistent
10447 // cross-thread fence.
10448 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10449 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10450 // no-sse2). There isn't any reason to disable it if the target processor
10451 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010452 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010453 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10454
10455 SDValue Chain = Op.getOperand(0);
10456 SDValue Zero = DAG.getConstant(0, MVT::i32);
10457 SDValue Ops[] = {
10458 DAG.getRegister(X86::ESP, MVT::i32), // Base
10459 DAG.getTargetConstant(1, MVT::i8), // Scale
10460 DAG.getRegister(0, MVT::i32), // Index
10461 DAG.getTargetConstant(0, MVT::i32), // Disp
10462 DAG.getRegister(0, MVT::i32), // Segment.
10463 Zero,
10464 Chain
10465 };
10466 SDNode *Res =
10467 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10468 array_lengthof(Ops));
10469 return SDValue(Res, 0);
10470 }
10471
10472 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10473 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10474}
10475
10476
Dan Gohmand858e902010-04-17 15:26:15 +000010477SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010478 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010479 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010480 unsigned Reg = 0;
10481 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010482 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010483 default:
10484 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010485 case MVT::i8: Reg = X86::AL; size = 1; break;
10486 case MVT::i16: Reg = X86::AX; size = 2; break;
10487 case MVT::i32: Reg = X86::EAX; size = 4; break;
10488 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010489 assert(Subtarget->is64Bit() && "Node not type legal!");
10490 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010491 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010492 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010493 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010494 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010495 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010496 Op.getOperand(1),
10497 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010498 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010499 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010500 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010501 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10502 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10503 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010504 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010505 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010506 return cpOut;
10507}
10508
Duncan Sands1607f052008-12-01 11:39:25 +000010509SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010510 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010511 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010512 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010513 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010514 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010515 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010516 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10517 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010518 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010519 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10520 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010521 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010522 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010523 rdx.getValue(1)
10524 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010525 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010526}
10527
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010528SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010529 SelectionDAG &DAG) const {
10530 EVT SrcVT = Op.getOperand(0).getValueType();
10531 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010532 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010533 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010534 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010535 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010536 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010537 // i64 <=> MMX conversions are Legal.
10538 if (SrcVT==MVT::i64 && DstVT.isVector())
10539 return Op;
10540 if (DstVT==MVT::i64 && SrcVT.isVector())
10541 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010542 // MMX <=> MMX conversions are Legal.
10543 if (SrcVT.isVector() && DstVT.isVector())
10544 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010545 // All other conversions need to be expanded.
10546 return SDValue();
10547}
Chris Lattner5b856542010-12-20 00:59:46 +000010548
Dan Gohmand858e902010-04-17 15:26:15 +000010549SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010550 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010551 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010552 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010553 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010554 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010555 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010556 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010557 Node->getOperand(0),
10558 Node->getOperand(1), negOp,
10559 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010560 cast<AtomicSDNode>(Node)->getAlignment(),
10561 cast<AtomicSDNode>(Node)->getOrdering(),
10562 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010563}
10564
Eli Friedman327236c2011-08-24 20:50:09 +000010565static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10566 SDNode *Node = Op.getNode();
10567 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010568 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010569
10570 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010571 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10572 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10573 // (The only way to get a 16-byte store is cmpxchg16b)
10574 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10575 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10576 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010577 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10578 cast<AtomicSDNode>(Node)->getMemoryVT(),
10579 Node->getOperand(0),
10580 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010581 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010582 cast<AtomicSDNode>(Node)->getOrdering(),
10583 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010584 return Swap.getValue(1);
10585 }
10586 // Other atomic stores have a simple pattern.
10587 return Op;
10588}
10589
Chris Lattner5b856542010-12-20 00:59:46 +000010590static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10591 EVT VT = Op.getNode()->getValueType(0);
10592
10593 // Let legalize expand this if it isn't a legal type yet.
10594 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10595 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010596
Chris Lattner5b856542010-12-20 00:59:46 +000010597 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010598
Chris Lattner5b856542010-12-20 00:59:46 +000010599 unsigned Opc;
10600 bool ExtraOp = false;
10601 switch (Op.getOpcode()) {
10602 default: assert(0 && "Invalid code");
10603 case ISD::ADDC: Opc = X86ISD::ADD; break;
10604 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10605 case ISD::SUBC: Opc = X86ISD::SUB; break;
10606 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10607 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010608
Chris Lattner5b856542010-12-20 00:59:46 +000010609 if (!ExtraOp)
10610 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10611 Op.getOperand(1));
10612 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10613 Op.getOperand(1), Op.getOperand(2));
10614}
10615
Evan Cheng0db9fe62006-04-25 20:13:52 +000010616/// LowerOperation - Provide custom lowering hooks for some operations.
10617///
Dan Gohmand858e902010-04-17 15:26:15 +000010618SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010619 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010620 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010621 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010622 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010623 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010624 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10625 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010626 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010627 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010628 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010629 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10630 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10631 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010632 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010633 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010634 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10635 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10636 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010637 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010638 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010639 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010640 case ISD::SHL_PARTS:
10641 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010642 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010643 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010644 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010645 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010646 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010647 case ISD::FABS: return LowerFABS(Op, DAG);
10648 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010649 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010650 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010651 case ISD::SETCC: return LowerSETCC(Op, DAG);
10652 case ISD::SELECT: return LowerSELECT(Op, DAG);
10653 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010654 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010655 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010656 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010657 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010658 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010659 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10660 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010661 case ISD::FRAME_TO_ARGS_OFFSET:
10662 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010663 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010664 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010665 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10666 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010667 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010668 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010669 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010670 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010671 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010672 case ISD::SRA:
10673 case ISD::SRL:
10674 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010675 case ISD::SADDO:
10676 case ISD::UADDO:
10677 case ISD::SSUBO:
10678 case ISD::USUBO:
10679 case ISD::SMULO:
10680 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010681 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010682 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010683 case ISD::ADDC:
10684 case ISD::ADDE:
10685 case ISD::SUBC:
10686 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010687 case ISD::ADD: return LowerADD(Op, DAG);
10688 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010689 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010690}
10691
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010692static void ReplaceATOMIC_LOAD(SDNode *Node,
10693 SmallVectorImpl<SDValue> &Results,
10694 SelectionDAG &DAG) {
10695 DebugLoc dl = Node->getDebugLoc();
10696 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10697
10698 // Convert wide load -> cmpxchg8b/cmpxchg16b
10699 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10700 // (The only way to get a 16-byte load is cmpxchg16b)
10701 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010702 SDValue Zero = DAG.getConstant(0, VT);
10703 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010704 Node->getOperand(0),
10705 Node->getOperand(1), Zero, Zero,
10706 cast<AtomicSDNode>(Node)->getMemOperand(),
10707 cast<AtomicSDNode>(Node)->getOrdering(),
10708 cast<AtomicSDNode>(Node)->getSynchScope());
10709 Results.push_back(Swap.getValue(0));
10710 Results.push_back(Swap.getValue(1));
10711}
10712
Duncan Sands1607f052008-12-01 11:39:25 +000010713void X86TargetLowering::
10714ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010715 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010716 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010717 assert (Node->getValueType(0) == MVT::i64 &&
10718 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010719
10720 SDValue Chain = Node->getOperand(0);
10721 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010722 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010723 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010724 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010725 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010726 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010727 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010728 SDValue Result =
10729 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10730 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010731 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010732 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010733 Results.push_back(Result.getValue(2));
10734}
10735
Duncan Sands126d9072008-07-04 11:47:58 +000010736/// ReplaceNodeResults - Replace a node with an illegal result type
10737/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010738void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10739 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010740 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010741 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010742 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010743 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010744 assert(false && "Do not know how to custom type legalize this operation!");
10745 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010746 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010747 case ISD::ADDC:
10748 case ISD::ADDE:
10749 case ISD::SUBC:
10750 case ISD::SUBE:
10751 // We don't want to expand or promote these.
10752 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010753 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010754 std::pair<SDValue,SDValue> Vals =
10755 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010756 SDValue FIST = Vals.first, StackSlot = Vals.second;
10757 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010758 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010759 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010760 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010761 MachinePointerInfo(),
10762 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010763 }
10764 return;
10765 }
10766 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010767 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010768 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010769 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010770 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010771 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010772 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010773 eax.getValue(2));
10774 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10775 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010776 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010777 Results.push_back(edx.getValue(1));
10778 return;
10779 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010780 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010781 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010782 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010783 bool Regs64bit = T == MVT::i128;
10784 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010785 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010786 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10787 DAG.getConstant(0, HalfT));
10788 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10789 DAG.getConstant(1, HalfT));
10790 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10791 Regs64bit ? X86::RAX : X86::EAX,
10792 cpInL, SDValue());
10793 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10794 Regs64bit ? X86::RDX : X86::EDX,
10795 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010796 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010797 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10798 DAG.getConstant(0, HalfT));
10799 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10800 DAG.getConstant(1, HalfT));
10801 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10802 Regs64bit ? X86::RBX : X86::EBX,
10803 swapInL, cpInH.getValue(1));
10804 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10805 Regs64bit ? X86::RCX : X86::ECX,
10806 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010807 SDValue Ops[] = { swapInH.getValue(0),
10808 N->getOperand(1),
10809 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010810 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010811 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010812 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10813 X86ISD::LCMPXCHG8_DAG;
10814 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010815 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010816 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10817 Regs64bit ? X86::RAX : X86::EAX,
10818 HalfT, Result.getValue(1));
10819 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10820 Regs64bit ? X86::RDX : X86::EDX,
10821 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010822 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010823 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010824 Results.push_back(cpOutH.getValue(1));
10825 return;
10826 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010827 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010828 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10829 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010830 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010831 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10832 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010833 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010834 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10835 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010836 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010837 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10838 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010839 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010840 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10841 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010842 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010843 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10844 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010845 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010846 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10847 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010848 case ISD::ATOMIC_LOAD:
10849 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010850 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010851}
10852
Evan Cheng72261582005-12-20 06:22:03 +000010853const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10854 switch (Opcode) {
10855 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010856 case X86ISD::BSF: return "X86ISD::BSF";
10857 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010858 case X86ISD::SHLD: return "X86ISD::SHLD";
10859 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010860 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010861 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010862 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010863 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010864 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010865 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010866 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10867 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10868 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010869 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010870 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010871 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010872 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010873 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010874 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010875 case X86ISD::COMI: return "X86ISD::COMI";
10876 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010877 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010878 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010879 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10880 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010881 case X86ISD::CMOV: return "X86ISD::CMOV";
10882 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010883 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010884 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10885 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010886 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010887 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010888 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010889 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010890 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010891 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10892 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010893 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010894 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010895 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000010896 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000010897 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000010898 case X86ISD::HADD: return "X86ISD::HADD";
10899 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000010900 case X86ISD::FHADD: return "X86ISD::FHADD";
10901 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010902 case X86ISD::FMAX: return "X86ISD::FMAX";
10903 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010904 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10905 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010906 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010907 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010908 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010909 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010910 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010911 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10912 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010913 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
10914 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
10915 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
10916 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
10917 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
10918 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000010919 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
10920 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000010921 case X86ISD::VSHL: return "X86ISD::VSHL";
10922 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000010923 case X86ISD::CMPPD: return "X86ISD::CMPPD";
10924 case X86ISD::CMPPS: return "X86ISD::CMPPS";
10925 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
10926 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
10927 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
10928 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
10929 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
10930 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
10931 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
10932 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010933 case X86ISD::ADD: return "X86ISD::ADD";
10934 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000010935 case X86ISD::ADC: return "X86ISD::ADC";
10936 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000010937 case X86ISD::SMUL: return "X86ISD::SMUL";
10938 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000010939 case X86ISD::INC: return "X86ISD::INC";
10940 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000010941 case X86ISD::OR: return "X86ISD::OR";
10942 case X86ISD::XOR: return "X86ISD::XOR";
10943 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000010944 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000010945 case X86ISD::BLSI: return "X86ISD::BLSI";
10946 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
10947 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000010948 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000010949 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010950 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010951 case X86ISD::PALIGN: return "X86ISD::PALIGN";
10952 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
10953 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
10954 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
10955 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
10956 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
Craig Topperb3982da2011-12-31 23:50:21 +000010957 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010958 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010959 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000010960 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000010961 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
10962 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010963 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
10964 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
10965 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
10966 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
10967 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
10968 case X86ISD::MOVSD: return "X86ISD::MOVSD";
10969 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000010970 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
10971 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000010972 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000010973 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000010974 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000010975 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000010976 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010977 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000010978 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000010979 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000010980 }
10981}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010982
Chris Lattnerc9addb72007-03-30 23:15:24 +000010983// isLegalAddressingMode - Return true if the addressing mode represented
10984// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000010985bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010986 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000010987 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010988 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000010989 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000010990
Chris Lattnerc9addb72007-03-30 23:15:24 +000010991 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010992 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000010993 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000010994
Chris Lattnerc9addb72007-03-30 23:15:24 +000010995 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000010996 unsigned GVFlags =
10997 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010998
Chris Lattnerdfed4132009-07-10 07:38:24 +000010999 // If a reference to this global requires an extra load, we can't fold it.
11000 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011001 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011002
Chris Lattnerdfed4132009-07-10 07:38:24 +000011003 // If BaseGV requires a register for the PIC base, we cannot also have a
11004 // BaseReg specified.
11005 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011006 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011007
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011008 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011009 if ((M != CodeModel::Small || R != Reloc::Static) &&
11010 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011011 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011012 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011013
Chris Lattnerc9addb72007-03-30 23:15:24 +000011014 switch (AM.Scale) {
11015 case 0:
11016 case 1:
11017 case 2:
11018 case 4:
11019 case 8:
11020 // These scales always work.
11021 break;
11022 case 3:
11023 case 5:
11024 case 9:
11025 // These scales are formed with basereg+scalereg. Only accept if there is
11026 // no basereg yet.
11027 if (AM.HasBaseReg)
11028 return false;
11029 break;
11030 default: // Other stuff never works.
11031 return false;
11032 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011033
Chris Lattnerc9addb72007-03-30 23:15:24 +000011034 return true;
11035}
11036
11037
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011038bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011039 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011040 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011041 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11042 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011043 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011044 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011045 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011046}
11047
Owen Andersone50ed302009-08-10 22:56:29 +000011048bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011049 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011050 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011051 unsigned NumBits1 = VT1.getSizeInBits();
11052 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011053 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011054 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011055 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011056}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011057
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011058bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011059 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011060 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011061}
11062
Owen Andersone50ed302009-08-10 22:56:29 +000011063bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011064 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011065 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011066}
11067
Owen Andersone50ed302009-08-10 22:56:29 +000011068bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011069 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011070 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011071}
11072
Evan Cheng60c07e12006-07-05 22:17:51 +000011073/// isShuffleMaskLegal - Targets can use this to indicate that they only
11074/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11075/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11076/// are assumed to be legal.
11077bool
Eric Christopherfd179292009-08-27 18:07:15 +000011078X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011079 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011080 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011081 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011082 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011083
Nate Begemana09008b2009-10-19 02:17:23 +000011084 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011085 return (VT.getVectorNumElements() == 2 ||
11086 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11087 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011088 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011089 isPSHUFDMask(M, VT) ||
11090 isPSHUFHWMask(M, VT) ||
11091 isPSHUFLWMask(M, VT) ||
Craig Topperd0a31172012-01-10 06:37:29 +000011092 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Craig Topper6347e862011-11-21 06:57:39 +000011093 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11094 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011095 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11096 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011097}
11098
Dan Gohman7d8143f2008-04-09 20:09:42 +000011099bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011100X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011101 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011102 unsigned NumElts = VT.getVectorNumElements();
11103 // FIXME: This collection of masks seems suspect.
11104 if (NumElts == 2)
11105 return true;
11106 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11107 return (isMOVLMask(Mask, VT) ||
11108 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011109 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11110 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011111 }
11112 return false;
11113}
11114
11115//===----------------------------------------------------------------------===//
11116// X86 Scheduler Hooks
11117//===----------------------------------------------------------------------===//
11118
Mon P Wang63307c32008-05-05 19:05:59 +000011119// private utility function
11120MachineBasicBlock *
11121X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11122 MachineBasicBlock *MBB,
11123 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011124 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011125 unsigned LoadOpc,
11126 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011127 unsigned notOpc,
11128 unsigned EAXreg,
11129 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011130 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011131 // For the atomic bitwise operator, we generate
11132 // thisMBB:
11133 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011134 // ld t1 = [bitinstr.addr]
11135 // op t2 = t1, [bitinstr.val]
11136 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011137 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11138 // bz newMBB
11139 // fallthrough -->nextMBB
11140 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11141 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011142 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011143 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011144
Mon P Wang63307c32008-05-05 19:05:59 +000011145 /// First build the CFG
11146 MachineFunction *F = MBB->getParent();
11147 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011148 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11149 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11150 F->insert(MBBIter, newMBB);
11151 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011152
Dan Gohman14152b42010-07-06 20:24:04 +000011153 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11154 nextMBB->splice(nextMBB->begin(), thisMBB,
11155 llvm::next(MachineBasicBlock::iterator(bInstr)),
11156 thisMBB->end());
11157 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011158
Mon P Wang63307c32008-05-05 19:05:59 +000011159 // Update thisMBB to fall through to newMBB
11160 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011161
Mon P Wang63307c32008-05-05 19:05:59 +000011162 // newMBB jumps to itself and fall through to nextMBB
11163 newMBB->addSuccessor(nextMBB);
11164 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011165
Mon P Wang63307c32008-05-05 19:05:59 +000011166 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011167 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011168 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011169 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011170 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011171 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011172 int numArgs = bInstr->getNumOperands() - 1;
11173 for (int i=0; i < numArgs; ++i)
11174 argOpers[i] = &bInstr->getOperand(i+1);
11175
11176 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011177 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011178 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011179
Dale Johannesen140be2d2008-08-19 18:47:28 +000011180 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011181 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011182 for (int i=0; i <= lastAddrIndx; ++i)
11183 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011184
Dale Johannesen140be2d2008-08-19 18:47:28 +000011185 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011186 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011187 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011188 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011189 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011190 tt = t1;
11191
Dale Johannesen140be2d2008-08-19 18:47:28 +000011192 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011193 assert((argOpers[valArgIndx]->isReg() ||
11194 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011195 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011196 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011197 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011198 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011199 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011200 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011201 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011202
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011203 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011204 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011205
Dale Johannesene4d209d2009-02-03 20:21:25 +000011206 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011207 for (int i=0; i <= lastAddrIndx; ++i)
11208 (*MIB).addOperand(*argOpers[i]);
11209 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011210 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011211 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11212 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011213
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011214 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011215 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011216
Mon P Wang63307c32008-05-05 19:05:59 +000011217 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011218 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011219
Dan Gohman14152b42010-07-06 20:24:04 +000011220 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011221 return nextMBB;
11222}
11223
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011224// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011225MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011226X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11227 MachineBasicBlock *MBB,
11228 unsigned regOpcL,
11229 unsigned regOpcH,
11230 unsigned immOpcL,
11231 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011232 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011233 // For the atomic bitwise operator, we generate
11234 // thisMBB (instructions are in pairs, except cmpxchg8b)
11235 // ld t1,t2 = [bitinstr.addr]
11236 // newMBB:
11237 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11238 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011239 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011240 // mov ECX, EBX <- t5, t6
11241 // mov EAX, EDX <- t1, t2
11242 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11243 // mov t3, t4 <- EAX, EDX
11244 // bz newMBB
11245 // result in out1, out2
11246 // fallthrough -->nextMBB
11247
11248 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11249 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011250 const unsigned NotOpc = X86::NOT32r;
11251 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11252 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11253 MachineFunction::iterator MBBIter = MBB;
11254 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011255
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011256 /// First build the CFG
11257 MachineFunction *F = MBB->getParent();
11258 MachineBasicBlock *thisMBB = MBB;
11259 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11260 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11261 F->insert(MBBIter, newMBB);
11262 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011263
Dan Gohman14152b42010-07-06 20:24:04 +000011264 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11265 nextMBB->splice(nextMBB->begin(), thisMBB,
11266 llvm::next(MachineBasicBlock::iterator(bInstr)),
11267 thisMBB->end());
11268 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011269
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011270 // Update thisMBB to fall through to newMBB
11271 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011272
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011273 // newMBB jumps to itself and fall through to nextMBB
11274 newMBB->addSuccessor(nextMBB);
11275 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011276
Dale Johannesene4d209d2009-02-03 20:21:25 +000011277 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011278 // Insert instructions into newMBB based on incoming instruction
11279 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011280 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011281 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011282 MachineOperand& dest1Oper = bInstr->getOperand(0);
11283 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011284 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11285 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011286 argOpers[i] = &bInstr->getOperand(i+2);
11287
Dan Gohman71ea4e52010-05-14 21:01:44 +000011288 // We use some of the operands multiple times, so conservatively just
11289 // clear any kill flags that might be present.
11290 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11291 argOpers[i]->setIsKill(false);
11292 }
11293
Evan Chengad5b52f2010-01-08 19:14:57 +000011294 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011295 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011296
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011297 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011298 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011299 for (int i=0; i <= lastAddrIndx; ++i)
11300 (*MIB).addOperand(*argOpers[i]);
11301 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011302 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011303 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011304 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011305 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011306 MachineOperand newOp3 = *(argOpers[3]);
11307 if (newOp3.isImm())
11308 newOp3.setImm(newOp3.getImm()+4);
11309 else
11310 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011311 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011312 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011313
11314 // t3/4 are defined later, at the bottom of the loop
11315 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11316 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011317 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011318 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011319 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011320 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11321
Evan Cheng306b4ca2010-01-08 23:41:50 +000011322 // The subsequent operations should be using the destination registers of
11323 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011324 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011325 t1 = F->getRegInfo().createVirtualRegister(RC);
11326 t2 = F->getRegInfo().createVirtualRegister(RC);
11327 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11328 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011329 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011330 t1 = dest1Oper.getReg();
11331 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011332 }
11333
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011334 int valArgIndx = lastAddrIndx + 1;
11335 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011336 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011337 "invalid operand");
11338 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11339 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011340 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011341 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011342 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011343 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011344 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011345 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011346 (*MIB).addOperand(*argOpers[valArgIndx]);
11347 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011348 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011349 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011350 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011351 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011352 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011353 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011354 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011355 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011356 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011357 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011358
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011359 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011360 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011361 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011362 MIB.addReg(t2);
11363
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011364 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011365 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011366 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011367 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011368
Dale Johannesene4d209d2009-02-03 20:21:25 +000011369 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011370 for (int i=0; i <= lastAddrIndx; ++i)
11371 (*MIB).addOperand(*argOpers[i]);
11372
11373 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011374 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11375 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011376
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011377 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011378 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011379 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011380 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011381
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011382 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011383 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011384
Dan Gohman14152b42010-07-06 20:24:04 +000011385 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011386 return nextMBB;
11387}
11388
11389// private utility function
11390MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011391X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11392 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011393 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011394 // For the atomic min/max operator, we generate
11395 // thisMBB:
11396 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011397 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011398 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011399 // cmp t1, t2
11400 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011401 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011402 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11403 // bz newMBB
11404 // fallthrough -->nextMBB
11405 //
11406 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11407 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011408 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011409 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011410
Mon P Wang63307c32008-05-05 19:05:59 +000011411 /// First build the CFG
11412 MachineFunction *F = MBB->getParent();
11413 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011414 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11415 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11416 F->insert(MBBIter, newMBB);
11417 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011418
Dan Gohman14152b42010-07-06 20:24:04 +000011419 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11420 nextMBB->splice(nextMBB->begin(), thisMBB,
11421 llvm::next(MachineBasicBlock::iterator(mInstr)),
11422 thisMBB->end());
11423 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011424
Mon P Wang63307c32008-05-05 19:05:59 +000011425 // Update thisMBB to fall through to newMBB
11426 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011427
Mon P Wang63307c32008-05-05 19:05:59 +000011428 // newMBB jumps to newMBB and fall through to nextMBB
11429 newMBB->addSuccessor(nextMBB);
11430 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011431
Dale Johannesene4d209d2009-02-03 20:21:25 +000011432 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011433 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011434 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011435 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011436 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011437 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011438 int numArgs = mInstr->getNumOperands() - 1;
11439 for (int i=0; i < numArgs; ++i)
11440 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011441
Mon P Wang63307c32008-05-05 19:05:59 +000011442 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011443 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011444 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011445
Mon P Wangab3e7472008-05-05 22:56:23 +000011446 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011447 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011448 for (int i=0; i <= lastAddrIndx; ++i)
11449 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011450
Mon P Wang63307c32008-05-05 19:05:59 +000011451 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011452 assert((argOpers[valArgIndx]->isReg() ||
11453 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011454 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011455
11456 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011457 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011458 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011459 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011460 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011461 (*MIB).addOperand(*argOpers[valArgIndx]);
11462
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011463 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011464 MIB.addReg(t1);
11465
Dale Johannesene4d209d2009-02-03 20:21:25 +000011466 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011467 MIB.addReg(t1);
11468 MIB.addReg(t2);
11469
11470 // Generate movc
11471 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011472 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011473 MIB.addReg(t2);
11474 MIB.addReg(t1);
11475
11476 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011477 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011478 for (int i=0; i <= lastAddrIndx; ++i)
11479 (*MIB).addOperand(*argOpers[i]);
11480 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011481 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011482 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11483 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011484
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011485 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011486 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011487
Mon P Wang63307c32008-05-05 19:05:59 +000011488 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011489 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011490
Dan Gohman14152b42010-07-06 20:24:04 +000011491 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011492 return nextMBB;
11493}
11494
Eric Christopherf83a5de2009-08-27 18:08:16 +000011495// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011496// or XMM0_V32I8 in AVX all of this code can be replaced with that
11497// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011498MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011499X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011500 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011501 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011502 "Target must have SSE4.2 or AVX features enabled");
11503
Eric Christopherb120ab42009-08-18 22:50:32 +000011504 DebugLoc dl = MI->getDebugLoc();
11505 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011506 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011507 if (!Subtarget->hasAVX()) {
11508 if (memArg)
11509 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11510 else
11511 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11512 } else {
11513 if (memArg)
11514 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11515 else
11516 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11517 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011518
Eric Christopher41c902f2010-11-30 08:20:21 +000011519 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011520 for (unsigned i = 0; i < numArgs; ++i) {
11521 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011522 if (!(Op.isReg() && Op.isImplicit()))
11523 MIB.addOperand(Op);
11524 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011525 BuildMI(*BB, MI, dl,
11526 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11527 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011528 .addReg(X86::XMM0);
11529
Dan Gohman14152b42010-07-06 20:24:04 +000011530 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011531 return BB;
11532}
11533
11534MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011535X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011536 DebugLoc dl = MI->getDebugLoc();
11537 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011538
Eric Christopher228232b2010-11-30 07:20:12 +000011539 // Address into RAX/EAX, other two args into ECX, EDX.
11540 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11541 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11542 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11543 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011544 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011545
Eric Christopher228232b2010-11-30 07:20:12 +000011546 unsigned ValOps = X86::AddrNumOperands;
11547 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11548 .addReg(MI->getOperand(ValOps).getReg());
11549 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11550 .addReg(MI->getOperand(ValOps+1).getReg());
11551
11552 // The instruction doesn't actually take any operands though.
11553 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011554
Eric Christopher228232b2010-11-30 07:20:12 +000011555 MI->eraseFromParent(); // The pseudo is gone now.
11556 return BB;
11557}
11558
11559MachineBasicBlock *
11560X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011561 DebugLoc dl = MI->getDebugLoc();
11562 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011563
Eric Christopher228232b2010-11-30 07:20:12 +000011564 // First arg in ECX, the second in EAX.
11565 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11566 .addReg(MI->getOperand(0).getReg());
11567 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11568 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011569
Eric Christopher228232b2010-11-30 07:20:12 +000011570 // The instruction doesn't actually take any operands though.
11571 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011572
Eric Christopher228232b2010-11-30 07:20:12 +000011573 MI->eraseFromParent(); // The pseudo is gone now.
11574 return BB;
11575}
11576
11577MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011578X86TargetLowering::EmitVAARG64WithCustomInserter(
11579 MachineInstr *MI,
11580 MachineBasicBlock *MBB) const {
11581 // Emit va_arg instruction on X86-64.
11582
11583 // Operands to this pseudo-instruction:
11584 // 0 ) Output : destination address (reg)
11585 // 1-5) Input : va_list address (addr, i64mem)
11586 // 6 ) ArgSize : Size (in bytes) of vararg type
11587 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11588 // 8 ) Align : Alignment of type
11589 // 9 ) EFLAGS (implicit-def)
11590
11591 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11592 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11593
11594 unsigned DestReg = MI->getOperand(0).getReg();
11595 MachineOperand &Base = MI->getOperand(1);
11596 MachineOperand &Scale = MI->getOperand(2);
11597 MachineOperand &Index = MI->getOperand(3);
11598 MachineOperand &Disp = MI->getOperand(4);
11599 MachineOperand &Segment = MI->getOperand(5);
11600 unsigned ArgSize = MI->getOperand(6).getImm();
11601 unsigned ArgMode = MI->getOperand(7).getImm();
11602 unsigned Align = MI->getOperand(8).getImm();
11603
11604 // Memory Reference
11605 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11606 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11607 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11608
11609 // Machine Information
11610 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11611 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11612 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11613 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11614 DebugLoc DL = MI->getDebugLoc();
11615
11616 // struct va_list {
11617 // i32 gp_offset
11618 // i32 fp_offset
11619 // i64 overflow_area (address)
11620 // i64 reg_save_area (address)
11621 // }
11622 // sizeof(va_list) = 24
11623 // alignment(va_list) = 8
11624
11625 unsigned TotalNumIntRegs = 6;
11626 unsigned TotalNumXMMRegs = 8;
11627 bool UseGPOffset = (ArgMode == 1);
11628 bool UseFPOffset = (ArgMode == 2);
11629 unsigned MaxOffset = TotalNumIntRegs * 8 +
11630 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11631
11632 /* Align ArgSize to a multiple of 8 */
11633 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11634 bool NeedsAlign = (Align > 8);
11635
11636 MachineBasicBlock *thisMBB = MBB;
11637 MachineBasicBlock *overflowMBB;
11638 MachineBasicBlock *offsetMBB;
11639 MachineBasicBlock *endMBB;
11640
11641 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11642 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11643 unsigned OffsetReg = 0;
11644
11645 if (!UseGPOffset && !UseFPOffset) {
11646 // If we only pull from the overflow region, we don't create a branch.
11647 // We don't need to alter control flow.
11648 OffsetDestReg = 0; // unused
11649 OverflowDestReg = DestReg;
11650
11651 offsetMBB = NULL;
11652 overflowMBB = thisMBB;
11653 endMBB = thisMBB;
11654 } else {
11655 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11656 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11657 // If not, pull from overflow_area. (branch to overflowMBB)
11658 //
11659 // thisMBB
11660 // | .
11661 // | .
11662 // offsetMBB overflowMBB
11663 // | .
11664 // | .
11665 // endMBB
11666
11667 // Registers for the PHI in endMBB
11668 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11669 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11670
11671 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11672 MachineFunction *MF = MBB->getParent();
11673 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11674 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11675 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11676
11677 MachineFunction::iterator MBBIter = MBB;
11678 ++MBBIter;
11679
11680 // Insert the new basic blocks
11681 MF->insert(MBBIter, offsetMBB);
11682 MF->insert(MBBIter, overflowMBB);
11683 MF->insert(MBBIter, endMBB);
11684
11685 // Transfer the remainder of MBB and its successor edges to endMBB.
11686 endMBB->splice(endMBB->begin(), thisMBB,
11687 llvm::next(MachineBasicBlock::iterator(MI)),
11688 thisMBB->end());
11689 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11690
11691 // Make offsetMBB and overflowMBB successors of thisMBB
11692 thisMBB->addSuccessor(offsetMBB);
11693 thisMBB->addSuccessor(overflowMBB);
11694
11695 // endMBB is a successor of both offsetMBB and overflowMBB
11696 offsetMBB->addSuccessor(endMBB);
11697 overflowMBB->addSuccessor(endMBB);
11698
11699 // Load the offset value into a register
11700 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11701 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11702 .addOperand(Base)
11703 .addOperand(Scale)
11704 .addOperand(Index)
11705 .addDisp(Disp, UseFPOffset ? 4 : 0)
11706 .addOperand(Segment)
11707 .setMemRefs(MMOBegin, MMOEnd);
11708
11709 // Check if there is enough room left to pull this argument.
11710 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11711 .addReg(OffsetReg)
11712 .addImm(MaxOffset + 8 - ArgSizeA8);
11713
11714 // Branch to "overflowMBB" if offset >= max
11715 // Fall through to "offsetMBB" otherwise
11716 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11717 .addMBB(overflowMBB);
11718 }
11719
11720 // In offsetMBB, emit code to use the reg_save_area.
11721 if (offsetMBB) {
11722 assert(OffsetReg != 0);
11723
11724 // Read the reg_save_area address.
11725 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11726 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11727 .addOperand(Base)
11728 .addOperand(Scale)
11729 .addOperand(Index)
11730 .addDisp(Disp, 16)
11731 .addOperand(Segment)
11732 .setMemRefs(MMOBegin, MMOEnd);
11733
11734 // Zero-extend the offset
11735 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11736 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11737 .addImm(0)
11738 .addReg(OffsetReg)
11739 .addImm(X86::sub_32bit);
11740
11741 // Add the offset to the reg_save_area to get the final address.
11742 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11743 .addReg(OffsetReg64)
11744 .addReg(RegSaveReg);
11745
11746 // Compute the offset for the next argument
11747 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11748 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11749 .addReg(OffsetReg)
11750 .addImm(UseFPOffset ? 16 : 8);
11751
11752 // Store it back into the va_list.
11753 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11754 .addOperand(Base)
11755 .addOperand(Scale)
11756 .addOperand(Index)
11757 .addDisp(Disp, UseFPOffset ? 4 : 0)
11758 .addOperand(Segment)
11759 .addReg(NextOffsetReg)
11760 .setMemRefs(MMOBegin, MMOEnd);
11761
11762 // Jump to endMBB
11763 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11764 .addMBB(endMBB);
11765 }
11766
11767 //
11768 // Emit code to use overflow area
11769 //
11770
11771 // Load the overflow_area address into a register.
11772 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11773 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11774 .addOperand(Base)
11775 .addOperand(Scale)
11776 .addOperand(Index)
11777 .addDisp(Disp, 8)
11778 .addOperand(Segment)
11779 .setMemRefs(MMOBegin, MMOEnd);
11780
11781 // If we need to align it, do so. Otherwise, just copy the address
11782 // to OverflowDestReg.
11783 if (NeedsAlign) {
11784 // Align the overflow address
11785 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11786 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11787
11788 // aligned_addr = (addr + (align-1)) & ~(align-1)
11789 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11790 .addReg(OverflowAddrReg)
11791 .addImm(Align-1);
11792
11793 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11794 .addReg(TmpReg)
11795 .addImm(~(uint64_t)(Align-1));
11796 } else {
11797 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11798 .addReg(OverflowAddrReg);
11799 }
11800
11801 // Compute the next overflow address after this argument.
11802 // (the overflow address should be kept 8-byte aligned)
11803 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11804 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11805 .addReg(OverflowDestReg)
11806 .addImm(ArgSizeA8);
11807
11808 // Store the new overflow address.
11809 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11810 .addOperand(Base)
11811 .addOperand(Scale)
11812 .addOperand(Index)
11813 .addDisp(Disp, 8)
11814 .addOperand(Segment)
11815 .addReg(NextAddrReg)
11816 .setMemRefs(MMOBegin, MMOEnd);
11817
11818 // If we branched, emit the PHI to the front of endMBB.
11819 if (offsetMBB) {
11820 BuildMI(*endMBB, endMBB->begin(), DL,
11821 TII->get(X86::PHI), DestReg)
11822 .addReg(OffsetDestReg).addMBB(offsetMBB)
11823 .addReg(OverflowDestReg).addMBB(overflowMBB);
11824 }
11825
11826 // Erase the pseudo instruction
11827 MI->eraseFromParent();
11828
11829 return endMBB;
11830}
11831
11832MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011833X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11834 MachineInstr *MI,
11835 MachineBasicBlock *MBB) const {
11836 // Emit code to save XMM registers to the stack. The ABI says that the
11837 // number of registers to save is given in %al, so it's theoretically
11838 // possible to do an indirect jump trick to avoid saving all of them,
11839 // however this code takes a simpler approach and just executes all
11840 // of the stores if %al is non-zero. It's less code, and it's probably
11841 // easier on the hardware branch predictor, and stores aren't all that
11842 // expensive anyway.
11843
11844 // Create the new basic blocks. One block contains all the XMM stores,
11845 // and one block is the final destination regardless of whether any
11846 // stores were performed.
11847 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11848 MachineFunction *F = MBB->getParent();
11849 MachineFunction::iterator MBBIter = MBB;
11850 ++MBBIter;
11851 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11852 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11853 F->insert(MBBIter, XMMSaveMBB);
11854 F->insert(MBBIter, EndMBB);
11855
Dan Gohman14152b42010-07-06 20:24:04 +000011856 // Transfer the remainder of MBB and its successor edges to EndMBB.
11857 EndMBB->splice(EndMBB->begin(), MBB,
11858 llvm::next(MachineBasicBlock::iterator(MI)),
11859 MBB->end());
11860 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11861
Dan Gohmand6708ea2009-08-15 01:38:56 +000011862 // The original block will now fall through to the XMM save block.
11863 MBB->addSuccessor(XMMSaveMBB);
11864 // The XMMSaveMBB will fall through to the end block.
11865 XMMSaveMBB->addSuccessor(EndMBB);
11866
11867 // Now add the instructions.
11868 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11869 DebugLoc DL = MI->getDebugLoc();
11870
11871 unsigned CountReg = MI->getOperand(0).getReg();
11872 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11873 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11874
11875 if (!Subtarget->isTargetWin64()) {
11876 // If %al is 0, branch around the XMM save block.
11877 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011878 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011879 MBB->addSuccessor(EndMBB);
11880 }
11881
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011882 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011883 // In the XMM save block, save all the XMM argument registers.
11884 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11885 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011886 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011887 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011888 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011889 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011890 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011891 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011892 .addFrameIndex(RegSaveFrameIndex)
11893 .addImm(/*Scale=*/1)
11894 .addReg(/*IndexReg=*/0)
11895 .addImm(/*Disp=*/Offset)
11896 .addReg(/*Segment=*/0)
11897 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011898 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011899 }
11900
Dan Gohman14152b42010-07-06 20:24:04 +000011901 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011902
11903 return EndMBB;
11904}
Mon P Wang63307c32008-05-05 19:05:59 +000011905
Evan Cheng60c07e12006-07-05 22:17:51 +000011906MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000011907X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011908 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000011909 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11910 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000011911
Chris Lattner52600972009-09-02 05:57:00 +000011912 // To "insert" a SELECT_CC instruction, we actually have to insert the
11913 // diamond control-flow pattern. The incoming instruction knows the
11914 // destination vreg to set, the condition code register to branch on, the
11915 // true/false values to select between, and a branch opcode to use.
11916 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11917 MachineFunction::iterator It = BB;
11918 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000011919
Chris Lattner52600972009-09-02 05:57:00 +000011920 // thisMBB:
11921 // ...
11922 // TrueVal = ...
11923 // cmpTY ccX, r1, r2
11924 // bCC copy1MBB
11925 // fallthrough --> copy0MBB
11926 MachineBasicBlock *thisMBB = BB;
11927 MachineFunction *F = BB->getParent();
11928 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
11929 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000011930 F->insert(It, copy0MBB);
11931 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000011932
Bill Wendling730c07e2010-06-25 20:48:10 +000011933 // If the EFLAGS register isn't dead in the terminator, then claim that it's
11934 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000011935 if (!MI->killsRegister(X86::EFLAGS)) {
11936 copy0MBB->addLiveIn(X86::EFLAGS);
11937 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000011938 }
11939
Dan Gohman14152b42010-07-06 20:24:04 +000011940 // Transfer the remainder of BB and its successor edges to sinkMBB.
11941 sinkMBB->splice(sinkMBB->begin(), BB,
11942 llvm::next(MachineBasicBlock::iterator(MI)),
11943 BB->end());
11944 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
11945
11946 // Add the true and fallthrough blocks as its successors.
11947 BB->addSuccessor(copy0MBB);
11948 BB->addSuccessor(sinkMBB);
11949
11950 // Create the conditional branch instruction.
11951 unsigned Opc =
11952 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
11953 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
11954
Chris Lattner52600972009-09-02 05:57:00 +000011955 // copy0MBB:
11956 // %FalseValue = ...
11957 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000011958 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000011959
Chris Lattner52600972009-09-02 05:57:00 +000011960 // sinkMBB:
11961 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
11962 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000011963 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
11964 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000011965 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
11966 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
11967
Dan Gohman14152b42010-07-06 20:24:04 +000011968 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000011969 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000011970}
11971
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011972MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000011973X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
11974 bool Is64Bit) const {
11975 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11976 DebugLoc DL = MI->getDebugLoc();
11977 MachineFunction *MF = BB->getParent();
11978 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11979
Nick Lewycky8a8d4792011-12-02 22:16:29 +000011980 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000011981
11982 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
11983 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
11984
11985 // BB:
11986 // ... [Till the alloca]
11987 // If stacklet is not large enough, jump to mallocMBB
11988 //
11989 // bumpMBB:
11990 // Allocate by subtracting from RSP
11991 // Jump to continueMBB
11992 //
11993 // mallocMBB:
11994 // Allocate by call to runtime
11995 //
11996 // continueMBB:
11997 // ...
11998 // [rest of original BB]
11999 //
12000
12001 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12002 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12003 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12004
12005 MachineRegisterInfo &MRI = MF->getRegInfo();
12006 const TargetRegisterClass *AddrRegClass =
12007 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12008
12009 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12010 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12011 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012012 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012013 sizeVReg = MI->getOperand(1).getReg(),
12014 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12015
12016 MachineFunction::iterator MBBIter = BB;
12017 ++MBBIter;
12018
12019 MF->insert(MBBIter, bumpMBB);
12020 MF->insert(MBBIter, mallocMBB);
12021 MF->insert(MBBIter, continueMBB);
12022
12023 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12024 (MachineBasicBlock::iterator(MI)), BB->end());
12025 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12026
12027 // Add code to the main basic block to check if the stack limit has been hit,
12028 // and if so, jump to mallocMBB otherwise to bumpMBB.
12029 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012030 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012031 .addReg(tmpSPVReg).addReg(sizeVReg);
12032 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012033 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012034 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012035 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12036
12037 // bumpMBB simply decreases the stack pointer, since we know the current
12038 // stacklet has enough space.
12039 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012040 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012041 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012042 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012043 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12044
12045 // Calls into a routine in libgcc to allocate more space from the heap.
12046 if (Is64Bit) {
12047 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12048 .addReg(sizeVReg);
12049 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12050 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12051 } else {
12052 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12053 .addImm(12);
12054 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12055 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12056 .addExternalSymbol("__morestack_allocate_stack_space");
12057 }
12058
12059 if (!Is64Bit)
12060 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12061 .addImm(16);
12062
12063 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12064 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12065 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12066
12067 // Set up the CFG correctly.
12068 BB->addSuccessor(bumpMBB);
12069 BB->addSuccessor(mallocMBB);
12070 mallocMBB->addSuccessor(continueMBB);
12071 bumpMBB->addSuccessor(continueMBB);
12072
12073 // Take care of the PHI nodes.
12074 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12075 MI->getOperand(0).getReg())
12076 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12077 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12078
12079 // Delete the original pseudo instruction.
12080 MI->eraseFromParent();
12081
12082 // And we're done.
12083 return continueMBB;
12084}
12085
12086MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012087X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012088 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012089 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12090 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012091
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012092 assert(!Subtarget->isTargetEnvMacho());
12093
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012094 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12095 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012096
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012097 if (Subtarget->isTargetWin64()) {
12098 if (Subtarget->isTargetCygMing()) {
12099 // ___chkstk(Mingw64):
12100 // Clobbers R10, R11, RAX and EFLAGS.
12101 // Updates RSP.
12102 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12103 .addExternalSymbol("___chkstk")
12104 .addReg(X86::RAX, RegState::Implicit)
12105 .addReg(X86::RSP, RegState::Implicit)
12106 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12107 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12108 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12109 } else {
12110 // __chkstk(MSVCRT): does not update stack pointer.
12111 // Clobbers R10, R11 and EFLAGS.
12112 // FIXME: RAX(allocated size) might be reused and not killed.
12113 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12114 .addExternalSymbol("__chkstk")
12115 .addReg(X86::RAX, RegState::Implicit)
12116 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12117 // RAX has the offset to subtracted from RSP.
12118 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12119 .addReg(X86::RSP)
12120 .addReg(X86::RAX);
12121 }
12122 } else {
12123 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012124 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12125
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012126 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12127 .addExternalSymbol(StackProbeSymbol)
12128 .addReg(X86::EAX, RegState::Implicit)
12129 .addReg(X86::ESP, RegState::Implicit)
12130 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12131 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12132 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12133 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012134
Dan Gohman14152b42010-07-06 20:24:04 +000012135 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012136 return BB;
12137}
Chris Lattner52600972009-09-02 05:57:00 +000012138
12139MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012140X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12141 MachineBasicBlock *BB) const {
12142 // This is pretty easy. We're taking the value that we received from
12143 // our load from the relocation, sticking it in either RDI (x86-64)
12144 // or EAX and doing an indirect call. The return value will then
12145 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012146 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012147 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012148 DebugLoc DL = MI->getDebugLoc();
12149 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012150
12151 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012152 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012153
Eric Christopher30ef0e52010-06-03 04:07:48 +000012154 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012155 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12156 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012157 .addReg(X86::RIP)
12158 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012159 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012160 MI->getOperand(3).getTargetFlags())
12161 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012162 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012163 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012164 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012165 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12166 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012167 .addReg(0)
12168 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012169 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012170 MI->getOperand(3).getTargetFlags())
12171 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012172 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012173 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012174 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012175 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12176 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012177 .addReg(TII->getGlobalBaseReg(F))
12178 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012179 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012180 MI->getOperand(3).getTargetFlags())
12181 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012182 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012183 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012184 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012185
Dan Gohman14152b42010-07-06 20:24:04 +000012186 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012187 return BB;
12188}
12189
12190MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012191X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012192 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012193 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012194 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012195 case X86::TAILJMPd64:
12196 case X86::TAILJMPr64:
12197 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012198 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012199 case X86::TCRETURNdi64:
12200 case X86::TCRETURNri64:
12201 case X86::TCRETURNmi64:
12202 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12203 // On AMD64, additional defs should be added before register allocation.
12204 if (!Subtarget->isTargetWin64()) {
12205 MI->addRegisterDefined(X86::RSI);
12206 MI->addRegisterDefined(X86::RDI);
12207 MI->addRegisterDefined(X86::XMM6);
12208 MI->addRegisterDefined(X86::XMM7);
12209 MI->addRegisterDefined(X86::XMM8);
12210 MI->addRegisterDefined(X86::XMM9);
12211 MI->addRegisterDefined(X86::XMM10);
12212 MI->addRegisterDefined(X86::XMM11);
12213 MI->addRegisterDefined(X86::XMM12);
12214 MI->addRegisterDefined(X86::XMM13);
12215 MI->addRegisterDefined(X86::XMM14);
12216 MI->addRegisterDefined(X86::XMM15);
12217 }
12218 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012219 case X86::WIN_ALLOCA:
12220 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012221 case X86::SEG_ALLOCA_32:
12222 return EmitLoweredSegAlloca(MI, BB, false);
12223 case X86::SEG_ALLOCA_64:
12224 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012225 case X86::TLSCall_32:
12226 case X86::TLSCall_64:
12227 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012228 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012229 case X86::CMOV_FR32:
12230 case X86::CMOV_FR64:
12231 case X86::CMOV_V4F32:
12232 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012233 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012234 case X86::CMOV_V8F32:
12235 case X86::CMOV_V4F64:
12236 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012237 case X86::CMOV_GR16:
12238 case X86::CMOV_GR32:
12239 case X86::CMOV_RFP32:
12240 case X86::CMOV_RFP64:
12241 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012242 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012243
Dale Johannesen849f2142007-07-03 00:53:03 +000012244 case X86::FP32_TO_INT16_IN_MEM:
12245 case X86::FP32_TO_INT32_IN_MEM:
12246 case X86::FP32_TO_INT64_IN_MEM:
12247 case X86::FP64_TO_INT16_IN_MEM:
12248 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012249 case X86::FP64_TO_INT64_IN_MEM:
12250 case X86::FP80_TO_INT16_IN_MEM:
12251 case X86::FP80_TO_INT32_IN_MEM:
12252 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012253 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12254 DebugLoc DL = MI->getDebugLoc();
12255
Evan Cheng60c07e12006-07-05 22:17:51 +000012256 // Change the floating point control register to use "round towards zero"
12257 // mode when truncating to an integer value.
12258 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012259 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012260 addFrameReference(BuildMI(*BB, MI, DL,
12261 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012262
12263 // Load the old value of the high byte of the control word...
12264 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012265 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012266 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012267 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012268
12269 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012270 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012271 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012272
12273 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012274 addFrameReference(BuildMI(*BB, MI, DL,
12275 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012276
12277 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012278 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012279 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012280
12281 // Get the X86 opcode to use.
12282 unsigned Opc;
12283 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012284 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012285 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12286 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12287 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12288 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12289 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12290 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012291 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12292 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12293 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012294 }
12295
12296 X86AddressMode AM;
12297 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012298 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012299 AM.BaseType = X86AddressMode::RegBase;
12300 AM.Base.Reg = Op.getReg();
12301 } else {
12302 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012303 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012304 }
12305 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012306 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012307 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012308 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012309 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012310 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012311 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012312 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012313 AM.GV = Op.getGlobal();
12314 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012315 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012316 }
Dan Gohman14152b42010-07-06 20:24:04 +000012317 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012318 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012319
12320 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012321 addFrameReference(BuildMI(*BB, MI, DL,
12322 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012323
Dan Gohman14152b42010-07-06 20:24:04 +000012324 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012325 return BB;
12326 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012327 // String/text processing lowering.
12328 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012329 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012330 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12331 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012332 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012333 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12334 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012335 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012336 return EmitPCMP(MI, BB, 5, false /* in mem */);
12337 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012338 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012339 return EmitPCMP(MI, BB, 5, true /* in mem */);
12340
Eric Christopher228232b2010-11-30 07:20:12 +000012341 // Thread synchronization.
12342 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012343 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012344 case X86::MWAIT:
12345 return EmitMwait(MI, BB);
12346
Eric Christopherb120ab42009-08-18 22:50:32 +000012347 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012348 case X86::ATOMAND32:
12349 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012350 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012351 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012352 X86::NOT32r, X86::EAX,
12353 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012354 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012355 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12356 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012357 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012358 X86::NOT32r, X86::EAX,
12359 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012360 case X86::ATOMXOR32:
12361 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012362 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012363 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012364 X86::NOT32r, X86::EAX,
12365 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012366 case X86::ATOMNAND32:
12367 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012368 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012369 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012370 X86::NOT32r, X86::EAX,
12371 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012372 case X86::ATOMMIN32:
12373 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12374 case X86::ATOMMAX32:
12375 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12376 case X86::ATOMUMIN32:
12377 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12378 case X86::ATOMUMAX32:
12379 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012380
12381 case X86::ATOMAND16:
12382 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12383 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012384 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012385 X86::NOT16r, X86::AX,
12386 X86::GR16RegisterClass);
12387 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012388 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012389 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012390 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012391 X86::NOT16r, X86::AX,
12392 X86::GR16RegisterClass);
12393 case X86::ATOMXOR16:
12394 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12395 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012396 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012397 X86::NOT16r, X86::AX,
12398 X86::GR16RegisterClass);
12399 case X86::ATOMNAND16:
12400 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12401 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012402 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012403 X86::NOT16r, X86::AX,
12404 X86::GR16RegisterClass, true);
12405 case X86::ATOMMIN16:
12406 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12407 case X86::ATOMMAX16:
12408 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12409 case X86::ATOMUMIN16:
12410 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12411 case X86::ATOMUMAX16:
12412 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12413
12414 case X86::ATOMAND8:
12415 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12416 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012417 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012418 X86::NOT8r, X86::AL,
12419 X86::GR8RegisterClass);
12420 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012421 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012422 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012423 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012424 X86::NOT8r, X86::AL,
12425 X86::GR8RegisterClass);
12426 case X86::ATOMXOR8:
12427 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12428 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012429 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012430 X86::NOT8r, X86::AL,
12431 X86::GR8RegisterClass);
12432 case X86::ATOMNAND8:
12433 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12434 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012435 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012436 X86::NOT8r, X86::AL,
12437 X86::GR8RegisterClass, true);
12438 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012439 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012440 case X86::ATOMAND64:
12441 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012442 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012443 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012444 X86::NOT64r, X86::RAX,
12445 X86::GR64RegisterClass);
12446 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012447 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12448 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012449 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012450 X86::NOT64r, X86::RAX,
12451 X86::GR64RegisterClass);
12452 case X86::ATOMXOR64:
12453 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012454 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012455 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012456 X86::NOT64r, X86::RAX,
12457 X86::GR64RegisterClass);
12458 case X86::ATOMNAND64:
12459 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12460 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012461 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012462 X86::NOT64r, X86::RAX,
12463 X86::GR64RegisterClass, true);
12464 case X86::ATOMMIN64:
12465 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12466 case X86::ATOMMAX64:
12467 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12468 case X86::ATOMUMIN64:
12469 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12470 case X86::ATOMUMAX64:
12471 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012472
12473 // This group does 64-bit operations on a 32-bit host.
12474 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012475 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012476 X86::AND32rr, X86::AND32rr,
12477 X86::AND32ri, X86::AND32ri,
12478 false);
12479 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012480 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012481 X86::OR32rr, X86::OR32rr,
12482 X86::OR32ri, X86::OR32ri,
12483 false);
12484 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012485 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012486 X86::XOR32rr, X86::XOR32rr,
12487 X86::XOR32ri, X86::XOR32ri,
12488 false);
12489 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012490 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012491 X86::AND32rr, X86::AND32rr,
12492 X86::AND32ri, X86::AND32ri,
12493 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012494 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012495 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012496 X86::ADD32rr, X86::ADC32rr,
12497 X86::ADD32ri, X86::ADC32ri,
12498 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012499 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012500 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012501 X86::SUB32rr, X86::SBB32rr,
12502 X86::SUB32ri, X86::SBB32ri,
12503 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012504 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012505 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012506 X86::MOV32rr, X86::MOV32rr,
12507 X86::MOV32ri, X86::MOV32ri,
12508 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012509 case X86::VASTART_SAVE_XMM_REGS:
12510 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012511
12512 case X86::VAARG_64:
12513 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012514 }
12515}
12516
12517//===----------------------------------------------------------------------===//
12518// X86 Optimization Hooks
12519//===----------------------------------------------------------------------===//
12520
Dan Gohman475871a2008-07-27 21:46:04 +000012521void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012522 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012523 APInt &KnownZero,
12524 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012525 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012526 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012527 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012528 assert((Opc >= ISD::BUILTIN_OP_END ||
12529 Opc == ISD::INTRINSIC_WO_CHAIN ||
12530 Opc == ISD::INTRINSIC_W_CHAIN ||
12531 Opc == ISD::INTRINSIC_VOID) &&
12532 "Should use MaskedValueIsZero if you don't know whether Op"
12533 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012534
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012535 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012536 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012537 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012538 case X86ISD::ADD:
12539 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012540 case X86ISD::ADC:
12541 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012542 case X86ISD::SMUL:
12543 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012544 case X86ISD::INC:
12545 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012546 case X86ISD::OR:
12547 case X86ISD::XOR:
12548 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012549 // These nodes' second result is a boolean.
12550 if (Op.getResNo() == 0)
12551 break;
12552 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012553 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012554 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12555 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012556 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012557 case ISD::INTRINSIC_WO_CHAIN: {
12558 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12559 unsigned NumLoBits = 0;
12560 switch (IntId) {
12561 default: break;
12562 case Intrinsic::x86_sse_movmsk_ps:
12563 case Intrinsic::x86_avx_movmsk_ps_256:
12564 case Intrinsic::x86_sse2_movmsk_pd:
12565 case Intrinsic::x86_avx_movmsk_pd_256:
12566 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012567 case Intrinsic::x86_sse2_pmovmskb_128:
12568 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012569 // High bits of movmskp{s|d}, pmovmskb are known zero.
12570 switch (IntId) {
12571 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12572 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12573 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12574 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12575 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12576 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012577 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012578 }
12579 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12580 Mask.getBitWidth() - NumLoBits);
12581 break;
12582 }
12583 }
12584 break;
12585 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012586 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012587}
Chris Lattner259e97c2006-01-31 19:43:35 +000012588
Owen Andersonbc146b02010-09-21 20:42:50 +000012589unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12590 unsigned Depth) const {
12591 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12592 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12593 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012594
Owen Andersonbc146b02010-09-21 20:42:50 +000012595 // Fallback case.
12596 return 1;
12597}
12598
Evan Cheng206ee9d2006-07-07 08:33:52 +000012599/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012600/// node is a GlobalAddress + offset.
12601bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012602 const GlobalValue* &GA,
12603 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012604 if (N->getOpcode() == X86ISD::Wrapper) {
12605 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012606 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012607 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012608 return true;
12609 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012610 }
Evan Chengad4196b2008-05-12 19:56:52 +000012611 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012612}
12613
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012614/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12615/// same as extracting the high 128-bit part of 256-bit vector and then
12616/// inserting the result into the low part of a new 256-bit vector
12617static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12618 EVT VT = SVOp->getValueType(0);
12619 int NumElems = VT.getVectorNumElements();
12620
12621 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12622 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12623 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12624 SVOp->getMaskElt(j) >= 0)
12625 return false;
12626
12627 return true;
12628}
12629
12630/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12631/// same as extracting the low 128-bit part of 256-bit vector and then
12632/// inserting the result into the high part of a new 256-bit vector
12633static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12634 EVT VT = SVOp->getValueType(0);
12635 int NumElems = VT.getVectorNumElements();
12636
12637 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12638 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12639 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12640 SVOp->getMaskElt(j) >= 0)
12641 return false;
12642
12643 return true;
12644}
12645
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012646/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12647static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012648 TargetLowering::DAGCombinerInfo &DCI,
12649 bool HasAVX2) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012650 DebugLoc dl = N->getDebugLoc();
12651 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12652 SDValue V1 = SVOp->getOperand(0);
12653 SDValue V2 = SVOp->getOperand(1);
12654 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012655 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012656
12657 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12658 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12659 //
12660 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012661 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012662 // V UNDEF BUILD_VECTOR UNDEF
12663 // \ / \ /
12664 // CONCAT_VECTOR CONCAT_VECTOR
12665 // \ /
12666 // \ /
12667 // RESULT: V + zero extended
12668 //
12669 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12670 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12671 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12672 return SDValue();
12673
12674 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12675 return SDValue();
12676
12677 // To match the shuffle mask, the first half of the mask should
12678 // be exactly the first vector, and all the rest a splat with the
12679 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012680 for (int i = 0; i < NumElems/2; ++i)
12681 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12682 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12683 return SDValue();
12684
Chad Rosier3d1161e2012-01-03 21:05:52 +000012685 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12686 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12687 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12688 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12689 SDValue ResNode =
12690 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12691 Ld->getMemoryVT(),
12692 Ld->getPointerInfo(),
12693 Ld->getAlignment(),
12694 false/*isVolatile*/, true/*ReadMem*/,
12695 false/*WriteMem*/);
12696 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12697 }
12698
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012699 // Emit a zeroed vector and insert the desired subvector on its
12700 // first half.
Craig Topper12216172012-01-13 08:12:35 +000012701 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */, HasAVX2, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012702 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12703 DAG.getConstant(0, MVT::i32), DAG, dl);
12704 return DCI.CombineTo(N, InsV);
12705 }
12706
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012707 //===--------------------------------------------------------------------===//
12708 // Combine some shuffles into subvector extracts and inserts:
12709 //
12710
12711 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12712 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12713 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12714 DAG, dl);
12715 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12716 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12717 return DCI.CombineTo(N, InsV);
12718 }
12719
12720 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12721 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12722 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12723 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12724 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12725 return DCI.CombineTo(N, InsV);
12726 }
12727
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012728 return SDValue();
12729}
12730
12731/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012732static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012733 TargetLowering::DAGCombinerInfo &DCI,
12734 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012735 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012736 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012737
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012738 // Don't create instructions with illegal types after legalize types has run.
12739 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12740 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12741 return SDValue();
12742
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012743 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12744 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12745 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Craig Topper12216172012-01-13 08:12:35 +000012746 return PerformShuffleCombine256(N, DAG, DCI, Subtarget->hasAVX2());
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012747
12748 // Only handle 128 wide vector from here on.
12749 if (VT.getSizeInBits() != 128)
12750 return SDValue();
12751
12752 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12753 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12754 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012755 SmallVector<SDValue, 16> Elts;
12756 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012757 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012758
Nate Begemanfdea31a2010-03-24 20:49:50 +000012759 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012760}
Evan Chengd880b972008-05-09 21:53:03 +000012761
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012762/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12763/// generation and convert it from being a bunch of shuffles and extracts
12764/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012765static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12766 const TargetLowering &TLI) {
12767 SDValue InputVector = N->getOperand(0);
12768
12769 // Only operate on vectors of 4 elements, where the alternative shuffling
12770 // gets to be more expensive.
12771 if (InputVector.getValueType() != MVT::v4i32)
12772 return SDValue();
12773
12774 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12775 // single use which is a sign-extend or zero-extend, and all elements are
12776 // used.
12777 SmallVector<SDNode *, 4> Uses;
12778 unsigned ExtractedElements = 0;
12779 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12780 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12781 if (UI.getUse().getResNo() != InputVector.getResNo())
12782 return SDValue();
12783
12784 SDNode *Extract = *UI;
12785 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12786 return SDValue();
12787
12788 if (Extract->getValueType(0) != MVT::i32)
12789 return SDValue();
12790 if (!Extract->hasOneUse())
12791 return SDValue();
12792 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12793 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12794 return SDValue();
12795 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12796 return SDValue();
12797
12798 // Record which element was extracted.
12799 ExtractedElements |=
12800 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12801
12802 Uses.push_back(Extract);
12803 }
12804
12805 // If not all the elements were used, this may not be worthwhile.
12806 if (ExtractedElements != 15)
12807 return SDValue();
12808
12809 // Ok, we've now decided to do the transformation.
12810 DebugLoc dl = InputVector.getDebugLoc();
12811
12812 // Store the value to a temporary stack slot.
12813 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000012814 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
12815 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012816
12817 // Replace each use (extract) with a load of the appropriate element.
12818 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
12819 UE = Uses.end(); UI != UE; ++UI) {
12820 SDNode *Extract = *UI;
12821
Nadav Rotem86694292011-05-17 08:31:57 +000012822 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012823 SDValue Idx = Extract->getOperand(1);
12824 unsigned EltSize =
12825 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
12826 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
12827 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
12828
Nadav Rotem86694292011-05-17 08:31:57 +000012829 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012830 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012831
12832 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000012833 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000012834 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000012835 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012836
12837 // Replace the exact with the load.
12838 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
12839 }
12840
12841 // The replacement was made in place; don't return anything.
12842 return SDValue();
12843}
12844
Duncan Sands6bcd2192011-09-17 16:49:39 +000012845/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
12846/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012847static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000012848 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000012849 const X86Subtarget *Subtarget) {
12850 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000012851 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000012852 // Get the LHS/RHS of the select.
12853 SDValue LHS = N->getOperand(1);
12854 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000012855 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000012856
Dan Gohman670e5392009-09-21 18:03:22 +000012857 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000012858 // instructions match the semantics of the common C idiom x<y?x:y but not
12859 // x<=y?x:y, because of how they handle negative zero (which can be
12860 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000012861 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
12862 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000012863 (Subtarget->hasSSE2() ||
12864 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012865 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012866
Chris Lattner47b4ce82009-03-11 05:48:52 +000012867 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000012868 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000012869 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
12870 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012871 switch (CC) {
12872 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012873 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012874 // Converting this to a min would handle NaNs incorrectly, and swapping
12875 // the operands would cause it to handle comparisons between positive
12876 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012877 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012878 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012879 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12880 break;
12881 std::swap(LHS, RHS);
12882 }
Dan Gohman670e5392009-09-21 18:03:22 +000012883 Opcode = X86ISD::FMIN;
12884 break;
12885 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012886 // Converting this to a min would handle comparisons between positive
12887 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012888 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012889 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
12890 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012891 Opcode = X86ISD::FMIN;
12892 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012893 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012894 // Converting this to a min would handle both negative zeros and NaNs
12895 // incorrectly, but we can swap the operands to fix both.
12896 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012897 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012898 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012899 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012900 Opcode = X86ISD::FMIN;
12901 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012902
Dan Gohman670e5392009-09-21 18:03:22 +000012903 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012904 // Converting this to a max would handle comparisons between positive
12905 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012906 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000012907 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012908 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012909 Opcode = X86ISD::FMAX;
12910 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012911 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012912 // Converting this to a max would handle NaNs incorrectly, and swapping
12913 // the operands would cause it to handle comparisons between positive
12914 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012915 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012916 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012917 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12918 break;
12919 std::swap(LHS, RHS);
12920 }
Dan Gohman670e5392009-09-21 18:03:22 +000012921 Opcode = X86ISD::FMAX;
12922 break;
12923 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012924 // Converting this to a max would handle both negative zeros and NaNs
12925 // incorrectly, but we can swap the operands to fix both.
12926 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012927 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012928 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012929 case ISD::SETGE:
12930 Opcode = X86ISD::FMAX;
12931 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000012932 }
Dan Gohman670e5392009-09-21 18:03:22 +000012933 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000012934 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
12935 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012936 switch (CC) {
12937 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012938 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012939 // Converting this to a min would handle comparisons between positive
12940 // and negative zero incorrectly, and swapping the operands would
12941 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012942 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012943 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000012944 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012945 break;
12946 std::swap(LHS, RHS);
12947 }
Dan Gohman670e5392009-09-21 18:03:22 +000012948 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000012949 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012950 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012951 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012952 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012953 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
12954 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012955 Opcode = X86ISD::FMIN;
12956 break;
12957 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012958 // Converting this to a min would handle both negative zeros and NaNs
12959 // incorrectly, but we can swap the operands to fix both.
12960 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012961 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012962 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012963 case ISD::SETGE:
12964 Opcode = X86ISD::FMIN;
12965 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012966
Dan Gohman670e5392009-09-21 18:03:22 +000012967 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012968 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012969 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012970 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012971 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000012972 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012973 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012974 // Converting this to a max would handle comparisons between positive
12975 // and negative zero incorrectly, and swapping the operands would
12976 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012977 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012978 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000012979 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012980 break;
12981 std::swap(LHS, RHS);
12982 }
Dan Gohman670e5392009-09-21 18:03:22 +000012983 Opcode = X86ISD::FMAX;
12984 break;
12985 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012986 // Converting this to a max would handle both negative zeros and NaNs
12987 // incorrectly, but we can swap the operands to fix both.
12988 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012989 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012990 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012991 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012992 Opcode = X86ISD::FMAX;
12993 break;
12994 }
Chris Lattner83e6c992006-10-04 06:57:07 +000012995 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012996
Chris Lattner47b4ce82009-03-11 05:48:52 +000012997 if (Opcode)
12998 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000012999 }
Eric Christopherfd179292009-08-27 18:07:15 +000013000
Chris Lattnerd1980a52009-03-12 06:52:53 +000013001 // If this is a select between two integer constants, try to do some
13002 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013003 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13004 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013005 // Don't do this for crazy integer types.
13006 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13007 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013008 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013009 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013010
Chris Lattnercee56e72009-03-13 05:53:31 +000013011 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013012 // Efficiently invertible.
13013 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13014 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13015 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13016 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013017 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013018 }
Eric Christopherfd179292009-08-27 18:07:15 +000013019
Chris Lattnerd1980a52009-03-12 06:52:53 +000013020 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013021 if (FalseC->getAPIntValue() == 0 &&
13022 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013023 if (NeedsCondInvert) // Invert the condition if needed.
13024 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13025 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013026
Chris Lattnerd1980a52009-03-12 06:52:53 +000013027 // Zero extend the condition if needed.
13028 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013029
Chris Lattnercee56e72009-03-13 05:53:31 +000013030 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013031 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013032 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013033 }
Eric Christopherfd179292009-08-27 18:07:15 +000013034
Chris Lattner97a29a52009-03-13 05:22:11 +000013035 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013036 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013037 if (NeedsCondInvert) // Invert the condition if needed.
13038 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13039 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013040
Chris Lattner97a29a52009-03-13 05:22:11 +000013041 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013042 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13043 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013044 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013045 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013046 }
Eric Christopherfd179292009-08-27 18:07:15 +000013047
Chris Lattnercee56e72009-03-13 05:53:31 +000013048 // Optimize cases that will turn into an LEA instruction. This requires
13049 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013050 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013051 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013052 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013053
Chris Lattnercee56e72009-03-13 05:53:31 +000013054 bool isFastMultiplier = false;
13055 if (Diff < 10) {
13056 switch ((unsigned char)Diff) {
13057 default: break;
13058 case 1: // result = add base, cond
13059 case 2: // result = lea base( , cond*2)
13060 case 3: // result = lea base(cond, cond*2)
13061 case 4: // result = lea base( , cond*4)
13062 case 5: // result = lea base(cond, cond*4)
13063 case 8: // result = lea base( , cond*8)
13064 case 9: // result = lea base(cond, cond*8)
13065 isFastMultiplier = true;
13066 break;
13067 }
13068 }
Eric Christopherfd179292009-08-27 18:07:15 +000013069
Chris Lattnercee56e72009-03-13 05:53:31 +000013070 if (isFastMultiplier) {
13071 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13072 if (NeedsCondInvert) // Invert the condition if needed.
13073 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13074 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013075
Chris Lattnercee56e72009-03-13 05:53:31 +000013076 // Zero extend the condition if needed.
13077 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13078 Cond);
13079 // Scale the condition by the difference.
13080 if (Diff != 1)
13081 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13082 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013083
Chris Lattnercee56e72009-03-13 05:53:31 +000013084 // Add the base if non-zero.
13085 if (FalseC->getAPIntValue() != 0)
13086 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13087 SDValue(FalseC, 0));
13088 return Cond;
13089 }
Eric Christopherfd179292009-08-27 18:07:15 +000013090 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013091 }
13092 }
Eric Christopherfd179292009-08-27 18:07:15 +000013093
Evan Cheng56f582d2012-01-04 01:41:39 +000013094 // Canonicalize max and min:
13095 // (x > y) ? x : y -> (x >= y) ? x : y
13096 // (x < y) ? x : y -> (x <= y) ? x : y
13097 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13098 // the need for an extra compare
13099 // against zero. e.g.
13100 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13101 // subl %esi, %edi
13102 // testl %edi, %edi
13103 // movl $0, %eax
13104 // cmovgl %edi, %eax
13105 // =>
13106 // xorl %eax, %eax
13107 // subl %esi, $edi
13108 // cmovsl %eax, %edi
13109 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13110 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13111 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13112 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13113 switch (CC) {
13114 default: break;
13115 case ISD::SETLT:
13116 case ISD::SETGT: {
13117 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13118 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13119 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13120 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13121 }
13122 }
13123 }
13124
Nadav Rotemcc616562012-01-15 19:27:55 +000013125 // If we know that this node is legal then we know that it is going to be
13126 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13127 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13128 // to simplify previous instructions.
13129 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13130 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13131 !DCI.isBeforeLegalize() &&
13132 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13133 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13134 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13135 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13136
13137 APInt KnownZero, KnownOne;
13138 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13139 DCI.isBeforeLegalizeOps());
13140 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13141 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13142 DCI.CommitTargetLoweringOpt(TLO);
13143 }
13144
Dan Gohman475871a2008-07-27 21:46:04 +000013145 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013146}
13147
Chris Lattnerd1980a52009-03-12 06:52:53 +000013148/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13149static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13150 TargetLowering::DAGCombinerInfo &DCI) {
13151 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013152
Chris Lattnerd1980a52009-03-12 06:52:53 +000013153 // If the flag operand isn't dead, don't touch this CMOV.
13154 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13155 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013156
Evan Chengb5a55d92011-05-24 01:48:22 +000013157 SDValue FalseOp = N->getOperand(0);
13158 SDValue TrueOp = N->getOperand(1);
13159 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13160 SDValue Cond = N->getOperand(3);
13161 if (CC == X86::COND_E || CC == X86::COND_NE) {
13162 switch (Cond.getOpcode()) {
13163 default: break;
13164 case X86ISD::BSR:
13165 case X86ISD::BSF:
13166 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13167 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13168 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13169 }
13170 }
13171
Chris Lattnerd1980a52009-03-12 06:52:53 +000013172 // If this is a select between two integer constants, try to do some
13173 // optimizations. Note that the operands are ordered the opposite of SELECT
13174 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013175 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13176 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013177 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13178 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013179 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13180 CC = X86::GetOppositeBranchCondition(CC);
13181 std::swap(TrueC, FalseC);
13182 }
Eric Christopherfd179292009-08-27 18:07:15 +000013183
Chris Lattnerd1980a52009-03-12 06:52:53 +000013184 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013185 // This is efficient for any integer data type (including i8/i16) and
13186 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013187 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013188 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13189 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013190
Chris Lattnerd1980a52009-03-12 06:52:53 +000013191 // Zero extend the condition if needed.
13192 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013193
Chris Lattnerd1980a52009-03-12 06:52:53 +000013194 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13195 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013196 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013197 if (N->getNumValues() == 2) // Dead flag value?
13198 return DCI.CombineTo(N, Cond, SDValue());
13199 return Cond;
13200 }
Eric Christopherfd179292009-08-27 18:07:15 +000013201
Chris Lattnercee56e72009-03-13 05:53:31 +000013202 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13203 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013204 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013205 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13206 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013207
Chris Lattner97a29a52009-03-13 05:22:11 +000013208 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013209 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13210 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013211 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13212 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013213
Chris Lattner97a29a52009-03-13 05:22:11 +000013214 if (N->getNumValues() == 2) // Dead flag value?
13215 return DCI.CombineTo(N, Cond, SDValue());
13216 return Cond;
13217 }
Eric Christopherfd179292009-08-27 18:07:15 +000013218
Chris Lattnercee56e72009-03-13 05:53:31 +000013219 // Optimize cases that will turn into an LEA instruction. This requires
13220 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013221 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013222 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013223 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013224
Chris Lattnercee56e72009-03-13 05:53:31 +000013225 bool isFastMultiplier = false;
13226 if (Diff < 10) {
13227 switch ((unsigned char)Diff) {
13228 default: break;
13229 case 1: // result = add base, cond
13230 case 2: // result = lea base( , cond*2)
13231 case 3: // result = lea base(cond, cond*2)
13232 case 4: // result = lea base( , cond*4)
13233 case 5: // result = lea base(cond, cond*4)
13234 case 8: // result = lea base( , cond*8)
13235 case 9: // result = lea base(cond, cond*8)
13236 isFastMultiplier = true;
13237 break;
13238 }
13239 }
Eric Christopherfd179292009-08-27 18:07:15 +000013240
Chris Lattnercee56e72009-03-13 05:53:31 +000013241 if (isFastMultiplier) {
13242 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013243 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13244 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013245 // Zero extend the condition if needed.
13246 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13247 Cond);
13248 // Scale the condition by the difference.
13249 if (Diff != 1)
13250 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13251 DAG.getConstant(Diff, Cond.getValueType()));
13252
13253 // Add the base if non-zero.
13254 if (FalseC->getAPIntValue() != 0)
13255 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13256 SDValue(FalseC, 0));
13257 if (N->getNumValues() == 2) // Dead flag value?
13258 return DCI.CombineTo(N, Cond, SDValue());
13259 return Cond;
13260 }
Eric Christopherfd179292009-08-27 18:07:15 +000013261 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013262 }
13263 }
13264 return SDValue();
13265}
13266
13267
Evan Cheng0b0cd912009-03-28 05:57:29 +000013268/// PerformMulCombine - Optimize a single multiply with constant into two
13269/// in order to implement it with two cheaper instructions, e.g.
13270/// LEA + SHL, LEA + LEA.
13271static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13272 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013273 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13274 return SDValue();
13275
Owen Andersone50ed302009-08-10 22:56:29 +000013276 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013277 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013278 return SDValue();
13279
13280 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13281 if (!C)
13282 return SDValue();
13283 uint64_t MulAmt = C->getZExtValue();
13284 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13285 return SDValue();
13286
13287 uint64_t MulAmt1 = 0;
13288 uint64_t MulAmt2 = 0;
13289 if ((MulAmt % 9) == 0) {
13290 MulAmt1 = 9;
13291 MulAmt2 = MulAmt / 9;
13292 } else if ((MulAmt % 5) == 0) {
13293 MulAmt1 = 5;
13294 MulAmt2 = MulAmt / 5;
13295 } else if ((MulAmt % 3) == 0) {
13296 MulAmt1 = 3;
13297 MulAmt2 = MulAmt / 3;
13298 }
13299 if (MulAmt2 &&
13300 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13301 DebugLoc DL = N->getDebugLoc();
13302
13303 if (isPowerOf2_64(MulAmt2) &&
13304 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13305 // If second multiplifer is pow2, issue it first. We want the multiply by
13306 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13307 // is an add.
13308 std::swap(MulAmt1, MulAmt2);
13309
13310 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013311 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013312 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013313 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013314 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013315 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013316 DAG.getConstant(MulAmt1, VT));
13317
Eric Christopherfd179292009-08-27 18:07:15 +000013318 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013319 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013320 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013321 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013322 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013323 DAG.getConstant(MulAmt2, VT));
13324
13325 // Do not add new nodes to DAG combiner worklist.
13326 DCI.CombineTo(N, NewMul, false);
13327 }
13328 return SDValue();
13329}
13330
Evan Chengad9c0a32009-12-15 00:53:42 +000013331static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13332 SDValue N0 = N->getOperand(0);
13333 SDValue N1 = N->getOperand(1);
13334 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13335 EVT VT = N0.getValueType();
13336
13337 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13338 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013339 if (VT.isInteger() && !VT.isVector() &&
13340 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013341 N0.getOperand(1).getOpcode() == ISD::Constant) {
13342 SDValue N00 = N0.getOperand(0);
13343 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13344 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13345 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13346 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13347 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13348 APInt ShAmt = N1C->getAPIntValue();
13349 Mask = Mask.shl(ShAmt);
13350 if (Mask != 0)
13351 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13352 N00, DAG.getConstant(Mask, VT));
13353 }
13354 }
13355
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013356
13357 // Hardware support for vector shifts is sparse which makes us scalarize the
13358 // vector operations in many cases. Also, on sandybridge ADD is faster than
13359 // shl.
13360 // (shl V, 1) -> add V,V
13361 if (isSplatVector(N1.getNode())) {
13362 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13363 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13364 // We shift all of the values by one. In many cases we do not have
13365 // hardware support for this operation. This is better expressed as an ADD
13366 // of two values.
13367 if (N1C && (1 == N1C->getZExtValue())) {
13368 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13369 }
13370 }
13371
Evan Chengad9c0a32009-12-15 00:53:42 +000013372 return SDValue();
13373}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013374
Nate Begeman740ab032009-01-26 00:52:55 +000013375/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13376/// when possible.
13377static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13378 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013379 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013380 if (N->getOpcode() == ISD::SHL) {
13381 SDValue V = PerformSHLCombine(N, DAG);
13382 if (V.getNode()) return V;
13383 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013384
Nate Begeman740ab032009-01-26 00:52:55 +000013385 // On X86 with SSE2 support, we can transform this to a vector shift if
13386 // all elements are shifted by the same amount. We can't do this in legalize
13387 // because the a constant vector is typically transformed to a constant pool
13388 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013389 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013390 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013391
Craig Topper7be5dfd2011-11-12 09:58:49 +000013392 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13393 (!Subtarget->hasAVX2() ||
13394 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013395 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013396
Mon P Wang3becd092009-01-28 08:12:05 +000013397 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013398 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013399 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013400 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013401 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13402 unsigned NumElts = VT.getVectorNumElements();
13403 unsigned i = 0;
13404 for (; i != NumElts; ++i) {
13405 SDValue Arg = ShAmtOp.getOperand(i);
13406 if (Arg.getOpcode() == ISD::UNDEF) continue;
13407 BaseShAmt = Arg;
13408 break;
13409 }
Craig Topper37c26772012-01-17 04:44:50 +000013410 // Handle the case where the build_vector is all undef
13411 // FIXME: Should DAG allow this?
13412 if (i == NumElts)
13413 return SDValue();
13414
Mon P Wang3becd092009-01-28 08:12:05 +000013415 for (; i != NumElts; ++i) {
13416 SDValue Arg = ShAmtOp.getOperand(i);
13417 if (Arg.getOpcode() == ISD::UNDEF) continue;
13418 if (Arg != BaseShAmt) {
13419 return SDValue();
13420 }
13421 }
13422 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013423 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013424 SDValue InVec = ShAmtOp.getOperand(0);
13425 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13426 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13427 unsigned i = 0;
13428 for (; i != NumElts; ++i) {
13429 SDValue Arg = InVec.getOperand(i);
13430 if (Arg.getOpcode() == ISD::UNDEF) continue;
13431 BaseShAmt = Arg;
13432 break;
13433 }
13434 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13435 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013436 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013437 if (C->getZExtValue() == SplatIdx)
13438 BaseShAmt = InVec.getOperand(1);
13439 }
13440 }
13441 if (BaseShAmt.getNode() == 0)
13442 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13443 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013444 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013445 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013446
Mon P Wangefa42202009-09-03 19:56:25 +000013447 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013448 if (EltVT.bitsGT(MVT::i32))
13449 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13450 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013451 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013452
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013453 // The shift amount is identical so we can do a vector shift.
13454 SDValue ValOp = N->getOperand(0);
13455 switch (N->getOpcode()) {
13456 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013457 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013458 break;
13459 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013460 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013461 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013462 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013463 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013464 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013465 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013466 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013467 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013468 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013469 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013470 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013471 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013472 if (VT == MVT::v4i64)
13473 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13474 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13475 ValOp, BaseShAmt);
13476 if (VT == MVT::v8i32)
13477 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13478 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13479 ValOp, BaseShAmt);
13480 if (VT == MVT::v16i16)
13481 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13482 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13483 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013484 break;
13485 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013486 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013487 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013488 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013489 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013490 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013491 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013492 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013493 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013494 if (VT == MVT::v8i32)
13495 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13496 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13497 ValOp, BaseShAmt);
13498 if (VT == MVT::v16i16)
13499 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13500 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13501 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013502 break;
13503 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013504 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013505 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013506 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013507 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013508 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013509 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013510 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013511 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013512 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013513 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013514 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013515 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013516 if (VT == MVT::v4i64)
13517 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13518 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13519 ValOp, BaseShAmt);
13520 if (VT == MVT::v8i32)
13521 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13522 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13523 ValOp, BaseShAmt);
13524 if (VT == MVT::v16i16)
13525 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13526 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13527 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013528 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013529 }
13530 return SDValue();
13531}
13532
Nate Begemanb65c1752010-12-17 22:55:37 +000013533
Stuart Hastings865f0932011-06-03 23:53:54 +000013534// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13535// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13536// and friends. Likewise for OR -> CMPNEQSS.
13537static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13538 TargetLowering::DAGCombinerInfo &DCI,
13539 const X86Subtarget *Subtarget) {
13540 unsigned opcode;
13541
13542 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13543 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013544 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013545 SDValue N0 = N->getOperand(0);
13546 SDValue N1 = N->getOperand(1);
13547 SDValue CMP0 = N0->getOperand(1);
13548 SDValue CMP1 = N1->getOperand(1);
13549 DebugLoc DL = N->getDebugLoc();
13550
13551 // The SETCCs should both refer to the same CMP.
13552 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13553 return SDValue();
13554
13555 SDValue CMP00 = CMP0->getOperand(0);
13556 SDValue CMP01 = CMP0->getOperand(1);
13557 EVT VT = CMP00.getValueType();
13558
13559 if (VT == MVT::f32 || VT == MVT::f64) {
13560 bool ExpectingFlags = false;
13561 // Check for any users that want flags:
13562 for (SDNode::use_iterator UI = N->use_begin(),
13563 UE = N->use_end();
13564 !ExpectingFlags && UI != UE; ++UI)
13565 switch (UI->getOpcode()) {
13566 default:
13567 case ISD::BR_CC:
13568 case ISD::BRCOND:
13569 case ISD::SELECT:
13570 ExpectingFlags = true;
13571 break;
13572 case ISD::CopyToReg:
13573 case ISD::SIGN_EXTEND:
13574 case ISD::ZERO_EXTEND:
13575 case ISD::ANY_EXTEND:
13576 break;
13577 }
13578
13579 if (!ExpectingFlags) {
13580 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13581 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13582
13583 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13584 X86::CondCode tmp = cc0;
13585 cc0 = cc1;
13586 cc1 = tmp;
13587 }
13588
13589 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13590 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13591 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13592 X86ISD::NodeType NTOperator = is64BitFP ?
13593 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13594 // FIXME: need symbolic constants for these magic numbers.
13595 // See X86ATTInstPrinter.cpp:printSSECC().
13596 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13597 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13598 DAG.getConstant(x86cc, MVT::i8));
13599 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13600 OnesOrZeroesF);
13601 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13602 DAG.getConstant(1, MVT::i32));
13603 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13604 return OneBitOfTruth;
13605 }
13606 }
13607 }
13608 }
13609 return SDValue();
13610}
13611
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013612/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13613/// so it can be folded inside ANDNP.
13614static bool CanFoldXORWithAllOnes(const SDNode *N) {
13615 EVT VT = N->getValueType(0);
13616
13617 // Match direct AllOnes for 128 and 256-bit vectors
13618 if (ISD::isBuildVectorAllOnes(N))
13619 return true;
13620
13621 // Look through a bit convert.
13622 if (N->getOpcode() == ISD::BITCAST)
13623 N = N->getOperand(0).getNode();
13624
13625 // Sometimes the operand may come from a insert_subvector building a 256-bit
13626 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013627 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013628 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13629 SDValue V1 = N->getOperand(0);
13630 SDValue V2 = N->getOperand(1);
13631
13632 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13633 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13634 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13635 ISD::isBuildVectorAllOnes(V2.getNode()))
13636 return true;
13637 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013638
13639 return false;
13640}
13641
Nate Begemanb65c1752010-12-17 22:55:37 +000013642static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13643 TargetLowering::DAGCombinerInfo &DCI,
13644 const X86Subtarget *Subtarget) {
13645 if (DCI.isBeforeLegalizeOps())
13646 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013647
Stuart Hastings865f0932011-06-03 23:53:54 +000013648 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13649 if (R.getNode())
13650 return R;
13651
Craig Topper54a11172011-10-14 07:06:56 +000013652 EVT VT = N->getValueType(0);
13653
Craig Topperb4c94572011-10-21 06:55:01 +000013654 // Create ANDN, BLSI, and BLSR instructions
13655 // BLSI is X & (-X)
13656 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013657 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13658 SDValue N0 = N->getOperand(0);
13659 SDValue N1 = N->getOperand(1);
13660 DebugLoc DL = N->getDebugLoc();
13661
13662 // Check LHS for not
13663 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13664 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13665 // Check RHS for not
13666 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13667 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13668
Craig Topperb4c94572011-10-21 06:55:01 +000013669 // Check LHS for neg
13670 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13671 isZero(N0.getOperand(0)))
13672 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13673
13674 // Check RHS for neg
13675 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13676 isZero(N1.getOperand(0)))
13677 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13678
13679 // Check LHS for X-1
13680 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13681 isAllOnes(N0.getOperand(1)))
13682 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13683
13684 // Check RHS for X-1
13685 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13686 isAllOnes(N1.getOperand(1)))
13687 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13688
Craig Topper54a11172011-10-14 07:06:56 +000013689 return SDValue();
13690 }
13691
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013692 // Want to form ANDNP nodes:
13693 // 1) In the hopes of then easily combining them with OR and AND nodes
13694 // to form PBLEND/PSIGN.
13695 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013696 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013697 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013698
Nate Begemanb65c1752010-12-17 22:55:37 +000013699 SDValue N0 = N->getOperand(0);
13700 SDValue N1 = N->getOperand(1);
13701 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013702
Nate Begemanb65c1752010-12-17 22:55:37 +000013703 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013704 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013705 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13706 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013707 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013708
13709 // Check RHS for vnot
13710 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013711 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13712 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013713 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013714
Nate Begemanb65c1752010-12-17 22:55:37 +000013715 return SDValue();
13716}
13717
Evan Cheng760d1942010-01-04 21:22:48 +000013718static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013719 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013720 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013721 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013722 return SDValue();
13723
Stuart Hastings865f0932011-06-03 23:53:54 +000013724 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13725 if (R.getNode())
13726 return R;
13727
Evan Cheng760d1942010-01-04 21:22:48 +000013728 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013729
Evan Cheng760d1942010-01-04 21:22:48 +000013730 SDValue N0 = N->getOperand(0);
13731 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013732
Nate Begemanb65c1752010-12-17 22:55:37 +000013733 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013734 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000013735 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013736 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13737 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013738
Craig Topper1666cb62011-11-19 07:07:26 +000013739 // Canonicalize pandn to RHS
13740 if (N0.getOpcode() == X86ISD::ANDNP)
13741 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000013742 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000013743 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13744 SDValue Mask = N1.getOperand(0);
13745 SDValue X = N1.getOperand(1);
13746 SDValue Y;
13747 if (N0.getOperand(0) == Mask)
13748 Y = N0.getOperand(1);
13749 if (N0.getOperand(1) == Mask)
13750 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013751
Craig Topper1666cb62011-11-19 07:07:26 +000013752 // Check to see if the mask appeared in both the AND and ANDNP and
13753 if (!Y.getNode())
13754 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013755
Craig Topper1666cb62011-11-19 07:07:26 +000013756 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13757 if (Mask.getOpcode() != ISD::BITCAST ||
13758 X.getOpcode() != ISD::BITCAST ||
13759 Y.getOpcode() != ISD::BITCAST)
13760 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013761
Craig Topper1666cb62011-11-19 07:07:26 +000013762 // Look through mask bitcast.
13763 Mask = Mask.getOperand(0);
13764 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013765
Craig Topper1666cb62011-11-19 07:07:26 +000013766 // Validate that the Mask operand is a vector sra node. The sra node
13767 // will be an intrinsic.
13768 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13769 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013770
Craig Topper1666cb62011-11-19 07:07:26 +000013771 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13772 // there is no psrai.b
13773 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13774 case Intrinsic::x86_sse2_psrai_w:
13775 case Intrinsic::x86_sse2_psrai_d:
13776 case Intrinsic::x86_avx2_psrai_w:
13777 case Intrinsic::x86_avx2_psrai_d:
13778 break;
13779 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013780 }
Craig Topper1666cb62011-11-19 07:07:26 +000013781
13782 // Check that the SRA is all signbits.
13783 SDValue SraC = Mask.getOperand(2);
13784 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13785 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13786 if ((SraAmt + 1) != EltBits)
13787 return SDValue();
13788
13789 DebugLoc DL = N->getDebugLoc();
13790
13791 // Now we know we at least have a plendvb with the mask val. See if
13792 // we can form a psignb/w/d.
13793 // psign = x.type == y.type == mask.type && y = sub(0, x);
13794 X = X.getOperand(0);
13795 Y = Y.getOperand(0);
13796 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13797 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000013798 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
13799 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
13800 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
13801 Mask.getOperand(1));
13802 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000013803 }
13804 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000013805 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000013806 return SDValue();
13807
13808 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13809
13810 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13811 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13812 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013813 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013814 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013815 }
13816 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013817
Craig Topper1666cb62011-11-19 07:07:26 +000013818 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13819 return SDValue();
13820
Nate Begemanb65c1752010-12-17 22:55:37 +000013821 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013822 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13823 std::swap(N0, N1);
13824 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13825 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013826 if (!N0.hasOneUse() || !N1.hasOneUse())
13827 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013828
13829 SDValue ShAmt0 = N0.getOperand(1);
13830 if (ShAmt0.getValueType() != MVT::i8)
13831 return SDValue();
13832 SDValue ShAmt1 = N1.getOperand(1);
13833 if (ShAmt1.getValueType() != MVT::i8)
13834 return SDValue();
13835 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13836 ShAmt0 = ShAmt0.getOperand(0);
13837 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13838 ShAmt1 = ShAmt1.getOperand(0);
13839
13840 DebugLoc DL = N->getDebugLoc();
13841 unsigned Opc = X86ISD::SHLD;
13842 SDValue Op0 = N0.getOperand(0);
13843 SDValue Op1 = N1.getOperand(0);
13844 if (ShAmt0.getOpcode() == ISD::SUB) {
13845 Opc = X86ISD::SHRD;
13846 std::swap(Op0, Op1);
13847 std::swap(ShAmt0, ShAmt1);
13848 }
13849
Evan Cheng8b1190a2010-04-28 01:18:01 +000013850 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013851 if (ShAmt1.getOpcode() == ISD::SUB) {
13852 SDValue Sum = ShAmt1.getOperand(0);
13853 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013854 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13855 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13856 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13857 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013858 return DAG.getNode(Opc, DL, VT,
13859 Op0, Op1,
13860 DAG.getNode(ISD::TRUNCATE, DL,
13861 MVT::i8, ShAmt0));
13862 }
13863 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13864 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13865 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013866 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013867 return DAG.getNode(Opc, DL, VT,
13868 N0.getOperand(0), N1.getOperand(0),
13869 DAG.getNode(ISD::TRUNCATE, DL,
13870 MVT::i8, ShAmt0));
13871 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013872
Evan Cheng760d1942010-01-04 21:22:48 +000013873 return SDValue();
13874}
13875
Craig Topper3738ccd2011-12-27 06:27:23 +000013876// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000013877static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
13878 TargetLowering::DAGCombinerInfo &DCI,
13879 const X86Subtarget *Subtarget) {
13880 if (DCI.isBeforeLegalizeOps())
13881 return SDValue();
13882
13883 EVT VT = N->getValueType(0);
13884
13885 if (VT != MVT::i32 && VT != MVT::i64)
13886 return SDValue();
13887
Craig Topper3738ccd2011-12-27 06:27:23 +000013888 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
13889
Craig Topperb4c94572011-10-21 06:55:01 +000013890 // Create BLSMSK instructions by finding X ^ (X-1)
13891 SDValue N0 = N->getOperand(0);
13892 SDValue N1 = N->getOperand(1);
13893 DebugLoc DL = N->getDebugLoc();
13894
13895 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13896 isAllOnes(N0.getOperand(1)))
13897 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
13898
13899 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13900 isAllOnes(N1.getOperand(1)))
13901 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
13902
13903 return SDValue();
13904}
13905
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013906/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
13907static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
13908 const X86Subtarget *Subtarget) {
13909 LoadSDNode *Ld = cast<LoadSDNode>(N);
13910 EVT RegVT = Ld->getValueType(0);
13911 EVT MemVT = Ld->getMemoryVT();
13912 DebugLoc dl = Ld->getDebugLoc();
13913 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13914
13915 ISD::LoadExtType Ext = Ld->getExtensionType();
13916
Nadav Rotemca6f2962011-09-18 19:00:23 +000013917 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013918 // shuffle. We need SSE4 for the shuffles.
13919 // TODO: It is possible to support ZExt by zeroing the undef values
13920 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000013921 if (RegVT.isVector() && RegVT.isInteger() &&
13922 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013923 assert(MemVT != RegVT && "Cannot extend to the same type");
13924 assert(MemVT.isVector() && "Must load a vector from memory");
13925
13926 unsigned NumElems = RegVT.getVectorNumElements();
13927 unsigned RegSz = RegVT.getSizeInBits();
13928 unsigned MemSz = MemVT.getSizeInBits();
13929 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000013930 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013931 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
13932
13933 // Attempt to load the original value using a single load op.
13934 // Find a scalar type which is equal to the loaded word size.
13935 MVT SclrLoadTy = MVT::i8;
13936 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
13937 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
13938 MVT Tp = (MVT::SimpleValueType)tp;
13939 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
13940 SclrLoadTy = Tp;
13941 break;
13942 }
13943 }
13944
13945 // Proceed if a load word is found.
13946 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
13947
13948 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
13949 RegSz/SclrLoadTy.getSizeInBits());
13950
13951 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
13952 RegSz/MemVT.getScalarType().getSizeInBits());
13953 // Can't shuffle using an illegal type.
13954 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
13955
13956 // Perform a single load.
13957 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
13958 Ld->getBasePtr(),
13959 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013960 Ld->isNonTemporal(), Ld->isInvariant(),
13961 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013962
13963 // Insert the word loaded into a vector.
13964 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
13965 LoadUnitVecVT, ScalarLoad);
13966
13967 // Bitcast the loaded value to a vector of the original element type, in
13968 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000013969 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
13970 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013971 unsigned SizeRatio = RegSz/MemSz;
13972
13973 // Redistribute the loaded elements into the different locations.
13974 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
13975 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
13976
13977 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
13978 DAG.getUNDEF(SlicedVec.getValueType()),
13979 ShuffleVec.data());
13980
13981 // Bitcast to the requested type.
13982 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
13983 // Replace the original load with the new sequence
13984 // and return the new chain.
13985 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
13986 return SDValue(ScalarLoad.getNode(), 1);
13987 }
13988
13989 return SDValue();
13990}
13991
Chris Lattner149a4e52008-02-22 02:09:43 +000013992/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013993static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000013994 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000013995 StoreSDNode *St = cast<StoreSDNode>(N);
13996 EVT VT = St->getValue().getValueType();
13997 EVT StVT = St->getMemoryVT();
13998 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000013999 SDValue StoredVal = St->getOperand(1);
14000 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14001
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014002 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014003 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14004 // 128-bit ones. If in the future the cost becomes only one memory access the
14005 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014006 if (VT.getSizeInBits() == 256 &&
14007 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14008 StoredVal.getNumOperands() == 2) {
14009
14010 SDValue Value0 = StoredVal.getOperand(0);
14011 SDValue Value1 = StoredVal.getOperand(1);
14012
14013 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14014 SDValue Ptr0 = St->getBasePtr();
14015 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14016
14017 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14018 St->getPointerInfo(), St->isVolatile(),
14019 St->isNonTemporal(), St->getAlignment());
14020 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14021 St->getPointerInfo(), St->isVolatile(),
14022 St->isNonTemporal(), St->getAlignment());
14023 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14024 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014025
14026 // Optimize trunc store (of multiple scalars) to shuffle and store.
14027 // First, pack all of the elements in one place. Next, store to memory
14028 // in fewer chunks.
14029 if (St->isTruncatingStore() && VT.isVector()) {
14030 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14031 unsigned NumElems = VT.getVectorNumElements();
14032 assert(StVT != VT && "Cannot truncate to the same type");
14033 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14034 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14035
14036 // From, To sizes and ElemCount must be pow of two
14037 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014038 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014039 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014040 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014041
Nadav Rotem614061b2011-08-10 19:30:14 +000014042 unsigned SizeRatio = FromSz / ToSz;
14043
14044 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14045
14046 // Create a type on which we perform the shuffle
14047 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14048 StVT.getScalarType(), NumElems*SizeRatio);
14049
14050 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14051
14052 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14053 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14054 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14055
14056 // Can't shuffle using an illegal type
14057 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14058
14059 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14060 DAG.getUNDEF(WideVec.getValueType()),
14061 ShuffleVec.data());
14062 // At this point all of the data is stored at the bottom of the
14063 // register. We now need to save it to mem.
14064
14065 // Find the largest store unit
14066 MVT StoreType = MVT::i8;
14067 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14068 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14069 MVT Tp = (MVT::SimpleValueType)tp;
14070 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14071 StoreType = Tp;
14072 }
14073
14074 // Bitcast the original vector into a vector of store-size units
14075 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14076 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14077 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14078 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14079 SmallVector<SDValue, 8> Chains;
14080 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14081 TLI.getPointerTy());
14082 SDValue Ptr = St->getBasePtr();
14083
14084 // Perform one or more big stores into memory.
14085 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14086 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14087 StoreType, ShuffWide,
14088 DAG.getIntPtrConstant(i));
14089 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14090 St->getPointerInfo(), St->isVolatile(),
14091 St->isNonTemporal(), St->getAlignment());
14092 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14093 Chains.push_back(Ch);
14094 }
14095
14096 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14097 Chains.size());
14098 }
14099
14100
Chris Lattner149a4e52008-02-22 02:09:43 +000014101 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14102 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014103 // A preferable solution to the general problem is to figure out the right
14104 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014105
14106 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014107 if (VT.getSizeInBits() != 64)
14108 return SDValue();
14109
Devang Patel578efa92009-06-05 21:57:13 +000014110 const Function *F = DAG.getMachineFunction().getFunction();
14111 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014112 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014113 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014114 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014115 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014116 isa<LoadSDNode>(St->getValue()) &&
14117 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14118 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014119 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014120 LoadSDNode *Ld = 0;
14121 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014122 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014123 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014124 // Must be a store of a load. We currently handle two cases: the load
14125 // is a direct child, and it's under an intervening TokenFactor. It is
14126 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014127 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014128 Ld = cast<LoadSDNode>(St->getChain());
14129 else if (St->getValue().hasOneUse() &&
14130 ChainVal->getOpcode() == ISD::TokenFactor) {
14131 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014132 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014133 TokenFactorIndex = i;
14134 Ld = cast<LoadSDNode>(St->getValue());
14135 } else
14136 Ops.push_back(ChainVal->getOperand(i));
14137 }
14138 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014139
Evan Cheng536e6672009-03-12 05:59:15 +000014140 if (!Ld || !ISD::isNormalLoad(Ld))
14141 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014142
Evan Cheng536e6672009-03-12 05:59:15 +000014143 // If this is not the MMX case, i.e. we are just turning i64 load/store
14144 // into f64 load/store, avoid the transformation if there are multiple
14145 // uses of the loaded value.
14146 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14147 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014148
Evan Cheng536e6672009-03-12 05:59:15 +000014149 DebugLoc LdDL = Ld->getDebugLoc();
14150 DebugLoc StDL = N->getDebugLoc();
14151 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14152 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14153 // pair instead.
14154 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014155 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014156 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14157 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014158 Ld->isNonTemporal(), Ld->isInvariant(),
14159 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014160 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014161 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014162 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014163 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014164 Ops.size());
14165 }
Evan Cheng536e6672009-03-12 05:59:15 +000014166 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014167 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014168 St->isVolatile(), St->isNonTemporal(),
14169 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014170 }
Evan Cheng536e6672009-03-12 05:59:15 +000014171
14172 // Otherwise, lower to two pairs of 32-bit loads / stores.
14173 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014174 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14175 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014176
Owen Anderson825b72b2009-08-11 20:47:22 +000014177 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014178 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014179 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014180 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014181 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014182 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014183 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014184 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014185 MinAlign(Ld->getAlignment(), 4));
14186
14187 SDValue NewChain = LoLd.getValue(1);
14188 if (TokenFactorIndex != -1) {
14189 Ops.push_back(LoLd);
14190 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014191 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014192 Ops.size());
14193 }
14194
14195 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014196 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14197 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014198
14199 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014200 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014201 St->isVolatile(), St->isNonTemporal(),
14202 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014203 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014204 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014205 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014206 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014207 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014208 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014209 }
Dan Gohman475871a2008-07-27 21:46:04 +000014210 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014211}
14212
Duncan Sands17470be2011-09-22 20:15:48 +000014213/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14214/// and return the operands for the horizontal operation in LHS and RHS. A
14215/// horizontal operation performs the binary operation on successive elements
14216/// of its first operand, then on successive elements of its second operand,
14217/// returning the resulting values in a vector. For example, if
14218/// A = < float a0, float a1, float a2, float a3 >
14219/// and
14220/// B = < float b0, float b1, float b2, float b3 >
14221/// then the result of doing a horizontal operation on A and B is
14222/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14223/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14224/// A horizontal-op B, for some already available A and B, and if so then LHS is
14225/// set to A, RHS to B, and the routine returns 'true'.
14226/// Note that the binary operation should have the property that if one of the
14227/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014228static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014229 // Look for the following pattern: if
14230 // A = < float a0, float a1, float a2, float a3 >
14231 // B = < float b0, float b1, float b2, float b3 >
14232 // and
14233 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14234 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14235 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14236 // which is A horizontal-op B.
14237
14238 // At least one of the operands should be a vector shuffle.
14239 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14240 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14241 return false;
14242
14243 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014244
14245 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14246 "Unsupported vector type for horizontal add/sub");
14247
14248 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14249 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014250 unsigned NumElts = VT.getVectorNumElements();
14251 unsigned NumLanes = VT.getSizeInBits()/128;
14252 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014253 assert((NumLaneElts % 2 == 0) &&
14254 "Vector type should have an even number of elements in each lane");
14255 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014256
14257 // View LHS in the form
14258 // LHS = VECTOR_SHUFFLE A, B, LMask
14259 // If LHS is not a shuffle then pretend it is the shuffle
14260 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14261 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14262 // type VT.
14263 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014264 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014265 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14266 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14267 A = LHS.getOperand(0);
14268 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14269 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014270 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14271 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014272 } else {
14273 if (LHS.getOpcode() != ISD::UNDEF)
14274 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014275 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014276 LMask[i] = i;
14277 }
14278
14279 // Likewise, view RHS in the form
14280 // RHS = VECTOR_SHUFFLE C, D, RMask
14281 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014282 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014283 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14284 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14285 C = RHS.getOperand(0);
14286 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14287 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014288 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14289 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014290 } else {
14291 if (RHS.getOpcode() != ISD::UNDEF)
14292 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014293 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014294 RMask[i] = i;
14295 }
14296
14297 // Check that the shuffles are both shuffling the same vectors.
14298 if (!(A == C && B == D) && !(A == D && B == C))
14299 return false;
14300
14301 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14302 if (!A.getNode() && !B.getNode())
14303 return false;
14304
14305 // If A and B occur in reverse order in RHS, then "swap" them (which means
14306 // rewriting the mask).
14307 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014308 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014309
14310 // At this point LHS and RHS are equivalent to
14311 // LHS = VECTOR_SHUFFLE A, B, LMask
14312 // RHS = VECTOR_SHUFFLE A, B, RMask
14313 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014314 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014315 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014316
Craig Topperf8363302011-12-02 08:18:41 +000014317 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014318 if (LIdx < 0 || RIdx < 0 ||
14319 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14320 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014321 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014322
Craig Topperf8363302011-12-02 08:18:41 +000014323 // Check that successive elements are being operated on. If not, this is
14324 // not a horizontal operation.
14325 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14326 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014327 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014328 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014329 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014330 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014331 }
14332
14333 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14334 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14335 return true;
14336}
14337
14338/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14339static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14340 const X86Subtarget *Subtarget) {
14341 EVT VT = N->getValueType(0);
14342 SDValue LHS = N->getOperand(0);
14343 SDValue RHS = N->getOperand(1);
14344
14345 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014346 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014347 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014348 isHorizontalBinOp(LHS, RHS, true))
14349 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14350 return SDValue();
14351}
14352
14353/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14354static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14355 const X86Subtarget *Subtarget) {
14356 EVT VT = N->getValueType(0);
14357 SDValue LHS = N->getOperand(0);
14358 SDValue RHS = N->getOperand(1);
14359
14360 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014361 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014362 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014363 isHorizontalBinOp(LHS, RHS, false))
14364 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14365 return SDValue();
14366}
14367
Chris Lattner6cf73262008-01-25 06:14:17 +000014368/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14369/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014370static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014371 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14372 // F[X]OR(0.0, x) -> x
14373 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014374 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14375 if (C->getValueAPF().isPosZero())
14376 return N->getOperand(1);
14377 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14378 if (C->getValueAPF().isPosZero())
14379 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014380 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014381}
14382
14383/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014384static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014385 // FAND(0.0, x) -> 0.0
14386 // FAND(x, 0.0) -> 0.0
14387 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14388 if (C->getValueAPF().isPosZero())
14389 return N->getOperand(0);
14390 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14391 if (C->getValueAPF().isPosZero())
14392 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014393 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014394}
14395
Dan Gohmane5af2d32009-01-29 01:59:02 +000014396static SDValue PerformBTCombine(SDNode *N,
14397 SelectionDAG &DAG,
14398 TargetLowering::DAGCombinerInfo &DCI) {
14399 // BT ignores high bits in the bit index operand.
14400 SDValue Op1 = N->getOperand(1);
14401 if (Op1.hasOneUse()) {
14402 unsigned BitWidth = Op1.getValueSizeInBits();
14403 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14404 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014405 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14406 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014407 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014408 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14409 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14410 DCI.CommitTargetLoweringOpt(TLO);
14411 }
14412 return SDValue();
14413}
Chris Lattner83e6c992006-10-04 06:57:07 +000014414
Eli Friedman7a5e5552009-06-07 06:52:44 +000014415static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14416 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014417 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014418 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014419 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014420 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014421 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014422 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014423 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014424 }
14425 return SDValue();
14426}
14427
Evan Cheng2e489c42009-12-16 00:53:11 +000014428static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14429 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14430 // (and (i32 x86isd::setcc_carry), 1)
14431 // This eliminates the zext. This transformation is necessary because
14432 // ISD::SETCC is always legalized to i8.
14433 DebugLoc dl = N->getDebugLoc();
14434 SDValue N0 = N->getOperand(0);
14435 EVT VT = N->getValueType(0);
14436 if (N0.getOpcode() == ISD::AND &&
14437 N0.hasOneUse() &&
14438 N0.getOperand(0).hasOneUse()) {
14439 SDValue N00 = N0.getOperand(0);
14440 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14441 return SDValue();
14442 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14443 if (!C || C->getZExtValue() != 1)
14444 return SDValue();
14445 return DAG.getNode(ISD::AND, dl, VT,
14446 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14447 N00.getOperand(0), N00.getOperand(1)),
14448 DAG.getConstant(1, VT));
14449 }
14450
14451 return SDValue();
14452}
14453
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014454// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14455static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14456 unsigned X86CC = N->getConstantOperandVal(0);
14457 SDValue EFLAG = N->getOperand(1);
14458 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014459
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014460 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14461 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14462 // cases.
14463 if (X86CC == X86::COND_B)
14464 return DAG.getNode(ISD::AND, DL, MVT::i8,
14465 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14466 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14467 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014468
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014469 return SDValue();
14470}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014471
Benjamin Kramer1396c402011-06-18 11:09:41 +000014472static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14473 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014474 SDValue Op0 = N->getOperand(0);
14475 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14476 // a 32-bit target where SSE doesn't support i64->FP operations.
14477 if (Op0.getOpcode() == ISD::LOAD) {
14478 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14479 EVT VT = Ld->getValueType(0);
14480 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14481 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14482 !XTLI->getSubtarget()->is64Bit() &&
14483 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014484 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14485 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014486 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14487 return FILDChain;
14488 }
14489 }
14490 return SDValue();
14491}
14492
Chris Lattner23a01992010-12-20 01:37:09 +000014493// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14494static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14495 X86TargetLowering::DAGCombinerInfo &DCI) {
14496 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14497 // the result is either zero or one (depending on the input carry bit).
14498 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14499 if (X86::isZeroNode(N->getOperand(0)) &&
14500 X86::isZeroNode(N->getOperand(1)) &&
14501 // We don't have a good way to replace an EFLAGS use, so only do this when
14502 // dead right now.
14503 SDValue(N, 1).use_empty()) {
14504 DebugLoc DL = N->getDebugLoc();
14505 EVT VT = N->getValueType(0);
14506 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14507 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14508 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14509 DAG.getConstant(X86::COND_B,MVT::i8),
14510 N->getOperand(2)),
14511 DAG.getConstant(1, VT));
14512 return DCI.CombineTo(N, Res1, CarryOut);
14513 }
14514
14515 return SDValue();
14516}
14517
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014518// fold (add Y, (sete X, 0)) -> adc 0, Y
14519// (add Y, (setne X, 0)) -> sbb -1, Y
14520// (sub (sete X, 0), Y) -> sbb 0, Y
14521// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014522static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014523 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014524
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014525 // Look through ZExts.
14526 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14527 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14528 return SDValue();
14529
14530 SDValue SetCC = Ext.getOperand(0);
14531 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14532 return SDValue();
14533
14534 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14535 if (CC != X86::COND_E && CC != X86::COND_NE)
14536 return SDValue();
14537
14538 SDValue Cmp = SetCC.getOperand(1);
14539 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014540 !X86::isZeroNode(Cmp.getOperand(1)) ||
14541 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014542 return SDValue();
14543
14544 SDValue CmpOp0 = Cmp.getOperand(0);
14545 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14546 DAG.getConstant(1, CmpOp0.getValueType()));
14547
14548 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14549 if (CC == X86::COND_NE)
14550 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14551 DL, OtherVal.getValueType(), OtherVal,
14552 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14553 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14554 DL, OtherVal.getValueType(), OtherVal,
14555 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14556}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014557
Craig Topper54f952a2011-11-19 09:02:40 +000014558/// PerformADDCombine - Do target-specific dag combines on integer adds.
14559static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14560 const X86Subtarget *Subtarget) {
14561 EVT VT = N->getValueType(0);
14562 SDValue Op0 = N->getOperand(0);
14563 SDValue Op1 = N->getOperand(1);
14564
14565 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014566 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014567 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014568 isHorizontalBinOp(Op0, Op1, true))
14569 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14570
14571 return OptimizeConditionalInDecrement(N, DAG);
14572}
14573
14574static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14575 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014576 SDValue Op0 = N->getOperand(0);
14577 SDValue Op1 = N->getOperand(1);
14578
14579 // X86 can't encode an immediate LHS of a sub. See if we can push the
14580 // negation into a preceding instruction.
14581 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014582 // If the RHS of the sub is a XOR with one use and a constant, invert the
14583 // immediate. Then add one to the LHS of the sub so we can turn
14584 // X-Y -> X+~Y+1, saving one register.
14585 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14586 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014587 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014588 EVT VT = Op0.getValueType();
14589 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14590 Op1.getOperand(0),
14591 DAG.getConstant(~XorC, VT));
14592 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014593 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014594 }
14595 }
14596
Craig Topper54f952a2011-11-19 09:02:40 +000014597 // Try to synthesize horizontal adds from adds of shuffles.
14598 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014599 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014600 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14601 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014602 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14603
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014604 return OptimizeConditionalInDecrement(N, DAG);
14605}
14606
Dan Gohman475871a2008-07-27 21:46:04 +000014607SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014608 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014609 SelectionDAG &DAG = DCI.DAG;
14610 switch (N->getOpcode()) {
14611 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014612 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014613 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014614 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000014615 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014616 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014617 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14618 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014619 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014620 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014621 case ISD::SHL:
14622 case ISD::SRA:
14623 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014624 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014625 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014626 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014627 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014628 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014629 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014630 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14631 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014632 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014633 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14634 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014635 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014636 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014637 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014638 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014639 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014640 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014641 case X86ISD::UNPCKH:
14642 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014643 case X86ISD::MOVHLPS:
14644 case X86ISD::MOVLHPS:
14645 case X86ISD::PSHUFD:
14646 case X86ISD::PSHUFHW:
14647 case X86ISD::PSHUFLW:
14648 case X86ISD::MOVSS:
14649 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014650 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014651 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014652 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014653 }
14654
Dan Gohman475871a2008-07-27 21:46:04 +000014655 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014656}
14657
Evan Chenge5b51ac2010-04-17 06:13:15 +000014658/// isTypeDesirableForOp - Return true if the target has native support for
14659/// the specified value type and it is 'desirable' to use the type for the
14660/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14661/// instruction encodings are longer and some i16 instructions are slow.
14662bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14663 if (!isTypeLegal(VT))
14664 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014665 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014666 return true;
14667
14668 switch (Opc) {
14669 default:
14670 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014671 case ISD::LOAD:
14672 case ISD::SIGN_EXTEND:
14673 case ISD::ZERO_EXTEND:
14674 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014675 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014676 case ISD::SRL:
14677 case ISD::SUB:
14678 case ISD::ADD:
14679 case ISD::MUL:
14680 case ISD::AND:
14681 case ISD::OR:
14682 case ISD::XOR:
14683 return false;
14684 }
14685}
14686
14687/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014688/// beneficial for dag combiner to promote the specified node. If true, it
14689/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014690bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014691 EVT VT = Op.getValueType();
14692 if (VT != MVT::i16)
14693 return false;
14694
Evan Cheng4c26e932010-04-19 19:29:22 +000014695 bool Promote = false;
14696 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014697 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014698 default: break;
14699 case ISD::LOAD: {
14700 LoadSDNode *LD = cast<LoadSDNode>(Op);
14701 // If the non-extending load has a single use and it's not live out, then it
14702 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014703 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14704 Op.hasOneUse()*/) {
14705 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14706 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14707 // The only case where we'd want to promote LOAD (rather then it being
14708 // promoted as an operand is when it's only use is liveout.
14709 if (UI->getOpcode() != ISD::CopyToReg)
14710 return false;
14711 }
14712 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014713 Promote = true;
14714 break;
14715 }
14716 case ISD::SIGN_EXTEND:
14717 case ISD::ZERO_EXTEND:
14718 case ISD::ANY_EXTEND:
14719 Promote = true;
14720 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014721 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014722 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014723 SDValue N0 = Op.getOperand(0);
14724 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014725 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014726 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014727 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014728 break;
14729 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014730 case ISD::ADD:
14731 case ISD::MUL:
14732 case ISD::AND:
14733 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014734 case ISD::XOR:
14735 Commute = true;
14736 // fallthrough
14737 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014738 SDValue N0 = Op.getOperand(0);
14739 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014740 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014741 return false;
14742 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014743 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014744 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014745 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014746 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014747 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014748 }
14749 }
14750
14751 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014752 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014753}
14754
Evan Cheng60c07e12006-07-05 22:17:51 +000014755//===----------------------------------------------------------------------===//
14756// X86 Inline Assembly Support
14757//===----------------------------------------------------------------------===//
14758
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014759namespace {
14760 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014761 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014762 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014763
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014764 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014765 StringRef piece(*args[i]);
14766 if (!s.startswith(piece)) // Check if the piece matches.
14767 return false;
14768
14769 s = s.substr(piece.size());
14770 StringRef::size_type pos = s.find_first_not_of(" \t");
14771 if (pos == 0) // We matched a prefix.
14772 return false;
14773
14774 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014775 }
14776
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014777 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014778 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014779 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014780}
14781
Chris Lattnerb8105652009-07-20 17:51:36 +000014782bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14783 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014784
14785 std::string AsmStr = IA->getAsmString();
14786
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014787 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
14788 if (!Ty || Ty->getBitWidth() % 16 != 0)
14789 return false;
14790
Chris Lattnerb8105652009-07-20 17:51:36 +000014791 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014792 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014793 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014794
14795 switch (AsmPieces.size()) {
14796 default: return false;
14797 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014798 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014799 // we will turn this bswap into something that will be lowered to logical
14800 // ops instead of emitting the bswap asm. For now, we don't support 486 or
14801 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014802 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014803 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
14804 matchAsm(AsmPieces[0], "bswapl", "$0") ||
14805 matchAsm(AsmPieces[0], "bswapq", "$0") ||
14806 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
14807 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
14808 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000014809 // No need to check constraints, nothing other than the equivalent of
14810 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000014811 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014812 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014813
Chris Lattnerb8105652009-07-20 17:51:36 +000014814 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014815 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014816 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014817 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
14818 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000014819 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014820 const std::string &ConstraintsStr = IA->getConstraintString();
14821 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014822 std::sort(AsmPieces.begin(), AsmPieces.end());
14823 if (AsmPieces.size() == 4 &&
14824 AsmPieces[0] == "~{cc}" &&
14825 AsmPieces[1] == "~{dirflag}" &&
14826 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014827 AsmPieces[3] == "~{fpsr}")
14828 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014829 }
14830 break;
14831 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014832 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014833 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014834 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
14835 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
14836 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014837 AsmPieces.clear();
14838 const std::string &ConstraintsStr = IA->getConstraintString();
14839 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
14840 std::sort(AsmPieces.begin(), AsmPieces.end());
14841 if (AsmPieces.size() == 4 &&
14842 AsmPieces[0] == "~{cc}" &&
14843 AsmPieces[1] == "~{dirflag}" &&
14844 AsmPieces[2] == "~{flags}" &&
14845 AsmPieces[3] == "~{fpsr}")
14846 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014847 }
Evan Cheng55d42002011-01-08 01:24:27 +000014848
14849 if (CI->getType()->isIntegerTy(64)) {
14850 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14851 if (Constraints.size() >= 2 &&
14852 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14853 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14854 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014855 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
14856 matchAsm(AsmPieces[1], "bswap", "%edx") &&
14857 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014858 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014859 }
14860 }
14861 break;
14862 }
14863 return false;
14864}
14865
14866
14867
Chris Lattnerf4dff842006-07-11 02:54:03 +000014868/// getConstraintType - Given a constraint letter, return the type of
14869/// constraint it is for this target.
14870X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000014871X86TargetLowering::getConstraintType(const std::string &Constraint) const {
14872 if (Constraint.size() == 1) {
14873 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000014874 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000014875 case 'q':
14876 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000014877 case 'f':
14878 case 't':
14879 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000014880 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000014881 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000014882 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000014883 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000014884 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000014885 case 'a':
14886 case 'b':
14887 case 'c':
14888 case 'd':
14889 case 'S':
14890 case 'D':
14891 case 'A':
14892 return C_Register;
14893 case 'I':
14894 case 'J':
14895 case 'K':
14896 case 'L':
14897 case 'M':
14898 case 'N':
14899 case 'G':
14900 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000014901 case 'e':
14902 case 'Z':
14903 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000014904 default:
14905 break;
14906 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000014907 }
Chris Lattner4234f572007-03-25 02:14:49 +000014908 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000014909}
14910
John Thompson44ab89e2010-10-29 17:29:13 +000014911/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000014912/// This object must already have been set up with the operand type
14913/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000014914TargetLowering::ConstraintWeight
14915 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000014916 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000014917 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014918 Value *CallOperandVal = info.CallOperandVal;
14919 // If we don't have a value, we can't do a match,
14920 // but allow it at the lowest weight.
14921 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000014922 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014923 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000014924 // Look at the constraint type.
14925 switch (*constraint) {
14926 default:
John Thompson44ab89e2010-10-29 17:29:13 +000014927 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
14928 case 'R':
14929 case 'q':
14930 case 'Q':
14931 case 'a':
14932 case 'b':
14933 case 'c':
14934 case 'd':
14935 case 'S':
14936 case 'D':
14937 case 'A':
14938 if (CallOperandVal->getType()->isIntegerTy())
14939 weight = CW_SpecificReg;
14940 break;
14941 case 'f':
14942 case 't':
14943 case 'u':
14944 if (type->isFloatingPointTy())
14945 weight = CW_SpecificReg;
14946 break;
14947 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000014948 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000014949 weight = CW_SpecificReg;
14950 break;
14951 case 'x':
14952 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000014953 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000014954 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000014955 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014956 break;
14957 case 'I':
14958 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
14959 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000014960 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014961 }
14962 break;
John Thompson44ab89e2010-10-29 17:29:13 +000014963 case 'J':
14964 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14965 if (C->getZExtValue() <= 63)
14966 weight = CW_Constant;
14967 }
14968 break;
14969 case 'K':
14970 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14971 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
14972 weight = CW_Constant;
14973 }
14974 break;
14975 case 'L':
14976 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14977 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
14978 weight = CW_Constant;
14979 }
14980 break;
14981 case 'M':
14982 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14983 if (C->getZExtValue() <= 3)
14984 weight = CW_Constant;
14985 }
14986 break;
14987 case 'N':
14988 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14989 if (C->getZExtValue() <= 0xff)
14990 weight = CW_Constant;
14991 }
14992 break;
14993 case 'G':
14994 case 'C':
14995 if (dyn_cast<ConstantFP>(CallOperandVal)) {
14996 weight = CW_Constant;
14997 }
14998 break;
14999 case 'e':
15000 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15001 if ((C->getSExtValue() >= -0x80000000LL) &&
15002 (C->getSExtValue() <= 0x7fffffffLL))
15003 weight = CW_Constant;
15004 }
15005 break;
15006 case 'Z':
15007 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15008 if (C->getZExtValue() <= 0xffffffff)
15009 weight = CW_Constant;
15010 }
15011 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015012 }
15013 return weight;
15014}
15015
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015016/// LowerXConstraint - try to replace an X constraint, which matches anything,
15017/// with another that has more specific requirements based on the type of the
15018/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015019const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015020LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015021 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15022 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015023 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015024 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015025 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015026 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015027 return "x";
15028 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015029
Chris Lattner5e764232008-04-26 23:02:14 +000015030 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015031}
15032
Chris Lattner48884cd2007-08-25 00:47:38 +000015033/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15034/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015035void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015036 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015037 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015038 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015039 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015040
Eric Christopher100c8332011-06-02 23:16:42 +000015041 // Only support length 1 constraints for now.
15042 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015043
Eric Christopher100c8332011-06-02 23:16:42 +000015044 char ConstraintLetter = Constraint[0];
15045 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015046 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015047 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015048 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015049 if (C->getZExtValue() <= 31) {
15050 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015051 break;
15052 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015053 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015054 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015055 case 'J':
15056 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015057 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015058 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15059 break;
15060 }
15061 }
15062 return;
15063 case 'K':
15064 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015065 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015066 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15067 break;
15068 }
15069 }
15070 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015071 case 'N':
15072 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015073 if (C->getZExtValue() <= 255) {
15074 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015075 break;
15076 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015077 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015078 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015079 case 'e': {
15080 // 32-bit signed value
15081 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015082 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15083 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015084 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015085 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015086 break;
15087 }
15088 // FIXME gcc accepts some relocatable values here too, but only in certain
15089 // memory models; it's complicated.
15090 }
15091 return;
15092 }
15093 case 'Z': {
15094 // 32-bit unsigned value
15095 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015096 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15097 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015098 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15099 break;
15100 }
15101 }
15102 // FIXME gcc accepts some relocatable values here too, but only in certain
15103 // memory models; it's complicated.
15104 return;
15105 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015106 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015107 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015108 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015109 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015110 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015111 break;
15112 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015113
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015114 // In any sort of PIC mode addresses need to be computed at runtime by
15115 // adding in a register or some sort of table lookup. These can't
15116 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015117 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015118 return;
15119
Chris Lattnerdc43a882007-05-03 16:52:29 +000015120 // If we are in non-pic codegen mode, we allow the address of a global (with
15121 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015122 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015123 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015124
Chris Lattner49921962009-05-08 18:23:14 +000015125 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15126 while (1) {
15127 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15128 Offset += GA->getOffset();
15129 break;
15130 } else if (Op.getOpcode() == ISD::ADD) {
15131 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15132 Offset += C->getZExtValue();
15133 Op = Op.getOperand(0);
15134 continue;
15135 }
15136 } else if (Op.getOpcode() == ISD::SUB) {
15137 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15138 Offset += -C->getZExtValue();
15139 Op = Op.getOperand(0);
15140 continue;
15141 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015142 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015143
Chris Lattner49921962009-05-08 18:23:14 +000015144 // Otherwise, this isn't something we can handle, reject it.
15145 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015146 }
Eric Christopherfd179292009-08-27 18:07:15 +000015147
Dan Gohman46510a72010-04-15 01:51:59 +000015148 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015149 // If we require an extra load to get this address, as in PIC mode, we
15150 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015151 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15152 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015153 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015154
Devang Patel0d881da2010-07-06 22:08:15 +000015155 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15156 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015157 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015158 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015159 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015160
Gabor Greifba36cb52008-08-28 21:40:38 +000015161 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015162 Ops.push_back(Result);
15163 return;
15164 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015165 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015166}
15167
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015168std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015169X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015170 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015171 // First, see if this is a constraint that directly corresponds to an LLVM
15172 // register class.
15173 if (Constraint.size() == 1) {
15174 // GCC Constraint Letters
15175 switch (Constraint[0]) {
15176 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015177 // TODO: Slight differences here in allocation order and leaving
15178 // RIP in the class. Do they matter any more here than they do
15179 // in the normal allocation?
15180 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15181 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015182 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015183 return std::make_pair(0U, X86::GR32RegisterClass);
15184 else if (VT == MVT::i16)
15185 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015186 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015187 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015188 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015189 return std::make_pair(0U, X86::GR64RegisterClass);
15190 break;
15191 }
15192 // 32-bit fallthrough
15193 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015194 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015195 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15196 else if (VT == MVT::i16)
15197 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015198 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015199 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15200 else if (VT == MVT::i64)
15201 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15202 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015203 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015204 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015205 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015206 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015207 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015208 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015209 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015210 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015211 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015212 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015213 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015214 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15215 if (VT == MVT::i16)
15216 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15217 if (VT == MVT::i32 || !Subtarget->is64Bit())
15218 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15219 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015220 case 'f': // FP Stack registers.
15221 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15222 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015223 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015224 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015225 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015226 return std::make_pair(0U, X86::RFP64RegisterClass);
15227 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015228 case 'y': // MMX_REGS if MMX allowed.
15229 if (!Subtarget->hasMMX()) break;
15230 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015231 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015232 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015233 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015234 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015235 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015236
Owen Anderson825b72b2009-08-11 20:47:22 +000015237 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015238 default: break;
15239 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015240 case MVT::f32:
15241 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015242 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015243 case MVT::f64:
15244 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015245 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015246 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015247 case MVT::v16i8:
15248 case MVT::v8i16:
15249 case MVT::v4i32:
15250 case MVT::v2i64:
15251 case MVT::v4f32:
15252 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015253 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015254 // AVX types.
15255 case MVT::v32i8:
15256 case MVT::v16i16:
15257 case MVT::v8i32:
15258 case MVT::v4i64:
15259 case MVT::v8f32:
15260 case MVT::v4f64:
15261 return std::make_pair(0U, X86::VR256RegisterClass);
15262
Chris Lattner0f65cad2007-04-09 05:49:22 +000015263 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015264 break;
15265 }
15266 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015267
Chris Lattnerf76d1802006-07-31 23:26:50 +000015268 // Use the default implementation in TargetLowering to convert the register
15269 // constraint into a member of a register class.
15270 std::pair<unsigned, const TargetRegisterClass*> Res;
15271 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015272
15273 // Not found as a standard register?
15274 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015275 // Map st(0) -> st(7) -> ST0
15276 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15277 tolower(Constraint[1]) == 's' &&
15278 tolower(Constraint[2]) == 't' &&
15279 Constraint[3] == '(' &&
15280 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15281 Constraint[5] == ')' &&
15282 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015283
Chris Lattner56d77c72009-09-13 22:41:48 +000015284 Res.first = X86::ST0+Constraint[4]-'0';
15285 Res.second = X86::RFP80RegisterClass;
15286 return Res;
15287 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015288
Chris Lattner56d77c72009-09-13 22:41:48 +000015289 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015290 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015291 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015292 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015293 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015294 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015295
15296 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015297 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015298 Res.first = X86::EFLAGS;
15299 Res.second = X86::CCRRegisterClass;
15300 return Res;
15301 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015302
Dale Johannesen330169f2008-11-13 21:52:36 +000015303 // 'A' means EAX + EDX.
15304 if (Constraint == "A") {
15305 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015306 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015307 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015308 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015309 return Res;
15310 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015311
Chris Lattnerf76d1802006-07-31 23:26:50 +000015312 // Otherwise, check to see if this is a register class of the wrong value
15313 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15314 // turn into {ax},{dx}.
15315 if (Res.second->hasType(VT))
15316 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015317
Chris Lattnerf76d1802006-07-31 23:26:50 +000015318 // All of the single-register GCC register classes map their values onto
15319 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15320 // really want an 8-bit or 32-bit register, map to the appropriate register
15321 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015322 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015323 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015324 unsigned DestReg = 0;
15325 switch (Res.first) {
15326 default: break;
15327 case X86::AX: DestReg = X86::AL; break;
15328 case X86::DX: DestReg = X86::DL; break;
15329 case X86::CX: DestReg = X86::CL; break;
15330 case X86::BX: DestReg = X86::BL; break;
15331 }
15332 if (DestReg) {
15333 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015334 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015335 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015336 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015337 unsigned DestReg = 0;
15338 switch (Res.first) {
15339 default: break;
15340 case X86::AX: DestReg = X86::EAX; break;
15341 case X86::DX: DestReg = X86::EDX; break;
15342 case X86::CX: DestReg = X86::ECX; break;
15343 case X86::BX: DestReg = X86::EBX; break;
15344 case X86::SI: DestReg = X86::ESI; break;
15345 case X86::DI: DestReg = X86::EDI; break;
15346 case X86::BP: DestReg = X86::EBP; break;
15347 case X86::SP: DestReg = X86::ESP; break;
15348 }
15349 if (DestReg) {
15350 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015351 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015352 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015353 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015354 unsigned DestReg = 0;
15355 switch (Res.first) {
15356 default: break;
15357 case X86::AX: DestReg = X86::RAX; break;
15358 case X86::DX: DestReg = X86::RDX; break;
15359 case X86::CX: DestReg = X86::RCX; break;
15360 case X86::BX: DestReg = X86::RBX; break;
15361 case X86::SI: DestReg = X86::RSI; break;
15362 case X86::DI: DestReg = X86::RDI; break;
15363 case X86::BP: DestReg = X86::RBP; break;
15364 case X86::SP: DestReg = X86::RSP; break;
15365 }
15366 if (DestReg) {
15367 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015368 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015369 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015370 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015371 } else if (Res.second == X86::FR32RegisterClass ||
15372 Res.second == X86::FR64RegisterClass ||
15373 Res.second == X86::VR128RegisterClass) {
15374 // Handle references to XMM physical registers that got mapped into the
15375 // wrong class. This can happen with constraints like {xmm0} where the
15376 // target independent register mapper will just pick the first match it can
15377 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015378 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015379 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015380 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015381 Res.second = X86::FR64RegisterClass;
15382 else if (X86::VR128RegisterClass->hasType(VT))
15383 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015384 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015385
Chris Lattnerf76d1802006-07-31 23:26:50 +000015386 return Res;
15387}