blob: ab5a8de92bb54c2a39bc7012600693de224fb4fc [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000046#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000053#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000171 X86ScalarSSEf64 = Subtarget->hasSSE2();
172 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000183 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
184 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000185
Eric Christopherde5e1012011-03-11 01:05:58 +0000186 // For 64-bit since we have so many registers use the ILP scheduler, for
187 // 32-bit code use the register pressure specific scheduling.
188 if (Subtarget->is64Bit())
189 setSchedulingPreference(Sched::ILP);
190 else
191 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000192 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000193
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000194 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000195 // Setup Windows compiler runtime calls.
196 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000197 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000198 setLibcallName(RTLIB::SREM_I64, "_allrem");
199 setLibcallName(RTLIB::UREM_I64, "_aullrem");
200 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000201 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000202 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000204 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000205 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
206 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000208 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
209 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000210 }
211
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000213 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000214 setUseUnderscoreSetJmp(false);
215 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000216 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000217 // MS runtime is weird: it exports _setjmp, but longjmp!
218 setUseUnderscoreSetJmp(true);
219 setUseUnderscoreLongJmp(false);
220 } else {
221 setUseUnderscoreSetJmp(true);
222 setUseUnderscoreLongJmp(true);
223 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000224
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000227 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000229 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000231
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000233
Scott Michelfdc40a02009-02-17 22:15:04 +0000234 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000238 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
240 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000241
242 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000249
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000250 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
251 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
253 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000255
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000258 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000259 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000260 // We have an algorithm for SSE2->double, and we turn this into a
261 // 64-bit FILD followed by conditional FADD for other targets.
262 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000263 // We have an algorithm for SSE2, and we turn this into a 64-bit
264 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000265 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000266 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000267
268 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
269 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
271 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000273 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 // SSE has no i16 to fp conversion, only i32
275 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
281 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000282 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000283 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000286 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000287
Dale Johannesen73328d12007-09-19 23:55:34 +0000288 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
289 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
291 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000292
Evan Cheng02568ff2006-01-30 22:13:22 +0000293 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
294 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000297
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000298 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000300 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000302 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
304 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 }
306
307 // Handle FP_TO_UINT by promoting the destination to a larger signed
308 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
310 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000312
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000316 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000317 // Since AVX is a superset of SSE3, only check for SSE here.
318 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 // Expand FP_TO_UINT into a select.
320 // FIXME: We would like to use a Custom expander here eventually to do
321 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000324 // With SSE3 we can use fisttpll to convert to a signed i64; without
325 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000328
Chris Lattner399610a2006-12-05 18:22:22 +0000329 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000330 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
332 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000333 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000335 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000336 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000337 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000338 }
Chris Lattner21f66852005-12-23 05:15:23 +0000339
Dan Gohmanb00ee212008-02-18 19:34:53 +0000340 // Scalar integer divide and remainder are lowered to use operations that
341 // produce two results, to match the available instructions. This exposes
342 // the two-result form to trivial CSE, which is able to combine x/y and x%y
343 // into a single instruction.
344 //
345 // Scalar integer multiply-high is also lowered to use two-result
346 // operations, to match the available instructions. However, plain multiply
347 // (low) operations are left as Legal, as there are single-result
348 // instructions for this in x86. Using the two-result multiply instructions
349 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 for (unsigned i = 0, e = 4; i != e; ++i) {
351 MVT VT = IntVTs[i];
352 setOperationAction(ISD::MULHS, VT, Expand);
353 setOperationAction(ISD::MULHU, VT, Expand);
354 setOperationAction(ISD::SDIV, VT, Expand);
355 setOperationAction(ISD::UDIV, VT, Expand);
356 setOperationAction(ISD::SREM, VT, Expand);
357 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000358
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000359 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000360 setOperationAction(ISD::ADDC, VT, Custom);
361 setOperationAction(ISD::ADDE, VT, Custom);
362 setOperationAction(ISD::SUBC, VT, Custom);
363 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000364 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
367 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
368 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
369 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
375 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f64 , Expand);
378 setOperationAction(ISD::FREM , MVT::f80 , Expand);
379 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Chandler Carruth77821022011-12-24 12:12:34 +0000381 // Promote the i8 variants and force them on up to i32 which has a shorter
382 // encoding.
383 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
384 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
385 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
386 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000387 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000388 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
390 if (Subtarget->is64Bit())
391 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000392 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000393 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
394 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
395 if (Subtarget->is64Bit())
396 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
397 }
Craig Topper37f21672011-10-11 06:44:02 +0000398
399 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000400 // When promoting the i8 variants, force them to i32 for a shorter
401 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000402 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000403 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
405 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000406 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
408 if (Subtarget->is64Bit())
409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000410 } else {
411 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
412 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
413 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
416 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
417 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000418 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000419 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
420 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000421 }
422
Benjamin Kramer1292c222010-12-04 20:32:23 +0000423 if (Subtarget->hasPOPCNT()) {
424 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
425 } else {
426 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
427 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
428 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
429 if (Subtarget->is64Bit())
430 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
431 }
432
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
434 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000435
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000436 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000437 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000438 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000439 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000440 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
443 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
444 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
445 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000446 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
449 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
450 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000451 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000453 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000454 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000456
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000457 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
459 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
460 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
461 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000462 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
464 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000465 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000466 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
468 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
469 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
470 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000471 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000472 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000473 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
475 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
476 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000477 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
479 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
480 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000481 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000482
Craig Topper1accb7e2012-01-10 06:54:16 +0000483 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000485
Eric Christopher9a9d2752010-07-22 02:48:34 +0000486 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000487 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000488
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000489 // On X86 and X86-64, atomic operations are lowered to locked instructions.
490 // Locked instructions, in turn, have implicit fence semantics (all memory
491 // operations are flushed before issuing the locked instruction, and they
492 // are not buffered), so we can fold away the common pattern of
493 // fence-atomic-fence.
494 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000495
Mon P Wang63307c32008-05-05 19:05:59 +0000496 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000497 for (unsigned i = 0, e = 4; i != e; ++i) {
498 MVT VT = IntVTs[i];
499 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
500 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000501 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000502 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000503
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000504 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000505 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
512 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000513 }
514
Eli Friedman43f51ae2011-08-26 21:21:21 +0000515 if (Subtarget->hasCmpxchg16b()) {
516 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
517 }
518
Evan Cheng3c992d22006-03-07 02:02:57 +0000519 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000520 if (!Subtarget->isTargetDarwin() &&
521 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000522 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000523 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000524 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000525
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
527 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
528 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
529 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000530 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000531 setExceptionPointerRegister(X86::RAX);
532 setExceptionSelectorRegister(X86::RDX);
533 } else {
534 setExceptionPointerRegister(X86::EAX);
535 setExceptionSelectorRegister(X86::EDX);
536 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
538 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000539
Duncan Sands4a544a72011-09-06 13:37:06 +0000540 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
541 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000542
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000544
Nate Begemanacc398c2006-01-25 18:21:52 +0000545 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VASTART , MVT::Other, Custom);
547 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 setOperationAction(ISD::VAARG , MVT::Other, Custom);
550 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000551 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 setOperationAction(ISD::VAARG , MVT::Other, Expand);
553 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000554 }
Evan Chengae642192007-03-02 23:16:35 +0000555
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
557 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000558
559 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000562 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000563 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
564 MVT::i64 : MVT::i32, Custom);
565 else
566 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
567 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000568
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000569 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000570 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000571 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000572 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
573 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000574
Evan Cheng223547a2006-01-31 22:28:30 +0000575 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 setOperationAction(ISD::FABS , MVT::f64, Custom);
577 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000578
579 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 setOperationAction(ISD::FNEG , MVT::f64, Custom);
581 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000582
Evan Cheng68c47cb2007-01-05 07:55:56 +0000583 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000584 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
585 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000586
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000587 // Lower this to FGETSIGNx86 plus an AND.
588 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
589 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
590
Evan Chengd25e9e82006-02-02 00:28:23 +0000591 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000592 setOperationAction(ISD::FSIN , MVT::f64, Expand);
593 setOperationAction(ISD::FCOS , MVT::f64, Expand);
594 setOperationAction(ISD::FSIN , MVT::f32, Expand);
595 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000596
Chris Lattnera54aa942006-01-29 06:26:08 +0000597 // Expand FP immediates into loads from the stack, except for the special
598 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000599 addLegalFPImmediate(APFloat(+0.0)); // xorpd
600 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000601 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602 // Use SSE for f32, x87 for f64.
603 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
605 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
607 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000609
610 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
Owen Anderson825b72b2009-08-11 20:47:22 +0000613 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000614
615 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000616 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
617 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618
619 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::FSIN , MVT::f32, Expand);
621 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622
Nate Begemane1795842008-02-14 08:57:00 +0000623 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000624 addLegalFPImmediate(APFloat(+0.0f)); // xorps
625 addLegalFPImmediate(APFloat(+0.0)); // FLD0
626 addLegalFPImmediate(APFloat(+1.0)); // FLD1
627 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
628 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
629
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000630 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
632 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000633 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000634 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000635 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000636 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
638 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000639
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
641 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
642 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
643 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000644
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000645 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
647 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000648 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000649 addLegalFPImmediate(APFloat(+0.0)); // FLD0
650 addLegalFPImmediate(APFloat(+1.0)); // FLD1
651 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
652 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000653 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
654 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
655 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
656 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000657 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000658
Cameron Zwarich33390842011-07-08 21:39:21 +0000659 // We don't support FMA.
660 setOperationAction(ISD::FMA, MVT::f64, Expand);
661 setOperationAction(ISD::FMA, MVT::f32, Expand);
662
Dale Johannesen59a58732007-08-05 18:49:15 +0000663 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000664 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
666 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
667 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000669 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000670 addLegalFPImmediate(TmpFlt); // FLD0
671 TmpFlt.changeSign();
672 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000673
674 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000675 APFloat TmpFlt2(+1.0);
676 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
677 &ignored);
678 addLegalFPImmediate(TmpFlt2); // FLD1
679 TmpFlt2.changeSign();
680 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
681 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000682
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000683 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
685 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000686 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000687
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000688 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
689 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
690 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
691 setOperationAction(ISD::FRINT, MVT::f80, Expand);
692 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000693 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000694 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000695
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000696 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
698 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
699 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000700
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::FLOG, MVT::f80, Expand);
702 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
703 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
704 setOperationAction(ISD::FEXP, MVT::f80, Expand);
705 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000706
Mon P Wangf007a8b2008-11-06 05:31:54 +0000707 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000708 // (for widening) or expand (for scalarization). Then we will selectively
709 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000710 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
711 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
712 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000727 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000728 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
729 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000744 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000746 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000753 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000754 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000763 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000764 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
767 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000768 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000769 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
770 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
771 setTruncStoreAction((MVT::SimpleValueType)VT,
772 (MVT::SimpleValueType)InnerVT, Expand);
773 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
774 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
775 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000776 }
777
Evan Chengc7ce29b2009-02-13 22:36:38 +0000778 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
779 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000780 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000781 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000782 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000783 }
784
Dale Johannesen0488fb62010-09-30 23:57:10 +0000785 // MMX-sized vectors (other than x86mmx) are expected to be expanded
786 // into smaller operations.
787 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
788 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
789 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
790 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
791 setOperationAction(ISD::AND, MVT::v8i8, Expand);
792 setOperationAction(ISD::AND, MVT::v4i16, Expand);
793 setOperationAction(ISD::AND, MVT::v2i32, Expand);
794 setOperationAction(ISD::AND, MVT::v1i64, Expand);
795 setOperationAction(ISD::OR, MVT::v8i8, Expand);
796 setOperationAction(ISD::OR, MVT::v4i16, Expand);
797 setOperationAction(ISD::OR, MVT::v2i32, Expand);
798 setOperationAction(ISD::OR, MVT::v1i64, Expand);
799 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
800 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
801 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
802 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
805 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
806 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
807 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
808 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
809 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
810 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
811 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000812 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
814 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
815 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000816
Craig Topper1accb7e2012-01-10 06:54:16 +0000817 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000819
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
821 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
822 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
823 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
824 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
825 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
826 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
827 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
828 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
829 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
830 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000831 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000832 }
833
Craig Topper1accb7e2012-01-10 06:54:16 +0000834 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000836
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000837 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
838 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
840 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
841 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
842 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000843
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
845 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
846 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
847 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
848 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
849 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
850 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
851 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
852 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
853 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
854 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
855 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
856 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
857 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
858 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
859 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000860
Nadav Rotem354efd82011-09-18 14:57:03 +0000861 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000862 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
863 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
864 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000865
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
867 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000871
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
875 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
876 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
877
Evan Cheng2c3ae372006-04-12 21:21:57 +0000878 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
880 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000881 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000882 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000883 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000884 // Do not attempt to custom lower non-128-bit vectors
885 if (!VT.is128BitVector())
886 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 setOperationAction(ISD::BUILD_VECTOR,
888 VT.getSimpleVT().SimpleTy, Custom);
889 setOperationAction(ISD::VECTOR_SHUFFLE,
890 VT.getSimpleVT().SimpleTy, Custom);
891 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
892 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000893 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000894
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
896 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
897 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
898 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
899 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
900 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000901
Nate Begemancdd1eec2008-02-12 22:51:28 +0000902 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
904 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000905 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000906
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000907 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
909 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000910 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000911
912 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000913 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000914 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000915
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000922 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000924 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000926 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000927
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000929
Evan Cheng2c3ae372006-04-12 21:21:57 +0000930 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000931 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
932 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
933 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
934 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000935
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
937 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000938 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000939
Craig Topperd0a31172012-01-10 06:37:29 +0000940 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000941 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
942 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
943 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
944 setOperationAction(ISD::FRINT, MVT::f32, Legal);
945 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
946 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
947 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
948 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
949 setOperationAction(ISD::FRINT, MVT::f64, Legal);
950 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
951
Nate Begeman14d12ca2008-02-11 04:19:36 +0000952 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000954
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000955 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
958 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
959 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000960
Nate Begeman14d12ca2008-02-11 04:19:36 +0000961 // i8 and i16 vectors are custom , because the source register and source
962 // source memory operand types are not the same width. f32 vectors are
963 // custom since the immediate controlling the insert encodes additional
964 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
967 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
968 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000969
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
972 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974
Pete Coopera77214a2011-11-14 19:38:42 +0000975 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000976 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000977 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000978 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
979 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000980 }
981 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000982
Craig Topper1accb7e2012-01-10 06:54:16 +0000983 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000984 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000985 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000986
Nadav Rotem43012222011-05-11 08:12:09 +0000987 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000988 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000989
Nadav Rotem43012222011-05-11 08:12:09 +0000990 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000991 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000992
993 if (Subtarget->hasAVX2()) {
994 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
995 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
996
997 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
998 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
999
1000 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1001 } else {
1002 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1003 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1004
1005 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1006 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1007
1008 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1009 }
Nadav Rotem43012222011-05-11 08:12:09 +00001010 }
1011
Craig Topperd0a31172012-01-10 06:37:29 +00001012 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001013 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001014
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001015 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001016 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1017 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1018 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1019 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1020 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1021 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001022
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001024 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1025 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001026
Owen Anderson825b72b2009-08-11 20:47:22 +00001027 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1031 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1032 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001033
Owen Anderson825b72b2009-08-11 20:47:22 +00001034 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1038 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1039 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001040
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001041 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1042 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001043 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001044
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1049 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1050 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1051
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1053 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1054
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001055 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1056 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1057
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001058 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001059 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001060
Duncan Sands28b77e92011-09-06 19:07:46 +00001061 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1063 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1064 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001065
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001066 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1067 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1068 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1069
Craig Topperaaa643c2011-11-09 07:28:55 +00001070 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1072 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1073 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001074
Craig Topperaaa643c2011-11-09 07:28:55 +00001075 if (Subtarget->hasAVX2()) {
1076 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1077 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1078 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1079 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001080
Craig Topperaaa643c2011-11-09 07:28:55 +00001081 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1082 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1083 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1084 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001085
Craig Topperaaa643c2011-11-09 07:28:55 +00001086 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1087 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1088 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001089 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001090
1091 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001092
1093 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1094 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1095
1096 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1097 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1098
1099 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001100 } else {
1101 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1102 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1103 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1104 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1105
1106 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1107 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1108 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1109 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1110
1111 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1112 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1113 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1114 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001115
1116 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1117 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1118
1119 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1120 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1121
1122 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001123 }
Craig Topper13894fa2011-08-24 06:14:18 +00001124
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001125 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001126 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001127 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1128 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1129 EVT VT = SVT;
1130
1131 // Extract subvector is special because the value type
1132 // (result) is 128-bit but the source is 256-bit wide.
1133 if (VT.is128BitVector())
1134 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1135
1136 // Do not attempt to custom lower other non-256-bit vectors
1137 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001138 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001139
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001140 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1141 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1142 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1143 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001144 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001145 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001146 }
1147
David Greene54d8eba2011-01-27 22:38:56 +00001148 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001149 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1150 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1151 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001152
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001153 // Do not attempt to promote non-256-bit vectors
1154 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001155 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001156
1157 setOperationAction(ISD::AND, SVT, Promote);
1158 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1159 setOperationAction(ISD::OR, SVT, Promote);
1160 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1161 setOperationAction(ISD::XOR, SVT, Promote);
1162 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1163 setOperationAction(ISD::LOAD, SVT, Promote);
1164 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1165 setOperationAction(ISD::SELECT, SVT, Promote);
1166 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001167 }
David Greene9b9838d2009-06-29 16:47:10 +00001168 }
1169
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001170 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1171 // of this type with custom code.
1172 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1173 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001174 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1175 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001176 }
1177
Evan Cheng6be2c582006-04-05 23:38:46 +00001178 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001179 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001180
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001181
Eli Friedman962f5492010-06-02 19:35:46 +00001182 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1183 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001184 //
Eli Friedman962f5492010-06-02 19:35:46 +00001185 // FIXME: We really should do custom legalization for addition and
1186 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1187 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001188 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1189 // Add/Sub/Mul with overflow operations are custom lowered.
1190 MVT VT = IntVTs[i];
1191 setOperationAction(ISD::SADDO, VT, Custom);
1192 setOperationAction(ISD::UADDO, VT, Custom);
1193 setOperationAction(ISD::SSUBO, VT, Custom);
1194 setOperationAction(ISD::USUBO, VT, Custom);
1195 setOperationAction(ISD::SMULO, VT, Custom);
1196 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001197 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001198
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001199 // There are no 8-bit 3-address imul/mul instructions
1200 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1201 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001202
Evan Chengd54f2d52009-03-31 19:38:51 +00001203 if (!Subtarget->is64Bit()) {
1204 // These libcalls are not available in 32-bit.
1205 setLibcallName(RTLIB::SHL_I128, 0);
1206 setLibcallName(RTLIB::SRL_I128, 0);
1207 setLibcallName(RTLIB::SRA_I128, 0);
1208 }
1209
Evan Cheng206ee9d2006-07-07 08:33:52 +00001210 // We have target-specific dag combine patterns for the following nodes:
1211 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001212 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001213 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001214 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001215 setTargetDAGCombine(ISD::SHL);
1216 setTargetDAGCombine(ISD::SRA);
1217 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001218 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001219 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001220 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001221 setTargetDAGCombine(ISD::FADD);
1222 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001223 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001224 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001225 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001226 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001227 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001228 if (Subtarget->is64Bit())
1229 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001230 if (Subtarget->hasBMI())
1231 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001232
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233 computeRegisterProperties();
1234
Evan Cheng05219282011-01-06 06:52:41 +00001235 // On Darwin, -Os means optimize for size without hurting performance,
1236 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001237 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001238 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001239 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001240 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1241 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1242 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001243 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001244 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001245
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001246 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001247}
1248
Scott Michel5b8f82e2008-03-10 15:42:14 +00001249
Duncan Sands28b77e92011-09-06 19:07:46 +00001250EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1251 if (!VT.isVector()) return MVT::i8;
1252 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001253}
1254
1255
Evan Cheng29286502008-01-23 23:17:41 +00001256/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1257/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001258static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001259 if (MaxAlign == 16)
1260 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001261 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001262 if (VTy->getBitWidth() == 128)
1263 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001264 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001265 unsigned EltAlign = 0;
1266 getMaxByValAlign(ATy->getElementType(), EltAlign);
1267 if (EltAlign > MaxAlign)
1268 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001269 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001270 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1271 unsigned EltAlign = 0;
1272 getMaxByValAlign(STy->getElementType(i), EltAlign);
1273 if (EltAlign > MaxAlign)
1274 MaxAlign = EltAlign;
1275 if (MaxAlign == 16)
1276 break;
1277 }
1278 }
1279 return;
1280}
1281
1282/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1283/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001284/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1285/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001286unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001287 if (Subtarget->is64Bit()) {
1288 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001289 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001290 if (TyAlign > 8)
1291 return TyAlign;
1292 return 8;
1293 }
1294
Evan Cheng29286502008-01-23 23:17:41 +00001295 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001296 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001297 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001298 return Align;
1299}
Chris Lattner2b02a442007-02-25 08:29:00 +00001300
Evan Chengf0df0312008-05-15 08:39:06 +00001301/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001302/// and store operations as a result of memset, memcpy, and memmove
1303/// lowering. If DstAlign is zero that means it's safe to destination
1304/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1305/// means there isn't a need to check it against alignment requirement,
1306/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001307/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001308/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1309/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1310/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001311/// It returns EVT::Other if the type should be determined using generic
1312/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001313EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001314X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1315 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001316 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001317 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001318 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001319 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1320 // linux. This is because the stack realignment code can't handle certain
1321 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001322 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001323 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001324 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001325 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001326 (Subtarget->isUnalignedMemAccessFast() ||
1327 ((DstAlign == 0 || DstAlign >= 16) &&
1328 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001329 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001330 if (Subtarget->getStackAlignment() >= 32) {
1331 if (Subtarget->hasAVX2())
1332 return MVT::v8i32;
1333 if (Subtarget->hasAVX())
1334 return MVT::v8f32;
1335 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001336 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001337 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001338 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001340 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001341 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001342 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001343 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001344 // Do not use f64 to lower memcpy if source is string constant. It's
1345 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001347 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001348 }
Evan Chengf0df0312008-05-15 08:39:06 +00001349 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001350 return MVT::i64;
1351 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001352}
1353
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001354/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1355/// current function. The returned value is a member of the
1356/// MachineJumpTableInfo::JTEntryKind enum.
1357unsigned X86TargetLowering::getJumpTableEncoding() const {
1358 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1359 // symbol.
1360 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1361 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001362 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001363
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001364 // Otherwise, use the normal jump table encoding heuristics.
1365 return TargetLowering::getJumpTableEncoding();
1366}
1367
Chris Lattnerc64daab2010-01-26 05:02:42 +00001368const MCExpr *
1369X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1370 const MachineBasicBlock *MBB,
1371 unsigned uid,MCContext &Ctx) const{
1372 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1373 Subtarget->isPICStyleGOT());
1374 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1375 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001376 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1377 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001378}
1379
Evan Chengcc415862007-11-09 01:32:10 +00001380/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1381/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001382SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001383 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001384 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001385 // This doesn't have DebugLoc associated with it, but is not really the
1386 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001387 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001388 return Table;
1389}
1390
Chris Lattner589c6f62010-01-26 06:28:43 +00001391/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1392/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1393/// MCExpr.
1394const MCExpr *X86TargetLowering::
1395getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1396 MCContext &Ctx) const {
1397 // X86-64 uses RIP relative addressing based on the jump table label.
1398 if (Subtarget->isPICStyleRIPRel())
1399 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1400
1401 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001402 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001403}
1404
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001405// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001406std::pair<const TargetRegisterClass*, uint8_t>
1407X86TargetLowering::findRepresentativeClass(EVT VT) const{
1408 const TargetRegisterClass *RRC = 0;
1409 uint8_t Cost = 1;
1410 switch (VT.getSimpleVT().SimpleTy) {
1411 default:
1412 return TargetLowering::findRepresentativeClass(VT);
1413 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1414 RRC = (Subtarget->is64Bit()
1415 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1416 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001417 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001418 RRC = X86::VR64RegisterClass;
1419 break;
1420 case MVT::f32: case MVT::f64:
1421 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1422 case MVT::v4f32: case MVT::v2f64:
1423 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1424 case MVT::v4f64:
1425 RRC = X86::VR128RegisterClass;
1426 break;
1427 }
1428 return std::make_pair(RRC, Cost);
1429}
1430
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001431bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1432 unsigned &Offset) const {
1433 if (!Subtarget->isTargetLinux())
1434 return false;
1435
1436 if (Subtarget->is64Bit()) {
1437 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1438 Offset = 0x28;
1439 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1440 AddressSpace = 256;
1441 else
1442 AddressSpace = 257;
1443 } else {
1444 // %gs:0x14 on i386
1445 Offset = 0x14;
1446 AddressSpace = 256;
1447 }
1448 return true;
1449}
1450
1451
Chris Lattner2b02a442007-02-25 08:29:00 +00001452//===----------------------------------------------------------------------===//
1453// Return Value Calling Convention Implementation
1454//===----------------------------------------------------------------------===//
1455
Chris Lattner59ed56b2007-02-28 04:55:35 +00001456#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001457
Michael J. Spencerec38de22010-10-10 22:04:20 +00001458bool
Eric Christopher471e4222011-06-08 23:55:35 +00001459X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1460 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001461 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001462 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001463 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001464 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001465 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001466 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001467}
1468
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469SDValue
1470X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001471 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001473 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001474 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001475 MachineFunction &MF = DAG.getMachineFunction();
1476 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001477
Chris Lattner9774c912007-02-27 05:28:59 +00001478 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001479 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 RVLocs, *DAG.getContext());
1481 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001482
Evan Chengdcea1632010-02-04 02:40:39 +00001483 // Add the regs to the liveout set for the function.
1484 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1485 for (unsigned i = 0; i != RVLocs.size(); ++i)
1486 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1487 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001488
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001490
Dan Gohman475871a2008-07-27 21:46:04 +00001491 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001492 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1493 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001494 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1495 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001497 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001498 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1499 CCValAssign &VA = RVLocs[i];
1500 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001501 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001502 EVT ValVT = ValToCopy.getValueType();
1503
Dale Johannesenc4510512010-09-24 19:05:48 +00001504 // If this is x86-64, and we disabled SSE, we can't return FP values,
1505 // or SSE or MMX vectors.
1506 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1507 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001508 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001509 report_fatal_error("SSE register return with SSE disabled");
1510 }
1511 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1512 // llvm-gcc has never done it right and no one has noticed, so this
1513 // should be OK for now.
1514 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001515 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001516 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001517
Chris Lattner447ff682008-03-11 03:23:40 +00001518 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1519 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001520 if (VA.getLocReg() == X86::ST0 ||
1521 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001522 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1523 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001524 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001526 RetOps.push_back(ValToCopy);
1527 // Don't emit a copytoreg.
1528 continue;
1529 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001530
Evan Cheng242b38b2009-02-23 09:03:22 +00001531 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1532 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001533 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001534 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001535 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001536 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001537 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1538 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001539 // If we don't have SSE2 available, convert to v4f32 so the generated
1540 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001541 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001542 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001543 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001544 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001545 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001546
Dale Johannesendd64c412009-02-04 00:33:20 +00001547 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001548 Flag = Chain.getValue(1);
1549 }
Dan Gohman61a92132008-04-21 23:59:07 +00001550
1551 // The x86-64 ABI for returning structs by value requires that we copy
1552 // the sret argument into %rax for the return. We saved the argument into
1553 // a virtual register in the entry block, so now we copy the value out
1554 // and into %rax.
1555 if (Subtarget->is64Bit() &&
1556 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1557 MachineFunction &MF = DAG.getMachineFunction();
1558 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1559 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001560 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001561 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001562 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001563
Dale Johannesendd64c412009-02-04 00:33:20 +00001564 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001565 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001566
1567 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001568 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001569 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001570
Chris Lattner447ff682008-03-11 03:23:40 +00001571 RetOps[0] = Chain; // Update chain.
1572
1573 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001574 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001575 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001576
1577 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001579}
1580
Evan Cheng3d2125c2010-11-30 23:55:39 +00001581bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1582 if (N->getNumValues() != 1)
1583 return false;
1584 if (!N->hasNUsesOfValue(1, 0))
1585 return false;
1586
1587 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001588 if (Copy->getOpcode() != ISD::CopyToReg &&
1589 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001590 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001591
1592 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001593 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001594 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001595 if (UI->getOpcode() != X86ISD::RET_FLAG)
1596 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001597 HasRet = true;
1598 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599
Evan Cheng1bf891a2010-12-01 22:59:46 +00001600 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001601}
1602
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001603EVT
1604X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001605 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001606 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001607 // TODO: Is this also valid on 32-bit?
1608 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001609 ReturnMVT = MVT::i8;
1610 else
1611 ReturnMVT = MVT::i32;
1612
1613 EVT MinVT = getRegisterType(Context, ReturnMVT);
1614 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001615}
1616
Dan Gohman98ca4f22009-08-05 01:29:28 +00001617/// LowerCallResult - Lower the result values of a call into the
1618/// appropriate copies out of appropriate physical registers.
1619///
1620SDValue
1621X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001622 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001623 const SmallVectorImpl<ISD::InputArg> &Ins,
1624 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001625 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001626
Chris Lattnere32bbf62007-02-28 07:09:55 +00001627 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001628 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001629 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001630 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1631 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001632 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001633
Chris Lattner3085e152007-02-25 08:59:22 +00001634 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001635 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001636 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001637 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001638
Torok Edwin3f142c32009-02-01 18:15:56 +00001639 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001640 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001641 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001642 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001643 }
1644
Evan Cheng79fb3b42009-02-20 20:43:02 +00001645 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001646
1647 // If this is a call to a function that returns an fp value on the floating
1648 // point stack, we must guarantee the the value is popped from the stack, so
1649 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001650 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001651 // instead.
1652 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1653 // If we prefer to use the value in xmm registers, copy it out as f80 and
1654 // use a truncate to move it from fp stack reg to xmm reg.
1655 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001656 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001657 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1658 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001659 Val = Chain.getValue(0);
1660
1661 // Round the f80 to the right size, which also moves it to the appropriate
1662 // xmm register.
1663 if (CopyVT != VA.getValVT())
1664 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1665 // This truncation won't change the value.
1666 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001667 } else {
1668 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1669 CopyVT, InFlag).getValue(1);
1670 Val = Chain.getValue(0);
1671 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001672 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001673 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001674 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001675
Dan Gohman98ca4f22009-08-05 01:29:28 +00001676 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001677}
1678
1679
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001680//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001681// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001682//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001683// StdCall calling convention seems to be standard for many Windows' API
1684// routines and around. It differs from C calling convention just a little:
1685// callee should clean up the stack, not caller. Symbols should be also
1686// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001687// For info on fast calling convention see Fast Calling Convention (tail call)
1688// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001689
Dan Gohman98ca4f22009-08-05 01:29:28 +00001690/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001691/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001692static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1693 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001694 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001695
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001697}
1698
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001699/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001700/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701static bool
1702ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1703 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001705
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001707}
1708
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001709/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1710/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001711/// the specific parameter attribute. The copy will be passed as a byval
1712/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001713static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001714CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001715 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1716 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001717 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001718
Dale Johannesendd64c412009-02-04 00:33:20 +00001719 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001720 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001721 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001722}
1723
Chris Lattner29689432010-03-11 00:22:57 +00001724/// IsTailCallConvention - Return true if the calling convention is one that
1725/// supports tail call optimization.
1726static bool IsTailCallConvention(CallingConv::ID CC) {
1727 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1728}
1729
Evan Cheng485fafc2011-03-21 01:19:09 +00001730bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1731 if (!CI->isTailCall())
1732 return false;
1733
1734 CallSite CS(CI);
1735 CallingConv::ID CalleeCC = CS.getCallingConv();
1736 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1737 return false;
1738
1739 return true;
1740}
1741
Evan Cheng0c439eb2010-01-27 00:07:07 +00001742/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1743/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001744static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1745 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001746 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001747}
1748
Dan Gohman98ca4f22009-08-05 01:29:28 +00001749SDValue
1750X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001751 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001752 const SmallVectorImpl<ISD::InputArg> &Ins,
1753 DebugLoc dl, SelectionDAG &DAG,
1754 const CCValAssign &VA,
1755 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001756 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001757 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001758 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001759 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1760 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001761 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001762 EVT ValVT;
1763
1764 // If value is passed by pointer we have address passed instead of the value
1765 // itself.
1766 if (VA.getLocInfo() == CCValAssign::Indirect)
1767 ValVT = VA.getLocVT();
1768 else
1769 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001770
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001771 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001772 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001773 // In case of tail call optimization mark all arguments mutable. Since they
1774 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001775 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001776 unsigned Bytes = Flags.getByValSize();
1777 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1778 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001779 return DAG.getFrameIndex(FI, getPointerTy());
1780 } else {
1781 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001782 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001783 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1784 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001785 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001786 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001787 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001788}
1789
Dan Gohman475871a2008-07-27 21:46:04 +00001790SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001791X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001792 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001793 bool isVarArg,
1794 const SmallVectorImpl<ISD::InputArg> &Ins,
1795 DebugLoc dl,
1796 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001797 SmallVectorImpl<SDValue> &InVals)
1798 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001799 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001800 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001801
Gordon Henriksen86737662008-01-05 16:56:59 +00001802 const Function* Fn = MF.getFunction();
1803 if (Fn->hasExternalLinkage() &&
1804 Subtarget->isTargetCygMing() &&
1805 Fn->getName() == "main")
1806 FuncInfo->setForceFramePointer(true);
1807
Evan Cheng1bc78042006-04-26 01:20:17 +00001808 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001809 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001810 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001811
Chris Lattner29689432010-03-11 00:22:57 +00001812 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1813 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001814
Chris Lattner638402b2007-02-28 07:00:42 +00001815 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001816 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001817 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001818 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001819
1820 // Allocate shadow area for Win64
1821 if (IsWin64) {
1822 CCInfo.AllocateStack(32, 8);
1823 }
1824
Duncan Sands45907662010-10-31 13:21:44 +00001825 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001826
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001828 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001829 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1830 CCValAssign &VA = ArgLocs[i];
1831 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1832 // places.
1833 assert(VA.getValNo() != LastVal &&
1834 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001835 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001836 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001837
Chris Lattnerf39f7712007-02-28 05:46:49 +00001838 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001839 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001840 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001842 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001843 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001844 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001845 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001848 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001849 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1850 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001851 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001852 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001853 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001854 RC = X86::VR64RegisterClass;
1855 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001856 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001857
Devang Patel68e6bee2011-02-21 23:21:26 +00001858 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001859 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001860
Chris Lattnerf39f7712007-02-28 05:46:49 +00001861 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1862 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1863 // right size.
1864 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001865 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001866 DAG.getValueType(VA.getValVT()));
1867 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001868 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001869 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001870 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001871 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001872
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001873 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001874 // Handle MMX values passed in XMM regs.
1875 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001876 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1877 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001878 } else
1879 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001880 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001881 } else {
1882 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001883 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001884 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001885
1886 // If value is passed via pointer - do a load.
1887 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001888 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001889 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001890
Dan Gohman98ca4f22009-08-05 01:29:28 +00001891 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001892 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001893
Dan Gohman61a92132008-04-21 23:59:07 +00001894 // The x86-64 ABI for returning structs by value requires that we copy
1895 // the sret argument into %rax for the return. Save the argument into
1896 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001897 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001898 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1899 unsigned Reg = FuncInfo->getSRetReturnReg();
1900 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001901 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001902 FuncInfo->setSRetReturnReg(Reg);
1903 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001904 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001905 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001906 }
1907
Chris Lattnerf39f7712007-02-28 05:46:49 +00001908 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001909 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001910 if (FuncIsMadeTailCallSafe(CallConv,
1911 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001912 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001913
Evan Cheng1bc78042006-04-26 01:20:17 +00001914 // If the function takes variable number of arguments, make a frame index for
1915 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001916 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001917 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1918 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001919 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001920 }
1921 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001922 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1923
1924 // FIXME: We should really autogenerate these arrays
1925 static const unsigned GPR64ArgRegsWin64[] = {
1926 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001927 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001928 static const unsigned GPR64ArgRegs64Bit[] = {
1929 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1930 };
1931 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001932 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1933 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1934 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001935 const unsigned *GPR64ArgRegs;
1936 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001937
1938 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001939 // The XMM registers which might contain var arg parameters are shadowed
1940 // in their paired GPR. So we only need to save the GPR to their home
1941 // slots.
1942 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001943 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001944 } else {
1945 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1946 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001947
Chad Rosier30450e82011-12-22 22:35:21 +00001948 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1949 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001950 }
1951 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1952 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001953
Devang Patel578efa92009-06-05 21:57:13 +00001954 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001955 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001956 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001957 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1958 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001959 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001960 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001961 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001962 // Kernel mode asks for SSE to be disabled, so don't push them
1963 // on the stack.
1964 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001965
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001966 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001967 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001968 // Get to the caller-allocated home save location. Add 8 to account
1969 // for the return address.
1970 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001971 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001972 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001973 // Fixup to set vararg frame on shadow area (4 x i64).
1974 if (NumIntRegs < 4)
1975 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001976 } else {
1977 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001978 // registers, then we must store them to their spots on the stack so
1979 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001980 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1981 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1982 FuncInfo->setRegSaveFrameIndex(
1983 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001984 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001985 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001986
Gordon Henriksen86737662008-01-05 16:56:59 +00001987 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001988 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001989 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1990 getPointerTy());
1991 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001992 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001993 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1994 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001995 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001996 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001997 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001998 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001999 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002000 MachinePointerInfo::getFixedStack(
2001 FuncInfo->getRegSaveFrameIndex(), Offset),
2002 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002003 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002004 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002005 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002006
Dan Gohmanface41a2009-08-16 21:24:25 +00002007 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2008 // Now store the XMM (fp + vector) parameter registers.
2009 SmallVector<SDValue, 11> SaveXMMOps;
2010 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002011
Devang Patel68e6bee2011-02-21 23:21:26 +00002012 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002013 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2014 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002015
Dan Gohman1e93df62010-04-17 14:41:14 +00002016 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2017 FuncInfo->getRegSaveFrameIndex()));
2018 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2019 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002020
Dan Gohmanface41a2009-08-16 21:24:25 +00002021 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002022 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002023 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002024 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2025 SaveXMMOps.push_back(Val);
2026 }
2027 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2028 MVT::Other,
2029 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002030 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002031
2032 if (!MemOps.empty())
2033 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2034 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002036 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002037
Gordon Henriksen86737662008-01-05 16:56:59 +00002038 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002039 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2040 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002041 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002042 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002043 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002044 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00002045 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002046 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002047 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002048
Gordon Henriksen86737662008-01-05 16:56:59 +00002049 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002050 // RegSaveFrameIndex is X86-64 only.
2051 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002052 if (CallConv == CallingConv::X86_FastCall ||
2053 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002054 // fastcc functions can't have varargs.
2055 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002056 }
Evan Cheng25caf632006-05-23 21:06:34 +00002057
Rafael Espindola76927d752011-08-30 19:39:58 +00002058 FuncInfo->setArgumentStackSize(StackSize);
2059
Dan Gohman98ca4f22009-08-05 01:29:28 +00002060 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002061}
2062
Dan Gohman475871a2008-07-27 21:46:04 +00002063SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002064X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2065 SDValue StackPtr, SDValue Arg,
2066 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002067 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002068 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002069 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002070 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002071 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002072 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002073 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002074
2075 return DAG.getStore(Chain, dl, Arg, PtrOff,
2076 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002077 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002078}
2079
Bill Wendling64e87322009-01-16 19:25:27 +00002080/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002081/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002082SDValue
2083X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002084 SDValue &OutRetAddr, SDValue Chain,
2085 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002086 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002087 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002088 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002089 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002090
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002091 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002092 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002093 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002094 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002095}
2096
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002097/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002098/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002099static SDValue
2100EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002101 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002102 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002103 // Store the return address to the appropriate stack slot.
2104 if (!FPDiff) return Chain;
2105 // Calculate the new stack slot for the return address.
2106 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002107 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002108 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002109 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002110 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002111 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002112 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002113 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002114 return Chain;
2115}
2116
Dan Gohman98ca4f22009-08-05 01:29:28 +00002117SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002118X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002119 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002120 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002121 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002122 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 const SmallVectorImpl<ISD::InputArg> &Ins,
2124 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002125 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002126 MachineFunction &MF = DAG.getMachineFunction();
2127 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002128 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002130 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002131
Evan Cheng5f941932010-02-05 02:21:12 +00002132 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002133 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002134 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2135 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002136 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002137
2138 // Sibcalls are automatically detected tailcalls which do not require
2139 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002140 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002141 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002142
2143 if (isTailCall)
2144 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002145 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002146
Chris Lattner29689432010-03-11 00:22:57 +00002147 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2148 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002149
Chris Lattner638402b2007-02-28 07:00:42 +00002150 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002151 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002152 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002153 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002154
2155 // Allocate shadow area for Win64
2156 if (IsWin64) {
2157 CCInfo.AllocateStack(32, 8);
2158 }
2159
Duncan Sands45907662010-10-31 13:21:44 +00002160 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002161
Chris Lattner423c5f42007-02-28 05:31:48 +00002162 // Get a count of how many bytes are to be pushed on the stack.
2163 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002164 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002165 // This is a sibcall. The memory operands are available in caller's
2166 // own caller's stack.
2167 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002168 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2169 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002170 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002171
Gordon Henriksen86737662008-01-05 16:56:59 +00002172 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002173 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002174 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002175 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002176 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2177 FPDiff = NumBytesCallerPushed - NumBytes;
2178
2179 // Set the delta of movement of the returnaddr stackslot.
2180 // But only set if delta is greater than previous delta.
2181 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2182 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2183 }
2184
Evan Chengf22f9b32010-02-06 03:28:46 +00002185 if (!IsSibcall)
2186 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002187
Dan Gohman475871a2008-07-27 21:46:04 +00002188 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002189 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002190 if (isTailCall && FPDiff)
2191 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2192 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002193
Dan Gohman475871a2008-07-27 21:46:04 +00002194 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2195 SmallVector<SDValue, 8> MemOpChains;
2196 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002197
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002198 // Walk the register/memloc assignments, inserting copies/loads. In the case
2199 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002200 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2201 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002202 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002203 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002204 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002205 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002206
Chris Lattner423c5f42007-02-28 05:31:48 +00002207 // Promote the value if needed.
2208 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002209 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002210 case CCValAssign::Full: break;
2211 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002212 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002213 break;
2214 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002215 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002216 break;
2217 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002218 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2219 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002220 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002221 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2222 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002223 } else
2224 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2225 break;
2226 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002227 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002228 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002229 case CCValAssign::Indirect: {
2230 // Store the argument.
2231 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002232 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002233 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002234 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002235 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002236 Arg = SpillSlot;
2237 break;
2238 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002239 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002240
Chris Lattner423c5f42007-02-28 05:31:48 +00002241 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002242 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2243 if (isVarArg && IsWin64) {
2244 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2245 // shadow reg if callee is a varargs function.
2246 unsigned ShadowReg = 0;
2247 switch (VA.getLocReg()) {
2248 case X86::XMM0: ShadowReg = X86::RCX; break;
2249 case X86::XMM1: ShadowReg = X86::RDX; break;
2250 case X86::XMM2: ShadowReg = X86::R8; break;
2251 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002252 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002253 if (ShadowReg)
2254 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002255 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002256 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002257 assert(VA.isMemLoc());
2258 if (StackPtr.getNode() == 0)
2259 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2260 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2261 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002262 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002263 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002264
Evan Cheng32fe1032006-05-25 00:59:30 +00002265 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002266 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002267 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002268
Evan Cheng347d5f72006-04-28 21:29:37 +00002269 // Build a sequence of copy-to-reg nodes chained together with token chain
2270 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002271 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002272 // Tail call byval lowering might overwrite argument registers so in case of
2273 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002274 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002275 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002276 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002277 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002278 InFlag = Chain.getValue(1);
2279 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002280
Chris Lattner88e1fd52009-07-09 04:24:46 +00002281 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002282 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2283 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002284 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002285 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2286 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002287 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002288 InFlag);
2289 InFlag = Chain.getValue(1);
2290 } else {
2291 // If we are tail calling and generating PIC/GOT style code load the
2292 // address of the callee into ECX. The value in ecx is used as target of
2293 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2294 // for tail calls on PIC/GOT architectures. Normally we would just put the
2295 // address of GOT into ebx and then call target@PLT. But for tail calls
2296 // ebx would be restored (since ebx is callee saved) before jumping to the
2297 // target@PLT.
2298
2299 // Note: The actual moving to ECX is done further down.
2300 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2301 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2302 !G->getGlobal()->hasProtectedVisibility())
2303 Callee = LowerGlobalAddress(Callee, DAG);
2304 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002305 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002306 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002307 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002308
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002309 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002310 // From AMD64 ABI document:
2311 // For calls that may call functions that use varargs or stdargs
2312 // (prototype-less calls or calls to functions containing ellipsis (...) in
2313 // the declaration) %al is used as hidden argument to specify the number
2314 // of SSE registers used. The contents of %al do not need to match exactly
2315 // the number of registers, but must be an ubound on the number of SSE
2316 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002317
Gordon Henriksen86737662008-01-05 16:56:59 +00002318 // Count the number of XMM registers allocated.
2319 static const unsigned XMMArgRegs[] = {
2320 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2321 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2322 };
2323 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002324 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002325 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002326
Dale Johannesendd64c412009-02-04 00:33:20 +00002327 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002328 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002329 InFlag = Chain.getValue(1);
2330 }
2331
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002332
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002333 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002334 if (isTailCall) {
2335 // Force all the incoming stack arguments to be loaded from the stack
2336 // before any new outgoing arguments are stored to the stack, because the
2337 // outgoing stack slots may alias the incoming argument stack slots, and
2338 // the alias isn't otherwise explicit. This is slightly more conservative
2339 // than necessary, because it means that each store effectively depends
2340 // on every argument instead of just those arguments it would clobber.
2341 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2342
Dan Gohman475871a2008-07-27 21:46:04 +00002343 SmallVector<SDValue, 8> MemOpChains2;
2344 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002345 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002346 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002347 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002348 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002349 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2350 CCValAssign &VA = ArgLocs[i];
2351 if (VA.isRegLoc())
2352 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002353 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002354 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002355 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002356 // Create frame index.
2357 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002358 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002359 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002360 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002361
Duncan Sands276dcbd2008-03-21 09:14:45 +00002362 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002363 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002364 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002365 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002366 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002367 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002368 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002369
Dan Gohman98ca4f22009-08-05 01:29:28 +00002370 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2371 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002372 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002373 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002374 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002375 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002376 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002377 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002378 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002379 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002380 }
2381 }
2382
2383 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002384 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002385 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002386
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002387 // Copy arguments to their registers.
2388 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002389 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002390 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002391 InFlag = Chain.getValue(1);
2392 }
Dan Gohman475871a2008-07-27 21:46:04 +00002393 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002394
Gordon Henriksen86737662008-01-05 16:56:59 +00002395 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002396 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002397 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002398 }
2399
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002400 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2401 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2402 // In the 64-bit large code model, we have to make all calls
2403 // through a register, since the call instruction's 32-bit
2404 // pc-relative offset may not be large enough to hold the whole
2405 // address.
2406 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002407 // If the callee is a GlobalAddress node (quite common, every direct call
2408 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2409 // it.
2410
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002411 // We should use extra load for direct calls to dllimported functions in
2412 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002413 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002414 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002415 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002416 bool ExtraLoad = false;
2417 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002418
Chris Lattner48a7d022009-07-09 05:02:21 +00002419 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2420 // external symbols most go through the PLT in PIC mode. If the symbol
2421 // has hidden or protected visibility, or if it is static or local, then
2422 // we don't need to use the PLT - we can directly call it.
2423 if (Subtarget->isTargetELF() &&
2424 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002425 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002426 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002427 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002428 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002429 (!Subtarget->getTargetTriple().isMacOSX() ||
2430 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002431 // PC-relative references to external symbols should go through $stub,
2432 // unless we're building with the leopard linker or later, which
2433 // automatically synthesizes these stubs.
2434 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002435 } else if (Subtarget->isPICStyleRIPRel() &&
2436 isa<Function>(GV) &&
2437 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2438 // If the function is marked as non-lazy, generate an indirect call
2439 // which loads from the GOT directly. This avoids runtime overhead
2440 // at the cost of eager binding (and one extra byte of encoding).
2441 OpFlags = X86II::MO_GOTPCREL;
2442 WrapperKind = X86ISD::WrapperRIP;
2443 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002444 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002445
Devang Patel0d881da2010-07-06 22:08:15 +00002446 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002447 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002448
2449 // Add a wrapper if needed.
2450 if (WrapperKind != ISD::DELETED_NODE)
2451 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2452 // Add extra indirection if needed.
2453 if (ExtraLoad)
2454 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2455 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002456 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 }
Bill Wendling056292f2008-09-16 21:48:12 +00002458 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002459 unsigned char OpFlags = 0;
2460
Evan Cheng1bf891a2010-12-01 22:59:46 +00002461 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2462 // external symbols should go through the PLT.
2463 if (Subtarget->isTargetELF() &&
2464 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2465 OpFlags = X86II::MO_PLT;
2466 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002467 (!Subtarget->getTargetTriple().isMacOSX() ||
2468 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002469 // PC-relative references to external symbols should go through $stub,
2470 // unless we're building with the leopard linker or later, which
2471 // automatically synthesizes these stubs.
2472 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002473 }
Eric Christopherfd179292009-08-27 18:07:15 +00002474
Chris Lattner48a7d022009-07-09 05:02:21 +00002475 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2476 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002477 }
2478
Chris Lattnerd96d0722007-02-25 06:40:16 +00002479 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002480 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002481 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002482
Evan Chengf22f9b32010-02-06 03:28:46 +00002483 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002484 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2485 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002486 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002487 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002488
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002489 Ops.push_back(Chain);
2490 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002491
Dan Gohman98ca4f22009-08-05 01:29:28 +00002492 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002493 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002494
Gordon Henriksen86737662008-01-05 16:56:59 +00002495 // Add argument registers to the end of the list so that they are known live
2496 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002497 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2498 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2499 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002500
Evan Cheng586ccac2008-03-18 23:36:35 +00002501 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002502 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002503 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2504
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002505 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002506 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002507 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002508
Gabor Greifba36cb52008-08-28 21:40:38 +00002509 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002510 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002511
Dan Gohman98ca4f22009-08-05 01:29:28 +00002512 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002513 // We used to do:
2514 //// If this is the first return lowered for this function, add the regs
2515 //// to the liveout set for the function.
2516 // This isn't right, although it's probably harmless on x86; liveouts
2517 // should be computed from returns not tail calls. Consider a void
2518 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002519 return DAG.getNode(X86ISD::TC_RETURN, dl,
2520 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002521 }
2522
Dale Johannesenace16102009-02-03 19:33:06 +00002523 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002524 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002525
Chris Lattner2d297092006-05-23 18:50:38 +00002526 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002527 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002528 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2529 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002530 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002531 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002532 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002533 // pops the hidden struct pointer, so we have to push it back.
2534 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002535 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002536 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002537 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002538
Gordon Henriksenae636f82008-01-03 16:47:34 +00002539 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002540 if (!IsSibcall) {
2541 Chain = DAG.getCALLSEQ_END(Chain,
2542 DAG.getIntPtrConstant(NumBytes, true),
2543 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2544 true),
2545 InFlag);
2546 InFlag = Chain.getValue(1);
2547 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002548
Chris Lattner3085e152007-02-25 08:59:22 +00002549 // Handle result values, copying them out of physregs into vregs that we
2550 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002551 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2552 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002553}
2554
Evan Cheng25ab6902006-09-08 06:48:29 +00002555
2556//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002557// Fast Calling Convention (tail call) implementation
2558//===----------------------------------------------------------------------===//
2559
2560// Like std call, callee cleans arguments, convention except that ECX is
2561// reserved for storing the tail called function address. Only 2 registers are
2562// free for argument passing (inreg). Tail call optimization is performed
2563// provided:
2564// * tailcallopt is enabled
2565// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002566// On X86_64 architecture with GOT-style position independent code only local
2567// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002568// To keep the stack aligned according to platform abi the function
2569// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2570// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002571// If a tail called function callee has more arguments than the caller the
2572// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002573// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002574// original REtADDR, but before the saved framepointer or the spilled registers
2575// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2576// stack layout:
2577// arg1
2578// arg2
2579// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002580// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002581// move area ]
2582// (possible EBP)
2583// ESI
2584// EDI
2585// local1 ..
2586
2587/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2588/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002589unsigned
2590X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2591 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002592 MachineFunction &MF = DAG.getMachineFunction();
2593 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002594 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002595 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002596 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002597 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002598 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002599 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2600 // Number smaller than 12 so just add the difference.
2601 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2602 } else {
2603 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002604 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002605 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002606 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002607 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002608}
2609
Evan Cheng5f941932010-02-05 02:21:12 +00002610/// MatchingStackOffset - Return true if the given stack call argument is
2611/// already available in the same position (relatively) of the caller's
2612/// incoming argument stack.
2613static
2614bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2615 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2616 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002617 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2618 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002619 if (Arg.getOpcode() == ISD::CopyFromReg) {
2620 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002621 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002622 return false;
2623 MachineInstr *Def = MRI->getVRegDef(VR);
2624 if (!Def)
2625 return false;
2626 if (!Flags.isByVal()) {
2627 if (!TII->isLoadFromStackSlot(Def, FI))
2628 return false;
2629 } else {
2630 unsigned Opcode = Def->getOpcode();
2631 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2632 Def->getOperand(1).isFI()) {
2633 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002634 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002635 } else
2636 return false;
2637 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002638 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2639 if (Flags.isByVal())
2640 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002641 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002642 // define @foo(%struct.X* %A) {
2643 // tail call @bar(%struct.X* byval %A)
2644 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002645 return false;
2646 SDValue Ptr = Ld->getBasePtr();
2647 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2648 if (!FINode)
2649 return false;
2650 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002651 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002652 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002653 FI = FINode->getIndex();
2654 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002655 } else
2656 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002657
Evan Cheng4cae1332010-03-05 08:38:04 +00002658 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002659 if (!MFI->isFixedObjectIndex(FI))
2660 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002661 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002662}
2663
Dan Gohman98ca4f22009-08-05 01:29:28 +00002664/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2665/// for tail call optimization. Targets which want to do tail call
2666/// optimization should implement this function.
2667bool
2668X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002669 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002670 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002671 bool isCalleeStructRet,
2672 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002673 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002674 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002675 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002676 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002677 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002678 CalleeCC != CallingConv::C)
2679 return false;
2680
Evan Cheng7096ae42010-01-29 06:45:59 +00002681 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002682 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002683 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002684 CallingConv::ID CallerCC = CallerF->getCallingConv();
2685 bool CCMatch = CallerCC == CalleeCC;
2686
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002687 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002688 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002689 return true;
2690 return false;
2691 }
2692
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002693 // Look for obvious safe cases to perform tail call optimization that do not
2694 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002695
Evan Cheng2c12cb42010-03-26 16:26:03 +00002696 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2697 // emit a special epilogue.
2698 if (RegInfo->needsStackRealignment(MF))
2699 return false;
2700
Evan Chenga375d472010-03-15 18:54:48 +00002701 // Also avoid sibcall optimization if either caller or callee uses struct
2702 // return semantics.
2703 if (isCalleeStructRet || isCallerStructRet)
2704 return false;
2705
Chad Rosier2416da32011-06-24 21:15:36 +00002706 // An stdcall caller is expected to clean up its arguments; the callee
2707 // isn't going to do that.
2708 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2709 return false;
2710
Chad Rosier871f6642011-05-18 19:59:50 +00002711 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002712 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002713 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002714
2715 // Optimizing for varargs on Win64 is unlikely to be safe without
2716 // additional testing.
2717 if (Subtarget->isTargetWin64())
2718 return false;
2719
Chad Rosier871f6642011-05-18 19:59:50 +00002720 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002721 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2722 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002723
Chad Rosier871f6642011-05-18 19:59:50 +00002724 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2725 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2726 if (!ArgLocs[i].isRegLoc())
2727 return false;
2728 }
2729
Chad Rosier30450e82011-12-22 22:35:21 +00002730 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2731 // stack. Therefore, if it's not used by the call it is not safe to optimize
2732 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002733 bool Unused = false;
2734 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2735 if (!Ins[i].Used) {
2736 Unused = true;
2737 break;
2738 }
2739 }
2740 if (Unused) {
2741 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002742 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2743 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002744 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002745 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002746 CCValAssign &VA = RVLocs[i];
2747 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2748 return false;
2749 }
2750 }
2751
Evan Cheng13617962010-04-30 01:12:32 +00002752 // If the calling conventions do not match, then we'd better make sure the
2753 // results are returned in the same way as what the caller expects.
2754 if (!CCMatch) {
2755 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002756 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2757 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002758 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2759
2760 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002761 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2762 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002763 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2764
2765 if (RVLocs1.size() != RVLocs2.size())
2766 return false;
2767 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2768 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2769 return false;
2770 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2771 return false;
2772 if (RVLocs1[i].isRegLoc()) {
2773 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2774 return false;
2775 } else {
2776 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2777 return false;
2778 }
2779 }
2780 }
2781
Evan Chenga6bff982010-01-30 01:22:00 +00002782 // If the callee takes no arguments then go on to check the results of the
2783 // call.
2784 if (!Outs.empty()) {
2785 // Check if stack adjustment is needed. For now, do not do this if any
2786 // argument is passed on the stack.
2787 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002788 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2789 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002790
2791 // Allocate shadow area for Win64
2792 if (Subtarget->isTargetWin64()) {
2793 CCInfo.AllocateStack(32, 8);
2794 }
2795
Duncan Sands45907662010-10-31 13:21:44 +00002796 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002797 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002798 MachineFunction &MF = DAG.getMachineFunction();
2799 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2800 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002801
2802 // Check if the arguments are already laid out in the right way as
2803 // the caller's fixed stack objects.
2804 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002805 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2806 const X86InstrInfo *TII =
2807 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002808 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2809 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002810 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002811 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002812 if (VA.getLocInfo() == CCValAssign::Indirect)
2813 return false;
2814 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002815 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2816 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002817 return false;
2818 }
2819 }
2820 }
Evan Cheng9c044672010-05-29 01:35:22 +00002821
2822 // If the tailcall address may be in a register, then make sure it's
2823 // possible to register allocate for it. In 32-bit, the call address can
2824 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002825 // callee-saved registers are restored. These happen to be the same
2826 // registers used to pass 'inreg' arguments so watch out for those.
2827 if (!Subtarget->is64Bit() &&
2828 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002829 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002830 unsigned NumInRegs = 0;
2831 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2832 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002833 if (!VA.isRegLoc())
2834 continue;
2835 unsigned Reg = VA.getLocReg();
2836 switch (Reg) {
2837 default: break;
2838 case X86::EAX: case X86::EDX: case X86::ECX:
2839 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002840 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002841 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002842 }
2843 }
2844 }
Evan Chenga6bff982010-01-30 01:22:00 +00002845 }
Evan Chengb1712452010-01-27 06:25:16 +00002846
Evan Cheng86809cc2010-02-03 03:28:02 +00002847 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002848}
2849
Dan Gohman3df24e62008-09-03 23:12:08 +00002850FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002851X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2852 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002853}
2854
2855
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002856//===----------------------------------------------------------------------===//
2857// Other Lowering Hooks
2858//===----------------------------------------------------------------------===//
2859
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002860static bool MayFoldLoad(SDValue Op) {
2861 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2862}
2863
2864static bool MayFoldIntoStore(SDValue Op) {
2865 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2866}
2867
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002868static bool isTargetShuffle(unsigned Opcode) {
2869 switch(Opcode) {
2870 default: return false;
2871 case X86ISD::PSHUFD:
2872 case X86ISD::PSHUFHW:
2873 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002874 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002875 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002876 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002877 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002878 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002879 case X86ISD::MOVLPS:
2880 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002881 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002882 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002883 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002884 case X86ISD::MOVSS:
2885 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002886 case X86ISD::UNPCKL:
2887 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002888 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002889 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002890 return true;
2891 }
2892 return false;
2893}
2894
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002895static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002896 SDValue V1, SelectionDAG &DAG) {
2897 switch(Opc) {
2898 default: llvm_unreachable("Unknown x86 shuffle node");
2899 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002900 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002901 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002902 return DAG.getNode(Opc, dl, VT, V1);
2903 }
2904
2905 return SDValue();
2906}
2907
2908static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002909 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002910 switch(Opc) {
2911 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002912 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002913 case X86ISD::PSHUFHW:
2914 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002915 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002916 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2917 }
2918
2919 return SDValue();
2920}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002921
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002922static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2923 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2924 switch(Opc) {
2925 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002926 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002927 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002928 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002929 return DAG.getNode(Opc, dl, VT, V1, V2,
2930 DAG.getConstant(TargetMask, MVT::i8));
2931 }
2932 return SDValue();
2933}
2934
2935static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2936 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2937 switch(Opc) {
2938 default: llvm_unreachable("Unknown x86 shuffle node");
2939 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002940 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002941 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002942 case X86ISD::MOVLPS:
2943 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002944 case X86ISD::MOVSS:
2945 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002946 case X86ISD::UNPCKL:
2947 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002948 return DAG.getNode(Opc, dl, VT, V1, V2);
2949 }
2950 return SDValue();
2951}
2952
Dan Gohmand858e902010-04-17 15:26:15 +00002953SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002954 MachineFunction &MF = DAG.getMachineFunction();
2955 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2956 int ReturnAddrIndex = FuncInfo->getRAIndex();
2957
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002958 if (ReturnAddrIndex == 0) {
2959 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002960 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002961 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002962 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002963 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002964 }
2965
Evan Cheng25ab6902006-09-08 06:48:29 +00002966 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002967}
2968
2969
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002970bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2971 bool hasSymbolicDisplacement) {
2972 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002973 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002974 return false;
2975
2976 // If we don't have a symbolic displacement - we don't have any extra
2977 // restrictions.
2978 if (!hasSymbolicDisplacement)
2979 return true;
2980
2981 // FIXME: Some tweaks might be needed for medium code model.
2982 if (M != CodeModel::Small && M != CodeModel::Kernel)
2983 return false;
2984
2985 // For small code model we assume that latest object is 16MB before end of 31
2986 // bits boundary. We may also accept pretty large negative constants knowing
2987 // that all objects are in the positive half of address space.
2988 if (M == CodeModel::Small && Offset < 16*1024*1024)
2989 return true;
2990
2991 // For kernel code model we know that all object resist in the negative half
2992 // of 32bits address space. We may not accept negative offsets, since they may
2993 // be just off and we may accept pretty large positive ones.
2994 if (M == CodeModel::Kernel && Offset > 0)
2995 return true;
2996
2997 return false;
2998}
2999
Evan Chengef41ff62011-06-23 17:54:54 +00003000/// isCalleePop - Determines whether the callee is required to pop its
3001/// own arguments. Callee pop is necessary to support tail calls.
3002bool X86::isCalleePop(CallingConv::ID CallingConv,
3003 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3004 if (IsVarArg)
3005 return false;
3006
3007 switch (CallingConv) {
3008 default:
3009 return false;
3010 case CallingConv::X86_StdCall:
3011 return !is64Bit;
3012 case CallingConv::X86_FastCall:
3013 return !is64Bit;
3014 case CallingConv::X86_ThisCall:
3015 return !is64Bit;
3016 case CallingConv::Fast:
3017 return TailCallOpt;
3018 case CallingConv::GHC:
3019 return TailCallOpt;
3020 }
3021}
3022
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003023/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3024/// specific condition code, returning the condition code and the LHS/RHS of the
3025/// comparison to make.
3026static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3027 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003028 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003029 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3030 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3031 // X > -1 -> X == 0, jump !sign.
3032 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003033 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003034 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3035 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003036 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003037 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003038 // X < 1 -> X <= 0
3039 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003040 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003041 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003042 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003043
Evan Chengd9558e02006-01-06 00:43:03 +00003044 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003045 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003046 case ISD::SETEQ: return X86::COND_E;
3047 case ISD::SETGT: return X86::COND_G;
3048 case ISD::SETGE: return X86::COND_GE;
3049 case ISD::SETLT: return X86::COND_L;
3050 case ISD::SETLE: return X86::COND_LE;
3051 case ISD::SETNE: return X86::COND_NE;
3052 case ISD::SETULT: return X86::COND_B;
3053 case ISD::SETUGT: return X86::COND_A;
3054 case ISD::SETULE: return X86::COND_BE;
3055 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003056 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003057 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003058
Chris Lattner4c78e022008-12-23 23:42:27 +00003059 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003060
Chris Lattner4c78e022008-12-23 23:42:27 +00003061 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003062 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3063 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003064 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3065 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003066 }
3067
Chris Lattner4c78e022008-12-23 23:42:27 +00003068 switch (SetCCOpcode) {
3069 default: break;
3070 case ISD::SETOLT:
3071 case ISD::SETOLE:
3072 case ISD::SETUGT:
3073 case ISD::SETUGE:
3074 std::swap(LHS, RHS);
3075 break;
3076 }
3077
3078 // On a floating point condition, the flags are set as follows:
3079 // ZF PF CF op
3080 // 0 | 0 | 0 | X > Y
3081 // 0 | 0 | 1 | X < Y
3082 // 1 | 0 | 0 | X == Y
3083 // 1 | 1 | 1 | unordered
3084 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003085 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003086 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003087 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003088 case ISD::SETOLT: // flipped
3089 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003090 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003091 case ISD::SETOLE: // flipped
3092 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003093 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003094 case ISD::SETUGT: // flipped
3095 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003096 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003097 case ISD::SETUGE: // flipped
3098 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003099 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003100 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003101 case ISD::SETNE: return X86::COND_NE;
3102 case ISD::SETUO: return X86::COND_P;
3103 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003104 case ISD::SETOEQ:
3105 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003106 }
Evan Chengd9558e02006-01-06 00:43:03 +00003107}
3108
Evan Cheng4a460802006-01-11 00:33:36 +00003109/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3110/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003111/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003112static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003113 switch (X86CC) {
3114 default:
3115 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003116 case X86::COND_B:
3117 case X86::COND_BE:
3118 case X86::COND_E:
3119 case X86::COND_P:
3120 case X86::COND_A:
3121 case X86::COND_AE:
3122 case X86::COND_NE:
3123 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003124 return true;
3125 }
3126}
3127
Evan Chengeb2f9692009-10-27 19:56:55 +00003128/// isFPImmLegal - Returns true if the target can instruction select the
3129/// specified FP immediate natively. If false, the legalizer will
3130/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003131bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003132 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3133 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3134 return true;
3135 }
3136 return false;
3137}
3138
Nate Begeman9008ca62009-04-27 18:41:29 +00003139/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3140/// the specified range (L, H].
3141static bool isUndefOrInRange(int Val, int Low, int Hi) {
3142 return (Val < 0) || (Val >= Low && Val < Hi);
3143}
3144
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003145/// isUndefOrInRange - Return true if every element in Mask, begining
3146/// from position Pos and ending in Pos+Size, falls within the specified
3147/// range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003148static bool isUndefOrInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003149 int Pos, int Size, int Low, int Hi) {
3150 for (int i = Pos, e = Pos+Size; i != e; ++i)
3151 if (!isUndefOrInRange(Mask[i], Low, Hi))
3152 return false;
3153 return true;
3154}
3155
Nate Begeman9008ca62009-04-27 18:41:29 +00003156/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3157/// specified value.
3158static bool isUndefOrEqual(int Val, int CmpVal) {
3159 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003160 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003161 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003162}
3163
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003164/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3165/// from position Pos and ending in Pos+Size, falls within the specified
3166/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003167static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003168 int Pos, int Size, int Low) {
3169 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3170 if (!isUndefOrEqual(Mask[i], Low))
3171 return false;
3172 return true;
3173}
3174
Nate Begeman9008ca62009-04-27 18:41:29 +00003175/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3176/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3177/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003178static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003179 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003181 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 return (Mask[0] < 2 && Mask[1] < 2);
3183 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003184}
3185
Nate Begeman9008ca62009-04-27 18:41:29 +00003186bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003187 return ::isPSHUFDMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003188}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003189
Nate Begeman9008ca62009-04-27 18:41:29 +00003190/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3191/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003192static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003193 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003194 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003195
Nate Begeman9008ca62009-04-27 18:41:29 +00003196 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003197 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3198 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003199
Evan Cheng506d3df2006-03-29 23:07:14 +00003200 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003201 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003203 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003204
Evan Cheng506d3df2006-03-29 23:07:14 +00003205 return true;
3206}
3207
Nate Begeman9008ca62009-04-27 18:41:29 +00003208bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003209 return ::isPSHUFHWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003210}
Evan Cheng506d3df2006-03-29 23:07:14 +00003211
Nate Begeman9008ca62009-04-27 18:41:29 +00003212/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3213/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003214static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003215 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003216 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003217
Rafael Espindola15684b22009-04-24 12:40:33 +00003218 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003219 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3220 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003221
Rafael Espindola15684b22009-04-24 12:40:33 +00003222 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003223 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003225 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003226
Rafael Espindola15684b22009-04-24 12:40:33 +00003227 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003228}
3229
Nate Begeman9008ca62009-04-27 18:41:29 +00003230bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003231 return ::isPSHUFLWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003232}
3233
Nate Begemana09008b2009-10-19 02:17:23 +00003234/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3235/// is suitable for input to PALIGNR.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003236static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT, bool hasSSSE3) {
Nate Begemana09008b2009-10-19 02:17:23 +00003237 int i, e = VT.getVectorNumElements();
Craig Topper1dc0fbc2011-12-05 07:27:14 +00003238 if (VT.getSizeInBits() != 128)
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003239 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003240
Nate Begemana09008b2009-10-19 02:17:23 +00003241 // Do not handle v2i64 / v2f64 shuffles with palignr.
Craig Topperd0a31172012-01-10 06:37:29 +00003242 if (e < 4 || !hasSSSE3)
Nate Begemana09008b2009-10-19 02:17:23 +00003243 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003244
Nate Begemana09008b2009-10-19 02:17:23 +00003245 for (i = 0; i != e; ++i)
3246 if (Mask[i] >= 0)
3247 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003248
Nate Begemana09008b2009-10-19 02:17:23 +00003249 // All undef, not a palignr.
3250 if (i == e)
3251 return false;
3252
Eli Friedman63f8dde2011-07-25 21:36:45 +00003253 // Make sure we're shifting in the right direction.
3254 if (Mask[i] <= i)
3255 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003256
3257 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003258
Nate Begemana09008b2009-10-19 02:17:23 +00003259 // Check the rest of the elements to see if they are consecutive.
3260 for (++i; i != e; ++i) {
3261 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003262 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003263 return false;
3264 }
3265 return true;
3266}
3267
Craig Topper9d7025b2011-11-27 21:41:12 +00003268/// isVSHUFPYMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003269/// specifies a shuffle of elements that is suitable for input to 256-bit
3270/// VSHUFPSY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003271static bool isVSHUFPYMask(ArrayRef<int> Mask, EVT VT,
Craig Topper1ff73d72011-12-06 04:59:07 +00003272 bool HasAVX, bool Commuted = false) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003273 int NumElems = VT.getVectorNumElements();
3274
Craig Topper71c4c122011-11-28 01:14:24 +00003275 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003276 return false;
3277
Craig Topper9d7025b2011-11-27 21:41:12 +00003278 if (NumElems != 4 && NumElems != 8)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003279 return false;
3280
3281 // VSHUFPSY divides the resulting vector into 4 chunks.
3282 // The sources are also splitted into 4 chunks, and each destination
3283 // chunk must come from a different source chunk.
3284 //
3285 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3286 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3287 //
3288 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3289 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3290 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003291 // VSHUFPDY divides the resulting vector into 4 chunks.
3292 // The sources are also splitted into 4 chunks, and each destination
3293 // chunk must come from a different source chunk.
3294 //
3295 // SRC1 => X3 X2 X1 X0
3296 // SRC2 => Y3 Y2 Y1 Y0
3297 //
3298 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3299 //
Craig Topper1ff73d72011-12-06 04:59:07 +00003300 unsigned QuarterSize = NumElems/4;
3301 unsigned HalfSize = QuarterSize*2;
3302 for (unsigned l = 0; l != 2; ++l) {
3303 unsigned LaneStart = l*HalfSize;
3304 for (unsigned s = 0; s != 2; ++s) {
3305 unsigned QuarterStart = s*QuarterSize;
3306 unsigned Src = (Commuted) ? (1-s) : s;
3307 unsigned SrcStart = Src*NumElems + LaneStart;
3308 for (unsigned i = 0; i != QuarterSize; ++i) {
3309 int Idx = Mask[i+QuarterStart+LaneStart];
3310 if (!isUndefOrInRange(Idx, SrcStart, SrcStart+HalfSize))
3311 return false;
Chad Rosier30450e82011-12-22 22:35:21 +00003312 // For VSHUFPSY, the mask of the second half must be the same as the
3313 // first but with the appropriate offsets. This works in the same way as
Craig Topper1ff73d72011-12-06 04:59:07 +00003314 // VPERMILPS works with masks.
3315 if (NumElems == 4 || l == 0 || Mask[i+QuarterStart] < 0)
3316 continue;
Craig Topperc612d792012-01-02 09:17:37 +00003317 if (!isUndefOrEqual(Idx, Mask[i+QuarterStart]+LaneStart))
Craig Topper1ff73d72011-12-06 04:59:07 +00003318 return false;
3319 }
3320 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003321 }
3322
3323 return true;
3324}
3325
Craig Topper9d7025b2011-11-27 21:41:12 +00003326/// getShuffleVSHUFPYImmediate - Return the appropriate immediate to shuffle
3327/// the specified VECTOR_MASK mask with VSHUFPSY/VSHUFPDY instructions.
Craig Topperc612d792012-01-02 09:17:37 +00003328static unsigned getShuffleVSHUFPYImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003329 EVT VT = SVOp->getValueType(0);
Craig Topperc612d792012-01-02 09:17:37 +00003330 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003331
Craig Topper9d7025b2011-11-27 21:41:12 +00003332 assert(VT.getSizeInBits() == 256 && "Only supports 256-bit types");
3333 assert((NumElems == 4 || NumElems == 8) && "Only supports v4 and v8 types");
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003334
Craig Topperc612d792012-01-02 09:17:37 +00003335 unsigned HalfSize = NumElems/2;
Craig Topper9d7025b2011-11-27 21:41:12 +00003336 unsigned Mul = (NumElems == 8) ? 2 : 1;
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003337 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003338 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper9d7025b2011-11-27 21:41:12 +00003339 int Elt = SVOp->getMaskElt(i);
3340 if (Elt < 0)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003341 continue;
Craig Topper9d7025b2011-11-27 21:41:12 +00003342 Elt %= HalfSize;
3343 unsigned Shamt = i;
3344 // For VSHUFPSY, the mask of the first half must be equal to the second one.
3345 if (NumElems == 8) Shamt %= HalfSize;
3346 Mask |= Elt << (Shamt*Mul);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003347 }
3348
3349 return Mask;
3350}
3351
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003352/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3353/// the two vector operands have swapped position.
Craig Topperbeabc6c2011-12-05 06:56:46 +00003354static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3355 unsigned NumElems) {
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003356 for (unsigned i = 0; i != NumElems; ++i) {
3357 int idx = Mask[i];
3358 if (idx < 0)
3359 continue;
3360 else if (idx < (int)NumElems)
3361 Mask[i] = idx + NumElems;
3362 else
3363 Mask[i] = idx - NumElems;
3364 }
3365}
3366
Evan Cheng14aed5e2006-03-24 01:18:28 +00003367/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003368/// specifies a shuffle of elements that is suitable for input to 128-bit
Craig Topper1ff73d72011-12-06 04:59:07 +00003369/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3370/// reverse of what x86 shuffles want.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003371static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool Commuted = false) {
Craig Topper1ff73d72011-12-06 04:59:07 +00003372 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003373
3374 if (VT.getSizeInBits() != 128)
3375 return false;
3376
Nate Begeman9008ca62009-04-27 18:41:29 +00003377 if (NumElems != 2 && NumElems != 4)
3378 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003379
Craig Topper1ff73d72011-12-06 04:59:07 +00003380 unsigned Half = NumElems / 2;
3381 unsigned SrcStart = Commuted ? NumElems : 0;
3382 for (unsigned i = 0; i != Half; ++i)
3383 if (!isUndefOrInRange(Mask[i], SrcStart, SrcStart+NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003384 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003385 SrcStart = Commuted ? 0 : NumElems;
3386 for (unsigned i = Half; i != NumElems; ++i)
3387 if (!isUndefOrInRange(Mask[i], SrcStart, SrcStart+NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003388 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003389
Evan Cheng14aed5e2006-03-24 01:18:28 +00003390 return true;
3391}
3392
Nate Begeman9008ca62009-04-27 18:41:29 +00003393bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003394 return ::isSHUFPMask(N->getMask(), N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003395}
3396
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003397/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3398/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003399bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003400 EVT VT = N->getValueType(0);
3401 unsigned NumElems = VT.getVectorNumElements();
3402
3403 if (VT.getSizeInBits() != 128)
3404 return false;
3405
3406 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003407 return false;
3408
Evan Cheng2064a2b2006-03-28 06:50:32 +00003409 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003410 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3411 isUndefOrEqual(N->getMaskElt(1), 7) &&
3412 isUndefOrEqual(N->getMaskElt(2), 2) &&
3413 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003414}
3415
Nate Begeman0b10b912009-11-07 23:17:15 +00003416/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3417/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3418/// <2, 3, 2, 3>
3419bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003420 EVT VT = N->getValueType(0);
3421 unsigned NumElems = VT.getVectorNumElements();
3422
3423 if (VT.getSizeInBits() != 128)
3424 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003425
Nate Begeman0b10b912009-11-07 23:17:15 +00003426 if (NumElems != 4)
3427 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003428
Nate Begeman0b10b912009-11-07 23:17:15 +00003429 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003430 isUndefOrEqual(N->getMaskElt(1), 3) &&
3431 isUndefOrEqual(N->getMaskElt(2), 2) &&
3432 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003433}
3434
Evan Cheng5ced1d82006-04-06 23:23:56 +00003435/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3436/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003437bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003438 EVT VT = N->getValueType(0);
3439
3440 if (VT.getSizeInBits() != 128)
3441 return false;
3442
Nate Begeman9008ca62009-04-27 18:41:29 +00003443 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003444
Evan Cheng5ced1d82006-04-06 23:23:56 +00003445 if (NumElems != 2 && NumElems != 4)
3446 return false;
3447
Evan Chengc5cdff22006-04-07 21:53:05 +00003448 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003449 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003450 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003451
Evan Chengc5cdff22006-04-07 21:53:05 +00003452 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003453 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003454 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003455
3456 return true;
3457}
3458
Nate Begeman0b10b912009-11-07 23:17:15 +00003459/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3460/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3461bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003462 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003463
David Greenea20244d2011-03-02 17:23:43 +00003464 if ((NumElems != 2 && NumElems != 4)
3465 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003466 return false;
3467
Evan Chengc5cdff22006-04-07 21:53:05 +00003468 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003469 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003470 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003471
Nate Begeman9008ca62009-04-27 18:41:29 +00003472 for (unsigned i = 0; i < NumElems/2; ++i)
3473 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003474 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003475
3476 return true;
3477}
3478
Evan Cheng0038e592006-03-28 00:39:58 +00003479/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3480/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003481static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003482 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003483 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003484
3485 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3486 "Unsupported vector type for unpckh");
3487
Craig Topper6347e862011-11-21 06:57:39 +00003488 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003489 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003490 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003491
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003492 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3493 // independently on 128-bit lanes.
3494 unsigned NumLanes = VT.getSizeInBits()/128;
3495 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003496
Craig Topper94438ba2011-12-16 08:06:31 +00003497 for (unsigned l = 0; l != NumLanes; ++l) {
3498 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3499 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003500 i += 2, ++j) {
3501 int BitI = Mask[i];
3502 int BitI1 = Mask[i+1];
3503 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003504 return false;
David Greenea20244d2011-03-02 17:23:43 +00003505 if (V2IsSplat) {
3506 if (!isUndefOrEqual(BitI1, NumElts))
3507 return false;
3508 } else {
3509 if (!isUndefOrEqual(BitI1, j + NumElts))
3510 return false;
3511 }
Evan Cheng39623da2006-04-20 08:58:49 +00003512 }
Evan Cheng0038e592006-03-28 00:39:58 +00003513 }
David Greenea20244d2011-03-02 17:23:43 +00003514
Evan Cheng0038e592006-03-28 00:39:58 +00003515 return true;
3516}
3517
Craig Topper6347e862011-11-21 06:57:39 +00003518bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003519 return ::isUNPCKLMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003520}
3521
Evan Cheng4fcb9222006-03-28 02:43:26 +00003522/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3523/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003524static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003525 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003526 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003527
3528 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3529 "Unsupported vector type for unpckh");
3530
Craig Topper6347e862011-11-21 06:57:39 +00003531 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003532 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003533 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003534
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003535 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3536 // independently on 128-bit lanes.
3537 unsigned NumLanes = VT.getSizeInBits()/128;
3538 unsigned NumLaneElts = NumElts/NumLanes;
3539
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003540 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003541 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3542 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003543 int BitI = Mask[i];
3544 int BitI1 = Mask[i+1];
3545 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003546 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003547 if (V2IsSplat) {
3548 if (isUndefOrEqual(BitI1, NumElts))
3549 return false;
3550 } else {
3551 if (!isUndefOrEqual(BitI1, j+NumElts))
3552 return false;
3553 }
Evan Cheng39623da2006-04-20 08:58:49 +00003554 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003555 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003556 return true;
3557}
3558
Craig Topper6347e862011-11-21 06:57:39 +00003559bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003560 return ::isUNPCKHMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003561}
3562
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003563/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3564/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3565/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003566static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003567 bool HasAVX2) {
3568 unsigned NumElts = VT.getVectorNumElements();
3569
3570 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3571 "Unsupported vector type for unpckh");
3572
3573 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3574 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003575 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003576
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003577 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3578 // FIXME: Need a better way to get rid of this, there's no latency difference
3579 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3580 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003581 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003582 return false;
3583
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003584 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3585 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003586 unsigned NumLanes = VT.getSizeInBits()/128;
3587 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003588
Craig Topper94438ba2011-12-16 08:06:31 +00003589 for (unsigned l = 0; l != NumLanes; ++l) {
3590 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3591 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003592 i += 2, ++j) {
3593 int BitI = Mask[i];
3594 int BitI1 = Mask[i+1];
3595
3596 if (!isUndefOrEqual(BitI, j))
3597 return false;
3598 if (!isUndefOrEqual(BitI1, j))
3599 return false;
3600 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003601 }
David Greenea20244d2011-03-02 17:23:43 +00003602
Rafael Espindola15684b22009-04-24 12:40:33 +00003603 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003604}
3605
Craig Topper94438ba2011-12-16 08:06:31 +00003606bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003607 return ::isUNPCKL_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003608}
3609
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003610/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3611/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3612/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003613static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003614 unsigned NumElts = VT.getVectorNumElements();
3615
3616 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3617 "Unsupported vector type for unpckh");
3618
3619 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3620 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003621 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003622
Craig Topper94438ba2011-12-16 08:06:31 +00003623 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3624 // independently on 128-bit lanes.
3625 unsigned NumLanes = VT.getSizeInBits()/128;
3626 unsigned NumLaneElts = NumElts/NumLanes;
3627
3628 for (unsigned l = 0; l != NumLanes; ++l) {
3629 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3630 i != (l+1)*NumLaneElts; i += 2, ++j) {
3631 int BitI = Mask[i];
3632 int BitI1 = Mask[i+1];
3633 if (!isUndefOrEqual(BitI, j))
3634 return false;
3635 if (!isUndefOrEqual(BitI1, j))
3636 return false;
3637 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003638 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003639 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003640}
3641
Craig Topper94438ba2011-12-16 08:06:31 +00003642bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003643 return ::isUNPCKH_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003644}
3645
Evan Cheng017dcc62006-04-21 01:05:10 +00003646/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3647/// specifies a shuffle of elements that is suitable for input to MOVSS,
3648/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003649static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003650 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003651 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003652 if (VT.getSizeInBits() == 256)
3653 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003654
Craig Topperc612d792012-01-02 09:17:37 +00003655 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003656
Nate Begeman9008ca62009-04-27 18:41:29 +00003657 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003658 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003659
Craig Topperc612d792012-01-02 09:17:37 +00003660 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003661 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003662 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003663
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003664 return true;
3665}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003666
Nate Begeman9008ca62009-04-27 18:41:29 +00003667bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003668 return ::isMOVLMask(N->getMask(), N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003669}
3670
Craig Topper70b883b2011-11-28 10:14:51 +00003671/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003672/// as permutations between 128-bit chunks or halves. As an example: this
3673/// shuffle bellow:
3674/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3675/// The first half comes from the second half of V1 and the second half from the
3676/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003677static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003678 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003679 return false;
3680
3681 // The shuffle result is divided into half A and half B. In total the two
3682 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3683 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003684 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003685 bool MatchA = false, MatchB = false;
3686
3687 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003688 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003689 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3690 MatchA = true;
3691 break;
3692 }
3693 }
3694
3695 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003696 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003697 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3698 MatchB = true;
3699 break;
3700 }
3701 }
3702
3703 return MatchA && MatchB;
3704}
3705
Craig Topper70b883b2011-11-28 10:14:51 +00003706/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3707/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003708static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003709 EVT VT = SVOp->getValueType(0);
3710
Craig Topperc612d792012-01-02 09:17:37 +00003711 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003712
Craig Topperc612d792012-01-02 09:17:37 +00003713 unsigned FstHalf = 0, SndHalf = 0;
3714 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003715 if (SVOp->getMaskElt(i) > 0) {
3716 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3717 break;
3718 }
3719 }
Craig Topperc612d792012-01-02 09:17:37 +00003720 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003721 if (SVOp->getMaskElt(i) > 0) {
3722 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3723 break;
3724 }
3725 }
3726
3727 return (FstHalf | (SndHalf << 4));
3728}
3729
Craig Topper70b883b2011-11-28 10:14:51 +00003730/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003731/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3732/// Note that VPERMIL mask matching is different depending whether theunderlying
3733/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3734/// to the same elements of the low, but to the higher half of the source.
3735/// In VPERMILPD the two lanes could be shuffled independently of each other
3736/// with the same restriction that lanes can't be crossed.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003737static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003738 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003739 return false;
3740
Craig Topperc612d792012-01-02 09:17:37 +00003741 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003742 // Only match 256-bit with 32/64-bit types
3743 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003744 return false;
3745
Craig Topperc612d792012-01-02 09:17:37 +00003746 unsigned NumLanes = VT.getSizeInBits()/128;
3747 unsigned LaneSize = NumElts/NumLanes;
3748 for (unsigned l = 0; l != NumLanes; ++l) {
3749 unsigned LaneStart = l*LaneSize;
3750 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper70b883b2011-11-28 10:14:51 +00003751 if (!isUndefOrInRange(Mask[i+LaneStart], LaneStart, LaneStart+LaneSize))
3752 return false;
3753 if (NumElts == 4 || l == 0)
3754 continue;
3755 // VPERMILPS handling
3756 if (Mask[i] < 0)
3757 continue;
Craig Topperc612d792012-01-02 09:17:37 +00003758 if (!isUndefOrEqual(Mask[i+LaneStart], Mask[i]+LaneStart))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003759 return false;
3760 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003761 }
3762
3763 return true;
3764}
3765
Craig Topper70b883b2011-11-28 10:14:51 +00003766/// getShuffleVPERMILPImmediate - Return the appropriate immediate to shuffle
3767/// the specified VECTOR_MASK mask with VPERMILPS/D* instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003768static unsigned getShuffleVPERMILPImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003769 EVT VT = SVOp->getValueType(0);
3770
Craig Topperc612d792012-01-02 09:17:37 +00003771 unsigned NumElts = VT.getVectorNumElements();
3772 unsigned NumLanes = VT.getSizeInBits()/128;
3773 unsigned LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003774
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003775 // Although the mask is equal for both lanes do it twice to get the cases
3776 // where a mask will match because the same mask element is undef on the
3777 // first half but valid on the second. This would get pathological cases
3778 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Craig Topper70b883b2011-11-28 10:14:51 +00003779 unsigned Shift = (LaneSize == 4) ? 2 : 1;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003780 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003781 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topper70b883b2011-11-28 10:14:51 +00003782 int MaskElt = SVOp->getMaskElt(i);
3783 if (MaskElt < 0)
3784 continue;
3785 MaskElt %= LaneSize;
3786 unsigned Shamt = i;
3787 // VPERMILPSY, the mask of the first half must be equal to the second one
3788 if (NumElts == 8) Shamt %= LaneSize;
3789 Mask |= MaskElt << (Shamt*Shift);
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003790 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003791
3792 return Mask;
3793}
3794
Evan Cheng017dcc62006-04-21 01:05:10 +00003795/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3796/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003797/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003798static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003799 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003800 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003801 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003802 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003803
Nate Begeman9008ca62009-04-27 18:41:29 +00003804 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003805 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003806
Craig Topperc612d792012-01-02 09:17:37 +00003807 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003808 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3809 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3810 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003811 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003812
Evan Cheng39623da2006-04-20 08:58:49 +00003813 return true;
3814}
3815
Nate Begeman9008ca62009-04-27 18:41:29 +00003816static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003817 bool V2IsUndef = false) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003818 return isCommutedMOVLMask(N->getMask(), N->getValueType(0),
3819 V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003820}
3821
Evan Chengd9539472006-04-14 21:59:03 +00003822/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3823/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003824/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3825bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3826 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003827 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003828 return false;
3829
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003830 // The second vector must be undef
3831 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3832 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003833
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003834 EVT VT = N->getValueType(0);
3835 unsigned NumElems = VT.getVectorNumElements();
3836
3837 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3838 (VT.getSizeInBits() == 256 && NumElems != 8))
3839 return false;
3840
3841 // "i+1" is the value the indexed mask element must have
3842 for (unsigned i = 0; i < NumElems; i += 2)
3843 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3844 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003845 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003846
3847 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003848}
3849
3850/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3851/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003852/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3853bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3854 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003855 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003856 return false;
3857
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003858 // The second vector must be undef
3859 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3860 return false;
3861
3862 EVT VT = N->getValueType(0);
3863 unsigned NumElems = VT.getVectorNumElements();
3864
3865 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3866 (VT.getSizeInBits() == 256 && NumElems != 8))
3867 return false;
3868
3869 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003870 for (unsigned i = 0; i != NumElems; i += 2)
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003871 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3872 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003873 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003874
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003875 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003876}
3877
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003878/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3879/// specifies a shuffle of elements that is suitable for input to 256-bit
3880/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003881static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003882 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003883
Craig Topperbeabc6c2011-12-05 06:56:46 +00003884 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003885 return false;
3886
Craig Topperc612d792012-01-02 09:17:37 +00003887 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003888 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003889 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003890 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003891 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003892 return false;
3893 return true;
3894}
3895
Evan Cheng0b457f02008-09-25 20:50:48 +00003896/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003897/// specifies a shuffle of elements that is suitable for input to 128-bit
3898/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003899bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003900 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003901
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003902 if (VT.getSizeInBits() != 128)
3903 return false;
3904
Craig Topperc612d792012-01-02 09:17:37 +00003905 unsigned e = VT.getVectorNumElements() / 2;
3906 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003907 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003908 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003909 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003910 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003911 return false;
3912 return true;
3913}
3914
David Greenec38a03e2011-02-03 15:50:00 +00003915/// isVEXTRACTF128Index - Return true if the specified
3916/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3917/// suitable for input to VEXTRACTF128.
3918bool X86::isVEXTRACTF128Index(SDNode *N) {
3919 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3920 return false;
3921
3922 // The index should be aligned on a 128-bit boundary.
3923 uint64_t Index =
3924 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3925
3926 unsigned VL = N->getValueType(0).getVectorNumElements();
3927 unsigned VBits = N->getValueType(0).getSizeInBits();
3928 unsigned ElSize = VBits / VL;
3929 bool Result = (Index * ElSize) % 128 == 0;
3930
3931 return Result;
3932}
3933
David Greeneccacdc12011-02-04 16:08:29 +00003934/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3935/// operand specifies a subvector insert that is suitable for input to
3936/// VINSERTF128.
3937bool X86::isVINSERTF128Index(SDNode *N) {
3938 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3939 return false;
3940
3941 // The index should be aligned on a 128-bit boundary.
3942 uint64_t Index =
3943 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3944
3945 unsigned VL = N->getValueType(0).getVectorNumElements();
3946 unsigned VBits = N->getValueType(0).getSizeInBits();
3947 unsigned ElSize = VBits / VL;
3948 bool Result = (Index * ElSize) % 128 == 0;
3949
3950 return Result;
3951}
3952
Evan Cheng63d33002006-03-22 08:01:21 +00003953/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003954/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003955unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003956 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Craig Topperc612d792012-01-02 09:17:37 +00003957 unsigned NumOperands = SVOp->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003958
Evan Chengb9df0ca2006-03-22 02:53:00 +00003959 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3960 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003961 for (unsigned i = 0; i != NumOperands; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003962 int Val = SVOp->getMaskElt(NumOperands-i-1);
3963 if (Val < 0) Val = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003964 if (Val >= (int)NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003965 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003966 if (i != NumOperands - 1)
3967 Mask <<= Shift;
3968 }
Evan Cheng63d33002006-03-22 08:01:21 +00003969 return Mask;
3970}
3971
Evan Cheng506d3df2006-03-29 23:07:14 +00003972/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003973/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003974unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003975 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003976 unsigned Mask = 0;
3977 // 8 nodes, but we only care about the last 4.
3978 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003979 int Val = SVOp->getMaskElt(i);
3980 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003981 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003982 if (i != 4)
3983 Mask <<= 2;
3984 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003985 return Mask;
3986}
3987
3988/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003989/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003990unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003991 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003992 unsigned Mask = 0;
3993 // 8 nodes, but we only care about the first 4.
3994 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003995 int Val = SVOp->getMaskElt(i);
3996 if (Val >= 0)
3997 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003998 if (i != 0)
3999 Mask <<= 2;
4000 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004001 return Mask;
4002}
4003
Nate Begemana09008b2009-10-19 02:17:23 +00004004/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4005/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004006static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4007 EVT VT = SVOp->getValueType(0);
4008 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004009 int Val = 0;
4010
4011 unsigned i, e;
Craig Topperd93e4c32011-12-11 19:12:35 +00004012 for (i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004013 Val = SVOp->getMaskElt(i);
4014 if (Val >= 0)
4015 break;
4016 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004017 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004018 return (Val - i) * EltSize;
4019}
4020
David Greenec38a03e2011-02-03 15:50:00 +00004021/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4022/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4023/// instructions.
4024unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4025 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4026 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4027
4028 uint64_t Index =
4029 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4030
4031 EVT VecVT = N->getOperand(0).getValueType();
4032 EVT ElVT = VecVT.getVectorElementType();
4033
4034 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004035 return Index / NumElemsPerChunk;
4036}
4037
David Greeneccacdc12011-02-04 16:08:29 +00004038/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4039/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4040/// instructions.
4041unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4042 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4043 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4044
4045 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004046 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004047
4048 EVT VecVT = N->getValueType(0);
4049 EVT ElVT = VecVT.getVectorElementType();
4050
4051 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004052 return Index / NumElemsPerChunk;
4053}
4054
Evan Cheng37b73872009-07-30 08:33:02 +00004055/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4056/// constant +0.0.
4057bool X86::isZeroNode(SDValue Elt) {
4058 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004059 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004060 (isa<ConstantFPSDNode>(Elt) &&
4061 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4062}
4063
Nate Begeman9008ca62009-04-27 18:41:29 +00004064/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4065/// their permute mask.
4066static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4067 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004068 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004069 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004070 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004071
Nate Begeman5a5ca152009-04-29 05:20:52 +00004072 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004073 int idx = SVOp->getMaskElt(i);
4074 if (idx < 0)
4075 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004076 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004077 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004078 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004079 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004080 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004081 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4082 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004083}
4084
Evan Cheng533a0aa2006-04-19 20:35:22 +00004085/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4086/// match movhlps. The lower half elements should come from upper half of
4087/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004088/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004089static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004090 EVT VT = Op->getValueType(0);
4091 if (VT.getSizeInBits() != 128)
4092 return false;
4093 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004094 return false;
4095 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004096 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004097 return false;
4098 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004099 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004100 return false;
4101 return true;
4102}
4103
Evan Cheng5ced1d82006-04-06 23:23:56 +00004104/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004105/// is promoted to a vector. It also returns the LoadSDNode by reference if
4106/// required.
4107static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004108 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4109 return false;
4110 N = N->getOperand(0).getNode();
4111 if (!ISD::isNON_EXTLoad(N))
4112 return false;
4113 if (LD)
4114 *LD = cast<LoadSDNode>(N);
4115 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004116}
4117
Dan Gohman65fd6562011-11-03 21:49:52 +00004118// Test whether the given value is a vector value which will be legalized
4119// into a load.
4120static bool WillBeConstantPoolLoad(SDNode *N) {
4121 if (N->getOpcode() != ISD::BUILD_VECTOR)
4122 return false;
4123
4124 // Check for any non-constant elements.
4125 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4126 switch (N->getOperand(i).getNode()->getOpcode()) {
4127 case ISD::UNDEF:
4128 case ISD::ConstantFP:
4129 case ISD::Constant:
4130 break;
4131 default:
4132 return false;
4133 }
4134
4135 // Vectors of all-zeros and all-ones are materialized with special
4136 // instructions rather than being loaded.
4137 return !ISD::isBuildVectorAllZeros(N) &&
4138 !ISD::isBuildVectorAllOnes(N);
4139}
4140
Evan Cheng533a0aa2006-04-19 20:35:22 +00004141/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4142/// match movlp{s|d}. The lower half elements should come from lower half of
4143/// V1 (and in order), and the upper half elements should come from the upper
4144/// half of V2 (and in order). And since V1 will become the source of the
4145/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004146static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4147 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004148 EVT VT = Op->getValueType(0);
4149 if (VT.getSizeInBits() != 128)
4150 return false;
4151
Evan Cheng466685d2006-10-09 20:57:25 +00004152 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004153 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004154 // Is V2 is a vector load, don't do this transformation. We will try to use
4155 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004156 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004157 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004158
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004159 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004160
Evan Cheng533a0aa2006-04-19 20:35:22 +00004161 if (NumElems != 2 && NumElems != 4)
4162 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004163 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004164 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004165 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004166 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004167 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004168 return false;
4169 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004170}
4171
Evan Cheng39623da2006-04-20 08:58:49 +00004172/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4173/// all the same.
4174static bool isSplatVector(SDNode *N) {
4175 if (N->getOpcode() != ISD::BUILD_VECTOR)
4176 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004177
Dan Gohman475871a2008-07-27 21:46:04 +00004178 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004179 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4180 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004181 return false;
4182 return true;
4183}
4184
Evan Cheng213d2cf2007-05-17 18:45:50 +00004185/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004186/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004187/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004188static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004189 SDValue V1 = N->getOperand(0);
4190 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004191 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4192 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004193 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004194 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004195 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004196 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4197 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004198 if (Opc != ISD::BUILD_VECTOR ||
4199 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004200 return false;
4201 } else if (Idx >= 0) {
4202 unsigned Opc = V1.getOpcode();
4203 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4204 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004205 if (Opc != ISD::BUILD_VECTOR ||
4206 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004207 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004208 }
4209 }
4210 return true;
4211}
4212
4213/// getZeroVector - Returns a vector of specified type with all zero elements.
4214///
Craig Topper12216172012-01-13 08:12:35 +00004215static SDValue getZeroVector(EVT VT, bool HasSSE2, bool HasAVX2,
4216 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004217 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004218
Dale Johannesen0488fb62010-09-30 23:57:10 +00004219 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004220 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004221 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004222 if (VT.getSizeInBits() == 128) { // SSE
Craig Topper1accb7e2012-01-10 06:54:16 +00004223 if (HasSSE2) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004224 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4225 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4226 } else { // SSE1
4227 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4228 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4229 }
4230 } else if (VT.getSizeInBits() == 256) { // AVX
Craig Topper12216172012-01-13 08:12:35 +00004231 if (HasAVX2) { // AVX2
4232 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4233 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4234 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4235 } else {
4236 // 256-bit logic and arithmetic instructions in AVX are all
4237 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4238 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4239 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4240 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4241 }
Evan Chengf0df0312008-05-15 08:39:06 +00004242 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004243 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004244}
4245
Chris Lattner8a594482007-11-25 00:24:49 +00004246/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004247/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4248/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4249/// Then bitcast to their original type, ensuring they get CSE'd.
4250static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4251 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004252 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004253 assert((VT.is128BitVector() || VT.is256BitVector())
4254 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004255
Owen Anderson825b72b2009-08-11 20:47:22 +00004256 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004257 SDValue Vec;
4258 if (VT.getSizeInBits() == 256) {
4259 if (HasAVX2) { // AVX2
4260 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4261 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4262 } else { // AVX
4263 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4264 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4265 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4266 Vec = Insert128BitVector(InsV, Vec,
4267 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4268 }
4269 } else {
4270 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004271 }
4272
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004273 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004274}
4275
Evan Cheng39623da2006-04-20 08:58:49 +00004276/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4277/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004278static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004279 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004280 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004281
Evan Cheng39623da2006-04-20 08:58:49 +00004282 bool Changed = false;
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004283 SmallVector<int, 8> MaskVec(SVOp->getMask().begin(), SVOp->getMask().end());
Eric Christopherfd179292009-08-27 18:07:15 +00004284
Nate Begeman5a5ca152009-04-29 05:20:52 +00004285 for (unsigned i = 0; i != NumElems; ++i) {
4286 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004287 MaskVec[i] = NumElems;
4288 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004289 }
Evan Cheng39623da2006-04-20 08:58:49 +00004290 }
Evan Cheng39623da2006-04-20 08:58:49 +00004291 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004292 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4293 SVOp->getOperand(1), &MaskVec[0]);
4294 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004295}
4296
Evan Cheng017dcc62006-04-21 01:05:10 +00004297/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4298/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004299static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004300 SDValue V2) {
4301 unsigned NumElems = VT.getVectorNumElements();
4302 SmallVector<int, 8> Mask;
4303 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004304 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004305 Mask.push_back(i);
4306 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004307}
4308
Nate Begeman9008ca62009-04-27 18:41:29 +00004309/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004310static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004311 SDValue V2) {
4312 unsigned NumElems = VT.getVectorNumElements();
4313 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004314 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004315 Mask.push_back(i);
4316 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004317 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004318 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004319}
4320
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004321/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004322static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 SDValue V2) {
4324 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004325 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004326 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004327 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004328 Mask.push_back(i + Half);
4329 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004330 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004331 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004332}
4333
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004334// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004335// a generic shuffle instruction because the target has no such instructions.
4336// Generate shuffles which repeat i16 and i8 several times until they can be
4337// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004338static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004339 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004340 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004341 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004342
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 while (NumElems > 4) {
4344 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004345 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004346 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004347 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004348 EltNo -= NumElems/2;
4349 }
4350 NumElems >>= 1;
4351 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004352 return V;
4353}
Eric Christopherfd179292009-08-27 18:07:15 +00004354
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004355/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4356static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4357 EVT VT = V.getValueType();
4358 DebugLoc dl = V.getDebugLoc();
4359 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4360 && "Vector size not supported");
4361
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004362 if (VT.getSizeInBits() == 128) {
4363 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004364 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004365 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4366 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004367 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004368 // To use VPERMILPS to splat scalars, the second half of indicies must
4369 // refer to the higher part, which is a duplication of the lower one,
4370 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004371 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4372 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004373
4374 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4375 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4376 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004377 }
4378
4379 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4380}
4381
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004382/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004383static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4384 EVT SrcVT = SV->getValueType(0);
4385 SDValue V1 = SV->getOperand(0);
4386 DebugLoc dl = SV->getDebugLoc();
4387
4388 int EltNo = SV->getSplatIndex();
4389 int NumElems = SrcVT.getVectorNumElements();
4390 unsigned Size = SrcVT.getSizeInBits();
4391
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004392 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4393 "Unknown how to promote splat for type");
4394
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004395 // Extract the 128-bit part containing the splat element and update
4396 // the splat element index when it refers to the higher register.
4397 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004398 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004399 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4400 if (Idx > 0)
4401 EltNo -= NumElems/2;
4402 }
4403
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004404 // All i16 and i8 vector types can't be used directly by a generic shuffle
4405 // instruction because the target has no such instruction. Generate shuffles
4406 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004407 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004408 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004409 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004410 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004411
4412 // Recreate the 256-bit vector and place the same 128-bit vector
4413 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004414 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004415 if (Size == 256) {
4416 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4417 DAG.getConstant(0, MVT::i32), DAG, dl);
4418 V1 = Insert128BitVector(InsV, V1,
4419 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4420 }
4421
4422 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004423}
4424
Evan Chengba05f722006-04-21 23:03:30 +00004425/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004426/// vector of zero or undef vector. This produces a shuffle where the low
4427/// element of V2 is swizzled into the zero/undef vector, landing at element
4428/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004429static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004430 bool IsZero,
4431 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004432 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004433 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004434 SDValue V1 = IsZero
4435 ? getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(), DAG,
4436 V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004437 unsigned NumElems = VT.getVectorNumElements();
4438 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004439 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004440 // If this is the insertion idx, put the low elt of V2 here.
4441 MaskVec.push_back(i == Idx ? NumElems : i);
4442 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004443}
4444
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004445/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4446/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004447static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4448 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004449 if (Depth == 6)
4450 return SDValue(); // Limit search depth.
4451
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004452 SDValue V = SDValue(N, 0);
4453 EVT VT = V.getValueType();
4454 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004455
4456 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4457 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4458 Index = SV->getMaskElt(Index);
4459
4460 if (Index < 0)
4461 return DAG.getUNDEF(VT.getVectorElementType());
4462
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004463 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004464 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004465 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004466 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004467
4468 // Recurse into target specific vector shuffles to find scalars.
4469 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004470 int NumElems = VT.getVectorNumElements();
4471 SmallVector<unsigned, 16> ShuffleMask;
4472 SDValue ImmN;
4473
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004474 switch(Opcode) {
Craig Topperb3982da2011-12-31 23:50:21 +00004475 case X86ISD::SHUFP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004476 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004477 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4478 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004479 break;
Craig Topper34671b82011-12-06 08:21:25 +00004480 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004481 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004482 break;
Craig Topper34671b82011-12-06 08:21:25 +00004483 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004484 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004485 break;
4486 case X86ISD::MOVHLPS:
4487 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4488 break;
4489 case X86ISD::MOVLHPS:
4490 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4491 break;
4492 case X86ISD::PSHUFD:
4493 ImmN = N->getOperand(N->getNumOperands()-1);
4494 DecodePSHUFMask(NumElems,
4495 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4496 ShuffleMask);
4497 break;
4498 case X86ISD::PSHUFHW:
4499 ImmN = N->getOperand(N->getNumOperands()-1);
4500 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4501 ShuffleMask);
4502 break;
4503 case X86ISD::PSHUFLW:
4504 ImmN = N->getOperand(N->getNumOperands()-1);
4505 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4506 ShuffleMask);
4507 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004508 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004509 case X86ISD::MOVSD: {
4510 // The index 0 always comes from the first element of the second source,
4511 // this is why MOVSS and MOVSD are used in the first place. The other
4512 // elements come from the other positions of the first source vector.
4513 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004514 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4515 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004516 }
Craig Topper316cd2a2011-11-30 06:25:25 +00004517 case X86ISD::VPERMILP:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004518 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper316cd2a2011-11-30 06:25:25 +00004519 DecodeVPERMILPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004520 ShuffleMask);
4521 break;
Craig Topperec24e612011-11-30 07:47:51 +00004522 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004523 ImmN = N->getOperand(N->getNumOperands()-1);
4524 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4525 ShuffleMask);
4526 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004527 case X86ISD::MOVDDUP:
4528 case X86ISD::MOVLHPD:
4529 case X86ISD::MOVLPD:
4530 case X86ISD::MOVLPS:
4531 case X86ISD::MOVSHDUP:
4532 case X86ISD::MOVSLDUP:
4533 case X86ISD::PALIGN:
4534 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004535 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004536 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004537 return SDValue();
4538 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004539
4540 Index = ShuffleMask[Index];
4541 if (Index < 0)
4542 return DAG.getUNDEF(VT.getVectorElementType());
4543
4544 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4545 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4546 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004547 }
4548
4549 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004550 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004551 V = V.getOperand(0);
4552 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004553 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004554
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004555 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004556 return SDValue();
4557 }
4558
4559 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4560 return (Index == 0) ? V.getOperand(0)
4561 : DAG.getUNDEF(VT.getVectorElementType());
4562
4563 if (V.getOpcode() == ISD::BUILD_VECTOR)
4564 return V.getOperand(Index);
4565
4566 return SDValue();
4567}
4568
4569/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4570/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004571/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004572static
4573unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4574 bool ZerosFromLeft, SelectionDAG &DAG) {
4575 int i = 0;
4576
4577 while (i < NumElems) {
4578 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004579 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004580 if (!(Elt.getNode() &&
4581 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4582 break;
4583 ++i;
4584 }
4585
4586 return i;
4587}
4588
4589/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4590/// MaskE correspond consecutively to elements from one of the vector operands,
4591/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4592static
4593bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4594 int OpIdx, int NumElems, unsigned &OpNum) {
4595 bool SeenV1 = false;
4596 bool SeenV2 = false;
4597
4598 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4599 int Idx = SVOp->getMaskElt(i);
4600 // Ignore undef indicies
4601 if (Idx < 0)
4602 continue;
4603
4604 if (Idx < NumElems)
4605 SeenV1 = true;
4606 else
4607 SeenV2 = true;
4608
4609 // Only accept consecutive elements from the same vector
4610 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4611 return false;
4612 }
4613
4614 OpNum = SeenV1 ? 0 : 1;
4615 return true;
4616}
4617
4618/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4619/// logical left shift of a vector.
4620static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4621 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4622 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4623 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4624 false /* check zeros from right */, DAG);
4625 unsigned OpSrc;
4626
4627 if (!NumZeros)
4628 return false;
4629
4630 // Considering the elements in the mask that are not consecutive zeros,
4631 // check if they consecutively come from only one of the source vectors.
4632 //
4633 // V1 = {X, A, B, C} 0
4634 // \ \ \ /
4635 // vector_shuffle V1, V2 <1, 2, 3, X>
4636 //
4637 if (!isShuffleMaskConsecutive(SVOp,
4638 0, // Mask Start Index
4639 NumElems-NumZeros-1, // Mask End Index
4640 NumZeros, // Where to start looking in the src vector
4641 NumElems, // Number of elements in vector
4642 OpSrc)) // Which source operand ?
4643 return false;
4644
4645 isLeft = false;
4646 ShAmt = NumZeros;
4647 ShVal = SVOp->getOperand(OpSrc);
4648 return true;
4649}
4650
4651/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4652/// logical left shift of a vector.
4653static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4654 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4655 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4656 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4657 true /* check zeros from left */, DAG);
4658 unsigned OpSrc;
4659
4660 if (!NumZeros)
4661 return false;
4662
4663 // Considering the elements in the mask that are not consecutive zeros,
4664 // check if they consecutively come from only one of the source vectors.
4665 //
4666 // 0 { A, B, X, X } = V2
4667 // / \ / /
4668 // vector_shuffle V1, V2 <X, X, 4, 5>
4669 //
4670 if (!isShuffleMaskConsecutive(SVOp,
4671 NumZeros, // Mask Start Index
4672 NumElems-1, // Mask End Index
4673 0, // Where to start looking in the src vector
4674 NumElems, // Number of elements in vector
4675 OpSrc)) // Which source operand ?
4676 return false;
4677
4678 isLeft = true;
4679 ShAmt = NumZeros;
4680 ShVal = SVOp->getOperand(OpSrc);
4681 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004682}
4683
4684/// isVectorShift - Returns true if the shuffle can be implemented as a
4685/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004686static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004687 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004688 // Although the logic below support any bitwidth size, there are no
4689 // shift instructions which handle more than 128-bit vectors.
4690 if (SVOp->getValueType(0).getSizeInBits() > 128)
4691 return false;
4692
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004693 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4694 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4695 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004696
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004697 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004698}
4699
Evan Chengc78d3b42006-04-24 18:01:45 +00004700/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4701///
Dan Gohman475871a2008-07-27 21:46:04 +00004702static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004703 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004704 SelectionDAG &DAG,
4705 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004706 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004707 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004708
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004709 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004710 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004711 bool First = true;
4712 for (unsigned i = 0; i < 16; ++i) {
4713 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4714 if (ThisIsNonZero && First) {
4715 if (NumZero)
Craig Topper12216172012-01-13 08:12:35 +00004716 V = getZeroVector(MVT::v8i16, /*HasSSE2*/ true, /*HasAVX2*/ false,
4717 DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004718 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004719 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004720 First = false;
4721 }
4722
4723 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004724 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004725 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4726 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004727 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004728 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004729 }
4730 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004731 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4732 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4733 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004734 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004735 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004736 } else
4737 ThisElt = LastElt;
4738
Gabor Greifba36cb52008-08-28 21:40:38 +00004739 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004740 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004741 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004742 }
4743 }
4744
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004745 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004746}
4747
Bill Wendlinga348c562007-03-22 18:42:45 +00004748/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004749///
Dan Gohman475871a2008-07-27 21:46:04 +00004750static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004751 unsigned NumNonZero, unsigned NumZero,
4752 SelectionDAG &DAG,
4753 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004754 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004755 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004756
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004757 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004758 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004759 bool First = true;
4760 for (unsigned i = 0; i < 8; ++i) {
4761 bool isNonZero = (NonZeros & (1 << i)) != 0;
4762 if (isNonZero) {
4763 if (First) {
4764 if (NumZero)
Craig Topper12216172012-01-13 08:12:35 +00004765 V = getZeroVector(MVT::v8i16, /*HasSSE2*/ true, /*HasAVX2*/ false,
4766 DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004767 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004768 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004769 First = false;
4770 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004771 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004772 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004773 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004774 }
4775 }
4776
4777 return V;
4778}
4779
Evan Chengf26ffe92008-05-29 08:22:04 +00004780/// getVShift - Return a vector logical shift node.
4781///
Owen Andersone50ed302009-08-10 22:56:29 +00004782static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004783 unsigned NumBits, SelectionDAG &DAG,
4784 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004785 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004786 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004787 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004788 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4789 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004790 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004791 DAG.getConstant(NumBits,
4792 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004793}
4794
Dan Gohman475871a2008-07-27 21:46:04 +00004795SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004796X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004797 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004798
Evan Chengc3630942009-12-09 21:00:30 +00004799 // Check if the scalar load can be widened into a vector load. And if
4800 // the address is "base + cst" see if the cst can be "absorbed" into
4801 // the shuffle mask.
4802 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4803 SDValue Ptr = LD->getBasePtr();
4804 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4805 return SDValue();
4806 EVT PVT = LD->getValueType(0);
4807 if (PVT != MVT::i32 && PVT != MVT::f32)
4808 return SDValue();
4809
4810 int FI = -1;
4811 int64_t Offset = 0;
4812 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4813 FI = FINode->getIndex();
4814 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004815 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004816 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4817 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4818 Offset = Ptr.getConstantOperandVal(1);
4819 Ptr = Ptr.getOperand(0);
4820 } else {
4821 return SDValue();
4822 }
4823
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004824 // FIXME: 256-bit vector instructions don't require a strict alignment,
4825 // improve this code to support it better.
4826 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004827 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004828 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004829 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004830 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004831 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004832 // Can't change the alignment. FIXME: It's possible to compute
4833 // the exact stack offset and reference FI + adjust offset instead.
4834 // If someone *really* cares about this. That's the way to implement it.
4835 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004836 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004837 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004838 }
4839 }
4840
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004841 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004842 // Ptr + (Offset & ~15).
4843 if (Offset < 0)
4844 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004845 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004846 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004847 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004848 if (StartOffset)
4849 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4850 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4851
4852 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004853 int NumElems = VT.getVectorNumElements();
4854
4855 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4856 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4857 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004858 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004859 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004860
4861 // Canonicalize it to a v4i32 or v8i32 shuffle.
4862 SmallVector<int, 8> Mask;
4863 for (int i = 0; i < NumElems; ++i)
4864 Mask.push_back(EltNo);
4865
4866 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4867 return DAG.getNode(ISD::BITCAST, dl, NVT,
4868 DAG.getVectorShuffle(CanonVT, dl, V1,
4869 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004870 }
4871
4872 return SDValue();
4873}
4874
Michael J. Spencerec38de22010-10-10 22:04:20 +00004875/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4876/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004877/// load which has the same value as a build_vector whose operands are 'elts'.
4878///
4879/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004880///
Nate Begeman1449f292010-03-24 22:19:06 +00004881/// FIXME: we'd also like to handle the case where the last elements are zero
4882/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4883/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004884static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004885 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004886 EVT EltVT = VT.getVectorElementType();
4887 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004888
Nate Begemanfdea31a2010-03-24 20:49:50 +00004889 LoadSDNode *LDBase = NULL;
4890 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004891
Nate Begeman1449f292010-03-24 22:19:06 +00004892 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004893 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004894 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004895 for (unsigned i = 0; i < NumElems; ++i) {
4896 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004897
Nate Begemanfdea31a2010-03-24 20:49:50 +00004898 if (!Elt.getNode() ||
4899 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4900 return SDValue();
4901 if (!LDBase) {
4902 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4903 return SDValue();
4904 LDBase = cast<LoadSDNode>(Elt.getNode());
4905 LastLoadedElt = i;
4906 continue;
4907 }
4908 if (Elt.getOpcode() == ISD::UNDEF)
4909 continue;
4910
4911 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4912 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4913 return SDValue();
4914 LastLoadedElt = i;
4915 }
Nate Begeman1449f292010-03-24 22:19:06 +00004916
4917 // If we have found an entire vector of loads and undefs, then return a large
4918 // load of the entire vector width starting at the base pointer. If we found
4919 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004920 if (LastLoadedElt == NumElems - 1) {
4921 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004922 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004923 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004924 LDBase->isVolatile(), LDBase->isNonTemporal(),
4925 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004926 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004927 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004928 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004929 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004930 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4931 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004932 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4933 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004934 SDValue ResNode =
4935 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4936 LDBase->getPointerInfo(),
4937 LDBase->getAlignment(),
4938 false/*isVolatile*/, true/*ReadMem*/,
4939 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004940 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004941 }
4942 return SDValue();
4943}
4944
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004945/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4946/// a vbroadcast node. We support two patterns:
4947/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4948/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4949/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004950/// The scalar load node is returned when a pattern is found,
4951/// or SDValue() otherwise.
Craig Toppera9376332012-01-10 08:23:59 +00004952static SDValue isVectorBroadcast(SDValue &Op, const X86Subtarget *Subtarget) {
4953 if (!Subtarget->hasAVX())
4954 return SDValue();
4955
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004956 EVT VT = Op.getValueType();
4957 SDValue V = Op;
4958
4959 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4960 V = V.getOperand(0);
4961
4962 //A suspected load to be broadcasted.
4963 SDValue Ld;
4964
4965 switch (V.getOpcode()) {
4966 default:
4967 // Unknown pattern found.
4968 return SDValue();
4969
4970 case ISD::BUILD_VECTOR: {
4971 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004972 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004973 return SDValue();
4974
4975 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004976
4977 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004978 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004979 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004980 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004981 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004982 }
4983
4984 case ISD::VECTOR_SHUFFLE: {
4985 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4986
4987 // Shuffles must have a splat mask where the first element is
4988 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004989 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004990 return SDValue();
4991
4992 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004993 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004994 return SDValue();
4995
4996 Ld = Sc.getOperand(0);
4997
4998 // The scalar_to_vector node and the suspected
4999 // load node must have exactly one user.
5000 if (!Sc.hasOneUse() || !Ld.hasOneUse())
5001 return SDValue();
5002 break;
5003 }
5004 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005005
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005006 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005007 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005008 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005009
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005010 bool Is256 = VT.getSizeInBits() == 256;
5011 bool Is128 = VT.getSizeInBits() == 128;
5012 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5013
5014 // VBroadcast to YMM
5015 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5016 return Ld;
5017
5018 // VBroadcast to XMM
5019 if (Is128 && (ScalarSize == 32))
5020 return Ld;
5021
Craig Toppera9376332012-01-10 08:23:59 +00005022 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
5023 // double since there is vbroadcastsd xmm
5024 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
5025 // VBroadcast to YMM
5026 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
5027 return Ld;
5028
5029 // VBroadcast to XMM
5030 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
5031 return Ld;
5032 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005033
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005034 // Unsupported broadcast.
5035 return SDValue();
5036}
5037
Evan Chengc3630942009-12-09 21:00:30 +00005038SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005039X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005040 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005041
David Greenef125a292011-02-08 19:04:41 +00005042 EVT VT = Op.getValueType();
5043 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005044 unsigned NumElems = Op.getNumOperands();
5045
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005046 // Vectors containing all zeros can be matched by pxor and xorps later
5047 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5048 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5049 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005050 if (Op.getValueType() == MVT::v4i32 ||
5051 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005052 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005053
Craig Topper12216172012-01-13 08:12:35 +00005054 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(),
5055 Subtarget->hasAVX2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005056 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005057
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005058 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005059 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5060 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005061 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005062 if (Op.getValueType() == MVT::v4i32 ||
5063 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005064 return Op;
5065
Craig Topper745a86b2011-11-19 22:34:59 +00005066 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005067 }
5068
Craig Toppera9376332012-01-10 08:23:59 +00005069 SDValue LD = isVectorBroadcast(Op, Subtarget);
5070 if (LD.getNode())
5071 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005072
Owen Andersone50ed302009-08-10 22:56:29 +00005073 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005074
Evan Cheng0db9fe62006-04-25 20:13:52 +00005075 unsigned NumZero = 0;
5076 unsigned NumNonZero = 0;
5077 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005078 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005079 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005080 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005081 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005082 if (Elt.getOpcode() == ISD::UNDEF)
5083 continue;
5084 Values.insert(Elt);
5085 if (Elt.getOpcode() != ISD::Constant &&
5086 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005087 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005088 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005089 NumZero++;
5090 else {
5091 NonZeros |= (1 << i);
5092 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005093 }
5094 }
5095
Chris Lattner97a2a562010-08-26 05:24:29 +00005096 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5097 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005098 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005099
Chris Lattner67f453a2008-03-09 05:42:06 +00005100 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005101 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005102 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005103 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005104
Chris Lattner62098042008-03-09 01:05:04 +00005105 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5106 // the value are obviously zero, truncate the value to i32 and do the
5107 // insertion that way. Only do this if the value is non-constant or if the
5108 // value is a constant being inserted into element 0. It is cheaper to do
5109 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005110 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005111 (!IsAllConstants || Idx == 0)) {
5112 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005113 // Handle SSE only.
5114 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5115 EVT VecVT = MVT::v4i32;
5116 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005117
Chris Lattner62098042008-03-09 01:05:04 +00005118 // Truncate the value (which may itself be a constant) to i32, and
5119 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005120 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005121 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005122 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005123
Chris Lattner62098042008-03-09 01:05:04 +00005124 // Now we have our 32-bit value zero extended in the low element of
5125 // a vector. If Idx != 0, swizzle it into place.
5126 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005127 SmallVector<int, 4> Mask;
5128 Mask.push_back(Idx);
5129 for (unsigned i = 1; i != VecElts; ++i)
5130 Mask.push_back(i);
5131 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005132 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005133 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005134 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005135 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005136 }
5137 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005138
Chris Lattner19f79692008-03-08 22:59:52 +00005139 // If we have a constant or non-constant insertion into the low element of
5140 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5141 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005142 // depending on what the source datatype is.
5143 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005144 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005145 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005146
5147 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005148 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005149 if (VT.getSizeInBits() == 256) {
Craig Topper12216172012-01-13 08:12:35 +00005150 SDValue ZeroVec = getZeroVector(VT, Subtarget->hasSSE2(),
5151 Subtarget->hasAVX2(), DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005152 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5153 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005154 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005155 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005156 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5157 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005158 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005159 }
5160
5161 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005162 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005163 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005164 if (VT.getSizeInBits() == 256) {
Craig Topper12216172012-01-13 08:12:35 +00005165 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget->hasSSE2(),
5166 Subtarget->hasAVX2(), DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005167 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5168 DAG, dl);
5169 } else {
5170 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005171 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005172 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005173 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005174 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005175 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005176
5177 // Is it a vector logical left shift?
5178 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005179 X86::isZeroNode(Op.getOperand(0)) &&
5180 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005181 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005182 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005183 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005184 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005185 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005186 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005187
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005188 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005189 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005190
Chris Lattner19f79692008-03-08 22:59:52 +00005191 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5192 // is a non-constant being inserted into an element other than the low one,
5193 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5194 // movd/movss) to move this into the low element, then shuffle it into
5195 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005196 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005197 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005198
Evan Cheng0db9fe62006-04-25 20:13:52 +00005199 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005200 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005201 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005202 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005203 MaskVec.push_back(i == Idx ? 0 : 1);
5204 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005205 }
5206 }
5207
Chris Lattner67f453a2008-03-09 05:42:06 +00005208 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005209 if (Values.size() == 1) {
5210 if (EVTBits == 32) {
5211 // Instead of a shuffle like this:
5212 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5213 // Check if it's possible to issue this instead.
5214 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5215 unsigned Idx = CountTrailingZeros_32(NonZeros);
5216 SDValue Item = Op.getOperand(Idx);
5217 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5218 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5219 }
Dan Gohman475871a2008-07-27 21:46:04 +00005220 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005221 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005222
Dan Gohmana3941172007-07-24 22:55:08 +00005223 // A vector full of immediates; various special cases are already
5224 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005225 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005226 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005227
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005228 // For AVX-length vectors, build the individual 128-bit pieces and use
5229 // shuffles to put them in place.
5230 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5231 SmallVector<SDValue, 32> V;
5232 for (unsigned i = 0; i < NumElems; ++i)
5233 V.push_back(Op.getOperand(i));
5234
5235 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5236
5237 // Build both the lower and upper subvector.
5238 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5239 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5240 NumElems/2);
5241
5242 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005243 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5244 DAG.getConstant(0, MVT::i32), DAG, dl);
5245 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005246 DAG, dl);
5247 }
5248
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005249 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005250 if (EVTBits == 64) {
5251 if (NumNonZero == 1) {
5252 // One half is zero or undef.
5253 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005254 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005255 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005256 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005257 }
Dan Gohman475871a2008-07-27 21:46:04 +00005258 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005259 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005260
5261 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005262 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005263 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005264 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005265 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005266 }
5267
Bill Wendling826f36f2007-03-28 00:57:11 +00005268 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005269 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005270 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005271 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005272 }
5273
5274 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005275 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005276 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005277 if (NumElems == 4 && NumZero > 0) {
5278 for (unsigned i = 0; i < 4; ++i) {
5279 bool isZero = !(NonZeros & (1 << i));
5280 if (isZero)
Craig Topper12216172012-01-13 08:12:35 +00005281 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
5282 DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005283 else
Dale Johannesenace16102009-02-03 19:33:06 +00005284 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005285 }
5286
5287 for (unsigned i = 0; i < 2; ++i) {
5288 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5289 default: break;
5290 case 0:
5291 V[i] = V[i*2]; // Must be a zero vector.
5292 break;
5293 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005294 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005295 break;
5296 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005297 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005298 break;
5299 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005300 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005301 break;
5302 }
5303 }
5304
Nate Begeman9008ca62009-04-27 18:41:29 +00005305 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005306 bool Reverse = (NonZeros & 0x3) == 2;
5307 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005308 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005309 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5310 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005311 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5312 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005313 }
5314
Nate Begemanfdea31a2010-03-24 20:49:50 +00005315 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5316 // Check for a build vector of consecutive loads.
5317 for (unsigned i = 0; i < NumElems; ++i)
5318 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005319
Nate Begemanfdea31a2010-03-24 20:49:50 +00005320 // Check for elements which are consecutive loads.
5321 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5322 if (LD.getNode())
5323 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005324
5325 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005326 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005327 SDValue Result;
5328 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5329 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5330 else
5331 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005332
Chris Lattner24faf612010-08-28 17:59:08 +00005333 for (unsigned i = 1; i < NumElems; ++i) {
5334 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5335 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005336 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005337 }
5338 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005339 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005340
Chris Lattner6e80e442010-08-28 17:15:43 +00005341 // Otherwise, expand into a number of unpckl*, start by extending each of
5342 // our (non-undef) elements to the full vector width with the element in the
5343 // bottom slot of the vector (which generates no code for SSE).
5344 for (unsigned i = 0; i < NumElems; ++i) {
5345 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5346 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5347 else
5348 V[i] = DAG.getUNDEF(VT);
5349 }
5350
5351 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005352 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5353 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5354 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005355 unsigned EltStride = NumElems >> 1;
5356 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005357 for (unsigned i = 0; i < EltStride; ++i) {
5358 // If V[i+EltStride] is undef and this is the first round of mixing,
5359 // then it is safe to just drop this shuffle: V[i] is already in the
5360 // right place, the one element (since it's the first round) being
5361 // inserted as undef can be dropped. This isn't safe for successive
5362 // rounds because they will permute elements within both vectors.
5363 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5364 EltStride == NumElems/2)
5365 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005366
Chris Lattner6e80e442010-08-28 17:15:43 +00005367 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005368 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005369 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005370 }
5371 return V[0];
5372 }
Dan Gohman475871a2008-07-27 21:46:04 +00005373 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005374}
5375
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005376// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5377// them in a MMX register. This is better than doing a stack convert.
5378static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005379 DebugLoc dl = Op.getDebugLoc();
5380 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005381
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005382 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5383 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5384 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005385 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005386 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5387 InVec = Op.getOperand(1);
5388 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5389 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005390 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005391 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5392 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5393 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005394 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005395 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5396 Mask[0] = 0; Mask[1] = 2;
5397 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5398 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005399 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005400}
5401
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005402// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5403// to create 256-bit vectors from two other 128-bit ones.
5404static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5405 DebugLoc dl = Op.getDebugLoc();
5406 EVT ResVT = Op.getValueType();
5407
5408 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5409
5410 SDValue V1 = Op.getOperand(0);
5411 SDValue V2 = Op.getOperand(1);
5412 unsigned NumElems = ResVT.getVectorNumElements();
5413
5414 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5415 DAG.getConstant(0, MVT::i32), DAG, dl);
5416 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5417 DAG, dl);
5418}
5419
5420SDValue
5421X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005422 EVT ResVT = Op.getValueType();
5423
5424 assert(Op.getNumOperands() == 2);
5425 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5426 "Unsupported CONCAT_VECTORS for value type");
5427
5428 // We support concatenate two MMX registers and place them in a MMX register.
5429 // This is better than doing a stack convert.
5430 if (ResVT.is128BitVector())
5431 return LowerMMXCONCAT_VECTORS(Op, DAG);
5432
5433 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5434 // from two other 128-bit ones.
5435 return LowerAVXCONCAT_VECTORS(Op, DAG);
5436}
5437
Nate Begemanb9a47b82009-02-23 08:49:38 +00005438// v8i16 shuffles - Prefer shuffles in the following order:
5439// 1. [all] pshuflw, pshufhw, optional move
5440// 2. [ssse3] 1 x pshufb
5441// 3. [ssse3] 2 x pshufb + 1 x por
5442// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005443SDValue
5444X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5445 SelectionDAG &DAG) const {
5446 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005447 SDValue V1 = SVOp->getOperand(0);
5448 SDValue V2 = SVOp->getOperand(1);
5449 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005450 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005451
Nate Begemanb9a47b82009-02-23 08:49:38 +00005452 // Determine if more than 1 of the words in each of the low and high quadwords
5453 // of the result come from the same quadword of one of the two inputs. Undef
5454 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005455 unsigned LoQuad[] = { 0, 0, 0, 0 };
5456 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005457 BitVector InputQuads(4);
5458 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005459 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005460 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005461 MaskVals.push_back(EltIdx);
5462 if (EltIdx < 0) {
5463 ++Quad[0];
5464 ++Quad[1];
5465 ++Quad[2];
5466 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005467 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005468 }
5469 ++Quad[EltIdx / 4];
5470 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005471 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005472
Nate Begemanb9a47b82009-02-23 08:49:38 +00005473 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005474 unsigned MaxQuad = 1;
5475 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005476 if (LoQuad[i] > MaxQuad) {
5477 BestLoQuad = i;
5478 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005479 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005480 }
5481
Nate Begemanb9a47b82009-02-23 08:49:38 +00005482 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005483 MaxQuad = 1;
5484 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005485 if (HiQuad[i] > MaxQuad) {
5486 BestHiQuad = i;
5487 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005488 }
5489 }
5490
Nate Begemanb9a47b82009-02-23 08:49:38 +00005491 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005492 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005493 // single pshufb instruction is necessary. If There are more than 2 input
5494 // quads, disable the next transformation since it does not help SSSE3.
5495 bool V1Used = InputQuads[0] || InputQuads[1];
5496 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005497 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005498 if (InputQuads.count() == 2 && V1Used && V2Used) {
5499 BestLoQuad = InputQuads.find_first();
5500 BestHiQuad = InputQuads.find_next(BestLoQuad);
5501 }
5502 if (InputQuads.count() > 2) {
5503 BestLoQuad = -1;
5504 BestHiQuad = -1;
5505 }
5506 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005507
Nate Begemanb9a47b82009-02-23 08:49:38 +00005508 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5509 // the shuffle mask. If a quad is scored as -1, that means that it contains
5510 // words from all 4 input quadwords.
5511 SDValue NewV;
5512 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005513 SmallVector<int, 8> MaskV;
5514 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5515 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005516 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005517 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5518 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5519 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005520
Nate Begemanb9a47b82009-02-23 08:49:38 +00005521 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5522 // source words for the shuffle, to aid later transformations.
5523 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005524 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005525 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005526 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005527 if (idx != (int)i)
5528 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005529 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005530 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005531 AllWordsInNewV = false;
5532 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005533 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005534
Nate Begemanb9a47b82009-02-23 08:49:38 +00005535 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5536 if (AllWordsInNewV) {
5537 for (int i = 0; i != 8; ++i) {
5538 int idx = MaskVals[i];
5539 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005540 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005541 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005542 if ((idx != i) && idx < 4)
5543 pshufhw = false;
5544 if ((idx != i) && idx > 3)
5545 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005546 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005547 V1 = NewV;
5548 V2Used = false;
5549 BestLoQuad = 0;
5550 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005551 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005552
Nate Begemanb9a47b82009-02-23 08:49:38 +00005553 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5554 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005555 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005556 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5557 unsigned TargetMask = 0;
5558 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005559 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005560 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5561 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5562 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005563 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005564 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005565 }
Eric Christopherfd179292009-08-27 18:07:15 +00005566
Nate Begemanb9a47b82009-02-23 08:49:38 +00005567 // If we have SSSE3, and all words of the result are from 1 input vector,
5568 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5569 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005570 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005571 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005572
Nate Begemanb9a47b82009-02-23 08:49:38 +00005573 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005574 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005575 // mask, and elements that come from V1 in the V2 mask, so that the two
5576 // results can be OR'd together.
5577 bool TwoInputs = V1Used && V2Used;
5578 for (unsigned i = 0; i != 8; ++i) {
5579 int EltIdx = MaskVals[i] * 2;
5580 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005581 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5582 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005583 continue;
5584 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005585 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5586 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005587 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005588 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005589 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005590 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005591 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005592 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005593 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005594
Nate Begemanb9a47b82009-02-23 08:49:38 +00005595 // Calculate the shuffle mask for the second input, shuffle it, and
5596 // OR it with the first shuffled input.
5597 pshufbMask.clear();
5598 for (unsigned i = 0; i != 8; ++i) {
5599 int EltIdx = MaskVals[i] * 2;
5600 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005601 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5602 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005603 continue;
5604 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005605 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5606 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005607 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005608 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005609 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005610 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005611 MVT::v16i8, &pshufbMask[0], 16));
5612 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005613 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005614 }
5615
5616 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5617 // and update MaskVals with new element order.
5618 BitVector InOrder(8);
5619 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005620 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005621 for (int i = 0; i != 4; ++i) {
5622 int idx = MaskVals[i];
5623 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005624 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 InOrder.set(i);
5626 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005627 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005628 InOrder.set(i);
5629 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005630 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005631 }
5632 }
5633 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005634 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005635 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005636 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005637
Craig Topperd0a31172012-01-10 06:37:29 +00005638 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005639 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5640 NewV.getOperand(0),
5641 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5642 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005643 }
Eric Christopherfd179292009-08-27 18:07:15 +00005644
Nate Begemanb9a47b82009-02-23 08:49:38 +00005645 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5646 // and update MaskVals with the new element order.
5647 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005648 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005649 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005650 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005651 for (unsigned i = 4; i != 8; ++i) {
5652 int idx = MaskVals[i];
5653 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005654 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005655 InOrder.set(i);
5656 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005657 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005658 InOrder.set(i);
5659 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005660 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005661 }
5662 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005664 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005665
Craig Topperd0a31172012-01-10 06:37:29 +00005666 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005667 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5668 NewV.getOperand(0),
5669 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5670 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005671 }
Eric Christopherfd179292009-08-27 18:07:15 +00005672
Nate Begemanb9a47b82009-02-23 08:49:38 +00005673 // In case BestHi & BestLo were both -1, which means each quadword has a word
5674 // from each of the four input quadwords, calculate the InOrder bitvector now
5675 // before falling through to the insert/extract cleanup.
5676 if (BestLoQuad == -1 && BestHiQuad == -1) {
5677 NewV = V1;
5678 for (int i = 0; i != 8; ++i)
5679 if (MaskVals[i] < 0 || MaskVals[i] == i)
5680 InOrder.set(i);
5681 }
Eric Christopherfd179292009-08-27 18:07:15 +00005682
Nate Begemanb9a47b82009-02-23 08:49:38 +00005683 // The other elements are put in the right place using pextrw and pinsrw.
5684 for (unsigned i = 0; i != 8; ++i) {
5685 if (InOrder[i])
5686 continue;
5687 int EltIdx = MaskVals[i];
5688 if (EltIdx < 0)
5689 continue;
5690 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005691 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005692 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005693 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005694 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005695 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005696 DAG.getIntPtrConstant(i));
5697 }
5698 return NewV;
5699}
5700
5701// v16i8 shuffles - Prefer shuffles in the following order:
5702// 1. [ssse3] 1 x pshufb
5703// 2. [ssse3] 2 x pshufb + 1 x por
5704// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5705static
Nate Begeman9008ca62009-04-27 18:41:29 +00005706SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005707 SelectionDAG &DAG,
5708 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005709 SDValue V1 = SVOp->getOperand(0);
5710 SDValue V2 = SVOp->getOperand(1);
5711 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005712 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005713
Nate Begemanb9a47b82009-02-23 08:49:38 +00005714 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005715 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005716 // present, fall back to case 3.
5717 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5718 bool V1Only = true;
5719 bool V2Only = true;
5720 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005721 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005722 if (EltIdx < 0)
5723 continue;
5724 if (EltIdx < 16)
5725 V2Only = false;
5726 else
5727 V1Only = false;
5728 }
Eric Christopherfd179292009-08-27 18:07:15 +00005729
Nate Begemanb9a47b82009-02-23 08:49:38 +00005730 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005731 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005732 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005733
Nate Begemanb9a47b82009-02-23 08:49:38 +00005734 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005735 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005736 //
5737 // Otherwise, we have elements from both input vectors, and must zero out
5738 // elements that come from V2 in the first mask, and V1 in the second mask
5739 // so that we can OR them together.
5740 bool TwoInputs = !(V1Only || V2Only);
5741 for (unsigned i = 0; i != 16; ++i) {
5742 int EltIdx = MaskVals[i];
5743 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005744 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005745 continue;
5746 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005747 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005748 }
5749 // If all the elements are from V2, assign it to V1 and return after
5750 // building the first pshufb.
5751 if (V2Only)
5752 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005753 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005754 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005755 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005756 if (!TwoInputs)
5757 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005758
Nate Begemanb9a47b82009-02-23 08:49:38 +00005759 // Calculate the shuffle mask for the second input, shuffle it, and
5760 // OR it with the first shuffled input.
5761 pshufbMask.clear();
5762 for (unsigned i = 0; i != 16; ++i) {
5763 int EltIdx = MaskVals[i];
5764 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005765 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005766 continue;
5767 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005768 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005769 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005770 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005771 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005772 MVT::v16i8, &pshufbMask[0], 16));
5773 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005774 }
Eric Christopherfd179292009-08-27 18:07:15 +00005775
Nate Begemanb9a47b82009-02-23 08:49:38 +00005776 // No SSSE3 - Calculate in place words and then fix all out of place words
5777 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5778 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005779 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5780 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005781 SDValue NewV = V2Only ? V2 : V1;
5782 for (int i = 0; i != 8; ++i) {
5783 int Elt0 = MaskVals[i*2];
5784 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005785
Nate Begemanb9a47b82009-02-23 08:49:38 +00005786 // This word of the result is all undef, skip it.
5787 if (Elt0 < 0 && Elt1 < 0)
5788 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005789
Nate Begemanb9a47b82009-02-23 08:49:38 +00005790 // This word of the result is already in the correct place, skip it.
5791 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5792 continue;
5793 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5794 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005795
Nate Begemanb9a47b82009-02-23 08:49:38 +00005796 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5797 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5798 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005799
5800 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5801 // using a single extract together, load it and store it.
5802 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005803 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005804 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005805 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005806 DAG.getIntPtrConstant(i));
5807 continue;
5808 }
5809
Nate Begemanb9a47b82009-02-23 08:49:38 +00005810 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005811 // source byte is not also odd, shift the extracted word left 8 bits
5812 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005813 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005814 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005815 DAG.getIntPtrConstant(Elt1 / 2));
5816 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005817 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005818 DAG.getConstant(8,
5819 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005820 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005821 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5822 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005823 }
5824 // If Elt0 is defined, extract it from the appropriate source. If the
5825 // source byte is not also even, shift the extracted word right 8 bits. If
5826 // Elt1 was also defined, OR the extracted values together before
5827 // inserting them in the result.
5828 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005829 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005830 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5831 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005832 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005833 DAG.getConstant(8,
5834 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005835 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005836 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5837 DAG.getConstant(0x00FF, MVT::i16));
5838 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005839 : InsElt0;
5840 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005841 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005842 DAG.getIntPtrConstant(i));
5843 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005844 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005845}
5846
Evan Cheng7a831ce2007-12-15 03:00:47 +00005847/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005848/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005849/// done when every pair / quad of shuffle mask elements point to elements in
5850/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005851/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005852static
Nate Begeman9008ca62009-04-27 18:41:29 +00005853SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005854 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005855 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005856 SDValue V1 = SVOp->getOperand(0);
5857 SDValue V2 = SVOp->getOperand(1);
5858 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005859 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005860 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005861 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005862 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005863 case MVT::v4f32: NewVT = MVT::v2f64; break;
5864 case MVT::v4i32: NewVT = MVT::v2i64; break;
5865 case MVT::v8i16: NewVT = MVT::v4i32; break;
5866 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005867 }
5868
Nate Begeman9008ca62009-04-27 18:41:29 +00005869 int Scale = NumElems / NewWidth;
5870 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005871 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005872 int StartIdx = -1;
5873 for (int j = 0; j < Scale; ++j) {
5874 int EltIdx = SVOp->getMaskElt(i+j);
5875 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005876 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005877 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005878 StartIdx = EltIdx - (EltIdx % Scale);
5879 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005880 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005881 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005882 if (StartIdx == -1)
5883 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005884 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005885 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005886 }
5887
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005888 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5889 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005890 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005891}
5892
Evan Chengd880b972008-05-09 21:53:03 +00005893/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005894///
Owen Andersone50ed302009-08-10 22:56:29 +00005895static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005896 SDValue SrcOp, SelectionDAG &DAG,
5897 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005898 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005899 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005900 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005901 LD = dyn_cast<LoadSDNode>(SrcOp);
5902 if (!LD) {
5903 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5904 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005905 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005906 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005907 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005908 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005909 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005910 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005911 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005912 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005913 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5914 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5915 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005916 SrcOp.getOperand(0)
5917 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005918 }
5919 }
5920 }
5921
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005922 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005923 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005924 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005925 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005926}
5927
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005928/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
5929/// shuffle node referes to only one lane in the sources.
5930static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
5931 EVT VT = SVOp->getValueType(0);
5932 int NumElems = VT.getVectorNumElements();
5933 int HalfSize = NumElems/2;
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005934 ArrayRef<int> M = SVOp->getMask();
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005935 bool MatchA = false, MatchB = false;
5936
5937 for (int l = 0; l < NumElems*2; l += HalfSize) {
5938 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
5939 MatchA = true;
5940 break;
5941 }
5942 }
5943
5944 for (int l = 0; l < NumElems*2; l += HalfSize) {
5945 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
5946 MatchB = true;
5947 break;
5948 }
5949 }
5950
5951 return MatchA && MatchB;
5952}
5953
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005954/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5955/// which could not be matched by any known target speficic shuffle
5956static SDValue
5957LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005958 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
5959 // If each half of a vector shuffle node referes to only one lane in the
5960 // source vectors, extract each used 128-bit lane and shuffle them using
5961 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
5962 // the work to the legalizer.
5963 DebugLoc dl = SVOp->getDebugLoc();
5964 EVT VT = SVOp->getValueType(0);
5965 int NumElems = VT.getVectorNumElements();
5966 int HalfSize = NumElems/2;
5967
5968 // Extract the reference for each half
5969 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
5970 int FstVecOpNum = 0, SndVecOpNum = 0;
5971 for (int i = 0; i < HalfSize; ++i) {
5972 int Elt = SVOp->getMaskElt(i);
5973 if (SVOp->getMaskElt(i) < 0)
5974 continue;
5975 FstVecOpNum = Elt/NumElems;
5976 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5977 break;
5978 }
5979 for (int i = HalfSize; i < NumElems; ++i) {
5980 int Elt = SVOp->getMaskElt(i);
5981 if (SVOp->getMaskElt(i) < 0)
5982 continue;
5983 SndVecOpNum = Elt/NumElems;
5984 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5985 break;
5986 }
5987
5988 // Extract the subvectors
5989 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
5990 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
5991 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
5992 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
5993
5994 // Generate 128-bit shuffles
5995 SmallVector<int, 16> MaskV1, MaskV2;
5996 for (int i = 0; i < HalfSize; ++i) {
5997 int Elt = SVOp->getMaskElt(i);
5998 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
5999 }
6000 for (int i = HalfSize; i < NumElems; ++i) {
6001 int Elt = SVOp->getMaskElt(i);
6002 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6003 }
6004
6005 EVT NVT = V1.getValueType();
6006 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
6007 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
6008
6009 // Concatenate the result back
6010 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
6011 DAG.getConstant(0, MVT::i32), DAG, dl);
6012 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
6013 DAG, dl);
6014 }
6015
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006016 return SDValue();
6017}
6018
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006019/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6020/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006021static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006022LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006023 SDValue V1 = SVOp->getOperand(0);
6024 SDValue V2 = SVOp->getOperand(1);
6025 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006026 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006027
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006028 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6029
Evan Chengace3c172008-07-22 21:13:36 +00006030 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006031 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006032 SmallVector<int, 8> Mask1(4U, -1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006033 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006034
Evan Chengace3c172008-07-22 21:13:36 +00006035 unsigned NumHi = 0;
6036 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006037 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006038 int Idx = PermMask[i];
6039 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006040 Locs[i] = std::make_pair(-1, -1);
6041 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006042 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6043 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006044 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006045 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006046 NumLo++;
6047 } else {
6048 Locs[i] = std::make_pair(1, NumHi);
6049 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006050 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006051 NumHi++;
6052 }
6053 }
6054 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006055
Evan Chengace3c172008-07-22 21:13:36 +00006056 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006057 // If no more than two elements come from either vector. This can be
6058 // implemented with two shuffles. First shuffle gather the elements.
6059 // The second shuffle, which takes the first shuffle as both of its
6060 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006061 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006062
Nate Begeman9008ca62009-04-27 18:41:29 +00006063 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006064
Evan Chengace3c172008-07-22 21:13:36 +00006065 for (unsigned i = 0; i != 4; ++i) {
6066 if (Locs[i].first == -1)
6067 continue;
6068 else {
6069 unsigned Idx = (i < 2) ? 0 : 4;
6070 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006071 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006072 }
6073 }
6074
Nate Begeman9008ca62009-04-27 18:41:29 +00006075 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006076 } else if (NumLo == 3 || NumHi == 3) {
6077 // Otherwise, we must have three elements from one vector, call it X, and
6078 // one element from the other, call it Y. First, use a shufps to build an
6079 // intermediate vector with the one element from Y and the element from X
6080 // that will be in the same half in the final destination (the indexes don't
6081 // matter). Then, use a shufps to build the final vector, taking the half
6082 // containing the element from Y from the intermediate, and the other half
6083 // from X.
6084 if (NumHi == 3) {
6085 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006086 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006087 std::swap(V1, V2);
6088 }
6089
6090 // Find the element from V2.
6091 unsigned HiIndex;
6092 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006093 int Val = PermMask[HiIndex];
6094 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006095 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006096 if (Val >= 4)
6097 break;
6098 }
6099
Nate Begeman9008ca62009-04-27 18:41:29 +00006100 Mask1[0] = PermMask[HiIndex];
6101 Mask1[1] = -1;
6102 Mask1[2] = PermMask[HiIndex^1];
6103 Mask1[3] = -1;
6104 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006105
6106 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006107 Mask1[0] = PermMask[0];
6108 Mask1[1] = PermMask[1];
6109 Mask1[2] = HiIndex & 1 ? 6 : 4;
6110 Mask1[3] = HiIndex & 1 ? 4 : 6;
6111 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006112 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006113 Mask1[0] = HiIndex & 1 ? 2 : 0;
6114 Mask1[1] = HiIndex & 1 ? 0 : 2;
6115 Mask1[2] = PermMask[2];
6116 Mask1[3] = PermMask[3];
6117 if (Mask1[2] >= 0)
6118 Mask1[2] += 4;
6119 if (Mask1[3] >= 0)
6120 Mask1[3] += 4;
6121 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006122 }
Evan Chengace3c172008-07-22 21:13:36 +00006123 }
6124
6125 // Break it into (shuffle shuffle_hi, shuffle_lo).
6126 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006127 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006128 SmallVector<int,8> LoMask(4U, -1);
6129 SmallVector<int,8> HiMask(4U, -1);
6130
6131 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006132 unsigned MaskIdx = 0;
6133 unsigned LoIdx = 0;
6134 unsigned HiIdx = 2;
6135 for (unsigned i = 0; i != 4; ++i) {
6136 if (i == 2) {
6137 MaskPtr = &HiMask;
6138 MaskIdx = 1;
6139 LoIdx = 0;
6140 HiIdx = 2;
6141 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006142 int Idx = PermMask[i];
6143 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006144 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006145 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006146 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006147 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006148 LoIdx++;
6149 } else {
6150 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006151 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006152 HiIdx++;
6153 }
6154 }
6155
Nate Begeman9008ca62009-04-27 18:41:29 +00006156 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6157 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6158 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006159 for (unsigned i = 0; i != 4; ++i) {
6160 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006161 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006162 } else {
6163 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006164 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006165 }
6166 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006167 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006168}
6169
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006170static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006171 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006172 V = V.getOperand(0);
6173 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6174 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006175 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6176 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6177 // BUILD_VECTOR (load), undef
6178 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006179 if (MayFoldLoad(V))
6180 return true;
6181 return false;
6182}
6183
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006184// FIXME: the version above should always be used. Since there's
6185// a bug where several vector shuffles can't be folded because the
6186// DAG is not updated during lowering and a node claims to have two
6187// uses while it only has one, use this version, and let isel match
6188// another instruction if the load really happens to have more than
6189// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006190// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006191static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006192 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006193 V = V.getOperand(0);
6194 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6195 V = V.getOperand(0);
6196 if (ISD::isNormalLoad(V.getNode()))
6197 return true;
6198 return false;
6199}
6200
6201/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6202/// a vector extract, and if both can be later optimized into a single load.
6203/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6204/// here because otherwise a target specific shuffle node is going to be
6205/// emitted for this shuffle, and the optimization not done.
6206/// FIXME: This is probably not the best approach, but fix the problem
6207/// until the right path is decided.
6208static
6209bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6210 const TargetLowering &TLI) {
6211 EVT VT = V.getValueType();
6212 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6213
6214 // Be sure that the vector shuffle is present in a pattern like this:
6215 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6216 if (!V.hasOneUse())
6217 return false;
6218
6219 SDNode *N = *V.getNode()->use_begin();
6220 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6221 return false;
6222
6223 SDValue EltNo = N->getOperand(1);
6224 if (!isa<ConstantSDNode>(EltNo))
6225 return false;
6226
6227 // If the bit convert changed the number of elements, it is unsafe
6228 // to examine the mask.
6229 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006230 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006231 EVT SrcVT = V.getOperand(0).getValueType();
6232 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6233 return false;
6234 V = V.getOperand(0);
6235 HasShuffleIntoBitcast = true;
6236 }
6237
6238 // Select the input vector, guarding against out of range extract vector.
6239 unsigned NumElems = VT.getVectorNumElements();
6240 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6241 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6242 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6243
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006244 // If we are accessing the upper part of a YMM register
6245 // then the EXTRACT_VECTOR_ELT is likely to be legalized to a sequence of
6246 // EXTRACT_SUBVECTOR + EXTRACT_VECTOR_ELT, which are not detected at this point
6247 // because the legalization of N did not happen yet.
Nadav Rotema16d4412012-01-17 09:31:09 +00006248 if (Idx >= (int)NumElems/2 && VT.getSizeInBits() == 256)
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006249 return false;
6250
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006251 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006252 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006253 V = V.getOperand(0);
6254
Craig Toppera51bb3a2012-01-02 08:46:48 +00006255 if (!ISD::isNormalLoad(V.getNode()))
6256 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006257
Craig Toppera51bb3a2012-01-02 08:46:48 +00006258 // Is the original load suitable?
6259 LoadSDNode *LN0 = cast<LoadSDNode>(V);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006260
Craig Toppera51bb3a2012-01-02 08:46:48 +00006261 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || LN0->isVolatile())
6262 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006263
Craig Toppera51bb3a2012-01-02 08:46:48 +00006264 if (!HasShuffleIntoBitcast)
6265 return true;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006266
Craig Toppera51bb3a2012-01-02 08:46:48 +00006267 // If there's a bitcast before the shuffle, check if the load type and
6268 // alignment is valid.
6269 unsigned Align = LN0->getAlignment();
6270 unsigned NewAlign =
6271 TLI.getTargetData()->getABITypeAlignment(
6272 VT.getTypeForEVT(*DAG.getContext()));
6273
6274 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6275 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006276
6277 return true;
6278}
6279
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006280static
Evan Cheng835580f2010-10-07 20:50:20 +00006281SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6282 EVT VT = Op.getValueType();
6283
6284 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006285 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6286 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006287 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6288 V1, DAG));
6289}
6290
6291static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006292SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006293 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006294 SDValue V1 = Op.getOperand(0);
6295 SDValue V2 = Op.getOperand(1);
6296 EVT VT = Op.getValueType();
6297
6298 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6299
Craig Topper1accb7e2012-01-10 06:54:16 +00006300 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006301 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6302
Evan Cheng0899f5c2011-08-31 02:05:24 +00006303 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6304 return DAG.getNode(ISD::BITCAST, dl, VT,
6305 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6306 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6307 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006308}
6309
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006310static
6311SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6312 SDValue V1 = Op.getOperand(0);
6313 SDValue V2 = Op.getOperand(1);
6314 EVT VT = Op.getValueType();
6315
6316 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6317 "unsupported shuffle type");
6318
6319 if (V2.getOpcode() == ISD::UNDEF)
6320 V2 = V1;
6321
6322 // v4i32 or v4f32
6323 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6324}
6325
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006326static
Craig Topper1accb7e2012-01-10 06:54:16 +00006327SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006328 SDValue V1 = Op.getOperand(0);
6329 SDValue V2 = Op.getOperand(1);
6330 EVT VT = Op.getValueType();
6331 unsigned NumElems = VT.getVectorNumElements();
6332
6333 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6334 // operand of these instructions is only memory, so check if there's a
6335 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6336 // same masks.
6337 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006338
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006339 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006340 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006341 CanFoldLoad = true;
6342
6343 // When V1 is a load, it can be folded later into a store in isel, example:
6344 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6345 // turns into:
6346 // (MOVLPSmr addr:$src1, VR128:$src2)
6347 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006348 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006349 CanFoldLoad = true;
6350
Dan Gohman65fd6562011-11-03 21:49:52 +00006351 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006352 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006353 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006354 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6355
6356 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006357 // If we don't care about the second element, procede to use movss.
6358 if (SVOp->getMaskElt(1) != -1)
6359 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006360 }
6361
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006362 // movl and movlp will both match v2i64, but v2i64 is never matched by
6363 // movl earlier because we make it strict to avoid messing with the movlp load
6364 // folding logic (see the code above getMOVLP call). Match it here then,
6365 // this is horrible, but will stay like this until we move all shuffle
6366 // matching to x86 specific nodes. Note that for the 1st condition all
6367 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006368 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006369 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6370 // as to remove this logic from here, as much as possible
6371 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006372 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006373 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006374 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006375
6376 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6377
6378 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006379 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006380 X86::getShuffleSHUFImmediate(SVOp), DAG);
6381}
6382
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006383static
6384SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006385 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006386 const X86Subtarget *Subtarget) {
6387 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6388 EVT VT = Op.getValueType();
6389 DebugLoc dl = Op.getDebugLoc();
6390 SDValue V1 = Op.getOperand(0);
6391 SDValue V2 = Op.getOperand(1);
6392
6393 if (isZeroShuffle(SVOp))
Craig Topper12216172012-01-13 08:12:35 +00006394 return getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
6395 DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006396
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006397 // Handle splat operations
6398 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006399 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006400 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006401 // Special case, this is the only place now where it's allowed to return
6402 // a vector_shuffle operation without using a target specific node, because
6403 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6404 // this be moved to DAGCombine instead?
6405 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006406 return Op;
6407
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006408 // Use vbroadcast whenever the splat comes from a foldable load
Craig Toppera9376332012-01-10 08:23:59 +00006409 SDValue LD = isVectorBroadcast(Op, Subtarget);
6410 if (LD.getNode())
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006411 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006412
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006413 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006414 if ((Size == 128 && NumElem <= 4) ||
6415 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006416 return SDValue();
6417
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006418 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006419 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006420 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006421
6422 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6423 // do it!
6424 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6425 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6426 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006427 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006428 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006429 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006430 // FIXME: Figure out a cleaner way to do this.
6431 // Try to make use of movq to zero out the top part.
6432 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6433 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6434 if (NewOp.getNode()) {
6435 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6436 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6437 DAG, Subtarget, dl);
6438 }
6439 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6440 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6441 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6442 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6443 DAG, Subtarget, dl);
6444 }
6445 }
6446 return SDValue();
6447}
6448
Dan Gohman475871a2008-07-27 21:46:04 +00006449SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006450X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006451 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006452 SDValue V1 = Op.getOperand(0);
6453 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006454 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006455 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006456 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006457 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006458 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006459 bool V1IsSplat = false;
6460 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006461 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006462 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006463 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006464 MachineFunction &MF = DAG.getMachineFunction();
6465 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006466
Craig Topper3426a3e2011-11-14 06:46:21 +00006467 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006468
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006469 if (V1IsUndef && V2IsUndef)
6470 return DAG.getUNDEF(VT);
6471
6472 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006473
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006474 // Vector shuffle lowering takes 3 steps:
6475 //
6476 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6477 // narrowing and commutation of operands should be handled.
6478 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6479 // shuffle nodes.
6480 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6481 // so the shuffle can be broken into other shuffles and the legalizer can
6482 // try the lowering again.
6483 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006484 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006485 // be matched during isel, all of them must be converted to a target specific
6486 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006487
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006488 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6489 // narrowing and commutation of operands should be handled. The actual code
6490 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006491 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006492 if (NewOp.getNode())
6493 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006494
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006495 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6496 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper94438ba2011-12-16 08:06:31 +00006497 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006498 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006499 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006500 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006501
Craig Topperd0a31172012-01-10 06:37:29 +00006502 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006503 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006504 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006505
Dale Johannesen0488fb62010-09-30 23:57:10 +00006506 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006507 return getMOVHighToLow(Op, dl, DAG);
6508
6509 // Use to match splats
Craig Topper1accb7e2012-01-10 06:54:16 +00006510 if (HasSSE2 && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006511 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006512 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006513
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006514 if (X86::isPSHUFDMask(SVOp)) {
6515 // The actual implementation will match the mask in the if above and then
6516 // during isel it can match several different instructions, not only pshufd
6517 // as its name says, sad but true, emulate the behavior for now...
6518 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6519 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6520
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006521 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6522
Craig Topper1accb7e2012-01-10 06:54:16 +00006523 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006524 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6525
Craig Topperb3982da2011-12-31 23:50:21 +00006526 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006527 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006528 }
Eric Christopherfd179292009-08-27 18:07:15 +00006529
Evan Chengf26ffe92008-05-29 08:22:04 +00006530 // Check if this can be converted into a logical shift.
6531 bool isLeft = false;
6532 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006533 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006534 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006535 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006536 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006537 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006538 EVT EltVT = VT.getVectorElementType();
6539 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006540 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006541 }
Eric Christopherfd179292009-08-27 18:07:15 +00006542
Nate Begeman9008ca62009-04-27 18:41:29 +00006543 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006544 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006545 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006546 if (!X86::isMOVLPMask(SVOp)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006547 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006548 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6549
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006550 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006551 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6552 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006553 }
Eric Christopherfd179292009-08-27 18:07:15 +00006554
Nate Begeman9008ca62009-04-27 18:41:29 +00006555 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006556 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006557 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006558
Dale Johannesen0488fb62010-09-30 23:57:10 +00006559 if (X86::isMOVHLPSMask(SVOp))
6560 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006561
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006562 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006563 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006564
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006565 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006566 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006567
Dale Johannesen0488fb62010-09-30 23:57:10 +00006568 if (X86::isMOVLPMask(SVOp))
Craig Topper1accb7e2012-01-10 06:54:16 +00006569 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006570
Nate Begeman9008ca62009-04-27 18:41:29 +00006571 if (ShouldXformToMOVHLPS(SVOp) ||
6572 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6573 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006574
Evan Chengf26ffe92008-05-29 08:22:04 +00006575 if (isShift) {
6576 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006577 EVT EltVT = VT.getVectorElementType();
6578 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006579 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006580 }
Eric Christopherfd179292009-08-27 18:07:15 +00006581
Evan Cheng9eca5e82006-10-25 21:49:50 +00006582 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006583 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6584 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006585 V1IsSplat = isSplatVector(V1.getNode());
6586 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006587
Chris Lattner8a594482007-11-25 00:24:49 +00006588 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006589 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006590 Op = CommuteVectorShuffle(SVOp, DAG);
6591 SVOp = cast<ShuffleVectorSDNode>(Op);
6592 V1 = SVOp->getOperand(0);
6593 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006594 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006595 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006596 }
6597
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006598 ArrayRef<int> M = SVOp->getMask();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006599
6600 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006601 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006602 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006603 return V1;
6604 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6605 // the instruction selector will not match, so get a canonical MOVL with
6606 // swapped operands to undo the commute.
6607 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006608 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006609
Craig Topperbeabc6c2011-12-05 06:56:46 +00006610 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006611 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006612
Craig Topperbeabc6c2011-12-05 06:56:46 +00006613 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006614 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006615
Evan Cheng9bbbb982006-10-25 20:48:19 +00006616 if (V2IsSplat) {
6617 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006618 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006619 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006620 SDValue NewMask = NormalizeMask(SVOp, DAG);
6621 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6622 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006623 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006624 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006625 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006626 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006627 }
6628 }
6629 }
6630
Evan Cheng9eca5e82006-10-25 21:49:50 +00006631 if (Commuted) {
6632 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006633 // FIXME: this seems wrong.
6634 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6635 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006636
Craig Topperc0d82852011-11-22 00:44:41 +00006637 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006638 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006639
Craig Topperc0d82852011-11-22 00:44:41 +00006640 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006641 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006642 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006643
Nate Begeman9008ca62009-04-27 18:41:29 +00006644 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1ff73d72011-12-06 04:59:07 +00006645 if (!V2IsUndef && (isSHUFPMask(M, VT, /* Commuted */ true) ||
6646 isVSHUFPYMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006647 return CommuteVectorShuffle(SVOp, DAG);
6648
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006649 // The checks below are all present in isShuffleMaskLegal, but they are
6650 // inlined here right now to enable us to directly emit target specific
6651 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006652
Craig Topperd0a31172012-01-10 06:37:29 +00006653 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006654 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006655 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006656 DAG);
6657
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006658 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6659 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006660 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006661 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006662 }
6663
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006664 if (isPSHUFHWMask(M, VT))
6665 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6666 X86::getShufflePSHUFHWImmediate(SVOp),
6667 DAG);
6668
6669 if (isPSHUFLWMask(M, VT))
6670 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6671 X86::getShufflePSHUFLWImmediate(SVOp),
6672 DAG);
6673
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006674 if (isSHUFPMask(M, VT))
Craig Topperb3982da2011-12-31 23:50:21 +00006675 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006676 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006677
Craig Topper94438ba2011-12-16 08:06:31 +00006678 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006679 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006680 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006681 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006682
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006683 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006684 // Generate target specific nodes for 128 or 256-bit shuffles only
6685 // supported in the AVX instruction set.
6686 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006687
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006688 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006689 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006690 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6691
Craig Topper70b883b2011-11-28 10:14:51 +00006692 // Handle VPERMILPS/D* permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006693 if (isVPERMILPMask(M, VT, HasAVX))
Craig Topper316cd2a2011-11-30 06:25:25 +00006694 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006695 getShuffleVPERMILPImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006696
Craig Topper70b883b2011-11-28 10:14:51 +00006697 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006698 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006699 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006700 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006701
Craig Topper70b883b2011-11-28 10:14:51 +00006702 // Handle VSHUFPS/DY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006703 if (isVSHUFPYMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006704 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper9d7025b2011-11-27 21:41:12 +00006705 getShuffleVSHUFPYImmediate(SVOp), DAG);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006706
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006707 //===--------------------------------------------------------------------===//
6708 // Since no target specific shuffle was selected for this generic one,
6709 // lower it into other known shuffles. FIXME: this isn't true yet, but
6710 // this is the plan.
6711 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006712
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006713 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6714 if (VT == MVT::v8i16) {
6715 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6716 if (NewOp.getNode())
6717 return NewOp;
6718 }
6719
6720 if (VT == MVT::v16i8) {
6721 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6722 if (NewOp.getNode())
6723 return NewOp;
6724 }
6725
6726 // Handle all 128-bit wide vectors with 4 elements, and match them with
6727 // several different shuffle types.
6728 if (NumElems == 4 && VT.getSizeInBits() == 128)
6729 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6730
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006731 // Handle general 256-bit shuffles
6732 if (VT.is256BitVector())
6733 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6734
Dan Gohman475871a2008-07-27 21:46:04 +00006735 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006736}
6737
Dan Gohman475871a2008-07-27 21:46:04 +00006738SDValue
6739X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006740 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006741 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006742 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006743
6744 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6745 return SDValue();
6746
Duncan Sands83ec4b62008-06-06 12:08:01 +00006747 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006748 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006749 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006750 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006751 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006752 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006753 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006754 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6755 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6756 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006757 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6758 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006759 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006760 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006761 Op.getOperand(0)),
6762 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006763 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006764 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006765 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006766 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006767 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006768 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006769 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6770 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006771 // result has a single use which is a store or a bitcast to i32. And in
6772 // the case of a store, it's not worth it if the index is a constant 0,
6773 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006774 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006775 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006776 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006777 if ((User->getOpcode() != ISD::STORE ||
6778 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6779 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006780 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006781 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006782 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006783 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006784 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006785 Op.getOperand(0)),
6786 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006787 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006788 } else if (VT == MVT::i32 || VT == MVT::i64) {
6789 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006790 if (isa<ConstantSDNode>(Op.getOperand(1)))
6791 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006792 }
Dan Gohman475871a2008-07-27 21:46:04 +00006793 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006794}
6795
6796
Dan Gohman475871a2008-07-27 21:46:04 +00006797SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006798X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6799 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006800 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006801 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006802
David Greene74a579d2011-02-10 16:57:36 +00006803 SDValue Vec = Op.getOperand(0);
6804 EVT VecVT = Vec.getValueType();
6805
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006806 // If this is a 256-bit vector result, first extract the 128-bit vector and
6807 // then extract the element from the 128-bit vector.
6808 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006809 DebugLoc dl = Op.getNode()->getDebugLoc();
6810 unsigned NumElems = VecVT.getVectorNumElements();
6811 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006812 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6813
6814 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006815 bool Upper = IdxVal >= NumElems/2;
6816 Vec = Extract128BitVector(Vec,
6817 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006818
David Greene74a579d2011-02-10 16:57:36 +00006819 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006820 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006821 }
6822
6823 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6824
Craig Topperd0a31172012-01-10 06:37:29 +00006825 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006826 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006827 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006828 return Res;
6829 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006830
Owen Andersone50ed302009-08-10 22:56:29 +00006831 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006832 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006833 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006834 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006835 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006836 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006837 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006838 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6839 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006840 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006841 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006842 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006843 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006844 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006845 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006846 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006847 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006848 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006849 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006850 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006851 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006852 if (Idx == 0)
6853 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006854
Evan Cheng0db9fe62006-04-25 20:13:52 +00006855 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006856 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006857 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006858 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006859 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006860 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006861 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006862 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006863 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6864 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6865 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006866 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006867 if (Idx == 0)
6868 return Op;
6869
6870 // UNPCKHPD the element to the lowest double word, then movsd.
6871 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6872 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006873 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006874 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006875 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006876 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006877 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006878 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006879 }
6880
Dan Gohman475871a2008-07-27 21:46:04 +00006881 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006882}
6883
Dan Gohman475871a2008-07-27 21:46:04 +00006884SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006885X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6886 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006887 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006888 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006889 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006890
Dan Gohman475871a2008-07-27 21:46:04 +00006891 SDValue N0 = Op.getOperand(0);
6892 SDValue N1 = Op.getOperand(1);
6893 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006894
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006895 if (VT.getSizeInBits() == 256)
6896 return SDValue();
6897
Dan Gohman8a55ce42009-09-23 21:02:20 +00006898 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006899 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006900 unsigned Opc;
6901 if (VT == MVT::v8i16)
6902 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006903 else if (VT == MVT::v16i8)
6904 Opc = X86ISD::PINSRB;
6905 else
6906 Opc = X86ISD::PINSRB;
6907
Nate Begeman14d12ca2008-02-11 04:19:36 +00006908 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6909 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006910 if (N1.getValueType() != MVT::i32)
6911 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6912 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006913 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006914 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006915 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006916 // Bits [7:6] of the constant are the source select. This will always be
6917 // zero here. The DAG Combiner may combine an extract_elt index into these
6918 // bits. For example (insert (extract, 3), 2) could be matched by putting
6919 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006920 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006921 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006922 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006923 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006924 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006925 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006926 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006927 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006928 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6929 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006930 // PINSR* works with constant index.
6931 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006932 }
Dan Gohman475871a2008-07-27 21:46:04 +00006933 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006934}
6935
Dan Gohman475871a2008-07-27 21:46:04 +00006936SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006937X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006938 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006939 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006940
David Greene6b381262011-02-09 15:32:06 +00006941 DebugLoc dl = Op.getDebugLoc();
6942 SDValue N0 = Op.getOperand(0);
6943 SDValue N1 = Op.getOperand(1);
6944 SDValue N2 = Op.getOperand(2);
6945
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006946 // If this is a 256-bit vector result, first extract the 128-bit vector,
6947 // insert the element into the extracted half and then place it back.
6948 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006949 if (!isa<ConstantSDNode>(N2))
6950 return SDValue();
6951
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006952 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006953 unsigned NumElems = VT.getVectorNumElements();
6954 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006955 bool Upper = IdxVal >= NumElems/2;
6956 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6957 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006958
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006959 // Insert the element into the desired half.
6960 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6961 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006962
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006963 // Insert the changed part back to the 256-bit vector
6964 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006965 }
6966
Craig Topperd0a31172012-01-10 06:37:29 +00006967 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006968 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6969
Dan Gohman8a55ce42009-09-23 21:02:20 +00006970 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006971 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006972
Dan Gohman8a55ce42009-09-23 21:02:20 +00006973 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006974 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6975 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006976 if (N1.getValueType() != MVT::i32)
6977 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6978 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006979 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006980 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006981 }
Dan Gohman475871a2008-07-27 21:46:04 +00006982 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006983}
6984
Dan Gohman475871a2008-07-27 21:46:04 +00006985SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006986X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006987 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006988 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006989 EVT OpVT = Op.getValueType();
6990
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006991 // If this is a 256-bit vector result, first insert into a 128-bit
6992 // vector and then insert into the 256-bit vector.
6993 if (OpVT.getSizeInBits() > 128) {
6994 // Insert into a 128-bit vector.
6995 EVT VT128 = EVT::getVectorVT(*Context,
6996 OpVT.getVectorElementType(),
6997 OpVT.getVectorNumElements() / 2);
6998
6999 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7000
7001 // Insert the 128-bit vector.
7002 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7003 DAG.getConstant(0, MVT::i32),
7004 DAG, dl);
7005 }
7006
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007007 if (Op.getValueType() == MVT::v1i64 &&
7008 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007009 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007010
Owen Anderson825b72b2009-08-11 20:47:22 +00007011 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007012 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7013 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007014 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007015 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007016}
7017
David Greene91585092011-01-26 15:38:49 +00007018// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7019// a simple subregister reference or explicit instructions to grab
7020// upper bits of a vector.
7021SDValue
7022X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7023 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007024 DebugLoc dl = Op.getNode()->getDebugLoc();
7025 SDValue Vec = Op.getNode()->getOperand(0);
7026 SDValue Idx = Op.getNode()->getOperand(1);
7027
7028 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7029 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7030 return Extract128BitVector(Vec, Idx, DAG, dl);
7031 }
David Greene91585092011-01-26 15:38:49 +00007032 }
7033 return SDValue();
7034}
7035
David Greenecfe33c42011-01-26 19:13:22 +00007036// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7037// simple superregister reference or explicit instructions to insert
7038// the upper bits of a vector.
7039SDValue
7040X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7041 if (Subtarget->hasAVX()) {
7042 DebugLoc dl = Op.getNode()->getDebugLoc();
7043 SDValue Vec = Op.getNode()->getOperand(0);
7044 SDValue SubVec = Op.getNode()->getOperand(1);
7045 SDValue Idx = Op.getNode()->getOperand(2);
7046
7047 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7048 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007049 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007050 }
7051 }
7052 return SDValue();
7053}
7054
Bill Wendling056292f2008-09-16 21:48:12 +00007055// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7056// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7057// one of the above mentioned nodes. It has to be wrapped because otherwise
7058// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7059// be used to form addressing mode. These wrapped nodes will be selected
7060// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007061SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007062X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007063 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007064
Chris Lattner41621a22009-06-26 19:22:52 +00007065 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7066 // global base reg.
7067 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007068 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007069 CodeModel::Model M = getTargetMachine().getCodeModel();
7070
Chris Lattner4f066492009-07-11 20:29:19 +00007071 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007072 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007073 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007074 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007075 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007076 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007077 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007078
Evan Cheng1606e8e2009-03-13 07:51:59 +00007079 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007080 CP->getAlignment(),
7081 CP->getOffset(), OpFlag);
7082 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007083 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007084 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007085 if (OpFlag) {
7086 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007087 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007088 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007089 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007090 }
7091
7092 return Result;
7093}
7094
Dan Gohmand858e902010-04-17 15:26:15 +00007095SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007096 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007097
Chris Lattner18c59872009-06-27 04:16:01 +00007098 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7099 // global base reg.
7100 unsigned char OpFlag = 0;
7101 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007102 CodeModel::Model M = getTargetMachine().getCodeModel();
7103
Chris Lattner4f066492009-07-11 20:29:19 +00007104 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007105 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007106 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007107 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007108 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007109 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007110 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007111
Chris Lattner18c59872009-06-27 04:16:01 +00007112 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7113 OpFlag);
7114 DebugLoc DL = JT->getDebugLoc();
7115 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007116
Chris Lattner18c59872009-06-27 04:16:01 +00007117 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007118 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007119 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7120 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007121 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007122 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007123
Chris Lattner18c59872009-06-27 04:16:01 +00007124 return Result;
7125}
7126
7127SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007128X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007129 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007130
Chris Lattner18c59872009-06-27 04:16:01 +00007131 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7132 // global base reg.
7133 unsigned char OpFlag = 0;
7134 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007135 CodeModel::Model M = getTargetMachine().getCodeModel();
7136
Chris Lattner4f066492009-07-11 20:29:19 +00007137 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007138 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7139 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7140 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007141 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007142 } else if (Subtarget->isPICStyleGOT()) {
7143 OpFlag = X86II::MO_GOT;
7144 } else if (Subtarget->isPICStyleStubPIC()) {
7145 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7146 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7147 OpFlag = X86II::MO_DARWIN_NONLAZY;
7148 }
Eric Christopherfd179292009-08-27 18:07:15 +00007149
Chris Lattner18c59872009-06-27 04:16:01 +00007150 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007151
Chris Lattner18c59872009-06-27 04:16:01 +00007152 DebugLoc DL = Op.getDebugLoc();
7153 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007154
7155
Chris Lattner18c59872009-06-27 04:16:01 +00007156 // With PIC, the address is actually $g + Offset.
7157 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007158 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007159 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7160 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007161 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007162 Result);
7163 }
Eric Christopherfd179292009-08-27 18:07:15 +00007164
Eli Friedman586272d2011-08-11 01:48:05 +00007165 // For symbols that require a load from a stub to get the address, emit the
7166 // load.
7167 if (isGlobalStubReference(OpFlag))
7168 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007169 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007170
Chris Lattner18c59872009-06-27 04:16:01 +00007171 return Result;
7172}
7173
Dan Gohman475871a2008-07-27 21:46:04 +00007174SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007175X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007176 // Create the TargetBlockAddressAddress node.
7177 unsigned char OpFlags =
7178 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007179 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007180 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007181 DebugLoc dl = Op.getDebugLoc();
7182 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7183 /*isTarget=*/true, OpFlags);
7184
Dan Gohmanf705adb2009-10-30 01:28:02 +00007185 if (Subtarget->isPICStyleRIPRel() &&
7186 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007187 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7188 else
7189 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007190
Dan Gohman29cbade2009-11-20 23:18:13 +00007191 // With PIC, the address is actually $g + Offset.
7192 if (isGlobalRelativeToPICBase(OpFlags)) {
7193 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7194 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7195 Result);
7196 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007197
7198 return Result;
7199}
7200
7201SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007202X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007203 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007204 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007205 // Create the TargetGlobalAddress node, folding in the constant
7206 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007207 unsigned char OpFlags =
7208 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007209 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007210 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007211 if (OpFlags == X86II::MO_NO_FLAG &&
7212 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007213 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007214 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007215 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007216 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007217 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007218 }
Eric Christopherfd179292009-08-27 18:07:15 +00007219
Chris Lattner4f066492009-07-11 20:29:19 +00007220 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007221 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007222 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7223 else
7224 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007225
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007226 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007227 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007228 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7229 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007230 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007231 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007232
Chris Lattner36c25012009-07-10 07:34:39 +00007233 // For globals that require a load from a stub to get the address, emit the
7234 // load.
7235 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007236 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007237 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007238
Dan Gohman6520e202008-10-18 02:06:02 +00007239 // If there was a non-zero offset that we didn't fold, create an explicit
7240 // addition for it.
7241 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007242 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007243 DAG.getConstant(Offset, getPointerTy()));
7244
Evan Cheng0db9fe62006-04-25 20:13:52 +00007245 return Result;
7246}
7247
Evan Chengda43bcf2008-09-24 00:05:32 +00007248SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007249X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007250 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007251 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007252 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007253}
7254
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007255static SDValue
7256GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007257 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007258 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007259 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007260 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007261 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007262 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007263 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007264 GA->getOffset(),
7265 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007266 if (InFlag) {
7267 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007268 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007269 } else {
7270 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007271 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007272 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007273
7274 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007275 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007276
Rafael Espindola15f1b662009-04-24 12:59:40 +00007277 SDValue Flag = Chain.getValue(1);
7278 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007279}
7280
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007281// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007282static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007283LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007284 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007285 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007286 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7287 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007288 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007289 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007290 InFlag = Chain.getValue(1);
7291
Chris Lattnerb903bed2009-06-26 21:20:29 +00007292 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007293}
7294
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007295// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007296static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007297LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007298 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007299 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7300 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007301}
7302
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007303// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7304// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007305static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007306 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007307 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007308 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007309
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007310 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7311 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7312 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007313
Michael J. Spencerec38de22010-10-10 22:04:20 +00007314 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007315 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007316 MachinePointerInfo(Ptr),
7317 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007318
Chris Lattnerb903bed2009-06-26 21:20:29 +00007319 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007320 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7321 // initialexec.
7322 unsigned WrapperKind = X86ISD::Wrapper;
7323 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007324 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007325 } else if (is64Bit) {
7326 assert(model == TLSModel::InitialExec);
7327 OperandFlags = X86II::MO_GOTTPOFF;
7328 WrapperKind = X86ISD::WrapperRIP;
7329 } else {
7330 assert(model == TLSModel::InitialExec);
7331 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007332 }
Eric Christopherfd179292009-08-27 18:07:15 +00007333
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007334 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7335 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007336 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007337 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007338 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007339 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007340
Rafael Espindola9a580232009-02-27 13:37:18 +00007341 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007342 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007343 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007344
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007345 // The address of the thread local variable is the add of the thread
7346 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007347 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007348}
7349
Dan Gohman475871a2008-07-27 21:46:04 +00007350SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007351X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007352
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007353 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007354 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007355
Eric Christopher30ef0e52010-06-03 04:07:48 +00007356 if (Subtarget->isTargetELF()) {
7357 // TODO: implement the "local dynamic" model
7358 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007359
Eric Christopher30ef0e52010-06-03 04:07:48 +00007360 // If GV is an alias then use the aliasee for determining
7361 // thread-localness.
7362 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7363 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007364
7365 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007366 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007367
Eric Christopher30ef0e52010-06-03 04:07:48 +00007368 switch (model) {
7369 case TLSModel::GeneralDynamic:
7370 case TLSModel::LocalDynamic: // not implemented
7371 if (Subtarget->is64Bit())
7372 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7373 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007374
Eric Christopher30ef0e52010-06-03 04:07:48 +00007375 case TLSModel::InitialExec:
7376 case TLSModel::LocalExec:
7377 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7378 Subtarget->is64Bit());
7379 }
7380 } else if (Subtarget->isTargetDarwin()) {
7381 // Darwin only has one model of TLS. Lower to that.
7382 unsigned char OpFlag = 0;
7383 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7384 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007385
Eric Christopher30ef0e52010-06-03 04:07:48 +00007386 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7387 // global base reg.
7388 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7389 !Subtarget->is64Bit();
7390 if (PIC32)
7391 OpFlag = X86II::MO_TLVP_PIC_BASE;
7392 else
7393 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007394 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007395 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007396 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007397 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007398 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007399
Eric Christopher30ef0e52010-06-03 04:07:48 +00007400 // With PIC32, the address is actually $g + Offset.
7401 if (PIC32)
7402 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7403 DAG.getNode(X86ISD::GlobalBaseReg,
7404 DebugLoc(), getPointerTy()),
7405 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007406
Eric Christopher30ef0e52010-06-03 04:07:48 +00007407 // Lowering the machine isd will make sure everything is in the right
7408 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007409 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007410 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007411 SDValue Args[] = { Chain, Offset };
7412 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007413
Eric Christopher30ef0e52010-06-03 04:07:48 +00007414 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7415 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7416 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007417
Eric Christopher30ef0e52010-06-03 04:07:48 +00007418 // And our return value (tls address) is in the standard call return value
7419 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007420 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007421 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7422 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007423 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007424
Eric Christopher30ef0e52010-06-03 04:07:48 +00007425 assert(false &&
7426 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007427
Torok Edwinc23197a2009-07-14 16:55:14 +00007428 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007429 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007430}
7431
Evan Cheng0db9fe62006-04-25 20:13:52 +00007432
Chad Rosierb90d2a92012-01-03 23:19:12 +00007433/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7434/// and take a 2 x i32 value to shift plus a shift amount.
7435SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007436 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007437 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007438 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007439 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007440 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007441 SDValue ShOpLo = Op.getOperand(0);
7442 SDValue ShOpHi = Op.getOperand(1);
7443 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007444 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007445 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007446 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007447
Dan Gohman475871a2008-07-27 21:46:04 +00007448 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007449 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007450 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7451 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007452 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007453 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7454 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007455 }
Evan Chenge3413162006-01-09 18:33:28 +00007456
Owen Anderson825b72b2009-08-11 20:47:22 +00007457 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7458 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007459 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007460 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007461
Dan Gohman475871a2008-07-27 21:46:04 +00007462 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007463 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007464 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7465 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007466
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007467 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007468 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7469 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007470 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007471 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7472 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007473 }
7474
Dan Gohman475871a2008-07-27 21:46:04 +00007475 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007476 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007477}
Evan Chenga3195e82006-01-12 22:54:21 +00007478
Dan Gohmand858e902010-04-17 15:26:15 +00007479SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7480 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007481 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007482
Dale Johannesen0488fb62010-09-30 23:57:10 +00007483 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007484 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007485
Owen Anderson825b72b2009-08-11 20:47:22 +00007486 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007487 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007488
Eli Friedman36df4992009-05-27 00:47:34 +00007489 // These are really Legal; return the operand so the caller accepts it as
7490 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007491 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007492 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007493 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007494 Subtarget->is64Bit()) {
7495 return Op;
7496 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007497
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007498 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007499 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007500 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007501 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007502 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007503 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007504 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007505 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007506 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007507 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7508}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007509
Owen Andersone50ed302009-08-10 22:56:29 +00007510SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007511 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007512 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007513 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007514 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007515 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007516 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007517 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007518 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007519 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007520 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007521
Chris Lattner492a43e2010-09-22 01:28:21 +00007522 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007523
Stuart Hastings84be9582011-06-02 15:57:11 +00007524 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7525 MachineMemOperand *MMO;
7526 if (FI) {
7527 int SSFI = FI->getIndex();
7528 MMO =
7529 DAG.getMachineFunction()
7530 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7531 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7532 } else {
7533 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7534 StackSlot = StackSlot.getOperand(1);
7535 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007536 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007537 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7538 X86ISD::FILD, DL,
7539 Tys, Ops, array_lengthof(Ops),
7540 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007541
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007542 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007543 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007544 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007545
7546 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7547 // shouldn't be necessary except that RFP cannot be live across
7548 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007549 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007550 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7551 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007552 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007553 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007554 SDValue Ops[] = {
7555 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7556 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007557 MachineMemOperand *MMO =
7558 DAG.getMachineFunction()
7559 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007560 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007561
Chris Lattner492a43e2010-09-22 01:28:21 +00007562 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7563 Ops, array_lengthof(Ops),
7564 Op.getValueType(), MMO);
7565 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007566 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007567 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007568 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007569
Evan Cheng0db9fe62006-04-25 20:13:52 +00007570 return Result;
7571}
7572
Bill Wendling8b8a6362009-01-17 03:56:04 +00007573// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007574SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7575 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007576 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007577 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007578 movq %rax, %xmm0
7579 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7580 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7581 #ifdef __SSE3__
7582 haddpd %xmm0, %xmm0
7583 #else
7584 pshufd $0x4e, %xmm0, %xmm1
7585 addpd %xmm1, %xmm0
7586 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007587 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007588
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007589 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007590 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007591
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007592 // Build some magic constants.
Chad Rosier01d426e2011-12-15 01:16:09 +00007593 SmallVector<Constant*,4> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007594 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
Bill Wendling397ae212012-01-05 02:13:20 +00007595 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
Owen Andersoneed707b2009-07-24 23:12:02 +00007596 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7597 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007598 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007599 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007600
Chad Rosier01d426e2011-12-15 01:16:09 +00007601 SmallVector<Constant*,2> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007602 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007603 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Bill Wendling397ae212012-01-05 02:13:20 +00007604 CV1.push_back(
7605 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007606 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007607 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007608
Bill Wendling397ae212012-01-05 02:13:20 +00007609 // Load the 64-bit value into an XMM register.
7610 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7611 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007612 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007613 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007614 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007615 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7616 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7617 CLod0);
7618
Owen Anderson825b72b2009-08-11 20:47:22 +00007619 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007620 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007621 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007622 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007623 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007624 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007625
Craig Topperd0a31172012-01-10 06:37:29 +00007626 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007627 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7628 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7629 } else {
7630 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7631 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7632 S2F, 0x4E, DAG);
7633 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7634 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7635 Sub);
7636 }
7637
7638 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007639 DAG.getIntPtrConstant(0));
7640}
7641
Bill Wendling8b8a6362009-01-17 03:56:04 +00007642// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007643SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7644 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007645 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007646 // FP constant to bias correct the final result.
7647 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007648 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007649
7650 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007651 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007652 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007653
Eli Friedmanf3704762011-08-29 21:15:46 +00007654 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007655 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007656
Owen Anderson825b72b2009-08-11 20:47:22 +00007657 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007658 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007659 DAG.getIntPtrConstant(0));
7660
7661 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007662 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007663 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007664 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007665 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007666 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007667 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007668 MVT::v2f64, Bias)));
7669 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007670 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007671 DAG.getIntPtrConstant(0));
7672
7673 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007674 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007675
7676 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007677 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007678
Owen Anderson825b72b2009-08-11 20:47:22 +00007679 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007680 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007681 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007682 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007683 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007684 }
7685
7686 // Handle final rounding.
7687 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007688}
7689
Dan Gohmand858e902010-04-17 15:26:15 +00007690SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7691 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007692 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007693 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007694
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007695 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007696 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7697 // the optimization here.
7698 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007699 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007700
Owen Andersone50ed302009-08-10 22:56:29 +00007701 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007702 EVT DstVT = Op.getValueType();
7703 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007704 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007705 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007706 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007707 else if (Subtarget->is64Bit() &&
7708 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007709 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007710
7711 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007712 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007713 if (SrcVT == MVT::i32) {
7714 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7715 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7716 getPointerTy(), StackSlot, WordOff);
7717 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007718 StackSlot, MachinePointerInfo(),
7719 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007720 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007721 OffsetSlot, MachinePointerInfo(),
7722 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007723 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7724 return Fild;
7725 }
7726
7727 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7728 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007729 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007730 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007731 // For i64 source, we need to add the appropriate power of 2 if the input
7732 // was negative. This is the same as the optimization in
7733 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7734 // we must be careful to do the computation in x87 extended precision, not
7735 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007736 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7737 MachineMemOperand *MMO =
7738 DAG.getMachineFunction()
7739 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7740 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007741
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007742 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7743 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007744 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7745 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007746
7747 APInt FF(32, 0x5F800000ULL);
7748
7749 // Check whether the sign bit is set.
7750 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7751 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7752 ISD::SETLT);
7753
7754 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7755 SDValue FudgePtr = DAG.getConstantPool(
7756 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7757 getPointerTy());
7758
7759 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7760 SDValue Zero = DAG.getIntPtrConstant(0);
7761 SDValue Four = DAG.getIntPtrConstant(4);
7762 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7763 Zero, Four);
7764 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7765
7766 // Load the value out, extending it from f32 to f80.
7767 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007768 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007769 FudgePtr, MachinePointerInfo::getConstantPool(),
7770 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007771 // Extend everything to 80 bits to force it to be done on x87.
7772 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7773 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007774}
7775
Dan Gohman475871a2008-07-27 21:46:04 +00007776std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007777FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007778 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007779
Owen Andersone50ed302009-08-10 22:56:29 +00007780 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007781
7782 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007783 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7784 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007785 }
7786
Owen Anderson825b72b2009-08-11 20:47:22 +00007787 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7788 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007789 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007790
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007791 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007792 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007793 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007794 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007795 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007796 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007797 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007798 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007799
Evan Cheng87c89352007-10-15 20:11:21 +00007800 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7801 // stack slot.
7802 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007803 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007804 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007805 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007806
Michael J. Spencerec38de22010-10-10 22:04:20 +00007807
7808
Evan Cheng0db9fe62006-04-25 20:13:52 +00007809 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007810 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007811 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007812 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7813 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7814 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007815 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007816
Dan Gohman475871a2008-07-27 21:46:04 +00007817 SDValue Chain = DAG.getEntryNode();
7818 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007819 EVT TheVT = Op.getOperand(0).getValueType();
7820 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007821 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007822 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007823 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007824 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007825 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007826 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007827 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007828 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007829
Chris Lattner492a43e2010-09-22 01:28:21 +00007830 MachineMemOperand *MMO =
7831 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7832 MachineMemOperand::MOLoad, MemSize, MemSize);
7833 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7834 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007835 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007836 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007837 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7838 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007839
Chris Lattner07290932010-09-22 01:05:16 +00007840 MachineMemOperand *MMO =
7841 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7842 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007843
Evan Cheng0db9fe62006-04-25 20:13:52 +00007844 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007845 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007846 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7847 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007848
Chris Lattner27a6c732007-11-24 07:07:01 +00007849 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007850}
7851
Dan Gohmand858e902010-04-17 15:26:15 +00007852SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7853 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007854 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007855 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007856
Eli Friedman948e95a2009-05-23 09:59:16 +00007857 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007858 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007859 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7860 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007861
Chris Lattner27a6c732007-11-24 07:07:01 +00007862 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007863 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007864 FIST, StackSlot, MachinePointerInfo(),
7865 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007866}
7867
Dan Gohmand858e902010-04-17 15:26:15 +00007868SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7869 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007870 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7871 SDValue FIST = Vals.first, StackSlot = Vals.second;
7872 assert(FIST.getNode() && "Unexpected failure");
7873
7874 // Load the result.
7875 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007876 FIST, StackSlot, MachinePointerInfo(),
7877 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007878}
7879
Dan Gohmand858e902010-04-17 15:26:15 +00007880SDValue X86TargetLowering::LowerFABS(SDValue Op,
7881 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007882 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007883 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007884 EVT VT = Op.getValueType();
7885 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007886 if (VT.isVector())
7887 EltVT = VT.getVectorElementType();
Chad Rosier01d426e2011-12-15 01:16:09 +00007888 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007889 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007890 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007891 CV.assign(2, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007892 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007893 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007894 CV.assign(4, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007895 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007896 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007897 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007898 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007899 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007900 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007901 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007902}
7903
Dan Gohmand858e902010-04-17 15:26:15 +00007904SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007905 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007906 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007907 EVT VT = Op.getValueType();
7908 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007909 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7910 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007911 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007912 NumElts = VT.getVectorNumElements();
7913 }
7914 SmallVector<Constant*,8> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007915 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007916 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Chad Rosiera860b182011-12-15 01:02:25 +00007917 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007918 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007919 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Chad Rosiera860b182011-12-15 01:02:25 +00007920 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007921 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007922 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007923 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007924 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007925 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007926 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007927 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007928 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007929 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007930 DAG.getNode(ISD::XOR, dl, XORVT,
7931 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007932 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007933 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007934 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007935 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007936 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007937}
7938
Dan Gohmand858e902010-04-17 15:26:15 +00007939SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007940 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007941 SDValue Op0 = Op.getOperand(0);
7942 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007943 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007944 EVT VT = Op.getValueType();
7945 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007946
7947 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007948 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007949 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007950 SrcVT = VT;
7951 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007952 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007953 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007954 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007955 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007956 }
7957
7958 // At this point the operands and the result should have the same
7959 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007960
Evan Cheng68c47cb2007-01-05 07:55:56 +00007961 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007962 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007963 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007964 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7965 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007966 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007967 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7968 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7969 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7970 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007971 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007972 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007973 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007974 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007975 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007976 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007977 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007978
7979 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007980 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007981 // Op0 is MVT::f32, Op1 is MVT::f64.
7982 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7983 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7984 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007985 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007986 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007987 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007988 }
7989
Evan Cheng73d6cf12007-01-05 21:37:56 +00007990 // Clear first operand sign bit.
7991 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007992 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007993 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7994 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007995 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007996 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7997 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7998 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7999 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008000 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008001 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008002 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008003 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008004 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008005 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008006 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008007
8008 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008009 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008010}
8011
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008012SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8013 SDValue N0 = Op.getOperand(0);
8014 DebugLoc dl = Op.getDebugLoc();
8015 EVT VT = Op.getValueType();
8016
8017 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8018 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8019 DAG.getConstant(1, VT));
8020 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8021}
8022
Dan Gohman076aee32009-03-04 19:44:21 +00008023/// Emit nodes that will be selected as "test Op0,Op0", or something
8024/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008025SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008026 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008027 DebugLoc dl = Op.getDebugLoc();
8028
Dan Gohman31125812009-03-07 01:58:32 +00008029 // CF and OF aren't always set the way we want. Determine which
8030 // of these we need.
8031 bool NeedCF = false;
8032 bool NeedOF = false;
8033 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008034 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008035 case X86::COND_A: case X86::COND_AE:
8036 case X86::COND_B: case X86::COND_BE:
8037 NeedCF = true;
8038 break;
8039 case X86::COND_G: case X86::COND_GE:
8040 case X86::COND_L: case X86::COND_LE:
8041 case X86::COND_O: case X86::COND_NO:
8042 NeedOF = true;
8043 break;
Dan Gohman31125812009-03-07 01:58:32 +00008044 }
8045
Dan Gohman076aee32009-03-04 19:44:21 +00008046 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008047 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8048 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008049 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8050 // Emit a CMP with 0, which is the TEST pattern.
8051 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8052 DAG.getConstant(0, Op.getValueType()));
8053
8054 unsigned Opcode = 0;
8055 unsigned NumOperands = 0;
8056 switch (Op.getNode()->getOpcode()) {
8057 case ISD::ADD:
8058 // Due to an isel shortcoming, be conservative if this add is likely to be
8059 // selected as part of a load-modify-store instruction. When the root node
8060 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8061 // uses of other nodes in the match, such as the ADD in this case. This
8062 // leads to the ADD being left around and reselected, with the result being
8063 // two adds in the output. Alas, even if none our users are stores, that
8064 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8065 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8066 // climbing the DAG back to the root, and it doesn't seem to be worth the
8067 // effort.
8068 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008069 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8070 if (UI->getOpcode() != ISD::CopyToReg &&
8071 UI->getOpcode() != ISD::SETCC &&
8072 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008073 goto default_case;
8074
8075 if (ConstantSDNode *C =
8076 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8077 // An add of one will be selected as an INC.
8078 if (C->getAPIntValue() == 1) {
8079 Opcode = X86ISD::INC;
8080 NumOperands = 1;
8081 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008082 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008083
8084 // An add of negative one (subtract of one) will be selected as a DEC.
8085 if (C->getAPIntValue().isAllOnesValue()) {
8086 Opcode = X86ISD::DEC;
8087 NumOperands = 1;
8088 break;
8089 }
Dan Gohman076aee32009-03-04 19:44:21 +00008090 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008091
8092 // Otherwise use a regular EFLAGS-setting add.
8093 Opcode = X86ISD::ADD;
8094 NumOperands = 2;
8095 break;
8096 case ISD::AND: {
8097 // If the primary and result isn't used, don't bother using X86ISD::AND,
8098 // because a TEST instruction will be better.
8099 bool NonFlagUse = false;
8100 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8101 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8102 SDNode *User = *UI;
8103 unsigned UOpNo = UI.getOperandNo();
8104 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8105 // Look pass truncate.
8106 UOpNo = User->use_begin().getOperandNo();
8107 User = *User->use_begin();
8108 }
8109
8110 if (User->getOpcode() != ISD::BRCOND &&
8111 User->getOpcode() != ISD::SETCC &&
8112 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8113 NonFlagUse = true;
8114 break;
8115 }
Dan Gohman076aee32009-03-04 19:44:21 +00008116 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008117
8118 if (!NonFlagUse)
8119 break;
8120 }
8121 // FALL THROUGH
8122 case ISD::SUB:
8123 case ISD::OR:
8124 case ISD::XOR:
8125 // Due to the ISEL shortcoming noted above, be conservative if this op is
8126 // likely to be selected as part of a load-modify-store instruction.
8127 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8128 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8129 if (UI->getOpcode() == ISD::STORE)
8130 goto default_case;
8131
8132 // Otherwise use a regular EFLAGS-setting instruction.
8133 switch (Op.getNode()->getOpcode()) {
8134 default: llvm_unreachable("unexpected operator!");
8135 case ISD::SUB: Opcode = X86ISD::SUB; break;
8136 case ISD::OR: Opcode = X86ISD::OR; break;
8137 case ISD::XOR: Opcode = X86ISD::XOR; break;
8138 case ISD::AND: Opcode = X86ISD::AND; break;
8139 }
8140
8141 NumOperands = 2;
8142 break;
8143 case X86ISD::ADD:
8144 case X86ISD::SUB:
8145 case X86ISD::INC:
8146 case X86ISD::DEC:
8147 case X86ISD::OR:
8148 case X86ISD::XOR:
8149 case X86ISD::AND:
8150 return SDValue(Op.getNode(), 1);
8151 default:
8152 default_case:
8153 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008154 }
8155
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008156 if (Opcode == 0)
8157 // Emit a CMP with 0, which is the TEST pattern.
8158 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8159 DAG.getConstant(0, Op.getValueType()));
8160
8161 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8162 SmallVector<SDValue, 4> Ops;
8163 for (unsigned i = 0; i != NumOperands; ++i)
8164 Ops.push_back(Op.getOperand(i));
8165
8166 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8167 DAG.ReplaceAllUsesWith(Op, New);
8168 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008169}
8170
8171/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8172/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008173SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008174 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008175 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8176 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008177 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008178
8179 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008180 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008181}
8182
Evan Chengd40d03e2010-01-06 19:38:29 +00008183/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8184/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008185SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8186 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008187 SDValue Op0 = And.getOperand(0);
8188 SDValue Op1 = And.getOperand(1);
8189 if (Op0.getOpcode() == ISD::TRUNCATE)
8190 Op0 = Op0.getOperand(0);
8191 if (Op1.getOpcode() == ISD::TRUNCATE)
8192 Op1 = Op1.getOperand(0);
8193
Evan Chengd40d03e2010-01-06 19:38:29 +00008194 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008195 if (Op1.getOpcode() == ISD::SHL)
8196 std::swap(Op0, Op1);
8197 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008198 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8199 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008200 // If we looked past a truncate, check that it's only truncating away
8201 // known zeros.
8202 unsigned BitWidth = Op0.getValueSizeInBits();
8203 unsigned AndBitWidth = And.getValueSizeInBits();
8204 if (BitWidth > AndBitWidth) {
8205 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8206 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8207 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8208 return SDValue();
8209 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008210 LHS = Op1;
8211 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008212 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008213 } else if (Op1.getOpcode() == ISD::Constant) {
8214 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008215 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008216 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008217
8218 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008219 LHS = AndLHS.getOperand(0);
8220 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008221 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008222
8223 // Use BT if the immediate can't be encoded in a TEST instruction.
8224 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8225 LHS = AndLHS;
8226 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8227 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008228 }
Evan Cheng0488db92007-09-25 01:57:46 +00008229
Evan Chengd40d03e2010-01-06 19:38:29 +00008230 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008231 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008232 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008233 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008234 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008235 // Also promote i16 to i32 for performance / code size reason.
8236 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008237 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008238 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008239
Evan Chengd40d03e2010-01-06 19:38:29 +00008240 // If the operand types disagree, extend the shift amount to match. Since
8241 // BT ignores high bits (like shifts) we can use anyextend.
8242 if (LHS.getValueType() != RHS.getValueType())
8243 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008244
Evan Chengd40d03e2010-01-06 19:38:29 +00008245 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8246 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8247 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8248 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008249 }
8250
Evan Cheng54de3ea2010-01-05 06:52:31 +00008251 return SDValue();
8252}
8253
Dan Gohmand858e902010-04-17 15:26:15 +00008254SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008255
8256 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8257
Evan Cheng54de3ea2010-01-05 06:52:31 +00008258 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8259 SDValue Op0 = Op.getOperand(0);
8260 SDValue Op1 = Op.getOperand(1);
8261 DebugLoc dl = Op.getDebugLoc();
8262 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8263
8264 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008265 // Lower (X & (1 << N)) == 0 to BT(X, N).
8266 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8267 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008268 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008269 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008270 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008271 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8272 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8273 if (NewSetCC.getNode())
8274 return NewSetCC;
8275 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008276
Chris Lattner481eebc2010-12-19 21:23:48 +00008277 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8278 // these.
8279 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008280 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008281 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8282 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008283
Chris Lattner481eebc2010-12-19 21:23:48 +00008284 // If the input is a setcc, then reuse the input setcc or use a new one with
8285 // the inverted condition.
8286 if (Op0.getOpcode() == X86ISD::SETCC) {
8287 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8288 bool Invert = (CC == ISD::SETNE) ^
8289 cast<ConstantSDNode>(Op1)->isNullValue();
8290 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008291
Evan Cheng2c755ba2010-02-27 07:36:59 +00008292 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008293 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8294 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8295 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008296 }
8297
Evan Chenge5b51ac2010-04-17 06:13:15 +00008298 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008299 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008300 if (X86CC == X86::COND_INVALID)
8301 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008302
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008303 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008304 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008305 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008306}
8307
Craig Topper89af15e2011-09-18 08:03:58 +00008308// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008309// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008310static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008311 EVT VT = Op.getValueType();
8312
Duncan Sands28b77e92011-09-06 19:07:46 +00008313 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008314 "Unsupported value type for operation");
8315
8316 int NumElems = VT.getVectorNumElements();
8317 DebugLoc dl = Op.getDebugLoc();
8318 SDValue CC = Op.getOperand(2);
8319 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8320 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8321
8322 // Extract the LHS vectors
8323 SDValue LHS = Op.getOperand(0);
8324 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8325 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8326
8327 // Extract the RHS vectors
8328 SDValue RHS = Op.getOperand(1);
8329 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8330 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8331
8332 // Issue the operation on the smaller types and concatenate the result back
8333 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8334 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8335 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8336 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8337 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8338}
8339
8340
Dan Gohmand858e902010-04-17 15:26:15 +00008341SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008342 SDValue Cond;
8343 SDValue Op0 = Op.getOperand(0);
8344 SDValue Op1 = Op.getOperand(1);
8345 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008346 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008347 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8348 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008349 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008350
8351 if (isFP) {
8352 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008353 EVT EltVT = Op0.getValueType().getVectorElementType();
8354 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8355
8356 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008357 bool Swap = false;
8358
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008359 // SSE Condition code mapping:
8360 // 0 - EQ
8361 // 1 - LT
8362 // 2 - LE
8363 // 3 - UNORD
8364 // 4 - NEQ
8365 // 5 - NLT
8366 // 6 - NLE
8367 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008368 switch (SetCCOpcode) {
8369 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008370 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008371 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008372 case ISD::SETOGT:
8373 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008374 case ISD::SETLT:
8375 case ISD::SETOLT: SSECC = 1; break;
8376 case ISD::SETOGE:
8377 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008378 case ISD::SETLE:
8379 case ISD::SETOLE: SSECC = 2; break;
8380 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008381 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008382 case ISD::SETNE: SSECC = 4; break;
8383 case ISD::SETULE: Swap = true;
8384 case ISD::SETUGE: SSECC = 5; break;
8385 case ISD::SETULT: Swap = true;
8386 case ISD::SETUGT: SSECC = 6; break;
8387 case ISD::SETO: SSECC = 7; break;
8388 }
8389 if (Swap)
8390 std::swap(Op0, Op1);
8391
Nate Begemanfb8ead02008-07-25 19:05:58 +00008392 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008393 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008394 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008395 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008396 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8397 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008398 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008399 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008400 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008401 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8402 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008403 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008404 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008405 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008406 }
8407 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008408 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008409 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008410
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008411 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008412 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008413 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008414
Nate Begeman30a0de92008-07-17 16:51:19 +00008415 // We are handling one of the integer comparisons here. Since SSE only has
8416 // GT and EQ comparisons for integer, swapping operands and multiple
8417 // operations may be required for some comparisons.
8418 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8419 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008420
Craig Topper0a150352011-11-09 08:06:13 +00008421 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008422 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008423 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8424 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8425 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8426 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008427 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008428
Nate Begeman30a0de92008-07-17 16:51:19 +00008429 switch (SetCCOpcode) {
8430 default: break;
8431 case ISD::SETNE: Invert = true;
8432 case ISD::SETEQ: Opc = EQOpc; break;
8433 case ISD::SETLT: Swap = true;
8434 case ISD::SETGT: Opc = GTOpc; break;
8435 case ISD::SETGE: Swap = true;
8436 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8437 case ISD::SETULT: Swap = true;
8438 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8439 case ISD::SETUGE: Swap = true;
8440 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8441 }
8442 if (Swap)
8443 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008444
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008445 // Check that the operation in question is available (most are plain SSE2,
8446 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topperd0a31172012-01-10 06:37:29 +00008447 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008448 return SDValue();
Craig Topperd0a31172012-01-10 06:37:29 +00008449 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008450 return SDValue();
8451
Nate Begeman30a0de92008-07-17 16:51:19 +00008452 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8453 // bits of the inputs before performing those operations.
8454 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008455 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008456 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8457 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008458 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008459 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8460 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008461 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8462 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008463 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008464
Dale Johannesenace16102009-02-03 19:33:06 +00008465 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008466
8467 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008468 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008469 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008470
Nate Begeman30a0de92008-07-17 16:51:19 +00008471 return Result;
8472}
Evan Cheng0488db92007-09-25 01:57:46 +00008473
Evan Cheng370e5342008-12-03 08:38:43 +00008474// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008475static bool isX86LogicalCmp(SDValue Op) {
8476 unsigned Opc = Op.getNode()->getOpcode();
8477 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8478 return true;
8479 if (Op.getResNo() == 1 &&
8480 (Opc == X86ISD::ADD ||
8481 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008482 Opc == X86ISD::ADC ||
8483 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008484 Opc == X86ISD::SMUL ||
8485 Opc == X86ISD::UMUL ||
8486 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008487 Opc == X86ISD::DEC ||
8488 Opc == X86ISD::OR ||
8489 Opc == X86ISD::XOR ||
8490 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008491 return true;
8492
Chris Lattner9637d5b2010-12-05 07:49:54 +00008493 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8494 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008495
Dan Gohman076aee32009-03-04 19:44:21 +00008496 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008497}
8498
Chris Lattnera2b56002010-12-05 01:23:24 +00008499static bool isZero(SDValue V) {
8500 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8501 return C && C->isNullValue();
8502}
8503
Chris Lattner96908b12010-12-05 02:00:51 +00008504static bool isAllOnes(SDValue V) {
8505 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8506 return C && C->isAllOnesValue();
8507}
8508
Dan Gohmand858e902010-04-17 15:26:15 +00008509SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008510 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008511 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008512 SDValue Op1 = Op.getOperand(1);
8513 SDValue Op2 = Op.getOperand(2);
8514 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008515 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008516
Dan Gohman1a492952009-10-20 16:22:37 +00008517 if (Cond.getOpcode() == ISD::SETCC) {
8518 SDValue NewCond = LowerSETCC(Cond, DAG);
8519 if (NewCond.getNode())
8520 Cond = NewCond;
8521 }
Evan Cheng734503b2006-09-11 02:19:56 +00008522
Chris Lattnera2b56002010-12-05 01:23:24 +00008523 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008524 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008525 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008526 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008527 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008528 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8529 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008530 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008531
Chris Lattnera2b56002010-12-05 01:23:24 +00008532 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008533
8534 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008535 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8536 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008537
8538 SDValue CmpOp0 = Cmp.getOperand(0);
8539 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8540 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008541
Chris Lattner96908b12010-12-05 02:00:51 +00008542 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008543 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8544 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008545
Chris Lattner96908b12010-12-05 02:00:51 +00008546 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8547 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008548
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008549 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008550 if (N2C == 0 || !N2C->isNullValue())
8551 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8552 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008553 }
8554 }
8555
Chris Lattnera2b56002010-12-05 01:23:24 +00008556 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008557 if (Cond.getOpcode() == ISD::AND &&
8558 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8559 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008560 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008561 Cond = Cond.getOperand(0);
8562 }
8563
Evan Cheng3f41d662007-10-08 22:16:29 +00008564 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8565 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008566 unsigned CondOpcode = Cond.getOpcode();
8567 if (CondOpcode == X86ISD::SETCC ||
8568 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008569 CC = Cond.getOperand(0);
8570
Dan Gohman475871a2008-07-27 21:46:04 +00008571 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008572 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008573 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008574
Evan Cheng3f41d662007-10-08 22:16:29 +00008575 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008576 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008577 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008578 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008579
Chris Lattnerd1980a52009-03-12 06:52:53 +00008580 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8581 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008582 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008583 addTest = false;
8584 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008585 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8586 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8587 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8588 Cond.getOperand(0).getValueType() != MVT::i8)) {
8589 SDValue LHS = Cond.getOperand(0);
8590 SDValue RHS = Cond.getOperand(1);
8591 unsigned X86Opcode;
8592 unsigned X86Cond;
8593 SDVTList VTs;
8594 switch (CondOpcode) {
8595 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8596 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8597 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8598 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8599 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8600 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8601 default: llvm_unreachable("unexpected overflowing operator");
8602 }
8603 if (CondOpcode == ISD::UMULO)
8604 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8605 MVT::i32);
8606 else
8607 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8608
8609 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8610
8611 if (CondOpcode == ISD::UMULO)
8612 Cond = X86Op.getValue(2);
8613 else
8614 Cond = X86Op.getValue(1);
8615
8616 CC = DAG.getConstant(X86Cond, MVT::i8);
8617 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008618 }
8619
8620 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008621 // Look pass the truncate.
8622 if (Cond.getOpcode() == ISD::TRUNCATE)
8623 Cond = Cond.getOperand(0);
8624
8625 // We know the result of AND is compared against zero. Try to match
8626 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008627 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008628 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008629 if (NewSetCC.getNode()) {
8630 CC = NewSetCC.getOperand(0);
8631 Cond = NewSetCC.getOperand(1);
8632 addTest = false;
8633 }
8634 }
8635 }
8636
8637 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008638 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008639 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008640 }
8641
Benjamin Kramere915ff32010-12-22 23:09:28 +00008642 // a < b ? -1 : 0 -> RES = ~setcc_carry
8643 // a < b ? 0 : -1 -> RES = setcc_carry
8644 // a >= b ? -1 : 0 -> RES = setcc_carry
8645 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8646 if (Cond.getOpcode() == X86ISD::CMP) {
8647 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8648
8649 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8650 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8651 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8652 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8653 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8654 return DAG.getNOT(DL, Res, Res.getValueType());
8655 return Res;
8656 }
8657 }
8658
Evan Cheng0488db92007-09-25 01:57:46 +00008659 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8660 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008661 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008662 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008663 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008664}
8665
Evan Cheng370e5342008-12-03 08:38:43 +00008666// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8667// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8668// from the AND / OR.
8669static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8670 Opc = Op.getOpcode();
8671 if (Opc != ISD::OR && Opc != ISD::AND)
8672 return false;
8673 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8674 Op.getOperand(0).hasOneUse() &&
8675 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8676 Op.getOperand(1).hasOneUse());
8677}
8678
Evan Cheng961d6d42009-02-02 08:19:07 +00008679// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8680// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008681static bool isXor1OfSetCC(SDValue Op) {
8682 if (Op.getOpcode() != ISD::XOR)
8683 return false;
8684 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8685 if (N1C && N1C->getAPIntValue() == 1) {
8686 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8687 Op.getOperand(0).hasOneUse();
8688 }
8689 return false;
8690}
8691
Dan Gohmand858e902010-04-17 15:26:15 +00008692SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008693 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008694 SDValue Chain = Op.getOperand(0);
8695 SDValue Cond = Op.getOperand(1);
8696 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008697 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008698 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008699 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008700
Dan Gohman1a492952009-10-20 16:22:37 +00008701 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008702 // Check for setcc([su]{add,sub,mul}o == 0).
8703 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8704 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8705 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8706 Cond.getOperand(0).getResNo() == 1 &&
8707 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8708 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8709 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8710 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8711 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8712 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8713 Inverted = true;
8714 Cond = Cond.getOperand(0);
8715 } else {
8716 SDValue NewCond = LowerSETCC(Cond, DAG);
8717 if (NewCond.getNode())
8718 Cond = NewCond;
8719 }
Dan Gohman1a492952009-10-20 16:22:37 +00008720 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008721#if 0
8722 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008723 else if (Cond.getOpcode() == X86ISD::ADD ||
8724 Cond.getOpcode() == X86ISD::SUB ||
8725 Cond.getOpcode() == X86ISD::SMUL ||
8726 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008727 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008728#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008729
Evan Chengad9c0a32009-12-15 00:53:42 +00008730 // Look pass (and (setcc_carry (cmp ...)), 1).
8731 if (Cond.getOpcode() == ISD::AND &&
8732 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8733 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008734 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008735 Cond = Cond.getOperand(0);
8736 }
8737
Evan Cheng3f41d662007-10-08 22:16:29 +00008738 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8739 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008740 unsigned CondOpcode = Cond.getOpcode();
8741 if (CondOpcode == X86ISD::SETCC ||
8742 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008743 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008744
Dan Gohman475871a2008-07-27 21:46:04 +00008745 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008746 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008747 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008748 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008749 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008750 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008751 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008752 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008753 default: break;
8754 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008755 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008756 // These can only come from an arithmetic instruction with overflow,
8757 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008758 Cond = Cond.getNode()->getOperand(1);
8759 addTest = false;
8760 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008761 }
Evan Cheng0488db92007-09-25 01:57:46 +00008762 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008763 }
8764 CondOpcode = Cond.getOpcode();
8765 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8766 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8767 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8768 Cond.getOperand(0).getValueType() != MVT::i8)) {
8769 SDValue LHS = Cond.getOperand(0);
8770 SDValue RHS = Cond.getOperand(1);
8771 unsigned X86Opcode;
8772 unsigned X86Cond;
8773 SDVTList VTs;
8774 switch (CondOpcode) {
8775 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8776 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8777 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8778 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8779 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8780 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8781 default: llvm_unreachable("unexpected overflowing operator");
8782 }
8783 if (Inverted)
8784 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8785 if (CondOpcode == ISD::UMULO)
8786 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8787 MVT::i32);
8788 else
8789 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8790
8791 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8792
8793 if (CondOpcode == ISD::UMULO)
8794 Cond = X86Op.getValue(2);
8795 else
8796 Cond = X86Op.getValue(1);
8797
8798 CC = DAG.getConstant(X86Cond, MVT::i8);
8799 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008800 } else {
8801 unsigned CondOpc;
8802 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8803 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008804 if (CondOpc == ISD::OR) {
8805 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8806 // two branches instead of an explicit OR instruction with a
8807 // separate test.
8808 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008809 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008810 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008811 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008812 Chain, Dest, CC, Cmp);
8813 CC = Cond.getOperand(1).getOperand(0);
8814 Cond = Cmp;
8815 addTest = false;
8816 }
8817 } else { // ISD::AND
8818 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8819 // two branches instead of an explicit AND instruction with a
8820 // separate test. However, we only do this if this block doesn't
8821 // have a fall-through edge, because this requires an explicit
8822 // jmp when the condition is false.
8823 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008824 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008825 Op.getNode()->hasOneUse()) {
8826 X86::CondCode CCode =
8827 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8828 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008829 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008830 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008831 // Look for an unconditional branch following this conditional branch.
8832 // We need this because we need to reverse the successors in order
8833 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008834 if (User->getOpcode() == ISD::BR) {
8835 SDValue FalseBB = User->getOperand(1);
8836 SDNode *NewBR =
8837 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008838 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008839 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008840 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008841
Dale Johannesene4d209d2009-02-03 20:21:25 +00008842 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008843 Chain, Dest, CC, Cmp);
8844 X86::CondCode CCode =
8845 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8846 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008847 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008848 Cond = Cmp;
8849 addTest = false;
8850 }
8851 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008852 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008853 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8854 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8855 // It should be transformed during dag combiner except when the condition
8856 // is set by a arithmetics with overflow node.
8857 X86::CondCode CCode =
8858 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8859 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008860 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008861 Cond = Cond.getOperand(0).getOperand(1);
8862 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008863 } else if (Cond.getOpcode() == ISD::SETCC &&
8864 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8865 // For FCMP_OEQ, we can emit
8866 // two branches instead of an explicit AND instruction with a
8867 // separate test. However, we only do this if this block doesn't
8868 // have a fall-through edge, because this requires an explicit
8869 // jmp when the condition is false.
8870 if (Op.getNode()->hasOneUse()) {
8871 SDNode *User = *Op.getNode()->use_begin();
8872 // Look for an unconditional branch following this conditional branch.
8873 // We need this because we need to reverse the successors in order
8874 // to implement FCMP_OEQ.
8875 if (User->getOpcode() == ISD::BR) {
8876 SDValue FalseBB = User->getOperand(1);
8877 SDNode *NewBR =
8878 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8879 assert(NewBR == User);
8880 (void)NewBR;
8881 Dest = FalseBB;
8882
8883 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8884 Cond.getOperand(0), Cond.getOperand(1));
8885 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8886 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8887 Chain, Dest, CC, Cmp);
8888 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8889 Cond = Cmp;
8890 addTest = false;
8891 }
8892 }
8893 } else if (Cond.getOpcode() == ISD::SETCC &&
8894 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8895 // For FCMP_UNE, we can emit
8896 // two branches instead of an explicit AND instruction with a
8897 // separate test. However, we only do this if this block doesn't
8898 // have a fall-through edge, because this requires an explicit
8899 // jmp when the condition is false.
8900 if (Op.getNode()->hasOneUse()) {
8901 SDNode *User = *Op.getNode()->use_begin();
8902 // Look for an unconditional branch following this conditional branch.
8903 // We need this because we need to reverse the successors in order
8904 // to implement FCMP_UNE.
8905 if (User->getOpcode() == ISD::BR) {
8906 SDValue FalseBB = User->getOperand(1);
8907 SDNode *NewBR =
8908 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8909 assert(NewBR == User);
8910 (void)NewBR;
8911
8912 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8913 Cond.getOperand(0), Cond.getOperand(1));
8914 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8915 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8916 Chain, Dest, CC, Cmp);
8917 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8918 Cond = Cmp;
8919 addTest = false;
8920 Dest = FalseBB;
8921 }
8922 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008923 }
Evan Cheng0488db92007-09-25 01:57:46 +00008924 }
8925
8926 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008927 // Look pass the truncate.
8928 if (Cond.getOpcode() == ISD::TRUNCATE)
8929 Cond = Cond.getOperand(0);
8930
8931 // We know the result of AND is compared against zero. Try to match
8932 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008933 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008934 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8935 if (NewSetCC.getNode()) {
8936 CC = NewSetCC.getOperand(0);
8937 Cond = NewSetCC.getOperand(1);
8938 addTest = false;
8939 }
8940 }
8941 }
8942
8943 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008944 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008945 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008946 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008947 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008948 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008949}
8950
Anton Korobeynikove060b532007-04-17 19:34:00 +00008951
8952// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8953// Calls to _alloca is needed to probe the stack when allocating more than 4k
8954// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8955// that the guard pages used by the OS virtual memory manager are allocated in
8956// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008957SDValue
8958X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008959 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008960 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008961 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008962 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008963 "are being used");
8964 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008965 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008966
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008967 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008968 SDValue Chain = Op.getOperand(0);
8969 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008970 // FIXME: Ensure alignment here
8971
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008972 bool Is64Bit = Subtarget->is64Bit();
8973 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008974
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008975 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008976 MachineFunction &MF = DAG.getMachineFunction();
8977 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008978
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008979 if (Is64Bit) {
8980 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008981 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008982 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008983
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008984 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8985 I != E; I++)
8986 if (I->hasNestAttr())
8987 report_fatal_error("Cannot use segmented stacks with functions that "
8988 "have nested arguments.");
8989 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008990
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008991 const TargetRegisterClass *AddrRegClass =
8992 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8993 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8994 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8995 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8996 DAG.getRegister(Vreg, SPTy));
8997 SDValue Ops1[2] = { Value, Chain };
8998 return DAG.getMergeValues(Ops1, 2, dl);
8999 } else {
9000 SDValue Flag;
9001 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009002
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009003 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9004 Flag = Chain.getValue(1);
9005 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009006
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009007 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9008 Flag = Chain.getValue(1);
9009
9010 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9011
9012 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9013 return DAG.getMergeValues(Ops1, 2, dl);
9014 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009015}
9016
Dan Gohmand858e902010-04-17 15:26:15 +00009017SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009018 MachineFunction &MF = DAG.getMachineFunction();
9019 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9020
Dan Gohman69de1932008-02-06 22:27:42 +00009021 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009022 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009023
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009024 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009025 // vastart just stores the address of the VarArgsFrameIndex slot into the
9026 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009027 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9028 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009029 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9030 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009031 }
9032
9033 // __va_list_tag:
9034 // gp_offset (0 - 6 * 8)
9035 // fp_offset (48 - 48 + 8 * 16)
9036 // overflow_arg_area (point to parameters coming in memory).
9037 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009038 SmallVector<SDValue, 8> MemOps;
9039 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009040 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009041 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009042 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9043 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009044 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009045 MemOps.push_back(Store);
9046
9047 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009048 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009049 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009050 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009051 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9052 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009053 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009054 MemOps.push_back(Store);
9055
9056 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009057 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009058 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009059 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9060 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009061 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9062 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009063 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009064 MemOps.push_back(Store);
9065
9066 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009067 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009068 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009069 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9070 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009071 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9072 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009073 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009074 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009075 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009076}
9077
Dan Gohmand858e902010-04-17 15:26:15 +00009078SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009079 assert(Subtarget->is64Bit() &&
9080 "LowerVAARG only handles 64-bit va_arg!");
9081 assert((Subtarget->isTargetLinux() ||
9082 Subtarget->isTargetDarwin()) &&
9083 "Unhandled target in LowerVAARG");
9084 assert(Op.getNode()->getNumOperands() == 4);
9085 SDValue Chain = Op.getOperand(0);
9086 SDValue SrcPtr = Op.getOperand(1);
9087 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9088 unsigned Align = Op.getConstantOperandVal(3);
9089 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009090
Dan Gohman320afb82010-10-12 18:00:49 +00009091 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009092 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009093 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9094 uint8_t ArgMode;
9095
9096 // Decide which area this value should be read from.
9097 // TODO: Implement the AMD64 ABI in its entirety. This simple
9098 // selection mechanism works only for the basic types.
9099 if (ArgVT == MVT::f80) {
9100 llvm_unreachable("va_arg for f80 not yet implemented");
9101 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9102 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9103 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9104 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9105 } else {
9106 llvm_unreachable("Unhandled argument type in LowerVAARG");
9107 }
9108
9109 if (ArgMode == 2) {
9110 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009111 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009112 !(DAG.getMachineFunction()
9113 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009114 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009115 }
9116
9117 // Insert VAARG_64 node into the DAG
9118 // VAARG_64 returns two values: Variable Argument Address, Chain
9119 SmallVector<SDValue, 11> InstOps;
9120 InstOps.push_back(Chain);
9121 InstOps.push_back(SrcPtr);
9122 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9123 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9124 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9125 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9126 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9127 VTs, &InstOps[0], InstOps.size(),
9128 MVT::i64,
9129 MachinePointerInfo(SV),
9130 /*Align=*/0,
9131 /*Volatile=*/false,
9132 /*ReadMem=*/true,
9133 /*WriteMem=*/true);
9134 Chain = VAARG.getValue(1);
9135
9136 // Load the next argument and return it
9137 return DAG.getLoad(ArgVT, dl,
9138 Chain,
9139 VAARG,
9140 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009141 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009142}
9143
Dan Gohmand858e902010-04-17 15:26:15 +00009144SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009145 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009146 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009147 SDValue Chain = Op.getOperand(0);
9148 SDValue DstPtr = Op.getOperand(1);
9149 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009150 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9151 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009152 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009153
Chris Lattnere72f2022010-09-21 05:40:29 +00009154 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009155 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009156 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009157 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009158}
9159
Dan Gohman475871a2008-07-27 21:46:04 +00009160SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009161X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009162 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009163 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009164 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009165 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009166 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009167 case Intrinsic::x86_sse_comieq_ss:
9168 case Intrinsic::x86_sse_comilt_ss:
9169 case Intrinsic::x86_sse_comile_ss:
9170 case Intrinsic::x86_sse_comigt_ss:
9171 case Intrinsic::x86_sse_comige_ss:
9172 case Intrinsic::x86_sse_comineq_ss:
9173 case Intrinsic::x86_sse_ucomieq_ss:
9174 case Intrinsic::x86_sse_ucomilt_ss:
9175 case Intrinsic::x86_sse_ucomile_ss:
9176 case Intrinsic::x86_sse_ucomigt_ss:
9177 case Intrinsic::x86_sse_ucomige_ss:
9178 case Intrinsic::x86_sse_ucomineq_ss:
9179 case Intrinsic::x86_sse2_comieq_sd:
9180 case Intrinsic::x86_sse2_comilt_sd:
9181 case Intrinsic::x86_sse2_comile_sd:
9182 case Intrinsic::x86_sse2_comigt_sd:
9183 case Intrinsic::x86_sse2_comige_sd:
9184 case Intrinsic::x86_sse2_comineq_sd:
9185 case Intrinsic::x86_sse2_ucomieq_sd:
9186 case Intrinsic::x86_sse2_ucomilt_sd:
9187 case Intrinsic::x86_sse2_ucomile_sd:
9188 case Intrinsic::x86_sse2_ucomigt_sd:
9189 case Intrinsic::x86_sse2_ucomige_sd:
9190 case Intrinsic::x86_sse2_ucomineq_sd: {
9191 unsigned Opc = 0;
9192 ISD::CondCode CC = ISD::SETCC_INVALID;
9193 switch (IntNo) {
9194 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009195 case Intrinsic::x86_sse_comieq_ss:
9196 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009197 Opc = X86ISD::COMI;
9198 CC = ISD::SETEQ;
9199 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009200 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009201 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009202 Opc = X86ISD::COMI;
9203 CC = ISD::SETLT;
9204 break;
9205 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009206 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009207 Opc = X86ISD::COMI;
9208 CC = ISD::SETLE;
9209 break;
9210 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009211 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009212 Opc = X86ISD::COMI;
9213 CC = ISD::SETGT;
9214 break;
9215 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009216 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009217 Opc = X86ISD::COMI;
9218 CC = ISD::SETGE;
9219 break;
9220 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009221 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009222 Opc = X86ISD::COMI;
9223 CC = ISD::SETNE;
9224 break;
9225 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009226 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009227 Opc = X86ISD::UCOMI;
9228 CC = ISD::SETEQ;
9229 break;
9230 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009231 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009232 Opc = X86ISD::UCOMI;
9233 CC = ISD::SETLT;
9234 break;
9235 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009236 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009237 Opc = X86ISD::UCOMI;
9238 CC = ISD::SETLE;
9239 break;
9240 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009241 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009242 Opc = X86ISD::UCOMI;
9243 CC = ISD::SETGT;
9244 break;
9245 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009246 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009247 Opc = X86ISD::UCOMI;
9248 CC = ISD::SETGE;
9249 break;
9250 case Intrinsic::x86_sse_ucomineq_ss:
9251 case Intrinsic::x86_sse2_ucomineq_sd:
9252 Opc = X86ISD::UCOMI;
9253 CC = ISD::SETNE;
9254 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009255 }
Evan Cheng734503b2006-09-11 02:19:56 +00009256
Dan Gohman475871a2008-07-27 21:46:04 +00009257 SDValue LHS = Op.getOperand(1);
9258 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009259 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009260 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009261 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9262 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9263 DAG.getConstant(X86CC, MVT::i8), Cond);
9264 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009265 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009266 // Arithmetic intrinsics.
9267 case Intrinsic::x86_sse3_hadd_ps:
9268 case Intrinsic::x86_sse3_hadd_pd:
9269 case Intrinsic::x86_avx_hadd_ps_256:
9270 case Intrinsic::x86_avx_hadd_pd_256:
9271 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9272 Op.getOperand(1), Op.getOperand(2));
9273 case Intrinsic::x86_sse3_hsub_ps:
9274 case Intrinsic::x86_sse3_hsub_pd:
9275 case Intrinsic::x86_avx_hsub_ps_256:
9276 case Intrinsic::x86_avx_hsub_pd_256:
9277 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9278 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009279 case Intrinsic::x86_avx2_psllv_d:
9280 case Intrinsic::x86_avx2_psllv_q:
9281 case Intrinsic::x86_avx2_psllv_d_256:
9282 case Intrinsic::x86_avx2_psllv_q_256:
9283 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9284 Op.getOperand(1), Op.getOperand(2));
9285 case Intrinsic::x86_avx2_psrlv_d:
9286 case Intrinsic::x86_avx2_psrlv_q:
9287 case Intrinsic::x86_avx2_psrlv_d_256:
9288 case Intrinsic::x86_avx2_psrlv_q_256:
9289 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9290 Op.getOperand(1), Op.getOperand(2));
9291 case Intrinsic::x86_avx2_psrav_d:
9292 case Intrinsic::x86_avx2_psrav_d_256:
9293 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9294 Op.getOperand(1), Op.getOperand(2));
9295
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009296 // ptest and testp intrinsics. The intrinsic these come from are designed to
9297 // return an integer value, not just an instruction so lower it to the ptest
9298 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009299 case Intrinsic::x86_sse41_ptestz:
9300 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009301 case Intrinsic::x86_sse41_ptestnzc:
9302 case Intrinsic::x86_avx_ptestz_256:
9303 case Intrinsic::x86_avx_ptestc_256:
9304 case Intrinsic::x86_avx_ptestnzc_256:
9305 case Intrinsic::x86_avx_vtestz_ps:
9306 case Intrinsic::x86_avx_vtestc_ps:
9307 case Intrinsic::x86_avx_vtestnzc_ps:
9308 case Intrinsic::x86_avx_vtestz_pd:
9309 case Intrinsic::x86_avx_vtestc_pd:
9310 case Intrinsic::x86_avx_vtestnzc_pd:
9311 case Intrinsic::x86_avx_vtestz_ps_256:
9312 case Intrinsic::x86_avx_vtestc_ps_256:
9313 case Intrinsic::x86_avx_vtestnzc_ps_256:
9314 case Intrinsic::x86_avx_vtestz_pd_256:
9315 case Intrinsic::x86_avx_vtestc_pd_256:
9316 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9317 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009318 unsigned X86CC = 0;
9319 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009320 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009321 case Intrinsic::x86_avx_vtestz_ps:
9322 case Intrinsic::x86_avx_vtestz_pd:
9323 case Intrinsic::x86_avx_vtestz_ps_256:
9324 case Intrinsic::x86_avx_vtestz_pd_256:
9325 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009326 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009327 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009328 // ZF = 1
9329 X86CC = X86::COND_E;
9330 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009331 case Intrinsic::x86_avx_vtestc_ps:
9332 case Intrinsic::x86_avx_vtestc_pd:
9333 case Intrinsic::x86_avx_vtestc_ps_256:
9334 case Intrinsic::x86_avx_vtestc_pd_256:
9335 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009336 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009337 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009338 // CF = 1
9339 X86CC = X86::COND_B;
9340 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009341 case Intrinsic::x86_avx_vtestnzc_ps:
9342 case Intrinsic::x86_avx_vtestnzc_pd:
9343 case Intrinsic::x86_avx_vtestnzc_ps_256:
9344 case Intrinsic::x86_avx_vtestnzc_pd_256:
9345 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009346 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009347 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009348 // ZF and CF = 0
9349 X86CC = X86::COND_A;
9350 break;
9351 }
Eric Christopherfd179292009-08-27 18:07:15 +00009352
Eric Christopher71c67532009-07-29 00:28:05 +00009353 SDValue LHS = Op.getOperand(1);
9354 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009355 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9356 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009357 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9358 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9359 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009360 }
Evan Cheng5759f972008-05-04 09:15:50 +00009361
9362 // Fix vector shift instructions where the last operand is a non-immediate
9363 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009364 case Intrinsic::x86_avx2_pslli_w:
9365 case Intrinsic::x86_avx2_pslli_d:
9366 case Intrinsic::x86_avx2_pslli_q:
9367 case Intrinsic::x86_avx2_psrli_w:
9368 case Intrinsic::x86_avx2_psrli_d:
9369 case Intrinsic::x86_avx2_psrli_q:
9370 case Intrinsic::x86_avx2_psrai_w:
9371 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009372 case Intrinsic::x86_sse2_pslli_w:
9373 case Intrinsic::x86_sse2_pslli_d:
9374 case Intrinsic::x86_sse2_pslli_q:
9375 case Intrinsic::x86_sse2_psrli_w:
9376 case Intrinsic::x86_sse2_psrli_d:
9377 case Intrinsic::x86_sse2_psrli_q:
9378 case Intrinsic::x86_sse2_psrai_w:
9379 case Intrinsic::x86_sse2_psrai_d:
9380 case Intrinsic::x86_mmx_pslli_w:
9381 case Intrinsic::x86_mmx_pslli_d:
9382 case Intrinsic::x86_mmx_pslli_q:
9383 case Intrinsic::x86_mmx_psrli_w:
9384 case Intrinsic::x86_mmx_psrli_d:
9385 case Intrinsic::x86_mmx_psrli_q:
9386 case Intrinsic::x86_mmx_psrai_w:
9387 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009388 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009389 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009390 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009391
9392 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009393 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009394 switch (IntNo) {
9395 case Intrinsic::x86_sse2_pslli_w:
9396 NewIntNo = Intrinsic::x86_sse2_psll_w;
9397 break;
9398 case Intrinsic::x86_sse2_pslli_d:
9399 NewIntNo = Intrinsic::x86_sse2_psll_d;
9400 break;
9401 case Intrinsic::x86_sse2_pslli_q:
9402 NewIntNo = Intrinsic::x86_sse2_psll_q;
9403 break;
9404 case Intrinsic::x86_sse2_psrli_w:
9405 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9406 break;
9407 case Intrinsic::x86_sse2_psrli_d:
9408 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9409 break;
9410 case Intrinsic::x86_sse2_psrli_q:
9411 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9412 break;
9413 case Intrinsic::x86_sse2_psrai_w:
9414 NewIntNo = Intrinsic::x86_sse2_psra_w;
9415 break;
9416 case Intrinsic::x86_sse2_psrai_d:
9417 NewIntNo = Intrinsic::x86_sse2_psra_d;
9418 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009419 case Intrinsic::x86_avx2_pslli_w:
9420 NewIntNo = Intrinsic::x86_avx2_psll_w;
9421 break;
9422 case Intrinsic::x86_avx2_pslli_d:
9423 NewIntNo = Intrinsic::x86_avx2_psll_d;
9424 break;
9425 case Intrinsic::x86_avx2_pslli_q:
9426 NewIntNo = Intrinsic::x86_avx2_psll_q;
9427 break;
9428 case Intrinsic::x86_avx2_psrli_w:
9429 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9430 break;
9431 case Intrinsic::x86_avx2_psrli_d:
9432 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9433 break;
9434 case Intrinsic::x86_avx2_psrli_q:
9435 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9436 break;
9437 case Intrinsic::x86_avx2_psrai_w:
9438 NewIntNo = Intrinsic::x86_avx2_psra_w;
9439 break;
9440 case Intrinsic::x86_avx2_psrai_d:
9441 NewIntNo = Intrinsic::x86_avx2_psra_d;
9442 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009443 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009444 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009445 switch (IntNo) {
9446 case Intrinsic::x86_mmx_pslli_w:
9447 NewIntNo = Intrinsic::x86_mmx_psll_w;
9448 break;
9449 case Intrinsic::x86_mmx_pslli_d:
9450 NewIntNo = Intrinsic::x86_mmx_psll_d;
9451 break;
9452 case Intrinsic::x86_mmx_pslli_q:
9453 NewIntNo = Intrinsic::x86_mmx_psll_q;
9454 break;
9455 case Intrinsic::x86_mmx_psrli_w:
9456 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9457 break;
9458 case Intrinsic::x86_mmx_psrli_d:
9459 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9460 break;
9461 case Intrinsic::x86_mmx_psrli_q:
9462 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9463 break;
9464 case Intrinsic::x86_mmx_psrai_w:
9465 NewIntNo = Intrinsic::x86_mmx_psra_w;
9466 break;
9467 case Intrinsic::x86_mmx_psrai_d:
9468 NewIntNo = Intrinsic::x86_mmx_psra_d;
9469 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009470 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009471 }
9472 break;
9473 }
9474 }
Mon P Wangefa42202009-09-03 19:56:25 +00009475
9476 // The vector shift intrinsics with scalars uses 32b shift amounts but
9477 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9478 // to be zero.
9479 SDValue ShOps[4];
9480 ShOps[0] = ShAmt;
9481 ShOps[1] = DAG.getConstant(0, MVT::i32);
9482 if (ShAmtVT == MVT::v4i32) {
9483 ShOps[2] = DAG.getUNDEF(MVT::i32);
9484 ShOps[3] = DAG.getUNDEF(MVT::i32);
9485 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9486 } else {
9487 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009488// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009489 }
9490
Owen Andersone50ed302009-08-10 22:56:29 +00009491 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009492 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009493 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009494 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009495 Op.getOperand(1), ShAmt);
9496 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009497 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009498}
Evan Cheng72261582005-12-20 06:22:03 +00009499
Dan Gohmand858e902010-04-17 15:26:15 +00009500SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9501 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009502 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9503 MFI->setReturnAddressIsTaken(true);
9504
Bill Wendling64e87322009-01-16 19:25:27 +00009505 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009506 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009507
9508 if (Depth > 0) {
9509 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9510 SDValue Offset =
9511 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009512 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009513 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009514 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009515 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009516 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009517 }
9518
9519 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009520 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009521 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009522 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009523}
9524
Dan Gohmand858e902010-04-17 15:26:15 +00009525SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009526 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9527 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009528
Owen Andersone50ed302009-08-10 22:56:29 +00009529 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009530 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009531 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9532 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009533 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009534 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009535 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9536 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009537 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009538 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009539}
9540
Dan Gohman475871a2008-07-27 21:46:04 +00009541SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009542 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009543 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009544}
9545
Dan Gohmand858e902010-04-17 15:26:15 +00009546SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009547 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009548 SDValue Chain = Op.getOperand(0);
9549 SDValue Offset = Op.getOperand(1);
9550 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009551 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009552
Dan Gohmand8816272010-08-11 18:14:00 +00009553 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9554 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9555 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009556 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009557
Dan Gohmand8816272010-08-11 18:14:00 +00009558 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9559 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009560 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009561 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9562 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009563 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009564 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009565
Dale Johannesene4d209d2009-02-03 20:21:25 +00009566 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009567 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009568 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009569}
9570
Duncan Sands4a544a72011-09-06 13:37:06 +00009571SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9572 SelectionDAG &DAG) const {
9573 return Op.getOperand(0);
9574}
9575
9576SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9577 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009578 SDValue Root = Op.getOperand(0);
9579 SDValue Trmp = Op.getOperand(1); // trampoline
9580 SDValue FPtr = Op.getOperand(2); // nested function
9581 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009582 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009583
Dan Gohman69de1932008-02-06 22:27:42 +00009584 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009585
9586 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009587 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009588
9589 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009590 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9591 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009592
Evan Cheng0e6a0522011-07-18 20:57:22 +00009593 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9594 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009595
9596 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9597
9598 // Load the pointer to the nested function into R11.
9599 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009600 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009601 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009602 Addr, MachinePointerInfo(TrmpAddr),
9603 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009604
Owen Anderson825b72b2009-08-11 20:47:22 +00009605 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9606 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009607 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9608 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009609 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009610
9611 // Load the 'nest' parameter value into R10.
9612 // R10 is specified in X86CallingConv.td
9613 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009614 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9615 DAG.getConstant(10, MVT::i64));
9616 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009617 Addr, MachinePointerInfo(TrmpAddr, 10),
9618 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009619
Owen Anderson825b72b2009-08-11 20:47:22 +00009620 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9621 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009622 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9623 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009624 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009625
9626 // Jump to the nested function.
9627 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009628 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9629 DAG.getConstant(20, MVT::i64));
9630 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009631 Addr, MachinePointerInfo(TrmpAddr, 20),
9632 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009633
9634 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009635 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9636 DAG.getConstant(22, MVT::i64));
9637 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009638 MachinePointerInfo(TrmpAddr, 22),
9639 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009640
Duncan Sands4a544a72011-09-06 13:37:06 +00009641 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009642 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009643 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009644 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009645 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009646 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009647
9648 switch (CC) {
9649 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009650 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009651 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009652 case CallingConv::X86_StdCall: {
9653 // Pass 'nest' parameter in ECX.
9654 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009655 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009656
9657 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009658 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009659 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009660
Chris Lattner58d74912008-03-12 17:45:29 +00009661 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009662 unsigned InRegCount = 0;
9663 unsigned Idx = 1;
9664
9665 for (FunctionType::param_iterator I = FTy->param_begin(),
9666 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009667 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009668 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009669 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009670
9671 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009672 report_fatal_error("Nest register in use - reduce number of inreg"
9673 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009674 }
9675 }
9676 break;
9677 }
9678 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009679 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009680 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009681 // Pass 'nest' parameter in EAX.
9682 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009683 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009684 break;
9685 }
9686
Dan Gohman475871a2008-07-27 21:46:04 +00009687 SDValue OutChains[4];
9688 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009689
Owen Anderson825b72b2009-08-11 20:47:22 +00009690 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9691 DAG.getConstant(10, MVT::i32));
9692 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009693
Chris Lattnera62fe662010-02-05 19:20:30 +00009694 // This is storing the opcode for MOV32ri.
9695 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009696 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009697 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009698 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009699 Trmp, MachinePointerInfo(TrmpAddr),
9700 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009701
Owen Anderson825b72b2009-08-11 20:47:22 +00009702 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9703 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009704 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9705 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009706 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009707
Chris Lattnera62fe662010-02-05 19:20:30 +00009708 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009709 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9710 DAG.getConstant(5, MVT::i32));
9711 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009712 MachinePointerInfo(TrmpAddr, 5),
9713 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009714
Owen Anderson825b72b2009-08-11 20:47:22 +00009715 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9716 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009717 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9718 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009719 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009720
Duncan Sands4a544a72011-09-06 13:37:06 +00009721 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009722 }
9723}
9724
Dan Gohmand858e902010-04-17 15:26:15 +00009725SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9726 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009727 /*
9728 The rounding mode is in bits 11:10 of FPSR, and has the following
9729 settings:
9730 00 Round to nearest
9731 01 Round to -inf
9732 10 Round to +inf
9733 11 Round to 0
9734
9735 FLT_ROUNDS, on the other hand, expects the following:
9736 -1 Undefined
9737 0 Round to 0
9738 1 Round to nearest
9739 2 Round to +inf
9740 3 Round to -inf
9741
9742 To perform the conversion, we do:
9743 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9744 */
9745
9746 MachineFunction &MF = DAG.getMachineFunction();
9747 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009748 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009749 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009750 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009751 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009752
9753 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009754 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009755 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009756
Michael J. Spencerec38de22010-10-10 22:04:20 +00009757
Chris Lattner2156b792010-09-22 01:11:26 +00009758 MachineMemOperand *MMO =
9759 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9760 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009761
Chris Lattner2156b792010-09-22 01:11:26 +00009762 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9763 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9764 DAG.getVTList(MVT::Other),
9765 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009766
9767 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009768 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009769 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009770
9771 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009772 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009773 DAG.getNode(ISD::SRL, DL, MVT::i16,
9774 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009775 CWD, DAG.getConstant(0x800, MVT::i16)),
9776 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009777 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009778 DAG.getNode(ISD::SRL, DL, MVT::i16,
9779 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009780 CWD, DAG.getConstant(0x400, MVT::i16)),
9781 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009782
Dan Gohman475871a2008-07-27 21:46:04 +00009783 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009784 DAG.getNode(ISD::AND, DL, MVT::i16,
9785 DAG.getNode(ISD::ADD, DL, MVT::i16,
9786 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009787 DAG.getConstant(1, MVT::i16)),
9788 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009789
9790
Duncan Sands83ec4b62008-06-06 12:08:01 +00009791 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009792 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009793}
9794
Dan Gohmand858e902010-04-17 15:26:15 +00009795SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009796 EVT VT = Op.getValueType();
9797 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009798 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009799 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009800
9801 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009802 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009803 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009804 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009805 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009806 }
Evan Cheng18efe262007-12-14 02:13:44 +00009807
Evan Cheng152804e2007-12-14 08:30:15 +00009808 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009809 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009810 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009811
9812 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009813 SDValue Ops[] = {
9814 Op,
9815 DAG.getConstant(NumBits+NumBits-1, OpVT),
9816 DAG.getConstant(X86::COND_E, MVT::i8),
9817 Op.getValue(1)
9818 };
9819 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009820
9821 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009822 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009823
Owen Anderson825b72b2009-08-11 20:47:22 +00009824 if (VT == MVT::i8)
9825 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009826 return Op;
9827}
9828
Chandler Carruthacc068e2011-12-24 10:55:54 +00009829SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
9830 SelectionDAG &DAG) const {
9831 EVT VT = Op.getValueType();
9832 EVT OpVT = VT;
9833 unsigned NumBits = VT.getSizeInBits();
9834 DebugLoc dl = Op.getDebugLoc();
9835
9836 Op = Op.getOperand(0);
9837 if (VT == MVT::i8) {
9838 // Zero extend to i32 since there is not an i8 bsr.
9839 OpVT = MVT::i32;
9840 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
9841 }
9842
9843 // Issue a bsr (scan bits in reverse).
9844 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
9845 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
9846
9847 // And xor with NumBits-1.
9848 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
9849
9850 if (VT == MVT::i8)
9851 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
9852 return Op;
9853}
9854
Dan Gohmand858e902010-04-17 15:26:15 +00009855SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009856 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00009857 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009858 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009859 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +00009860
9861 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +00009862 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009863 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009864
9865 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009866 SDValue Ops[] = {
9867 Op,
Chandler Carruth77821022011-12-24 12:12:34 +00009868 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009869 DAG.getConstant(X86::COND_E, MVT::i8),
9870 Op.getValue(1)
9871 };
Chandler Carruth77821022011-12-24 12:12:34 +00009872 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +00009873}
9874
Craig Topper13894fa2011-08-24 06:14:18 +00009875// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
9876// ones, and then concatenate the result back.
9877static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00009878 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +00009879
9880 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
9881 "Unsupported value type for operation");
9882
9883 int NumElems = VT.getVectorNumElements();
9884 DebugLoc dl = Op.getDebugLoc();
9885 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
9886 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
9887
9888 // Extract the LHS vectors
9889 SDValue LHS = Op.getOperand(0);
9890 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
9891 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
9892
9893 // Extract the RHS vectors
9894 SDValue RHS = Op.getOperand(1);
9895 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
9896 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
9897
9898 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9899 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9900
9901 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9902 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
9903 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
9904}
9905
9906SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
9907 assert(Op.getValueType().getSizeInBits() == 256 &&
9908 Op.getValueType().isInteger() &&
9909 "Only handle AVX 256-bit vector integer operation");
9910 return Lower256IntArith(Op, DAG);
9911}
9912
9913SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
9914 assert(Op.getValueType().getSizeInBits() == 256 &&
9915 Op.getValueType().isInteger() &&
9916 "Only handle AVX 256-bit vector integer operation");
9917 return Lower256IntArith(Op, DAG);
9918}
9919
9920SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
9921 EVT VT = Op.getValueType();
9922
9923 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +00009924 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +00009925 return Lower256IntArith(Op, DAG);
9926
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009927 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009928
Craig Topperaaa643c2011-11-09 07:28:55 +00009929 SDValue A = Op.getOperand(0);
9930 SDValue B = Op.getOperand(1);
9931
9932 if (VT == MVT::v4i64) {
9933 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
9934
9935 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
9936 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
9937 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
9938 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
9939 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
9940 //
9941 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
9942 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
9943 // return AloBlo + AloBhi + AhiBlo;
9944
9945 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9946 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9947 A, DAG.getConstant(32, MVT::i32));
9948 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9949 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9950 B, DAG.getConstant(32, MVT::i32));
9951 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9952 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9953 A, B);
9954 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9955 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9956 A, Bhi);
9957 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9958 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9959 Ahi, B);
9960 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9961 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9962 AloBhi, DAG.getConstant(32, MVT::i32));
9963 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9964 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9965 AhiBlo, DAG.getConstant(32, MVT::i32));
9966 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9967 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
9968 return Res;
9969 }
9970
9971 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
9972
Mon P Wangaf9b9522008-12-18 21:42:19 +00009973 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
9974 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
9975 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
9976 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
9977 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
9978 //
9979 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
9980 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
9981 // return AloBlo + AloBhi + AhiBlo;
9982
Dale Johannesene4d209d2009-02-03 20:21:25 +00009983 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009984 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9985 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009986 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009987 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9988 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009989 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009990 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009991 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009992 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009993 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009994 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009995 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009996 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009997 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009998 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009999 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10000 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010001 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010002 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10003 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010004 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10005 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010006 return Res;
10007}
10008
Nadav Rotem43012222011-05-11 08:12:09 +000010009SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10010
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010011 EVT VT = Op.getValueType();
10012 DebugLoc dl = Op.getDebugLoc();
10013 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010014 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010015 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010016
Craig Topper1accb7e2012-01-10 06:54:16 +000010017 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010018 return SDValue();
10019
Nadav Rotem43012222011-05-11 08:12:09 +000010020 // Optimize shl/srl/sra with constant shift amount.
10021 if (isSplatVector(Amt.getNode())) {
10022 SDValue SclrAmt = Amt->getOperand(0);
10023 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10024 uint64_t ShiftAmt = C->getZExtValue();
10025
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010026 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10027 // Make a large shift.
10028 SDValue SHL =
10029 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10030 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10031 R, DAG.getConstant(ShiftAmt, MVT::i32));
10032 // Zero out the rightmost bits.
10033 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10034 MVT::i8));
10035 return DAG.getNode(ISD::AND, dl, VT, SHL,
10036 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10037 }
10038
Nadav Rotem43012222011-05-11 08:12:09 +000010039 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10040 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10041 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10042 R, DAG.getConstant(ShiftAmt, MVT::i32));
10043
10044 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10045 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10046 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10047 R, DAG.getConstant(ShiftAmt, MVT::i32));
10048
10049 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10050 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10051 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10052 R, DAG.getConstant(ShiftAmt, MVT::i32));
10053
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010054 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10055 // Make a large shift.
10056 SDValue SRL =
10057 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10058 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10059 R, DAG.getConstant(ShiftAmt, MVT::i32));
10060 // Zero out the leftmost bits.
10061 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10062 MVT::i8));
10063 return DAG.getNode(ISD::AND, dl, VT, SRL,
10064 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10065 }
10066
Nadav Rotem43012222011-05-11 08:12:09 +000010067 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10068 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10069 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10070 R, DAG.getConstant(ShiftAmt, MVT::i32));
10071
10072 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10073 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10074 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10075 R, DAG.getConstant(ShiftAmt, MVT::i32));
10076
10077 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10078 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10079 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10080 R, DAG.getConstant(ShiftAmt, MVT::i32));
10081
10082 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10083 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10084 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10085 R, DAG.getConstant(ShiftAmt, MVT::i32));
10086
10087 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10088 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10089 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10090 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010091
10092 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10093 if (ShiftAmt == 7) {
10094 // R s>> 7 === R s< 0
Craig Topper12216172012-01-13 08:12:35 +000010095 SDValue Zeros = getZeroVector(VT, /* HasSSE2 */true,
10096 /* HasAVX2 */false, DAG, dl);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010097 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10098 }
10099
10100 // R s>> a === ((R u>> a) ^ m) - m
10101 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10102 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10103 MVT::i8));
10104 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10105 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10106 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10107 return Res;
10108 }
Craig Topper46154eb2011-11-11 07:39:23 +000010109
Craig Topper0d86d462011-11-20 00:12:05 +000010110 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10111 if (Op.getOpcode() == ISD::SHL) {
10112 // Make a large shift.
10113 SDValue SHL =
10114 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10115 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10116 R, DAG.getConstant(ShiftAmt, MVT::i32));
10117 // Zero out the rightmost bits.
10118 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10119 MVT::i8));
10120 return DAG.getNode(ISD::AND, dl, VT, SHL,
10121 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010122 }
Craig Topper0d86d462011-11-20 00:12:05 +000010123 if (Op.getOpcode() == ISD::SRL) {
10124 // Make a large shift.
10125 SDValue SRL =
10126 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10127 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10128 R, DAG.getConstant(ShiftAmt, MVT::i32));
10129 // Zero out the leftmost bits.
10130 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10131 MVT::i8));
10132 return DAG.getNode(ISD::AND, dl, VT, SRL,
10133 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10134 }
10135 if (Op.getOpcode() == ISD::SRA) {
10136 if (ShiftAmt == 7) {
10137 // R s>> 7 === R s< 0
Craig Topper12216172012-01-13 08:12:35 +000010138 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */,
10139 true /* HasAVX2 */, DAG, dl);
Craig Topper0d86d462011-11-20 00:12:05 +000010140 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10141 }
10142
10143 // R s>> a === ((R u>> a) ^ m) - m
10144 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10145 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10146 MVT::i8));
10147 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10148 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10149 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10150 return Res;
10151 }
10152 }
Nadav Rotem43012222011-05-11 08:12:09 +000010153 }
10154 }
10155
10156 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010157 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010158 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10159 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10160 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10161
10162 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010163
Nate Begeman51409212010-07-28 00:21:48 +000010164 std::vector<Constant*> CV(4, CI);
10165 Constant *C = ConstantVector::get(CV);
10166 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10167 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010168 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010169 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010170
10171 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010172 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010173 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10174 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10175 }
Nadav Rotem43012222011-05-11 08:12:09 +000010176 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010177 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010178
Nate Begeman51409212010-07-28 00:21:48 +000010179 // a = a << 5;
10180 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10181 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10182 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10183
Lang Hames8b99c1e2011-12-17 01:08:46 +000010184 // Turn 'a' into a mask suitable for VSELECT
10185 SDValue VSelM = DAG.getConstant(0x80, VT);
10186 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10187 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10188 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10189 OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010190
Lang Hames8b99c1e2011-12-17 01:08:46 +000010191 SDValue CM1 = DAG.getConstant(0x0f, VT);
10192 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010193
Lang Hames8b99c1e2011-12-17 01:08:46 +000010194 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10195 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Nate Begeman51409212010-07-28 00:21:48 +000010196 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10197 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10198 DAG.getConstant(4, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010199 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10200
Nate Begeman51409212010-07-28 00:21:48 +000010201 // a += a
10202 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010203 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10204 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10205 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10206 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010207
Lang Hames8b99c1e2011-12-17 01:08:46 +000010208 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10209 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Nate Begeman51409212010-07-28 00:21:48 +000010210 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10211 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10212 DAG.getConstant(2, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010213 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10214
Nate Begeman51409212010-07-28 00:21:48 +000010215 // a += a
10216 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010217 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10218 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10219 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10220 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010221
Lang Hames8b99c1e2011-12-17 01:08:46 +000010222 // return VSELECT(r, r+r, a);
10223 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010224 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010225 return R;
10226 }
Craig Topper46154eb2011-11-11 07:39:23 +000010227
10228 // Decompose 256-bit shifts into smaller 128-bit shifts.
10229 if (VT.getSizeInBits() == 256) {
10230 int NumElems = VT.getVectorNumElements();
10231 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10232 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10233
10234 // Extract the two vectors
10235 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10236 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10237 DAG, dl);
10238
10239 // Recreate the shift amount vectors
10240 SDValue Amt1, Amt2;
10241 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10242 // Constant shift amount
10243 SmallVector<SDValue, 4> Amt1Csts;
10244 SmallVector<SDValue, 4> Amt2Csts;
10245 for (int i = 0; i < NumElems/2; ++i)
10246 Amt1Csts.push_back(Amt->getOperand(i));
10247 for (int i = NumElems/2; i < NumElems; ++i)
10248 Amt2Csts.push_back(Amt->getOperand(i));
10249
10250 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10251 &Amt1Csts[0], NumElems/2);
10252 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10253 &Amt2Csts[0], NumElems/2);
10254 } else {
10255 // Variable shift amount
10256 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10257 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10258 DAG, dl);
10259 }
10260
10261 // Issue new vector shifts for the smaller types
10262 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10263 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10264
10265 // Concatenate the result back
10266 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10267 }
10268
Nate Begeman51409212010-07-28 00:21:48 +000010269 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010270}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010271
Dan Gohmand858e902010-04-17 15:26:15 +000010272SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010273 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10274 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010275 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10276 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010277 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010278 SDValue LHS = N->getOperand(0);
10279 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010280 unsigned BaseOp = 0;
10281 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010282 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010283 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010284 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010285 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010286 // A subtract of one will be selected as a INC. Note that INC doesn't
10287 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010288 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10289 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010290 BaseOp = X86ISD::INC;
10291 Cond = X86::COND_O;
10292 break;
10293 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010294 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010295 Cond = X86::COND_O;
10296 break;
10297 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010298 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010299 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010300 break;
10301 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010302 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10303 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010304 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10305 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010306 BaseOp = X86ISD::DEC;
10307 Cond = X86::COND_O;
10308 break;
10309 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010310 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010311 Cond = X86::COND_O;
10312 break;
10313 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010314 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010315 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010316 break;
10317 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010318 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010319 Cond = X86::COND_O;
10320 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010321 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10322 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10323 MVT::i32);
10324 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010325
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010326 SDValue SetCC =
10327 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10328 DAG.getConstant(X86::COND_O, MVT::i32),
10329 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010330
Dan Gohman6e5fda22011-07-22 18:45:15 +000010331 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010332 }
Bill Wendling74c37652008-12-09 22:08:41 +000010333 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010334
Bill Wendling61edeb52008-12-02 01:06:39 +000010335 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010336 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010337 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010338
Bill Wendling61edeb52008-12-02 01:06:39 +000010339 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010340 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10341 DAG.getConstant(Cond, MVT::i32),
10342 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010343
Dan Gohman6e5fda22011-07-22 18:45:15 +000010344 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010345}
10346
Chad Rosier30450e82011-12-22 22:35:21 +000010347SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10348 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010349 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010350 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10351 EVT VT = Op.getValueType();
10352
Craig Topper1accb7e2012-01-10 06:54:16 +000010353 if (Subtarget->hasSSE2() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010354 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10355 ExtraVT.getScalarType().getSizeInBits();
10356 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10357
10358 unsigned SHLIntrinsicsID = 0;
10359 unsigned SRAIntrinsicsID = 0;
10360 switch (VT.getSimpleVT().SimpleTy) {
10361 default:
10362 return SDValue();
Craig Toppera124f942011-11-21 01:12:36 +000010363 case MVT::v4i32:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010364 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10365 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10366 break;
Craig Toppera124f942011-11-21 01:12:36 +000010367 case MVT::v8i16:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010368 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10369 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10370 break;
Craig Toppera124f942011-11-21 01:12:36 +000010371 case MVT::v8i32:
10372 case MVT::v16i16:
10373 if (!Subtarget->hasAVX())
10374 return SDValue();
10375 if (!Subtarget->hasAVX2()) {
10376 // needs to be split
10377 int NumElems = VT.getVectorNumElements();
10378 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10379 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10380
10381 // Extract the LHS vectors
10382 SDValue LHS = Op.getOperand(0);
10383 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10384 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10385
10386 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10387 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10388
10389 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10390 int ExtraNumElems = ExtraVT.getVectorNumElements();
10391 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10392 ExtraNumElems/2);
10393 SDValue Extra = DAG.getValueType(ExtraVT);
10394
10395 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10396 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10397
10398 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10399 }
10400 if (VT == MVT::v8i32) {
10401 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_d;
10402 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_d;
10403 } else {
10404 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_w;
10405 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_w;
10406 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010407 }
10408
10409 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10410 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
Craig Toppera124f942011-11-21 01:12:36 +000010411 Op.getOperand(0), ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010412
Nadav Rotema7934dd2011-10-10 19:31:45 +000010413 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10414 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10415 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010416 }
10417
10418 return SDValue();
10419}
10420
10421
Eric Christopher9a9d2752010-07-22 02:48:34 +000010422SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10423 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010424
Eric Christopher77ed1352011-07-08 00:04:56 +000010425 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10426 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010427 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010428 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010429 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010430 SDValue Ops[] = {
10431 DAG.getRegister(X86::ESP, MVT::i32), // Base
10432 DAG.getTargetConstant(1, MVT::i8), // Scale
10433 DAG.getRegister(0, MVT::i32), // Index
10434 DAG.getTargetConstant(0, MVT::i32), // Disp
10435 DAG.getRegister(0, MVT::i32), // Segment.
10436 Zero,
10437 Chain
10438 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010439 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010440 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10441 array_lengthof(Ops));
10442 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010443 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010444
Eric Christopher9a9d2752010-07-22 02:48:34 +000010445 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010446 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010447 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010448
Chris Lattner132929a2010-08-14 17:26:09 +000010449 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10450 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10451 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10452 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010453
Chris Lattner132929a2010-08-14 17:26:09 +000010454 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10455 if (!Op1 && !Op2 && !Op3 && Op4)
10456 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010457
Chris Lattner132929a2010-08-14 17:26:09 +000010458 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10459 if (Op1 && !Op2 && !Op3 && !Op4)
10460 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010461
10462 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010463 // (MFENCE)>;
10464 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010465}
10466
Eli Friedman14648462011-07-27 22:21:52 +000010467SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10468 SelectionDAG &DAG) const {
10469 DebugLoc dl = Op.getDebugLoc();
10470 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10471 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10472 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10473 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10474
10475 // The only fence that needs an instruction is a sequentially-consistent
10476 // cross-thread fence.
10477 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10478 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10479 // no-sse2). There isn't any reason to disable it if the target processor
10480 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010481 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010482 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10483
10484 SDValue Chain = Op.getOperand(0);
10485 SDValue Zero = DAG.getConstant(0, MVT::i32);
10486 SDValue Ops[] = {
10487 DAG.getRegister(X86::ESP, MVT::i32), // Base
10488 DAG.getTargetConstant(1, MVT::i8), // Scale
10489 DAG.getRegister(0, MVT::i32), // Index
10490 DAG.getTargetConstant(0, MVT::i32), // Disp
10491 DAG.getRegister(0, MVT::i32), // Segment.
10492 Zero,
10493 Chain
10494 };
10495 SDNode *Res =
10496 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10497 array_lengthof(Ops));
10498 return SDValue(Res, 0);
10499 }
10500
10501 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10502 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10503}
10504
10505
Dan Gohmand858e902010-04-17 15:26:15 +000010506SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010507 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010508 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010509 unsigned Reg = 0;
10510 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010511 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010512 default:
10513 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010514 case MVT::i8: Reg = X86::AL; size = 1; break;
10515 case MVT::i16: Reg = X86::AX; size = 2; break;
10516 case MVT::i32: Reg = X86::EAX; size = 4; break;
10517 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010518 assert(Subtarget->is64Bit() && "Node not type legal!");
10519 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010520 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010521 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010522 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010523 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010524 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010525 Op.getOperand(1),
10526 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010527 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010528 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010529 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010530 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10531 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10532 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010533 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010534 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010535 return cpOut;
10536}
10537
Duncan Sands1607f052008-12-01 11:39:25 +000010538SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010539 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010540 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010541 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010542 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010543 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010544 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010545 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10546 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010547 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010548 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10549 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010550 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010551 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010552 rdx.getValue(1)
10553 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010554 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010555}
10556
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010557SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010558 SelectionDAG &DAG) const {
10559 EVT SrcVT = Op.getOperand(0).getValueType();
10560 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010561 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010562 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010563 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010564 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010565 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010566 // i64 <=> MMX conversions are Legal.
10567 if (SrcVT==MVT::i64 && DstVT.isVector())
10568 return Op;
10569 if (DstVT==MVT::i64 && SrcVT.isVector())
10570 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010571 // MMX <=> MMX conversions are Legal.
10572 if (SrcVT.isVector() && DstVT.isVector())
10573 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010574 // All other conversions need to be expanded.
10575 return SDValue();
10576}
Chris Lattner5b856542010-12-20 00:59:46 +000010577
Dan Gohmand858e902010-04-17 15:26:15 +000010578SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010579 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010580 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010581 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010582 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010583 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010584 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010585 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010586 Node->getOperand(0),
10587 Node->getOperand(1), negOp,
10588 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010589 cast<AtomicSDNode>(Node)->getAlignment(),
10590 cast<AtomicSDNode>(Node)->getOrdering(),
10591 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010592}
10593
Eli Friedman327236c2011-08-24 20:50:09 +000010594static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10595 SDNode *Node = Op.getNode();
10596 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010597 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010598
10599 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010600 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10601 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10602 // (The only way to get a 16-byte store is cmpxchg16b)
10603 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10604 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10605 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010606 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10607 cast<AtomicSDNode>(Node)->getMemoryVT(),
10608 Node->getOperand(0),
10609 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010610 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010611 cast<AtomicSDNode>(Node)->getOrdering(),
10612 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010613 return Swap.getValue(1);
10614 }
10615 // Other atomic stores have a simple pattern.
10616 return Op;
10617}
10618
Chris Lattner5b856542010-12-20 00:59:46 +000010619static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10620 EVT VT = Op.getNode()->getValueType(0);
10621
10622 // Let legalize expand this if it isn't a legal type yet.
10623 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10624 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010625
Chris Lattner5b856542010-12-20 00:59:46 +000010626 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010627
Chris Lattner5b856542010-12-20 00:59:46 +000010628 unsigned Opc;
10629 bool ExtraOp = false;
10630 switch (Op.getOpcode()) {
10631 default: assert(0 && "Invalid code");
10632 case ISD::ADDC: Opc = X86ISD::ADD; break;
10633 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10634 case ISD::SUBC: Opc = X86ISD::SUB; break;
10635 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10636 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010637
Chris Lattner5b856542010-12-20 00:59:46 +000010638 if (!ExtraOp)
10639 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10640 Op.getOperand(1));
10641 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10642 Op.getOperand(1), Op.getOperand(2));
10643}
10644
Evan Cheng0db9fe62006-04-25 20:13:52 +000010645/// LowerOperation - Provide custom lowering hooks for some operations.
10646///
Dan Gohmand858e902010-04-17 15:26:15 +000010647SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010648 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010649 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010650 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010651 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010652 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010653 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10654 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010655 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010656 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010657 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010658 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10659 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10660 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010661 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010662 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010663 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10664 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10665 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010666 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010667 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010668 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010669 case ISD::SHL_PARTS:
10670 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010671 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010672 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010673 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010674 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010675 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010676 case ISD::FABS: return LowerFABS(Op, DAG);
10677 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010678 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010679 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010680 case ISD::SETCC: return LowerSETCC(Op, DAG);
10681 case ISD::SELECT: return LowerSELECT(Op, DAG);
10682 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010683 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010684 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010685 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010686 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010687 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010688 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10689 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010690 case ISD::FRAME_TO_ARGS_OFFSET:
10691 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010692 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010693 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010694 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10695 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010696 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010697 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010698 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010699 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010700 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010701 case ISD::SRA:
10702 case ISD::SRL:
10703 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010704 case ISD::SADDO:
10705 case ISD::UADDO:
10706 case ISD::SSUBO:
10707 case ISD::USUBO:
10708 case ISD::SMULO:
10709 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010710 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010711 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010712 case ISD::ADDC:
10713 case ISD::ADDE:
10714 case ISD::SUBC:
10715 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010716 case ISD::ADD: return LowerADD(Op, DAG);
10717 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010718 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010719}
10720
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010721static void ReplaceATOMIC_LOAD(SDNode *Node,
10722 SmallVectorImpl<SDValue> &Results,
10723 SelectionDAG &DAG) {
10724 DebugLoc dl = Node->getDebugLoc();
10725 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10726
10727 // Convert wide load -> cmpxchg8b/cmpxchg16b
10728 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10729 // (The only way to get a 16-byte load is cmpxchg16b)
10730 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010731 SDValue Zero = DAG.getConstant(0, VT);
10732 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010733 Node->getOperand(0),
10734 Node->getOperand(1), Zero, Zero,
10735 cast<AtomicSDNode>(Node)->getMemOperand(),
10736 cast<AtomicSDNode>(Node)->getOrdering(),
10737 cast<AtomicSDNode>(Node)->getSynchScope());
10738 Results.push_back(Swap.getValue(0));
10739 Results.push_back(Swap.getValue(1));
10740}
10741
Duncan Sands1607f052008-12-01 11:39:25 +000010742void X86TargetLowering::
10743ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010744 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010745 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010746 assert (Node->getValueType(0) == MVT::i64 &&
10747 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010748
10749 SDValue Chain = Node->getOperand(0);
10750 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010751 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010752 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010753 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010754 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010755 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010756 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010757 SDValue Result =
10758 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10759 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010760 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010761 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010762 Results.push_back(Result.getValue(2));
10763}
10764
Duncan Sands126d9072008-07-04 11:47:58 +000010765/// ReplaceNodeResults - Replace a node with an illegal result type
10766/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010767void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10768 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010769 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010770 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010771 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010772 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010773 assert(false && "Do not know how to custom type legalize this operation!");
10774 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010775 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010776 case ISD::ADDC:
10777 case ISD::ADDE:
10778 case ISD::SUBC:
10779 case ISD::SUBE:
10780 // We don't want to expand or promote these.
10781 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010782 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010783 std::pair<SDValue,SDValue> Vals =
10784 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010785 SDValue FIST = Vals.first, StackSlot = Vals.second;
10786 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010787 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010788 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010789 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010790 MachinePointerInfo(),
10791 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010792 }
10793 return;
10794 }
10795 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010796 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010797 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010798 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010799 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010800 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010801 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010802 eax.getValue(2));
10803 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10804 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010805 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010806 Results.push_back(edx.getValue(1));
10807 return;
10808 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010809 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010810 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010811 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010812 bool Regs64bit = T == MVT::i128;
10813 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010814 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010815 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10816 DAG.getConstant(0, HalfT));
10817 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10818 DAG.getConstant(1, HalfT));
10819 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10820 Regs64bit ? X86::RAX : X86::EAX,
10821 cpInL, SDValue());
10822 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10823 Regs64bit ? X86::RDX : X86::EDX,
10824 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010825 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010826 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10827 DAG.getConstant(0, HalfT));
10828 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10829 DAG.getConstant(1, HalfT));
10830 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10831 Regs64bit ? X86::RBX : X86::EBX,
10832 swapInL, cpInH.getValue(1));
10833 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10834 Regs64bit ? X86::RCX : X86::ECX,
10835 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010836 SDValue Ops[] = { swapInH.getValue(0),
10837 N->getOperand(1),
10838 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010839 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010840 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010841 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10842 X86ISD::LCMPXCHG8_DAG;
10843 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010844 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010845 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10846 Regs64bit ? X86::RAX : X86::EAX,
10847 HalfT, Result.getValue(1));
10848 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10849 Regs64bit ? X86::RDX : X86::EDX,
10850 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010851 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010852 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010853 Results.push_back(cpOutH.getValue(1));
10854 return;
10855 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010856 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010857 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10858 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010859 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010860 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10861 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010862 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010863 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10864 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010865 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010866 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10867 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010868 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010869 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10870 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010871 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010872 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10873 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010874 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010875 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10876 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010877 case ISD::ATOMIC_LOAD:
10878 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010879 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010880}
10881
Evan Cheng72261582005-12-20 06:22:03 +000010882const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10883 switch (Opcode) {
10884 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010885 case X86ISD::BSF: return "X86ISD::BSF";
10886 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010887 case X86ISD::SHLD: return "X86ISD::SHLD";
10888 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010889 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010890 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010891 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010892 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010893 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010894 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010895 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10896 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10897 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010898 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010899 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010900 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010901 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010902 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010903 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010904 case X86ISD::COMI: return "X86ISD::COMI";
10905 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010906 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010907 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010908 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10909 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010910 case X86ISD::CMOV: return "X86ISD::CMOV";
10911 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010912 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010913 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10914 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010915 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010916 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010917 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010918 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010919 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010920 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10921 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010922 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010923 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010924 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000010925 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000010926 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000010927 case X86ISD::HADD: return "X86ISD::HADD";
10928 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000010929 case X86ISD::FHADD: return "X86ISD::FHADD";
10930 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010931 case X86ISD::FMAX: return "X86ISD::FMAX";
10932 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010933 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10934 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010935 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010936 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010937 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010938 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010939 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010940 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10941 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010942 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
10943 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
10944 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
10945 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
10946 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
10947 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000010948 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
10949 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000010950 case X86ISD::VSHL: return "X86ISD::VSHL";
10951 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000010952 case X86ISD::CMPPD: return "X86ISD::CMPPD";
10953 case X86ISD::CMPPS: return "X86ISD::CMPPS";
10954 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
10955 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
10956 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
10957 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
10958 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
10959 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
10960 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
10961 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010962 case X86ISD::ADD: return "X86ISD::ADD";
10963 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000010964 case X86ISD::ADC: return "X86ISD::ADC";
10965 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000010966 case X86ISD::SMUL: return "X86ISD::SMUL";
10967 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000010968 case X86ISD::INC: return "X86ISD::INC";
10969 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000010970 case X86ISD::OR: return "X86ISD::OR";
10971 case X86ISD::XOR: return "X86ISD::XOR";
10972 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000010973 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000010974 case X86ISD::BLSI: return "X86ISD::BLSI";
10975 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
10976 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000010977 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000010978 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010979 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010980 case X86ISD::PALIGN: return "X86ISD::PALIGN";
10981 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
10982 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
10983 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
10984 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
10985 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
Craig Topperb3982da2011-12-31 23:50:21 +000010986 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010987 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010988 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000010989 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000010990 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
10991 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010992 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
10993 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
10994 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
10995 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
10996 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
10997 case X86ISD::MOVSD: return "X86ISD::MOVSD";
10998 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000010999 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11000 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011001 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011002 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011003 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011004 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011005 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011006 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011007 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011008 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011009 }
11010}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011011
Chris Lattnerc9addb72007-03-30 23:15:24 +000011012// isLegalAddressingMode - Return true if the addressing mode represented
11013// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011014bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011015 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011016 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011017 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011018 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011019
Chris Lattnerc9addb72007-03-30 23:15:24 +000011020 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011021 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011022 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011023
Chris Lattnerc9addb72007-03-30 23:15:24 +000011024 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011025 unsigned GVFlags =
11026 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011027
Chris Lattnerdfed4132009-07-10 07:38:24 +000011028 // If a reference to this global requires an extra load, we can't fold it.
11029 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011030 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011031
Chris Lattnerdfed4132009-07-10 07:38:24 +000011032 // If BaseGV requires a register for the PIC base, we cannot also have a
11033 // BaseReg specified.
11034 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011035 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011036
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011037 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011038 if ((M != CodeModel::Small || R != Reloc::Static) &&
11039 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011040 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011041 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011042
Chris Lattnerc9addb72007-03-30 23:15:24 +000011043 switch (AM.Scale) {
11044 case 0:
11045 case 1:
11046 case 2:
11047 case 4:
11048 case 8:
11049 // These scales always work.
11050 break;
11051 case 3:
11052 case 5:
11053 case 9:
11054 // These scales are formed with basereg+scalereg. Only accept if there is
11055 // no basereg yet.
11056 if (AM.HasBaseReg)
11057 return false;
11058 break;
11059 default: // Other stuff never works.
11060 return false;
11061 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011062
Chris Lattnerc9addb72007-03-30 23:15:24 +000011063 return true;
11064}
11065
11066
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011067bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011068 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011069 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011070 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11071 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011072 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011073 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011074 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011075}
11076
Owen Andersone50ed302009-08-10 22:56:29 +000011077bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011078 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011079 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011080 unsigned NumBits1 = VT1.getSizeInBits();
11081 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011082 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011083 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011084 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011085}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011086
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011087bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011088 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011089 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011090}
11091
Owen Andersone50ed302009-08-10 22:56:29 +000011092bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011093 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011094 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011095}
11096
Owen Andersone50ed302009-08-10 22:56:29 +000011097bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011098 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011099 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011100}
11101
Evan Cheng60c07e12006-07-05 22:17:51 +000011102/// isShuffleMaskLegal - Targets can use this to indicate that they only
11103/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11104/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11105/// are assumed to be legal.
11106bool
Eric Christopherfd179292009-08-27 18:07:15 +000011107X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011108 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011109 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011110 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011111 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011112
Nate Begemana09008b2009-10-19 02:17:23 +000011113 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011114 return (VT.getVectorNumElements() == 2 ||
11115 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11116 isMOVLMask(M, VT) ||
11117 isSHUFPMask(M, VT) ||
11118 isPSHUFDMask(M, VT) ||
11119 isPSHUFHWMask(M, VT) ||
11120 isPSHUFLWMask(M, VT) ||
Craig Topperd0a31172012-01-10 06:37:29 +000011121 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Craig Topper6347e862011-11-21 06:57:39 +000011122 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11123 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011124 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11125 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011126}
11127
Dan Gohman7d8143f2008-04-09 20:09:42 +000011128bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011129X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011130 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011131 unsigned NumElts = VT.getVectorNumElements();
11132 // FIXME: This collection of masks seems suspect.
11133 if (NumElts == 2)
11134 return true;
11135 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11136 return (isMOVLMask(Mask, VT) ||
11137 isCommutedMOVLMask(Mask, VT, true) ||
11138 isSHUFPMask(Mask, VT) ||
Craig Topper1ff73d72011-12-06 04:59:07 +000011139 isSHUFPMask(Mask, VT, /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011140 }
11141 return false;
11142}
11143
11144//===----------------------------------------------------------------------===//
11145// X86 Scheduler Hooks
11146//===----------------------------------------------------------------------===//
11147
Mon P Wang63307c32008-05-05 19:05:59 +000011148// private utility function
11149MachineBasicBlock *
11150X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11151 MachineBasicBlock *MBB,
11152 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011153 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011154 unsigned LoadOpc,
11155 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011156 unsigned notOpc,
11157 unsigned EAXreg,
11158 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011159 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011160 // For the atomic bitwise operator, we generate
11161 // thisMBB:
11162 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011163 // ld t1 = [bitinstr.addr]
11164 // op t2 = t1, [bitinstr.val]
11165 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011166 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11167 // bz newMBB
11168 // fallthrough -->nextMBB
11169 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11170 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011171 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011172 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011173
Mon P Wang63307c32008-05-05 19:05:59 +000011174 /// First build the CFG
11175 MachineFunction *F = MBB->getParent();
11176 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011177 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11178 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11179 F->insert(MBBIter, newMBB);
11180 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011181
Dan Gohman14152b42010-07-06 20:24:04 +000011182 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11183 nextMBB->splice(nextMBB->begin(), thisMBB,
11184 llvm::next(MachineBasicBlock::iterator(bInstr)),
11185 thisMBB->end());
11186 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011187
Mon P Wang63307c32008-05-05 19:05:59 +000011188 // Update thisMBB to fall through to newMBB
11189 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011190
Mon P Wang63307c32008-05-05 19:05:59 +000011191 // newMBB jumps to itself and fall through to nextMBB
11192 newMBB->addSuccessor(nextMBB);
11193 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011194
Mon P Wang63307c32008-05-05 19:05:59 +000011195 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011196 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011197 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011198 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011199 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011200 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011201 int numArgs = bInstr->getNumOperands() - 1;
11202 for (int i=0; i < numArgs; ++i)
11203 argOpers[i] = &bInstr->getOperand(i+1);
11204
11205 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011206 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011207 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011208
Dale Johannesen140be2d2008-08-19 18:47:28 +000011209 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011210 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011211 for (int i=0; i <= lastAddrIndx; ++i)
11212 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011213
Dale Johannesen140be2d2008-08-19 18:47:28 +000011214 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011215 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011216 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011217 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011218 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011219 tt = t1;
11220
Dale Johannesen140be2d2008-08-19 18:47:28 +000011221 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011222 assert((argOpers[valArgIndx]->isReg() ||
11223 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011224 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011225 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011226 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011227 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011228 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011229 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011230 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011231
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011232 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011233 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011234
Dale Johannesene4d209d2009-02-03 20:21:25 +000011235 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011236 for (int i=0; i <= lastAddrIndx; ++i)
11237 (*MIB).addOperand(*argOpers[i]);
11238 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011239 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011240 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11241 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011242
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011243 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011244 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011245
Mon P Wang63307c32008-05-05 19:05:59 +000011246 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011247 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011248
Dan Gohman14152b42010-07-06 20:24:04 +000011249 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011250 return nextMBB;
11251}
11252
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011253// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011254MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011255X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11256 MachineBasicBlock *MBB,
11257 unsigned regOpcL,
11258 unsigned regOpcH,
11259 unsigned immOpcL,
11260 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011261 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011262 // For the atomic bitwise operator, we generate
11263 // thisMBB (instructions are in pairs, except cmpxchg8b)
11264 // ld t1,t2 = [bitinstr.addr]
11265 // newMBB:
11266 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11267 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011268 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011269 // mov ECX, EBX <- t5, t6
11270 // mov EAX, EDX <- t1, t2
11271 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11272 // mov t3, t4 <- EAX, EDX
11273 // bz newMBB
11274 // result in out1, out2
11275 // fallthrough -->nextMBB
11276
11277 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11278 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011279 const unsigned NotOpc = X86::NOT32r;
11280 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11281 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11282 MachineFunction::iterator MBBIter = MBB;
11283 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011284
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011285 /// First build the CFG
11286 MachineFunction *F = MBB->getParent();
11287 MachineBasicBlock *thisMBB = MBB;
11288 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11289 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11290 F->insert(MBBIter, newMBB);
11291 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011292
Dan Gohman14152b42010-07-06 20:24:04 +000011293 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11294 nextMBB->splice(nextMBB->begin(), thisMBB,
11295 llvm::next(MachineBasicBlock::iterator(bInstr)),
11296 thisMBB->end());
11297 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011298
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011299 // Update thisMBB to fall through to newMBB
11300 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011301
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011302 // newMBB jumps to itself and fall through to nextMBB
11303 newMBB->addSuccessor(nextMBB);
11304 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011305
Dale Johannesene4d209d2009-02-03 20:21:25 +000011306 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011307 // Insert instructions into newMBB based on incoming instruction
11308 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011309 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011310 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011311 MachineOperand& dest1Oper = bInstr->getOperand(0);
11312 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011313 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11314 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011315 argOpers[i] = &bInstr->getOperand(i+2);
11316
Dan Gohman71ea4e52010-05-14 21:01:44 +000011317 // We use some of the operands multiple times, so conservatively just
11318 // clear any kill flags that might be present.
11319 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11320 argOpers[i]->setIsKill(false);
11321 }
11322
Evan Chengad5b52f2010-01-08 19:14:57 +000011323 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011324 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011325
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011326 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011327 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011328 for (int i=0; i <= lastAddrIndx; ++i)
11329 (*MIB).addOperand(*argOpers[i]);
11330 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011331 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011332 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011333 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011334 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011335 MachineOperand newOp3 = *(argOpers[3]);
11336 if (newOp3.isImm())
11337 newOp3.setImm(newOp3.getImm()+4);
11338 else
11339 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011340 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011341 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011342
11343 // t3/4 are defined later, at the bottom of the loop
11344 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11345 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011346 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011347 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011348 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011349 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11350
Evan Cheng306b4ca2010-01-08 23:41:50 +000011351 // The subsequent operations should be using the destination registers of
11352 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011353 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011354 t1 = F->getRegInfo().createVirtualRegister(RC);
11355 t2 = F->getRegInfo().createVirtualRegister(RC);
11356 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11357 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011358 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011359 t1 = dest1Oper.getReg();
11360 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011361 }
11362
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011363 int valArgIndx = lastAddrIndx + 1;
11364 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011365 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011366 "invalid operand");
11367 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11368 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011369 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011370 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011371 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011372 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011373 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011374 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011375 (*MIB).addOperand(*argOpers[valArgIndx]);
11376 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011377 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011378 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011379 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011380 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011381 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011382 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011383 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011384 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011385 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011386 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011387
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011388 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011389 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011390 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011391 MIB.addReg(t2);
11392
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011393 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011394 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011395 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011396 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011397
Dale Johannesene4d209d2009-02-03 20:21:25 +000011398 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011399 for (int i=0; i <= lastAddrIndx; ++i)
11400 (*MIB).addOperand(*argOpers[i]);
11401
11402 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011403 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11404 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011405
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011406 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011407 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011408 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011409 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011410
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011411 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011412 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011413
Dan Gohman14152b42010-07-06 20:24:04 +000011414 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011415 return nextMBB;
11416}
11417
11418// private utility function
11419MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011420X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11421 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011422 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011423 // For the atomic min/max operator, we generate
11424 // thisMBB:
11425 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011426 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011427 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011428 // cmp t1, t2
11429 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011430 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011431 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11432 // bz newMBB
11433 // fallthrough -->nextMBB
11434 //
11435 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11436 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011437 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011438 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011439
Mon P Wang63307c32008-05-05 19:05:59 +000011440 /// First build the CFG
11441 MachineFunction *F = MBB->getParent();
11442 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011443 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11444 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11445 F->insert(MBBIter, newMBB);
11446 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011447
Dan Gohman14152b42010-07-06 20:24:04 +000011448 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11449 nextMBB->splice(nextMBB->begin(), thisMBB,
11450 llvm::next(MachineBasicBlock::iterator(mInstr)),
11451 thisMBB->end());
11452 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011453
Mon P Wang63307c32008-05-05 19:05:59 +000011454 // Update thisMBB to fall through to newMBB
11455 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011456
Mon P Wang63307c32008-05-05 19:05:59 +000011457 // newMBB jumps to newMBB and fall through to nextMBB
11458 newMBB->addSuccessor(nextMBB);
11459 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011460
Dale Johannesene4d209d2009-02-03 20:21:25 +000011461 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011462 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011463 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011464 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011465 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011466 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011467 int numArgs = mInstr->getNumOperands() - 1;
11468 for (int i=0; i < numArgs; ++i)
11469 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011470
Mon P Wang63307c32008-05-05 19:05:59 +000011471 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011472 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011473 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011474
Mon P Wangab3e7472008-05-05 22:56:23 +000011475 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011476 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011477 for (int i=0; i <= lastAddrIndx; ++i)
11478 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011479
Mon P Wang63307c32008-05-05 19:05:59 +000011480 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011481 assert((argOpers[valArgIndx]->isReg() ||
11482 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011483 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011484
11485 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011486 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011487 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011488 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011489 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011490 (*MIB).addOperand(*argOpers[valArgIndx]);
11491
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011492 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011493 MIB.addReg(t1);
11494
Dale Johannesene4d209d2009-02-03 20:21:25 +000011495 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011496 MIB.addReg(t1);
11497 MIB.addReg(t2);
11498
11499 // Generate movc
11500 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011501 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011502 MIB.addReg(t2);
11503 MIB.addReg(t1);
11504
11505 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011506 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011507 for (int i=0; i <= lastAddrIndx; ++i)
11508 (*MIB).addOperand(*argOpers[i]);
11509 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011510 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011511 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11512 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011513
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011514 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011515 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011516
Mon P Wang63307c32008-05-05 19:05:59 +000011517 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011518 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011519
Dan Gohman14152b42010-07-06 20:24:04 +000011520 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011521 return nextMBB;
11522}
11523
Eric Christopherf83a5de2009-08-27 18:08:16 +000011524// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011525// or XMM0_V32I8 in AVX all of this code can be replaced with that
11526// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011527MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011528X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011529 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011530 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011531 "Target must have SSE4.2 or AVX features enabled");
11532
Eric Christopherb120ab42009-08-18 22:50:32 +000011533 DebugLoc dl = MI->getDebugLoc();
11534 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011535 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011536 if (!Subtarget->hasAVX()) {
11537 if (memArg)
11538 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11539 else
11540 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11541 } else {
11542 if (memArg)
11543 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11544 else
11545 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11546 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011547
Eric Christopher41c902f2010-11-30 08:20:21 +000011548 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011549 for (unsigned i = 0; i < numArgs; ++i) {
11550 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011551 if (!(Op.isReg() && Op.isImplicit()))
11552 MIB.addOperand(Op);
11553 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011554 BuildMI(*BB, MI, dl,
11555 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11556 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011557 .addReg(X86::XMM0);
11558
Dan Gohman14152b42010-07-06 20:24:04 +000011559 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011560 return BB;
11561}
11562
11563MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011564X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011565 DebugLoc dl = MI->getDebugLoc();
11566 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011567
Eric Christopher228232b2010-11-30 07:20:12 +000011568 // Address into RAX/EAX, other two args into ECX, EDX.
11569 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11570 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11571 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11572 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011573 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011574
Eric Christopher228232b2010-11-30 07:20:12 +000011575 unsigned ValOps = X86::AddrNumOperands;
11576 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11577 .addReg(MI->getOperand(ValOps).getReg());
11578 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11579 .addReg(MI->getOperand(ValOps+1).getReg());
11580
11581 // The instruction doesn't actually take any operands though.
11582 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011583
Eric Christopher228232b2010-11-30 07:20:12 +000011584 MI->eraseFromParent(); // The pseudo is gone now.
11585 return BB;
11586}
11587
11588MachineBasicBlock *
11589X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011590 DebugLoc dl = MI->getDebugLoc();
11591 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011592
Eric Christopher228232b2010-11-30 07:20:12 +000011593 // First arg in ECX, the second in EAX.
11594 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11595 .addReg(MI->getOperand(0).getReg());
11596 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11597 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011598
Eric Christopher228232b2010-11-30 07:20:12 +000011599 // The instruction doesn't actually take any operands though.
11600 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011601
Eric Christopher228232b2010-11-30 07:20:12 +000011602 MI->eraseFromParent(); // The pseudo is gone now.
11603 return BB;
11604}
11605
11606MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011607X86TargetLowering::EmitVAARG64WithCustomInserter(
11608 MachineInstr *MI,
11609 MachineBasicBlock *MBB) const {
11610 // Emit va_arg instruction on X86-64.
11611
11612 // Operands to this pseudo-instruction:
11613 // 0 ) Output : destination address (reg)
11614 // 1-5) Input : va_list address (addr, i64mem)
11615 // 6 ) ArgSize : Size (in bytes) of vararg type
11616 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11617 // 8 ) Align : Alignment of type
11618 // 9 ) EFLAGS (implicit-def)
11619
11620 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11621 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11622
11623 unsigned DestReg = MI->getOperand(0).getReg();
11624 MachineOperand &Base = MI->getOperand(1);
11625 MachineOperand &Scale = MI->getOperand(2);
11626 MachineOperand &Index = MI->getOperand(3);
11627 MachineOperand &Disp = MI->getOperand(4);
11628 MachineOperand &Segment = MI->getOperand(5);
11629 unsigned ArgSize = MI->getOperand(6).getImm();
11630 unsigned ArgMode = MI->getOperand(7).getImm();
11631 unsigned Align = MI->getOperand(8).getImm();
11632
11633 // Memory Reference
11634 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11635 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11636 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11637
11638 // Machine Information
11639 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11640 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11641 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11642 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11643 DebugLoc DL = MI->getDebugLoc();
11644
11645 // struct va_list {
11646 // i32 gp_offset
11647 // i32 fp_offset
11648 // i64 overflow_area (address)
11649 // i64 reg_save_area (address)
11650 // }
11651 // sizeof(va_list) = 24
11652 // alignment(va_list) = 8
11653
11654 unsigned TotalNumIntRegs = 6;
11655 unsigned TotalNumXMMRegs = 8;
11656 bool UseGPOffset = (ArgMode == 1);
11657 bool UseFPOffset = (ArgMode == 2);
11658 unsigned MaxOffset = TotalNumIntRegs * 8 +
11659 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11660
11661 /* Align ArgSize to a multiple of 8 */
11662 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11663 bool NeedsAlign = (Align > 8);
11664
11665 MachineBasicBlock *thisMBB = MBB;
11666 MachineBasicBlock *overflowMBB;
11667 MachineBasicBlock *offsetMBB;
11668 MachineBasicBlock *endMBB;
11669
11670 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11671 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11672 unsigned OffsetReg = 0;
11673
11674 if (!UseGPOffset && !UseFPOffset) {
11675 // If we only pull from the overflow region, we don't create a branch.
11676 // We don't need to alter control flow.
11677 OffsetDestReg = 0; // unused
11678 OverflowDestReg = DestReg;
11679
11680 offsetMBB = NULL;
11681 overflowMBB = thisMBB;
11682 endMBB = thisMBB;
11683 } else {
11684 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11685 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11686 // If not, pull from overflow_area. (branch to overflowMBB)
11687 //
11688 // thisMBB
11689 // | .
11690 // | .
11691 // offsetMBB overflowMBB
11692 // | .
11693 // | .
11694 // endMBB
11695
11696 // Registers for the PHI in endMBB
11697 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11698 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11699
11700 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11701 MachineFunction *MF = MBB->getParent();
11702 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11703 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11704 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11705
11706 MachineFunction::iterator MBBIter = MBB;
11707 ++MBBIter;
11708
11709 // Insert the new basic blocks
11710 MF->insert(MBBIter, offsetMBB);
11711 MF->insert(MBBIter, overflowMBB);
11712 MF->insert(MBBIter, endMBB);
11713
11714 // Transfer the remainder of MBB and its successor edges to endMBB.
11715 endMBB->splice(endMBB->begin(), thisMBB,
11716 llvm::next(MachineBasicBlock::iterator(MI)),
11717 thisMBB->end());
11718 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11719
11720 // Make offsetMBB and overflowMBB successors of thisMBB
11721 thisMBB->addSuccessor(offsetMBB);
11722 thisMBB->addSuccessor(overflowMBB);
11723
11724 // endMBB is a successor of both offsetMBB and overflowMBB
11725 offsetMBB->addSuccessor(endMBB);
11726 overflowMBB->addSuccessor(endMBB);
11727
11728 // Load the offset value into a register
11729 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11730 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11731 .addOperand(Base)
11732 .addOperand(Scale)
11733 .addOperand(Index)
11734 .addDisp(Disp, UseFPOffset ? 4 : 0)
11735 .addOperand(Segment)
11736 .setMemRefs(MMOBegin, MMOEnd);
11737
11738 // Check if there is enough room left to pull this argument.
11739 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11740 .addReg(OffsetReg)
11741 .addImm(MaxOffset + 8 - ArgSizeA8);
11742
11743 // Branch to "overflowMBB" if offset >= max
11744 // Fall through to "offsetMBB" otherwise
11745 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11746 .addMBB(overflowMBB);
11747 }
11748
11749 // In offsetMBB, emit code to use the reg_save_area.
11750 if (offsetMBB) {
11751 assert(OffsetReg != 0);
11752
11753 // Read the reg_save_area address.
11754 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11755 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11756 .addOperand(Base)
11757 .addOperand(Scale)
11758 .addOperand(Index)
11759 .addDisp(Disp, 16)
11760 .addOperand(Segment)
11761 .setMemRefs(MMOBegin, MMOEnd);
11762
11763 // Zero-extend the offset
11764 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11765 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11766 .addImm(0)
11767 .addReg(OffsetReg)
11768 .addImm(X86::sub_32bit);
11769
11770 // Add the offset to the reg_save_area to get the final address.
11771 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11772 .addReg(OffsetReg64)
11773 .addReg(RegSaveReg);
11774
11775 // Compute the offset for the next argument
11776 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11777 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11778 .addReg(OffsetReg)
11779 .addImm(UseFPOffset ? 16 : 8);
11780
11781 // Store it back into the va_list.
11782 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11783 .addOperand(Base)
11784 .addOperand(Scale)
11785 .addOperand(Index)
11786 .addDisp(Disp, UseFPOffset ? 4 : 0)
11787 .addOperand(Segment)
11788 .addReg(NextOffsetReg)
11789 .setMemRefs(MMOBegin, MMOEnd);
11790
11791 // Jump to endMBB
11792 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11793 .addMBB(endMBB);
11794 }
11795
11796 //
11797 // Emit code to use overflow area
11798 //
11799
11800 // Load the overflow_area address into a register.
11801 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11802 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11803 .addOperand(Base)
11804 .addOperand(Scale)
11805 .addOperand(Index)
11806 .addDisp(Disp, 8)
11807 .addOperand(Segment)
11808 .setMemRefs(MMOBegin, MMOEnd);
11809
11810 // If we need to align it, do so. Otherwise, just copy the address
11811 // to OverflowDestReg.
11812 if (NeedsAlign) {
11813 // Align the overflow address
11814 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11815 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11816
11817 // aligned_addr = (addr + (align-1)) & ~(align-1)
11818 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11819 .addReg(OverflowAddrReg)
11820 .addImm(Align-1);
11821
11822 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11823 .addReg(TmpReg)
11824 .addImm(~(uint64_t)(Align-1));
11825 } else {
11826 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11827 .addReg(OverflowAddrReg);
11828 }
11829
11830 // Compute the next overflow address after this argument.
11831 // (the overflow address should be kept 8-byte aligned)
11832 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11833 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11834 .addReg(OverflowDestReg)
11835 .addImm(ArgSizeA8);
11836
11837 // Store the new overflow address.
11838 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11839 .addOperand(Base)
11840 .addOperand(Scale)
11841 .addOperand(Index)
11842 .addDisp(Disp, 8)
11843 .addOperand(Segment)
11844 .addReg(NextAddrReg)
11845 .setMemRefs(MMOBegin, MMOEnd);
11846
11847 // If we branched, emit the PHI to the front of endMBB.
11848 if (offsetMBB) {
11849 BuildMI(*endMBB, endMBB->begin(), DL,
11850 TII->get(X86::PHI), DestReg)
11851 .addReg(OffsetDestReg).addMBB(offsetMBB)
11852 .addReg(OverflowDestReg).addMBB(overflowMBB);
11853 }
11854
11855 // Erase the pseudo instruction
11856 MI->eraseFromParent();
11857
11858 return endMBB;
11859}
11860
11861MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011862X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11863 MachineInstr *MI,
11864 MachineBasicBlock *MBB) const {
11865 // Emit code to save XMM registers to the stack. The ABI says that the
11866 // number of registers to save is given in %al, so it's theoretically
11867 // possible to do an indirect jump trick to avoid saving all of them,
11868 // however this code takes a simpler approach and just executes all
11869 // of the stores if %al is non-zero. It's less code, and it's probably
11870 // easier on the hardware branch predictor, and stores aren't all that
11871 // expensive anyway.
11872
11873 // Create the new basic blocks. One block contains all the XMM stores,
11874 // and one block is the final destination regardless of whether any
11875 // stores were performed.
11876 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11877 MachineFunction *F = MBB->getParent();
11878 MachineFunction::iterator MBBIter = MBB;
11879 ++MBBIter;
11880 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11881 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11882 F->insert(MBBIter, XMMSaveMBB);
11883 F->insert(MBBIter, EndMBB);
11884
Dan Gohman14152b42010-07-06 20:24:04 +000011885 // Transfer the remainder of MBB and its successor edges to EndMBB.
11886 EndMBB->splice(EndMBB->begin(), MBB,
11887 llvm::next(MachineBasicBlock::iterator(MI)),
11888 MBB->end());
11889 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11890
Dan Gohmand6708ea2009-08-15 01:38:56 +000011891 // The original block will now fall through to the XMM save block.
11892 MBB->addSuccessor(XMMSaveMBB);
11893 // The XMMSaveMBB will fall through to the end block.
11894 XMMSaveMBB->addSuccessor(EndMBB);
11895
11896 // Now add the instructions.
11897 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11898 DebugLoc DL = MI->getDebugLoc();
11899
11900 unsigned CountReg = MI->getOperand(0).getReg();
11901 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11902 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11903
11904 if (!Subtarget->isTargetWin64()) {
11905 // If %al is 0, branch around the XMM save block.
11906 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011907 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011908 MBB->addSuccessor(EndMBB);
11909 }
11910
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011911 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011912 // In the XMM save block, save all the XMM argument registers.
11913 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11914 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011915 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011916 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011917 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011918 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011919 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011920 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011921 .addFrameIndex(RegSaveFrameIndex)
11922 .addImm(/*Scale=*/1)
11923 .addReg(/*IndexReg=*/0)
11924 .addImm(/*Disp=*/Offset)
11925 .addReg(/*Segment=*/0)
11926 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011927 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011928 }
11929
Dan Gohman14152b42010-07-06 20:24:04 +000011930 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011931
11932 return EndMBB;
11933}
Mon P Wang63307c32008-05-05 19:05:59 +000011934
Evan Cheng60c07e12006-07-05 22:17:51 +000011935MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000011936X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011937 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000011938 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11939 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000011940
Chris Lattner52600972009-09-02 05:57:00 +000011941 // To "insert" a SELECT_CC instruction, we actually have to insert the
11942 // diamond control-flow pattern. The incoming instruction knows the
11943 // destination vreg to set, the condition code register to branch on, the
11944 // true/false values to select between, and a branch opcode to use.
11945 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11946 MachineFunction::iterator It = BB;
11947 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000011948
Chris Lattner52600972009-09-02 05:57:00 +000011949 // thisMBB:
11950 // ...
11951 // TrueVal = ...
11952 // cmpTY ccX, r1, r2
11953 // bCC copy1MBB
11954 // fallthrough --> copy0MBB
11955 MachineBasicBlock *thisMBB = BB;
11956 MachineFunction *F = BB->getParent();
11957 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
11958 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000011959 F->insert(It, copy0MBB);
11960 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000011961
Bill Wendling730c07e2010-06-25 20:48:10 +000011962 // If the EFLAGS register isn't dead in the terminator, then claim that it's
11963 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000011964 if (!MI->killsRegister(X86::EFLAGS)) {
11965 copy0MBB->addLiveIn(X86::EFLAGS);
11966 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000011967 }
11968
Dan Gohman14152b42010-07-06 20:24:04 +000011969 // Transfer the remainder of BB and its successor edges to sinkMBB.
11970 sinkMBB->splice(sinkMBB->begin(), BB,
11971 llvm::next(MachineBasicBlock::iterator(MI)),
11972 BB->end());
11973 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
11974
11975 // Add the true and fallthrough blocks as its successors.
11976 BB->addSuccessor(copy0MBB);
11977 BB->addSuccessor(sinkMBB);
11978
11979 // Create the conditional branch instruction.
11980 unsigned Opc =
11981 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
11982 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
11983
Chris Lattner52600972009-09-02 05:57:00 +000011984 // copy0MBB:
11985 // %FalseValue = ...
11986 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000011987 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000011988
Chris Lattner52600972009-09-02 05:57:00 +000011989 // sinkMBB:
11990 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
11991 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000011992 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
11993 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000011994 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
11995 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
11996
Dan Gohman14152b42010-07-06 20:24:04 +000011997 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000011998 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000011999}
12000
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012001MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012002X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12003 bool Is64Bit) const {
12004 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12005 DebugLoc DL = MI->getDebugLoc();
12006 MachineFunction *MF = BB->getParent();
12007 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12008
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012009 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012010
12011 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12012 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12013
12014 // BB:
12015 // ... [Till the alloca]
12016 // If stacklet is not large enough, jump to mallocMBB
12017 //
12018 // bumpMBB:
12019 // Allocate by subtracting from RSP
12020 // Jump to continueMBB
12021 //
12022 // mallocMBB:
12023 // Allocate by call to runtime
12024 //
12025 // continueMBB:
12026 // ...
12027 // [rest of original BB]
12028 //
12029
12030 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12031 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12032 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12033
12034 MachineRegisterInfo &MRI = MF->getRegInfo();
12035 const TargetRegisterClass *AddrRegClass =
12036 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12037
12038 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12039 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12040 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012041 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012042 sizeVReg = MI->getOperand(1).getReg(),
12043 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12044
12045 MachineFunction::iterator MBBIter = BB;
12046 ++MBBIter;
12047
12048 MF->insert(MBBIter, bumpMBB);
12049 MF->insert(MBBIter, mallocMBB);
12050 MF->insert(MBBIter, continueMBB);
12051
12052 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12053 (MachineBasicBlock::iterator(MI)), BB->end());
12054 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12055
12056 // Add code to the main basic block to check if the stack limit has been hit,
12057 // and if so, jump to mallocMBB otherwise to bumpMBB.
12058 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012059 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012060 .addReg(tmpSPVReg).addReg(sizeVReg);
12061 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012062 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012063 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012064 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12065
12066 // bumpMBB simply decreases the stack pointer, since we know the current
12067 // stacklet has enough space.
12068 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012069 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012070 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012071 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012072 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12073
12074 // Calls into a routine in libgcc to allocate more space from the heap.
12075 if (Is64Bit) {
12076 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12077 .addReg(sizeVReg);
12078 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12079 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12080 } else {
12081 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12082 .addImm(12);
12083 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12084 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12085 .addExternalSymbol("__morestack_allocate_stack_space");
12086 }
12087
12088 if (!Is64Bit)
12089 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12090 .addImm(16);
12091
12092 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12093 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12094 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12095
12096 // Set up the CFG correctly.
12097 BB->addSuccessor(bumpMBB);
12098 BB->addSuccessor(mallocMBB);
12099 mallocMBB->addSuccessor(continueMBB);
12100 bumpMBB->addSuccessor(continueMBB);
12101
12102 // Take care of the PHI nodes.
12103 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12104 MI->getOperand(0).getReg())
12105 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12106 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12107
12108 // Delete the original pseudo instruction.
12109 MI->eraseFromParent();
12110
12111 // And we're done.
12112 return continueMBB;
12113}
12114
12115MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012116X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012117 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012118 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12119 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012120
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012121 assert(!Subtarget->isTargetEnvMacho());
12122
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012123 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12124 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012125
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012126 if (Subtarget->isTargetWin64()) {
12127 if (Subtarget->isTargetCygMing()) {
12128 // ___chkstk(Mingw64):
12129 // Clobbers R10, R11, RAX and EFLAGS.
12130 // Updates RSP.
12131 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12132 .addExternalSymbol("___chkstk")
12133 .addReg(X86::RAX, RegState::Implicit)
12134 .addReg(X86::RSP, RegState::Implicit)
12135 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12136 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12137 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12138 } else {
12139 // __chkstk(MSVCRT): does not update stack pointer.
12140 // Clobbers R10, R11 and EFLAGS.
12141 // FIXME: RAX(allocated size) might be reused and not killed.
12142 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12143 .addExternalSymbol("__chkstk")
12144 .addReg(X86::RAX, RegState::Implicit)
12145 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12146 // RAX has the offset to subtracted from RSP.
12147 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12148 .addReg(X86::RSP)
12149 .addReg(X86::RAX);
12150 }
12151 } else {
12152 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012153 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12154
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012155 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12156 .addExternalSymbol(StackProbeSymbol)
12157 .addReg(X86::EAX, RegState::Implicit)
12158 .addReg(X86::ESP, RegState::Implicit)
12159 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12160 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12161 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12162 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012163
Dan Gohman14152b42010-07-06 20:24:04 +000012164 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012165 return BB;
12166}
Chris Lattner52600972009-09-02 05:57:00 +000012167
12168MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012169X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12170 MachineBasicBlock *BB) const {
12171 // This is pretty easy. We're taking the value that we received from
12172 // our load from the relocation, sticking it in either RDI (x86-64)
12173 // or EAX and doing an indirect call. The return value will then
12174 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012175 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012176 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012177 DebugLoc DL = MI->getDebugLoc();
12178 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012179
12180 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012181 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012182
Eric Christopher30ef0e52010-06-03 04:07:48 +000012183 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012184 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12185 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012186 .addReg(X86::RIP)
12187 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012188 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012189 MI->getOperand(3).getTargetFlags())
12190 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012191 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012192 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012193 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012194 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12195 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012196 .addReg(0)
12197 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012198 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012199 MI->getOperand(3).getTargetFlags())
12200 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012201 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012202 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012203 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012204 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12205 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012206 .addReg(TII->getGlobalBaseReg(F))
12207 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012208 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012209 MI->getOperand(3).getTargetFlags())
12210 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012211 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012212 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012213 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012214
Dan Gohman14152b42010-07-06 20:24:04 +000012215 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012216 return BB;
12217}
12218
12219MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012220X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012221 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012222 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012223 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012224 case X86::TAILJMPd64:
12225 case X86::TAILJMPr64:
12226 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012227 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012228 case X86::TCRETURNdi64:
12229 case X86::TCRETURNri64:
12230 case X86::TCRETURNmi64:
12231 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12232 // On AMD64, additional defs should be added before register allocation.
12233 if (!Subtarget->isTargetWin64()) {
12234 MI->addRegisterDefined(X86::RSI);
12235 MI->addRegisterDefined(X86::RDI);
12236 MI->addRegisterDefined(X86::XMM6);
12237 MI->addRegisterDefined(X86::XMM7);
12238 MI->addRegisterDefined(X86::XMM8);
12239 MI->addRegisterDefined(X86::XMM9);
12240 MI->addRegisterDefined(X86::XMM10);
12241 MI->addRegisterDefined(X86::XMM11);
12242 MI->addRegisterDefined(X86::XMM12);
12243 MI->addRegisterDefined(X86::XMM13);
12244 MI->addRegisterDefined(X86::XMM14);
12245 MI->addRegisterDefined(X86::XMM15);
12246 }
12247 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012248 case X86::WIN_ALLOCA:
12249 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012250 case X86::SEG_ALLOCA_32:
12251 return EmitLoweredSegAlloca(MI, BB, false);
12252 case X86::SEG_ALLOCA_64:
12253 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012254 case X86::TLSCall_32:
12255 case X86::TLSCall_64:
12256 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012257 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012258 case X86::CMOV_FR32:
12259 case X86::CMOV_FR64:
12260 case X86::CMOV_V4F32:
12261 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012262 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012263 case X86::CMOV_V8F32:
12264 case X86::CMOV_V4F64:
12265 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012266 case X86::CMOV_GR16:
12267 case X86::CMOV_GR32:
12268 case X86::CMOV_RFP32:
12269 case X86::CMOV_RFP64:
12270 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012271 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012272
Dale Johannesen849f2142007-07-03 00:53:03 +000012273 case X86::FP32_TO_INT16_IN_MEM:
12274 case X86::FP32_TO_INT32_IN_MEM:
12275 case X86::FP32_TO_INT64_IN_MEM:
12276 case X86::FP64_TO_INT16_IN_MEM:
12277 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012278 case X86::FP64_TO_INT64_IN_MEM:
12279 case X86::FP80_TO_INT16_IN_MEM:
12280 case X86::FP80_TO_INT32_IN_MEM:
12281 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012282 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12283 DebugLoc DL = MI->getDebugLoc();
12284
Evan Cheng60c07e12006-07-05 22:17:51 +000012285 // Change the floating point control register to use "round towards zero"
12286 // mode when truncating to an integer value.
12287 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012288 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012289 addFrameReference(BuildMI(*BB, MI, DL,
12290 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012291
12292 // Load the old value of the high byte of the control word...
12293 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012294 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012295 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012296 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012297
12298 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012299 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012300 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012301
12302 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012303 addFrameReference(BuildMI(*BB, MI, DL,
12304 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012305
12306 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012307 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012308 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012309
12310 // Get the X86 opcode to use.
12311 unsigned Opc;
12312 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012313 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012314 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12315 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12316 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12317 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12318 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12319 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012320 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12321 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12322 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012323 }
12324
12325 X86AddressMode AM;
12326 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012327 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012328 AM.BaseType = X86AddressMode::RegBase;
12329 AM.Base.Reg = Op.getReg();
12330 } else {
12331 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012332 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012333 }
12334 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012335 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012336 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012337 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012338 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012339 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012340 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012341 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012342 AM.GV = Op.getGlobal();
12343 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012344 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012345 }
Dan Gohman14152b42010-07-06 20:24:04 +000012346 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012347 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012348
12349 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012350 addFrameReference(BuildMI(*BB, MI, DL,
12351 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012352
Dan Gohman14152b42010-07-06 20:24:04 +000012353 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012354 return BB;
12355 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012356 // String/text processing lowering.
12357 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012358 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012359 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12360 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012361 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012362 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12363 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012364 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012365 return EmitPCMP(MI, BB, 5, false /* in mem */);
12366 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012367 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012368 return EmitPCMP(MI, BB, 5, true /* in mem */);
12369
Eric Christopher228232b2010-11-30 07:20:12 +000012370 // Thread synchronization.
12371 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012372 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012373 case X86::MWAIT:
12374 return EmitMwait(MI, BB);
12375
Eric Christopherb120ab42009-08-18 22:50:32 +000012376 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012377 case X86::ATOMAND32:
12378 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012379 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012380 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012381 X86::NOT32r, X86::EAX,
12382 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012383 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012384 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12385 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012386 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012387 X86::NOT32r, X86::EAX,
12388 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012389 case X86::ATOMXOR32:
12390 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012391 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012392 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012393 X86::NOT32r, X86::EAX,
12394 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012395 case X86::ATOMNAND32:
12396 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012397 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012398 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012399 X86::NOT32r, X86::EAX,
12400 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012401 case X86::ATOMMIN32:
12402 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12403 case X86::ATOMMAX32:
12404 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12405 case X86::ATOMUMIN32:
12406 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12407 case X86::ATOMUMAX32:
12408 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012409
12410 case X86::ATOMAND16:
12411 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12412 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012413 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012414 X86::NOT16r, X86::AX,
12415 X86::GR16RegisterClass);
12416 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012417 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012418 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012419 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012420 X86::NOT16r, X86::AX,
12421 X86::GR16RegisterClass);
12422 case X86::ATOMXOR16:
12423 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12424 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012425 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012426 X86::NOT16r, X86::AX,
12427 X86::GR16RegisterClass);
12428 case X86::ATOMNAND16:
12429 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12430 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012431 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012432 X86::NOT16r, X86::AX,
12433 X86::GR16RegisterClass, true);
12434 case X86::ATOMMIN16:
12435 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12436 case X86::ATOMMAX16:
12437 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12438 case X86::ATOMUMIN16:
12439 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12440 case X86::ATOMUMAX16:
12441 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12442
12443 case X86::ATOMAND8:
12444 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12445 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012446 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012447 X86::NOT8r, X86::AL,
12448 X86::GR8RegisterClass);
12449 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012450 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012451 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012452 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012453 X86::NOT8r, X86::AL,
12454 X86::GR8RegisterClass);
12455 case X86::ATOMXOR8:
12456 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12457 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012458 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012459 X86::NOT8r, X86::AL,
12460 X86::GR8RegisterClass);
12461 case X86::ATOMNAND8:
12462 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12463 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012464 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012465 X86::NOT8r, X86::AL,
12466 X86::GR8RegisterClass, true);
12467 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012468 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012469 case X86::ATOMAND64:
12470 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012471 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012472 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012473 X86::NOT64r, X86::RAX,
12474 X86::GR64RegisterClass);
12475 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012476 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12477 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012478 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012479 X86::NOT64r, X86::RAX,
12480 X86::GR64RegisterClass);
12481 case X86::ATOMXOR64:
12482 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012483 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012484 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012485 X86::NOT64r, X86::RAX,
12486 X86::GR64RegisterClass);
12487 case X86::ATOMNAND64:
12488 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12489 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012490 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012491 X86::NOT64r, X86::RAX,
12492 X86::GR64RegisterClass, true);
12493 case X86::ATOMMIN64:
12494 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12495 case X86::ATOMMAX64:
12496 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12497 case X86::ATOMUMIN64:
12498 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12499 case X86::ATOMUMAX64:
12500 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012501
12502 // This group does 64-bit operations on a 32-bit host.
12503 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012504 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012505 X86::AND32rr, X86::AND32rr,
12506 X86::AND32ri, X86::AND32ri,
12507 false);
12508 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012509 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012510 X86::OR32rr, X86::OR32rr,
12511 X86::OR32ri, X86::OR32ri,
12512 false);
12513 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012514 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012515 X86::XOR32rr, X86::XOR32rr,
12516 X86::XOR32ri, X86::XOR32ri,
12517 false);
12518 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012519 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012520 X86::AND32rr, X86::AND32rr,
12521 X86::AND32ri, X86::AND32ri,
12522 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012523 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012524 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012525 X86::ADD32rr, X86::ADC32rr,
12526 X86::ADD32ri, X86::ADC32ri,
12527 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012528 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012529 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012530 X86::SUB32rr, X86::SBB32rr,
12531 X86::SUB32ri, X86::SBB32ri,
12532 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012533 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012534 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012535 X86::MOV32rr, X86::MOV32rr,
12536 X86::MOV32ri, X86::MOV32ri,
12537 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012538 case X86::VASTART_SAVE_XMM_REGS:
12539 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012540
12541 case X86::VAARG_64:
12542 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012543 }
12544}
12545
12546//===----------------------------------------------------------------------===//
12547// X86 Optimization Hooks
12548//===----------------------------------------------------------------------===//
12549
Dan Gohman475871a2008-07-27 21:46:04 +000012550void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012551 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012552 APInt &KnownZero,
12553 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012554 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012555 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012556 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012557 assert((Opc >= ISD::BUILTIN_OP_END ||
12558 Opc == ISD::INTRINSIC_WO_CHAIN ||
12559 Opc == ISD::INTRINSIC_W_CHAIN ||
12560 Opc == ISD::INTRINSIC_VOID) &&
12561 "Should use MaskedValueIsZero if you don't know whether Op"
12562 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012563
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012564 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012565 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012566 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012567 case X86ISD::ADD:
12568 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012569 case X86ISD::ADC:
12570 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012571 case X86ISD::SMUL:
12572 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012573 case X86ISD::INC:
12574 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012575 case X86ISD::OR:
12576 case X86ISD::XOR:
12577 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012578 // These nodes' second result is a boolean.
12579 if (Op.getResNo() == 0)
12580 break;
12581 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012582 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012583 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12584 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012585 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012586 case ISD::INTRINSIC_WO_CHAIN: {
12587 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12588 unsigned NumLoBits = 0;
12589 switch (IntId) {
12590 default: break;
12591 case Intrinsic::x86_sse_movmsk_ps:
12592 case Intrinsic::x86_avx_movmsk_ps_256:
12593 case Intrinsic::x86_sse2_movmsk_pd:
12594 case Intrinsic::x86_avx_movmsk_pd_256:
12595 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012596 case Intrinsic::x86_sse2_pmovmskb_128:
12597 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012598 // High bits of movmskp{s|d}, pmovmskb are known zero.
12599 switch (IntId) {
12600 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12601 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12602 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12603 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12604 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12605 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012606 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012607 }
12608 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12609 Mask.getBitWidth() - NumLoBits);
12610 break;
12611 }
12612 }
12613 break;
12614 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012615 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012616}
Chris Lattner259e97c2006-01-31 19:43:35 +000012617
Owen Andersonbc146b02010-09-21 20:42:50 +000012618unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12619 unsigned Depth) const {
12620 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12621 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12622 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012623
Owen Andersonbc146b02010-09-21 20:42:50 +000012624 // Fallback case.
12625 return 1;
12626}
12627
Evan Cheng206ee9d2006-07-07 08:33:52 +000012628/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012629/// node is a GlobalAddress + offset.
12630bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012631 const GlobalValue* &GA,
12632 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012633 if (N->getOpcode() == X86ISD::Wrapper) {
12634 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012635 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012636 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012637 return true;
12638 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012639 }
Evan Chengad4196b2008-05-12 19:56:52 +000012640 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012641}
12642
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012643/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12644/// same as extracting the high 128-bit part of 256-bit vector and then
12645/// inserting the result into the low part of a new 256-bit vector
12646static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12647 EVT VT = SVOp->getValueType(0);
12648 int NumElems = VT.getVectorNumElements();
12649
12650 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12651 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12652 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12653 SVOp->getMaskElt(j) >= 0)
12654 return false;
12655
12656 return true;
12657}
12658
12659/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12660/// same as extracting the low 128-bit part of 256-bit vector and then
12661/// inserting the result into the high part of a new 256-bit vector
12662static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12663 EVT VT = SVOp->getValueType(0);
12664 int NumElems = VT.getVectorNumElements();
12665
12666 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12667 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12668 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12669 SVOp->getMaskElt(j) >= 0)
12670 return false;
12671
12672 return true;
12673}
12674
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012675/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12676static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012677 TargetLowering::DAGCombinerInfo &DCI,
12678 bool HasAVX2) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012679 DebugLoc dl = N->getDebugLoc();
12680 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12681 SDValue V1 = SVOp->getOperand(0);
12682 SDValue V2 = SVOp->getOperand(1);
12683 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012684 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012685
12686 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12687 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12688 //
12689 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012690 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012691 // V UNDEF BUILD_VECTOR UNDEF
12692 // \ / \ /
12693 // CONCAT_VECTOR CONCAT_VECTOR
12694 // \ /
12695 // \ /
12696 // RESULT: V + zero extended
12697 //
12698 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12699 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12700 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12701 return SDValue();
12702
12703 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12704 return SDValue();
12705
12706 // To match the shuffle mask, the first half of the mask should
12707 // be exactly the first vector, and all the rest a splat with the
12708 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012709 for (int i = 0; i < NumElems/2; ++i)
12710 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12711 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12712 return SDValue();
12713
Chad Rosier3d1161e2012-01-03 21:05:52 +000012714 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12715 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12716 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12717 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12718 SDValue ResNode =
12719 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12720 Ld->getMemoryVT(),
12721 Ld->getPointerInfo(),
12722 Ld->getAlignment(),
12723 false/*isVolatile*/, true/*ReadMem*/,
12724 false/*WriteMem*/);
12725 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12726 }
12727
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012728 // Emit a zeroed vector and insert the desired subvector on its
12729 // first half.
Craig Topper12216172012-01-13 08:12:35 +000012730 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */, HasAVX2, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012731 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12732 DAG.getConstant(0, MVT::i32), DAG, dl);
12733 return DCI.CombineTo(N, InsV);
12734 }
12735
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012736 //===--------------------------------------------------------------------===//
12737 // Combine some shuffles into subvector extracts and inserts:
12738 //
12739
12740 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12741 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12742 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12743 DAG, dl);
12744 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12745 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12746 return DCI.CombineTo(N, InsV);
12747 }
12748
12749 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12750 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12751 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12752 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12753 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12754 return DCI.CombineTo(N, InsV);
12755 }
12756
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012757 return SDValue();
12758}
12759
12760/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012761static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012762 TargetLowering::DAGCombinerInfo &DCI,
12763 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012764 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012765 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012766
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012767 // Don't create instructions with illegal types after legalize types has run.
12768 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12769 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12770 return SDValue();
12771
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012772 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12773 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12774 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Craig Topper12216172012-01-13 08:12:35 +000012775 return PerformShuffleCombine256(N, DAG, DCI, Subtarget->hasAVX2());
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012776
12777 // Only handle 128 wide vector from here on.
12778 if (VT.getSizeInBits() != 128)
12779 return SDValue();
12780
12781 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12782 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12783 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012784 SmallVector<SDValue, 16> Elts;
12785 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012786 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012787
Nate Begemanfdea31a2010-03-24 20:49:50 +000012788 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012789}
Evan Chengd880b972008-05-09 21:53:03 +000012790
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012791/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12792/// generation and convert it from being a bunch of shuffles and extracts
12793/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012794static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12795 const TargetLowering &TLI) {
12796 SDValue InputVector = N->getOperand(0);
12797
12798 // Only operate on vectors of 4 elements, where the alternative shuffling
12799 // gets to be more expensive.
12800 if (InputVector.getValueType() != MVT::v4i32)
12801 return SDValue();
12802
12803 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12804 // single use which is a sign-extend or zero-extend, and all elements are
12805 // used.
12806 SmallVector<SDNode *, 4> Uses;
12807 unsigned ExtractedElements = 0;
12808 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12809 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12810 if (UI.getUse().getResNo() != InputVector.getResNo())
12811 return SDValue();
12812
12813 SDNode *Extract = *UI;
12814 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12815 return SDValue();
12816
12817 if (Extract->getValueType(0) != MVT::i32)
12818 return SDValue();
12819 if (!Extract->hasOneUse())
12820 return SDValue();
12821 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12822 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12823 return SDValue();
12824 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12825 return SDValue();
12826
12827 // Record which element was extracted.
12828 ExtractedElements |=
12829 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12830
12831 Uses.push_back(Extract);
12832 }
12833
12834 // If not all the elements were used, this may not be worthwhile.
12835 if (ExtractedElements != 15)
12836 return SDValue();
12837
12838 // Ok, we've now decided to do the transformation.
12839 DebugLoc dl = InputVector.getDebugLoc();
12840
12841 // Store the value to a temporary stack slot.
12842 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000012843 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
12844 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012845
12846 // Replace each use (extract) with a load of the appropriate element.
12847 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
12848 UE = Uses.end(); UI != UE; ++UI) {
12849 SDNode *Extract = *UI;
12850
Nadav Rotem86694292011-05-17 08:31:57 +000012851 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012852 SDValue Idx = Extract->getOperand(1);
12853 unsigned EltSize =
12854 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
12855 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
12856 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
12857
Nadav Rotem86694292011-05-17 08:31:57 +000012858 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012859 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012860
12861 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000012862 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000012863 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000012864 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012865
12866 // Replace the exact with the load.
12867 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
12868 }
12869
12870 // The replacement was made in place; don't return anything.
12871 return SDValue();
12872}
12873
Duncan Sands6bcd2192011-09-17 16:49:39 +000012874/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
12875/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012876static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000012877 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000012878 const X86Subtarget *Subtarget) {
12879 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000012880 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000012881 // Get the LHS/RHS of the select.
12882 SDValue LHS = N->getOperand(1);
12883 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000012884 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000012885
Dan Gohman670e5392009-09-21 18:03:22 +000012886 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000012887 // instructions match the semantics of the common C idiom x<y?x:y but not
12888 // x<=y?x:y, because of how they handle negative zero (which can be
12889 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000012890 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
12891 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000012892 (Subtarget->hasSSE2() ||
12893 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012894 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012895
Chris Lattner47b4ce82009-03-11 05:48:52 +000012896 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000012897 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000012898 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
12899 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012900 switch (CC) {
12901 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012902 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012903 // Converting this to a min would handle NaNs incorrectly, and swapping
12904 // the operands would cause it to handle comparisons between positive
12905 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012906 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012907 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012908 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12909 break;
12910 std::swap(LHS, RHS);
12911 }
Dan Gohman670e5392009-09-21 18:03:22 +000012912 Opcode = X86ISD::FMIN;
12913 break;
12914 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012915 // Converting this to a min would handle comparisons between positive
12916 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012917 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012918 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
12919 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012920 Opcode = X86ISD::FMIN;
12921 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012922 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012923 // Converting this to a min would handle both negative zeros and NaNs
12924 // incorrectly, but we can swap the operands to fix both.
12925 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012926 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012927 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012928 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012929 Opcode = X86ISD::FMIN;
12930 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012931
Dan Gohman670e5392009-09-21 18:03:22 +000012932 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012933 // Converting this to a max would handle comparisons between positive
12934 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012935 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000012936 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012937 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012938 Opcode = X86ISD::FMAX;
12939 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012940 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012941 // Converting this to a max would handle NaNs incorrectly, and swapping
12942 // the operands would cause it to handle comparisons between positive
12943 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012944 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012945 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012946 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12947 break;
12948 std::swap(LHS, RHS);
12949 }
Dan Gohman670e5392009-09-21 18:03:22 +000012950 Opcode = X86ISD::FMAX;
12951 break;
12952 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012953 // Converting this to a max would handle both negative zeros and NaNs
12954 // incorrectly, but we can swap the operands to fix both.
12955 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012956 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012957 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012958 case ISD::SETGE:
12959 Opcode = X86ISD::FMAX;
12960 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000012961 }
Dan Gohman670e5392009-09-21 18:03:22 +000012962 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000012963 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
12964 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012965 switch (CC) {
12966 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012967 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012968 // Converting this to a min would handle comparisons between positive
12969 // and negative zero incorrectly, and swapping the operands would
12970 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012971 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012972 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000012973 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012974 break;
12975 std::swap(LHS, RHS);
12976 }
Dan Gohman670e5392009-09-21 18:03:22 +000012977 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000012978 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012979 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012980 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012981 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012982 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
12983 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012984 Opcode = X86ISD::FMIN;
12985 break;
12986 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012987 // Converting this to a min would handle both negative zeros and NaNs
12988 // incorrectly, but we can swap the operands to fix both.
12989 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012990 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012991 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012992 case ISD::SETGE:
12993 Opcode = X86ISD::FMIN;
12994 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012995
Dan Gohman670e5392009-09-21 18:03:22 +000012996 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012997 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012998 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012999 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013000 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013001 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013002 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013003 // Converting this to a max would handle comparisons between positive
13004 // and negative zero incorrectly, and swapping the operands would
13005 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013006 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013007 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013008 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013009 break;
13010 std::swap(LHS, RHS);
13011 }
Dan Gohman670e5392009-09-21 18:03:22 +000013012 Opcode = X86ISD::FMAX;
13013 break;
13014 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013015 // Converting this to a max would handle both negative zeros and NaNs
13016 // incorrectly, but we can swap the operands to fix both.
13017 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013018 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013019 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013020 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013021 Opcode = X86ISD::FMAX;
13022 break;
13023 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013024 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013025
Chris Lattner47b4ce82009-03-11 05:48:52 +000013026 if (Opcode)
13027 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013028 }
Eric Christopherfd179292009-08-27 18:07:15 +000013029
Chris Lattnerd1980a52009-03-12 06:52:53 +000013030 // If this is a select between two integer constants, try to do some
13031 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013032 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13033 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013034 // Don't do this for crazy integer types.
13035 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13036 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013037 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013038 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013039
Chris Lattnercee56e72009-03-13 05:53:31 +000013040 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013041 // Efficiently invertible.
13042 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13043 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13044 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13045 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013046 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013047 }
Eric Christopherfd179292009-08-27 18:07:15 +000013048
Chris Lattnerd1980a52009-03-12 06:52:53 +000013049 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013050 if (FalseC->getAPIntValue() == 0 &&
13051 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013052 if (NeedsCondInvert) // Invert the condition if needed.
13053 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13054 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013055
Chris Lattnerd1980a52009-03-12 06:52:53 +000013056 // Zero extend the condition if needed.
13057 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013058
Chris Lattnercee56e72009-03-13 05:53:31 +000013059 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013060 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013061 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013062 }
Eric Christopherfd179292009-08-27 18:07:15 +000013063
Chris Lattner97a29a52009-03-13 05:22:11 +000013064 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013065 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013066 if (NeedsCondInvert) // Invert the condition if needed.
13067 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13068 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013069
Chris Lattner97a29a52009-03-13 05:22:11 +000013070 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013071 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13072 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013073 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013074 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013075 }
Eric Christopherfd179292009-08-27 18:07:15 +000013076
Chris Lattnercee56e72009-03-13 05:53:31 +000013077 // Optimize cases that will turn into an LEA instruction. This requires
13078 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013079 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013080 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013081 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013082
Chris Lattnercee56e72009-03-13 05:53:31 +000013083 bool isFastMultiplier = false;
13084 if (Diff < 10) {
13085 switch ((unsigned char)Diff) {
13086 default: break;
13087 case 1: // result = add base, cond
13088 case 2: // result = lea base( , cond*2)
13089 case 3: // result = lea base(cond, cond*2)
13090 case 4: // result = lea base( , cond*4)
13091 case 5: // result = lea base(cond, cond*4)
13092 case 8: // result = lea base( , cond*8)
13093 case 9: // result = lea base(cond, cond*8)
13094 isFastMultiplier = true;
13095 break;
13096 }
13097 }
Eric Christopherfd179292009-08-27 18:07:15 +000013098
Chris Lattnercee56e72009-03-13 05:53:31 +000013099 if (isFastMultiplier) {
13100 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13101 if (NeedsCondInvert) // Invert the condition if needed.
13102 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13103 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013104
Chris Lattnercee56e72009-03-13 05:53:31 +000013105 // Zero extend the condition if needed.
13106 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13107 Cond);
13108 // Scale the condition by the difference.
13109 if (Diff != 1)
13110 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13111 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013112
Chris Lattnercee56e72009-03-13 05:53:31 +000013113 // Add the base if non-zero.
13114 if (FalseC->getAPIntValue() != 0)
13115 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13116 SDValue(FalseC, 0));
13117 return Cond;
13118 }
Eric Christopherfd179292009-08-27 18:07:15 +000013119 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013120 }
13121 }
Eric Christopherfd179292009-08-27 18:07:15 +000013122
Evan Cheng56f582d2012-01-04 01:41:39 +000013123 // Canonicalize max and min:
13124 // (x > y) ? x : y -> (x >= y) ? x : y
13125 // (x < y) ? x : y -> (x <= y) ? x : y
13126 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13127 // the need for an extra compare
13128 // against zero. e.g.
13129 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13130 // subl %esi, %edi
13131 // testl %edi, %edi
13132 // movl $0, %eax
13133 // cmovgl %edi, %eax
13134 // =>
13135 // xorl %eax, %eax
13136 // subl %esi, $edi
13137 // cmovsl %eax, %edi
13138 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13139 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13140 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13141 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13142 switch (CC) {
13143 default: break;
13144 case ISD::SETLT:
13145 case ISD::SETGT: {
13146 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13147 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13148 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13149 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13150 }
13151 }
13152 }
13153
Nadav Rotemcc616562012-01-15 19:27:55 +000013154 // If we know that this node is legal then we know that it is going to be
13155 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13156 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13157 // to simplify previous instructions.
13158 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13159 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13160 !DCI.isBeforeLegalize() &&
13161 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13162 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13163 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13164 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13165
13166 APInt KnownZero, KnownOne;
13167 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13168 DCI.isBeforeLegalizeOps());
13169 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13170 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13171 DCI.CommitTargetLoweringOpt(TLO);
13172 }
13173
Dan Gohman475871a2008-07-27 21:46:04 +000013174 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013175}
13176
Chris Lattnerd1980a52009-03-12 06:52:53 +000013177/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13178static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13179 TargetLowering::DAGCombinerInfo &DCI) {
13180 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013181
Chris Lattnerd1980a52009-03-12 06:52:53 +000013182 // If the flag operand isn't dead, don't touch this CMOV.
13183 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13184 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013185
Evan Chengb5a55d92011-05-24 01:48:22 +000013186 SDValue FalseOp = N->getOperand(0);
13187 SDValue TrueOp = N->getOperand(1);
13188 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13189 SDValue Cond = N->getOperand(3);
13190 if (CC == X86::COND_E || CC == X86::COND_NE) {
13191 switch (Cond.getOpcode()) {
13192 default: break;
13193 case X86ISD::BSR:
13194 case X86ISD::BSF:
13195 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13196 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13197 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13198 }
13199 }
13200
Chris Lattnerd1980a52009-03-12 06:52:53 +000013201 // If this is a select between two integer constants, try to do some
13202 // optimizations. Note that the operands are ordered the opposite of SELECT
13203 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013204 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13205 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013206 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13207 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013208 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13209 CC = X86::GetOppositeBranchCondition(CC);
13210 std::swap(TrueC, FalseC);
13211 }
Eric Christopherfd179292009-08-27 18:07:15 +000013212
Chris Lattnerd1980a52009-03-12 06:52:53 +000013213 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013214 // This is efficient for any integer data type (including i8/i16) and
13215 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013216 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013217 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13218 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013219
Chris Lattnerd1980a52009-03-12 06:52:53 +000013220 // Zero extend the condition if needed.
13221 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013222
Chris Lattnerd1980a52009-03-12 06:52:53 +000013223 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13224 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013225 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013226 if (N->getNumValues() == 2) // Dead flag value?
13227 return DCI.CombineTo(N, Cond, SDValue());
13228 return Cond;
13229 }
Eric Christopherfd179292009-08-27 18:07:15 +000013230
Chris Lattnercee56e72009-03-13 05:53:31 +000013231 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13232 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013233 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013234 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13235 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013236
Chris Lattner97a29a52009-03-13 05:22:11 +000013237 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013238 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13239 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013240 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13241 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013242
Chris Lattner97a29a52009-03-13 05:22:11 +000013243 if (N->getNumValues() == 2) // Dead flag value?
13244 return DCI.CombineTo(N, Cond, SDValue());
13245 return Cond;
13246 }
Eric Christopherfd179292009-08-27 18:07:15 +000013247
Chris Lattnercee56e72009-03-13 05:53:31 +000013248 // Optimize cases that will turn into an LEA instruction. This requires
13249 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013250 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013251 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013252 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013253
Chris Lattnercee56e72009-03-13 05:53:31 +000013254 bool isFastMultiplier = false;
13255 if (Diff < 10) {
13256 switch ((unsigned char)Diff) {
13257 default: break;
13258 case 1: // result = add base, cond
13259 case 2: // result = lea base( , cond*2)
13260 case 3: // result = lea base(cond, cond*2)
13261 case 4: // result = lea base( , cond*4)
13262 case 5: // result = lea base(cond, cond*4)
13263 case 8: // result = lea base( , cond*8)
13264 case 9: // result = lea base(cond, cond*8)
13265 isFastMultiplier = true;
13266 break;
13267 }
13268 }
Eric Christopherfd179292009-08-27 18:07:15 +000013269
Chris Lattnercee56e72009-03-13 05:53:31 +000013270 if (isFastMultiplier) {
13271 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013272 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13273 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013274 // Zero extend the condition if needed.
13275 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13276 Cond);
13277 // Scale the condition by the difference.
13278 if (Diff != 1)
13279 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13280 DAG.getConstant(Diff, Cond.getValueType()));
13281
13282 // Add the base if non-zero.
13283 if (FalseC->getAPIntValue() != 0)
13284 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13285 SDValue(FalseC, 0));
13286 if (N->getNumValues() == 2) // Dead flag value?
13287 return DCI.CombineTo(N, Cond, SDValue());
13288 return Cond;
13289 }
Eric Christopherfd179292009-08-27 18:07:15 +000013290 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013291 }
13292 }
13293 return SDValue();
13294}
13295
13296
Evan Cheng0b0cd912009-03-28 05:57:29 +000013297/// PerformMulCombine - Optimize a single multiply with constant into two
13298/// in order to implement it with two cheaper instructions, e.g.
13299/// LEA + SHL, LEA + LEA.
13300static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13301 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013302 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13303 return SDValue();
13304
Owen Andersone50ed302009-08-10 22:56:29 +000013305 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013306 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013307 return SDValue();
13308
13309 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13310 if (!C)
13311 return SDValue();
13312 uint64_t MulAmt = C->getZExtValue();
13313 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13314 return SDValue();
13315
13316 uint64_t MulAmt1 = 0;
13317 uint64_t MulAmt2 = 0;
13318 if ((MulAmt % 9) == 0) {
13319 MulAmt1 = 9;
13320 MulAmt2 = MulAmt / 9;
13321 } else if ((MulAmt % 5) == 0) {
13322 MulAmt1 = 5;
13323 MulAmt2 = MulAmt / 5;
13324 } else if ((MulAmt % 3) == 0) {
13325 MulAmt1 = 3;
13326 MulAmt2 = MulAmt / 3;
13327 }
13328 if (MulAmt2 &&
13329 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13330 DebugLoc DL = N->getDebugLoc();
13331
13332 if (isPowerOf2_64(MulAmt2) &&
13333 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13334 // If second multiplifer is pow2, issue it first. We want the multiply by
13335 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13336 // is an add.
13337 std::swap(MulAmt1, MulAmt2);
13338
13339 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013340 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013341 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013342 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013343 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013344 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013345 DAG.getConstant(MulAmt1, VT));
13346
Eric Christopherfd179292009-08-27 18:07:15 +000013347 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013348 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013349 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013350 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013351 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013352 DAG.getConstant(MulAmt2, VT));
13353
13354 // Do not add new nodes to DAG combiner worklist.
13355 DCI.CombineTo(N, NewMul, false);
13356 }
13357 return SDValue();
13358}
13359
Evan Chengad9c0a32009-12-15 00:53:42 +000013360static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13361 SDValue N0 = N->getOperand(0);
13362 SDValue N1 = N->getOperand(1);
13363 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13364 EVT VT = N0.getValueType();
13365
13366 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13367 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013368 if (VT.isInteger() && !VT.isVector() &&
13369 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013370 N0.getOperand(1).getOpcode() == ISD::Constant) {
13371 SDValue N00 = N0.getOperand(0);
13372 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13373 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13374 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13375 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13376 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13377 APInt ShAmt = N1C->getAPIntValue();
13378 Mask = Mask.shl(ShAmt);
13379 if (Mask != 0)
13380 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13381 N00, DAG.getConstant(Mask, VT));
13382 }
13383 }
13384
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013385
13386 // Hardware support for vector shifts is sparse which makes us scalarize the
13387 // vector operations in many cases. Also, on sandybridge ADD is faster than
13388 // shl.
13389 // (shl V, 1) -> add V,V
13390 if (isSplatVector(N1.getNode())) {
13391 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13392 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13393 // We shift all of the values by one. In many cases we do not have
13394 // hardware support for this operation. This is better expressed as an ADD
13395 // of two values.
13396 if (N1C && (1 == N1C->getZExtValue())) {
13397 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13398 }
13399 }
13400
Evan Chengad9c0a32009-12-15 00:53:42 +000013401 return SDValue();
13402}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013403
Nate Begeman740ab032009-01-26 00:52:55 +000013404/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13405/// when possible.
13406static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13407 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013408 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013409 if (N->getOpcode() == ISD::SHL) {
13410 SDValue V = PerformSHLCombine(N, DAG);
13411 if (V.getNode()) return V;
13412 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013413
Nate Begeman740ab032009-01-26 00:52:55 +000013414 // On X86 with SSE2 support, we can transform this to a vector shift if
13415 // all elements are shifted by the same amount. We can't do this in legalize
13416 // because the a constant vector is typically transformed to a constant pool
13417 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013418 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013419 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013420
Craig Topper7be5dfd2011-11-12 09:58:49 +000013421 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13422 (!Subtarget->hasAVX2() ||
13423 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013424 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013425
Mon P Wang3becd092009-01-28 08:12:05 +000013426 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013427 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013428 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013429 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013430 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13431 unsigned NumElts = VT.getVectorNumElements();
13432 unsigned i = 0;
13433 for (; i != NumElts; ++i) {
13434 SDValue Arg = ShAmtOp.getOperand(i);
13435 if (Arg.getOpcode() == ISD::UNDEF) continue;
13436 BaseShAmt = Arg;
13437 break;
13438 }
Craig Topper37c26772012-01-17 04:44:50 +000013439 // Handle the case where the build_vector is all undef
13440 // FIXME: Should DAG allow this?
13441 if (i == NumElts)
13442 return SDValue();
13443
Mon P Wang3becd092009-01-28 08:12:05 +000013444 for (; i != NumElts; ++i) {
13445 SDValue Arg = ShAmtOp.getOperand(i);
13446 if (Arg.getOpcode() == ISD::UNDEF) continue;
13447 if (Arg != BaseShAmt) {
13448 return SDValue();
13449 }
13450 }
13451 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013452 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013453 SDValue InVec = ShAmtOp.getOperand(0);
13454 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13455 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13456 unsigned i = 0;
13457 for (; i != NumElts; ++i) {
13458 SDValue Arg = InVec.getOperand(i);
13459 if (Arg.getOpcode() == ISD::UNDEF) continue;
13460 BaseShAmt = Arg;
13461 break;
13462 }
13463 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13464 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013465 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013466 if (C->getZExtValue() == SplatIdx)
13467 BaseShAmt = InVec.getOperand(1);
13468 }
13469 }
13470 if (BaseShAmt.getNode() == 0)
13471 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13472 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013473 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013474 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013475
Mon P Wangefa42202009-09-03 19:56:25 +000013476 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013477 if (EltVT.bitsGT(MVT::i32))
13478 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13479 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013480 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013481
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013482 // The shift amount is identical so we can do a vector shift.
13483 SDValue ValOp = N->getOperand(0);
13484 switch (N->getOpcode()) {
13485 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013486 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013487 break;
13488 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013489 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013490 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013491 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013492 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013493 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013494 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013495 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013496 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013497 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013498 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013499 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013500 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013501 if (VT == MVT::v4i64)
13502 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13503 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13504 ValOp, BaseShAmt);
13505 if (VT == MVT::v8i32)
13506 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13507 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13508 ValOp, BaseShAmt);
13509 if (VT == MVT::v16i16)
13510 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13511 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13512 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013513 break;
13514 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013515 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013516 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013517 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013518 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013519 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013520 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013521 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013522 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013523 if (VT == MVT::v8i32)
13524 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13525 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13526 ValOp, BaseShAmt);
13527 if (VT == MVT::v16i16)
13528 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13529 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13530 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013531 break;
13532 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013533 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013534 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013535 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013536 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013537 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013538 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013539 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013540 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013541 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013542 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013543 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013544 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013545 if (VT == MVT::v4i64)
13546 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13547 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13548 ValOp, BaseShAmt);
13549 if (VT == MVT::v8i32)
13550 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13551 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13552 ValOp, BaseShAmt);
13553 if (VT == MVT::v16i16)
13554 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13555 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13556 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013557 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013558 }
13559 return SDValue();
13560}
13561
Nate Begemanb65c1752010-12-17 22:55:37 +000013562
Stuart Hastings865f0932011-06-03 23:53:54 +000013563// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13564// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13565// and friends. Likewise for OR -> CMPNEQSS.
13566static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13567 TargetLowering::DAGCombinerInfo &DCI,
13568 const X86Subtarget *Subtarget) {
13569 unsigned opcode;
13570
13571 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13572 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013573 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013574 SDValue N0 = N->getOperand(0);
13575 SDValue N1 = N->getOperand(1);
13576 SDValue CMP0 = N0->getOperand(1);
13577 SDValue CMP1 = N1->getOperand(1);
13578 DebugLoc DL = N->getDebugLoc();
13579
13580 // The SETCCs should both refer to the same CMP.
13581 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13582 return SDValue();
13583
13584 SDValue CMP00 = CMP0->getOperand(0);
13585 SDValue CMP01 = CMP0->getOperand(1);
13586 EVT VT = CMP00.getValueType();
13587
13588 if (VT == MVT::f32 || VT == MVT::f64) {
13589 bool ExpectingFlags = false;
13590 // Check for any users that want flags:
13591 for (SDNode::use_iterator UI = N->use_begin(),
13592 UE = N->use_end();
13593 !ExpectingFlags && UI != UE; ++UI)
13594 switch (UI->getOpcode()) {
13595 default:
13596 case ISD::BR_CC:
13597 case ISD::BRCOND:
13598 case ISD::SELECT:
13599 ExpectingFlags = true;
13600 break;
13601 case ISD::CopyToReg:
13602 case ISD::SIGN_EXTEND:
13603 case ISD::ZERO_EXTEND:
13604 case ISD::ANY_EXTEND:
13605 break;
13606 }
13607
13608 if (!ExpectingFlags) {
13609 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13610 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13611
13612 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13613 X86::CondCode tmp = cc0;
13614 cc0 = cc1;
13615 cc1 = tmp;
13616 }
13617
13618 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13619 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13620 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13621 X86ISD::NodeType NTOperator = is64BitFP ?
13622 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13623 // FIXME: need symbolic constants for these magic numbers.
13624 // See X86ATTInstPrinter.cpp:printSSECC().
13625 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13626 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13627 DAG.getConstant(x86cc, MVT::i8));
13628 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13629 OnesOrZeroesF);
13630 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13631 DAG.getConstant(1, MVT::i32));
13632 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13633 return OneBitOfTruth;
13634 }
13635 }
13636 }
13637 }
13638 return SDValue();
13639}
13640
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013641/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13642/// so it can be folded inside ANDNP.
13643static bool CanFoldXORWithAllOnes(const SDNode *N) {
13644 EVT VT = N->getValueType(0);
13645
13646 // Match direct AllOnes for 128 and 256-bit vectors
13647 if (ISD::isBuildVectorAllOnes(N))
13648 return true;
13649
13650 // Look through a bit convert.
13651 if (N->getOpcode() == ISD::BITCAST)
13652 N = N->getOperand(0).getNode();
13653
13654 // Sometimes the operand may come from a insert_subvector building a 256-bit
13655 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013656 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013657 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13658 SDValue V1 = N->getOperand(0);
13659 SDValue V2 = N->getOperand(1);
13660
13661 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13662 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13663 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13664 ISD::isBuildVectorAllOnes(V2.getNode()))
13665 return true;
13666 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013667
13668 return false;
13669}
13670
Nate Begemanb65c1752010-12-17 22:55:37 +000013671static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13672 TargetLowering::DAGCombinerInfo &DCI,
13673 const X86Subtarget *Subtarget) {
13674 if (DCI.isBeforeLegalizeOps())
13675 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013676
Stuart Hastings865f0932011-06-03 23:53:54 +000013677 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13678 if (R.getNode())
13679 return R;
13680
Craig Topper54a11172011-10-14 07:06:56 +000013681 EVT VT = N->getValueType(0);
13682
Craig Topperb4c94572011-10-21 06:55:01 +000013683 // Create ANDN, BLSI, and BLSR instructions
13684 // BLSI is X & (-X)
13685 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013686 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13687 SDValue N0 = N->getOperand(0);
13688 SDValue N1 = N->getOperand(1);
13689 DebugLoc DL = N->getDebugLoc();
13690
13691 // Check LHS for not
13692 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13693 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13694 // Check RHS for not
13695 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13696 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13697
Craig Topperb4c94572011-10-21 06:55:01 +000013698 // Check LHS for neg
13699 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13700 isZero(N0.getOperand(0)))
13701 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13702
13703 // Check RHS for neg
13704 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13705 isZero(N1.getOperand(0)))
13706 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13707
13708 // Check LHS for X-1
13709 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13710 isAllOnes(N0.getOperand(1)))
13711 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13712
13713 // Check RHS for X-1
13714 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13715 isAllOnes(N1.getOperand(1)))
13716 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13717
Craig Topper54a11172011-10-14 07:06:56 +000013718 return SDValue();
13719 }
13720
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013721 // Want to form ANDNP nodes:
13722 // 1) In the hopes of then easily combining them with OR and AND nodes
13723 // to form PBLEND/PSIGN.
13724 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013725 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013726 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013727
Nate Begemanb65c1752010-12-17 22:55:37 +000013728 SDValue N0 = N->getOperand(0);
13729 SDValue N1 = N->getOperand(1);
13730 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013731
Nate Begemanb65c1752010-12-17 22:55:37 +000013732 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013733 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013734 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13735 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013736 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013737
13738 // Check RHS for vnot
13739 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013740 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13741 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013742 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013743
Nate Begemanb65c1752010-12-17 22:55:37 +000013744 return SDValue();
13745}
13746
Evan Cheng760d1942010-01-04 21:22:48 +000013747static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013748 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013749 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013750 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013751 return SDValue();
13752
Stuart Hastings865f0932011-06-03 23:53:54 +000013753 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13754 if (R.getNode())
13755 return R;
13756
Evan Cheng760d1942010-01-04 21:22:48 +000013757 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013758
Evan Cheng760d1942010-01-04 21:22:48 +000013759 SDValue N0 = N->getOperand(0);
13760 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013761
Nate Begemanb65c1752010-12-17 22:55:37 +000013762 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013763 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000013764 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013765 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13766 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013767
Craig Topper1666cb62011-11-19 07:07:26 +000013768 // Canonicalize pandn to RHS
13769 if (N0.getOpcode() == X86ISD::ANDNP)
13770 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000013771 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000013772 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13773 SDValue Mask = N1.getOperand(0);
13774 SDValue X = N1.getOperand(1);
13775 SDValue Y;
13776 if (N0.getOperand(0) == Mask)
13777 Y = N0.getOperand(1);
13778 if (N0.getOperand(1) == Mask)
13779 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013780
Craig Topper1666cb62011-11-19 07:07:26 +000013781 // Check to see if the mask appeared in both the AND and ANDNP and
13782 if (!Y.getNode())
13783 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013784
Craig Topper1666cb62011-11-19 07:07:26 +000013785 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13786 if (Mask.getOpcode() != ISD::BITCAST ||
13787 X.getOpcode() != ISD::BITCAST ||
13788 Y.getOpcode() != ISD::BITCAST)
13789 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013790
Craig Topper1666cb62011-11-19 07:07:26 +000013791 // Look through mask bitcast.
13792 Mask = Mask.getOperand(0);
13793 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013794
Craig Topper1666cb62011-11-19 07:07:26 +000013795 // Validate that the Mask operand is a vector sra node. The sra node
13796 // will be an intrinsic.
13797 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13798 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013799
Craig Topper1666cb62011-11-19 07:07:26 +000013800 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13801 // there is no psrai.b
13802 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13803 case Intrinsic::x86_sse2_psrai_w:
13804 case Intrinsic::x86_sse2_psrai_d:
13805 case Intrinsic::x86_avx2_psrai_w:
13806 case Intrinsic::x86_avx2_psrai_d:
13807 break;
13808 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013809 }
Craig Topper1666cb62011-11-19 07:07:26 +000013810
13811 // Check that the SRA is all signbits.
13812 SDValue SraC = Mask.getOperand(2);
13813 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13814 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13815 if ((SraAmt + 1) != EltBits)
13816 return SDValue();
13817
13818 DebugLoc DL = N->getDebugLoc();
13819
13820 // Now we know we at least have a plendvb with the mask val. See if
13821 // we can form a psignb/w/d.
13822 // psign = x.type == y.type == mask.type && y = sub(0, x);
13823 X = X.getOperand(0);
13824 Y = Y.getOperand(0);
13825 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13826 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000013827 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
13828 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
13829 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
13830 Mask.getOperand(1));
13831 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000013832 }
13833 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000013834 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000013835 return SDValue();
13836
13837 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13838
13839 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13840 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13841 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013842 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013843 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013844 }
13845 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013846
Craig Topper1666cb62011-11-19 07:07:26 +000013847 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13848 return SDValue();
13849
Nate Begemanb65c1752010-12-17 22:55:37 +000013850 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013851 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13852 std::swap(N0, N1);
13853 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13854 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013855 if (!N0.hasOneUse() || !N1.hasOneUse())
13856 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013857
13858 SDValue ShAmt0 = N0.getOperand(1);
13859 if (ShAmt0.getValueType() != MVT::i8)
13860 return SDValue();
13861 SDValue ShAmt1 = N1.getOperand(1);
13862 if (ShAmt1.getValueType() != MVT::i8)
13863 return SDValue();
13864 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13865 ShAmt0 = ShAmt0.getOperand(0);
13866 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13867 ShAmt1 = ShAmt1.getOperand(0);
13868
13869 DebugLoc DL = N->getDebugLoc();
13870 unsigned Opc = X86ISD::SHLD;
13871 SDValue Op0 = N0.getOperand(0);
13872 SDValue Op1 = N1.getOperand(0);
13873 if (ShAmt0.getOpcode() == ISD::SUB) {
13874 Opc = X86ISD::SHRD;
13875 std::swap(Op0, Op1);
13876 std::swap(ShAmt0, ShAmt1);
13877 }
13878
Evan Cheng8b1190a2010-04-28 01:18:01 +000013879 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013880 if (ShAmt1.getOpcode() == ISD::SUB) {
13881 SDValue Sum = ShAmt1.getOperand(0);
13882 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013883 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13884 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13885 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13886 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013887 return DAG.getNode(Opc, DL, VT,
13888 Op0, Op1,
13889 DAG.getNode(ISD::TRUNCATE, DL,
13890 MVT::i8, ShAmt0));
13891 }
13892 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13893 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13894 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013895 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013896 return DAG.getNode(Opc, DL, VT,
13897 N0.getOperand(0), N1.getOperand(0),
13898 DAG.getNode(ISD::TRUNCATE, DL,
13899 MVT::i8, ShAmt0));
13900 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013901
Evan Cheng760d1942010-01-04 21:22:48 +000013902 return SDValue();
13903}
13904
Craig Topper3738ccd2011-12-27 06:27:23 +000013905// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000013906static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
13907 TargetLowering::DAGCombinerInfo &DCI,
13908 const X86Subtarget *Subtarget) {
13909 if (DCI.isBeforeLegalizeOps())
13910 return SDValue();
13911
13912 EVT VT = N->getValueType(0);
13913
13914 if (VT != MVT::i32 && VT != MVT::i64)
13915 return SDValue();
13916
Craig Topper3738ccd2011-12-27 06:27:23 +000013917 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
13918
Craig Topperb4c94572011-10-21 06:55:01 +000013919 // Create BLSMSK instructions by finding X ^ (X-1)
13920 SDValue N0 = N->getOperand(0);
13921 SDValue N1 = N->getOperand(1);
13922 DebugLoc DL = N->getDebugLoc();
13923
13924 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13925 isAllOnes(N0.getOperand(1)))
13926 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
13927
13928 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13929 isAllOnes(N1.getOperand(1)))
13930 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
13931
13932 return SDValue();
13933}
13934
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013935/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
13936static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
13937 const X86Subtarget *Subtarget) {
13938 LoadSDNode *Ld = cast<LoadSDNode>(N);
13939 EVT RegVT = Ld->getValueType(0);
13940 EVT MemVT = Ld->getMemoryVT();
13941 DebugLoc dl = Ld->getDebugLoc();
13942 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13943
13944 ISD::LoadExtType Ext = Ld->getExtensionType();
13945
Nadav Rotemca6f2962011-09-18 19:00:23 +000013946 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013947 // shuffle. We need SSE4 for the shuffles.
13948 // TODO: It is possible to support ZExt by zeroing the undef values
13949 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000013950 if (RegVT.isVector() && RegVT.isInteger() &&
13951 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013952 assert(MemVT != RegVT && "Cannot extend to the same type");
13953 assert(MemVT.isVector() && "Must load a vector from memory");
13954
13955 unsigned NumElems = RegVT.getVectorNumElements();
13956 unsigned RegSz = RegVT.getSizeInBits();
13957 unsigned MemSz = MemVT.getSizeInBits();
13958 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000013959 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013960 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
13961
13962 // Attempt to load the original value using a single load op.
13963 // Find a scalar type which is equal to the loaded word size.
13964 MVT SclrLoadTy = MVT::i8;
13965 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
13966 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
13967 MVT Tp = (MVT::SimpleValueType)tp;
13968 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
13969 SclrLoadTy = Tp;
13970 break;
13971 }
13972 }
13973
13974 // Proceed if a load word is found.
13975 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
13976
13977 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
13978 RegSz/SclrLoadTy.getSizeInBits());
13979
13980 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
13981 RegSz/MemVT.getScalarType().getSizeInBits());
13982 // Can't shuffle using an illegal type.
13983 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
13984
13985 // Perform a single load.
13986 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
13987 Ld->getBasePtr(),
13988 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013989 Ld->isNonTemporal(), Ld->isInvariant(),
13990 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013991
13992 // Insert the word loaded into a vector.
13993 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
13994 LoadUnitVecVT, ScalarLoad);
13995
13996 // Bitcast the loaded value to a vector of the original element type, in
13997 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000013998 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
13999 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014000 unsigned SizeRatio = RegSz/MemSz;
14001
14002 // Redistribute the loaded elements into the different locations.
14003 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14004 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14005
14006 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14007 DAG.getUNDEF(SlicedVec.getValueType()),
14008 ShuffleVec.data());
14009
14010 // Bitcast to the requested type.
14011 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14012 // Replace the original load with the new sequence
14013 // and return the new chain.
14014 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14015 return SDValue(ScalarLoad.getNode(), 1);
14016 }
14017
14018 return SDValue();
14019}
14020
Chris Lattner149a4e52008-02-22 02:09:43 +000014021/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014022static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014023 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014024 StoreSDNode *St = cast<StoreSDNode>(N);
14025 EVT VT = St->getValue().getValueType();
14026 EVT StVT = St->getMemoryVT();
14027 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014028 SDValue StoredVal = St->getOperand(1);
14029 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14030
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014031 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014032 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14033 // 128-bit ones. If in the future the cost becomes only one memory access the
14034 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014035 if (VT.getSizeInBits() == 256 &&
14036 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14037 StoredVal.getNumOperands() == 2) {
14038
14039 SDValue Value0 = StoredVal.getOperand(0);
14040 SDValue Value1 = StoredVal.getOperand(1);
14041
14042 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14043 SDValue Ptr0 = St->getBasePtr();
14044 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14045
14046 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14047 St->getPointerInfo(), St->isVolatile(),
14048 St->isNonTemporal(), St->getAlignment());
14049 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14050 St->getPointerInfo(), St->isVolatile(),
14051 St->isNonTemporal(), St->getAlignment());
14052 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14053 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014054
14055 // Optimize trunc store (of multiple scalars) to shuffle and store.
14056 // First, pack all of the elements in one place. Next, store to memory
14057 // in fewer chunks.
14058 if (St->isTruncatingStore() && VT.isVector()) {
14059 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14060 unsigned NumElems = VT.getVectorNumElements();
14061 assert(StVT != VT && "Cannot truncate to the same type");
14062 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14063 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14064
14065 // From, To sizes and ElemCount must be pow of two
14066 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014067 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014068 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014069 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014070
Nadav Rotem614061b2011-08-10 19:30:14 +000014071 unsigned SizeRatio = FromSz / ToSz;
14072
14073 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14074
14075 // Create a type on which we perform the shuffle
14076 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14077 StVT.getScalarType(), NumElems*SizeRatio);
14078
14079 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14080
14081 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14082 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14083 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14084
14085 // Can't shuffle using an illegal type
14086 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14087
14088 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14089 DAG.getUNDEF(WideVec.getValueType()),
14090 ShuffleVec.data());
14091 // At this point all of the data is stored at the bottom of the
14092 // register. We now need to save it to mem.
14093
14094 // Find the largest store unit
14095 MVT StoreType = MVT::i8;
14096 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14097 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14098 MVT Tp = (MVT::SimpleValueType)tp;
14099 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14100 StoreType = Tp;
14101 }
14102
14103 // Bitcast the original vector into a vector of store-size units
14104 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14105 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14106 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14107 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14108 SmallVector<SDValue, 8> Chains;
14109 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14110 TLI.getPointerTy());
14111 SDValue Ptr = St->getBasePtr();
14112
14113 // Perform one or more big stores into memory.
14114 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14115 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14116 StoreType, ShuffWide,
14117 DAG.getIntPtrConstant(i));
14118 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14119 St->getPointerInfo(), St->isVolatile(),
14120 St->isNonTemporal(), St->getAlignment());
14121 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14122 Chains.push_back(Ch);
14123 }
14124
14125 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14126 Chains.size());
14127 }
14128
14129
Chris Lattner149a4e52008-02-22 02:09:43 +000014130 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14131 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014132 // A preferable solution to the general problem is to figure out the right
14133 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014134
14135 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014136 if (VT.getSizeInBits() != 64)
14137 return SDValue();
14138
Devang Patel578efa92009-06-05 21:57:13 +000014139 const Function *F = DAG.getMachineFunction().getFunction();
14140 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014141 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014142 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014143 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014144 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014145 isa<LoadSDNode>(St->getValue()) &&
14146 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14147 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014148 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014149 LoadSDNode *Ld = 0;
14150 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014151 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014152 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014153 // Must be a store of a load. We currently handle two cases: the load
14154 // is a direct child, and it's under an intervening TokenFactor. It is
14155 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014156 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014157 Ld = cast<LoadSDNode>(St->getChain());
14158 else if (St->getValue().hasOneUse() &&
14159 ChainVal->getOpcode() == ISD::TokenFactor) {
14160 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014161 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014162 TokenFactorIndex = i;
14163 Ld = cast<LoadSDNode>(St->getValue());
14164 } else
14165 Ops.push_back(ChainVal->getOperand(i));
14166 }
14167 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014168
Evan Cheng536e6672009-03-12 05:59:15 +000014169 if (!Ld || !ISD::isNormalLoad(Ld))
14170 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014171
Evan Cheng536e6672009-03-12 05:59:15 +000014172 // If this is not the MMX case, i.e. we are just turning i64 load/store
14173 // into f64 load/store, avoid the transformation if there are multiple
14174 // uses of the loaded value.
14175 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14176 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014177
Evan Cheng536e6672009-03-12 05:59:15 +000014178 DebugLoc LdDL = Ld->getDebugLoc();
14179 DebugLoc StDL = N->getDebugLoc();
14180 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14181 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14182 // pair instead.
14183 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014184 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014185 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14186 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014187 Ld->isNonTemporal(), Ld->isInvariant(),
14188 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014189 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014190 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014191 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014192 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014193 Ops.size());
14194 }
Evan Cheng536e6672009-03-12 05:59:15 +000014195 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014196 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014197 St->isVolatile(), St->isNonTemporal(),
14198 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014199 }
Evan Cheng536e6672009-03-12 05:59:15 +000014200
14201 // Otherwise, lower to two pairs of 32-bit loads / stores.
14202 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014203 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14204 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014205
Owen Anderson825b72b2009-08-11 20:47:22 +000014206 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014207 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014208 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014209 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014210 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014211 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014212 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014213 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014214 MinAlign(Ld->getAlignment(), 4));
14215
14216 SDValue NewChain = LoLd.getValue(1);
14217 if (TokenFactorIndex != -1) {
14218 Ops.push_back(LoLd);
14219 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014220 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014221 Ops.size());
14222 }
14223
14224 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014225 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14226 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014227
14228 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014229 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014230 St->isVolatile(), St->isNonTemporal(),
14231 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014232 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014233 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014234 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014235 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014236 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014237 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014238 }
Dan Gohman475871a2008-07-27 21:46:04 +000014239 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014240}
14241
Duncan Sands17470be2011-09-22 20:15:48 +000014242/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14243/// and return the operands for the horizontal operation in LHS and RHS. A
14244/// horizontal operation performs the binary operation on successive elements
14245/// of its first operand, then on successive elements of its second operand,
14246/// returning the resulting values in a vector. For example, if
14247/// A = < float a0, float a1, float a2, float a3 >
14248/// and
14249/// B = < float b0, float b1, float b2, float b3 >
14250/// then the result of doing a horizontal operation on A and B is
14251/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14252/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14253/// A horizontal-op B, for some already available A and B, and if so then LHS is
14254/// set to A, RHS to B, and the routine returns 'true'.
14255/// Note that the binary operation should have the property that if one of the
14256/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014257static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014258 // Look for the following pattern: if
14259 // A = < float a0, float a1, float a2, float a3 >
14260 // B = < float b0, float b1, float b2, float b3 >
14261 // and
14262 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14263 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14264 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14265 // which is A horizontal-op B.
14266
14267 // At least one of the operands should be a vector shuffle.
14268 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14269 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14270 return false;
14271
14272 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014273
14274 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14275 "Unsupported vector type for horizontal add/sub");
14276
14277 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14278 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014279 unsigned NumElts = VT.getVectorNumElements();
14280 unsigned NumLanes = VT.getSizeInBits()/128;
14281 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014282 assert((NumLaneElts % 2 == 0) &&
14283 "Vector type should have an even number of elements in each lane");
14284 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014285
14286 // View LHS in the form
14287 // LHS = VECTOR_SHUFFLE A, B, LMask
14288 // If LHS is not a shuffle then pretend it is the shuffle
14289 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14290 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14291 // type VT.
14292 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014293 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014294 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14295 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14296 A = LHS.getOperand(0);
14297 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14298 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014299 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14300 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014301 } else {
14302 if (LHS.getOpcode() != ISD::UNDEF)
14303 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014304 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014305 LMask[i] = i;
14306 }
14307
14308 // Likewise, view RHS in the form
14309 // RHS = VECTOR_SHUFFLE C, D, RMask
14310 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014311 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014312 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14313 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14314 C = RHS.getOperand(0);
14315 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14316 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014317 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14318 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014319 } else {
14320 if (RHS.getOpcode() != ISD::UNDEF)
14321 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014322 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014323 RMask[i] = i;
14324 }
14325
14326 // Check that the shuffles are both shuffling the same vectors.
14327 if (!(A == C && B == D) && !(A == D && B == C))
14328 return false;
14329
14330 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14331 if (!A.getNode() && !B.getNode())
14332 return false;
14333
14334 // If A and B occur in reverse order in RHS, then "swap" them (which means
14335 // rewriting the mask).
14336 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014337 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014338
14339 // At this point LHS and RHS are equivalent to
14340 // LHS = VECTOR_SHUFFLE A, B, LMask
14341 // RHS = VECTOR_SHUFFLE A, B, RMask
14342 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014343 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014344 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014345
Craig Topperf8363302011-12-02 08:18:41 +000014346 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014347 if (LIdx < 0 || RIdx < 0 ||
14348 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14349 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014350 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014351
Craig Topperf8363302011-12-02 08:18:41 +000014352 // Check that successive elements are being operated on. If not, this is
14353 // not a horizontal operation.
14354 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14355 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014356 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014357 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014358 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014359 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014360 }
14361
14362 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14363 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14364 return true;
14365}
14366
14367/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14368static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14369 const X86Subtarget *Subtarget) {
14370 EVT VT = N->getValueType(0);
14371 SDValue LHS = N->getOperand(0);
14372 SDValue RHS = N->getOperand(1);
14373
14374 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014375 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014376 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014377 isHorizontalBinOp(LHS, RHS, true))
14378 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14379 return SDValue();
14380}
14381
14382/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14383static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14384 const X86Subtarget *Subtarget) {
14385 EVT VT = N->getValueType(0);
14386 SDValue LHS = N->getOperand(0);
14387 SDValue RHS = N->getOperand(1);
14388
14389 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014390 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014391 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014392 isHorizontalBinOp(LHS, RHS, false))
14393 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14394 return SDValue();
14395}
14396
Chris Lattner6cf73262008-01-25 06:14:17 +000014397/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14398/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014399static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014400 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14401 // F[X]OR(0.0, x) -> x
14402 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014403 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14404 if (C->getValueAPF().isPosZero())
14405 return N->getOperand(1);
14406 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14407 if (C->getValueAPF().isPosZero())
14408 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014409 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014410}
14411
14412/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014413static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014414 // FAND(0.0, x) -> 0.0
14415 // FAND(x, 0.0) -> 0.0
14416 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14417 if (C->getValueAPF().isPosZero())
14418 return N->getOperand(0);
14419 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14420 if (C->getValueAPF().isPosZero())
14421 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014422 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014423}
14424
Dan Gohmane5af2d32009-01-29 01:59:02 +000014425static SDValue PerformBTCombine(SDNode *N,
14426 SelectionDAG &DAG,
14427 TargetLowering::DAGCombinerInfo &DCI) {
14428 // BT ignores high bits in the bit index operand.
14429 SDValue Op1 = N->getOperand(1);
14430 if (Op1.hasOneUse()) {
14431 unsigned BitWidth = Op1.getValueSizeInBits();
14432 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14433 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014434 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14435 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014436 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014437 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14438 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14439 DCI.CommitTargetLoweringOpt(TLO);
14440 }
14441 return SDValue();
14442}
Chris Lattner83e6c992006-10-04 06:57:07 +000014443
Eli Friedman7a5e5552009-06-07 06:52:44 +000014444static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14445 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014446 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014447 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014448 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014449 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014450 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014451 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014452 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014453 }
14454 return SDValue();
14455}
14456
Evan Cheng2e489c42009-12-16 00:53:11 +000014457static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14458 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14459 // (and (i32 x86isd::setcc_carry), 1)
14460 // This eliminates the zext. This transformation is necessary because
14461 // ISD::SETCC is always legalized to i8.
14462 DebugLoc dl = N->getDebugLoc();
14463 SDValue N0 = N->getOperand(0);
14464 EVT VT = N->getValueType(0);
14465 if (N0.getOpcode() == ISD::AND &&
14466 N0.hasOneUse() &&
14467 N0.getOperand(0).hasOneUse()) {
14468 SDValue N00 = N0.getOperand(0);
14469 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14470 return SDValue();
14471 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14472 if (!C || C->getZExtValue() != 1)
14473 return SDValue();
14474 return DAG.getNode(ISD::AND, dl, VT,
14475 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14476 N00.getOperand(0), N00.getOperand(1)),
14477 DAG.getConstant(1, VT));
14478 }
14479
14480 return SDValue();
14481}
14482
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014483// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14484static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14485 unsigned X86CC = N->getConstantOperandVal(0);
14486 SDValue EFLAG = N->getOperand(1);
14487 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014488
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014489 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14490 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14491 // cases.
14492 if (X86CC == X86::COND_B)
14493 return DAG.getNode(ISD::AND, DL, MVT::i8,
14494 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14495 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14496 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014497
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014498 return SDValue();
14499}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014500
Benjamin Kramer1396c402011-06-18 11:09:41 +000014501static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14502 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014503 SDValue Op0 = N->getOperand(0);
14504 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14505 // a 32-bit target where SSE doesn't support i64->FP operations.
14506 if (Op0.getOpcode() == ISD::LOAD) {
14507 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14508 EVT VT = Ld->getValueType(0);
14509 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14510 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14511 !XTLI->getSubtarget()->is64Bit() &&
14512 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014513 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14514 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014515 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14516 return FILDChain;
14517 }
14518 }
14519 return SDValue();
14520}
14521
Chris Lattner23a01992010-12-20 01:37:09 +000014522// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14523static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14524 X86TargetLowering::DAGCombinerInfo &DCI) {
14525 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14526 // the result is either zero or one (depending on the input carry bit).
14527 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14528 if (X86::isZeroNode(N->getOperand(0)) &&
14529 X86::isZeroNode(N->getOperand(1)) &&
14530 // We don't have a good way to replace an EFLAGS use, so only do this when
14531 // dead right now.
14532 SDValue(N, 1).use_empty()) {
14533 DebugLoc DL = N->getDebugLoc();
14534 EVT VT = N->getValueType(0);
14535 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14536 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14537 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14538 DAG.getConstant(X86::COND_B,MVT::i8),
14539 N->getOperand(2)),
14540 DAG.getConstant(1, VT));
14541 return DCI.CombineTo(N, Res1, CarryOut);
14542 }
14543
14544 return SDValue();
14545}
14546
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014547// fold (add Y, (sete X, 0)) -> adc 0, Y
14548// (add Y, (setne X, 0)) -> sbb -1, Y
14549// (sub (sete X, 0), Y) -> sbb 0, Y
14550// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014551static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014552 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014553
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014554 // Look through ZExts.
14555 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14556 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14557 return SDValue();
14558
14559 SDValue SetCC = Ext.getOperand(0);
14560 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14561 return SDValue();
14562
14563 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14564 if (CC != X86::COND_E && CC != X86::COND_NE)
14565 return SDValue();
14566
14567 SDValue Cmp = SetCC.getOperand(1);
14568 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014569 !X86::isZeroNode(Cmp.getOperand(1)) ||
14570 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014571 return SDValue();
14572
14573 SDValue CmpOp0 = Cmp.getOperand(0);
14574 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14575 DAG.getConstant(1, CmpOp0.getValueType()));
14576
14577 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14578 if (CC == X86::COND_NE)
14579 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14580 DL, OtherVal.getValueType(), OtherVal,
14581 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14582 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14583 DL, OtherVal.getValueType(), OtherVal,
14584 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14585}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014586
Craig Topper54f952a2011-11-19 09:02:40 +000014587/// PerformADDCombine - Do target-specific dag combines on integer adds.
14588static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14589 const X86Subtarget *Subtarget) {
14590 EVT VT = N->getValueType(0);
14591 SDValue Op0 = N->getOperand(0);
14592 SDValue Op1 = N->getOperand(1);
14593
14594 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014595 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014596 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014597 isHorizontalBinOp(Op0, Op1, true))
14598 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14599
14600 return OptimizeConditionalInDecrement(N, DAG);
14601}
14602
14603static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14604 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014605 SDValue Op0 = N->getOperand(0);
14606 SDValue Op1 = N->getOperand(1);
14607
14608 // X86 can't encode an immediate LHS of a sub. See if we can push the
14609 // negation into a preceding instruction.
14610 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014611 // If the RHS of the sub is a XOR with one use and a constant, invert the
14612 // immediate. Then add one to the LHS of the sub so we can turn
14613 // X-Y -> X+~Y+1, saving one register.
14614 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14615 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014616 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014617 EVT VT = Op0.getValueType();
14618 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14619 Op1.getOperand(0),
14620 DAG.getConstant(~XorC, VT));
14621 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014622 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014623 }
14624 }
14625
Craig Topper54f952a2011-11-19 09:02:40 +000014626 // Try to synthesize horizontal adds from adds of shuffles.
14627 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014628 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014629 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14630 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014631 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14632
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014633 return OptimizeConditionalInDecrement(N, DAG);
14634}
14635
Dan Gohman475871a2008-07-27 21:46:04 +000014636SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014637 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014638 SelectionDAG &DAG = DCI.DAG;
14639 switch (N->getOpcode()) {
14640 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014641 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014642 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014643 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000014644 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014645 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014646 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14647 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014648 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014649 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014650 case ISD::SHL:
14651 case ISD::SRA:
14652 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014653 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014654 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014655 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014656 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014657 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014658 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014659 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14660 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014661 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014662 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14663 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014664 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014665 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014666 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014667 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014668 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014669 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014670 case X86ISD::UNPCKH:
14671 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014672 case X86ISD::MOVHLPS:
14673 case X86ISD::MOVLHPS:
14674 case X86ISD::PSHUFD:
14675 case X86ISD::PSHUFHW:
14676 case X86ISD::PSHUFLW:
14677 case X86ISD::MOVSS:
14678 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014679 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014680 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014681 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014682 }
14683
Dan Gohman475871a2008-07-27 21:46:04 +000014684 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014685}
14686
Evan Chenge5b51ac2010-04-17 06:13:15 +000014687/// isTypeDesirableForOp - Return true if the target has native support for
14688/// the specified value type and it is 'desirable' to use the type for the
14689/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14690/// instruction encodings are longer and some i16 instructions are slow.
14691bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14692 if (!isTypeLegal(VT))
14693 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014694 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014695 return true;
14696
14697 switch (Opc) {
14698 default:
14699 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014700 case ISD::LOAD:
14701 case ISD::SIGN_EXTEND:
14702 case ISD::ZERO_EXTEND:
14703 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014704 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014705 case ISD::SRL:
14706 case ISD::SUB:
14707 case ISD::ADD:
14708 case ISD::MUL:
14709 case ISD::AND:
14710 case ISD::OR:
14711 case ISD::XOR:
14712 return false;
14713 }
14714}
14715
14716/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014717/// beneficial for dag combiner to promote the specified node. If true, it
14718/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014719bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014720 EVT VT = Op.getValueType();
14721 if (VT != MVT::i16)
14722 return false;
14723
Evan Cheng4c26e932010-04-19 19:29:22 +000014724 bool Promote = false;
14725 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014726 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014727 default: break;
14728 case ISD::LOAD: {
14729 LoadSDNode *LD = cast<LoadSDNode>(Op);
14730 // If the non-extending load has a single use and it's not live out, then it
14731 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014732 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14733 Op.hasOneUse()*/) {
14734 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14735 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14736 // The only case where we'd want to promote LOAD (rather then it being
14737 // promoted as an operand is when it's only use is liveout.
14738 if (UI->getOpcode() != ISD::CopyToReg)
14739 return false;
14740 }
14741 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014742 Promote = true;
14743 break;
14744 }
14745 case ISD::SIGN_EXTEND:
14746 case ISD::ZERO_EXTEND:
14747 case ISD::ANY_EXTEND:
14748 Promote = true;
14749 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014750 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014751 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014752 SDValue N0 = Op.getOperand(0);
14753 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014754 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014755 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014756 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014757 break;
14758 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014759 case ISD::ADD:
14760 case ISD::MUL:
14761 case ISD::AND:
14762 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014763 case ISD::XOR:
14764 Commute = true;
14765 // fallthrough
14766 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014767 SDValue N0 = Op.getOperand(0);
14768 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014769 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014770 return false;
14771 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014772 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014773 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014774 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014775 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014776 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014777 }
14778 }
14779
14780 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014781 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014782}
14783
Evan Cheng60c07e12006-07-05 22:17:51 +000014784//===----------------------------------------------------------------------===//
14785// X86 Inline Assembly Support
14786//===----------------------------------------------------------------------===//
14787
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014788namespace {
14789 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014790 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014791 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014792
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014793 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014794 StringRef piece(*args[i]);
14795 if (!s.startswith(piece)) // Check if the piece matches.
14796 return false;
14797
14798 s = s.substr(piece.size());
14799 StringRef::size_type pos = s.find_first_not_of(" \t");
14800 if (pos == 0) // We matched a prefix.
14801 return false;
14802
14803 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014804 }
14805
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014806 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014807 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014808 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014809}
14810
Chris Lattnerb8105652009-07-20 17:51:36 +000014811bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14812 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014813
14814 std::string AsmStr = IA->getAsmString();
14815
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014816 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
14817 if (!Ty || Ty->getBitWidth() % 16 != 0)
14818 return false;
14819
Chris Lattnerb8105652009-07-20 17:51:36 +000014820 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014821 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014822 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014823
14824 switch (AsmPieces.size()) {
14825 default: return false;
14826 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014827 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014828 // we will turn this bswap into something that will be lowered to logical
14829 // ops instead of emitting the bswap asm. For now, we don't support 486 or
14830 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014831 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014832 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
14833 matchAsm(AsmPieces[0], "bswapl", "$0") ||
14834 matchAsm(AsmPieces[0], "bswapq", "$0") ||
14835 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
14836 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
14837 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000014838 // No need to check constraints, nothing other than the equivalent of
14839 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000014840 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014841 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014842
Chris Lattnerb8105652009-07-20 17:51:36 +000014843 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014844 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014845 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014846 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
14847 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000014848 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014849 const std::string &ConstraintsStr = IA->getConstraintString();
14850 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014851 std::sort(AsmPieces.begin(), AsmPieces.end());
14852 if (AsmPieces.size() == 4 &&
14853 AsmPieces[0] == "~{cc}" &&
14854 AsmPieces[1] == "~{dirflag}" &&
14855 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014856 AsmPieces[3] == "~{fpsr}")
14857 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014858 }
14859 break;
14860 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014861 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014862 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014863 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
14864 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
14865 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014866 AsmPieces.clear();
14867 const std::string &ConstraintsStr = IA->getConstraintString();
14868 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
14869 std::sort(AsmPieces.begin(), AsmPieces.end());
14870 if (AsmPieces.size() == 4 &&
14871 AsmPieces[0] == "~{cc}" &&
14872 AsmPieces[1] == "~{dirflag}" &&
14873 AsmPieces[2] == "~{flags}" &&
14874 AsmPieces[3] == "~{fpsr}")
14875 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014876 }
Evan Cheng55d42002011-01-08 01:24:27 +000014877
14878 if (CI->getType()->isIntegerTy(64)) {
14879 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14880 if (Constraints.size() >= 2 &&
14881 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14882 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14883 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014884 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
14885 matchAsm(AsmPieces[1], "bswap", "%edx") &&
14886 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014887 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014888 }
14889 }
14890 break;
14891 }
14892 return false;
14893}
14894
14895
14896
Chris Lattnerf4dff842006-07-11 02:54:03 +000014897/// getConstraintType - Given a constraint letter, return the type of
14898/// constraint it is for this target.
14899X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000014900X86TargetLowering::getConstraintType(const std::string &Constraint) const {
14901 if (Constraint.size() == 1) {
14902 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000014903 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000014904 case 'q':
14905 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000014906 case 'f':
14907 case 't':
14908 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000014909 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000014910 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000014911 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000014912 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000014913 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000014914 case 'a':
14915 case 'b':
14916 case 'c':
14917 case 'd':
14918 case 'S':
14919 case 'D':
14920 case 'A':
14921 return C_Register;
14922 case 'I':
14923 case 'J':
14924 case 'K':
14925 case 'L':
14926 case 'M':
14927 case 'N':
14928 case 'G':
14929 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000014930 case 'e':
14931 case 'Z':
14932 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000014933 default:
14934 break;
14935 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000014936 }
Chris Lattner4234f572007-03-25 02:14:49 +000014937 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000014938}
14939
John Thompson44ab89e2010-10-29 17:29:13 +000014940/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000014941/// This object must already have been set up with the operand type
14942/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000014943TargetLowering::ConstraintWeight
14944 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000014945 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000014946 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014947 Value *CallOperandVal = info.CallOperandVal;
14948 // If we don't have a value, we can't do a match,
14949 // but allow it at the lowest weight.
14950 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000014951 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014952 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000014953 // Look at the constraint type.
14954 switch (*constraint) {
14955 default:
John Thompson44ab89e2010-10-29 17:29:13 +000014956 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
14957 case 'R':
14958 case 'q':
14959 case 'Q':
14960 case 'a':
14961 case 'b':
14962 case 'c':
14963 case 'd':
14964 case 'S':
14965 case 'D':
14966 case 'A':
14967 if (CallOperandVal->getType()->isIntegerTy())
14968 weight = CW_SpecificReg;
14969 break;
14970 case 'f':
14971 case 't':
14972 case 'u':
14973 if (type->isFloatingPointTy())
14974 weight = CW_SpecificReg;
14975 break;
14976 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000014977 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000014978 weight = CW_SpecificReg;
14979 break;
14980 case 'x':
14981 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000014982 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000014983 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000014984 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014985 break;
14986 case 'I':
14987 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
14988 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000014989 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014990 }
14991 break;
John Thompson44ab89e2010-10-29 17:29:13 +000014992 case 'J':
14993 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14994 if (C->getZExtValue() <= 63)
14995 weight = CW_Constant;
14996 }
14997 break;
14998 case 'K':
14999 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15000 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15001 weight = CW_Constant;
15002 }
15003 break;
15004 case 'L':
15005 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15006 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15007 weight = CW_Constant;
15008 }
15009 break;
15010 case 'M':
15011 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15012 if (C->getZExtValue() <= 3)
15013 weight = CW_Constant;
15014 }
15015 break;
15016 case 'N':
15017 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15018 if (C->getZExtValue() <= 0xff)
15019 weight = CW_Constant;
15020 }
15021 break;
15022 case 'G':
15023 case 'C':
15024 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15025 weight = CW_Constant;
15026 }
15027 break;
15028 case 'e':
15029 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15030 if ((C->getSExtValue() >= -0x80000000LL) &&
15031 (C->getSExtValue() <= 0x7fffffffLL))
15032 weight = CW_Constant;
15033 }
15034 break;
15035 case 'Z':
15036 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15037 if (C->getZExtValue() <= 0xffffffff)
15038 weight = CW_Constant;
15039 }
15040 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015041 }
15042 return weight;
15043}
15044
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015045/// LowerXConstraint - try to replace an X constraint, which matches anything,
15046/// with another that has more specific requirements based on the type of the
15047/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015048const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015049LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015050 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15051 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015052 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015053 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015054 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015055 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015056 return "x";
15057 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015058
Chris Lattner5e764232008-04-26 23:02:14 +000015059 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015060}
15061
Chris Lattner48884cd2007-08-25 00:47:38 +000015062/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15063/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015064void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015065 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015066 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015067 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015068 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015069
Eric Christopher100c8332011-06-02 23:16:42 +000015070 // Only support length 1 constraints for now.
15071 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015072
Eric Christopher100c8332011-06-02 23:16:42 +000015073 char ConstraintLetter = Constraint[0];
15074 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015075 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015076 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015077 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015078 if (C->getZExtValue() <= 31) {
15079 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015080 break;
15081 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015082 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015083 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015084 case 'J':
15085 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015086 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015087 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15088 break;
15089 }
15090 }
15091 return;
15092 case 'K':
15093 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015094 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015095 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15096 break;
15097 }
15098 }
15099 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015100 case 'N':
15101 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015102 if (C->getZExtValue() <= 255) {
15103 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015104 break;
15105 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015106 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015107 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015108 case 'e': {
15109 // 32-bit signed value
15110 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015111 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15112 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015113 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015114 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015115 break;
15116 }
15117 // FIXME gcc accepts some relocatable values here too, but only in certain
15118 // memory models; it's complicated.
15119 }
15120 return;
15121 }
15122 case 'Z': {
15123 // 32-bit unsigned value
15124 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015125 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15126 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015127 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15128 break;
15129 }
15130 }
15131 // FIXME gcc accepts some relocatable values here too, but only in certain
15132 // memory models; it's complicated.
15133 return;
15134 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015135 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015136 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015137 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015138 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015139 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015140 break;
15141 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015142
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015143 // In any sort of PIC mode addresses need to be computed at runtime by
15144 // adding in a register or some sort of table lookup. These can't
15145 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015146 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015147 return;
15148
Chris Lattnerdc43a882007-05-03 16:52:29 +000015149 // If we are in non-pic codegen mode, we allow the address of a global (with
15150 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015151 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015152 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015153
Chris Lattner49921962009-05-08 18:23:14 +000015154 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15155 while (1) {
15156 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15157 Offset += GA->getOffset();
15158 break;
15159 } else if (Op.getOpcode() == ISD::ADD) {
15160 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15161 Offset += C->getZExtValue();
15162 Op = Op.getOperand(0);
15163 continue;
15164 }
15165 } else if (Op.getOpcode() == ISD::SUB) {
15166 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15167 Offset += -C->getZExtValue();
15168 Op = Op.getOperand(0);
15169 continue;
15170 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015171 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015172
Chris Lattner49921962009-05-08 18:23:14 +000015173 // Otherwise, this isn't something we can handle, reject it.
15174 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015175 }
Eric Christopherfd179292009-08-27 18:07:15 +000015176
Dan Gohman46510a72010-04-15 01:51:59 +000015177 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015178 // If we require an extra load to get this address, as in PIC mode, we
15179 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015180 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15181 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015182 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015183
Devang Patel0d881da2010-07-06 22:08:15 +000015184 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15185 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015186 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015187 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015188 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015189
Gabor Greifba36cb52008-08-28 21:40:38 +000015190 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015191 Ops.push_back(Result);
15192 return;
15193 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015194 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015195}
15196
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015197std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015198X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015199 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015200 // First, see if this is a constraint that directly corresponds to an LLVM
15201 // register class.
15202 if (Constraint.size() == 1) {
15203 // GCC Constraint Letters
15204 switch (Constraint[0]) {
15205 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015206 // TODO: Slight differences here in allocation order and leaving
15207 // RIP in the class. Do they matter any more here than they do
15208 // in the normal allocation?
15209 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15210 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015211 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015212 return std::make_pair(0U, X86::GR32RegisterClass);
15213 else if (VT == MVT::i16)
15214 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015215 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015216 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015217 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015218 return std::make_pair(0U, X86::GR64RegisterClass);
15219 break;
15220 }
15221 // 32-bit fallthrough
15222 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015223 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015224 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15225 else if (VT == MVT::i16)
15226 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015227 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015228 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15229 else if (VT == MVT::i64)
15230 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15231 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015232 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015233 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015234 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015235 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015236 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015237 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015238 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015239 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015240 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015241 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015242 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015243 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15244 if (VT == MVT::i16)
15245 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15246 if (VT == MVT::i32 || !Subtarget->is64Bit())
15247 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15248 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015249 case 'f': // FP Stack registers.
15250 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15251 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015252 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015253 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015254 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015255 return std::make_pair(0U, X86::RFP64RegisterClass);
15256 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015257 case 'y': // MMX_REGS if MMX allowed.
15258 if (!Subtarget->hasMMX()) break;
15259 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015260 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015261 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015262 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015263 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015264 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015265
Owen Anderson825b72b2009-08-11 20:47:22 +000015266 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015267 default: break;
15268 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015269 case MVT::f32:
15270 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015271 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015272 case MVT::f64:
15273 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015274 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015275 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015276 case MVT::v16i8:
15277 case MVT::v8i16:
15278 case MVT::v4i32:
15279 case MVT::v2i64:
15280 case MVT::v4f32:
15281 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015282 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015283 // AVX types.
15284 case MVT::v32i8:
15285 case MVT::v16i16:
15286 case MVT::v8i32:
15287 case MVT::v4i64:
15288 case MVT::v8f32:
15289 case MVT::v4f64:
15290 return std::make_pair(0U, X86::VR256RegisterClass);
15291
Chris Lattner0f65cad2007-04-09 05:49:22 +000015292 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015293 break;
15294 }
15295 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015296
Chris Lattnerf76d1802006-07-31 23:26:50 +000015297 // Use the default implementation in TargetLowering to convert the register
15298 // constraint into a member of a register class.
15299 std::pair<unsigned, const TargetRegisterClass*> Res;
15300 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015301
15302 // Not found as a standard register?
15303 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015304 // Map st(0) -> st(7) -> ST0
15305 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15306 tolower(Constraint[1]) == 's' &&
15307 tolower(Constraint[2]) == 't' &&
15308 Constraint[3] == '(' &&
15309 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15310 Constraint[5] == ')' &&
15311 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015312
Chris Lattner56d77c72009-09-13 22:41:48 +000015313 Res.first = X86::ST0+Constraint[4]-'0';
15314 Res.second = X86::RFP80RegisterClass;
15315 return Res;
15316 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015317
Chris Lattner56d77c72009-09-13 22:41:48 +000015318 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015319 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015320 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015321 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015322 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015323 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015324
15325 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015326 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015327 Res.first = X86::EFLAGS;
15328 Res.second = X86::CCRRegisterClass;
15329 return Res;
15330 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015331
Dale Johannesen330169f2008-11-13 21:52:36 +000015332 // 'A' means EAX + EDX.
15333 if (Constraint == "A") {
15334 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015335 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015336 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015337 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015338 return Res;
15339 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015340
Chris Lattnerf76d1802006-07-31 23:26:50 +000015341 // Otherwise, check to see if this is a register class of the wrong value
15342 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15343 // turn into {ax},{dx}.
15344 if (Res.second->hasType(VT))
15345 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015346
Chris Lattnerf76d1802006-07-31 23:26:50 +000015347 // All of the single-register GCC register classes map their values onto
15348 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15349 // really want an 8-bit or 32-bit register, map to the appropriate register
15350 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015351 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015352 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015353 unsigned DestReg = 0;
15354 switch (Res.first) {
15355 default: break;
15356 case X86::AX: DestReg = X86::AL; break;
15357 case X86::DX: DestReg = X86::DL; break;
15358 case X86::CX: DestReg = X86::CL; break;
15359 case X86::BX: DestReg = X86::BL; break;
15360 }
15361 if (DestReg) {
15362 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015363 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015364 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015365 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015366 unsigned DestReg = 0;
15367 switch (Res.first) {
15368 default: break;
15369 case X86::AX: DestReg = X86::EAX; break;
15370 case X86::DX: DestReg = X86::EDX; break;
15371 case X86::CX: DestReg = X86::ECX; break;
15372 case X86::BX: DestReg = X86::EBX; break;
15373 case X86::SI: DestReg = X86::ESI; break;
15374 case X86::DI: DestReg = X86::EDI; break;
15375 case X86::BP: DestReg = X86::EBP; break;
15376 case X86::SP: DestReg = X86::ESP; break;
15377 }
15378 if (DestReg) {
15379 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015380 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015381 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015382 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015383 unsigned DestReg = 0;
15384 switch (Res.first) {
15385 default: break;
15386 case X86::AX: DestReg = X86::RAX; break;
15387 case X86::DX: DestReg = X86::RDX; break;
15388 case X86::CX: DestReg = X86::RCX; break;
15389 case X86::BX: DestReg = X86::RBX; break;
15390 case X86::SI: DestReg = X86::RSI; break;
15391 case X86::DI: DestReg = X86::RDI; break;
15392 case X86::BP: DestReg = X86::RBP; break;
15393 case X86::SP: DestReg = X86::RSP; break;
15394 }
15395 if (DestReg) {
15396 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015397 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015398 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015399 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015400 } else if (Res.second == X86::FR32RegisterClass ||
15401 Res.second == X86::FR64RegisterClass ||
15402 Res.second == X86::VR128RegisterClass) {
15403 // Handle references to XMM physical registers that got mapped into the
15404 // wrong class. This can happen with constraints like {xmm0} where the
15405 // target independent register mapper will just pick the first match it can
15406 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015407 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015408 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015409 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015410 Res.second = X86::FR64RegisterClass;
15411 else if (X86::VR128RegisterClass->hasType(VT))
15412 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015413 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015414
Chris Lattnerf76d1802006-07-31 23:26:50 +000015415 return Res;
15416}