blob: fdf5ec88866a8b330e640b2b39992419a576da7c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076#define DIV_ROUND_CLOSEST_ULL(ll, d) \
Matt Roper465c1202014-05-29 08:06:54 -070077({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
Chon Ming Leeef9348c2014-04-09 13:28:18 +030078
Daniel Vettercc365132014-06-18 13:59:13 +020079static void intel_increase_pllclock(struct drm_device *dev,
80 enum pipe pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +010081static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080082
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030085static void ironlake_pch_clock_get(struct intel_crtc *crtc,
86 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030087
Damien Lespiaue7457a92013-08-08 22:28:59 +010088static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
89 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070097 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100103
Dave Airlie0e32b392014-05-02 14:02:48 +1000104static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
105{
106 if (!connector->mst_port)
107 return connector->encoder;
108 else
109 return &connector->mst_port->mst_encoders[pipe]->base;
110}
111
Jesse Barnes79e53942008-11-07 14:24:08 -0800112typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400113 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800114} intel_range_t;
115
116typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400117 int dot_limit;
118 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800119} intel_p2_t;
120
Ma Lingd4906092009-03-18 20:13:27 +0800121typedef struct intel_limit intel_limit_t;
122struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400123 intel_range_t dot, vco, n, m, m1, m2, p, p1;
124 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800125};
Jesse Barnes79e53942008-11-07 14:24:08 -0800126
Daniel Vetterd2acd212012-10-20 20:57:43 +0200127int
128intel_pch_rawclk(struct drm_device *dev)
129{
130 struct drm_i915_private *dev_priv = dev->dev_private;
131
132 WARN_ON(!HAS_PCH_SPLIT(dev));
133
134 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
135}
136
Chris Wilson021357a2010-09-07 20:54:59 +0100137static inline u32 /* units of 100MHz */
138intel_fdi_link_freq(struct drm_device *dev)
139{
Chris Wilson8b99e682010-10-13 09:59:17 +0100140 if (IS_GEN5(dev)) {
141 struct drm_i915_private *dev_priv = dev->dev_private;
142 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
143 } else
144 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100145}
146
Daniel Vetter5d536e22013-07-06 12:52:06 +0200147static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400148 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200149 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200150 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400151 .m = { .min = 96, .max = 140 },
152 .m1 = { .min = 18, .max = 26 },
153 .m2 = { .min = 6, .max = 16 },
154 .p = { .min = 4, .max = 128 },
155 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .p2 = { .dot_limit = 165000,
157 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700158};
159
Daniel Vetter5d536e22013-07-06 12:52:06 +0200160static const intel_limit_t intel_limits_i8xx_dvo = {
161 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200162 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200163 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200164 .m = { .min = 96, .max = 140 },
165 .m1 = { .min = 18, .max = 26 },
166 .m2 = { .min = 6, .max = 16 },
167 .p = { .min = 4, .max = 128 },
168 .p1 = { .min = 2, .max = 33 },
169 .p2 = { .dot_limit = 165000,
170 .p2_slow = 4, .p2_fast = 4 },
171};
172
Keith Packarde4b36692009-06-05 19:22:17 -0700173static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400174 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200175 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200176 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400177 .m = { .min = 96, .max = 140 },
178 .m1 = { .min = 18, .max = 26 },
179 .m2 = { .min = 6, .max = 16 },
180 .p = { .min = 4, .max = 128 },
181 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700182 .p2 = { .dot_limit = 165000,
183 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700184};
Eric Anholt273e27c2011-03-30 13:01:10 -0700185
Keith Packarde4b36692009-06-05 19:22:17 -0700186static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400187 .dot = { .min = 20000, .max = 400000 },
188 .vco = { .min = 1400000, .max = 2800000 },
189 .n = { .min = 1, .max = 6 },
190 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100191 .m1 = { .min = 8, .max = 18 },
192 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400193 .p = { .min = 5, .max = 80 },
194 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700195 .p2 = { .dot_limit = 200000,
196 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .dot = { .min = 20000, .max = 400000 },
201 .vco = { .min = 1400000, .max = 2800000 },
202 .n = { .min = 1, .max = 6 },
203 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100204 .m1 = { .min = 8, .max = 18 },
205 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400206 .p = { .min = 7, .max = 98 },
207 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700208 .p2 = { .dot_limit = 112000,
209 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700210};
211
Eric Anholt273e27c2011-03-30 13:01:10 -0700212
Keith Packarde4b36692009-06-05 19:22:17 -0700213static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 25000, .max = 270000 },
215 .vco = { .min = 1750000, .max = 3500000},
216 .n = { .min = 1, .max = 4 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 10, .max = 30 },
221 .p1 = { .min = 1, .max = 3},
222 .p2 = { .dot_limit = 270000,
223 .p2_slow = 10,
224 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800225 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
228static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700229 .dot = { .min = 22000, .max = 400000 },
230 .vco = { .min = 1750000, .max = 3500000},
231 .n = { .min = 1, .max = 4 },
232 .m = { .min = 104, .max = 138 },
233 .m1 = { .min = 16, .max = 23 },
234 .m2 = { .min = 5, .max = 11 },
235 .p = { .min = 5, .max = 80 },
236 .p1 = { .min = 1, .max = 8},
237 .p2 = { .dot_limit = 165000,
238 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
241static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 .dot = { .min = 20000, .max = 115000 },
243 .vco = { .min = 1750000, .max = 3500000 },
244 .n = { .min = 1, .max = 3 },
245 .m = { .min = 104, .max = 138 },
246 .m1 = { .min = 17, .max = 23 },
247 .m2 = { .min = 5, .max = 11 },
248 .p = { .min = 28, .max = 112 },
249 .p1 = { .min = 2, .max = 8 },
250 .p2 = { .dot_limit = 0,
251 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800252 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
255static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 80000, .max = 224000 },
257 .vco = { .min = 1750000, .max = 3500000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 104, .max = 138 },
260 .m1 = { .min = 17, .max = 23 },
261 .m2 = { .min = 5, .max = 11 },
262 .p = { .min = 14, .max = 42 },
263 .p1 = { .min = 2, .max = 6 },
264 .p2 = { .dot_limit = 0,
265 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800266 },
Keith Packarde4b36692009-06-05 19:22:17 -0700267};
268
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500269static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400270 .dot = { .min = 20000, .max = 400000},
271 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400273 .n = { .min = 3, .max = 6 },
274 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700275 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .m1 = { .min = 0, .max = 0 },
277 .m2 = { .min = 0, .max = 254 },
278 .p = { .min = 5, .max = 80 },
279 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700280 .p2 = { .dot_limit = 200000,
281 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700282};
283
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500284static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .dot = { .min = 20000, .max = 400000 },
286 .vco = { .min = 1700000, .max = 3500000 },
287 .n = { .min = 3, .max = 6 },
288 .m = { .min = 2, .max = 256 },
289 .m1 = { .min = 0, .max = 0 },
290 .m2 = { .min = 0, .max = 254 },
291 .p = { .min = 7, .max = 112 },
292 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .p2 = { .dot_limit = 112000,
294 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700295};
296
Eric Anholt273e27c2011-03-30 13:01:10 -0700297/* Ironlake / Sandybridge
298 *
299 * We calculate clock using (register_value + 2) for N/M1/M2, so here
300 * the range value for them is (actual_value - 2).
301 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800302static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 5 },
306 .m = { .min = 79, .max = 127 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800315static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700316 .dot = { .min = 25000, .max = 350000 },
317 .vco = { .min = 1760000, .max = 3510000 },
318 .n = { .min = 1, .max = 3 },
319 .m = { .min = 79, .max = 118 },
320 .m1 = { .min = 12, .max = 22 },
321 .m2 = { .min = 5, .max = 9 },
322 .p = { .min = 28, .max = 112 },
323 .p1 = { .min = 2, .max = 8 },
324 .p2 = { .dot_limit = 225000,
325 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800326};
327
328static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .dot = { .min = 25000, .max = 350000 },
330 .vco = { .min = 1760000, .max = 3510000 },
331 .n = { .min = 1, .max = 3 },
332 .m = { .min = 79, .max = 127 },
333 .m1 = { .min = 12, .max = 22 },
334 .m2 = { .min = 5, .max = 9 },
335 .p = { .min = 14, .max = 56 },
336 .p1 = { .min = 2, .max = 8 },
337 .p2 = { .dot_limit = 225000,
338 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339};
340
Eric Anholt273e27c2011-03-30 13:01:10 -0700341/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800342static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700343 .dot = { .min = 25000, .max = 350000 },
344 .vco = { .min = 1760000, .max = 3510000 },
345 .n = { .min = 1, .max = 2 },
346 .m = { .min = 79, .max = 126 },
347 .m1 = { .min = 12, .max = 22 },
348 .m2 = { .min = 5, .max = 9 },
349 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400350 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 .p2 = { .dot_limit = 225000,
352 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353};
354
355static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .dot = { .min = 25000, .max = 350000 },
357 .vco = { .min = 1760000, .max = 3510000 },
358 .n = { .min = 1, .max = 3 },
359 .m = { .min = 79, .max = 126 },
360 .m1 = { .min = 12, .max = 22 },
361 .m2 = { .min = 5, .max = 9 },
362 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400363 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 .p2 = { .dot_limit = 225000,
365 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800366};
367
Ville Syrjälädc730512013-09-24 21:26:30 +0300368static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300369 /*
370 * These are the data rate limits (measured in fast clocks)
371 * since those are the strictest limits we have. The fast
372 * clock and actual rate limits are more relaxed, so checking
373 * them would make no difference.
374 */
375 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200376 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700377 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700378 .m1 = { .min = 2, .max = 3 },
379 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300380 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300381 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700382};
383
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300384static const intel_limit_t intel_limits_chv = {
385 /*
386 * These are the data rate limits (measured in fast clocks)
387 * since those are the strictest limits we have. The fast
388 * clock and actual rate limits are more relaxed, so checking
389 * them would make no difference.
390 */
391 .dot = { .min = 25000 * 5, .max = 540000 * 5},
392 .vco = { .min = 4860000, .max = 6700000 },
393 .n = { .min = 1, .max = 1 },
394 .m1 = { .min = 2, .max = 2 },
395 .m2 = { .min = 24 << 22, .max = 175 << 22 },
396 .p1 = { .min = 2, .max = 4 },
397 .p2 = { .p2_slow = 1, .p2_fast = 14 },
398};
399
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300400static void vlv_clock(int refclk, intel_clock_t *clock)
401{
402 clock->m = clock->m1 * clock->m2;
403 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200404 if (WARN_ON(clock->n == 0 || clock->p == 0))
405 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300406 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
407 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300408}
409
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300410/**
411 * Returns whether any output on the specified pipe is of the specified type
412 */
413static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
414{
415 struct drm_device *dev = crtc->dev;
416 struct intel_encoder *encoder;
417
418 for_each_encoder_on_crtc(dev, crtc, encoder)
419 if (encoder->type == type)
420 return true;
421
422 return false;
423}
424
Chris Wilson1b894b52010-12-14 20:04:54 +0000425static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
426 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800427{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800428 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800429 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430
431 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100432 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000433 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800434 limit = &intel_limits_ironlake_dual_lvds_100m;
435 else
436 limit = &intel_limits_ironlake_dual_lvds;
437 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000438 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800439 limit = &intel_limits_ironlake_single_lvds_100m;
440 else
441 limit = &intel_limits_ironlake_single_lvds;
442 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200443 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800444 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800445
446 return limit;
447}
448
Ma Ling044c7c42009-03-18 20:13:23 +0800449static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
450{
451 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800452 const intel_limit_t *limit;
453
454 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100455 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700456 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800457 else
Keith Packarde4b36692009-06-05 19:22:17 -0700458 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800459 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
460 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700461 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800462 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700463 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800464 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700465 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800466
467 return limit;
468}
469
Chris Wilson1b894b52010-12-14 20:04:54 +0000470static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800471{
472 struct drm_device *dev = crtc->dev;
473 const intel_limit_t *limit;
474
Eric Anholtbad720f2009-10-22 16:11:14 -0700475 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000476 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800477 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800478 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500479 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800480 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500481 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800482 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500483 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300484 } else if (IS_CHERRYVIEW(dev)) {
485 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700486 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300487 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100488 } else if (!IS_GEN2(dev)) {
489 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
490 limit = &intel_limits_i9xx_lvds;
491 else
492 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 } else {
494 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700495 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200496 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700497 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200498 else
499 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 }
501 return limit;
502}
503
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500504/* m1 is reserved as 0 in Pineview, n is a ring counter */
505static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800506{
Shaohua Li21778322009-02-23 15:19:16 +0800507 clock->m = clock->m2 + 2;
508 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200509 if (WARN_ON(clock->n == 0 || clock->p == 0))
510 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300511 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
512 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800513}
514
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200515static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
516{
517 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
518}
519
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200520static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800521{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200522 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200524 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
525 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300526 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
527 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800528}
529
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300530static void chv_clock(int refclk, intel_clock_t *clock)
531{
532 clock->m = clock->m1 * clock->m2;
533 clock->p = clock->p1 * clock->p2;
534 if (WARN_ON(clock->n == 0 || clock->p == 0))
535 return;
536 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
537 clock->n << 22);
538 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
539}
540
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800541#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800542/**
543 * Returns whether the given set of divisors are valid for a given refclk with
544 * the given connectors.
545 */
546
Chris Wilson1b894b52010-12-14 20:04:54 +0000547static bool intel_PLL_is_valid(struct drm_device *dev,
548 const intel_limit_t *limit,
549 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800550{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300551 if (clock->n < limit->n.min || limit->n.max < clock->n)
552 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800555 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400556 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800557 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400558 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300559
560 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
561 if (clock->m1 <= clock->m2)
562 INTELPllInvalid("m1 <= m2\n");
563
564 if (!IS_VALLEYVIEW(dev)) {
565 if (clock->p < limit->p.min || limit->p.max < clock->p)
566 INTELPllInvalid("p out of range\n");
567 if (clock->m < limit->m.min || limit->m.max < clock->m)
568 INTELPllInvalid("m out of range\n");
569 }
570
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
574 * connector, etc., rather than just a single range.
575 */
576 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800578
579 return true;
580}
581
Ma Lingd4906092009-03-18 20:13:27 +0800582static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200583i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800584 int target, int refclk, intel_clock_t *match_clock,
585 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800586{
587 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 int err = target;
590
Daniel Vettera210b022012-11-26 17:22:08 +0100591 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100593 * For LVDS just rely on its current settings for dual-channel.
594 * We haven't figured out how to reliably set up different
595 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800596 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100597 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800598 clock.p2 = limit->p2.p2_fast;
599 else
600 clock.p2 = limit->p2.p2_slow;
601 } else {
602 if (target < limit->p2.dot_limit)
603 clock.p2 = limit->p2.p2_slow;
604 else
605 clock.p2 = limit->p2.p2_fast;
606 }
607
Akshay Joshi0206e352011-08-16 15:34:10 -0400608 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800609
Zhao Yakui42158662009-11-20 11:24:18 +0800610 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
611 clock.m1++) {
612 for (clock.m2 = limit->m2.min;
613 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200614 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800615 break;
616 for (clock.n = limit->n.min;
617 clock.n <= limit->n.max; clock.n++) {
618 for (clock.p1 = limit->p1.min;
619 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800620 int this_err;
621
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200622 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000623 if (!intel_PLL_is_valid(dev, limit,
624 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800626 if (match_clock &&
627 clock.p != match_clock->p)
628 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800629
630 this_err = abs(clock.dot - target);
631 if (this_err < err) {
632 *best_clock = clock;
633 err = this_err;
634 }
635 }
636 }
637 }
638 }
639
640 return (err != target);
641}
642
Ma Lingd4906092009-03-18 20:13:27 +0800643static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200644pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
645 int target, int refclk, intel_clock_t *match_clock,
646 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200647{
648 struct drm_device *dev = crtc->dev;
649 intel_clock_t clock;
650 int err = target;
651
652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
653 /*
654 * For LVDS just rely on its current settings for dual-channel.
655 * We haven't figured out how to reliably set up different
656 * single/dual channel state, if we even can.
657 */
658 if (intel_is_dual_link_lvds(dev))
659 clock.p2 = limit->p2.p2_fast;
660 else
661 clock.p2 = limit->p2.p2_slow;
662 } else {
663 if (target < limit->p2.dot_limit)
664 clock.p2 = limit->p2.p2_slow;
665 else
666 clock.p2 = limit->p2.p2_fast;
667 }
668
669 memset(best_clock, 0, sizeof(*best_clock));
670
671 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
672 clock.m1++) {
673 for (clock.m2 = limit->m2.min;
674 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200675 for (clock.n = limit->n.min;
676 clock.n <= limit->n.max; clock.n++) {
677 for (clock.p1 = limit->p1.min;
678 clock.p1 <= limit->p1.max; clock.p1++) {
679 int this_err;
680
681 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800682 if (!intel_PLL_is_valid(dev, limit,
683 &clock))
684 continue;
685 if (match_clock &&
686 clock.p != match_clock->p)
687 continue;
688
689 this_err = abs(clock.dot - target);
690 if (this_err < err) {
691 *best_clock = clock;
692 err = this_err;
693 }
694 }
695 }
696 }
697 }
698
699 return (err != target);
700}
701
Ma Lingd4906092009-03-18 20:13:27 +0800702static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200703g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
704 int target, int refclk, intel_clock_t *match_clock,
705 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800706{
707 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800708 intel_clock_t clock;
709 int max_n;
710 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400711 /* approximately equals target * 0.00585 */
712 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800713 found = false;
714
715 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100716 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800717 clock.p2 = limit->p2.p2_fast;
718 else
719 clock.p2 = limit->p2.p2_slow;
720 } else {
721 if (target < limit->p2.dot_limit)
722 clock.p2 = limit->p2.p2_slow;
723 else
724 clock.p2 = limit->p2.p2_fast;
725 }
726
727 memset(best_clock, 0, sizeof(*best_clock));
728 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200729 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800730 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200731 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800732 for (clock.m1 = limit->m1.max;
733 clock.m1 >= limit->m1.min; clock.m1--) {
734 for (clock.m2 = limit->m2.max;
735 clock.m2 >= limit->m2.min; clock.m2--) {
736 for (clock.p1 = limit->p1.max;
737 clock.p1 >= limit->p1.min; clock.p1--) {
738 int this_err;
739
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200740 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000741 if (!intel_PLL_is_valid(dev, limit,
742 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800743 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000744
745 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800746 if (this_err < err_most) {
747 *best_clock = clock;
748 err_most = this_err;
749 max_n = clock.n;
750 found = true;
751 }
752 }
753 }
754 }
755 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800756 return found;
757}
Ma Lingd4906092009-03-18 20:13:27 +0800758
Zhenyu Wang2c072452009-06-05 15:38:42 +0800759static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200760vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
761 int target, int refclk, intel_clock_t *match_clock,
762 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700763{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300764 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300765 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300766 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300767 /* min update 19.2 MHz */
768 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300769 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700770
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300771 target *= 5; /* fast clock */
772
773 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700774
775 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300776 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300777 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300778 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300779 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300780 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700781 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300782 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300783 unsigned int ppm, diff;
784
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300785 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
786 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300787
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300788 vlv_clock(refclk, &clock);
789
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300790 if (!intel_PLL_is_valid(dev, limit,
791 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300792 continue;
793
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300794 diff = abs(clock.dot - target);
795 ppm = div_u64(1000000ULL * diff, target);
796
797 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300798 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300799 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300800 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300801 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300802
Ville Syrjäläc6861222013-09-24 21:26:21 +0300803 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300804 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300805 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300806 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700807 }
808 }
809 }
810 }
811 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700812
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300813 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700814}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700815
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300816static bool
817chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
818 int target, int refclk, intel_clock_t *match_clock,
819 intel_clock_t *best_clock)
820{
821 struct drm_device *dev = crtc->dev;
822 intel_clock_t clock;
823 uint64_t m2;
824 int found = false;
825
826 memset(best_clock, 0, sizeof(*best_clock));
827
828 /*
829 * Based on hardware doc, the n always set to 1, and m1 always
830 * set to 2. If requires to support 200Mhz refclk, we need to
831 * revisit this because n may not 1 anymore.
832 */
833 clock.n = 1, clock.m1 = 2;
834 target *= 5; /* fast clock */
835
836 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
837 for (clock.p2 = limit->p2.p2_fast;
838 clock.p2 >= limit->p2.p2_slow;
839 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
840
841 clock.p = clock.p1 * clock.p2;
842
843 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
844 clock.n) << 22, refclk * clock.m1);
845
846 if (m2 > INT_MAX/clock.m1)
847 continue;
848
849 clock.m2 = m2;
850
851 chv_clock(refclk, &clock);
852
853 if (!intel_PLL_is_valid(dev, limit, &clock))
854 continue;
855
856 /* based on hardware requirement, prefer bigger p
857 */
858 if (clock.p > best_clock->p) {
859 *best_clock = clock;
860 found = true;
861 }
862 }
863 }
864
865 return found;
866}
867
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300868bool intel_crtc_active(struct drm_crtc *crtc)
869{
870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
871
872 /* Be paranoid as we can arrive here with only partial
873 * state retrieved from the hardware during setup.
874 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100875 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300876 * as Haswell has gained clock readout/fastboot support.
877 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000878 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300879 * properly reconstruct framebuffers.
880 */
Matt Roperf4510a22014-04-01 15:22:40 -0700881 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100882 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300883}
884
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200885enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
886 enum pipe pipe)
887{
888 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
890
Daniel Vetter3b117c82013-04-17 20:15:07 +0200891 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200892}
893
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200894static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300895{
896 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200897 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300898
899 frame = I915_READ(frame_reg);
900
901 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700902 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300903}
904
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700905/**
906 * intel_wait_for_vblank - wait for vblank on a given pipe
907 * @dev: drm device
908 * @pipe: pipe to wait for
909 *
910 * Wait for vblank to occur on a given pipe. Needed for various bits of
911 * mode setting code.
912 */
913void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800914{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700915 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800916 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700917
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200918 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
919 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300920 return;
921 }
922
Chris Wilson300387c2010-09-05 20:25:43 +0100923 /* Clear existing vblank status. Note this will clear any other
924 * sticky status fields as well.
925 *
926 * This races with i915_driver_irq_handler() with the result
927 * that either function could miss a vblank event. Here it is not
928 * fatal, as we will either wait upon the next vblank interrupt or
929 * timeout. Generally speaking intel_wait_for_vblank() is only
930 * called during modeset at which time the GPU should be idle and
931 * should *not* be performing page flips and thus not waiting on
932 * vblanks...
933 * Currently, the result of us stealing a vblank from the irq
934 * handler is that a single frame will be skipped during swapbuffers.
935 */
936 I915_WRITE(pipestat_reg,
937 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
938
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700939 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100940 if (wait_for(I915_READ(pipestat_reg) &
941 PIPE_VBLANK_INTERRUPT_STATUS,
942 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700943 DRM_DEBUG_KMS("vblank wait timed out\n");
944}
945
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300946static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
947{
948 struct drm_i915_private *dev_priv = dev->dev_private;
949 u32 reg = PIPEDSL(pipe);
950 u32 line1, line2;
951 u32 line_mask;
952
953 if (IS_GEN2(dev))
954 line_mask = DSL_LINEMASK_GEN2;
955 else
956 line_mask = DSL_LINEMASK_GEN3;
957
958 line1 = I915_READ(reg) & line_mask;
959 mdelay(5);
960 line2 = I915_READ(reg) & line_mask;
961
962 return line1 == line2;
963}
964
Keith Packardab7ad7f2010-10-03 00:33:06 -0700965/*
966 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700967 * @dev: drm device
968 * @pipe: pipe to wait for
969 *
970 * After disabling a pipe, we can't wait for vblank in the usual way,
971 * spinning on the vblank interrupt status bit, since we won't actually
972 * see an interrupt when the pipe is disabled.
973 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700974 * On Gen4 and above:
975 * wait for the pipe register state bit to turn off
976 *
977 * Otherwise:
978 * wait for the display line value to settle (it usually
979 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100980 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700981 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100982void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700983{
984 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200985 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
986 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700987
Keith Packardab7ad7f2010-10-03 00:33:06 -0700988 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200989 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700990
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100992 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
993 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200994 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700995 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700996 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300997 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200998 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700999 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001000}
1001
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001002/*
1003 * ibx_digital_port_connected - is the specified port connected?
1004 * @dev_priv: i915 private structure
1005 * @port: the port to test
1006 *
1007 * Returns true if @port is connected, false otherwise.
1008 */
1009bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1010 struct intel_digital_port *port)
1011{
1012 u32 bit;
1013
Damien Lespiauc36346e2012-12-13 16:09:03 +00001014 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001015 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001016 case PORT_B:
1017 bit = SDE_PORTB_HOTPLUG;
1018 break;
1019 case PORT_C:
1020 bit = SDE_PORTC_HOTPLUG;
1021 break;
1022 case PORT_D:
1023 bit = SDE_PORTD_HOTPLUG;
1024 break;
1025 default:
1026 return true;
1027 }
1028 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001029 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001030 case PORT_B:
1031 bit = SDE_PORTB_HOTPLUG_CPT;
1032 break;
1033 case PORT_C:
1034 bit = SDE_PORTC_HOTPLUG_CPT;
1035 break;
1036 case PORT_D:
1037 bit = SDE_PORTD_HOTPLUG_CPT;
1038 break;
1039 default:
1040 return true;
1041 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001042 }
1043
1044 return I915_READ(SDEISR) & bit;
1045}
1046
Jesse Barnesb24e7172011-01-04 15:09:30 -08001047static const char *state_string(bool enabled)
1048{
1049 return enabled ? "on" : "off";
1050}
1051
1052/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001053void assert_pll(struct drm_i915_private *dev_priv,
1054 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001055{
1056 int reg;
1057 u32 val;
1058 bool cur_state;
1059
1060 reg = DPLL(pipe);
1061 val = I915_READ(reg);
1062 cur_state = !!(val & DPLL_VCO_ENABLE);
1063 WARN(cur_state != state,
1064 "PLL state assertion failure (expected %s, current %s)\n",
1065 state_string(state), state_string(cur_state));
1066}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001067
Jani Nikula23538ef2013-08-27 15:12:22 +03001068/* XXX: the dsi pll is shared between MIPI DSI ports */
1069static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1070{
1071 u32 val;
1072 bool cur_state;
1073
1074 mutex_lock(&dev_priv->dpio_lock);
1075 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1076 mutex_unlock(&dev_priv->dpio_lock);
1077
1078 cur_state = val & DSI_PLL_VCO_EN;
1079 WARN(cur_state != state,
1080 "DSI PLL state assertion failure (expected %s, current %s)\n",
1081 state_string(state), state_string(cur_state));
1082}
1083#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1084#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1085
Daniel Vetter55607e82013-06-16 21:42:39 +02001086struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001087intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001088{
Daniel Vettere2b78262013-06-07 23:10:03 +02001089 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1090
Daniel Vettera43f6e02013-06-07 23:10:32 +02001091 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001092 return NULL;
1093
Daniel Vettera43f6e02013-06-07 23:10:32 +02001094 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001095}
1096
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001098void assert_shared_dpll(struct drm_i915_private *dev_priv,
1099 struct intel_shared_dpll *pll,
1100 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001101{
Jesse Barnes040484a2011-01-03 12:14:26 -08001102 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001103 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001104
Chris Wilson92b27b02012-05-20 18:10:50 +01001105 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001106 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001107 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001108
Daniel Vetter53589012013-06-05 13:34:16 +02001109 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001110 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001111 "%s assertion failure (expected %s, current %s)\n",
1112 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001113}
Jesse Barnes040484a2011-01-03 12:14:26 -08001114
1115static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1116 enum pipe pipe, bool state)
1117{
1118 int reg;
1119 u32 val;
1120 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001121 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1122 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001123
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001124 if (HAS_DDI(dev_priv->dev)) {
1125 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001126 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001127 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001128 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001129 } else {
1130 reg = FDI_TX_CTL(pipe);
1131 val = I915_READ(reg);
1132 cur_state = !!(val & FDI_TX_ENABLE);
1133 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001134 WARN(cur_state != state,
1135 "FDI TX state assertion failure (expected %s, current %s)\n",
1136 state_string(state), state_string(cur_state));
1137}
1138#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1139#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1140
1141static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
1143{
1144 int reg;
1145 u32 val;
1146 bool cur_state;
1147
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
1150 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001151 WARN(cur_state != state,
1152 "FDI RX state assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
1154}
1155#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1156#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1157
1158static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1159 enum pipe pipe)
1160{
1161 int reg;
1162 u32 val;
1163
1164 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001165 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001166 return;
1167
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001168 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001169 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001170 return;
1171
Jesse Barnes040484a2011-01-03 12:14:26 -08001172 reg = FDI_TX_CTL(pipe);
1173 val = I915_READ(reg);
1174 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1175}
1176
Daniel Vetter55607e82013-06-16 21:42:39 +02001177void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001179{
1180 int reg;
1181 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001182 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001183
1184 reg = FDI_RX_CTL(pipe);
1185 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001186 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1187 WARN(cur_state != state,
1188 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1189 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001190}
1191
Jesse Barnesea0760c2011-01-04 15:09:32 -08001192static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1193 enum pipe pipe)
1194{
1195 int pp_reg, lvds_reg;
1196 u32 val;
1197 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001198 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001199
1200 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1201 pp_reg = PCH_PP_CONTROL;
1202 lvds_reg = PCH_LVDS;
1203 } else {
1204 pp_reg = PP_CONTROL;
1205 lvds_reg = LVDS;
1206 }
1207
1208 val = I915_READ(pp_reg);
1209 if (!(val & PANEL_POWER_ON) ||
1210 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1211 locked = false;
1212
1213 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1214 panel_pipe = PIPE_B;
1215
1216 WARN(panel_pipe == pipe && locked,
1217 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001218 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001219}
1220
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001221static void assert_cursor(struct drm_i915_private *dev_priv,
1222 enum pipe pipe, bool state)
1223{
1224 struct drm_device *dev = dev_priv->dev;
1225 bool cur_state;
1226
Paulo Zanonid9d82082014-02-27 16:30:56 -03001227 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001228 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001229 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001230 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001231
1232 WARN(cur_state != state,
1233 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1234 pipe_name(pipe), state_string(state), state_string(cur_state));
1235}
1236#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1237#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1238
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001239void assert_pipe(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241{
1242 int reg;
1243 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001244 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001245 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1246 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001247
Daniel Vetter8e636782012-01-22 01:36:48 +01001248 /* if we need the pipe A quirk it must be always on */
1249 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1250 state = true;
1251
Imre Deakda7e29b2014-02-18 00:02:02 +02001252 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001253 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001254 cur_state = false;
1255 } else {
1256 reg = PIPECONF(cpu_transcoder);
1257 val = I915_READ(reg);
1258 cur_state = !!(val & PIPECONF_ENABLE);
1259 }
1260
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001261 WARN(cur_state != state,
1262 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001263 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001264}
1265
Chris Wilson931872f2012-01-16 23:01:13 +00001266static void assert_plane(struct drm_i915_private *dev_priv,
1267 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001268{
1269 int reg;
1270 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001271 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001272
1273 reg = DSPCNTR(plane);
1274 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001275 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1276 WARN(cur_state != state,
1277 "plane %c assertion failure (expected %s, current %s)\n",
1278 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001279}
1280
Chris Wilson931872f2012-01-16 23:01:13 +00001281#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1282#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1283
Jesse Barnesb24e7172011-01-04 15:09:30 -08001284static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
1286{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001287 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001288 int reg, i;
1289 u32 val;
1290 int cur_pipe;
1291
Ville Syrjälä653e1022013-06-04 13:49:05 +03001292 /* Primary planes are fixed to pipes on gen4+ */
1293 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001294 reg = DSPCNTR(pipe);
1295 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001296 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001297 "plane %c assertion failure, should be disabled but not\n",
1298 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001299 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001300 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001301
Jesse Barnesb24e7172011-01-04 15:09:30 -08001302 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001303 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001304 reg = DSPCNTR(i);
1305 val = I915_READ(reg);
1306 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1307 DISPPLANE_SEL_PIPE_SHIFT;
1308 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001309 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1310 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001311 }
1312}
1313
Jesse Barnes19332d72013-03-28 09:55:38 -07001314static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1315 enum pipe pipe)
1316{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001317 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001318 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001319 u32 val;
1320
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001321 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001322 for_each_sprite(pipe, sprite) {
1323 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001324 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001325 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001326 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001327 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001328 }
1329 } else if (INTEL_INFO(dev)->gen >= 7) {
1330 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001331 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001332 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001333 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001334 plane_name(pipe), pipe_name(pipe));
1335 } else if (INTEL_INFO(dev)->gen >= 5) {
1336 reg = DVSCNTR(pipe);
1337 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001338 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001339 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1340 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001341 }
1342}
1343
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001344static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001345{
1346 u32 val;
1347 bool enabled;
1348
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001349 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001350
Jesse Barnes92f25842011-01-04 15:09:34 -08001351 val = I915_READ(PCH_DREF_CONTROL);
1352 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1353 DREF_SUPERSPREAD_SOURCE_MASK));
1354 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1355}
1356
Daniel Vetterab9412b2013-05-03 11:49:46 +02001357static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1358 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001359{
1360 int reg;
1361 u32 val;
1362 bool enabled;
1363
Daniel Vetterab9412b2013-05-03 11:49:46 +02001364 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001365 val = I915_READ(reg);
1366 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001367 WARN(enabled,
1368 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1369 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001370}
1371
Keith Packard4e634382011-08-06 10:39:45 -07001372static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1373 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001374{
1375 if ((val & DP_PORT_EN) == 0)
1376 return false;
1377
1378 if (HAS_PCH_CPT(dev_priv->dev)) {
1379 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1380 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1381 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1382 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001383 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1384 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1385 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001386 } else {
1387 if ((val & DP_PIPE_MASK) != (pipe << 30))
1388 return false;
1389 }
1390 return true;
1391}
1392
Keith Packard1519b992011-08-06 10:35:34 -07001393static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1394 enum pipe pipe, u32 val)
1395{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001396 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001397 return false;
1398
1399 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001400 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001401 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001402 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1403 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1404 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001405 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001406 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001407 return false;
1408 }
1409 return true;
1410}
1411
1412static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1413 enum pipe pipe, u32 val)
1414{
1415 if ((val & LVDS_PORT_EN) == 0)
1416 return false;
1417
1418 if (HAS_PCH_CPT(dev_priv->dev)) {
1419 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1420 return false;
1421 } else {
1422 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1423 return false;
1424 }
1425 return true;
1426}
1427
1428static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1429 enum pipe pipe, u32 val)
1430{
1431 if ((val & ADPA_DAC_ENABLE) == 0)
1432 return false;
1433 if (HAS_PCH_CPT(dev_priv->dev)) {
1434 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1435 return false;
1436 } else {
1437 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1438 return false;
1439 }
1440 return true;
1441}
1442
Jesse Barnes291906f2011-02-02 12:28:03 -08001443static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001444 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001445{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001446 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001447 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001448 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001449 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001450
Daniel Vetter75c5da22012-09-10 21:58:29 +02001451 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1452 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001453 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001454}
1455
1456static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1457 enum pipe pipe, int reg)
1458{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001459 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001460 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001461 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001462 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001463
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001464 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001465 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001466 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001467}
1468
1469static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1470 enum pipe pipe)
1471{
1472 int reg;
1473 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001474
Keith Packardf0575e92011-07-25 22:12:43 -07001475 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1476 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1477 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001478
1479 reg = PCH_ADPA;
1480 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001481 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001482 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001483 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001484
1485 reg = PCH_LVDS;
1486 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001487 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001488 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001489 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001490
Paulo Zanonie2debe92013-02-18 19:00:27 -03001491 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1492 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1493 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001494}
1495
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001496static void intel_init_dpio(struct drm_device *dev)
1497{
1498 struct drm_i915_private *dev_priv = dev->dev_private;
1499
1500 if (!IS_VALLEYVIEW(dev))
1501 return;
1502
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001503 /*
1504 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1505 * CHV x1 PHY (DP/HDMI D)
1506 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1507 */
1508 if (IS_CHERRYVIEW(dev)) {
1509 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1510 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1511 } else {
1512 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1513 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001514}
1515
Daniel Vetter426115c2013-07-11 22:13:42 +02001516static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517{
Daniel Vetter426115c2013-07-11 22:13:42 +02001518 struct drm_device *dev = crtc->base.dev;
1519 struct drm_i915_private *dev_priv = dev->dev_private;
1520 int reg = DPLL(crtc->pipe);
1521 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001522
Daniel Vetter426115c2013-07-11 22:13:42 +02001523 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001524
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001525 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001526 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1527
1528 /* PLL is protected by panel, make sure we can write it */
1529 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001530 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001531
Daniel Vetter426115c2013-07-11 22:13:42 +02001532 I915_WRITE(reg, dpll);
1533 POSTING_READ(reg);
1534 udelay(150);
1535
1536 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1537 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1538
1539 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1540 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001541
1542 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001543 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001544 POSTING_READ(reg);
1545 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001546 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001547 POSTING_READ(reg);
1548 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001549 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001550 POSTING_READ(reg);
1551 udelay(150); /* wait for warmup */
1552}
1553
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001554static void chv_enable_pll(struct intel_crtc *crtc)
1555{
1556 struct drm_device *dev = crtc->base.dev;
1557 struct drm_i915_private *dev_priv = dev->dev_private;
1558 int pipe = crtc->pipe;
1559 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001560 u32 tmp;
1561
1562 assert_pipe_disabled(dev_priv, crtc->pipe);
1563
1564 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1565
1566 mutex_lock(&dev_priv->dpio_lock);
1567
1568 /* Enable back the 10bit clock to display controller */
1569 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1570 tmp |= DPIO_DCLKP_EN;
1571 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1572
1573 /*
1574 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1575 */
1576 udelay(1);
1577
1578 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001579 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001580
1581 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001582 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001583 DRM_ERROR("PLL %d failed to lock\n", pipe);
1584
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001585 /* not sure when this should be written */
1586 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1587 POSTING_READ(DPLL_MD(pipe));
1588
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001589 mutex_unlock(&dev_priv->dpio_lock);
1590}
1591
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001592static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001593{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001594 struct drm_device *dev = crtc->base.dev;
1595 struct drm_i915_private *dev_priv = dev->dev_private;
1596 int reg = DPLL(crtc->pipe);
1597 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001598
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001599 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001600
1601 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001602 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001603
1604 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001605 if (IS_MOBILE(dev) && !IS_I830(dev))
1606 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001607
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001608 I915_WRITE(reg, dpll);
1609
1610 /* Wait for the clocks to stabilize. */
1611 POSTING_READ(reg);
1612 udelay(150);
1613
1614 if (INTEL_INFO(dev)->gen >= 4) {
1615 I915_WRITE(DPLL_MD(crtc->pipe),
1616 crtc->config.dpll_hw_state.dpll_md);
1617 } else {
1618 /* The pixel multiplier can only be updated once the
1619 * DPLL is enabled and the clocks are stable.
1620 *
1621 * So write it again.
1622 */
1623 I915_WRITE(reg, dpll);
1624 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001625
1626 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001627 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001630 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001631 POSTING_READ(reg);
1632 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001633 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001634 POSTING_READ(reg);
1635 udelay(150); /* wait for warmup */
1636}
1637
1638/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001639 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001640 * @dev_priv: i915 private structure
1641 * @pipe: pipe PLL to disable
1642 *
1643 * Disable the PLL for @pipe, making sure the pipe is off first.
1644 *
1645 * Note! This is for pre-ILK only.
1646 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001647static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001648{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001649 /* Don't disable pipe A or pipe A PLLs if needed */
1650 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1651 return;
1652
1653 /* Make sure the pipe isn't still relying on us */
1654 assert_pipe_disabled(dev_priv, pipe);
1655
Daniel Vetter50b44a42013-06-05 13:34:33 +02001656 I915_WRITE(DPLL(pipe), 0);
1657 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001658}
1659
Jesse Barnesf6071162013-10-01 10:41:38 -07001660static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1661{
1662 u32 val = 0;
1663
1664 /* Make sure the pipe isn't still relying on us */
1665 assert_pipe_disabled(dev_priv, pipe);
1666
Imre Deake5cbfbf2014-01-09 17:08:16 +02001667 /*
1668 * Leave integrated clock source and reference clock enabled for pipe B.
1669 * The latter is needed for VGA hotplug / manual detection.
1670 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001671 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001672 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001673 I915_WRITE(DPLL(pipe), val);
1674 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001675
1676}
1677
1678static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1679{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001680 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001681 u32 val;
1682
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001683 /* Make sure the pipe isn't still relying on us */
1684 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001685
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001686 /* Set PLL en = 0 */
1687 val = DPLL_SSC_REF_CLOCK_CHV;
1688 if (pipe != PIPE_A)
1689 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1690 I915_WRITE(DPLL(pipe), val);
1691 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001692
1693 mutex_lock(&dev_priv->dpio_lock);
1694
1695 /* Disable 10bit clock to display controller */
1696 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1697 val &= ~DPIO_DCLKP_EN;
1698 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1699
Ville Syrjälä61407f62014-05-27 16:32:55 +03001700 /* disable left/right clock distribution */
1701 if (pipe != PIPE_B) {
1702 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1703 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1704 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1705 } else {
1706 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1707 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1708 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1709 }
1710
Ville Syrjäläd7520482014-04-09 13:28:59 +03001711 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001712}
1713
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001714void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1715 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001716{
1717 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001718 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001719
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001720 switch (dport->port) {
1721 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001722 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001723 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001724 break;
1725 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001726 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001727 dpll_reg = DPLL(0);
1728 break;
1729 case PORT_D:
1730 port_mask = DPLL_PORTD_READY_MASK;
1731 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001732 break;
1733 default:
1734 BUG();
1735 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001736
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001737 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001738 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001739 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001740}
1741
Daniel Vetterb14b1052014-04-24 23:55:13 +02001742static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1743{
1744 struct drm_device *dev = crtc->base.dev;
1745 struct drm_i915_private *dev_priv = dev->dev_private;
1746 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1747
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001748 if (WARN_ON(pll == NULL))
1749 return;
1750
Daniel Vetterb14b1052014-04-24 23:55:13 +02001751 WARN_ON(!pll->refcount);
1752 if (pll->active == 0) {
1753 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1754 WARN_ON(pll->on);
1755 assert_shared_dpll_disabled(dev_priv, pll);
1756
1757 pll->mode_set(dev_priv, pll);
1758 }
1759}
1760
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001761/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001762 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001763 * @dev_priv: i915 private structure
1764 * @pipe: pipe PLL to enable
1765 *
1766 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1767 * drives the transcoder clock.
1768 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001769static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001770{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001771 struct drm_device *dev = crtc->base.dev;
1772 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001773 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001774
Daniel Vetter87a875b2013-06-05 13:34:19 +02001775 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001776 return;
1777
1778 if (WARN_ON(pll->refcount == 0))
1779 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001780
Damien Lespiau74dd6922014-07-29 18:06:17 +01001781 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001782 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001783 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001784
Daniel Vettercdbd2312013-06-05 13:34:03 +02001785 if (pll->active++) {
1786 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001787 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001788 return;
1789 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001790 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001791
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001792 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1793
Daniel Vetter46edb022013-06-05 13:34:12 +02001794 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001795 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001796 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001797}
1798
Daniel Vetter716c2e52014-06-25 22:02:02 +03001799void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001800{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001801 struct drm_device *dev = crtc->base.dev;
1802 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001803 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001804
Jesse Barnes92f25842011-01-04 15:09:34 -08001805 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001806 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001807 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001808 return;
1809
Chris Wilson48da64a2012-05-13 20:16:12 +01001810 if (WARN_ON(pll->refcount == 0))
1811 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001812
Daniel Vetter46edb022013-06-05 13:34:12 +02001813 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1814 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001815 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001816
Chris Wilson48da64a2012-05-13 20:16:12 +01001817 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001818 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001819 return;
1820 }
1821
Daniel Vettere9d69442013-06-05 13:34:15 +02001822 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001823 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001824 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001825 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001826
Daniel Vetter46edb022013-06-05 13:34:12 +02001827 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001828 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001829 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001830
1831 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001832}
1833
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001834static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1835 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001836{
Daniel Vetter23670b322012-11-01 09:15:30 +01001837 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001838 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001840 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001841
1842 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001843 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001844
1845 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001846 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001847 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001848
1849 /* FDI must be feeding us bits for PCH ports */
1850 assert_fdi_tx_enabled(dev_priv, pipe);
1851 assert_fdi_rx_enabled(dev_priv, pipe);
1852
Daniel Vetter23670b322012-11-01 09:15:30 +01001853 if (HAS_PCH_CPT(dev)) {
1854 /* Workaround: Set the timing override bit before enabling the
1855 * pch transcoder. */
1856 reg = TRANS_CHICKEN2(pipe);
1857 val = I915_READ(reg);
1858 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1859 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001860 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001861
Daniel Vetterab9412b2013-05-03 11:49:46 +02001862 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001863 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001864 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001865
1866 if (HAS_PCH_IBX(dev_priv->dev)) {
1867 /*
1868 * make the BPC in transcoder be consistent with
1869 * that in pipeconf reg.
1870 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001871 val &= ~PIPECONF_BPC_MASK;
1872 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001873 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001874
1875 val &= ~TRANS_INTERLACE_MASK;
1876 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001877 if (HAS_PCH_IBX(dev_priv->dev) &&
1878 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1879 val |= TRANS_LEGACY_INTERLACED_ILK;
1880 else
1881 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001882 else
1883 val |= TRANS_PROGRESSIVE;
1884
Jesse Barnes040484a2011-01-03 12:14:26 -08001885 I915_WRITE(reg, val | TRANS_ENABLE);
1886 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001887 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001888}
1889
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001890static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001891 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001892{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001893 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001894
1895 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001896 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001897
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001898 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001899 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001900 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001901
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001902 /* Workaround: set timing override bit. */
1903 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001904 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001905 I915_WRITE(_TRANSA_CHICKEN2, val);
1906
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001907 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001908 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001909
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001910 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1911 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001912 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001913 else
1914 val |= TRANS_PROGRESSIVE;
1915
Daniel Vetterab9412b2013-05-03 11:49:46 +02001916 I915_WRITE(LPT_TRANSCONF, val);
1917 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001918 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001919}
1920
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001921static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1922 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001923{
Daniel Vetter23670b322012-11-01 09:15:30 +01001924 struct drm_device *dev = dev_priv->dev;
1925 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001926
1927 /* FDI relies on the transcoder */
1928 assert_fdi_tx_disabled(dev_priv, pipe);
1929 assert_fdi_rx_disabled(dev_priv, pipe);
1930
Jesse Barnes291906f2011-02-02 12:28:03 -08001931 /* Ports must be off as well */
1932 assert_pch_ports_disabled(dev_priv, pipe);
1933
Daniel Vetterab9412b2013-05-03 11:49:46 +02001934 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001935 val = I915_READ(reg);
1936 val &= ~TRANS_ENABLE;
1937 I915_WRITE(reg, val);
1938 /* wait for PCH transcoder off, transcoder state */
1939 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001940 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001941
1942 if (!HAS_PCH_IBX(dev)) {
1943 /* Workaround: Clear the timing override chicken bit again. */
1944 reg = TRANS_CHICKEN2(pipe);
1945 val = I915_READ(reg);
1946 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1947 I915_WRITE(reg, val);
1948 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001949}
1950
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001951static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001952{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001953 u32 val;
1954
Daniel Vetterab9412b2013-05-03 11:49:46 +02001955 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001956 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001957 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001958 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001959 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001960 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001961
1962 /* Workaround: clear timing override bit. */
1963 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001964 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001965 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001966}
1967
1968/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001969 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001970 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001971 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001972 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001973 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001974 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001975static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001976{
Paulo Zanoni03722642014-01-17 13:51:09 -02001977 struct drm_device *dev = crtc->base.dev;
1978 struct drm_i915_private *dev_priv = dev->dev_private;
1979 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001980 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1981 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001982 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001983 int reg;
1984 u32 val;
1985
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001986 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001987 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001988 assert_sprites_disabled(dev_priv, pipe);
1989
Paulo Zanoni681e5812012-12-06 11:12:38 -02001990 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001991 pch_transcoder = TRANSCODER_A;
1992 else
1993 pch_transcoder = pipe;
1994
Jesse Barnesb24e7172011-01-04 15:09:30 -08001995 /*
1996 * A pipe without a PLL won't actually be able to drive bits from
1997 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1998 * need the check.
1999 */
2000 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002001 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002002 assert_dsi_pll_enabled(dev_priv);
2003 else
2004 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002005 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002006 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002007 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002008 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002009 assert_fdi_tx_pll_enabled(dev_priv,
2010 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002011 }
2012 /* FIXME: assert CPU port conditions for SNB+ */
2013 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002015 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002016 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002017 if (val & PIPECONF_ENABLE) {
2018 WARN_ON(!(pipe == PIPE_A &&
2019 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00002020 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002021 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002022
2023 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002024 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002025}
2026
2027/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002028 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002029 * @dev_priv: i915 private structure
2030 * @pipe: pipe to disable
2031 *
2032 * Disable @pipe, making sure that various hardware specific requirements
2033 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2034 *
2035 * @pipe should be %PIPE_A or %PIPE_B.
2036 *
2037 * Will wait until the pipe has shut down before returning.
2038 */
2039static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2040 enum pipe pipe)
2041{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002042 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2043 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002044 int reg;
2045 u32 val;
2046
2047 /*
2048 * Make sure planes won't keep trying to pump pixels to us,
2049 * or we might hang the display.
2050 */
2051 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002052 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002053 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002054
2055 /* Don't disable pipe A or pipe A PLLs if needed */
2056 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2057 return;
2058
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002059 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002060 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002061 if ((val & PIPECONF_ENABLE) == 0)
2062 return;
2063
2064 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002065 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2066}
2067
Keith Packardd74362c2011-07-28 14:47:14 -07002068/*
2069 * Plane regs are double buffered, going from enabled->disabled needs a
2070 * trigger in order to latch. The display address reg provides this.
2071 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002072void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2073 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002074{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002075 struct drm_device *dev = dev_priv->dev;
2076 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002077
2078 I915_WRITE(reg, I915_READ(reg));
2079 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002080}
2081
Jesse Barnesb24e7172011-01-04 15:09:30 -08002082/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002083 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002084 * @dev_priv: i915 private structure
2085 * @plane: plane to enable
2086 * @pipe: pipe being fed
2087 *
2088 * Enable @plane on @pipe, making sure that @pipe is running first.
2089 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002090static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2091 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002092{
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002093 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002094 struct intel_crtc *intel_crtc =
2095 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096 int reg;
2097 u32 val;
2098
2099 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2100 assert_pipe_enabled(dev_priv, pipe);
2101
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002102 if (intel_crtc->primary_enabled)
2103 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002104
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002105 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002106
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107 reg = DSPCNTR(plane);
2108 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002109 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002110
2111 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002112 intel_flush_primary_plane(dev_priv, plane);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002113
2114 /*
2115 * BDW signals flip done immediately if the plane
2116 * is disabled, even if the plane enable is already
2117 * armed to occur at the next vblank :(
2118 */
2119 if (IS_BROADWELL(dev))
2120 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121}
2122
Jesse Barnesb24e7172011-01-04 15:09:30 -08002123/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002124 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002125 * @dev_priv: i915 private structure
2126 * @plane: plane to disable
2127 * @pipe: pipe consuming the data
2128 *
2129 * Disable @plane; should be an independent operation.
2130 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002131static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2132 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002133{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002134 struct intel_crtc *intel_crtc =
2135 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136 int reg;
2137 u32 val;
2138
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002139 if (!intel_crtc->primary_enabled)
2140 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002141
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002142 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002143
Jesse Barnesb24e7172011-01-04 15:09:30 -08002144 reg = DSPCNTR(plane);
2145 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002146 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002147
2148 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002149 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002150}
2151
Chris Wilson693db182013-03-05 14:52:39 +00002152static bool need_vtd_wa(struct drm_device *dev)
2153{
2154#ifdef CONFIG_INTEL_IOMMU
2155 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2156 return true;
2157#endif
2158 return false;
2159}
2160
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002161static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2162{
2163 int tile_height;
2164
2165 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2166 return ALIGN(height, tile_height);
2167}
2168
Chris Wilson127bd2a2010-07-23 23:32:05 +01002169int
Chris Wilson48b956c2010-09-14 12:50:34 +01002170intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002171 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002172 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002173{
Chris Wilsonce453d82011-02-21 14:43:56 +00002174 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002175 u32 alignment;
2176 int ret;
2177
Matt Roperebcdd392014-07-09 16:22:11 -07002178 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2179
Chris Wilson05394f32010-11-08 19:18:58 +00002180 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002181 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002182 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2183 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002184 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002185 alignment = 4 * 1024;
2186 else
2187 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002188 break;
2189 case I915_TILING_X:
2190 /* pin() will align the object as required by fence */
2191 alignment = 0;
2192 break;
2193 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002194 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002195 return -EINVAL;
2196 default:
2197 BUG();
2198 }
2199
Chris Wilson693db182013-03-05 14:52:39 +00002200 /* Note that the w/a also requires 64 PTE of padding following the
2201 * bo. We currently fill all unused PTE with the shadow page and so
2202 * we should always have valid PTE following the scanout preventing
2203 * the VT-d warning.
2204 */
2205 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2206 alignment = 256 * 1024;
2207
Chris Wilsonce453d82011-02-21 14:43:56 +00002208 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002209 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002210 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002211 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002212
2213 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2214 * fence, whereas 965+ only requires a fence if using
2215 * framebuffer compression. For simplicity, we always install
2216 * a fence as the cost is not that onerous.
2217 */
Chris Wilson06d98132012-04-17 15:31:24 +01002218 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002219 if (ret)
2220 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002221
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002222 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002223
Chris Wilsonce453d82011-02-21 14:43:56 +00002224 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002225 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002226
2227err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002228 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002229err_interruptible:
2230 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002231 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002232}
2233
Chris Wilson1690e1e2011-12-14 13:57:08 +01002234void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2235{
Matt Roperebcdd392014-07-09 16:22:11 -07002236 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2237
Chris Wilson1690e1e2011-12-14 13:57:08 +01002238 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002239 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002240}
2241
Daniel Vetterc2c75132012-07-05 12:17:30 +02002242/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2243 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002244unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2245 unsigned int tiling_mode,
2246 unsigned int cpp,
2247 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002248{
Chris Wilsonbc752862013-02-21 20:04:31 +00002249 if (tiling_mode != I915_TILING_NONE) {
2250 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002251
Chris Wilsonbc752862013-02-21 20:04:31 +00002252 tile_rows = *y / 8;
2253 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002254
Chris Wilsonbc752862013-02-21 20:04:31 +00002255 tiles = *x / (512/cpp);
2256 *x %= 512/cpp;
2257
2258 return tile_rows * pitch * 8 + tiles * 4096;
2259 } else {
2260 unsigned int offset;
2261
2262 offset = *y * pitch + *x * cpp;
2263 *y = 0;
2264 *x = (offset & 4095) / cpp;
2265 return offset & -4096;
2266 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002267}
2268
Jesse Barnes46f297f2014-03-07 08:57:48 -08002269int intel_format_to_fourcc(int format)
2270{
2271 switch (format) {
2272 case DISPPLANE_8BPP:
2273 return DRM_FORMAT_C8;
2274 case DISPPLANE_BGRX555:
2275 return DRM_FORMAT_XRGB1555;
2276 case DISPPLANE_BGRX565:
2277 return DRM_FORMAT_RGB565;
2278 default:
2279 case DISPPLANE_BGRX888:
2280 return DRM_FORMAT_XRGB8888;
2281 case DISPPLANE_RGBX888:
2282 return DRM_FORMAT_XBGR8888;
2283 case DISPPLANE_BGRX101010:
2284 return DRM_FORMAT_XRGB2101010;
2285 case DISPPLANE_RGBX101010:
2286 return DRM_FORMAT_XBGR2101010;
2287 }
2288}
2289
Jesse Barnes484b41d2014-03-07 08:57:55 -08002290static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002291 struct intel_plane_config *plane_config)
2292{
2293 struct drm_device *dev = crtc->base.dev;
2294 struct drm_i915_gem_object *obj = NULL;
2295 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2296 u32 base = plane_config->base;
2297
Chris Wilsonff2652e2014-03-10 08:07:02 +00002298 if (plane_config->size == 0)
2299 return false;
2300
Jesse Barnes46f297f2014-03-07 08:57:48 -08002301 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2302 plane_config->size);
2303 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002304 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002305
2306 if (plane_config->tiled) {
2307 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002308 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002309 }
2310
Dave Airlie66e514c2014-04-03 07:51:54 +10002311 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2312 mode_cmd.width = crtc->base.primary->fb->width;
2313 mode_cmd.height = crtc->base.primary->fb->height;
2314 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002315
2316 mutex_lock(&dev->struct_mutex);
2317
Dave Airlie66e514c2014-04-03 07:51:54 +10002318 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002319 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002320 DRM_DEBUG_KMS("intel fb init failed\n");
2321 goto out_unref_obj;
2322 }
2323
Daniel Vettera071fa02014-06-18 23:28:09 +02002324 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002325 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002326
2327 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2328 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002329
2330out_unref_obj:
2331 drm_gem_object_unreference(&obj->base);
2332 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002333 return false;
2334}
2335
2336static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2337 struct intel_plane_config *plane_config)
2338{
2339 struct drm_device *dev = intel_crtc->base.dev;
2340 struct drm_crtc *c;
2341 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002342 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002343
Dave Airlie66e514c2014-04-03 07:51:54 +10002344 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002345 return;
2346
2347 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2348 return;
2349
Dave Airlie66e514c2014-04-03 07:51:54 +10002350 kfree(intel_crtc->base.primary->fb);
2351 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002352
2353 /*
2354 * Failed to alloc the obj, check to see if we should share
2355 * an fb with another CRTC instead
2356 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002357 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002358 i = to_intel_crtc(c);
2359
2360 if (c == &intel_crtc->base)
2361 continue;
2362
Matt Roper2ff8fde2014-07-08 07:50:07 -07002363 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002364 continue;
2365
Matt Roper2ff8fde2014-07-08 07:50:07 -07002366 obj = intel_fb_obj(c->primary->fb);
2367 if (obj == NULL)
2368 continue;
2369
2370 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002371 drm_framebuffer_reference(c->primary->fb);
2372 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002373 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002374 break;
2375 }
2376 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002377}
2378
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002379static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2380 struct drm_framebuffer *fb,
2381 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002382{
2383 struct drm_device *dev = crtc->dev;
2384 struct drm_i915_private *dev_priv = dev->dev_private;
2385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002386 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002387 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002388 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002389 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002390 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002391
Chris Wilson5eddb702010-09-11 13:48:45 +01002392 reg = DSPCNTR(plane);
2393 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002394 /* Mask out pixel format bits in case we change it */
2395 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002396 switch (fb->pixel_format) {
2397 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002398 dspcntr |= DISPPLANE_8BPP;
2399 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002400 case DRM_FORMAT_XRGB1555:
2401 case DRM_FORMAT_ARGB1555:
2402 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002403 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002404 case DRM_FORMAT_RGB565:
2405 dspcntr |= DISPPLANE_BGRX565;
2406 break;
2407 case DRM_FORMAT_XRGB8888:
2408 case DRM_FORMAT_ARGB8888:
2409 dspcntr |= DISPPLANE_BGRX888;
2410 break;
2411 case DRM_FORMAT_XBGR8888:
2412 case DRM_FORMAT_ABGR8888:
2413 dspcntr |= DISPPLANE_RGBX888;
2414 break;
2415 case DRM_FORMAT_XRGB2101010:
2416 case DRM_FORMAT_ARGB2101010:
2417 dspcntr |= DISPPLANE_BGRX101010;
2418 break;
2419 case DRM_FORMAT_XBGR2101010:
2420 case DRM_FORMAT_ABGR2101010:
2421 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002422 break;
2423 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002424 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002425 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002426
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002427 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002428 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002429 dspcntr |= DISPPLANE_TILED;
2430 else
2431 dspcntr &= ~DISPPLANE_TILED;
2432 }
2433
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002434 if (IS_G4X(dev))
2435 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2436
Chris Wilson5eddb702010-09-11 13:48:45 +01002437 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002438
Daniel Vettere506a0c2012-07-05 12:17:29 +02002439 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002440
Daniel Vetterc2c75132012-07-05 12:17:30 +02002441 if (INTEL_INFO(dev)->gen >= 4) {
2442 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002443 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2444 fb->bits_per_pixel / 8,
2445 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002446 linear_offset -= intel_crtc->dspaddr_offset;
2447 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002448 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002449 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002450
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002451 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2452 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2453 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002454 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002455 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002456 I915_WRITE(DSPSURF(plane),
2457 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002458 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002459 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002460 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002461 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002462 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002463}
2464
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002465static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2466 struct drm_framebuffer *fb,
2467 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002468{
2469 struct drm_device *dev = crtc->dev;
2470 struct drm_i915_private *dev_priv = dev->dev_private;
2471 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002472 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002473 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002474 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002475 u32 dspcntr;
2476 u32 reg;
2477
Jesse Barnes17638cd2011-06-24 12:19:23 -07002478 reg = DSPCNTR(plane);
2479 dspcntr = I915_READ(reg);
2480 /* Mask out pixel format bits in case we change it */
2481 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002482 switch (fb->pixel_format) {
2483 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002484 dspcntr |= DISPPLANE_8BPP;
2485 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002486 case DRM_FORMAT_RGB565:
2487 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002488 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002489 case DRM_FORMAT_XRGB8888:
2490 case DRM_FORMAT_ARGB8888:
2491 dspcntr |= DISPPLANE_BGRX888;
2492 break;
2493 case DRM_FORMAT_XBGR8888:
2494 case DRM_FORMAT_ABGR8888:
2495 dspcntr |= DISPPLANE_RGBX888;
2496 break;
2497 case DRM_FORMAT_XRGB2101010:
2498 case DRM_FORMAT_ARGB2101010:
2499 dspcntr |= DISPPLANE_BGRX101010;
2500 break;
2501 case DRM_FORMAT_XBGR2101010:
2502 case DRM_FORMAT_ABGR2101010:
2503 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002504 break;
2505 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002506 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002507 }
2508
2509 if (obj->tiling_mode != I915_TILING_NONE)
2510 dspcntr |= DISPPLANE_TILED;
2511 else
2512 dspcntr &= ~DISPPLANE_TILED;
2513
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002514 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002515 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2516 else
2517 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002518
2519 I915_WRITE(reg, dspcntr);
2520
Daniel Vettere506a0c2012-07-05 12:17:29 +02002521 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002522 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002523 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2524 fb->bits_per_pixel / 8,
2525 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002526 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002527
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002528 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2529 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2530 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002531 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002532 I915_WRITE(DSPSURF(plane),
2533 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002534 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002535 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2536 } else {
2537 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2538 I915_WRITE(DSPLINOFF(plane), linear_offset);
2539 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002540 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002541}
2542
2543/* Assume fb object is pinned & idle & fenced and just update base pointers */
2544static int
2545intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2546 int x, int y, enum mode_set_atomic state)
2547{
2548 struct drm_device *dev = crtc->dev;
2549 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002550
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002551 if (dev_priv->display.disable_fbc)
2552 dev_priv->display.disable_fbc(dev);
Daniel Vettercc365132014-06-18 13:59:13 +02002553 intel_increase_pllclock(dev, to_intel_crtc(crtc)->pipe);
Jesse Barnes81255562010-08-02 12:07:50 -07002554
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002555 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2556
2557 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002558}
2559
Ville Syrjälä96a02912013-02-18 19:08:49 +02002560void intel_display_handle_reset(struct drm_device *dev)
2561{
2562 struct drm_i915_private *dev_priv = dev->dev_private;
2563 struct drm_crtc *crtc;
2564
2565 /*
2566 * Flips in the rings have been nuked by the reset,
2567 * so complete all pending flips so that user space
2568 * will get its events and not get stuck.
2569 *
2570 * Also update the base address of all primary
2571 * planes to the the last fb to make sure we're
2572 * showing the correct fb after a reset.
2573 *
2574 * Need to make two loops over the crtcs so that we
2575 * don't try to grab a crtc mutex before the
2576 * pending_flip_queue really got woken up.
2577 */
2578
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002579 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2581 enum plane plane = intel_crtc->plane;
2582
2583 intel_prepare_page_flip(dev, plane);
2584 intel_finish_page_flip_plane(dev, plane);
2585 }
2586
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002587 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002588 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2589
Rob Clark51fd3712013-11-19 12:10:12 -05002590 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002591 /*
2592 * FIXME: Once we have proper support for primary planes (and
2593 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002594 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002595 */
Matt Roperf4510a22014-04-01 15:22:40 -07002596 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002597 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002598 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002599 crtc->x,
2600 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002601 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002602 }
2603}
2604
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002605static int
Chris Wilson14667a42012-04-03 17:58:35 +01002606intel_finish_fb(struct drm_framebuffer *old_fb)
2607{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002608 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002609 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2610 bool was_interruptible = dev_priv->mm.interruptible;
2611 int ret;
2612
Chris Wilson14667a42012-04-03 17:58:35 +01002613 /* Big Hammer, we also need to ensure that any pending
2614 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2615 * current scanout is retired before unpinning the old
2616 * framebuffer.
2617 *
2618 * This should only fail upon a hung GPU, in which case we
2619 * can safely continue.
2620 */
2621 dev_priv->mm.interruptible = false;
2622 ret = i915_gem_object_finish_gpu(obj);
2623 dev_priv->mm.interruptible = was_interruptible;
2624
2625 return ret;
2626}
2627
Chris Wilson7d5e3792014-03-04 13:15:08 +00002628static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2629{
2630 struct drm_device *dev = crtc->dev;
2631 struct drm_i915_private *dev_priv = dev->dev_private;
2632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2633 unsigned long flags;
2634 bool pending;
2635
2636 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2637 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2638 return false;
2639
2640 spin_lock_irqsave(&dev->event_lock, flags);
2641 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2642 spin_unlock_irqrestore(&dev->event_lock, flags);
2643
2644 return pending;
2645}
2646
Chris Wilson14667a42012-04-03 17:58:35 +01002647static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002648intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002649 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002650{
2651 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002652 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002653 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002654 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002655 struct drm_framebuffer *old_fb = crtc->primary->fb;
2656 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2657 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002658 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002659
Chris Wilson7d5e3792014-03-04 13:15:08 +00002660 if (intel_crtc_has_pending_flip(crtc)) {
2661 DRM_ERROR("pipe is still busy with an old pageflip\n");
2662 return -EBUSY;
2663 }
2664
Jesse Barnes79e53942008-11-07 14:24:08 -08002665 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002666 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002667 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002668 return 0;
2669 }
2670
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002671 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002672 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2673 plane_name(intel_crtc->plane),
2674 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002675 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002676 }
2677
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002678 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002679 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2680 if (ret == 0)
Matt Roper91565c82014-06-24 17:05:02 -07002681 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002682 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002683 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002684 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002685 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002686 return ret;
2687 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002688
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002689 /*
2690 * Update pipe size and adjust fitter if needed: the reason for this is
2691 * that in compute_mode_changes we check the native mode (not the pfit
2692 * mode) to see if we can flip rather than do a full mode set. In the
2693 * fastboot case, we'll flip, but if we don't update the pipesrc and
2694 * pfit state, we'll end up with a big fb scanned out into the wrong
2695 * sized surface.
2696 *
2697 * To fix this properly, we need to hoist the checks up into
2698 * compute_mode_changes (or above), check the actual pfit state and
2699 * whether the platform allows pfit disable with pipe active, and only
2700 * then update the pipesrc and pfit state, even on the flip path.
2701 */
Jani Nikulad330a952014-01-21 11:24:25 +02002702 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002703 const struct drm_display_mode *adjusted_mode =
2704 &intel_crtc->config.adjusted_mode;
2705
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002706 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002707 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2708 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002709 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002710 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2711 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2712 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2713 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2714 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2715 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002716 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2717 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002718 }
2719
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002720 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002721
Daniel Vetterf99d7062014-06-19 16:01:59 +02002722 if (intel_crtc->active)
2723 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2724
Matt Roperf4510a22014-04-01 15:22:40 -07002725 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002726 crtc->x = x;
2727 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002728
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002729 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002730 if (intel_crtc->active && old_fb != fb)
2731 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002732 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002733 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002734 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002735 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002736
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002737 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002738 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002739 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002740
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002741 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002742}
2743
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002744static void intel_fdi_normal_train(struct drm_crtc *crtc)
2745{
2746 struct drm_device *dev = crtc->dev;
2747 struct drm_i915_private *dev_priv = dev->dev_private;
2748 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2749 int pipe = intel_crtc->pipe;
2750 u32 reg, temp;
2751
2752 /* enable normal train */
2753 reg = FDI_TX_CTL(pipe);
2754 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002755 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002756 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2757 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002758 } else {
2759 temp &= ~FDI_LINK_TRAIN_NONE;
2760 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002761 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002762 I915_WRITE(reg, temp);
2763
2764 reg = FDI_RX_CTL(pipe);
2765 temp = I915_READ(reg);
2766 if (HAS_PCH_CPT(dev)) {
2767 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2768 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2769 } else {
2770 temp &= ~FDI_LINK_TRAIN_NONE;
2771 temp |= FDI_LINK_TRAIN_NONE;
2772 }
2773 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2774
2775 /* wait one idle pattern time */
2776 POSTING_READ(reg);
2777 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002778
2779 /* IVB wants error correction enabled */
2780 if (IS_IVYBRIDGE(dev))
2781 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2782 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002783}
2784
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002785static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002786{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002787 return crtc->base.enabled && crtc->active &&
2788 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002789}
2790
Daniel Vetter01a415f2012-10-27 15:58:40 +02002791static void ivb_modeset_global_resources(struct drm_device *dev)
2792{
2793 struct drm_i915_private *dev_priv = dev->dev_private;
2794 struct intel_crtc *pipe_B_crtc =
2795 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2796 struct intel_crtc *pipe_C_crtc =
2797 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2798 uint32_t temp;
2799
Daniel Vetter1e833f42013-02-19 22:31:57 +01002800 /*
2801 * When everything is off disable fdi C so that we could enable fdi B
2802 * with all lanes. Note that we don't care about enabled pipes without
2803 * an enabled pch encoder.
2804 */
2805 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2806 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002807 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2808 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2809
2810 temp = I915_READ(SOUTH_CHICKEN1);
2811 temp &= ~FDI_BC_BIFURCATION_SELECT;
2812 DRM_DEBUG_KMS("disabling fdi C rx\n");
2813 I915_WRITE(SOUTH_CHICKEN1, temp);
2814 }
2815}
2816
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002817/* The FDI link training functions for ILK/Ibexpeak. */
2818static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2819{
2820 struct drm_device *dev = crtc->dev;
2821 struct drm_i915_private *dev_priv = dev->dev_private;
2822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2823 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002824 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002825
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002826 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002827 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002828
Adam Jacksone1a44742010-06-25 15:32:14 -04002829 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2830 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002831 reg = FDI_RX_IMR(pipe);
2832 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002833 temp &= ~FDI_RX_SYMBOL_LOCK;
2834 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002835 I915_WRITE(reg, temp);
2836 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002837 udelay(150);
2838
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002839 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002840 reg = FDI_TX_CTL(pipe);
2841 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002842 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2843 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002844 temp &= ~FDI_LINK_TRAIN_NONE;
2845 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002846 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002847
Chris Wilson5eddb702010-09-11 13:48:45 +01002848 reg = FDI_RX_CTL(pipe);
2849 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002850 temp &= ~FDI_LINK_TRAIN_NONE;
2851 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002852 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2853
2854 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002855 udelay(150);
2856
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002857 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002858 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2859 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2860 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002861
Chris Wilson5eddb702010-09-11 13:48:45 +01002862 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002863 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002864 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002865 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2866
2867 if ((temp & FDI_RX_BIT_LOCK)) {
2868 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002869 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002870 break;
2871 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002872 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002873 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002874 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002875
2876 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002877 reg = FDI_TX_CTL(pipe);
2878 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002879 temp &= ~FDI_LINK_TRAIN_NONE;
2880 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002881 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002882
Chris Wilson5eddb702010-09-11 13:48:45 +01002883 reg = FDI_RX_CTL(pipe);
2884 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002885 temp &= ~FDI_LINK_TRAIN_NONE;
2886 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002887 I915_WRITE(reg, temp);
2888
2889 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002890 udelay(150);
2891
Chris Wilson5eddb702010-09-11 13:48:45 +01002892 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002893 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002894 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002895 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2896
2897 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002898 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002899 DRM_DEBUG_KMS("FDI train 2 done.\n");
2900 break;
2901 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002902 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002903 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002904 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002905
2906 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002907
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002908}
2909
Akshay Joshi0206e352011-08-16 15:34:10 -04002910static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002911 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2912 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2913 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2914 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2915};
2916
2917/* The FDI link training functions for SNB/Cougarpoint. */
2918static void gen6_fdi_link_train(struct drm_crtc *crtc)
2919{
2920 struct drm_device *dev = crtc->dev;
2921 struct drm_i915_private *dev_priv = dev->dev_private;
2922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2923 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002924 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002925
Adam Jacksone1a44742010-06-25 15:32:14 -04002926 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2927 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002928 reg = FDI_RX_IMR(pipe);
2929 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002930 temp &= ~FDI_RX_SYMBOL_LOCK;
2931 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002932 I915_WRITE(reg, temp);
2933
2934 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002935 udelay(150);
2936
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002937 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002938 reg = FDI_TX_CTL(pipe);
2939 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002940 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2941 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002942 temp &= ~FDI_LINK_TRAIN_NONE;
2943 temp |= FDI_LINK_TRAIN_PATTERN_1;
2944 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2945 /* SNB-B */
2946 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002947 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002948
Daniel Vetterd74cf322012-10-26 10:58:13 +02002949 I915_WRITE(FDI_RX_MISC(pipe),
2950 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2951
Chris Wilson5eddb702010-09-11 13:48:45 +01002952 reg = FDI_RX_CTL(pipe);
2953 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002954 if (HAS_PCH_CPT(dev)) {
2955 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2956 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2957 } else {
2958 temp &= ~FDI_LINK_TRAIN_NONE;
2959 temp |= FDI_LINK_TRAIN_PATTERN_1;
2960 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002961 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2962
2963 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002964 udelay(150);
2965
Akshay Joshi0206e352011-08-16 15:34:10 -04002966 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002967 reg = FDI_TX_CTL(pipe);
2968 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002969 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2970 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002971 I915_WRITE(reg, temp);
2972
2973 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002974 udelay(500);
2975
Sean Paulfa37d392012-03-02 12:53:39 -05002976 for (retry = 0; retry < 5; retry++) {
2977 reg = FDI_RX_IIR(pipe);
2978 temp = I915_READ(reg);
2979 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2980 if (temp & FDI_RX_BIT_LOCK) {
2981 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2982 DRM_DEBUG_KMS("FDI train 1 done.\n");
2983 break;
2984 }
2985 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002986 }
Sean Paulfa37d392012-03-02 12:53:39 -05002987 if (retry < 5)
2988 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002989 }
2990 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002991 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002992
2993 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002994 reg = FDI_TX_CTL(pipe);
2995 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002996 temp &= ~FDI_LINK_TRAIN_NONE;
2997 temp |= FDI_LINK_TRAIN_PATTERN_2;
2998 if (IS_GEN6(dev)) {
2999 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3000 /* SNB-B */
3001 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3002 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003003 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003004
Chris Wilson5eddb702010-09-11 13:48:45 +01003005 reg = FDI_RX_CTL(pipe);
3006 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003007 if (HAS_PCH_CPT(dev)) {
3008 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3009 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3010 } else {
3011 temp &= ~FDI_LINK_TRAIN_NONE;
3012 temp |= FDI_LINK_TRAIN_PATTERN_2;
3013 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003014 I915_WRITE(reg, temp);
3015
3016 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003017 udelay(150);
3018
Akshay Joshi0206e352011-08-16 15:34:10 -04003019 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003020 reg = FDI_TX_CTL(pipe);
3021 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003022 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3023 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003024 I915_WRITE(reg, temp);
3025
3026 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003027 udelay(500);
3028
Sean Paulfa37d392012-03-02 12:53:39 -05003029 for (retry = 0; retry < 5; retry++) {
3030 reg = FDI_RX_IIR(pipe);
3031 temp = I915_READ(reg);
3032 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3033 if (temp & FDI_RX_SYMBOL_LOCK) {
3034 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3035 DRM_DEBUG_KMS("FDI train 2 done.\n");
3036 break;
3037 }
3038 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003039 }
Sean Paulfa37d392012-03-02 12:53:39 -05003040 if (retry < 5)
3041 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003042 }
3043 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003044 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003045
3046 DRM_DEBUG_KMS("FDI train done.\n");
3047}
3048
Jesse Barnes357555c2011-04-28 15:09:55 -07003049/* Manual link training for Ivy Bridge A0 parts */
3050static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3051{
3052 struct drm_device *dev = crtc->dev;
3053 struct drm_i915_private *dev_priv = dev->dev_private;
3054 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3055 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003056 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003057
3058 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3059 for train result */
3060 reg = FDI_RX_IMR(pipe);
3061 temp = I915_READ(reg);
3062 temp &= ~FDI_RX_SYMBOL_LOCK;
3063 temp &= ~FDI_RX_BIT_LOCK;
3064 I915_WRITE(reg, temp);
3065
3066 POSTING_READ(reg);
3067 udelay(150);
3068
Daniel Vetter01a415f2012-10-27 15:58:40 +02003069 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3070 I915_READ(FDI_RX_IIR(pipe)));
3071
Jesse Barnes139ccd32013-08-19 11:04:55 -07003072 /* Try each vswing and preemphasis setting twice before moving on */
3073 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3074 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003075 reg = FDI_TX_CTL(pipe);
3076 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003077 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3078 temp &= ~FDI_TX_ENABLE;
3079 I915_WRITE(reg, temp);
3080
3081 reg = FDI_RX_CTL(pipe);
3082 temp = I915_READ(reg);
3083 temp &= ~FDI_LINK_TRAIN_AUTO;
3084 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3085 temp &= ~FDI_RX_ENABLE;
3086 I915_WRITE(reg, temp);
3087
3088 /* enable CPU FDI TX and PCH FDI RX */
3089 reg = FDI_TX_CTL(pipe);
3090 temp = I915_READ(reg);
3091 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3092 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3093 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003094 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003095 temp |= snb_b_fdi_train_param[j/2];
3096 temp |= FDI_COMPOSITE_SYNC;
3097 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3098
3099 I915_WRITE(FDI_RX_MISC(pipe),
3100 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3101
3102 reg = FDI_RX_CTL(pipe);
3103 temp = I915_READ(reg);
3104 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3105 temp |= FDI_COMPOSITE_SYNC;
3106 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3107
3108 POSTING_READ(reg);
3109 udelay(1); /* should be 0.5us */
3110
3111 for (i = 0; i < 4; i++) {
3112 reg = FDI_RX_IIR(pipe);
3113 temp = I915_READ(reg);
3114 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3115
3116 if (temp & FDI_RX_BIT_LOCK ||
3117 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3118 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3119 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3120 i);
3121 break;
3122 }
3123 udelay(1); /* should be 0.5us */
3124 }
3125 if (i == 4) {
3126 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3127 continue;
3128 }
3129
3130 /* Train 2 */
3131 reg = FDI_TX_CTL(pipe);
3132 temp = I915_READ(reg);
3133 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3134 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3135 I915_WRITE(reg, temp);
3136
3137 reg = FDI_RX_CTL(pipe);
3138 temp = I915_READ(reg);
3139 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3140 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003141 I915_WRITE(reg, temp);
3142
3143 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003144 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003145
Jesse Barnes139ccd32013-08-19 11:04:55 -07003146 for (i = 0; i < 4; i++) {
3147 reg = FDI_RX_IIR(pipe);
3148 temp = I915_READ(reg);
3149 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003150
Jesse Barnes139ccd32013-08-19 11:04:55 -07003151 if (temp & FDI_RX_SYMBOL_LOCK ||
3152 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3153 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3154 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3155 i);
3156 goto train_done;
3157 }
3158 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003159 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003160 if (i == 4)
3161 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003162 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003163
Jesse Barnes139ccd32013-08-19 11:04:55 -07003164train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003165 DRM_DEBUG_KMS("FDI train done.\n");
3166}
3167
Daniel Vetter88cefb62012-08-12 19:27:14 +02003168static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003169{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003170 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003171 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003172 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003173 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003174
Jesse Barnesc64e3112010-09-10 11:27:03 -07003175
Jesse Barnes0e23b992010-09-10 11:10:00 -07003176 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003177 reg = FDI_RX_CTL(pipe);
3178 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003179 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3180 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003181 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003182 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3183
3184 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003185 udelay(200);
3186
3187 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003188 temp = I915_READ(reg);
3189 I915_WRITE(reg, temp | FDI_PCDCLK);
3190
3191 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003192 udelay(200);
3193
Paulo Zanoni20749732012-11-23 15:30:38 -02003194 /* Enable CPU FDI TX PLL, always on for Ironlake */
3195 reg = FDI_TX_CTL(pipe);
3196 temp = I915_READ(reg);
3197 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3198 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003199
Paulo Zanoni20749732012-11-23 15:30:38 -02003200 POSTING_READ(reg);
3201 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003202 }
3203}
3204
Daniel Vetter88cefb62012-08-12 19:27:14 +02003205static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3206{
3207 struct drm_device *dev = intel_crtc->base.dev;
3208 struct drm_i915_private *dev_priv = dev->dev_private;
3209 int pipe = intel_crtc->pipe;
3210 u32 reg, temp;
3211
3212 /* Switch from PCDclk to Rawclk */
3213 reg = FDI_RX_CTL(pipe);
3214 temp = I915_READ(reg);
3215 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3216
3217 /* Disable CPU FDI TX PLL */
3218 reg = FDI_TX_CTL(pipe);
3219 temp = I915_READ(reg);
3220 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3221
3222 POSTING_READ(reg);
3223 udelay(100);
3224
3225 reg = FDI_RX_CTL(pipe);
3226 temp = I915_READ(reg);
3227 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3228
3229 /* Wait for the clocks to turn off. */
3230 POSTING_READ(reg);
3231 udelay(100);
3232}
3233
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003234static void ironlake_fdi_disable(struct drm_crtc *crtc)
3235{
3236 struct drm_device *dev = crtc->dev;
3237 struct drm_i915_private *dev_priv = dev->dev_private;
3238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3239 int pipe = intel_crtc->pipe;
3240 u32 reg, temp;
3241
3242 /* disable CPU FDI tx and PCH FDI rx */
3243 reg = FDI_TX_CTL(pipe);
3244 temp = I915_READ(reg);
3245 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3246 POSTING_READ(reg);
3247
3248 reg = FDI_RX_CTL(pipe);
3249 temp = I915_READ(reg);
3250 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003251 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003252 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3253
3254 POSTING_READ(reg);
3255 udelay(100);
3256
3257 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003258 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003259 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003260
3261 /* still set train pattern 1 */
3262 reg = FDI_TX_CTL(pipe);
3263 temp = I915_READ(reg);
3264 temp &= ~FDI_LINK_TRAIN_NONE;
3265 temp |= FDI_LINK_TRAIN_PATTERN_1;
3266 I915_WRITE(reg, temp);
3267
3268 reg = FDI_RX_CTL(pipe);
3269 temp = I915_READ(reg);
3270 if (HAS_PCH_CPT(dev)) {
3271 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3272 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3273 } else {
3274 temp &= ~FDI_LINK_TRAIN_NONE;
3275 temp |= FDI_LINK_TRAIN_PATTERN_1;
3276 }
3277 /* BPC in FDI rx is consistent with that in PIPECONF */
3278 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003279 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003280 I915_WRITE(reg, temp);
3281
3282 POSTING_READ(reg);
3283 udelay(100);
3284}
3285
Chris Wilson5dce5b932014-01-20 10:17:36 +00003286bool intel_has_pending_fb_unpin(struct drm_device *dev)
3287{
3288 struct intel_crtc *crtc;
3289
3290 /* Note that we don't need to be called with mode_config.lock here
3291 * as our list of CRTC objects is static for the lifetime of the
3292 * device and so cannot disappear as we iterate. Similarly, we can
3293 * happily treat the predicates as racy, atomic checks as userspace
3294 * cannot claim and pin a new fb without at least acquring the
3295 * struct_mutex and so serialising with us.
3296 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003297 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003298 if (atomic_read(&crtc->unpin_work_count) == 0)
3299 continue;
3300
3301 if (crtc->unpin_work)
3302 intel_wait_for_vblank(dev, crtc->pipe);
3303
3304 return true;
3305 }
3306
3307 return false;
3308}
3309
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003310void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003311{
Chris Wilson0f911282012-04-17 10:05:38 +01003312 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003313 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003314
Matt Roperf4510a22014-04-01 15:22:40 -07003315 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003316 return;
3317
Daniel Vetter2c10d572012-12-20 21:24:07 +01003318 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3319
Daniel Vettereed6d672014-05-19 16:09:35 +02003320 WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3321 !intel_crtc_has_pending_flip(crtc),
3322 60*HZ) == 0);
Chris Wilson5bb61642012-09-27 21:25:58 +01003323
Chris Wilson0f911282012-04-17 10:05:38 +01003324 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003325 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003326 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003327}
3328
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003329/* Program iCLKIP clock to the desired frequency */
3330static void lpt_program_iclkip(struct drm_crtc *crtc)
3331{
3332 struct drm_device *dev = crtc->dev;
3333 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003334 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003335 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3336 u32 temp;
3337
Daniel Vetter09153002012-12-12 14:06:44 +01003338 mutex_lock(&dev_priv->dpio_lock);
3339
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003340 /* It is necessary to ungate the pixclk gate prior to programming
3341 * the divisors, and gate it back when it is done.
3342 */
3343 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3344
3345 /* Disable SSCCTL */
3346 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003347 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3348 SBI_SSCCTL_DISABLE,
3349 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003350
3351 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003352 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003353 auxdiv = 1;
3354 divsel = 0x41;
3355 phaseinc = 0x20;
3356 } else {
3357 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003358 * but the adjusted_mode->crtc_clock in in KHz. To get the
3359 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003360 * convert the virtual clock precision to KHz here for higher
3361 * precision.
3362 */
3363 u32 iclk_virtual_root_freq = 172800 * 1000;
3364 u32 iclk_pi_range = 64;
3365 u32 desired_divisor, msb_divisor_value, pi_value;
3366
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003367 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003368 msb_divisor_value = desired_divisor / iclk_pi_range;
3369 pi_value = desired_divisor % iclk_pi_range;
3370
3371 auxdiv = 0;
3372 divsel = msb_divisor_value - 2;
3373 phaseinc = pi_value;
3374 }
3375
3376 /* This should not happen with any sane values */
3377 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3378 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3379 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3380 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3381
3382 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003383 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003384 auxdiv,
3385 divsel,
3386 phasedir,
3387 phaseinc);
3388
3389 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003390 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003391 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3392 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3393 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3394 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3395 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3396 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003397 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003398
3399 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003400 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003401 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3402 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003403 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003404
3405 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003406 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003407 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003408 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003409
3410 /* Wait for initialization time */
3411 udelay(24);
3412
3413 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003414
3415 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003416}
3417
Daniel Vetter275f01b22013-05-03 11:49:47 +02003418static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3419 enum pipe pch_transcoder)
3420{
3421 struct drm_device *dev = crtc->base.dev;
3422 struct drm_i915_private *dev_priv = dev->dev_private;
3423 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3424
3425 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3426 I915_READ(HTOTAL(cpu_transcoder)));
3427 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3428 I915_READ(HBLANK(cpu_transcoder)));
3429 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3430 I915_READ(HSYNC(cpu_transcoder)));
3431
3432 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3433 I915_READ(VTOTAL(cpu_transcoder)));
3434 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3435 I915_READ(VBLANK(cpu_transcoder)));
3436 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3437 I915_READ(VSYNC(cpu_transcoder)));
3438 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3439 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3440}
3441
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003442static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3443{
3444 struct drm_i915_private *dev_priv = dev->dev_private;
3445 uint32_t temp;
3446
3447 temp = I915_READ(SOUTH_CHICKEN1);
3448 if (temp & FDI_BC_BIFURCATION_SELECT)
3449 return;
3450
3451 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3452 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3453
3454 temp |= FDI_BC_BIFURCATION_SELECT;
3455 DRM_DEBUG_KMS("enabling fdi C rx\n");
3456 I915_WRITE(SOUTH_CHICKEN1, temp);
3457 POSTING_READ(SOUTH_CHICKEN1);
3458}
3459
3460static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3461{
3462 struct drm_device *dev = intel_crtc->base.dev;
3463 struct drm_i915_private *dev_priv = dev->dev_private;
3464
3465 switch (intel_crtc->pipe) {
3466 case PIPE_A:
3467 break;
3468 case PIPE_B:
3469 if (intel_crtc->config.fdi_lanes > 2)
3470 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3471 else
3472 cpt_enable_fdi_bc_bifurcation(dev);
3473
3474 break;
3475 case PIPE_C:
3476 cpt_enable_fdi_bc_bifurcation(dev);
3477
3478 break;
3479 default:
3480 BUG();
3481 }
3482}
3483
Jesse Barnesf67a5592011-01-05 10:31:48 -08003484/*
3485 * Enable PCH resources required for PCH ports:
3486 * - PCH PLLs
3487 * - FDI training & RX/TX
3488 * - update transcoder timings
3489 * - DP transcoding bits
3490 * - transcoder
3491 */
3492static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003493{
3494 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003495 struct drm_i915_private *dev_priv = dev->dev_private;
3496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3497 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003498 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003499
Daniel Vetterab9412b2013-05-03 11:49:46 +02003500 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003501
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003502 if (IS_IVYBRIDGE(dev))
3503 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3504
Daniel Vettercd986ab2012-10-26 10:58:12 +02003505 /* Write the TU size bits before fdi link training, so that error
3506 * detection works. */
3507 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3508 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3509
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003510 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003511 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003512
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003513 /* We need to program the right clock selection before writing the pixel
3514 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003515 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003516 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003517
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003518 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003519 temp |= TRANS_DPLL_ENABLE(pipe);
3520 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003521 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003522 temp |= sel;
3523 else
3524 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003525 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003526 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003527
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003528 /* XXX: pch pll's can be enabled any time before we enable the PCH
3529 * transcoder, and we actually should do this to not upset any PCH
3530 * transcoder that already use the clock when we share it.
3531 *
3532 * Note that enable_shared_dpll tries to do the right thing, but
3533 * get_shared_dpll unconditionally resets the pll - we need that to have
3534 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003535 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003536
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003537 /* set transcoder timing, panel must allow it */
3538 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003539 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003540
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003541 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003542
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003543 /* For PCH DP, enable TRANS_DP_CTL */
3544 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003545 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3546 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003547 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003548 reg = TRANS_DP_CTL(pipe);
3549 temp = I915_READ(reg);
3550 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003551 TRANS_DP_SYNC_MASK |
3552 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003553 temp |= (TRANS_DP_OUTPUT_ENABLE |
3554 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003555 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003556
3557 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003558 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003559 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003560 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003561
3562 switch (intel_trans_dp_port_sel(crtc)) {
3563 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003564 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003565 break;
3566 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003567 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003568 break;
3569 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003570 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003571 break;
3572 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003573 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003574 }
3575
Chris Wilson5eddb702010-09-11 13:48:45 +01003576 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003577 }
3578
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003579 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003580}
3581
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003582static void lpt_pch_enable(struct drm_crtc *crtc)
3583{
3584 struct drm_device *dev = crtc->dev;
3585 struct drm_i915_private *dev_priv = dev->dev_private;
3586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003587 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003588
Daniel Vetterab9412b2013-05-03 11:49:46 +02003589 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003590
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003591 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003592
Paulo Zanoni0540e482012-10-31 18:12:40 -02003593 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003594 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003595
Paulo Zanoni937bb612012-10-31 18:12:47 -02003596 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003597}
3598
Daniel Vetter716c2e52014-06-25 22:02:02 +03003599void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003600{
Daniel Vettere2b78262013-06-07 23:10:03 +02003601 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003602
3603 if (pll == NULL)
3604 return;
3605
3606 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003607 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003608 return;
3609 }
3610
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003611 if (--pll->refcount == 0) {
3612 WARN_ON(pll->on);
3613 WARN_ON(pll->active);
3614 }
3615
Daniel Vettera43f6e02013-06-07 23:10:32 +02003616 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003617}
3618
Daniel Vetter716c2e52014-06-25 22:02:02 +03003619struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003620{
Daniel Vettere2b78262013-06-07 23:10:03 +02003621 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3622 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3623 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003624
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003625 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003626 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3627 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003628 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003629 }
3630
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003631 if (HAS_PCH_IBX(dev_priv->dev)) {
3632 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003633 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003634 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003635
Daniel Vetter46edb022013-06-05 13:34:12 +02003636 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3637 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003638
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003639 WARN_ON(pll->refcount);
3640
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003641 goto found;
3642 }
3643
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003644 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3645 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003646
3647 /* Only want to check enabled timings first */
3648 if (pll->refcount == 0)
3649 continue;
3650
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003651 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3652 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003653 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003654 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003655 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003656
3657 goto found;
3658 }
3659 }
3660
3661 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003662 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3663 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003664 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003665 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3666 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003667 goto found;
3668 }
3669 }
3670
3671 return NULL;
3672
3673found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003674 if (pll->refcount == 0)
3675 pll->hw_state = crtc->config.dpll_hw_state;
3676
Daniel Vettera43f6e02013-06-07 23:10:32 +02003677 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003678 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3679 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003680
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003681 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003682
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003683 return pll;
3684}
3685
Daniel Vettera1520312013-05-03 11:49:50 +02003686static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003687{
3688 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003689 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003690 u32 temp;
3691
3692 temp = I915_READ(dslreg);
3693 udelay(500);
3694 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003695 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003696 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003697 }
3698}
3699
Jesse Barnesb074cec2013-04-25 12:55:02 -07003700static void ironlake_pfit_enable(struct intel_crtc *crtc)
3701{
3702 struct drm_device *dev = crtc->base.dev;
3703 struct drm_i915_private *dev_priv = dev->dev_private;
3704 int pipe = crtc->pipe;
3705
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003706 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003707 /* Force use of hard-coded filter coefficients
3708 * as some pre-programmed values are broken,
3709 * e.g. x201.
3710 */
3711 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3712 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3713 PF_PIPE_SEL_IVB(pipe));
3714 else
3715 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3716 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3717 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003718 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003719}
3720
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003721static void intel_enable_planes(struct drm_crtc *crtc)
3722{
3723 struct drm_device *dev = crtc->dev;
3724 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003725 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003726 struct intel_plane *intel_plane;
3727
Matt Roperaf2b6532014-04-01 15:22:32 -07003728 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3729 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003730 if (intel_plane->pipe == pipe)
3731 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003732 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003733}
3734
3735static void intel_disable_planes(struct drm_crtc *crtc)
3736{
3737 struct drm_device *dev = crtc->dev;
3738 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003739 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003740 struct intel_plane *intel_plane;
3741
Matt Roperaf2b6532014-04-01 15:22:32 -07003742 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3743 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003744 if (intel_plane->pipe == pipe)
3745 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003746 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003747}
3748
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003749void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003750{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003751 struct drm_device *dev = crtc->base.dev;
3752 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003753
3754 if (!crtc->config.ips_enabled)
3755 return;
3756
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003757 /* We can only enable IPS after we enable a plane and wait for a vblank */
3758 intel_wait_for_vblank(dev, crtc->pipe);
3759
Paulo Zanonid77e4532013-09-24 13:52:55 -03003760 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003761 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003762 mutex_lock(&dev_priv->rps.hw_lock);
3763 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3764 mutex_unlock(&dev_priv->rps.hw_lock);
3765 /* Quoting Art Runyan: "its not safe to expect any particular
3766 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003767 * mailbox." Moreover, the mailbox may return a bogus state,
3768 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003769 */
3770 } else {
3771 I915_WRITE(IPS_CTL, IPS_ENABLE);
3772 /* The bit only becomes 1 in the next vblank, so this wait here
3773 * is essentially intel_wait_for_vblank. If we don't have this
3774 * and don't wait for vblanks until the end of crtc_enable, then
3775 * the HW state readout code will complain that the expected
3776 * IPS_CTL value is not the one we read. */
3777 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3778 DRM_ERROR("Timed out waiting for IPS enable\n");
3779 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003780}
3781
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003782void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003783{
3784 struct drm_device *dev = crtc->base.dev;
3785 struct drm_i915_private *dev_priv = dev->dev_private;
3786
3787 if (!crtc->config.ips_enabled)
3788 return;
3789
3790 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003791 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003792 mutex_lock(&dev_priv->rps.hw_lock);
3793 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3794 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003795 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3796 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3797 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003798 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003799 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003800 POSTING_READ(IPS_CTL);
3801 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003802
3803 /* We need to wait for a vblank before we can disable the plane. */
3804 intel_wait_for_vblank(dev, crtc->pipe);
3805}
3806
3807/** Loads the palette/gamma unit for the CRTC with the prepared values */
3808static void intel_crtc_load_lut(struct drm_crtc *crtc)
3809{
3810 struct drm_device *dev = crtc->dev;
3811 struct drm_i915_private *dev_priv = dev->dev_private;
3812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3813 enum pipe pipe = intel_crtc->pipe;
3814 int palreg = PALETTE(pipe);
3815 int i;
3816 bool reenable_ips = false;
3817
3818 /* The clocks have to be on to load the palette. */
3819 if (!crtc->enabled || !intel_crtc->active)
3820 return;
3821
3822 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3823 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3824 assert_dsi_pll_enabled(dev_priv);
3825 else
3826 assert_pll_enabled(dev_priv, pipe);
3827 }
3828
3829 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05303830 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03003831 palreg = LGC_PALETTE(pipe);
3832
3833 /* Workaround : Do not read or write the pipe palette/gamma data while
3834 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3835 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003836 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003837 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3838 GAMMA_MODE_MODE_SPLIT)) {
3839 hsw_disable_ips(intel_crtc);
3840 reenable_ips = true;
3841 }
3842
3843 for (i = 0; i < 256; i++) {
3844 I915_WRITE(palreg + 4 * i,
3845 (intel_crtc->lut_r[i] << 16) |
3846 (intel_crtc->lut_g[i] << 8) |
3847 intel_crtc->lut_b[i]);
3848 }
3849
3850 if (reenable_ips)
3851 hsw_enable_ips(intel_crtc);
3852}
3853
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003854static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3855{
3856 if (!enable && intel_crtc->overlay) {
3857 struct drm_device *dev = intel_crtc->base.dev;
3858 struct drm_i915_private *dev_priv = dev->dev_private;
3859
3860 mutex_lock(&dev->struct_mutex);
3861 dev_priv->mm.interruptible = false;
3862 (void) intel_overlay_switch_off(intel_crtc->overlay);
3863 dev_priv->mm.interruptible = true;
3864 mutex_unlock(&dev->struct_mutex);
3865 }
3866
3867 /* Let userspace switch the overlay on again. In most cases userspace
3868 * has to recompute where to put it anyway.
3869 */
3870}
3871
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003872static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003873{
3874 struct drm_device *dev = crtc->dev;
3875 struct drm_i915_private *dev_priv = dev->dev_private;
3876 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3877 int pipe = intel_crtc->pipe;
3878 int plane = intel_crtc->plane;
3879
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003880 drm_vblank_on(dev, pipe);
3881
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003882 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3883 intel_enable_planes(crtc);
3884 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003885 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003886
3887 hsw_enable_ips(intel_crtc);
3888
3889 mutex_lock(&dev->struct_mutex);
3890 intel_update_fbc(dev);
3891 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003892
3893 /*
3894 * FIXME: Once we grow proper nuclear flip support out of this we need
3895 * to compute the mask of flip planes precisely. For the time being
3896 * consider this a flip from a NULL plane.
3897 */
3898 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003899}
3900
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003901static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003902{
3903 struct drm_device *dev = crtc->dev;
3904 struct drm_i915_private *dev_priv = dev->dev_private;
3905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3906 int pipe = intel_crtc->pipe;
3907 int plane = intel_crtc->plane;
3908
3909 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003910
3911 if (dev_priv->fbc.plane == plane)
3912 intel_disable_fbc(dev);
3913
3914 hsw_disable_ips(intel_crtc);
3915
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003916 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003917 intel_crtc_update_cursor(crtc, false);
3918 intel_disable_planes(crtc);
3919 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003920
Daniel Vetterf99d7062014-06-19 16:01:59 +02003921 /*
3922 * FIXME: Once we grow proper nuclear flip support out of this we need
3923 * to compute the mask of flip planes precisely. For the time being
3924 * consider this a flip to a NULL plane.
3925 */
3926 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
3927
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003928 drm_vblank_off(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003929}
3930
Jesse Barnesf67a5592011-01-05 10:31:48 -08003931static void ironlake_crtc_enable(struct drm_crtc *crtc)
3932{
3933 struct drm_device *dev = crtc->dev;
3934 struct drm_i915_private *dev_priv = dev->dev_private;
3935 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003936 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003937 int pipe = intel_crtc->pipe;
Daniel Vetter29407aa2014-04-24 23:55:08 +02003938 enum plane plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003939
Daniel Vetter08a48462012-07-02 11:43:47 +02003940 WARN_ON(!crtc->enabled);
3941
Jesse Barnesf67a5592011-01-05 10:31:48 -08003942 if (intel_crtc->active)
3943 return;
3944
Daniel Vetterb14b1052014-04-24 23:55:13 +02003945 if (intel_crtc->config.has_pch_encoder)
3946 intel_prepare_shared_dpll(intel_crtc);
3947
Daniel Vetter29407aa2014-04-24 23:55:08 +02003948 if (intel_crtc->config.has_dp_encoder)
3949 intel_dp_set_m_n(intel_crtc);
3950
3951 intel_set_pipe_timings(intel_crtc);
3952
3953 if (intel_crtc->config.has_pch_encoder) {
3954 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07003955 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02003956 }
3957
3958 ironlake_set_pipeconf(crtc);
3959
3960 /* Set up the display plane register */
3961 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
3962 POSTING_READ(DSPCNTR(plane));
3963
3964 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
3965 crtc->x, crtc->y);
3966
Jesse Barnesf67a5592011-01-05 10:31:48 -08003967 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003968
3969 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3970 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3971
Daniel Vetterf6736a12013-06-05 13:34:30 +02003972 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003973 if (encoder->pre_enable)
3974 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003975
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003976 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003977 /* Note: FDI PLL enabling _must_ be done before we enable the
3978 * cpu pipes, hence this is separate from all the other fdi/pch
3979 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003980 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003981 } else {
3982 assert_fdi_tx_disabled(dev_priv, pipe);
3983 assert_fdi_rx_disabled(dev_priv, pipe);
3984 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003985
Jesse Barnesb074cec2013-04-25 12:55:02 -07003986 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003987
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003988 /*
3989 * On ILK+ LUT must be loaded before the pipe is running but with
3990 * clocks enabled
3991 */
3992 intel_crtc_load_lut(crtc);
3993
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003994 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003995 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003996
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003997 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003998 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003999
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004000 for_each_encoder_on_crtc(dev, crtc, encoder)
4001 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004002
4003 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004004 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004005
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004006 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004007}
4008
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004009/* IPS only exists on ULT machines and is tied to pipe A. */
4010static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4011{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004012 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004013}
4014
Paulo Zanonie4916942013-09-20 16:21:19 -03004015/*
4016 * This implements the workaround described in the "notes" section of the mode
4017 * set sequence documentation. When going from no pipes or single pipe to
4018 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4019 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4020 */
4021static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4022{
4023 struct drm_device *dev = crtc->base.dev;
4024 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4025
4026 /* We want to get the other_active_crtc only if there's only 1 other
4027 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004028 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004029 if (!crtc_it->active || crtc_it == crtc)
4030 continue;
4031
4032 if (other_active_crtc)
4033 return;
4034
4035 other_active_crtc = crtc_it;
4036 }
4037 if (!other_active_crtc)
4038 return;
4039
4040 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4041 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4042}
4043
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004044static void haswell_crtc_enable(struct drm_crtc *crtc)
4045{
4046 struct drm_device *dev = crtc->dev;
4047 struct drm_i915_private *dev_priv = dev->dev_private;
4048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4049 struct intel_encoder *encoder;
4050 int pipe = intel_crtc->pipe;
Daniel Vetter229fca92014-04-24 23:55:09 +02004051 enum plane plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004052
4053 WARN_ON(!crtc->enabled);
4054
4055 if (intel_crtc->active)
4056 return;
4057
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004058 if (intel_crtc_to_shared_dpll(intel_crtc))
4059 intel_enable_shared_dpll(intel_crtc);
4060
Daniel Vetter229fca92014-04-24 23:55:09 +02004061 if (intel_crtc->config.has_dp_encoder)
4062 intel_dp_set_m_n(intel_crtc);
4063
4064 intel_set_pipe_timings(intel_crtc);
4065
4066 if (intel_crtc->config.has_pch_encoder) {
4067 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004068 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004069 }
4070
4071 haswell_set_pipeconf(crtc);
4072
4073 intel_set_pipe_csc(crtc);
4074
4075 /* Set up the display plane register */
4076 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
4077 POSTING_READ(DSPCNTR(plane));
4078
4079 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4080 crtc->x, crtc->y);
4081
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004082 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004083
4084 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004085 for_each_encoder_on_crtc(dev, crtc, encoder)
4086 if (encoder->pre_enable)
4087 encoder->pre_enable(encoder);
4088
Imre Deak4fe94672014-06-25 22:01:49 +03004089 if (intel_crtc->config.has_pch_encoder) {
4090 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4091 dev_priv->display.fdi_link_train(crtc);
4092 }
4093
Paulo Zanoni1f544382012-10-24 11:32:00 -02004094 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004095
Jesse Barnesb074cec2013-04-25 12:55:02 -07004096 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004097
4098 /*
4099 * On ILK+ LUT must be loaded before the pipe is running but with
4100 * clocks enabled
4101 */
4102 intel_crtc_load_lut(crtc);
4103
Paulo Zanoni1f544382012-10-24 11:32:00 -02004104 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004105 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004106
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004107 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004108 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004109
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004110 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004111 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004112
Dave Airlie0e32b392014-05-02 14:02:48 +10004113 if (intel_crtc->config.dp_encoder_is_mst)
4114 intel_ddi_set_vc_payload_alloc(crtc, true);
4115
Jani Nikula8807e552013-08-30 19:40:32 +03004116 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004117 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004118 intel_opregion_notify_encoder(encoder, true);
4119 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004120
Paulo Zanonie4916942013-09-20 16:21:19 -03004121 /* If we change the relative order between pipe/planes enabling, we need
4122 * to change the workaround. */
4123 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004124 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004125}
4126
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004127static void ironlake_pfit_disable(struct intel_crtc *crtc)
4128{
4129 struct drm_device *dev = crtc->base.dev;
4130 struct drm_i915_private *dev_priv = dev->dev_private;
4131 int pipe = crtc->pipe;
4132
4133 /* To avoid upsetting the power well on haswell only disable the pfit if
4134 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004135 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004136 I915_WRITE(PF_CTL(pipe), 0);
4137 I915_WRITE(PF_WIN_POS(pipe), 0);
4138 I915_WRITE(PF_WIN_SZ(pipe), 0);
4139 }
4140}
4141
Jesse Barnes6be4a602010-09-10 10:26:01 -07004142static void ironlake_crtc_disable(struct drm_crtc *crtc)
4143{
4144 struct drm_device *dev = crtc->dev;
4145 struct drm_i915_private *dev_priv = dev->dev_private;
4146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004147 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004148 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004149 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004150
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004151 if (!intel_crtc->active)
4152 return;
4153
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004154 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004155
Daniel Vetterea9d7582012-07-10 10:42:52 +02004156 for_each_encoder_on_crtc(dev, crtc, encoder)
4157 encoder->disable(encoder);
4158
Daniel Vetterd925c592013-06-05 13:34:04 +02004159 if (intel_crtc->config.has_pch_encoder)
4160 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4161
Jesse Barnesb24e7172011-01-04 15:09:30 -08004162 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004163
Dave Airlie0e32b392014-05-02 14:02:48 +10004164 if (intel_crtc->config.dp_encoder_is_mst)
4165 intel_ddi_set_vc_payload_alloc(crtc, false);
4166
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004167 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004168
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004169 for_each_encoder_on_crtc(dev, crtc, encoder)
4170 if (encoder->post_disable)
4171 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004172
Daniel Vetterd925c592013-06-05 13:34:04 +02004173 if (intel_crtc->config.has_pch_encoder) {
4174 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004175
Daniel Vetterd925c592013-06-05 13:34:04 +02004176 ironlake_disable_pch_transcoder(dev_priv, pipe);
4177 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004178
Daniel Vetterd925c592013-06-05 13:34:04 +02004179 if (HAS_PCH_CPT(dev)) {
4180 /* disable TRANS_DP_CTL */
4181 reg = TRANS_DP_CTL(pipe);
4182 temp = I915_READ(reg);
4183 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4184 TRANS_DP_PORT_SEL_MASK);
4185 temp |= TRANS_DP_PORT_SEL_NONE;
4186 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004187
Daniel Vetterd925c592013-06-05 13:34:04 +02004188 /* disable DPLL_SEL */
4189 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004190 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004191 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004192 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004193
4194 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004195 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004196
4197 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004198 }
4199
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004200 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004201 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004202
4203 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004204 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004205 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004206}
4207
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004208static void haswell_crtc_disable(struct drm_crtc *crtc)
4209{
4210 struct drm_device *dev = crtc->dev;
4211 struct drm_i915_private *dev_priv = dev->dev_private;
4212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4213 struct intel_encoder *encoder;
4214 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004215 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004216
4217 if (!intel_crtc->active)
4218 return;
4219
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004220 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004221
Jani Nikula8807e552013-08-30 19:40:32 +03004222 for_each_encoder_on_crtc(dev, crtc, encoder) {
4223 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004224 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004225 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004226
Paulo Zanoni86642812013-04-12 17:57:57 -03004227 if (intel_crtc->config.has_pch_encoder)
4228 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004229 intel_disable_pipe(dev_priv, pipe);
4230
Paulo Zanoniad80a812012-10-24 16:06:19 -02004231 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004232
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004233 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004234
Paulo Zanoni1f544382012-10-24 11:32:00 -02004235 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004236
Daniel Vetter88adfff2013-03-28 10:42:01 +01004237 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004238 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004239 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004240 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004241 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004242
Imre Deak97b040a2014-06-25 22:01:50 +03004243 for_each_encoder_on_crtc(dev, crtc, encoder)
4244 if (encoder->post_disable)
4245 encoder->post_disable(encoder);
4246
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004247 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004248 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004249
4250 mutex_lock(&dev->struct_mutex);
4251 intel_update_fbc(dev);
4252 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004253
4254 if (intel_crtc_to_shared_dpll(intel_crtc))
4255 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004256}
4257
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004258static void ironlake_crtc_off(struct drm_crtc *crtc)
4259{
4260 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004261 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004262}
4263
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004264
Jesse Barnes2dd24552013-04-25 12:55:01 -07004265static void i9xx_pfit_enable(struct intel_crtc *crtc)
4266{
4267 struct drm_device *dev = crtc->base.dev;
4268 struct drm_i915_private *dev_priv = dev->dev_private;
4269 struct intel_crtc_config *pipe_config = &crtc->config;
4270
Daniel Vetter328d8e82013-05-08 10:36:31 +02004271 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004272 return;
4273
Daniel Vetterc0b03412013-05-28 12:05:54 +02004274 /*
4275 * The panel fitter should only be adjusted whilst the pipe is disabled,
4276 * according to register description and PRM.
4277 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004278 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4279 assert_pipe_disabled(dev_priv, crtc->pipe);
4280
Jesse Barnesb074cec2013-04-25 12:55:02 -07004281 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4282 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004283
4284 /* Border color in case we don't scale up to the full screen. Black by
4285 * default, change to something else for debugging. */
4286 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004287}
4288
Dave Airlied05410f2014-06-05 13:22:59 +10004289static enum intel_display_power_domain port_to_power_domain(enum port port)
4290{
4291 switch (port) {
4292 case PORT_A:
4293 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4294 case PORT_B:
4295 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4296 case PORT_C:
4297 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4298 case PORT_D:
4299 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4300 default:
4301 WARN_ON_ONCE(1);
4302 return POWER_DOMAIN_PORT_OTHER;
4303 }
4304}
4305
Imre Deak77d22dc2014-03-05 16:20:52 +02004306#define for_each_power_domain(domain, mask) \
4307 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4308 if ((1 << (domain)) & (mask))
4309
Imre Deak319be8a2014-03-04 19:22:57 +02004310enum intel_display_power_domain
4311intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004312{
Imre Deak319be8a2014-03-04 19:22:57 +02004313 struct drm_device *dev = intel_encoder->base.dev;
4314 struct intel_digital_port *intel_dig_port;
4315
4316 switch (intel_encoder->type) {
4317 case INTEL_OUTPUT_UNKNOWN:
4318 /* Only DDI platforms should ever use this output type */
4319 WARN_ON_ONCE(!HAS_DDI(dev));
4320 case INTEL_OUTPUT_DISPLAYPORT:
4321 case INTEL_OUTPUT_HDMI:
4322 case INTEL_OUTPUT_EDP:
4323 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004324 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004325 case INTEL_OUTPUT_DP_MST:
4326 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4327 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004328 case INTEL_OUTPUT_ANALOG:
4329 return POWER_DOMAIN_PORT_CRT;
4330 case INTEL_OUTPUT_DSI:
4331 return POWER_DOMAIN_PORT_DSI;
4332 default:
4333 return POWER_DOMAIN_PORT_OTHER;
4334 }
4335}
4336
4337static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4338{
4339 struct drm_device *dev = crtc->dev;
4340 struct intel_encoder *intel_encoder;
4341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4342 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004343 unsigned long mask;
4344 enum transcoder transcoder;
4345
4346 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4347
4348 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4349 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004350 if (intel_crtc->config.pch_pfit.enabled ||
4351 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004352 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4353
Imre Deak319be8a2014-03-04 19:22:57 +02004354 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4355 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4356
Imre Deak77d22dc2014-03-05 16:20:52 +02004357 return mask;
4358}
4359
4360void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4361 bool enable)
4362{
4363 if (dev_priv->power_domains.init_power_on == enable)
4364 return;
4365
4366 if (enable)
4367 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4368 else
4369 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4370
4371 dev_priv->power_domains.init_power_on = enable;
4372}
4373
4374static void modeset_update_crtc_power_domains(struct drm_device *dev)
4375{
4376 struct drm_i915_private *dev_priv = dev->dev_private;
4377 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4378 struct intel_crtc *crtc;
4379
4380 /*
4381 * First get all needed power domains, then put all unneeded, to avoid
4382 * any unnecessary toggling of the power wells.
4383 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004384 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004385 enum intel_display_power_domain domain;
4386
4387 if (!crtc->base.enabled)
4388 continue;
4389
Imre Deak319be8a2014-03-04 19:22:57 +02004390 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004391
4392 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4393 intel_display_power_get(dev_priv, domain);
4394 }
4395
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004396 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004397 enum intel_display_power_domain domain;
4398
4399 for_each_power_domain(domain, crtc->enabled_power_domains)
4400 intel_display_power_put(dev_priv, domain);
4401
4402 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4403 }
4404
4405 intel_display_set_init_power(dev_priv, false);
4406}
4407
Ville Syrjälädfcab172014-06-13 13:37:47 +03004408/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004409static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004410{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004411 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004412
Jesse Barnes586f49d2013-11-04 16:06:59 -08004413 /* Obtain SKU information */
4414 mutex_lock(&dev_priv->dpio_lock);
4415 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4416 CCK_FUSE_HPLL_FREQ_MASK;
4417 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004418
Ville Syrjälädfcab172014-06-13 13:37:47 +03004419 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004420}
4421
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004422static void vlv_update_cdclk(struct drm_device *dev)
4423{
4424 struct drm_i915_private *dev_priv = dev->dev_private;
4425
4426 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
4427 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz",
4428 dev_priv->vlv_cdclk_freq);
4429
4430 /*
4431 * Program the gmbus_freq based on the cdclk frequency.
4432 * BSpec erroneously claims we should aim for 4MHz, but
4433 * in fact 1MHz is the correct frequency.
4434 */
4435 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4436}
4437
Jesse Barnes30a970c2013-11-04 13:48:12 -08004438/* Adjust CDclk dividers to allow high res or save power if possible */
4439static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4440{
4441 struct drm_i915_private *dev_priv = dev->dev_private;
4442 u32 val, cmd;
4443
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004444 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004445
Ville Syrjälädfcab172014-06-13 13:37:47 +03004446 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004447 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004448 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004449 cmd = 1;
4450 else
4451 cmd = 0;
4452
4453 mutex_lock(&dev_priv->rps.hw_lock);
4454 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4455 val &= ~DSPFREQGUAR_MASK;
4456 val |= (cmd << DSPFREQGUAR_SHIFT);
4457 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4458 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4459 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4460 50)) {
4461 DRM_ERROR("timed out waiting for CDclk change\n");
4462 }
4463 mutex_unlock(&dev_priv->rps.hw_lock);
4464
Ville Syrjälädfcab172014-06-13 13:37:47 +03004465 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004466 u32 divider, vco;
4467
4468 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004469 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004470
4471 mutex_lock(&dev_priv->dpio_lock);
4472 /* adjust cdclk divider */
4473 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004474 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004475 val |= divider;
4476 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004477
4478 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4479 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4480 50))
4481 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004482 mutex_unlock(&dev_priv->dpio_lock);
4483 }
4484
4485 mutex_lock(&dev_priv->dpio_lock);
4486 /* adjust self-refresh exit latency value */
4487 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4488 val &= ~0x7f;
4489
4490 /*
4491 * For high bandwidth configs, we set a higher latency in the bunit
4492 * so that the core display fetch happens in time to avoid underruns.
4493 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004494 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004495 val |= 4500 / 250; /* 4.5 usec */
4496 else
4497 val |= 3000 / 250; /* 3.0 usec */
4498 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4499 mutex_unlock(&dev_priv->dpio_lock);
4500
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004501 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004502}
4503
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004504static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4505{
4506 struct drm_i915_private *dev_priv = dev->dev_private;
4507 u32 val, cmd;
4508
4509 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4510
4511 switch (cdclk) {
4512 case 400000:
4513 cmd = 3;
4514 break;
4515 case 333333:
4516 case 320000:
4517 cmd = 2;
4518 break;
4519 case 266667:
4520 cmd = 1;
4521 break;
4522 case 200000:
4523 cmd = 0;
4524 break;
4525 default:
4526 WARN_ON(1);
4527 return;
4528 }
4529
4530 mutex_lock(&dev_priv->rps.hw_lock);
4531 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4532 val &= ~DSPFREQGUAR_MASK_CHV;
4533 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4534 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4535 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4536 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4537 50)) {
4538 DRM_ERROR("timed out waiting for CDclk change\n");
4539 }
4540 mutex_unlock(&dev_priv->rps.hw_lock);
4541
4542 vlv_update_cdclk(dev);
4543}
4544
Jesse Barnes30a970c2013-11-04 13:48:12 -08004545static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4546 int max_pixclk)
4547{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004548 int vco = valleyview_get_vco(dev_priv);
4549 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4550
Jesse Barnes30a970c2013-11-04 13:48:12 -08004551 /*
4552 * Really only a few cases to deal with, as only 4 CDclks are supported:
4553 * 200MHz
4554 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004555 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004556 * 400MHz
4557 * So we check to see whether we're above 90% of the lower bin and
4558 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004559 *
4560 * We seem to get an unstable or solid color picture at 200MHz.
4561 * Not sure what's wrong. For now use 200MHz only when all pipes
4562 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004563 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004564 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004565 return 400000;
4566 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004567 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004568 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004569 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004570 else
4571 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004572}
4573
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004574/* compute the max pixel clock for new configuration */
4575static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004576{
4577 struct drm_device *dev = dev_priv->dev;
4578 struct intel_crtc *intel_crtc;
4579 int max_pixclk = 0;
4580
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004581 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004582 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004583 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004584 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004585 }
4586
4587 return max_pixclk;
4588}
4589
4590static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004591 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004592{
4593 struct drm_i915_private *dev_priv = dev->dev_private;
4594 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004595 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004596
Imre Deakd60c4472014-03-27 17:45:10 +02004597 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4598 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004599 return;
4600
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004601 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004602 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004603 if (intel_crtc->base.enabled)
4604 *prepare_pipes |= (1 << intel_crtc->pipe);
4605}
4606
4607static void valleyview_modeset_global_resources(struct drm_device *dev)
4608{
4609 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004610 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004611 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4612
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004613 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4614 if (IS_CHERRYVIEW(dev))
4615 cherryview_set_cdclk(dev, req_cdclk);
4616 else
4617 valleyview_set_cdclk(dev, req_cdclk);
4618 }
4619
Imre Deak77961eb2014-03-05 16:20:56 +02004620 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004621}
4622
Jesse Barnes89b667f2013-04-18 14:51:36 -07004623static void valleyview_crtc_enable(struct drm_crtc *crtc)
4624{
4625 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004626 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4628 struct intel_encoder *encoder;
4629 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004630 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004631 bool is_dsi;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004632 u32 dspcntr;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004633
4634 WARN_ON(!crtc->enabled);
4635
4636 if (intel_crtc->active)
4637 return;
4638
Shobhit Kumar8525a232014-06-25 12:20:39 +05304639 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4640
4641 if (!is_dsi && !IS_CHERRYVIEW(dev))
4642 vlv_prepare_pll(intel_crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02004643
Daniel Vetter5b18e572014-04-24 23:55:06 +02004644 /* Set up the display plane register */
4645 dspcntr = DISPPLANE_GAMMA_ENABLE;
4646
4647 if (intel_crtc->config.has_dp_encoder)
4648 intel_dp_set_m_n(intel_crtc);
4649
4650 intel_set_pipe_timings(intel_crtc);
4651
4652 /* pipesrc and dspsize control the size that is scaled from,
4653 * which should always be the user's requested size.
4654 */
4655 I915_WRITE(DSPSIZE(plane),
4656 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4657 (intel_crtc->config.pipe_src_w - 1));
4658 I915_WRITE(DSPPOS(plane), 0);
4659
4660 i9xx_set_pipeconf(intel_crtc);
4661
4662 I915_WRITE(DSPCNTR(plane), dspcntr);
4663 POSTING_READ(DSPCNTR(plane));
4664
4665 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4666 crtc->x, crtc->y);
4667
Jesse Barnes89b667f2013-04-18 14:51:36 -07004668 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004669
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004670 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4671
Jesse Barnes89b667f2013-04-18 14:51:36 -07004672 for_each_encoder_on_crtc(dev, crtc, encoder)
4673 if (encoder->pre_pll_enable)
4674 encoder->pre_pll_enable(encoder);
4675
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004676 if (!is_dsi) {
4677 if (IS_CHERRYVIEW(dev))
4678 chv_enable_pll(intel_crtc);
4679 else
4680 vlv_enable_pll(intel_crtc);
4681 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004682
4683 for_each_encoder_on_crtc(dev, crtc, encoder)
4684 if (encoder->pre_enable)
4685 encoder->pre_enable(encoder);
4686
Jesse Barnes2dd24552013-04-25 12:55:01 -07004687 i9xx_pfit_enable(intel_crtc);
4688
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004689 intel_crtc_load_lut(crtc);
4690
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004691 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004692 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004693
Jani Nikula50049452013-07-30 12:20:32 +03004694 for_each_encoder_on_crtc(dev, crtc, encoder)
4695 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004696
4697 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004698
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004699 /* Underruns don't raise interrupts, so check manually. */
4700 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004701}
4702
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004703static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4704{
4705 struct drm_device *dev = crtc->base.dev;
4706 struct drm_i915_private *dev_priv = dev->dev_private;
4707
4708 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4709 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4710}
4711
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004712static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004713{
4714 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004715 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08004716 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004717 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004718 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004719 int plane = intel_crtc->plane;
4720 u32 dspcntr;
Jesse Barnes79e53942008-11-07 14:24:08 -08004721
Daniel Vetter08a48462012-07-02 11:43:47 +02004722 WARN_ON(!crtc->enabled);
4723
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004724 if (intel_crtc->active)
4725 return;
4726
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004727 i9xx_set_pll_dividers(intel_crtc);
4728
Daniel Vetter5b18e572014-04-24 23:55:06 +02004729 /* Set up the display plane register */
4730 dspcntr = DISPPLANE_GAMMA_ENABLE;
4731
4732 if (pipe == 0)
4733 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4734 else
4735 dspcntr |= DISPPLANE_SEL_PIPE_B;
4736
4737 if (intel_crtc->config.has_dp_encoder)
4738 intel_dp_set_m_n(intel_crtc);
4739
4740 intel_set_pipe_timings(intel_crtc);
4741
4742 /* pipesrc and dspsize control the size that is scaled from,
4743 * which should always be the user's requested size.
4744 */
4745 I915_WRITE(DSPSIZE(plane),
4746 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4747 (intel_crtc->config.pipe_src_w - 1));
4748 I915_WRITE(DSPPOS(plane), 0);
4749
4750 i9xx_set_pipeconf(intel_crtc);
4751
4752 I915_WRITE(DSPCNTR(plane), dspcntr);
4753 POSTING_READ(DSPCNTR(plane));
4754
4755 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4756 crtc->x, crtc->y);
4757
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004758 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004759
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004760 if (!IS_GEN2(dev))
4761 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4762
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004763 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004764 if (encoder->pre_enable)
4765 encoder->pre_enable(encoder);
4766
Daniel Vetterf6736a12013-06-05 13:34:30 +02004767 i9xx_enable_pll(intel_crtc);
4768
Jesse Barnes2dd24552013-04-25 12:55:01 -07004769 i9xx_pfit_enable(intel_crtc);
4770
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004771 intel_crtc_load_lut(crtc);
4772
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004773 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004774 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004775
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004776 for_each_encoder_on_crtc(dev, crtc, encoder)
4777 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004778
4779 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004780
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004781 /*
4782 * Gen2 reports pipe underruns whenever all planes are disabled.
4783 * So don't enable underrun reporting before at least some planes
4784 * are enabled.
4785 * FIXME: Need to fix the logic to work when we turn off all planes
4786 * but leave the pipe running.
4787 */
4788 if (IS_GEN2(dev))
4789 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4790
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004791 /* Underruns don't raise interrupts, so check manually. */
4792 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004793}
4794
Daniel Vetter87476d62013-04-11 16:29:06 +02004795static void i9xx_pfit_disable(struct intel_crtc *crtc)
4796{
4797 struct drm_device *dev = crtc->base.dev;
4798 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004799
4800 if (!crtc->config.gmch_pfit.control)
4801 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004802
4803 assert_pipe_disabled(dev_priv, crtc->pipe);
4804
Daniel Vetter328d8e82013-05-08 10:36:31 +02004805 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4806 I915_READ(PFIT_CONTROL));
4807 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004808}
4809
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004810static void i9xx_crtc_disable(struct drm_crtc *crtc)
4811{
4812 struct drm_device *dev = crtc->dev;
4813 struct drm_i915_private *dev_priv = dev->dev_private;
4814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004815 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004816 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004817
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004818 if (!intel_crtc->active)
4819 return;
4820
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004821 /*
4822 * Gen2 reports pipe underruns whenever all planes are disabled.
4823 * So diasble underrun reporting before all the planes get disabled.
4824 * FIXME: Need to fix the logic to work when we turn off all planes
4825 * but leave the pipe running.
4826 */
4827 if (IS_GEN2(dev))
4828 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4829
Imre Deak564ed192014-06-13 14:54:21 +03004830 /*
4831 * Vblank time updates from the shadow to live plane control register
4832 * are blocked if the memory self-refresh mode is active at that
4833 * moment. So to make sure the plane gets truly disabled, disable
4834 * first the self-refresh mode. The self-refresh enable bit in turn
4835 * will be checked/applied by the HW only at the next frame start
4836 * event which is after the vblank start event, so we need to have a
4837 * wait-for-vblank between disabling the plane and the pipe.
4838 */
4839 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004840 intel_crtc_disable_planes(crtc);
4841
Daniel Vetterea9d7582012-07-10 10:42:52 +02004842 for_each_encoder_on_crtc(dev, crtc, encoder)
4843 encoder->disable(encoder);
4844
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004845 /*
4846 * On gen2 planes are double buffered but the pipe isn't, so we must
4847 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03004848 * We also need to wait on all gmch platforms because of the
4849 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004850 */
Imre Deak564ed192014-06-13 14:54:21 +03004851 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004852
Jesse Barnesb24e7172011-01-04 15:09:30 -08004853 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004854
Daniel Vetter87476d62013-04-11 16:29:06 +02004855 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004856
Jesse Barnes89b667f2013-04-18 14:51:36 -07004857 for_each_encoder_on_crtc(dev, crtc, encoder)
4858 if (encoder->post_disable)
4859 encoder->post_disable(encoder);
4860
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004861 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4862 if (IS_CHERRYVIEW(dev))
4863 chv_disable_pll(dev_priv, pipe);
4864 else if (IS_VALLEYVIEW(dev))
4865 vlv_disable_pll(dev_priv, pipe);
4866 else
4867 i9xx_disable_pll(dev_priv, pipe);
4868 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004869
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004870 if (!IS_GEN2(dev))
4871 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4872
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004873 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004874 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004875
Daniel Vetterefa96242014-04-24 23:55:02 +02004876 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004877 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004878 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004879}
4880
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004881static void i9xx_crtc_off(struct drm_crtc *crtc)
4882{
4883}
4884
Daniel Vetter976f8a22012-07-08 22:34:21 +02004885static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4886 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004887{
4888 struct drm_device *dev = crtc->dev;
4889 struct drm_i915_master_private *master_priv;
4890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4891 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004892
4893 if (!dev->primary->master)
4894 return;
4895
4896 master_priv = dev->primary->master->driver_priv;
4897 if (!master_priv->sarea_priv)
4898 return;
4899
Jesse Barnes79e53942008-11-07 14:24:08 -08004900 switch (pipe) {
4901 case 0:
4902 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4903 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4904 break;
4905 case 1:
4906 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4907 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4908 break;
4909 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004910 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004911 break;
4912 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004913}
4914
Borun Fub04c5bd2014-07-12 10:02:27 +05304915/* Master function to enable/disable CRTC and corresponding power wells */
4916void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004917{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004918 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004919 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004921 enum intel_display_power_domain domain;
4922 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004923
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004924 if (enable) {
4925 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03004926 domains = get_crtc_power_domains(crtc);
4927 for_each_power_domain(domain, domains)
4928 intel_display_power_get(dev_priv, domain);
4929 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004930
4931 dev_priv->display.crtc_enable(crtc);
4932 }
4933 } else {
4934 if (intel_crtc->active) {
4935 dev_priv->display.crtc_disable(crtc);
4936
Daniel Vettere1e9fb82014-06-25 22:02:04 +03004937 domains = intel_crtc->enabled_power_domains;
4938 for_each_power_domain(domain, domains)
4939 intel_display_power_put(dev_priv, domain);
4940 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004941 }
4942 }
Borun Fub04c5bd2014-07-12 10:02:27 +05304943}
4944
4945/**
4946 * Sets the power management mode of the pipe and plane.
4947 */
4948void intel_crtc_update_dpms(struct drm_crtc *crtc)
4949{
4950 struct drm_device *dev = crtc->dev;
4951 struct intel_encoder *intel_encoder;
4952 bool enable = false;
4953
4954 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4955 enable |= intel_encoder->connectors_active;
4956
4957 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004958
4959 intel_crtc_update_sarea(crtc, enable);
4960}
4961
Daniel Vetter976f8a22012-07-08 22:34:21 +02004962static void intel_crtc_disable(struct drm_crtc *crtc)
4963{
4964 struct drm_device *dev = crtc->dev;
4965 struct drm_connector *connector;
4966 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07004967 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02004968 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004969
4970 /* crtc should still be enabled when we disable it. */
4971 WARN_ON(!crtc->enabled);
4972
4973 dev_priv->display.crtc_disable(crtc);
4974 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004975 dev_priv->display.off(crtc);
4976
Matt Roperf4510a22014-04-01 15:22:40 -07004977 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004978 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02004979 intel_unpin_fb_obj(old_obj);
4980 i915_gem_track_fb(old_obj, NULL,
4981 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01004982 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004983 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004984 }
4985
4986 /* Update computed state. */
4987 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4988 if (!connector->encoder || !connector->encoder->crtc)
4989 continue;
4990
4991 if (connector->encoder->crtc != crtc)
4992 continue;
4993
4994 connector->dpms = DRM_MODE_DPMS_OFF;
4995 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004996 }
4997}
4998
Chris Wilsonea5b2132010-08-04 13:50:23 +01004999void intel_encoder_destroy(struct drm_encoder *encoder)
5000{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005001 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005002
Chris Wilsonea5b2132010-08-04 13:50:23 +01005003 drm_encoder_cleanup(encoder);
5004 kfree(intel_encoder);
5005}
5006
Damien Lespiau92373292013-08-08 22:28:57 +01005007/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005008 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5009 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005010static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005011{
5012 if (mode == DRM_MODE_DPMS_ON) {
5013 encoder->connectors_active = true;
5014
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005015 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005016 } else {
5017 encoder->connectors_active = false;
5018
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005019 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005020 }
5021}
5022
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005023/* Cross check the actual hw state with our own modeset state tracking (and it's
5024 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005025static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005026{
5027 if (connector->get_hw_state(connector)) {
5028 struct intel_encoder *encoder = connector->encoder;
5029 struct drm_crtc *crtc;
5030 bool encoder_enabled;
5031 enum pipe pipe;
5032
5033 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5034 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005035 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005036
Dave Airlie0e32b392014-05-02 14:02:48 +10005037 /* there is no real hw state for MST connectors */
5038 if (connector->mst_port)
5039 return;
5040
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005041 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5042 "wrong connector dpms state\n");
5043 WARN(connector->base.encoder != &encoder->base,
5044 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005045
Dave Airlie36cd7442014-05-02 13:44:18 +10005046 if (encoder) {
5047 WARN(!encoder->connectors_active,
5048 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005049
Dave Airlie36cd7442014-05-02 13:44:18 +10005050 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5051 WARN(!encoder_enabled, "encoder not enabled\n");
5052 if (WARN_ON(!encoder->base.crtc))
5053 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005054
Dave Airlie36cd7442014-05-02 13:44:18 +10005055 crtc = encoder->base.crtc;
5056
5057 WARN(!crtc->enabled, "crtc not enabled\n");
5058 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5059 WARN(pipe != to_intel_crtc(crtc)->pipe,
5060 "encoder active on the wrong pipe\n");
5061 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005062 }
5063}
5064
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005065/* Even simpler default implementation, if there's really no special case to
5066 * consider. */
5067void intel_connector_dpms(struct drm_connector *connector, int mode)
5068{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005069 /* All the simple cases only support two dpms states. */
5070 if (mode != DRM_MODE_DPMS_ON)
5071 mode = DRM_MODE_DPMS_OFF;
5072
5073 if (mode == connector->dpms)
5074 return;
5075
5076 connector->dpms = mode;
5077
5078 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005079 if (connector->encoder)
5080 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005081
Daniel Vetterb9805142012-08-31 17:37:33 +02005082 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005083}
5084
Daniel Vetterf0947c32012-07-02 13:10:34 +02005085/* Simple connector->get_hw_state implementation for encoders that support only
5086 * one connector and no cloning and hence the encoder state determines the state
5087 * of the connector. */
5088bool intel_connector_get_hw_state(struct intel_connector *connector)
5089{
Daniel Vetter24929352012-07-02 20:28:59 +02005090 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005091 struct intel_encoder *encoder = connector->encoder;
5092
5093 return encoder->get_hw_state(encoder, &pipe);
5094}
5095
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005096static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5097 struct intel_crtc_config *pipe_config)
5098{
5099 struct drm_i915_private *dev_priv = dev->dev_private;
5100 struct intel_crtc *pipe_B_crtc =
5101 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5102
5103 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5104 pipe_name(pipe), pipe_config->fdi_lanes);
5105 if (pipe_config->fdi_lanes > 4) {
5106 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5107 pipe_name(pipe), pipe_config->fdi_lanes);
5108 return false;
5109 }
5110
Paulo Zanonibafb6552013-11-02 21:07:44 -07005111 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005112 if (pipe_config->fdi_lanes > 2) {
5113 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5114 pipe_config->fdi_lanes);
5115 return false;
5116 } else {
5117 return true;
5118 }
5119 }
5120
5121 if (INTEL_INFO(dev)->num_pipes == 2)
5122 return true;
5123
5124 /* Ivybridge 3 pipe is really complicated */
5125 switch (pipe) {
5126 case PIPE_A:
5127 return true;
5128 case PIPE_B:
5129 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5130 pipe_config->fdi_lanes > 2) {
5131 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5132 pipe_name(pipe), pipe_config->fdi_lanes);
5133 return false;
5134 }
5135 return true;
5136 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005137 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005138 pipe_B_crtc->config.fdi_lanes <= 2) {
5139 if (pipe_config->fdi_lanes > 2) {
5140 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5141 pipe_name(pipe), pipe_config->fdi_lanes);
5142 return false;
5143 }
5144 } else {
5145 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5146 return false;
5147 }
5148 return true;
5149 default:
5150 BUG();
5151 }
5152}
5153
Daniel Vettere29c22c2013-02-21 00:00:16 +01005154#define RETRY 1
5155static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5156 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005157{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005158 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005159 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005160 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005161 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005162
Daniel Vettere29c22c2013-02-21 00:00:16 +01005163retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005164 /* FDI is a binary signal running at ~2.7GHz, encoding
5165 * each output octet as 10 bits. The actual frequency
5166 * is stored as a divider into a 100MHz clock, and the
5167 * mode pixel clock is stored in units of 1KHz.
5168 * Hence the bw of each lane in terms of the mode signal
5169 * is:
5170 */
5171 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5172
Damien Lespiau241bfc32013-09-25 16:45:37 +01005173 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005174
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005175 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005176 pipe_config->pipe_bpp);
5177
5178 pipe_config->fdi_lanes = lane;
5179
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005180 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005181 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005182
Daniel Vettere29c22c2013-02-21 00:00:16 +01005183 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5184 intel_crtc->pipe, pipe_config);
5185 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5186 pipe_config->pipe_bpp -= 2*3;
5187 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5188 pipe_config->pipe_bpp);
5189 needs_recompute = true;
5190 pipe_config->bw_constrained = true;
5191
5192 goto retry;
5193 }
5194
5195 if (needs_recompute)
5196 return RETRY;
5197
5198 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005199}
5200
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005201static void hsw_compute_ips_config(struct intel_crtc *crtc,
5202 struct intel_crtc_config *pipe_config)
5203{
Jani Nikulad330a952014-01-21 11:24:25 +02005204 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005205 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005206 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005207}
5208
Daniel Vettera43f6e02013-06-07 23:10:32 +02005209static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005210 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005211{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005212 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005213 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005214
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005215 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005216 if (INTEL_INFO(dev)->gen < 4) {
5217 struct drm_i915_private *dev_priv = dev->dev_private;
5218 int clock_limit =
5219 dev_priv->display.get_display_clock_speed(dev);
5220
5221 /*
5222 * Enable pixel doubling when the dot clock
5223 * is > 90% of the (display) core speed.
5224 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005225 * GDG double wide on either pipe,
5226 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005227 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005228 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005229 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005230 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005231 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005232 }
5233
Damien Lespiau241bfc32013-09-25 16:45:37 +01005234 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005235 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005236 }
Chris Wilson89749352010-09-12 18:25:19 +01005237
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005238 /*
5239 * Pipe horizontal size must be even in:
5240 * - DVO ganged mode
5241 * - LVDS dual channel mode
5242 * - Double wide pipe
5243 */
5244 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5245 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5246 pipe_config->pipe_src_w &= ~1;
5247
Damien Lespiau8693a822013-05-03 18:48:11 +01005248 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5249 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005250 */
5251 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5252 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005253 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005254
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005255 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005256 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005257 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005258 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5259 * for lvds. */
5260 pipe_config->pipe_bpp = 8*3;
5261 }
5262
Damien Lespiauf5adf942013-06-24 18:29:34 +01005263 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005264 hsw_compute_ips_config(crtc, pipe_config);
5265
Daniel Vetter12030432014-06-25 22:02:00 +03005266 /*
5267 * XXX: PCH/WRPLL clock sharing is done in ->mode_set, so make sure the
5268 * old clock survives for now.
5269 */
5270 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev) || HAS_DDI(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005271 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005272
Daniel Vetter877d48d2013-04-19 11:24:43 +02005273 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005274 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005275
Daniel Vettere29c22c2013-02-21 00:00:16 +01005276 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005277}
5278
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005279static int valleyview_get_display_clock_speed(struct drm_device *dev)
5280{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005281 struct drm_i915_private *dev_priv = dev->dev_private;
5282 int vco = valleyview_get_vco(dev_priv);
5283 u32 val;
5284 int divider;
5285
5286 mutex_lock(&dev_priv->dpio_lock);
5287 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5288 mutex_unlock(&dev_priv->dpio_lock);
5289
5290 divider = val & DISPLAY_FREQUENCY_VALUES;
5291
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005292 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5293 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5294 "cdclk change in progress\n");
5295
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005296 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005297}
5298
Jesse Barnese70236a2009-09-21 10:42:27 -07005299static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005300{
Jesse Barnese70236a2009-09-21 10:42:27 -07005301 return 400000;
5302}
Jesse Barnes79e53942008-11-07 14:24:08 -08005303
Jesse Barnese70236a2009-09-21 10:42:27 -07005304static int i915_get_display_clock_speed(struct drm_device *dev)
5305{
5306 return 333000;
5307}
Jesse Barnes79e53942008-11-07 14:24:08 -08005308
Jesse Barnese70236a2009-09-21 10:42:27 -07005309static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5310{
5311 return 200000;
5312}
Jesse Barnes79e53942008-11-07 14:24:08 -08005313
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005314static int pnv_get_display_clock_speed(struct drm_device *dev)
5315{
5316 u16 gcfgc = 0;
5317
5318 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5319
5320 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5321 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5322 return 267000;
5323 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5324 return 333000;
5325 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5326 return 444000;
5327 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5328 return 200000;
5329 default:
5330 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5331 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5332 return 133000;
5333 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5334 return 167000;
5335 }
5336}
5337
Jesse Barnese70236a2009-09-21 10:42:27 -07005338static int i915gm_get_display_clock_speed(struct drm_device *dev)
5339{
5340 u16 gcfgc = 0;
5341
5342 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5343
5344 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005345 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005346 else {
5347 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5348 case GC_DISPLAY_CLOCK_333_MHZ:
5349 return 333000;
5350 default:
5351 case GC_DISPLAY_CLOCK_190_200_MHZ:
5352 return 190000;
5353 }
5354 }
5355}
Jesse Barnes79e53942008-11-07 14:24:08 -08005356
Jesse Barnese70236a2009-09-21 10:42:27 -07005357static int i865_get_display_clock_speed(struct drm_device *dev)
5358{
5359 return 266000;
5360}
5361
5362static int i855_get_display_clock_speed(struct drm_device *dev)
5363{
5364 u16 hpllcc = 0;
5365 /* Assume that the hardware is in the high speed state. This
5366 * should be the default.
5367 */
5368 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5369 case GC_CLOCK_133_200:
5370 case GC_CLOCK_100_200:
5371 return 200000;
5372 case GC_CLOCK_166_250:
5373 return 250000;
5374 case GC_CLOCK_100_133:
5375 return 133000;
5376 }
5377
5378 /* Shouldn't happen */
5379 return 0;
5380}
5381
5382static int i830_get_display_clock_speed(struct drm_device *dev)
5383{
5384 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005385}
5386
Zhenyu Wang2c072452009-06-05 15:38:42 +08005387static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005388intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005389{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005390 while (*num > DATA_LINK_M_N_MASK ||
5391 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005392 *num >>= 1;
5393 *den >>= 1;
5394 }
5395}
5396
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005397static void compute_m_n(unsigned int m, unsigned int n,
5398 uint32_t *ret_m, uint32_t *ret_n)
5399{
5400 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5401 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5402 intel_reduce_m_n_ratio(ret_m, ret_n);
5403}
5404
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005405void
5406intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5407 int pixel_clock, int link_clock,
5408 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005409{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005410 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005411
5412 compute_m_n(bits_per_pixel * pixel_clock,
5413 link_clock * nlanes * 8,
5414 &m_n->gmch_m, &m_n->gmch_n);
5415
5416 compute_m_n(pixel_clock, link_clock,
5417 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005418}
5419
Chris Wilsona7615032011-01-12 17:04:08 +00005420static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5421{
Jani Nikulad330a952014-01-21 11:24:25 +02005422 if (i915.panel_use_ssc >= 0)
5423 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005424 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005425 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005426}
5427
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005428static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5429{
5430 struct drm_device *dev = crtc->dev;
5431 struct drm_i915_private *dev_priv = dev->dev_private;
5432 int refclk;
5433
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005434 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005435 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005436 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005437 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005438 refclk = dev_priv->vbt.lvds_ssc_freq;
5439 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005440 } else if (!IS_GEN2(dev)) {
5441 refclk = 96000;
5442 } else {
5443 refclk = 48000;
5444 }
5445
5446 return refclk;
5447}
5448
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005449static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005450{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005451 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005452}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005453
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005454static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5455{
5456 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005457}
5458
Daniel Vetterf47709a2013-03-28 10:42:02 +01005459static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005460 intel_clock_t *reduced_clock)
5461{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005462 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005463 u32 fp, fp2 = 0;
5464
5465 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005466 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005467 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005468 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005469 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005470 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005471 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005472 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005473 }
5474
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005475 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005476
Daniel Vetterf47709a2013-03-28 10:42:02 +01005477 crtc->lowfreq_avail = false;
5478 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005479 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005480 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005481 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005482 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005483 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005484 }
5485}
5486
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005487static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5488 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005489{
5490 u32 reg_val;
5491
5492 /*
5493 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5494 * and set it to a reasonable value instead.
5495 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005496 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005497 reg_val &= 0xffffff00;
5498 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005499 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005500
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005501 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005502 reg_val &= 0x8cffffff;
5503 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005504 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005505
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005506 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005507 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005508 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005509
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005510 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005511 reg_val &= 0x00ffffff;
5512 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005513 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005514}
5515
Daniel Vetterb5518422013-05-03 11:49:48 +02005516static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5517 struct intel_link_m_n *m_n)
5518{
5519 struct drm_device *dev = crtc->base.dev;
5520 struct drm_i915_private *dev_priv = dev->dev_private;
5521 int pipe = crtc->pipe;
5522
Daniel Vettere3b95f12013-05-03 11:49:49 +02005523 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5524 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5525 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5526 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005527}
5528
5529static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005530 struct intel_link_m_n *m_n,
5531 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005532{
5533 struct drm_device *dev = crtc->base.dev;
5534 struct drm_i915_private *dev_priv = dev->dev_private;
5535 int pipe = crtc->pipe;
5536 enum transcoder transcoder = crtc->config.cpu_transcoder;
5537
5538 if (INTEL_INFO(dev)->gen >= 5) {
5539 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5540 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5541 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5542 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005543 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5544 * for gen < 8) and if DRRS is supported (to make sure the
5545 * registers are not unnecessarily accessed).
5546 */
5547 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5548 crtc->config.has_drrs) {
5549 I915_WRITE(PIPE_DATA_M2(transcoder),
5550 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5551 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5552 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5553 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5554 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005555 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005556 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5557 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5558 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5559 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005560 }
5561}
5562
Vandana Kannanf769cd22014-08-05 07:51:22 -07005563void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005564{
5565 if (crtc->config.has_pch_encoder)
5566 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5567 else
Vandana Kannanf769cd22014-08-05 07:51:22 -07005568 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5569 &crtc->config.dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005570}
5571
Daniel Vetterf47709a2013-03-28 10:42:02 +01005572static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005573{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005574 u32 dpll, dpll_md;
5575
5576 /*
5577 * Enable DPIO clock input. We should never disable the reference
5578 * clock for pipe B, since VGA hotplug / manual detection depends
5579 * on it.
5580 */
5581 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5582 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5583 /* We should never disable this, set it here for state tracking */
5584 if (crtc->pipe == PIPE_B)
5585 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5586 dpll |= DPLL_VCO_ENABLE;
5587 crtc->config.dpll_hw_state.dpll = dpll;
5588
5589 dpll_md = (crtc->config.pixel_multiplier - 1)
5590 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5591 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5592}
5593
5594static void vlv_prepare_pll(struct intel_crtc *crtc)
5595{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005596 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005597 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005598 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005599 u32 mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005600 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005601 u32 coreclk, reg_val;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005602
Daniel Vetter09153002012-12-12 14:06:44 +01005603 mutex_lock(&dev_priv->dpio_lock);
5604
Daniel Vetterf47709a2013-03-28 10:42:02 +01005605 bestn = crtc->config.dpll.n;
5606 bestm1 = crtc->config.dpll.m1;
5607 bestm2 = crtc->config.dpll.m2;
5608 bestp1 = crtc->config.dpll.p1;
5609 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005610
Jesse Barnes89b667f2013-04-18 14:51:36 -07005611 /* See eDP HDMI DPIO driver vbios notes doc */
5612
5613 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005614 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005615 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005616
5617 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005618 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005619
5620 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005621 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005622 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005623 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005624
5625 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005626 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005627
5628 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005629 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5630 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5631 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005632 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005633
5634 /*
5635 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5636 * but we don't support that).
5637 * Note: don't use the DAC post divider as it seems unstable.
5638 */
5639 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005640 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005641
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005642 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005643 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005644
Jesse Barnes89b667f2013-04-18 14:51:36 -07005645 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005646 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005647 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005648 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005649 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005650 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005651 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005652 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005653 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005654
Jesse Barnes89b667f2013-04-18 14:51:36 -07005655 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5656 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5657 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005658 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005659 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005660 0x0df40000);
5661 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005662 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005663 0x0df70000);
5664 } else { /* HDMI or VGA */
5665 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005666 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005667 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005668 0x0df70000);
5669 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005670 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005671 0x0df40000);
5672 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005673
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005674 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005675 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5676 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5677 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5678 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005679 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005680
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005681 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005682 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005683}
5684
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005685static void chv_update_pll(struct intel_crtc *crtc)
5686{
5687 struct drm_device *dev = crtc->base.dev;
5688 struct drm_i915_private *dev_priv = dev->dev_private;
5689 int pipe = crtc->pipe;
5690 int dpll_reg = DPLL(crtc->pipe);
5691 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005692 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005693 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5694 int refclk;
5695
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005696 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5697 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5698 DPLL_VCO_ENABLE;
5699 if (pipe != PIPE_A)
5700 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5701
5702 crtc->config.dpll_hw_state.dpll_md =
5703 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005704
5705 bestn = crtc->config.dpll.n;
5706 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5707 bestm1 = crtc->config.dpll.m1;
5708 bestm2 = crtc->config.dpll.m2 >> 22;
5709 bestp1 = crtc->config.dpll.p1;
5710 bestp2 = crtc->config.dpll.p2;
5711
5712 /*
5713 * Enable Refclk and SSC
5714 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005715 I915_WRITE(dpll_reg,
5716 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5717
5718 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005719
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005720 /* p1 and p2 divider */
5721 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5722 5 << DPIO_CHV_S1_DIV_SHIFT |
5723 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5724 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5725 1 << DPIO_CHV_K_DIV_SHIFT);
5726
5727 /* Feedback post-divider - m2 */
5728 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5729
5730 /* Feedback refclk divider - n and m1 */
5731 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5732 DPIO_CHV_M1_DIV_BY_2 |
5733 1 << DPIO_CHV_N_DIV_SHIFT);
5734
5735 /* M2 fraction division */
5736 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5737
5738 /* M2 fraction division enable */
5739 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5740 DPIO_CHV_FRAC_DIV_EN |
5741 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5742
5743 /* Loop filter */
5744 refclk = i9xx_get_refclk(&crtc->base, 0);
5745 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5746 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5747 if (refclk == 100000)
5748 intcoeff = 11;
5749 else if (refclk == 38400)
5750 intcoeff = 10;
5751 else
5752 intcoeff = 9;
5753 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5754 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5755
5756 /* AFC Recal */
5757 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5758 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5759 DPIO_AFC_RECAL);
5760
5761 mutex_unlock(&dev_priv->dpio_lock);
5762}
5763
Daniel Vetterf47709a2013-03-28 10:42:02 +01005764static void i9xx_update_pll(struct intel_crtc *crtc,
5765 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005766 int num_connectors)
5767{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005768 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005769 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005770 u32 dpll;
5771 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005772 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005773
Daniel Vetterf47709a2013-03-28 10:42:02 +01005774 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305775
Daniel Vetterf47709a2013-03-28 10:42:02 +01005776 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5777 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005778
5779 dpll = DPLL_VGA_MODE_DIS;
5780
Daniel Vetterf47709a2013-03-28 10:42:02 +01005781 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005782 dpll |= DPLLB_MODE_LVDS;
5783 else
5784 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005785
Daniel Vetteref1b4602013-06-01 17:17:04 +02005786 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005787 dpll |= (crtc->config.pixel_multiplier - 1)
5788 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005789 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005790
5791 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005792 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005793
Daniel Vetterf47709a2013-03-28 10:42:02 +01005794 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005795 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005796
5797 /* compute bitmask from p1 value */
5798 if (IS_PINEVIEW(dev))
5799 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5800 else {
5801 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5802 if (IS_G4X(dev) && reduced_clock)
5803 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5804 }
5805 switch (clock->p2) {
5806 case 5:
5807 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5808 break;
5809 case 7:
5810 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5811 break;
5812 case 10:
5813 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5814 break;
5815 case 14:
5816 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5817 break;
5818 }
5819 if (INTEL_INFO(dev)->gen >= 4)
5820 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5821
Daniel Vetter09ede542013-04-30 14:01:45 +02005822 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005823 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005824 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005825 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5826 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5827 else
5828 dpll |= PLL_REF_INPUT_DREFCLK;
5829
5830 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005831 crtc->config.dpll_hw_state.dpll = dpll;
5832
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005833 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005834 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5835 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005836 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005837 }
5838}
5839
Daniel Vetterf47709a2013-03-28 10:42:02 +01005840static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005841 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005842 int num_connectors)
5843{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005844 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005845 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005846 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005847 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005848
Daniel Vetterf47709a2013-03-28 10:42:02 +01005849 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305850
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005851 dpll = DPLL_VGA_MODE_DIS;
5852
Daniel Vetterf47709a2013-03-28 10:42:02 +01005853 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005854 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5855 } else {
5856 if (clock->p1 == 2)
5857 dpll |= PLL_P1_DIVIDE_BY_TWO;
5858 else
5859 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5860 if (clock->p2 == 4)
5861 dpll |= PLL_P2_DIVIDE_BY_4;
5862 }
5863
Daniel Vetter4a33e482013-07-06 12:52:05 +02005864 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5865 dpll |= DPLL_DVO_2X_MODE;
5866
Daniel Vetterf47709a2013-03-28 10:42:02 +01005867 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005868 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5869 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5870 else
5871 dpll |= PLL_REF_INPUT_DREFCLK;
5872
5873 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005874 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005875}
5876
Daniel Vetter8a654f32013-06-01 17:16:22 +02005877static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005878{
5879 struct drm_device *dev = intel_crtc->base.dev;
5880 struct drm_i915_private *dev_priv = dev->dev_private;
5881 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005882 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005883 struct drm_display_mode *adjusted_mode =
5884 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005885 uint32_t crtc_vtotal, crtc_vblank_end;
5886 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005887
5888 /* We need to be careful not to changed the adjusted mode, for otherwise
5889 * the hw state checker will get angry at the mismatch. */
5890 crtc_vtotal = adjusted_mode->crtc_vtotal;
5891 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005892
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005893 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005894 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005895 crtc_vtotal -= 1;
5896 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005897
5898 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5899 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5900 else
5901 vsyncshift = adjusted_mode->crtc_hsync_start -
5902 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005903 if (vsyncshift < 0)
5904 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005905 }
5906
5907 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005908 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005909
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005910 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005911 (adjusted_mode->crtc_hdisplay - 1) |
5912 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005913 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005914 (adjusted_mode->crtc_hblank_start - 1) |
5915 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005916 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005917 (adjusted_mode->crtc_hsync_start - 1) |
5918 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5919
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005920 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005921 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005922 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005923 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005924 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005925 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005926 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005927 (adjusted_mode->crtc_vsync_start - 1) |
5928 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5929
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005930 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5931 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5932 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5933 * bits. */
5934 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5935 (pipe == PIPE_B || pipe == PIPE_C))
5936 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5937
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005938 /* pipesrc controls the size that is scaled from, which should
5939 * always be the user's requested size.
5940 */
5941 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005942 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5943 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005944}
5945
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005946static void intel_get_pipe_timings(struct intel_crtc *crtc,
5947 struct intel_crtc_config *pipe_config)
5948{
5949 struct drm_device *dev = crtc->base.dev;
5950 struct drm_i915_private *dev_priv = dev->dev_private;
5951 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5952 uint32_t tmp;
5953
5954 tmp = I915_READ(HTOTAL(cpu_transcoder));
5955 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5956 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5957 tmp = I915_READ(HBLANK(cpu_transcoder));
5958 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5959 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5960 tmp = I915_READ(HSYNC(cpu_transcoder));
5961 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5962 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5963
5964 tmp = I915_READ(VTOTAL(cpu_transcoder));
5965 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5966 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5967 tmp = I915_READ(VBLANK(cpu_transcoder));
5968 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5969 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5970 tmp = I915_READ(VSYNC(cpu_transcoder));
5971 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5972 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5973
5974 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5975 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5976 pipe_config->adjusted_mode.crtc_vtotal += 1;
5977 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5978 }
5979
5980 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005981 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5982 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5983
5984 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5985 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005986}
5987
Daniel Vetterf6a83282014-02-11 15:28:57 -08005988void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5989 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005990{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005991 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5992 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5993 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5994 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005995
Daniel Vetterf6a83282014-02-11 15:28:57 -08005996 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5997 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5998 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5999 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006000
Daniel Vetterf6a83282014-02-11 15:28:57 -08006001 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006002
Daniel Vetterf6a83282014-02-11 15:28:57 -08006003 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6004 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006005}
6006
Daniel Vetter84b046f2013-02-19 18:48:54 +01006007static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6008{
6009 struct drm_device *dev = intel_crtc->base.dev;
6010 struct drm_i915_private *dev_priv = dev->dev_private;
6011 uint32_t pipeconf;
6012
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006013 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006014
Daniel Vetter67c72a12013-09-24 11:46:14 +02006015 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
6016 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
6017 pipeconf |= PIPECONF_ENABLE;
6018
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006019 if (intel_crtc->config.double_wide)
6020 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006021
Daniel Vetterff9ce462013-04-24 14:57:17 +02006022 /* only g4x and later have fancy bpc/dither controls */
6023 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006024 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6025 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6026 pipeconf |= PIPECONF_DITHER_EN |
6027 PIPECONF_DITHER_TYPE_SP;
6028
6029 switch (intel_crtc->config.pipe_bpp) {
6030 case 18:
6031 pipeconf |= PIPECONF_6BPC;
6032 break;
6033 case 24:
6034 pipeconf |= PIPECONF_8BPC;
6035 break;
6036 case 30:
6037 pipeconf |= PIPECONF_10BPC;
6038 break;
6039 default:
6040 /* Case prevented by intel_choose_pipe_bpp_dither. */
6041 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006042 }
6043 }
6044
6045 if (HAS_PIPE_CXSR(dev)) {
6046 if (intel_crtc->lowfreq_avail) {
6047 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6048 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6049 } else {
6050 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006051 }
6052 }
6053
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006054 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6055 if (INTEL_INFO(dev)->gen < 4 ||
6056 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6057 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6058 else
6059 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6060 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006061 pipeconf |= PIPECONF_PROGRESSIVE;
6062
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006063 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6064 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006065
Daniel Vetter84b046f2013-02-19 18:48:54 +01006066 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6067 POSTING_READ(PIPECONF(intel_crtc->pipe));
6068}
6069
Eric Anholtf564048e2011-03-30 13:01:02 -07006070static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006071 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006072 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006073{
6074 struct drm_device *dev = crtc->dev;
6075 struct drm_i915_private *dev_priv = dev->dev_private;
6076 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006077 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006078 intel_clock_t clock, reduced_clock;
Daniel Vettera16af7212013-04-30 14:01:44 +02006079 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006080 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006081 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006082 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006083
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006084 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006085 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006086 case INTEL_OUTPUT_LVDS:
6087 is_lvds = true;
6088 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006089 case INTEL_OUTPUT_DSI:
6090 is_dsi = true;
6091 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006092 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006093
Eric Anholtc751ce42010-03-25 11:48:48 -07006094 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006095 }
6096
Jani Nikulaf2335332013-09-13 11:03:09 +03006097 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006098 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006099
Jani Nikulaf2335332013-09-13 11:03:09 +03006100 if (!intel_crtc->config.clock_set) {
6101 refclk = i9xx_get_refclk(crtc, num_connectors);
6102
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006103 /*
6104 * Returns a set of divisors for the desired target clock with
6105 * the given refclk, or FALSE. The returned values represent
6106 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6107 * 2) / p1 / p2.
6108 */
6109 limit = intel_limit(crtc, refclk);
6110 ok = dev_priv->display.find_dpll(limit, crtc,
6111 intel_crtc->config.port_clock,
6112 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006113 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006114 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6115 return -EINVAL;
6116 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006117
Jani Nikulaf2335332013-09-13 11:03:09 +03006118 if (is_lvds && dev_priv->lvds_downclock_avail) {
6119 /*
6120 * Ensure we match the reduced clock's P to the target
6121 * clock. If the clocks don't match, we can't switch
6122 * the display clock by using the FP0/FP1. In such case
6123 * we will disable the LVDS downclock feature.
6124 */
6125 has_reduced_clock =
6126 dev_priv->display.find_dpll(limit, crtc,
6127 dev_priv->lvds_downclock,
6128 refclk, &clock,
6129 &reduced_clock);
6130 }
6131 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006132 intel_crtc->config.dpll.n = clock.n;
6133 intel_crtc->config.dpll.m1 = clock.m1;
6134 intel_crtc->config.dpll.m2 = clock.m2;
6135 intel_crtc->config.dpll.p1 = clock.p1;
6136 intel_crtc->config.dpll.p2 = clock.p2;
6137 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006138
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006139 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006140 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306141 has_reduced_clock ? &reduced_clock : NULL,
6142 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006143 } else if (IS_CHERRYVIEW(dev)) {
6144 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006145 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006146 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006147 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006148 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006149 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006150 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006151 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006152
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006153 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006154}
6155
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006156static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6157 struct intel_crtc_config *pipe_config)
6158{
6159 struct drm_device *dev = crtc->base.dev;
6160 struct drm_i915_private *dev_priv = dev->dev_private;
6161 uint32_t tmp;
6162
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006163 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6164 return;
6165
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006166 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006167 if (!(tmp & PFIT_ENABLE))
6168 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006169
Daniel Vetter06922822013-07-11 13:35:40 +02006170 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006171 if (INTEL_INFO(dev)->gen < 4) {
6172 if (crtc->pipe != PIPE_B)
6173 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006174 } else {
6175 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6176 return;
6177 }
6178
Daniel Vetter06922822013-07-11 13:35:40 +02006179 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006180 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6181 if (INTEL_INFO(dev)->gen < 5)
6182 pipe_config->gmch_pfit.lvds_border_bits =
6183 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6184}
6185
Jesse Barnesacbec812013-09-20 11:29:32 -07006186static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6187 struct intel_crtc_config *pipe_config)
6188{
6189 struct drm_device *dev = crtc->base.dev;
6190 struct drm_i915_private *dev_priv = dev->dev_private;
6191 int pipe = pipe_config->cpu_transcoder;
6192 intel_clock_t clock;
6193 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006194 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006195
Shobhit Kumarf573de52014-07-30 20:32:37 +05306196 /* In case of MIPI DPLL will not even be used */
6197 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6198 return;
6199
Jesse Barnesacbec812013-09-20 11:29:32 -07006200 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006201 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006202 mutex_unlock(&dev_priv->dpio_lock);
6203
6204 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6205 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6206 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6207 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6208 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6209
Ville Syrjäläf6466282013-10-14 14:50:31 +03006210 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006211
Ville Syrjäläf6466282013-10-14 14:50:31 +03006212 /* clock.dot is the fast clock */
6213 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006214}
6215
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006216static void i9xx_get_plane_config(struct intel_crtc *crtc,
6217 struct intel_plane_config *plane_config)
6218{
6219 struct drm_device *dev = crtc->base.dev;
6220 struct drm_i915_private *dev_priv = dev->dev_private;
6221 u32 val, base, offset;
6222 int pipe = crtc->pipe, plane = crtc->plane;
6223 int fourcc, pixel_format;
6224 int aligned_height;
6225
Dave Airlie66e514c2014-04-03 07:51:54 +10006226 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6227 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006228 DRM_DEBUG_KMS("failed to alloc fb\n");
6229 return;
6230 }
6231
6232 val = I915_READ(DSPCNTR(plane));
6233
6234 if (INTEL_INFO(dev)->gen >= 4)
6235 if (val & DISPPLANE_TILED)
6236 plane_config->tiled = true;
6237
6238 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6239 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006240 crtc->base.primary->fb->pixel_format = fourcc;
6241 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006242 drm_format_plane_cpp(fourcc, 0) * 8;
6243
6244 if (INTEL_INFO(dev)->gen >= 4) {
6245 if (plane_config->tiled)
6246 offset = I915_READ(DSPTILEOFF(plane));
6247 else
6248 offset = I915_READ(DSPLINOFF(plane));
6249 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6250 } else {
6251 base = I915_READ(DSPADDR(plane));
6252 }
6253 plane_config->base = base;
6254
6255 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006256 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6257 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006258
6259 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006260 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006261
Dave Airlie66e514c2014-04-03 07:51:54 +10006262 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006263 plane_config->tiled);
6264
Fabian Frederick1267a262014-07-01 20:39:41 +02006265 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6266 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006267
6268 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006269 pipe, plane, crtc->base.primary->fb->width,
6270 crtc->base.primary->fb->height,
6271 crtc->base.primary->fb->bits_per_pixel, base,
6272 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006273 plane_config->size);
6274
6275}
6276
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006277static void chv_crtc_clock_get(struct intel_crtc *crtc,
6278 struct intel_crtc_config *pipe_config)
6279{
6280 struct drm_device *dev = crtc->base.dev;
6281 struct drm_i915_private *dev_priv = dev->dev_private;
6282 int pipe = pipe_config->cpu_transcoder;
6283 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6284 intel_clock_t clock;
6285 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6286 int refclk = 100000;
6287
6288 mutex_lock(&dev_priv->dpio_lock);
6289 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6290 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6291 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6292 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6293 mutex_unlock(&dev_priv->dpio_lock);
6294
6295 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6296 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6297 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6298 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6299 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6300
6301 chv_clock(refclk, &clock);
6302
6303 /* clock.dot is the fast clock */
6304 pipe_config->port_clock = clock.dot / 5;
6305}
6306
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006307static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6308 struct intel_crtc_config *pipe_config)
6309{
6310 struct drm_device *dev = crtc->base.dev;
6311 struct drm_i915_private *dev_priv = dev->dev_private;
6312 uint32_t tmp;
6313
Imre Deakb5482bd2014-03-05 16:20:55 +02006314 if (!intel_display_power_enabled(dev_priv,
6315 POWER_DOMAIN_PIPE(crtc->pipe)))
6316 return false;
6317
Daniel Vettere143a212013-07-04 12:01:15 +02006318 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006319 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006320
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006321 tmp = I915_READ(PIPECONF(crtc->pipe));
6322 if (!(tmp & PIPECONF_ENABLE))
6323 return false;
6324
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006325 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6326 switch (tmp & PIPECONF_BPC_MASK) {
6327 case PIPECONF_6BPC:
6328 pipe_config->pipe_bpp = 18;
6329 break;
6330 case PIPECONF_8BPC:
6331 pipe_config->pipe_bpp = 24;
6332 break;
6333 case PIPECONF_10BPC:
6334 pipe_config->pipe_bpp = 30;
6335 break;
6336 default:
6337 break;
6338 }
6339 }
6340
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006341 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6342 pipe_config->limited_color_range = true;
6343
Ville Syrjälä282740f2013-09-04 18:30:03 +03006344 if (INTEL_INFO(dev)->gen < 4)
6345 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6346
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006347 intel_get_pipe_timings(crtc, pipe_config);
6348
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006349 i9xx_get_pfit_config(crtc, pipe_config);
6350
Daniel Vetter6c49f242013-06-06 12:45:25 +02006351 if (INTEL_INFO(dev)->gen >= 4) {
6352 tmp = I915_READ(DPLL_MD(crtc->pipe));
6353 pipe_config->pixel_multiplier =
6354 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6355 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006356 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006357 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6358 tmp = I915_READ(DPLL(crtc->pipe));
6359 pipe_config->pixel_multiplier =
6360 ((tmp & SDVO_MULTIPLIER_MASK)
6361 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6362 } else {
6363 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6364 * port and will be fixed up in the encoder->get_config
6365 * function. */
6366 pipe_config->pixel_multiplier = 1;
6367 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006368 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6369 if (!IS_VALLEYVIEW(dev)) {
6370 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6371 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006372 } else {
6373 /* Mask out read-only status bits. */
6374 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6375 DPLL_PORTC_READY_MASK |
6376 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006377 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006378
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006379 if (IS_CHERRYVIEW(dev))
6380 chv_crtc_clock_get(crtc, pipe_config);
6381 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006382 vlv_crtc_clock_get(crtc, pipe_config);
6383 else
6384 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006385
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006386 return true;
6387}
6388
Paulo Zanonidde86e22012-12-01 12:04:25 -02006389static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006390{
6391 struct drm_i915_private *dev_priv = dev->dev_private;
6392 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006393 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006394 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006395 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006396 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006397 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006398 bool has_ck505 = false;
6399 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006400
6401 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07006402 list_for_each_entry(encoder, &mode_config->encoder_list,
6403 base.head) {
6404 switch (encoder->type) {
6405 case INTEL_OUTPUT_LVDS:
6406 has_panel = true;
6407 has_lvds = true;
6408 break;
6409 case INTEL_OUTPUT_EDP:
6410 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006411 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006412 has_cpu_edp = true;
6413 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006414 }
6415 }
6416
Keith Packard99eb6a02011-09-26 14:29:12 -07006417 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006418 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006419 can_ssc = has_ck505;
6420 } else {
6421 has_ck505 = false;
6422 can_ssc = true;
6423 }
6424
Imre Deak2de69052013-05-08 13:14:04 +03006425 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6426 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006427
6428 /* Ironlake: try to setup display ref clock before DPLL
6429 * enabling. This is only under driver's control after
6430 * PCH B stepping, previous chipset stepping should be
6431 * ignoring this setting.
6432 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006433 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006434
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006435 /* As we must carefully and slowly disable/enable each source in turn,
6436 * compute the final state we want first and check if we need to
6437 * make any changes at all.
6438 */
6439 final = val;
6440 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006441 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006442 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006443 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006444 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6445
6446 final &= ~DREF_SSC_SOURCE_MASK;
6447 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6448 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006449
Keith Packard199e5d72011-09-22 12:01:57 -07006450 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006451 final |= DREF_SSC_SOURCE_ENABLE;
6452
6453 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6454 final |= DREF_SSC1_ENABLE;
6455
6456 if (has_cpu_edp) {
6457 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6458 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6459 else
6460 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6461 } else
6462 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6463 } else {
6464 final |= DREF_SSC_SOURCE_DISABLE;
6465 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6466 }
6467
6468 if (final == val)
6469 return;
6470
6471 /* Always enable nonspread source */
6472 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6473
6474 if (has_ck505)
6475 val |= DREF_NONSPREAD_CK505_ENABLE;
6476 else
6477 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6478
6479 if (has_panel) {
6480 val &= ~DREF_SSC_SOURCE_MASK;
6481 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006482
Keith Packard199e5d72011-09-22 12:01:57 -07006483 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006484 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006485 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006486 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006487 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006488 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006489
6490 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006491 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006492 POSTING_READ(PCH_DREF_CONTROL);
6493 udelay(200);
6494
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006495 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006496
6497 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006498 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006499 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006500 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006501 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006502 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006503 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006504 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006505 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006506
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006507 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006508 POSTING_READ(PCH_DREF_CONTROL);
6509 udelay(200);
6510 } else {
6511 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6512
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006513 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006514
6515 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006516 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006517
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006518 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006519 POSTING_READ(PCH_DREF_CONTROL);
6520 udelay(200);
6521
6522 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006523 val &= ~DREF_SSC_SOURCE_MASK;
6524 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006525
6526 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006527 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006528
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006529 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006530 POSTING_READ(PCH_DREF_CONTROL);
6531 udelay(200);
6532 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006533
6534 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006535}
6536
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006537static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006538{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006539 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006540
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006541 tmp = I915_READ(SOUTH_CHICKEN2);
6542 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6543 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006544
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006545 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6546 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6547 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006548
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006549 tmp = I915_READ(SOUTH_CHICKEN2);
6550 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6551 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006552
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006553 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6554 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6555 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006556}
6557
6558/* WaMPhyProgramming:hsw */
6559static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6560{
6561 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006562
6563 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6564 tmp &= ~(0xFF << 24);
6565 tmp |= (0x12 << 24);
6566 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6567
Paulo Zanonidde86e22012-12-01 12:04:25 -02006568 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6569 tmp |= (1 << 11);
6570 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6571
6572 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6573 tmp |= (1 << 11);
6574 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6575
Paulo Zanonidde86e22012-12-01 12:04:25 -02006576 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6577 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6578 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6579
6580 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6581 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6582 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6583
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006584 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6585 tmp &= ~(7 << 13);
6586 tmp |= (5 << 13);
6587 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006588
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006589 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6590 tmp &= ~(7 << 13);
6591 tmp |= (5 << 13);
6592 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006593
6594 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6595 tmp &= ~0xFF;
6596 tmp |= 0x1C;
6597 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6598
6599 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6600 tmp &= ~0xFF;
6601 tmp |= 0x1C;
6602 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6603
6604 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6605 tmp &= ~(0xFF << 16);
6606 tmp |= (0x1C << 16);
6607 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6608
6609 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6610 tmp &= ~(0xFF << 16);
6611 tmp |= (0x1C << 16);
6612 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6613
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006614 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6615 tmp |= (1 << 27);
6616 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006617
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006618 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6619 tmp |= (1 << 27);
6620 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006621
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006622 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6623 tmp &= ~(0xF << 28);
6624 tmp |= (4 << 28);
6625 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006626
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006627 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6628 tmp &= ~(0xF << 28);
6629 tmp |= (4 << 28);
6630 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006631}
6632
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006633/* Implements 3 different sequences from BSpec chapter "Display iCLK
6634 * Programming" based on the parameters passed:
6635 * - Sequence to enable CLKOUT_DP
6636 * - Sequence to enable CLKOUT_DP without spread
6637 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6638 */
6639static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6640 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006641{
6642 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006643 uint32_t reg, tmp;
6644
6645 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6646 with_spread = true;
6647 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6648 with_fdi, "LP PCH doesn't have FDI\n"))
6649 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006650
6651 mutex_lock(&dev_priv->dpio_lock);
6652
6653 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6654 tmp &= ~SBI_SSCCTL_DISABLE;
6655 tmp |= SBI_SSCCTL_PATHALT;
6656 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6657
6658 udelay(24);
6659
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006660 if (with_spread) {
6661 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6662 tmp &= ~SBI_SSCCTL_PATHALT;
6663 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006664
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006665 if (with_fdi) {
6666 lpt_reset_fdi_mphy(dev_priv);
6667 lpt_program_fdi_mphy(dev_priv);
6668 }
6669 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006670
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006671 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6672 SBI_GEN0 : SBI_DBUFF0;
6673 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6674 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6675 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006676
6677 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006678}
6679
Paulo Zanoni47701c32013-07-23 11:19:25 -03006680/* Sequence to disable CLKOUT_DP */
6681static void lpt_disable_clkout_dp(struct drm_device *dev)
6682{
6683 struct drm_i915_private *dev_priv = dev->dev_private;
6684 uint32_t reg, tmp;
6685
6686 mutex_lock(&dev_priv->dpio_lock);
6687
6688 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6689 SBI_GEN0 : SBI_DBUFF0;
6690 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6691 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6692 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6693
6694 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6695 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6696 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6697 tmp |= SBI_SSCCTL_PATHALT;
6698 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6699 udelay(32);
6700 }
6701 tmp |= SBI_SSCCTL_DISABLE;
6702 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6703 }
6704
6705 mutex_unlock(&dev_priv->dpio_lock);
6706}
6707
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006708static void lpt_init_pch_refclk(struct drm_device *dev)
6709{
6710 struct drm_mode_config *mode_config = &dev->mode_config;
6711 struct intel_encoder *encoder;
6712 bool has_vga = false;
6713
6714 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6715 switch (encoder->type) {
6716 case INTEL_OUTPUT_ANALOG:
6717 has_vga = true;
6718 break;
6719 }
6720 }
6721
Paulo Zanoni47701c32013-07-23 11:19:25 -03006722 if (has_vga)
6723 lpt_enable_clkout_dp(dev, true, true);
6724 else
6725 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006726}
6727
Paulo Zanonidde86e22012-12-01 12:04:25 -02006728/*
6729 * Initialize reference clocks when the driver loads
6730 */
6731void intel_init_pch_refclk(struct drm_device *dev)
6732{
6733 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6734 ironlake_init_pch_refclk(dev);
6735 else if (HAS_PCH_LPT(dev))
6736 lpt_init_pch_refclk(dev);
6737}
6738
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006739static int ironlake_get_refclk(struct drm_crtc *crtc)
6740{
6741 struct drm_device *dev = crtc->dev;
6742 struct drm_i915_private *dev_priv = dev->dev_private;
6743 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006744 int num_connectors = 0;
6745 bool is_lvds = false;
6746
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006747 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006748 switch (encoder->type) {
6749 case INTEL_OUTPUT_LVDS:
6750 is_lvds = true;
6751 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006752 }
6753 num_connectors++;
6754 }
6755
6756 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006757 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006758 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006759 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006760 }
6761
6762 return 120000;
6763}
6764
Daniel Vetter6ff93602013-04-19 11:24:36 +02006765static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006766{
6767 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6769 int pipe = intel_crtc->pipe;
6770 uint32_t val;
6771
Daniel Vetter78114072013-06-13 00:54:57 +02006772 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006773
Daniel Vetter965e0c42013-03-27 00:44:57 +01006774 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006775 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006776 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006777 break;
6778 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006779 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006780 break;
6781 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006782 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006783 break;
6784 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006785 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006786 break;
6787 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006788 /* Case prevented by intel_choose_pipe_bpp_dither. */
6789 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006790 }
6791
Daniel Vetterd8b32242013-04-25 17:54:44 +02006792 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006793 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6794
Daniel Vetter6ff93602013-04-19 11:24:36 +02006795 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006796 val |= PIPECONF_INTERLACED_ILK;
6797 else
6798 val |= PIPECONF_PROGRESSIVE;
6799
Daniel Vetter50f3b012013-03-27 00:44:56 +01006800 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006801 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006802
Paulo Zanonic8203562012-09-12 10:06:29 -03006803 I915_WRITE(PIPECONF(pipe), val);
6804 POSTING_READ(PIPECONF(pipe));
6805}
6806
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006807/*
6808 * Set up the pipe CSC unit.
6809 *
6810 * Currently only full range RGB to limited range RGB conversion
6811 * is supported, but eventually this should handle various
6812 * RGB<->YCbCr scenarios as well.
6813 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006814static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006815{
6816 struct drm_device *dev = crtc->dev;
6817 struct drm_i915_private *dev_priv = dev->dev_private;
6818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6819 int pipe = intel_crtc->pipe;
6820 uint16_t coeff = 0x7800; /* 1.0 */
6821
6822 /*
6823 * TODO: Check what kind of values actually come out of the pipe
6824 * with these coeff/postoff values and adjust to get the best
6825 * accuracy. Perhaps we even need to take the bpc value into
6826 * consideration.
6827 */
6828
Daniel Vetter50f3b012013-03-27 00:44:56 +01006829 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006830 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6831
6832 /*
6833 * GY/GU and RY/RU should be the other way around according
6834 * to BSpec, but reality doesn't agree. Just set them up in
6835 * a way that results in the correct picture.
6836 */
6837 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6838 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6839
6840 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6841 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6842
6843 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6844 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6845
6846 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6847 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6848 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6849
6850 if (INTEL_INFO(dev)->gen > 6) {
6851 uint16_t postoff = 0;
6852
Daniel Vetter50f3b012013-03-27 00:44:56 +01006853 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006854 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006855
6856 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6857 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6858 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6859
6860 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6861 } else {
6862 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6863
Daniel Vetter50f3b012013-03-27 00:44:56 +01006864 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006865 mode |= CSC_BLACK_SCREEN_OFFSET;
6866
6867 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6868 }
6869}
6870
Daniel Vetter6ff93602013-04-19 11:24:36 +02006871static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006872{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006873 struct drm_device *dev = crtc->dev;
6874 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006875 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006876 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006877 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006878 uint32_t val;
6879
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006880 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006881
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006882 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006883 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6884
Daniel Vetter6ff93602013-04-19 11:24:36 +02006885 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006886 val |= PIPECONF_INTERLACED_ILK;
6887 else
6888 val |= PIPECONF_PROGRESSIVE;
6889
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006890 I915_WRITE(PIPECONF(cpu_transcoder), val);
6891 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006892
6893 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6894 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006895
6896 if (IS_BROADWELL(dev)) {
6897 val = 0;
6898
6899 switch (intel_crtc->config.pipe_bpp) {
6900 case 18:
6901 val |= PIPEMISC_DITHER_6_BPC;
6902 break;
6903 case 24:
6904 val |= PIPEMISC_DITHER_8_BPC;
6905 break;
6906 case 30:
6907 val |= PIPEMISC_DITHER_10_BPC;
6908 break;
6909 case 36:
6910 val |= PIPEMISC_DITHER_12_BPC;
6911 break;
6912 default:
6913 /* Case prevented by pipe_config_set_bpp. */
6914 BUG();
6915 }
6916
6917 if (intel_crtc->config.dither)
6918 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6919
6920 I915_WRITE(PIPEMISC(pipe), val);
6921 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006922}
6923
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006924static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006925 intel_clock_t *clock,
6926 bool *has_reduced_clock,
6927 intel_clock_t *reduced_clock)
6928{
6929 struct drm_device *dev = crtc->dev;
6930 struct drm_i915_private *dev_priv = dev->dev_private;
6931 struct intel_encoder *intel_encoder;
6932 int refclk;
6933 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006934 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006935
6936 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6937 switch (intel_encoder->type) {
6938 case INTEL_OUTPUT_LVDS:
6939 is_lvds = true;
6940 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006941 }
6942 }
6943
6944 refclk = ironlake_get_refclk(crtc);
6945
6946 /*
6947 * Returns a set of divisors for the desired target clock with the given
6948 * refclk, or FALSE. The returned values represent the clock equation:
6949 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6950 */
6951 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006952 ret = dev_priv->display.find_dpll(limit, crtc,
6953 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006954 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006955 if (!ret)
6956 return false;
6957
6958 if (is_lvds && dev_priv->lvds_downclock_avail) {
6959 /*
6960 * Ensure we match the reduced clock's P to the target clock.
6961 * If the clocks don't match, we can't switch the display clock
6962 * by using the FP0/FP1. In such case we will disable the LVDS
6963 * downclock feature.
6964 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006965 *has_reduced_clock =
6966 dev_priv->display.find_dpll(limit, crtc,
6967 dev_priv->lvds_downclock,
6968 refclk, clock,
6969 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006970 }
6971
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006972 return true;
6973}
6974
Paulo Zanonid4b19312012-11-29 11:29:32 -02006975int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6976{
6977 /*
6978 * Account for spread spectrum to avoid
6979 * oversubscribing the link. Max center spread
6980 * is 2.5%; use 5% for safety's sake.
6981 */
6982 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006983 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006984}
6985
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006986static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006987{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006988 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006989}
6990
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006991static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006992 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006993 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006994{
6995 struct drm_crtc *crtc = &intel_crtc->base;
6996 struct drm_device *dev = crtc->dev;
6997 struct drm_i915_private *dev_priv = dev->dev_private;
6998 struct intel_encoder *intel_encoder;
6999 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007000 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007001 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007002
7003 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
7004 switch (intel_encoder->type) {
7005 case INTEL_OUTPUT_LVDS:
7006 is_lvds = true;
7007 break;
7008 case INTEL_OUTPUT_SDVO:
7009 case INTEL_OUTPUT_HDMI:
7010 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007011 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007012 }
7013
7014 num_connectors++;
7015 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007016
Chris Wilsonc1858122010-12-03 21:35:48 +00007017 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007018 factor = 21;
7019 if (is_lvds) {
7020 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007021 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007022 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007023 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02007024 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007025 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007026
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007027 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007028 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007029
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007030 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7031 *fp2 |= FP_CB_TUNE;
7032
Chris Wilson5eddb702010-09-11 13:48:45 +01007033 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007034
Eric Anholta07d6782011-03-30 13:01:08 -07007035 if (is_lvds)
7036 dpll |= DPLLB_MODE_LVDS;
7037 else
7038 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007039
Daniel Vetteref1b4602013-06-01 17:17:04 +02007040 dpll |= (intel_crtc->config.pixel_multiplier - 1)
7041 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007042
7043 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007044 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02007045 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007046 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007047
Eric Anholta07d6782011-03-30 13:01:08 -07007048 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007049 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007050 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007051 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007052
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007053 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007054 case 5:
7055 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7056 break;
7057 case 7:
7058 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7059 break;
7060 case 10:
7061 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7062 break;
7063 case 14:
7064 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7065 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007066 }
7067
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007068 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007069 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007070 else
7071 dpll |= PLL_REF_INPUT_DREFCLK;
7072
Daniel Vetter959e16d2013-06-05 13:34:21 +02007073 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007074}
7075
Jesse Barnes79e53942008-11-07 14:24:08 -08007076static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007077 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007078 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007079{
7080 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007081 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007082 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007083 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007084 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007085 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007086 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007087 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007088 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007089
7090 for_each_encoder_on_crtc(dev, crtc, encoder) {
7091 switch (encoder->type) {
7092 case INTEL_OUTPUT_LVDS:
7093 is_lvds = true;
7094 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007095 }
7096
7097 num_connectors++;
7098 }
7099
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007100 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7101 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7102
Daniel Vetterff9a6752013-06-01 17:16:21 +02007103 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007104 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007105 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007106 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7107 return -EINVAL;
7108 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007109 /* Compat-code for transition, will disappear. */
7110 if (!intel_crtc->config.clock_set) {
7111 intel_crtc->config.dpll.n = clock.n;
7112 intel_crtc->config.dpll.m1 = clock.m1;
7113 intel_crtc->config.dpll.m2 = clock.m2;
7114 intel_crtc->config.dpll.p1 = clock.p1;
7115 intel_crtc->config.dpll.p2 = clock.p2;
7116 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007117
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007118 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007119 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007120 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007121 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007122 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007123
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007124 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007125 &fp, &reduced_clock,
7126 has_reduced_clock ? &fp2 : NULL);
7127
Daniel Vetter959e16d2013-06-05 13:34:21 +02007128 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007129 intel_crtc->config.dpll_hw_state.fp0 = fp;
7130 if (has_reduced_clock)
7131 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7132 else
7133 intel_crtc->config.dpll_hw_state.fp1 = fp;
7134
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007135 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007136 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007137 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007138 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007139 return -EINVAL;
7140 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007141 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007142 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007143
Jani Nikulad330a952014-01-21 11:24:25 +02007144 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007145 intel_crtc->lowfreq_avail = true;
7146 else
7147 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007148
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007149 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007150}
7151
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007152static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7153 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007154{
7155 struct drm_device *dev = crtc->base.dev;
7156 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007157 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007158
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007159 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7160 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7161 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7162 & ~TU_SIZE_MASK;
7163 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7164 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7165 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7166}
7167
7168static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7169 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007170 struct intel_link_m_n *m_n,
7171 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007172{
7173 struct drm_device *dev = crtc->base.dev;
7174 struct drm_i915_private *dev_priv = dev->dev_private;
7175 enum pipe pipe = crtc->pipe;
7176
7177 if (INTEL_INFO(dev)->gen >= 5) {
7178 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7179 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7180 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7181 & ~TU_SIZE_MASK;
7182 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7183 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7184 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007185 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7186 * gen < 8) and if DRRS is supported (to make sure the
7187 * registers are not unnecessarily read).
7188 */
7189 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7190 crtc->config.has_drrs) {
7191 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7192 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7193 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7194 & ~TU_SIZE_MASK;
7195 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7196 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7197 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7198 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007199 } else {
7200 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7201 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7202 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7203 & ~TU_SIZE_MASK;
7204 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7205 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7206 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7207 }
7208}
7209
7210void intel_dp_get_m_n(struct intel_crtc *crtc,
7211 struct intel_crtc_config *pipe_config)
7212{
7213 if (crtc->config.has_pch_encoder)
7214 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7215 else
7216 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007217 &pipe_config->dp_m_n,
7218 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007219}
7220
Daniel Vetter72419202013-04-04 13:28:53 +02007221static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7222 struct intel_crtc_config *pipe_config)
7223{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007224 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007225 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007226}
7227
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007228static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7229 struct intel_crtc_config *pipe_config)
7230{
7231 struct drm_device *dev = crtc->base.dev;
7232 struct drm_i915_private *dev_priv = dev->dev_private;
7233 uint32_t tmp;
7234
7235 tmp = I915_READ(PF_CTL(crtc->pipe));
7236
7237 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007238 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007239 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7240 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007241
7242 /* We currently do not free assignements of panel fitters on
7243 * ivb/hsw (since we don't use the higher upscaling modes which
7244 * differentiates them) so just WARN about this case for now. */
7245 if (IS_GEN7(dev)) {
7246 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7247 PF_PIPE_SEL_IVB(crtc->pipe));
7248 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007249 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007250}
7251
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007252static void ironlake_get_plane_config(struct intel_crtc *crtc,
7253 struct intel_plane_config *plane_config)
7254{
7255 struct drm_device *dev = crtc->base.dev;
7256 struct drm_i915_private *dev_priv = dev->dev_private;
7257 u32 val, base, offset;
7258 int pipe = crtc->pipe, plane = crtc->plane;
7259 int fourcc, pixel_format;
7260 int aligned_height;
7261
Dave Airlie66e514c2014-04-03 07:51:54 +10007262 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7263 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007264 DRM_DEBUG_KMS("failed to alloc fb\n");
7265 return;
7266 }
7267
7268 val = I915_READ(DSPCNTR(plane));
7269
7270 if (INTEL_INFO(dev)->gen >= 4)
7271 if (val & DISPPLANE_TILED)
7272 plane_config->tiled = true;
7273
7274 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7275 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007276 crtc->base.primary->fb->pixel_format = fourcc;
7277 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007278 drm_format_plane_cpp(fourcc, 0) * 8;
7279
7280 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7281 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7282 offset = I915_READ(DSPOFFSET(plane));
7283 } else {
7284 if (plane_config->tiled)
7285 offset = I915_READ(DSPTILEOFF(plane));
7286 else
7287 offset = I915_READ(DSPLINOFF(plane));
7288 }
7289 plane_config->base = base;
7290
7291 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007292 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7293 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007294
7295 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007296 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007297
Dave Airlie66e514c2014-04-03 07:51:54 +10007298 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007299 plane_config->tiled);
7300
Fabian Frederick1267a262014-07-01 20:39:41 +02007301 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7302 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007303
7304 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007305 pipe, plane, crtc->base.primary->fb->width,
7306 crtc->base.primary->fb->height,
7307 crtc->base.primary->fb->bits_per_pixel, base,
7308 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007309 plane_config->size);
7310}
7311
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007312static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7313 struct intel_crtc_config *pipe_config)
7314{
7315 struct drm_device *dev = crtc->base.dev;
7316 struct drm_i915_private *dev_priv = dev->dev_private;
7317 uint32_t tmp;
7318
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007319 if (!intel_display_power_enabled(dev_priv,
7320 POWER_DOMAIN_PIPE(crtc->pipe)))
7321 return false;
7322
Daniel Vettere143a212013-07-04 12:01:15 +02007323 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007324 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007325
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007326 tmp = I915_READ(PIPECONF(crtc->pipe));
7327 if (!(tmp & PIPECONF_ENABLE))
7328 return false;
7329
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007330 switch (tmp & PIPECONF_BPC_MASK) {
7331 case PIPECONF_6BPC:
7332 pipe_config->pipe_bpp = 18;
7333 break;
7334 case PIPECONF_8BPC:
7335 pipe_config->pipe_bpp = 24;
7336 break;
7337 case PIPECONF_10BPC:
7338 pipe_config->pipe_bpp = 30;
7339 break;
7340 case PIPECONF_12BPC:
7341 pipe_config->pipe_bpp = 36;
7342 break;
7343 default:
7344 break;
7345 }
7346
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007347 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7348 pipe_config->limited_color_range = true;
7349
Daniel Vetterab9412b2013-05-03 11:49:46 +02007350 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007351 struct intel_shared_dpll *pll;
7352
Daniel Vetter88adfff2013-03-28 10:42:01 +01007353 pipe_config->has_pch_encoder = true;
7354
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007355 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7356 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7357 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007358
7359 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007360
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007361 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007362 pipe_config->shared_dpll =
7363 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007364 } else {
7365 tmp = I915_READ(PCH_DPLL_SEL);
7366 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7367 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7368 else
7369 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7370 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007371
7372 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7373
7374 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7375 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007376
7377 tmp = pipe_config->dpll_hw_state.dpll;
7378 pipe_config->pixel_multiplier =
7379 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7380 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007381
7382 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007383 } else {
7384 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007385 }
7386
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007387 intel_get_pipe_timings(crtc, pipe_config);
7388
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007389 ironlake_get_pfit_config(crtc, pipe_config);
7390
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007391 return true;
7392}
7393
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007394static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7395{
7396 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007397 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007398
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007399 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007400 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007401 pipe_name(crtc->pipe));
7402
7403 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007404 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7405 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7406 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007407 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7408 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7409 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007410 if (IS_HASWELL(dev))
7411 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7412 "CPU PWM2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007413 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7414 "PCH PWM1 enabled\n");
7415 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7416 "Utility pin enabled\n");
7417 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7418
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007419 /*
7420 * In theory we can still leave IRQs enabled, as long as only the HPD
7421 * interrupts remain enabled. We used to check for that, but since it's
7422 * gen-specific and since we only disable LCPLL after we fully disable
7423 * the interrupts, the check below should be enough.
7424 */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007425 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007426}
7427
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007428static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7429{
7430 struct drm_device *dev = dev_priv->dev;
7431
7432 if (IS_HASWELL(dev))
7433 return I915_READ(D_COMP_HSW);
7434 else
7435 return I915_READ(D_COMP_BDW);
7436}
7437
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007438static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7439{
7440 struct drm_device *dev = dev_priv->dev;
7441
7442 if (IS_HASWELL(dev)) {
7443 mutex_lock(&dev_priv->rps.hw_lock);
7444 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7445 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007446 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007447 mutex_unlock(&dev_priv->rps.hw_lock);
7448 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007449 I915_WRITE(D_COMP_BDW, val);
7450 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007451 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007452}
7453
7454/*
7455 * This function implements pieces of two sequences from BSpec:
7456 * - Sequence for display software to disable LCPLL
7457 * - Sequence for display software to allow package C8+
7458 * The steps implemented here are just the steps that actually touch the LCPLL
7459 * register. Callers should take care of disabling all the display engine
7460 * functions, doing the mode unset, fixing interrupts, etc.
7461 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007462static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7463 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007464{
7465 uint32_t val;
7466
7467 assert_can_disable_lcpll(dev_priv);
7468
7469 val = I915_READ(LCPLL_CTL);
7470
7471 if (switch_to_fclk) {
7472 val |= LCPLL_CD_SOURCE_FCLK;
7473 I915_WRITE(LCPLL_CTL, val);
7474
7475 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7476 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7477 DRM_ERROR("Switching to FCLK failed\n");
7478
7479 val = I915_READ(LCPLL_CTL);
7480 }
7481
7482 val |= LCPLL_PLL_DISABLE;
7483 I915_WRITE(LCPLL_CTL, val);
7484 POSTING_READ(LCPLL_CTL);
7485
7486 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7487 DRM_ERROR("LCPLL still locked\n");
7488
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007489 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007490 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007491 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007492 ndelay(100);
7493
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007494 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7495 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007496 DRM_ERROR("D_COMP RCOMP still in progress\n");
7497
7498 if (allow_power_down) {
7499 val = I915_READ(LCPLL_CTL);
7500 val |= LCPLL_POWER_DOWN_ALLOW;
7501 I915_WRITE(LCPLL_CTL, val);
7502 POSTING_READ(LCPLL_CTL);
7503 }
7504}
7505
7506/*
7507 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7508 * source.
7509 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007510static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007511{
7512 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007513 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007514
7515 val = I915_READ(LCPLL_CTL);
7516
7517 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7518 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7519 return;
7520
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007521 /*
7522 * Make sure we're not on PC8 state before disabling PC8, otherwise
7523 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7524 *
7525 * The other problem is that hsw_restore_lcpll() is called as part of
7526 * the runtime PM resume sequence, so we can't just call
7527 * gen6_gt_force_wake_get() because that function calls
7528 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7529 * while we are on the resume sequence. So to solve this problem we have
7530 * to call special forcewake code that doesn't touch runtime PM and
7531 * doesn't enable the forcewake delayed work.
7532 */
7533 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7534 if (dev_priv->uncore.forcewake_count++ == 0)
7535 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7536 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007537
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007538 if (val & LCPLL_POWER_DOWN_ALLOW) {
7539 val &= ~LCPLL_POWER_DOWN_ALLOW;
7540 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007541 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007542 }
7543
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007544 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007545 val |= D_COMP_COMP_FORCE;
7546 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007547 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007548
7549 val = I915_READ(LCPLL_CTL);
7550 val &= ~LCPLL_PLL_DISABLE;
7551 I915_WRITE(LCPLL_CTL, val);
7552
7553 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7554 DRM_ERROR("LCPLL not locked yet\n");
7555
7556 if (val & LCPLL_CD_SOURCE_FCLK) {
7557 val = I915_READ(LCPLL_CTL);
7558 val &= ~LCPLL_CD_SOURCE_FCLK;
7559 I915_WRITE(LCPLL_CTL, val);
7560
7561 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7562 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7563 DRM_ERROR("Switching back to LCPLL failed\n");
7564 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007565
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007566 /* See the big comment above. */
7567 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7568 if (--dev_priv->uncore.forcewake_count == 0)
7569 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7570 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007571}
7572
Paulo Zanoni765dab62014-03-07 20:08:18 -03007573/*
7574 * Package states C8 and deeper are really deep PC states that can only be
7575 * reached when all the devices on the system allow it, so even if the graphics
7576 * device allows PC8+, it doesn't mean the system will actually get to these
7577 * states. Our driver only allows PC8+ when going into runtime PM.
7578 *
7579 * The requirements for PC8+ are that all the outputs are disabled, the power
7580 * well is disabled and most interrupts are disabled, and these are also
7581 * requirements for runtime PM. When these conditions are met, we manually do
7582 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7583 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7584 * hang the machine.
7585 *
7586 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7587 * the state of some registers, so when we come back from PC8+ we need to
7588 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7589 * need to take care of the registers kept by RC6. Notice that this happens even
7590 * if we don't put the device in PCI D3 state (which is what currently happens
7591 * because of the runtime PM support).
7592 *
7593 * For more, read "Display Sequences for Package C8" on the hardware
7594 * documentation.
7595 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007596void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007597{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007598 struct drm_device *dev = dev_priv->dev;
7599 uint32_t val;
7600
Paulo Zanonic67a4702013-08-19 13:18:09 -03007601 DRM_DEBUG_KMS("Enabling package C8+\n");
7602
Paulo Zanonic67a4702013-08-19 13:18:09 -03007603 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7604 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7605 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7606 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7607 }
7608
7609 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007610 hsw_disable_lcpll(dev_priv, true, true);
7611}
7612
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007613void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007614{
7615 struct drm_device *dev = dev_priv->dev;
7616 uint32_t val;
7617
Paulo Zanonic67a4702013-08-19 13:18:09 -03007618 DRM_DEBUG_KMS("Disabling package C8+\n");
7619
7620 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007621 lpt_init_pch_refclk(dev);
7622
7623 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7624 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7625 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7626 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7627 }
7628
7629 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007630}
7631
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007632static void snb_modeset_global_resources(struct drm_device *dev)
7633{
7634 modeset_update_crtc_power_domains(dev);
7635}
7636
Imre Deak4f074122013-10-16 17:25:51 +03007637static void haswell_modeset_global_resources(struct drm_device *dev)
7638{
Paulo Zanonida723562013-12-19 11:54:51 -02007639 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007640}
7641
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007642static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007643 int x, int y,
7644 struct drm_framebuffer *fb)
7645{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007647
Paulo Zanoni566b7342013-11-25 15:27:08 -02007648 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007649 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007650
Daniel Vetter644cef32014-04-24 23:55:07 +02007651 intel_crtc->lowfreq_avail = false;
7652
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007653 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007654}
7655
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007656static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7657 enum port port,
7658 struct intel_crtc_config *pipe_config)
7659{
7660 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7661
7662 switch (pipe_config->ddi_pll_sel) {
7663 case PORT_CLK_SEL_WRPLL1:
7664 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7665 break;
7666 case PORT_CLK_SEL_WRPLL2:
7667 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7668 break;
7669 }
7670}
7671
Daniel Vetter26804af2014-06-25 22:01:55 +03007672static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7673 struct intel_crtc_config *pipe_config)
7674{
7675 struct drm_device *dev = crtc->base.dev;
7676 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007677 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03007678 enum port port;
7679 uint32_t tmp;
7680
7681 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7682
7683 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7684
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007685 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03007686
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007687 if (pipe_config->shared_dpll >= 0) {
7688 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7689
7690 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7691 &pipe_config->dpll_hw_state));
7692 }
7693
Daniel Vetter26804af2014-06-25 22:01:55 +03007694 /*
7695 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7696 * DDI E. So just check whether this pipe is wired to DDI E and whether
7697 * the PCH transcoder is on.
7698 */
7699 if ((port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7700 pipe_config->has_pch_encoder = true;
7701
7702 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7703 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7704 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7705
7706 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7707 }
7708}
7709
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007710static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7711 struct intel_crtc_config *pipe_config)
7712{
7713 struct drm_device *dev = crtc->base.dev;
7714 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007715 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007716 uint32_t tmp;
7717
Imre Deakb5482bd2014-03-05 16:20:55 +02007718 if (!intel_display_power_enabled(dev_priv,
7719 POWER_DOMAIN_PIPE(crtc->pipe)))
7720 return false;
7721
Daniel Vettere143a212013-07-04 12:01:15 +02007722 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007723 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7724
Daniel Vettereccb1402013-05-22 00:50:22 +02007725 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7726 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7727 enum pipe trans_edp_pipe;
7728 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7729 default:
7730 WARN(1, "unknown pipe linked to edp transcoder\n");
7731 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7732 case TRANS_DDI_EDP_INPUT_A_ON:
7733 trans_edp_pipe = PIPE_A;
7734 break;
7735 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7736 trans_edp_pipe = PIPE_B;
7737 break;
7738 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7739 trans_edp_pipe = PIPE_C;
7740 break;
7741 }
7742
7743 if (trans_edp_pipe == crtc->pipe)
7744 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7745 }
7746
Imre Deakda7e29b2014-02-18 00:02:02 +02007747 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007748 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007749 return false;
7750
Daniel Vettereccb1402013-05-22 00:50:22 +02007751 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007752 if (!(tmp & PIPECONF_ENABLE))
7753 return false;
7754
Daniel Vetter26804af2014-06-25 22:01:55 +03007755 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007756
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007757 intel_get_pipe_timings(crtc, pipe_config);
7758
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007759 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007760 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007761 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007762
Jesse Barnese59150d2014-01-07 13:30:45 -08007763 if (IS_HASWELL(dev))
7764 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7765 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007766
Daniel Vetter6c49f242013-06-06 12:45:25 +02007767 pipe_config->pixel_multiplier = 1;
7768
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007769 return true;
7770}
7771
Jani Nikula1a915102013-10-16 12:34:48 +03007772static struct {
7773 int clock;
7774 u32 config;
7775} hdmi_audio_clock[] = {
7776 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7777 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7778 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7779 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7780 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7781 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7782 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7783 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7784 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7785 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7786};
7787
7788/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7789static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7790{
7791 int i;
7792
7793 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7794 if (mode->clock == hdmi_audio_clock[i].clock)
7795 break;
7796 }
7797
7798 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7799 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7800 i = 1;
7801 }
7802
7803 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7804 hdmi_audio_clock[i].clock,
7805 hdmi_audio_clock[i].config);
7806
7807 return hdmi_audio_clock[i].config;
7808}
7809
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007810static bool intel_eld_uptodate(struct drm_connector *connector,
7811 int reg_eldv, uint32_t bits_eldv,
7812 int reg_elda, uint32_t bits_elda,
7813 int reg_edid)
7814{
7815 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7816 uint8_t *eld = connector->eld;
7817 uint32_t i;
7818
7819 i = I915_READ(reg_eldv);
7820 i &= bits_eldv;
7821
7822 if (!eld[0])
7823 return !i;
7824
7825 if (!i)
7826 return false;
7827
7828 i = I915_READ(reg_elda);
7829 i &= ~bits_elda;
7830 I915_WRITE(reg_elda, i);
7831
7832 for (i = 0; i < eld[2]; i++)
7833 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7834 return false;
7835
7836 return true;
7837}
7838
Wu Fengguange0dac652011-09-05 14:25:34 +08007839static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007840 struct drm_crtc *crtc,
7841 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007842{
7843 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7844 uint8_t *eld = connector->eld;
7845 uint32_t eldv;
7846 uint32_t len;
7847 uint32_t i;
7848
7849 i = I915_READ(G4X_AUD_VID_DID);
7850
7851 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7852 eldv = G4X_ELDV_DEVCL_DEVBLC;
7853 else
7854 eldv = G4X_ELDV_DEVCTG;
7855
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007856 if (intel_eld_uptodate(connector,
7857 G4X_AUD_CNTL_ST, eldv,
7858 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7859 G4X_HDMIW_HDMIEDID))
7860 return;
7861
Wu Fengguange0dac652011-09-05 14:25:34 +08007862 i = I915_READ(G4X_AUD_CNTL_ST);
7863 i &= ~(eldv | G4X_ELD_ADDR);
7864 len = (i >> 9) & 0x1f; /* ELD buffer size */
7865 I915_WRITE(G4X_AUD_CNTL_ST, i);
7866
7867 if (!eld[0])
7868 return;
7869
7870 len = min_t(uint8_t, eld[2], len);
7871 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7872 for (i = 0; i < len; i++)
7873 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7874
7875 i = I915_READ(G4X_AUD_CNTL_ST);
7876 i |= eldv;
7877 I915_WRITE(G4X_AUD_CNTL_ST, i);
7878}
7879
Wang Xingchao83358c852012-08-16 22:43:37 +08007880static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007881 struct drm_crtc *crtc,
7882 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007883{
7884 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7885 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08007886 uint32_t eldv;
7887 uint32_t i;
7888 int len;
7889 int pipe = to_intel_crtc(crtc)->pipe;
7890 int tmp;
7891
7892 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7893 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7894 int aud_config = HSW_AUD_CFG(pipe);
7895 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7896
Wang Xingchao83358c852012-08-16 22:43:37 +08007897 /* Audio output enable */
7898 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7899 tmp = I915_READ(aud_cntrl_st2);
7900 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7901 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007902 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007903
Daniel Vetterc7905792014-04-16 16:56:09 +02007904 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007905
7906 /* Set ELD valid state */
7907 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007908 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007909 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7910 I915_WRITE(aud_cntrl_st2, tmp);
7911 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007912 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007913
7914 /* Enable HDMI mode */
7915 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007916 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007917 /* clear N_programing_enable and N_value_index */
7918 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7919 I915_WRITE(aud_config, tmp);
7920
7921 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7922
7923 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7924
7925 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7926 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7927 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7928 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007929 } else {
7930 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7931 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007932
7933 if (intel_eld_uptodate(connector,
7934 aud_cntrl_st2, eldv,
7935 aud_cntl_st, IBX_ELD_ADDRESS,
7936 hdmiw_hdmiedid))
7937 return;
7938
7939 i = I915_READ(aud_cntrl_st2);
7940 i &= ~eldv;
7941 I915_WRITE(aud_cntrl_st2, i);
7942
7943 if (!eld[0])
7944 return;
7945
7946 i = I915_READ(aud_cntl_st);
7947 i &= ~IBX_ELD_ADDRESS;
7948 I915_WRITE(aud_cntl_st, i);
7949 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7950 DRM_DEBUG_DRIVER("port num:%d\n", i);
7951
7952 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7953 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7954 for (i = 0; i < len; i++)
7955 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7956
7957 i = I915_READ(aud_cntrl_st2);
7958 i |= eldv;
7959 I915_WRITE(aud_cntrl_st2, i);
7960
7961}
7962
Wu Fengguange0dac652011-09-05 14:25:34 +08007963static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007964 struct drm_crtc *crtc,
7965 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007966{
7967 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7968 uint8_t *eld = connector->eld;
7969 uint32_t eldv;
7970 uint32_t i;
7971 int len;
7972 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007973 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007974 int aud_cntl_st;
7975 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007976 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007977
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007978 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007979 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7980 aud_config = IBX_AUD_CFG(pipe);
7981 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007982 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007983 } else if (IS_VALLEYVIEW(connector->dev)) {
7984 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7985 aud_config = VLV_AUD_CFG(pipe);
7986 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7987 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007988 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007989 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7990 aud_config = CPT_AUD_CFG(pipe);
7991 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007992 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007993 }
7994
Wang Xingchao9b138a82012-08-09 16:52:18 +08007995 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007996
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007997 if (IS_VALLEYVIEW(connector->dev)) {
7998 struct intel_encoder *intel_encoder;
7999 struct intel_digital_port *intel_dig_port;
8000
8001 intel_encoder = intel_attached_encoder(connector);
8002 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
8003 i = intel_dig_port->port;
8004 } else {
8005 i = I915_READ(aud_cntl_st);
8006 i = (i >> 29) & DIP_PORT_SEL_MASK;
8007 /* DIP_Port_Select, 0x1 = PortB */
8008 }
8009
Wu Fengguange0dac652011-09-05 14:25:34 +08008010 if (!i) {
8011 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
8012 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008013 eldv = IBX_ELD_VALIDB;
8014 eldv |= IBX_ELD_VALIDB << 4;
8015 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08008016 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03008017 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008018 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08008019 }
8020
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008021 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
8022 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8023 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06008024 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008025 } else {
8026 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8027 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008028
8029 if (intel_eld_uptodate(connector,
8030 aud_cntrl_st2, eldv,
8031 aud_cntl_st, IBX_ELD_ADDRESS,
8032 hdmiw_hdmiedid))
8033 return;
8034
Wu Fengguange0dac652011-09-05 14:25:34 +08008035 i = I915_READ(aud_cntrl_st2);
8036 i &= ~eldv;
8037 I915_WRITE(aud_cntrl_st2, i);
8038
8039 if (!eld[0])
8040 return;
8041
Wu Fengguange0dac652011-09-05 14:25:34 +08008042 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008043 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08008044 I915_WRITE(aud_cntl_st, i);
8045
8046 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8047 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8048 for (i = 0; i < len; i++)
8049 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8050
8051 i = I915_READ(aud_cntrl_st2);
8052 i |= eldv;
8053 I915_WRITE(aud_cntrl_st2, i);
8054}
8055
8056void intel_write_eld(struct drm_encoder *encoder,
8057 struct drm_display_mode *mode)
8058{
8059 struct drm_crtc *crtc = encoder->crtc;
8060 struct drm_connector *connector;
8061 struct drm_device *dev = encoder->dev;
8062 struct drm_i915_private *dev_priv = dev->dev_private;
8063
8064 connector = drm_select_eld(encoder, mode);
8065 if (!connector)
8066 return;
8067
8068 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8069 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03008070 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08008071 connector->encoder->base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +03008072 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08008073
8074 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
8075
8076 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03008077 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08008078}
8079
Chris Wilson560b85b2010-08-07 11:01:38 +01008080static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8081{
8082 struct drm_device *dev = crtc->dev;
8083 struct drm_i915_private *dev_priv = dev->dev_private;
8084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008085 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008086
Chris Wilson4b0e3332014-05-30 16:35:26 +03008087 if (base != intel_crtc->cursor_base) {
Chris Wilson560b85b2010-08-07 11:01:38 +01008088 /* On these chipsets we can only modify the base whilst
8089 * the cursor is disabled.
8090 */
Chris Wilson4b0e3332014-05-30 16:35:26 +03008091 if (intel_crtc->cursor_cntl) {
8092 I915_WRITE(_CURACNTR, 0);
8093 POSTING_READ(_CURACNTR);
8094 intel_crtc->cursor_cntl = 0;
8095 }
8096
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008097 I915_WRITE(_CURABASE, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008098 POSTING_READ(_CURABASE);
8099 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008100
Chris Wilson4b0e3332014-05-30 16:35:26 +03008101 /* XXX width must be 64, stride 256 => 0x00 << 28 */
8102 cntl = 0;
8103 if (base)
8104 cntl = (CURSOR_ENABLE |
Chris Wilson560b85b2010-08-07 11:01:38 +01008105 CURSOR_GAMMA_ENABLE |
Chris Wilson4b0e3332014-05-30 16:35:26 +03008106 CURSOR_FORMAT_ARGB);
8107 if (intel_crtc->cursor_cntl != cntl) {
8108 I915_WRITE(_CURACNTR, cntl);
8109 POSTING_READ(_CURACNTR);
8110 intel_crtc->cursor_cntl = cntl;
8111 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008112}
8113
8114static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8115{
8116 struct drm_device *dev = crtc->dev;
8117 struct drm_i915_private *dev_priv = dev->dev_private;
8118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8119 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008120 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008121
Chris Wilson4b0e3332014-05-30 16:35:26 +03008122 cntl = 0;
8123 if (base) {
8124 cntl = MCURSOR_GAMMA_ENABLE;
8125 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308126 case 64:
8127 cntl |= CURSOR_MODE_64_ARGB_AX;
8128 break;
8129 case 128:
8130 cntl |= CURSOR_MODE_128_ARGB_AX;
8131 break;
8132 case 256:
8133 cntl |= CURSOR_MODE_256_ARGB_AX;
8134 break;
8135 default:
8136 WARN_ON(1);
8137 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008138 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008139 cntl |= pipe << 28; /* Connect to correct pipe */
Chris Wilson560b85b2010-08-07 11:01:38 +01008140 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008141 if (intel_crtc->cursor_cntl != cntl) {
8142 I915_WRITE(CURCNTR(pipe), cntl);
8143 POSTING_READ(CURCNTR(pipe));
8144 intel_crtc->cursor_cntl = cntl;
8145 }
8146
Chris Wilson560b85b2010-08-07 11:01:38 +01008147 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008148 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01008149 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01008150}
8151
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008152static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
8153{
8154 struct drm_device *dev = crtc->dev;
8155 struct drm_i915_private *dev_priv = dev->dev_private;
8156 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8157 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008158 uint32_t cntl;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008159
Chris Wilson4b0e3332014-05-30 16:35:26 +03008160 cntl = 0;
8161 if (base) {
8162 cntl = MCURSOR_GAMMA_ENABLE;
8163 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308164 case 64:
8165 cntl |= CURSOR_MODE_64_ARGB_AX;
8166 break;
8167 case 128:
8168 cntl |= CURSOR_MODE_128_ARGB_AX;
8169 break;
8170 case 256:
8171 cntl |= CURSOR_MODE_256_ARGB_AX;
8172 break;
8173 default:
8174 WARN_ON(1);
8175 return;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008176 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008177 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008178 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8179 cntl |= CURSOR_PIPE_CSC_ENABLE;
8180
8181 if (intel_crtc->cursor_cntl != cntl) {
8182 I915_WRITE(CURCNTR(pipe), cntl);
8183 POSTING_READ(CURCNTR(pipe));
8184 intel_crtc->cursor_cntl = cntl;
8185 }
8186
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008187 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008188 I915_WRITE(CURBASE(pipe), base);
8189 POSTING_READ(CURBASE(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008190}
8191
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008192/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008193static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8194 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008195{
8196 struct drm_device *dev = crtc->dev;
8197 struct drm_i915_private *dev_priv = dev->dev_private;
8198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8199 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008200 int x = crtc->cursor_x;
8201 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008202 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008203
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008204 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008205 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008206
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008207 if (x >= intel_crtc->config.pipe_src_w)
8208 base = 0;
8209
8210 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008211 base = 0;
8212
8213 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008214 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008215 base = 0;
8216
8217 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8218 x = -x;
8219 }
8220 pos |= x << CURSOR_X_SHIFT;
8221
8222 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008223 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008224 base = 0;
8225
8226 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8227 y = -y;
8228 }
8229 pos |= y << CURSOR_Y_SHIFT;
8230
Chris Wilson4b0e3332014-05-30 16:35:26 +03008231 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008232 return;
8233
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008234 I915_WRITE(CURPOS(pipe), pos);
8235
8236 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008237 ivb_update_cursor(crtc, base);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008238 else if (IS_845G(dev) || IS_I865G(dev))
8239 i845_update_cursor(crtc, base);
8240 else
8241 i9xx_update_cursor(crtc, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008242 intel_crtc->cursor_base = base;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008243}
8244
Matt Ropere3287952014-06-10 08:28:12 -07008245/*
8246 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8247 *
8248 * Note that the object's reference will be consumed if the update fails. If
8249 * the update succeeds, the reference of the old object (if any) will be
8250 * consumed.
8251 */
8252static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8253 struct drm_i915_gem_object *obj,
8254 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008255{
8256 struct drm_device *dev = crtc->dev;
8257 struct drm_i915_private *dev_priv = dev->dev_private;
8258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008259 enum pipe pipe = intel_crtc->pipe;
Chris Wilson64f962e2014-03-26 12:38:15 +00008260 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008261 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008262 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008263
Jesse Barnes79e53942008-11-07 14:24:08 -08008264 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008265 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008266 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008267 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00008268 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008269 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008270 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008271 }
8272
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308273 /* Check for which cursor types we support */
8274 if (!((width == 64 && height == 64) ||
8275 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8276 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8277 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008278 return -EINVAL;
8279 }
8280
Chris Wilson05394f32010-11-08 19:18:58 +00008281 if (obj->base.size < width * height * 4) {
Matt Ropere3287952014-06-10 08:28:12 -07008282 DRM_DEBUG_KMS("buffer is too small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008283 ret = -ENOMEM;
8284 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008285 }
8286
Dave Airlie71acb5e2008-12-30 20:31:46 +10008287 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008288 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008289 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008290 unsigned alignment;
8291
Chris Wilsond9e86c02010-11-10 16:40:20 +00008292 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008293 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008294 ret = -EINVAL;
8295 goto fail_locked;
8296 }
8297
Chris Wilson693db182013-03-05 14:52:39 +00008298 /* Note that the w/a also requires 2 PTE of padding following
8299 * the bo. We currently fill all unused PTE with the shadow
8300 * page and so we should always have valid PTE following the
8301 * cursor preventing the VT-d warning.
8302 */
8303 alignment = 0;
8304 if (need_vtd_wa(dev))
8305 alignment = 64*1024;
8306
8307 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008308 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008309 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008310 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008311 }
8312
Chris Wilsond9e86c02010-11-10 16:40:20 +00008313 ret = i915_gem_object_put_fence(obj);
8314 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008315 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008316 goto fail_unpin;
8317 }
8318
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008319 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008320 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008321 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008322 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008323 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008324 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008325 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008326 }
Chris Wilson00731152014-05-21 12:42:56 +01008327 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008328 }
8329
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008330 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04008331 I915_WRITE(CURSIZE, (height << 12) | width);
8332
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008333 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008334 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008335 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008336 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008337 }
Jesse Barnes80824002009-09-10 15:28:06 -07008338
Daniel Vettera071fa02014-06-18 23:28:09 +02008339 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8340 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008341 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008342
Chris Wilson64f962e2014-03-26 12:38:15 +00008343 old_width = intel_crtc->cursor_width;
8344
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008345 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008346 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008347 intel_crtc->cursor_width = width;
8348 intel_crtc->cursor_height = height;
8349
Chris Wilson64f962e2014-03-26 12:38:15 +00008350 if (intel_crtc->active) {
8351 if (old_width != width)
8352 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008353 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008354 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008355
Daniel Vetterf99d7062014-06-19 16:01:59 +02008356 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8357
Jesse Barnes79e53942008-11-07 14:24:08 -08008358 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008359fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008360 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008361fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008362 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008363fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008364 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008365 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008366}
8367
Jesse Barnes79e53942008-11-07 14:24:08 -08008368static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008369 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008370{
James Simmons72034252010-08-03 01:33:19 +01008371 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008372 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008373
James Simmons72034252010-08-03 01:33:19 +01008374 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008375 intel_crtc->lut_r[i] = red[i] >> 8;
8376 intel_crtc->lut_g[i] = green[i] >> 8;
8377 intel_crtc->lut_b[i] = blue[i] >> 8;
8378 }
8379
8380 intel_crtc_load_lut(crtc);
8381}
8382
Jesse Barnes79e53942008-11-07 14:24:08 -08008383/* VESA 640x480x72Hz mode to set on the pipe */
8384static struct drm_display_mode load_detect_mode = {
8385 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8386 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8387};
8388
Daniel Vettera8bb6812014-02-10 18:00:39 +01008389struct drm_framebuffer *
8390__intel_framebuffer_create(struct drm_device *dev,
8391 struct drm_mode_fb_cmd2 *mode_cmd,
8392 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008393{
8394 struct intel_framebuffer *intel_fb;
8395 int ret;
8396
8397 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8398 if (!intel_fb) {
8399 drm_gem_object_unreference_unlocked(&obj->base);
8400 return ERR_PTR(-ENOMEM);
8401 }
8402
8403 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008404 if (ret)
8405 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008406
8407 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008408err:
8409 drm_gem_object_unreference_unlocked(&obj->base);
8410 kfree(intel_fb);
8411
8412 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008413}
8414
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008415static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008416intel_framebuffer_create(struct drm_device *dev,
8417 struct drm_mode_fb_cmd2 *mode_cmd,
8418 struct drm_i915_gem_object *obj)
8419{
8420 struct drm_framebuffer *fb;
8421 int ret;
8422
8423 ret = i915_mutex_lock_interruptible(dev);
8424 if (ret)
8425 return ERR_PTR(ret);
8426 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8427 mutex_unlock(&dev->struct_mutex);
8428
8429 return fb;
8430}
8431
Chris Wilsond2dff872011-04-19 08:36:26 +01008432static u32
8433intel_framebuffer_pitch_for_width(int width, int bpp)
8434{
8435 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8436 return ALIGN(pitch, 64);
8437}
8438
8439static u32
8440intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8441{
8442 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008443 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008444}
8445
8446static struct drm_framebuffer *
8447intel_framebuffer_create_for_mode(struct drm_device *dev,
8448 struct drm_display_mode *mode,
8449 int depth, int bpp)
8450{
8451 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008452 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008453
8454 obj = i915_gem_alloc_object(dev,
8455 intel_framebuffer_size_for_mode(mode, bpp));
8456 if (obj == NULL)
8457 return ERR_PTR(-ENOMEM);
8458
8459 mode_cmd.width = mode->hdisplay;
8460 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008461 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8462 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008463 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008464
8465 return intel_framebuffer_create(dev, &mode_cmd, obj);
8466}
8467
8468static struct drm_framebuffer *
8469mode_fits_in_fbdev(struct drm_device *dev,
8470 struct drm_display_mode *mode)
8471{
Daniel Vetter4520f532013-10-09 09:18:51 +02008472#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008473 struct drm_i915_private *dev_priv = dev->dev_private;
8474 struct drm_i915_gem_object *obj;
8475 struct drm_framebuffer *fb;
8476
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008477 if (!dev_priv->fbdev)
8478 return NULL;
8479
8480 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008481 return NULL;
8482
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008483 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008484 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008485
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008486 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008487 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8488 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008489 return NULL;
8490
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008491 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008492 return NULL;
8493
8494 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008495#else
8496 return NULL;
8497#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008498}
8499
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008500bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008501 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008502 struct intel_load_detect_pipe *old,
8503 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008504{
8505 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008506 struct intel_encoder *intel_encoder =
8507 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008508 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008509 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008510 struct drm_crtc *crtc = NULL;
8511 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008512 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008513 struct drm_mode_config *config = &dev->mode_config;
8514 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008515
Chris Wilsond2dff872011-04-19 08:36:26 +01008516 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008517 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008518 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008519
Rob Clark51fd3712013-11-19 12:10:12 -05008520 drm_modeset_acquire_init(ctx, 0);
8521
8522retry:
8523 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8524 if (ret)
8525 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008526
Jesse Barnes79e53942008-11-07 14:24:08 -08008527 /*
8528 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008529 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008530 * - if the connector already has an assigned crtc, use it (but make
8531 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008532 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008533 * - try to find the first unused crtc that can drive this connector,
8534 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008535 */
8536
8537 /* See if we already have a CRTC for this connector */
8538 if (encoder->crtc) {
8539 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008540
Rob Clark51fd3712013-11-19 12:10:12 -05008541 ret = drm_modeset_lock(&crtc->mutex, ctx);
8542 if (ret)
8543 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008544
Daniel Vetter24218aa2012-08-12 19:27:11 +02008545 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008546 old->load_detect_temp = false;
8547
8548 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008549 if (connector->dpms != DRM_MODE_DPMS_ON)
8550 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008551
Chris Wilson71731882011-04-19 23:10:58 +01008552 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008553 }
8554
8555 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008556 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008557 i++;
8558 if (!(encoder->possible_crtcs & (1 << i)))
8559 continue;
8560 if (!possible_crtc->enabled) {
8561 crtc = possible_crtc;
8562 break;
8563 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008564 }
8565
8566 /*
8567 * If we didn't find an unused CRTC, don't use any.
8568 */
8569 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008570 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008571 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008572 }
8573
Rob Clark51fd3712013-11-19 12:10:12 -05008574 ret = drm_modeset_lock(&crtc->mutex, ctx);
8575 if (ret)
8576 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008577 intel_encoder->new_crtc = to_intel_crtc(crtc);
8578 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008579
8580 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008581 intel_crtc->new_enabled = true;
8582 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008583 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008584 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008585 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008586
Chris Wilson64927112011-04-20 07:25:26 +01008587 if (!mode)
8588 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008589
Chris Wilsond2dff872011-04-19 08:36:26 +01008590 /* We need a framebuffer large enough to accommodate all accesses
8591 * that the plane may generate whilst we perform load detection.
8592 * We can not rely on the fbcon either being present (we get called
8593 * during its initialisation to detect all boot displays, or it may
8594 * not even exist) or that it is large enough to satisfy the
8595 * requested mode.
8596 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008597 fb = mode_fits_in_fbdev(dev, mode);
8598 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008599 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008600 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8601 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008602 } else
8603 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008604 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008605 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008606 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008607 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008608
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008609 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008610 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008611 if (old->release_fb)
8612 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008613 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008614 }
Chris Wilson71731882011-04-19 23:10:58 +01008615
Jesse Barnes79e53942008-11-07 14:24:08 -08008616 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008617 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008618 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008619
8620 fail:
8621 intel_crtc->new_enabled = crtc->enabled;
8622 if (intel_crtc->new_enabled)
8623 intel_crtc->new_config = &intel_crtc->config;
8624 else
8625 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008626fail_unlock:
8627 if (ret == -EDEADLK) {
8628 drm_modeset_backoff(ctx);
8629 goto retry;
8630 }
8631
8632 drm_modeset_drop_locks(ctx);
8633 drm_modeset_acquire_fini(ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008634
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008635 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008636}
8637
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008638void intel_release_load_detect_pipe(struct drm_connector *connector,
Rob Clark51fd3712013-11-19 12:10:12 -05008639 struct intel_load_detect_pipe *old,
8640 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008641{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008642 struct intel_encoder *intel_encoder =
8643 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008644 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008645 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008647
Chris Wilsond2dff872011-04-19 08:36:26 +01008648 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008649 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008650 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008651
Chris Wilson8261b192011-04-19 23:18:09 +01008652 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008653 to_intel_connector(connector)->new_encoder = NULL;
8654 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008655 intel_crtc->new_enabled = false;
8656 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008657 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008658
Daniel Vetter36206362012-12-10 20:42:17 +01008659 if (old->release_fb) {
8660 drm_framebuffer_unregister_private(old->release_fb);
8661 drm_framebuffer_unreference(old->release_fb);
8662 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008663
Rob Clark51fd3712013-11-19 12:10:12 -05008664 goto unlock;
Chris Wilson0622a532011-04-21 09:32:11 +01008665 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008666 }
8667
Eric Anholtc751ce42010-03-25 11:48:48 -07008668 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008669 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8670 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008671
Rob Clark51fd3712013-11-19 12:10:12 -05008672unlock:
8673 drm_modeset_drop_locks(ctx);
8674 drm_modeset_acquire_fini(ctx);
Jesse Barnes79e53942008-11-07 14:24:08 -08008675}
8676
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008677static int i9xx_pll_refclk(struct drm_device *dev,
8678 const struct intel_crtc_config *pipe_config)
8679{
8680 struct drm_i915_private *dev_priv = dev->dev_private;
8681 u32 dpll = pipe_config->dpll_hw_state.dpll;
8682
8683 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008684 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008685 else if (HAS_PCH_SPLIT(dev))
8686 return 120000;
8687 else if (!IS_GEN2(dev))
8688 return 96000;
8689 else
8690 return 48000;
8691}
8692
Jesse Barnes79e53942008-11-07 14:24:08 -08008693/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008694static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8695 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008696{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008697 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008698 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008699 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008700 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008701 u32 fp;
8702 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008703 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008704
8705 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008706 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008707 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008708 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008709
8710 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008711 if (IS_PINEVIEW(dev)) {
8712 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8713 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008714 } else {
8715 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8716 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8717 }
8718
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008719 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008720 if (IS_PINEVIEW(dev))
8721 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8722 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008723 else
8724 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008725 DPLL_FPA01_P1_POST_DIV_SHIFT);
8726
8727 switch (dpll & DPLL_MODE_MASK) {
8728 case DPLLB_MODE_DAC_SERIAL:
8729 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8730 5 : 10;
8731 break;
8732 case DPLLB_MODE_LVDS:
8733 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8734 7 : 14;
8735 break;
8736 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008737 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008738 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008739 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008740 }
8741
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008742 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008743 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008744 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008745 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008746 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008747 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008748 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008749
8750 if (is_lvds) {
8751 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8752 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008753
8754 if (lvds & LVDS_CLKB_POWER_UP)
8755 clock.p2 = 7;
8756 else
8757 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008758 } else {
8759 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8760 clock.p1 = 2;
8761 else {
8762 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8763 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8764 }
8765 if (dpll & PLL_P2_DIVIDE_BY_4)
8766 clock.p2 = 4;
8767 else
8768 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008769 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008770
8771 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008772 }
8773
Ville Syrjälä18442d02013-09-13 16:00:08 +03008774 /*
8775 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008776 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008777 * encoder's get_config() function.
8778 */
8779 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008780}
8781
Ville Syrjälä6878da02013-09-13 15:59:11 +03008782int intel_dotclock_calculate(int link_freq,
8783 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008784{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008785 /*
8786 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008787 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008788 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008789 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008790 *
8791 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008792 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008793 */
8794
Ville Syrjälä6878da02013-09-13 15:59:11 +03008795 if (!m_n->link_n)
8796 return 0;
8797
8798 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8799}
8800
Ville Syrjälä18442d02013-09-13 16:00:08 +03008801static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8802 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008803{
8804 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008805
8806 /* read out port_clock from the DPLL */
8807 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008808
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008809 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008810 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008811 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008812 * agree once we know their relationship in the encoder's
8813 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008814 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008815 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008816 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8817 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008818}
8819
8820/** Returns the currently programmed mode of the given pipe. */
8821struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8822 struct drm_crtc *crtc)
8823{
Jesse Barnes548f2452011-02-17 10:40:53 -08008824 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008826 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008827 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008828 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008829 int htot = I915_READ(HTOTAL(cpu_transcoder));
8830 int hsync = I915_READ(HSYNC(cpu_transcoder));
8831 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8832 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008833 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008834
8835 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8836 if (!mode)
8837 return NULL;
8838
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008839 /*
8840 * Construct a pipe_config sufficient for getting the clock info
8841 * back out of crtc_clock_get.
8842 *
8843 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8844 * to use a real value here instead.
8845 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008846 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008847 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008848 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8849 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8850 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008851 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8852
Ville Syrjälä773ae032013-09-23 17:48:20 +03008853 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008854 mode->hdisplay = (htot & 0xffff) + 1;
8855 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8856 mode->hsync_start = (hsync & 0xffff) + 1;
8857 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8858 mode->vdisplay = (vtot & 0xffff) + 1;
8859 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8860 mode->vsync_start = (vsync & 0xffff) + 1;
8861 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8862
8863 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008864
8865 return mode;
8866}
8867
Daniel Vettercc365132014-06-18 13:59:13 +02008868static void intel_increase_pllclock(struct drm_device *dev,
8869 enum pipe pipe)
Jesse Barnes652c3932009-08-17 13:31:43 -07008870{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008871 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008872 int dpll_reg = DPLL(pipe);
8873 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008874
Sonika Jindalbaff2962014-07-22 11:16:35 +05308875 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008876 return;
8877
8878 if (!dev_priv->lvds_downclock_avail)
8879 return;
8880
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008881 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008882 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008883 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008884
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008885 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008886
8887 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8888 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008889 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008890
Jesse Barnes652c3932009-08-17 13:31:43 -07008891 dpll = I915_READ(dpll_reg);
8892 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008893 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008894 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008895}
8896
8897static void intel_decrease_pllclock(struct drm_crtc *crtc)
8898{
8899 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008900 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008901 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008902
Sonika Jindalbaff2962014-07-22 11:16:35 +05308903 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008904 return;
8905
8906 if (!dev_priv->lvds_downclock_avail)
8907 return;
8908
8909 /*
8910 * Since this is called by a timer, we should never get here in
8911 * the manual case.
8912 */
8913 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008914 int pipe = intel_crtc->pipe;
8915 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008916 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008917
Zhao Yakui44d98a62009-10-09 11:39:40 +08008918 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008919
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008920 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008921
Chris Wilson074b5e12012-05-02 12:07:06 +01008922 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008923 dpll |= DISPLAY_RATE_SELECT_FPA1;
8924 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008925 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008926 dpll = I915_READ(dpll_reg);
8927 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008928 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008929 }
8930
8931}
8932
Chris Wilsonf047e392012-07-21 12:31:41 +01008933void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008934{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008935 struct drm_i915_private *dev_priv = dev->dev_private;
8936
Chris Wilsonf62a0072014-02-21 17:55:39 +00008937 if (dev_priv->mm.busy)
8938 return;
8939
Paulo Zanoni43694d62014-03-07 20:08:08 -03008940 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008941 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008942 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008943}
8944
8945void intel_mark_idle(struct drm_device *dev)
8946{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008947 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008948 struct drm_crtc *crtc;
8949
Chris Wilsonf62a0072014-02-21 17:55:39 +00008950 if (!dev_priv->mm.busy)
8951 return;
8952
8953 dev_priv->mm.busy = false;
8954
Jani Nikulad330a952014-01-21 11:24:25 +02008955 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008956 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008957
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008958 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008959 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008960 continue;
8961
8962 intel_decrease_pllclock(crtc);
8963 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008964
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008965 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008966 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008967
8968out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008969 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008970}
8971
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07008972
Daniel Vetterf99d7062014-06-19 16:01:59 +02008973/**
8974 * intel_mark_fb_busy - mark given planes as busy
8975 * @dev: DRM device
8976 * @frontbuffer_bits: bits for the affected planes
8977 * @ring: optional ring for asynchronous commands
8978 *
8979 * This function gets called every time the screen contents change. It can be
8980 * used to keep e.g. the update rate at the nominal refresh rate with DRRS.
8981 */
8982static void intel_mark_fb_busy(struct drm_device *dev,
8983 unsigned frontbuffer_bits,
8984 struct intel_engine_cs *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008985{
Daniel Vettercc365132014-06-18 13:59:13 +02008986 enum pipe pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07008987
Jani Nikulad330a952014-01-21 11:24:25 +02008988 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008989 return;
8990
Daniel Vettercc365132014-06-18 13:59:13 +02008991 for_each_pipe(pipe) {
Daniel Vetterf99d7062014-06-19 16:01:59 +02008992 if (!(frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)))
Jesse Barnes652c3932009-08-17 13:31:43 -07008993 continue;
8994
Daniel Vettercc365132014-06-18 13:59:13 +02008995 intel_increase_pllclock(dev, pipe);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008996 if (ring && intel_fbc_enabled(dev))
8997 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008998 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008999}
9000
Daniel Vetterf99d7062014-06-19 16:01:59 +02009001/**
9002 * intel_fb_obj_invalidate - invalidate frontbuffer object
9003 * @obj: GEM object to invalidate
9004 * @ring: set for asynchronous rendering
9005 *
9006 * This function gets called every time rendering on the given object starts and
9007 * frontbuffer caching (fbc, low refresh rate for DRRS, panel self refresh) must
9008 * be invalidated. If @ring is non-NULL any subsequent invalidation will be delayed
9009 * until the rendering completes or a flip on this frontbuffer plane is
9010 * scheduled.
9011 */
9012void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
9013 struct intel_engine_cs *ring)
9014{
9015 struct drm_device *dev = obj->base.dev;
9016 struct drm_i915_private *dev_priv = dev->dev_private;
9017
9018 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
9019
9020 if (!obj->frontbuffer_bits)
9021 return;
9022
9023 if (ring) {
9024 mutex_lock(&dev_priv->fb_tracking.lock);
9025 dev_priv->fb_tracking.busy_bits
9026 |= obj->frontbuffer_bits;
9027 dev_priv->fb_tracking.flip_bits
9028 &= ~obj->frontbuffer_bits;
9029 mutex_unlock(&dev_priv->fb_tracking.lock);
9030 }
9031
9032 intel_mark_fb_busy(dev, obj->frontbuffer_bits, ring);
9033
Daniel Vetter9ca15302014-07-11 10:30:16 -07009034 intel_edp_psr_invalidate(dev, obj->frontbuffer_bits);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009035}
9036
9037/**
9038 * intel_frontbuffer_flush - flush frontbuffer
9039 * @dev: DRM device
9040 * @frontbuffer_bits: frontbuffer plane tracking bits
9041 *
9042 * This function gets called every time rendering on the given planes has
9043 * completed and frontbuffer caching can be started again. Flushes will get
9044 * delayed if they're blocked by some oustanding asynchronous rendering.
9045 *
9046 * Can be called without any locks held.
9047 */
9048void intel_frontbuffer_flush(struct drm_device *dev,
9049 unsigned frontbuffer_bits)
9050{
9051 struct drm_i915_private *dev_priv = dev->dev_private;
9052
9053 /* Delay flushing when rings are still busy.*/
9054 mutex_lock(&dev_priv->fb_tracking.lock);
9055 frontbuffer_bits &= ~dev_priv->fb_tracking.busy_bits;
9056 mutex_unlock(&dev_priv->fb_tracking.lock);
9057
9058 intel_mark_fb_busy(dev, frontbuffer_bits, NULL);
9059
Daniel Vetter9ca15302014-07-11 10:30:16 -07009060 intel_edp_psr_flush(dev, frontbuffer_bits);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009061}
9062
9063/**
9064 * intel_fb_obj_flush - flush frontbuffer object
9065 * @obj: GEM object to flush
9066 * @retire: set when retiring asynchronous rendering
9067 *
9068 * This function gets called every time rendering on the given object has
9069 * completed and frontbuffer caching can be started again. If @retire is true
9070 * then any delayed flushes will be unblocked.
9071 */
9072void intel_fb_obj_flush(struct drm_i915_gem_object *obj,
9073 bool retire)
9074{
9075 struct drm_device *dev = obj->base.dev;
9076 struct drm_i915_private *dev_priv = dev->dev_private;
9077 unsigned frontbuffer_bits;
9078
9079 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
9080
9081 if (!obj->frontbuffer_bits)
9082 return;
9083
9084 frontbuffer_bits = obj->frontbuffer_bits;
9085
9086 if (retire) {
9087 mutex_lock(&dev_priv->fb_tracking.lock);
9088 /* Filter out new bits since rendering started. */
9089 frontbuffer_bits &= dev_priv->fb_tracking.busy_bits;
9090
9091 dev_priv->fb_tracking.busy_bits &= ~frontbuffer_bits;
9092 mutex_unlock(&dev_priv->fb_tracking.lock);
9093 }
9094
9095 intel_frontbuffer_flush(dev, frontbuffer_bits);
9096}
9097
9098/**
9099 * intel_frontbuffer_flip_prepare - prepare asnychronous frontbuffer flip
9100 * @dev: DRM device
9101 * @frontbuffer_bits: frontbuffer plane tracking bits
9102 *
9103 * This function gets called after scheduling a flip on @obj. The actual
9104 * frontbuffer flushing will be delayed until completion is signalled with
9105 * intel_frontbuffer_flip_complete. If an invalidate happens in between this
9106 * flush will be cancelled.
9107 *
9108 * Can be called without any locks held.
9109 */
9110void intel_frontbuffer_flip_prepare(struct drm_device *dev,
9111 unsigned frontbuffer_bits)
9112{
9113 struct drm_i915_private *dev_priv = dev->dev_private;
9114
9115 mutex_lock(&dev_priv->fb_tracking.lock);
9116 dev_priv->fb_tracking.flip_bits
9117 |= frontbuffer_bits;
9118 mutex_unlock(&dev_priv->fb_tracking.lock);
9119}
9120
9121/**
9122 * intel_frontbuffer_flip_complete - complete asynchronous frontbuffer flush
9123 * @dev: DRM device
9124 * @frontbuffer_bits: frontbuffer plane tracking bits
9125 *
9126 * This function gets called after the flip has been latched and will complete
9127 * on the next vblank. It will execute the fush if it hasn't been cancalled yet.
9128 *
9129 * Can be called without any locks held.
9130 */
9131void intel_frontbuffer_flip_complete(struct drm_device *dev,
9132 unsigned frontbuffer_bits)
9133{
9134 struct drm_i915_private *dev_priv = dev->dev_private;
9135
9136 mutex_lock(&dev_priv->fb_tracking.lock);
9137 /* Mask any cancelled flips. */
9138 frontbuffer_bits &= dev_priv->fb_tracking.flip_bits;
9139 dev_priv->fb_tracking.flip_bits &= ~frontbuffer_bits;
9140 mutex_unlock(&dev_priv->fb_tracking.lock);
9141
9142 intel_frontbuffer_flush(dev, frontbuffer_bits);
9143}
9144
Jesse Barnes79e53942008-11-07 14:24:08 -08009145static void intel_crtc_destroy(struct drm_crtc *crtc)
9146{
9147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009148 struct drm_device *dev = crtc->dev;
9149 struct intel_unpin_work *work;
9150 unsigned long flags;
9151
9152 spin_lock_irqsave(&dev->event_lock, flags);
9153 work = intel_crtc->unpin_work;
9154 intel_crtc->unpin_work = NULL;
9155 spin_unlock_irqrestore(&dev->event_lock, flags);
9156
9157 if (work) {
9158 cancel_work_sync(&work->work);
9159 kfree(work);
9160 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009161
9162 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009163
Jesse Barnes79e53942008-11-07 14:24:08 -08009164 kfree(intel_crtc);
9165}
9166
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009167static void intel_unpin_work_fn(struct work_struct *__work)
9168{
9169 struct intel_unpin_work *work =
9170 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009171 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009172 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009173
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009174 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009175 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009176 drm_gem_object_unreference(&work->pending_flip_obj->base);
9177 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009178
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009179 intel_update_fbc(dev);
9180 mutex_unlock(&dev->struct_mutex);
9181
Daniel Vetterf99d7062014-06-19 16:01:59 +02009182 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9183
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009184 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9185 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9186
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009187 kfree(work);
9188}
9189
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009190static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009191 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009192{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009193 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9195 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009196 unsigned long flags;
9197
9198 /* Ignore early vblank irqs */
9199 if (intel_crtc == NULL)
9200 return;
9201
9202 spin_lock_irqsave(&dev->event_lock, flags);
9203 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009204
9205 /* Ensure we don't miss a work->pending update ... */
9206 smp_rmb();
9207
9208 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009209 spin_unlock_irqrestore(&dev->event_lock, flags);
9210 return;
9211 }
9212
Chris Wilsone7d841c2012-12-03 11:36:30 +00009213 /* and that the unpin work is consistent wrt ->pending. */
9214 smp_rmb();
9215
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009216 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009217
Rob Clark45a066e2012-10-08 14:50:40 -05009218 if (work->event)
9219 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009220
Daniel Vetter87b6b102014-05-15 15:33:46 +02009221 drm_crtc_vblank_put(crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009222
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009223 spin_unlock_irqrestore(&dev->event_lock, flags);
9224
Daniel Vetter2c10d572012-12-20 21:24:07 +01009225 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009226
9227 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07009228
9229 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009230}
9231
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009232void intel_finish_page_flip(struct drm_device *dev, int pipe)
9233{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009234 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009235 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9236
Mario Kleiner49b14a52010-12-09 07:00:07 +01009237 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009238}
9239
9240void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9241{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009242 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009243 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9244
Mario Kleiner49b14a52010-12-09 07:00:07 +01009245 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009246}
9247
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009248/* Is 'a' after or equal to 'b'? */
9249static bool g4x_flip_count_after_eq(u32 a, u32 b)
9250{
9251 return !((a - b) & 0x80000000);
9252}
9253
9254static bool page_flip_finished(struct intel_crtc *crtc)
9255{
9256 struct drm_device *dev = crtc->base.dev;
9257 struct drm_i915_private *dev_priv = dev->dev_private;
9258
9259 /*
9260 * The relevant registers doen't exist on pre-ctg.
9261 * As the flip done interrupt doesn't trigger for mmio
9262 * flips on gmch platforms, a flip count check isn't
9263 * really needed there. But since ctg has the registers,
9264 * include it in the check anyway.
9265 */
9266 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9267 return true;
9268
9269 /*
9270 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9271 * used the same base address. In that case the mmio flip might
9272 * have completed, but the CS hasn't even executed the flip yet.
9273 *
9274 * A flip count check isn't enough as the CS might have updated
9275 * the base address just after start of vblank, but before we
9276 * managed to process the interrupt. This means we'd complete the
9277 * CS flip too soon.
9278 *
9279 * Combining both checks should get us a good enough result. It may
9280 * still happen that the CS flip has been executed, but has not
9281 * yet actually completed. But in case the base address is the same
9282 * anyway, we don't really care.
9283 */
9284 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9285 crtc->unpin_work->gtt_offset &&
9286 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9287 crtc->unpin_work->flip_count);
9288}
9289
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009290void intel_prepare_page_flip(struct drm_device *dev, int plane)
9291{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009292 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009293 struct intel_crtc *intel_crtc =
9294 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9295 unsigned long flags;
9296
Chris Wilsone7d841c2012-12-03 11:36:30 +00009297 /* NB: An MMIO update of the plane base pointer will also
9298 * generate a page-flip completion irq, i.e. every modeset
9299 * is also accompanied by a spurious intel_prepare_page_flip().
9300 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009301 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009302 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009303 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009304 spin_unlock_irqrestore(&dev->event_lock, flags);
9305}
9306
Robin Schroereba905b2014-05-18 02:24:50 +02009307static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009308{
9309 /* Ensure that the work item is consistent when activating it ... */
9310 smp_wmb();
9311 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9312 /* and that it is marked active as soon as the irq could fire. */
9313 smp_wmb();
9314}
9315
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009316static int intel_gen2_queue_flip(struct drm_device *dev,
9317 struct drm_crtc *crtc,
9318 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009319 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009320 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009321 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009322{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009324 u32 flip_mask;
9325 int ret;
9326
Daniel Vetter6d90c952012-04-26 23:28:05 +02009327 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009328 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009329 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009330
9331 /* Can't queue multiple flips, so wait for the previous
9332 * one to finish before executing the next.
9333 */
9334 if (intel_crtc->plane)
9335 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9336 else
9337 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009338 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9339 intel_ring_emit(ring, MI_NOOP);
9340 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9341 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9342 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009343 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009344 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009345
9346 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009347 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009348 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009349}
9350
9351static int intel_gen3_queue_flip(struct drm_device *dev,
9352 struct drm_crtc *crtc,
9353 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009354 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009355 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009356 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009357{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009359 u32 flip_mask;
9360 int ret;
9361
Daniel Vetter6d90c952012-04-26 23:28:05 +02009362 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009363 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009364 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009365
9366 if (intel_crtc->plane)
9367 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9368 else
9369 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009370 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9371 intel_ring_emit(ring, MI_NOOP);
9372 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9373 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9374 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009375 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009376 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009377
Chris Wilsone7d841c2012-12-03 11:36:30 +00009378 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009379 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009380 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009381}
9382
9383static int intel_gen4_queue_flip(struct drm_device *dev,
9384 struct drm_crtc *crtc,
9385 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009386 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009387 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009388 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009389{
9390 struct drm_i915_private *dev_priv = dev->dev_private;
9391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9392 uint32_t pf, pipesrc;
9393 int ret;
9394
Daniel Vetter6d90c952012-04-26 23:28:05 +02009395 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009396 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009397 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009398
9399 /* i965+ uses the linear or tiled offsets from the
9400 * Display Registers (which do not change across a page-flip)
9401 * so we need only reprogram the base address.
9402 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009403 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9404 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9405 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009406 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009407 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009408
9409 /* XXX Enabling the panel-fitter across page-flip is so far
9410 * untested on non-native modes, so ignore it for now.
9411 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9412 */
9413 pf = 0;
9414 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009415 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009416
9417 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009418 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009419 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009420}
9421
9422static int intel_gen6_queue_flip(struct drm_device *dev,
9423 struct drm_crtc *crtc,
9424 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009425 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009426 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009427 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009428{
9429 struct drm_i915_private *dev_priv = dev->dev_private;
9430 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9431 uint32_t pf, pipesrc;
9432 int ret;
9433
Daniel Vetter6d90c952012-04-26 23:28:05 +02009434 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009435 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009436 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009437
Daniel Vetter6d90c952012-04-26 23:28:05 +02009438 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9439 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9440 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009441 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009442
Chris Wilson99d9acd2012-04-17 20:37:00 +01009443 /* Contrary to the suggestions in the documentation,
9444 * "Enable Panel Fitter" does not seem to be required when page
9445 * flipping with a non-native mode, and worse causes a normal
9446 * modeset to fail.
9447 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9448 */
9449 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009450 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009451 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009452
9453 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009454 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009455 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009456}
9457
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009458static int intel_gen7_queue_flip(struct drm_device *dev,
9459 struct drm_crtc *crtc,
9460 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009461 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009462 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009463 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009464{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009465 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009466 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009467 int len, ret;
9468
Robin Schroereba905b2014-05-18 02:24:50 +02009469 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009470 case PLANE_A:
9471 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9472 break;
9473 case PLANE_B:
9474 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9475 break;
9476 case PLANE_C:
9477 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9478 break;
9479 default:
9480 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009481 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009482 }
9483
Chris Wilsonffe74d72013-08-26 20:58:12 +01009484 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009485 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009486 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009487 /*
9488 * On Gen 8, SRM is now taking an extra dword to accommodate
9489 * 48bits addresses, and we need a NOOP for the batch size to
9490 * stay even.
9491 */
9492 if (IS_GEN8(dev))
9493 len += 2;
9494 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009495
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009496 /*
9497 * BSpec MI_DISPLAY_FLIP for IVB:
9498 * "The full packet must be contained within the same cache line."
9499 *
9500 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9501 * cacheline, if we ever start emitting more commands before
9502 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9503 * then do the cacheline alignment, and finally emit the
9504 * MI_DISPLAY_FLIP.
9505 */
9506 ret = intel_ring_cacheline_align(ring);
9507 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009508 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009509
Chris Wilsonffe74d72013-08-26 20:58:12 +01009510 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009511 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009512 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009513
Chris Wilsonffe74d72013-08-26 20:58:12 +01009514 /* Unmask the flip-done completion message. Note that the bspec says that
9515 * we should do this for both the BCS and RCS, and that we must not unmask
9516 * more than one flip event at any time (or ensure that one flip message
9517 * can be sent by waiting for flip-done prior to queueing new flips).
9518 * Experimentation says that BCS works despite DERRMR masking all
9519 * flip-done completion events and that unmasking all planes at once
9520 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9521 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9522 */
9523 if (ring->id == RCS) {
9524 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9525 intel_ring_emit(ring, DERRMR);
9526 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9527 DERRMR_PIPEB_PRI_FLIP_DONE |
9528 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009529 if (IS_GEN8(dev))
9530 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9531 MI_SRM_LRM_GLOBAL_GTT);
9532 else
9533 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9534 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009535 intel_ring_emit(ring, DERRMR);
9536 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009537 if (IS_GEN8(dev)) {
9538 intel_ring_emit(ring, 0);
9539 intel_ring_emit(ring, MI_NOOP);
9540 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009541 }
9542
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009543 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009544 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009545 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009546 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009547
9548 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009549 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009550 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009551}
9552
Sourab Gupta84c33a62014-06-02 16:47:17 +05309553static bool use_mmio_flip(struct intel_engine_cs *ring,
9554 struct drm_i915_gem_object *obj)
9555{
9556 /*
9557 * This is not being used for older platforms, because
9558 * non-availability of flip done interrupt forces us to use
9559 * CS flips. Older platforms derive flip done using some clever
9560 * tricks involving the flip_pending status bits and vblank irqs.
9561 * So using MMIO flips there would disrupt this mechanism.
9562 */
9563
Chris Wilson8e09bf82014-07-08 10:40:30 +01009564 if (ring == NULL)
9565 return true;
9566
Sourab Gupta84c33a62014-06-02 16:47:17 +05309567 if (INTEL_INFO(ring->dev)->gen < 5)
9568 return false;
9569
9570 if (i915.use_mmio_flip < 0)
9571 return false;
9572 else if (i915.use_mmio_flip > 0)
9573 return true;
9574 else
9575 return ring != obj->ring;
9576}
9577
9578static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9579{
9580 struct drm_device *dev = intel_crtc->base.dev;
9581 struct drm_i915_private *dev_priv = dev->dev_private;
9582 struct intel_framebuffer *intel_fb =
9583 to_intel_framebuffer(intel_crtc->base.primary->fb);
9584 struct drm_i915_gem_object *obj = intel_fb->obj;
9585 u32 dspcntr;
9586 u32 reg;
9587
9588 intel_mark_page_flip_active(intel_crtc);
9589
9590 reg = DSPCNTR(intel_crtc->plane);
9591 dspcntr = I915_READ(reg);
9592
9593 if (INTEL_INFO(dev)->gen >= 4) {
9594 if (obj->tiling_mode != I915_TILING_NONE)
9595 dspcntr |= DISPPLANE_TILED;
9596 else
9597 dspcntr &= ~DISPPLANE_TILED;
9598 }
9599 I915_WRITE(reg, dspcntr);
9600
9601 I915_WRITE(DSPSURF(intel_crtc->plane),
9602 intel_crtc->unpin_work->gtt_offset);
9603 POSTING_READ(DSPSURF(intel_crtc->plane));
9604}
9605
9606static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9607{
9608 struct intel_engine_cs *ring;
9609 int ret;
9610
9611 lockdep_assert_held(&obj->base.dev->struct_mutex);
9612
9613 if (!obj->last_write_seqno)
9614 return 0;
9615
9616 ring = obj->ring;
9617
9618 if (i915_seqno_passed(ring->get_seqno(ring, true),
9619 obj->last_write_seqno))
9620 return 0;
9621
9622 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9623 if (ret)
9624 return ret;
9625
9626 if (WARN_ON(!ring->irq_get(ring)))
9627 return 0;
9628
9629 return 1;
9630}
9631
9632void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9633{
9634 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9635 struct intel_crtc *intel_crtc;
9636 unsigned long irq_flags;
9637 u32 seqno;
9638
9639 seqno = ring->get_seqno(ring, false);
9640
9641 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9642 for_each_intel_crtc(ring->dev, intel_crtc) {
9643 struct intel_mmio_flip *mmio_flip;
9644
9645 mmio_flip = &intel_crtc->mmio_flip;
9646 if (mmio_flip->seqno == 0)
9647 continue;
9648
9649 if (ring->id != mmio_flip->ring_id)
9650 continue;
9651
9652 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9653 intel_do_mmio_flip(intel_crtc);
9654 mmio_flip->seqno = 0;
9655 ring->irq_put(ring);
9656 }
9657 }
9658 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9659}
9660
9661static int intel_queue_mmio_flip(struct drm_device *dev,
9662 struct drm_crtc *crtc,
9663 struct drm_framebuffer *fb,
9664 struct drm_i915_gem_object *obj,
9665 struct intel_engine_cs *ring,
9666 uint32_t flags)
9667{
9668 struct drm_i915_private *dev_priv = dev->dev_private;
9669 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9670 unsigned long irq_flags;
9671 int ret;
9672
9673 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9674 return -EBUSY;
9675
9676 ret = intel_postpone_flip(obj);
9677 if (ret < 0)
9678 return ret;
9679 if (ret == 0) {
9680 intel_do_mmio_flip(intel_crtc);
9681 return 0;
9682 }
9683
9684 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9685 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9686 intel_crtc->mmio_flip.ring_id = obj->ring->id;
9687 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9688
9689 /*
9690 * Double check to catch cases where irq fired before
9691 * mmio flip data was ready
9692 */
9693 intel_notify_mmio_flip(obj->ring);
9694 return 0;
9695}
9696
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009697static int intel_default_queue_flip(struct drm_device *dev,
9698 struct drm_crtc *crtc,
9699 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009700 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009701 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009702 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009703{
9704 return -ENODEV;
9705}
9706
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009707static int intel_crtc_page_flip(struct drm_crtc *crtc,
9708 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009709 struct drm_pending_vblank_event *event,
9710 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009711{
9712 struct drm_device *dev = crtc->dev;
9713 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009714 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009715 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009716 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009717 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009718 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009719 struct intel_engine_cs *ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009720 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009721 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009722
Matt Roper2ff8fde2014-07-08 07:50:07 -07009723 /*
9724 * drm_mode_page_flip_ioctl() should already catch this, but double
9725 * check to be safe. In the future we may enable pageflipping from
9726 * a disabled primary plane.
9727 */
9728 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9729 return -EBUSY;
9730
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009731 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009732 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009733 return -EINVAL;
9734
9735 /*
9736 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9737 * Note that pitch changes could also affect these register.
9738 */
9739 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009740 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9741 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009742 return -EINVAL;
9743
Chris Wilsonf900db42014-02-20 09:26:13 +00009744 if (i915_terminally_wedged(&dev_priv->gpu_error))
9745 goto out_hang;
9746
Daniel Vetterb14c5672013-09-19 12:18:32 +02009747 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009748 if (work == NULL)
9749 return -ENOMEM;
9750
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009751 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009752 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009753 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009754 INIT_WORK(&work->work, intel_unpin_work_fn);
9755
Daniel Vetter87b6b102014-05-15 15:33:46 +02009756 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009757 if (ret)
9758 goto free_work;
9759
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009760 /* We borrow the event spin lock for protecting unpin_work */
9761 spin_lock_irqsave(&dev->event_lock, flags);
9762 if (intel_crtc->unpin_work) {
9763 spin_unlock_irqrestore(&dev->event_lock, flags);
9764 kfree(work);
Daniel Vetter87b6b102014-05-15 15:33:46 +02009765 drm_crtc_vblank_put(crtc);
Chris Wilson468f0b42010-05-27 13:18:13 +01009766
9767 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009768 return -EBUSY;
9769 }
9770 intel_crtc->unpin_work = work;
9771 spin_unlock_irqrestore(&dev->event_lock, flags);
9772
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009773 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9774 flush_workqueue(dev_priv->wq);
9775
Chris Wilson79158102012-05-23 11:13:58 +01009776 ret = i915_mutex_lock_interruptible(dev);
9777 if (ret)
9778 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009779
Jesse Barnes75dfca82010-02-10 15:09:44 -08009780 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009781 drm_gem_object_reference(&work->old_fb_obj->base);
9782 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009783
Matt Roperf4510a22014-04-01 15:22:40 -07009784 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009785
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009786 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009787
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009788 work->enable_stall_check = true;
9789
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009790 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009791 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009792
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009793 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009794 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009795
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009796 if (IS_VALLEYVIEW(dev)) {
9797 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009798 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9799 /* vlv: DISPLAY_FLIP fails to change tiling */
9800 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009801 } else if (IS_IVYBRIDGE(dev)) {
9802 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009803 } else if (INTEL_INFO(dev)->gen >= 7) {
9804 ring = obj->ring;
9805 if (ring == NULL || ring->id != RCS)
9806 ring = &dev_priv->ring[BCS];
9807 } else {
9808 ring = &dev_priv->ring[RCS];
9809 }
9810
9811 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009812 if (ret)
9813 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009814
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009815 work->gtt_offset =
9816 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9817
Sourab Gupta84c33a62014-06-02 16:47:17 +05309818 if (use_mmio_flip(ring, obj))
9819 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9820 page_flip_flags);
9821 else
9822 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
9823 page_flip_flags);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009824 if (ret)
9825 goto cleanup_unpin;
9826
Daniel Vettera071fa02014-06-18 23:28:09 +02009827 i915_gem_track_fb(work->old_fb_obj, obj,
9828 INTEL_FRONTBUFFER_PRIMARY(pipe));
9829
Chris Wilson7782de32011-07-08 12:22:41 +01009830 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009831 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009832 mutex_unlock(&dev->struct_mutex);
9833
Jesse Barnese5510fa2010-07-01 16:48:37 -07009834 trace_i915_flip_request(intel_crtc->plane, obj);
9835
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009836 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009837
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009838cleanup_unpin:
9839 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009840cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009841 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009842 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009843 drm_gem_object_unreference(&work->old_fb_obj->base);
9844 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009845 mutex_unlock(&dev->struct_mutex);
9846
Chris Wilson79158102012-05-23 11:13:58 +01009847cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009848 spin_lock_irqsave(&dev->event_lock, flags);
9849 intel_crtc->unpin_work = NULL;
9850 spin_unlock_irqrestore(&dev->event_lock, flags);
9851
Daniel Vetter87b6b102014-05-15 15:33:46 +02009852 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009853free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009854 kfree(work);
9855
Chris Wilsonf900db42014-02-20 09:26:13 +00009856 if (ret == -EIO) {
9857out_hang:
9858 intel_crtc_wait_for_pending_flips(crtc);
9859 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9860 if (ret == 0 && event)
Daniel Vettera071fa02014-06-18 23:28:09 +02009861 drm_send_vblank_event(dev, pipe, event);
Chris Wilsonf900db42014-02-20 09:26:13 +00009862 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009863 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009864}
9865
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009866static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009867 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9868 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009869};
9870
Daniel Vetter9a935852012-07-05 22:34:27 +02009871/**
9872 * intel_modeset_update_staged_output_state
9873 *
9874 * Updates the staged output configuration state, e.g. after we've read out the
9875 * current hw state.
9876 */
9877static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9878{
Ville Syrjälä76688512014-01-10 11:28:06 +02009879 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009880 struct intel_encoder *encoder;
9881 struct intel_connector *connector;
9882
9883 list_for_each_entry(connector, &dev->mode_config.connector_list,
9884 base.head) {
9885 connector->new_encoder =
9886 to_intel_encoder(connector->base.encoder);
9887 }
9888
9889 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9890 base.head) {
9891 encoder->new_crtc =
9892 to_intel_crtc(encoder->base.crtc);
9893 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009894
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009895 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009896 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009897
9898 if (crtc->new_enabled)
9899 crtc->new_config = &crtc->config;
9900 else
9901 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009902 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009903}
9904
9905/**
9906 * intel_modeset_commit_output_state
9907 *
9908 * This function copies the stage display pipe configuration to the real one.
9909 */
9910static void intel_modeset_commit_output_state(struct drm_device *dev)
9911{
Ville Syrjälä76688512014-01-10 11:28:06 +02009912 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009913 struct intel_encoder *encoder;
9914 struct intel_connector *connector;
9915
9916 list_for_each_entry(connector, &dev->mode_config.connector_list,
9917 base.head) {
9918 connector->base.encoder = &connector->new_encoder->base;
9919 }
9920
9921 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9922 base.head) {
9923 encoder->base.crtc = &encoder->new_crtc->base;
9924 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009925
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009926 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009927 crtc->base.enabled = crtc->new_enabled;
9928 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009929}
9930
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009931static void
Robin Schroereba905b2014-05-18 02:24:50 +02009932connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009933 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009934{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009935 int bpp = pipe_config->pipe_bpp;
9936
9937 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9938 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009939 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009940
9941 /* Don't use an invalid EDID bpc value */
9942 if (connector->base.display_info.bpc &&
9943 connector->base.display_info.bpc * 3 < bpp) {
9944 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9945 bpp, connector->base.display_info.bpc*3);
9946 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9947 }
9948
9949 /* Clamp bpp to 8 on screens without EDID 1.4 */
9950 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9951 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9952 bpp);
9953 pipe_config->pipe_bpp = 24;
9954 }
9955}
9956
9957static int
9958compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9959 struct drm_framebuffer *fb,
9960 struct intel_crtc_config *pipe_config)
9961{
9962 struct drm_device *dev = crtc->base.dev;
9963 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009964 int bpp;
9965
Daniel Vetterd42264b2013-03-28 16:38:08 +01009966 switch (fb->pixel_format) {
9967 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009968 bpp = 8*3; /* since we go through a colormap */
9969 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009970 case DRM_FORMAT_XRGB1555:
9971 case DRM_FORMAT_ARGB1555:
9972 /* checked in intel_framebuffer_init already */
9973 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9974 return -EINVAL;
9975 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009976 bpp = 6*3; /* min is 18bpp */
9977 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009978 case DRM_FORMAT_XBGR8888:
9979 case DRM_FORMAT_ABGR8888:
9980 /* checked in intel_framebuffer_init already */
9981 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9982 return -EINVAL;
9983 case DRM_FORMAT_XRGB8888:
9984 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009985 bpp = 8*3;
9986 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009987 case DRM_FORMAT_XRGB2101010:
9988 case DRM_FORMAT_ARGB2101010:
9989 case DRM_FORMAT_XBGR2101010:
9990 case DRM_FORMAT_ABGR2101010:
9991 /* checked in intel_framebuffer_init already */
9992 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009993 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009994 bpp = 10*3;
9995 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009996 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009997 default:
9998 DRM_DEBUG_KMS("unsupported depth\n");
9999 return -EINVAL;
10000 }
10001
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010002 pipe_config->pipe_bpp = bpp;
10003
10004 /* Clamp display bpp to EDID value */
10005 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010006 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010007 if (!connector->new_encoder ||
10008 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010009 continue;
10010
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010011 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010012 }
10013
10014 return bpp;
10015}
10016
Daniel Vetter644db712013-09-19 14:53:58 +020010017static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10018{
10019 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10020 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010021 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010022 mode->crtc_hdisplay, mode->crtc_hsync_start,
10023 mode->crtc_hsync_end, mode->crtc_htotal,
10024 mode->crtc_vdisplay, mode->crtc_vsync_start,
10025 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10026}
10027
Daniel Vetterc0b03412013-05-28 12:05:54 +020010028static void intel_dump_pipe_config(struct intel_crtc *crtc,
10029 struct intel_crtc_config *pipe_config,
10030 const char *context)
10031{
10032 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10033 context, pipe_name(crtc->pipe));
10034
10035 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10036 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10037 pipe_config->pipe_bpp, pipe_config->dither);
10038 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10039 pipe_config->has_pch_encoder,
10040 pipe_config->fdi_lanes,
10041 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10042 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10043 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010044 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10045 pipe_config->has_dp_encoder,
10046 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10047 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10048 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010049
10050 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10051 pipe_config->has_dp_encoder,
10052 pipe_config->dp_m2_n2.gmch_m,
10053 pipe_config->dp_m2_n2.gmch_n,
10054 pipe_config->dp_m2_n2.link_m,
10055 pipe_config->dp_m2_n2.link_n,
10056 pipe_config->dp_m2_n2.tu);
10057
Daniel Vetterc0b03412013-05-28 12:05:54 +020010058 DRM_DEBUG_KMS("requested mode:\n");
10059 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
10060 DRM_DEBUG_KMS("adjusted mode:\n");
10061 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +020010062 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010063 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010064 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10065 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010066 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10067 pipe_config->gmch_pfit.control,
10068 pipe_config->gmch_pfit.pgm_ratios,
10069 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010070 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010071 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010072 pipe_config->pch_pfit.size,
10073 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010074 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010075 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010076}
10077
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010078static bool encoders_cloneable(const struct intel_encoder *a,
10079 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010080{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010081 /* masks could be asymmetric, so check both ways */
10082 return a == b || (a->cloneable & (1 << b->type) &&
10083 b->cloneable & (1 << a->type));
10084}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010085
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010086static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10087 struct intel_encoder *encoder)
10088{
10089 struct drm_device *dev = crtc->base.dev;
10090 struct intel_encoder *source_encoder;
10091
10092 list_for_each_entry(source_encoder,
10093 &dev->mode_config.encoder_list, base.head) {
10094 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010095 continue;
10096
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010097 if (!encoders_cloneable(encoder, source_encoder))
10098 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010099 }
10100
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010101 return true;
10102}
10103
10104static bool check_encoder_cloning(struct intel_crtc *crtc)
10105{
10106 struct drm_device *dev = crtc->base.dev;
10107 struct intel_encoder *encoder;
10108
10109 list_for_each_entry(encoder,
10110 &dev->mode_config.encoder_list, base.head) {
10111 if (encoder->new_crtc != crtc)
10112 continue;
10113
10114 if (!check_single_encoder_cloning(crtc, encoder))
10115 return false;
10116 }
10117
10118 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010119}
10120
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010121static struct intel_crtc_config *
10122intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010123 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010124 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010125{
10126 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010127 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010128 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010129 int plane_bpp, ret = -EINVAL;
10130 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010131
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010132 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010133 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10134 return ERR_PTR(-EINVAL);
10135 }
10136
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010137 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10138 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010139 return ERR_PTR(-ENOMEM);
10140
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010141 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10142 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010143
Daniel Vettere143a212013-07-04 12:01:15 +020010144 pipe_config->cpu_transcoder =
10145 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010146 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010147
Imre Deak2960bc92013-07-30 13:36:32 +030010148 /*
10149 * Sanitize sync polarity flags based on requested ones. If neither
10150 * positive or negative polarity is requested, treat this as meaning
10151 * negative polarity.
10152 */
10153 if (!(pipe_config->adjusted_mode.flags &
10154 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10155 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10156
10157 if (!(pipe_config->adjusted_mode.flags &
10158 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10159 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10160
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010161 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10162 * plane pixel format and any sink constraints into account. Returns the
10163 * source plane bpp so that dithering can be selected on mismatches
10164 * after encoders and crtc also have had their say. */
10165 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10166 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010167 if (plane_bpp < 0)
10168 goto fail;
10169
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010170 /*
10171 * Determine the real pipe dimensions. Note that stereo modes can
10172 * increase the actual pipe size due to the frame doubling and
10173 * insertion of additional space for blanks between the frame. This
10174 * is stored in the crtc timings. We use the requested mode to do this
10175 * computation to clearly distinguish it from the adjusted mode, which
10176 * can be changed by the connectors in the below retry loop.
10177 */
10178 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10179 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10180 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10181
Daniel Vettere29c22c2013-02-21 00:00:16 +010010182encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010183 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010184 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010185 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010186
Daniel Vetter135c81b2013-07-21 21:37:09 +020010187 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010188 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010189
Daniel Vetter7758a112012-07-08 19:40:39 +020010190 /* Pass our mode to the connectors and the CRTC to give them a chance to
10191 * adjust it according to limitations or connector properties, and also
10192 * a chance to reject the mode entirely.
10193 */
10194 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10195 base.head) {
10196
10197 if (&encoder->new_crtc->base != crtc)
10198 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010199
Daniel Vetterefea6e82013-07-21 21:36:59 +020010200 if (!(encoder->compute_config(encoder, pipe_config))) {
10201 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010202 goto fail;
10203 }
10204 }
10205
Daniel Vetterff9a6752013-06-01 17:16:21 +020010206 /* Set default port clock if not overwritten by the encoder. Needs to be
10207 * done afterwards in case the encoder adjusts the mode. */
10208 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010209 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10210 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010211
Daniel Vettera43f6e02013-06-07 23:10:32 +020010212 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010213 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010214 DRM_DEBUG_KMS("CRTC fixup failed\n");
10215 goto fail;
10216 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010217
10218 if (ret == RETRY) {
10219 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10220 ret = -EINVAL;
10221 goto fail;
10222 }
10223
10224 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10225 retry = false;
10226 goto encoder_retry;
10227 }
10228
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010229 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10230 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10231 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10232
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010233 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010234fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010235 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010236 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010237}
10238
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010239/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10240 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10241static void
10242intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10243 unsigned *prepare_pipes, unsigned *disable_pipes)
10244{
10245 struct intel_crtc *intel_crtc;
10246 struct drm_device *dev = crtc->dev;
10247 struct intel_encoder *encoder;
10248 struct intel_connector *connector;
10249 struct drm_crtc *tmp_crtc;
10250
10251 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10252
10253 /* Check which crtcs have changed outputs connected to them, these need
10254 * to be part of the prepare_pipes mask. We don't (yet) support global
10255 * modeset across multiple crtcs, so modeset_pipes will only have one
10256 * bit set at most. */
10257 list_for_each_entry(connector, &dev->mode_config.connector_list,
10258 base.head) {
10259 if (connector->base.encoder == &connector->new_encoder->base)
10260 continue;
10261
10262 if (connector->base.encoder) {
10263 tmp_crtc = connector->base.encoder->crtc;
10264
10265 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10266 }
10267
10268 if (connector->new_encoder)
10269 *prepare_pipes |=
10270 1 << connector->new_encoder->new_crtc->pipe;
10271 }
10272
10273 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10274 base.head) {
10275 if (encoder->base.crtc == &encoder->new_crtc->base)
10276 continue;
10277
10278 if (encoder->base.crtc) {
10279 tmp_crtc = encoder->base.crtc;
10280
10281 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10282 }
10283
10284 if (encoder->new_crtc)
10285 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10286 }
10287
Ville Syrjälä76688512014-01-10 11:28:06 +020010288 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010289 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010290 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010291 continue;
10292
Ville Syrjälä76688512014-01-10 11:28:06 +020010293 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010294 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010295 else
10296 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010297 }
10298
10299
10300 /* set_mode is also used to update properties on life display pipes. */
10301 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010302 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010303 *prepare_pipes |= 1 << intel_crtc->pipe;
10304
Daniel Vetterb6c51642013-04-12 18:48:43 +020010305 /*
10306 * For simplicity do a full modeset on any pipe where the output routing
10307 * changed. We could be more clever, but that would require us to be
10308 * more careful with calling the relevant encoder->mode_set functions.
10309 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010310 if (*prepare_pipes)
10311 *modeset_pipes = *prepare_pipes;
10312
10313 /* ... and mask these out. */
10314 *modeset_pipes &= ~(*disable_pipes);
10315 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010316
10317 /*
10318 * HACK: We don't (yet) fully support global modesets. intel_set_config
10319 * obies this rule, but the modeset restore mode of
10320 * intel_modeset_setup_hw_state does not.
10321 */
10322 *modeset_pipes &= 1 << intel_crtc->pipe;
10323 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010324
10325 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10326 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010327}
10328
Daniel Vetterea9d7582012-07-10 10:42:52 +020010329static bool intel_crtc_in_use(struct drm_crtc *crtc)
10330{
10331 struct drm_encoder *encoder;
10332 struct drm_device *dev = crtc->dev;
10333
10334 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10335 if (encoder->crtc == crtc)
10336 return true;
10337
10338 return false;
10339}
10340
10341static void
10342intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10343{
10344 struct intel_encoder *intel_encoder;
10345 struct intel_crtc *intel_crtc;
10346 struct drm_connector *connector;
10347
10348 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
10349 base.head) {
10350 if (!intel_encoder->base.crtc)
10351 continue;
10352
10353 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10354
10355 if (prepare_pipes & (1 << intel_crtc->pipe))
10356 intel_encoder->connectors_active = false;
10357 }
10358
10359 intel_modeset_commit_output_state(dev);
10360
Ville Syrjälä76688512014-01-10 11:28:06 +020010361 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010362 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010363 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010364 WARN_ON(intel_crtc->new_config &&
10365 intel_crtc->new_config != &intel_crtc->config);
10366 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010367 }
10368
10369 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10370 if (!connector->encoder || !connector->encoder->crtc)
10371 continue;
10372
10373 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10374
10375 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010376 struct drm_property *dpms_property =
10377 dev->mode_config.dpms_property;
10378
Daniel Vetterea9d7582012-07-10 10:42:52 +020010379 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010380 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010381 dpms_property,
10382 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010383
10384 intel_encoder = to_intel_encoder(connector->encoder);
10385 intel_encoder->connectors_active = true;
10386 }
10387 }
10388
10389}
10390
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010391static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010392{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010393 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010394
10395 if (clock1 == clock2)
10396 return true;
10397
10398 if (!clock1 || !clock2)
10399 return false;
10400
10401 diff = abs(clock1 - clock2);
10402
10403 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10404 return true;
10405
10406 return false;
10407}
10408
Daniel Vetter25c5b262012-07-08 22:08:04 +020010409#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10410 list_for_each_entry((intel_crtc), \
10411 &(dev)->mode_config.crtc_list, \
10412 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010413 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010414
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010415static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010416intel_pipe_config_compare(struct drm_device *dev,
10417 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010418 struct intel_crtc_config *pipe_config)
10419{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010420#define PIPE_CONF_CHECK_X(name) \
10421 if (current_config->name != pipe_config->name) { \
10422 DRM_ERROR("mismatch in " #name " " \
10423 "(expected 0x%08x, found 0x%08x)\n", \
10424 current_config->name, \
10425 pipe_config->name); \
10426 return false; \
10427 }
10428
Daniel Vetter08a24032013-04-19 11:25:34 +020010429#define PIPE_CONF_CHECK_I(name) \
10430 if (current_config->name != pipe_config->name) { \
10431 DRM_ERROR("mismatch in " #name " " \
10432 "(expected %i, found %i)\n", \
10433 current_config->name, \
10434 pipe_config->name); \
10435 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010436 }
10437
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010438/* This is required for BDW+ where there is only one set of registers for
10439 * switching between high and low RR.
10440 * This macro can be used whenever a comparison has to be made between one
10441 * hw state and multiple sw state variables.
10442 */
10443#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10444 if ((current_config->name != pipe_config->name) && \
10445 (current_config->alt_name != pipe_config->name)) { \
10446 DRM_ERROR("mismatch in " #name " " \
10447 "(expected %i or %i, found %i)\n", \
10448 current_config->name, \
10449 current_config->alt_name, \
10450 pipe_config->name); \
10451 return false; \
10452 }
10453
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010454#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10455 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010456 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010457 "(expected %i, found %i)\n", \
10458 current_config->name & (mask), \
10459 pipe_config->name & (mask)); \
10460 return false; \
10461 }
10462
Ville Syrjälä5e550652013-09-06 23:29:07 +030010463#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10464 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10465 DRM_ERROR("mismatch in " #name " " \
10466 "(expected %i, found %i)\n", \
10467 current_config->name, \
10468 pipe_config->name); \
10469 return false; \
10470 }
10471
Daniel Vetterbb760062013-06-06 14:55:52 +020010472#define PIPE_CONF_QUIRK(quirk) \
10473 ((current_config->quirks | pipe_config->quirks) & (quirk))
10474
Daniel Vettereccb1402013-05-22 00:50:22 +020010475 PIPE_CONF_CHECK_I(cpu_transcoder);
10476
Daniel Vetter08a24032013-04-19 11:25:34 +020010477 PIPE_CONF_CHECK_I(has_pch_encoder);
10478 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010479 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10480 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10481 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10482 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10483 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010484
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010485 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010486
10487 if (INTEL_INFO(dev)->gen < 8) {
10488 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10489 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10490 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10491 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10492 PIPE_CONF_CHECK_I(dp_m_n.tu);
10493
10494 if (current_config->has_drrs) {
10495 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10496 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10497 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10498 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10499 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10500 }
10501 } else {
10502 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10503 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10504 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10505 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10506 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10507 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010508
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010509 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10510 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10511 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10512 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10513 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10514 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10515
10516 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10517 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10518 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10519 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10520 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10521 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10522
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010523 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010524 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010525 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10526 IS_VALLEYVIEW(dev))
10527 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010528
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010529 PIPE_CONF_CHECK_I(has_audio);
10530
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010531 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10532 DRM_MODE_FLAG_INTERLACE);
10533
Daniel Vetterbb760062013-06-06 14:55:52 +020010534 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10535 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10536 DRM_MODE_FLAG_PHSYNC);
10537 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10538 DRM_MODE_FLAG_NHSYNC);
10539 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10540 DRM_MODE_FLAG_PVSYNC);
10541 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10542 DRM_MODE_FLAG_NVSYNC);
10543 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010544
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010545 PIPE_CONF_CHECK_I(pipe_src_w);
10546 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010547
Daniel Vetter99535992014-04-13 12:00:33 +020010548 /*
10549 * FIXME: BIOS likes to set up a cloned config with lvds+external
10550 * screen. Since we don't yet re-compute the pipe config when moving
10551 * just the lvds port away to another pipe the sw tracking won't match.
10552 *
10553 * Proper atomic modesets with recomputed global state will fix this.
10554 * Until then just don't check gmch state for inherited modes.
10555 */
10556 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10557 PIPE_CONF_CHECK_I(gmch_pfit.control);
10558 /* pfit ratios are autocomputed by the hw on gen4+ */
10559 if (INTEL_INFO(dev)->gen < 4)
10560 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10561 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10562 }
10563
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010564 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10565 if (current_config->pch_pfit.enabled) {
10566 PIPE_CONF_CHECK_I(pch_pfit.pos);
10567 PIPE_CONF_CHECK_I(pch_pfit.size);
10568 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010569
Jesse Barnese59150d2014-01-07 13:30:45 -080010570 /* BDW+ don't expose a synchronous way to read the state */
10571 if (IS_HASWELL(dev))
10572 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010573
Ville Syrjälä282740f2013-09-04 18:30:03 +030010574 PIPE_CONF_CHECK_I(double_wide);
10575
Daniel Vetter26804af2014-06-25 22:01:55 +030010576 PIPE_CONF_CHECK_X(ddi_pll_sel);
10577
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010578 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010579 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010580 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010581 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10582 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010583 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010584
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010585 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10586 PIPE_CONF_CHECK_I(pipe_bpp);
10587
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010588 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10589 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010590
Daniel Vetter66e985c2013-06-05 13:34:20 +020010591#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010592#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010593#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010594#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010595#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010596#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010597
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010598 return true;
10599}
10600
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010601static void
10602check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010603{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010604 struct intel_connector *connector;
10605
10606 list_for_each_entry(connector, &dev->mode_config.connector_list,
10607 base.head) {
10608 /* This also checks the encoder/connector hw state with the
10609 * ->get_hw_state callbacks. */
10610 intel_connector_check_state(connector);
10611
10612 WARN(&connector->new_encoder->base != connector->base.encoder,
10613 "connector's staged encoder doesn't match current encoder\n");
10614 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010615}
10616
10617static void
10618check_encoder_state(struct drm_device *dev)
10619{
10620 struct intel_encoder *encoder;
10621 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010622
10623 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10624 base.head) {
10625 bool enabled = false;
10626 bool active = false;
10627 enum pipe pipe, tracked_pipe;
10628
10629 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10630 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030010631 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010632
10633 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10634 "encoder's stage crtc doesn't match current crtc\n");
10635 WARN(encoder->connectors_active && !encoder->base.crtc,
10636 "encoder's active_connectors set, but no crtc\n");
10637
10638 list_for_each_entry(connector, &dev->mode_config.connector_list,
10639 base.head) {
10640 if (connector->base.encoder != &encoder->base)
10641 continue;
10642 enabled = true;
10643 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10644 active = true;
10645 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010646 /*
10647 * for MST connectors if we unplug the connector is gone
10648 * away but the encoder is still connected to a crtc
10649 * until a modeset happens in response to the hotplug.
10650 */
10651 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10652 continue;
10653
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010654 WARN(!!encoder->base.crtc != enabled,
10655 "encoder's enabled state mismatch "
10656 "(expected %i, found %i)\n",
10657 !!encoder->base.crtc, enabled);
10658 WARN(active && !encoder->base.crtc,
10659 "active encoder with no crtc\n");
10660
10661 WARN(encoder->connectors_active != active,
10662 "encoder's computed active state doesn't match tracked active state "
10663 "(expected %i, found %i)\n", active, encoder->connectors_active);
10664
10665 active = encoder->get_hw_state(encoder, &pipe);
10666 WARN(active != encoder->connectors_active,
10667 "encoder's hw state doesn't match sw tracking "
10668 "(expected %i, found %i)\n",
10669 encoder->connectors_active, active);
10670
10671 if (!encoder->base.crtc)
10672 continue;
10673
10674 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10675 WARN(active && pipe != tracked_pipe,
10676 "active encoder's pipe doesn't match"
10677 "(expected %i, found %i)\n",
10678 tracked_pipe, pipe);
10679
10680 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010681}
10682
10683static void
10684check_crtc_state(struct drm_device *dev)
10685{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010686 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010687 struct intel_crtc *crtc;
10688 struct intel_encoder *encoder;
10689 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010690
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010691 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010692 bool enabled = false;
10693 bool active = false;
10694
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010695 memset(&pipe_config, 0, sizeof(pipe_config));
10696
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010697 DRM_DEBUG_KMS("[CRTC:%d]\n",
10698 crtc->base.base.id);
10699
10700 WARN(crtc->active && !crtc->base.enabled,
10701 "active crtc, but not enabled in sw tracking\n");
10702
10703 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10704 base.head) {
10705 if (encoder->base.crtc != &crtc->base)
10706 continue;
10707 enabled = true;
10708 if (encoder->connectors_active)
10709 active = true;
10710 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010711
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010712 WARN(active != crtc->active,
10713 "crtc's computed active state doesn't match tracked active state "
10714 "(expected %i, found %i)\n", active, crtc->active);
10715 WARN(enabled != crtc->base.enabled,
10716 "crtc's computed enabled state doesn't match tracked enabled state "
10717 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10718
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010719 active = dev_priv->display.get_pipe_config(crtc,
10720 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010721
10722 /* hw state is inconsistent with the pipe A quirk */
10723 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10724 active = crtc->active;
10725
Daniel Vetter6c49f242013-06-06 12:45:25 +020010726 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10727 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010728 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010729 if (encoder->base.crtc != &crtc->base)
10730 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010731 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010732 encoder->get_config(encoder, &pipe_config);
10733 }
10734
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010735 WARN(crtc->active != active,
10736 "crtc active state doesn't match with hw state "
10737 "(expected %i, found %i)\n", crtc->active, active);
10738
Daniel Vetterc0b03412013-05-28 12:05:54 +020010739 if (active &&
10740 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10741 WARN(1, "pipe state doesn't match!\n");
10742 intel_dump_pipe_config(crtc, &pipe_config,
10743 "[hw state]");
10744 intel_dump_pipe_config(crtc, &crtc->config,
10745 "[sw state]");
10746 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010747 }
10748}
10749
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010750static void
10751check_shared_dpll_state(struct drm_device *dev)
10752{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010753 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010754 struct intel_crtc *crtc;
10755 struct intel_dpll_hw_state dpll_hw_state;
10756 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010757
10758 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10759 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10760 int enabled_crtcs = 0, active_crtcs = 0;
10761 bool active;
10762
10763 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10764
10765 DRM_DEBUG_KMS("%s\n", pll->name);
10766
10767 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10768
10769 WARN(pll->active > pll->refcount,
10770 "more active pll users than references: %i vs %i\n",
10771 pll->active, pll->refcount);
10772 WARN(pll->active && !pll->on,
10773 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010774 WARN(pll->on && !pll->active,
10775 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010776 WARN(pll->on != active,
10777 "pll on state mismatch (expected %i, found %i)\n",
10778 pll->on, active);
10779
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010780 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010781 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10782 enabled_crtcs++;
10783 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10784 active_crtcs++;
10785 }
10786 WARN(pll->active != active_crtcs,
10787 "pll active crtcs mismatch (expected %i, found %i)\n",
10788 pll->active, active_crtcs);
10789 WARN(pll->refcount != enabled_crtcs,
10790 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10791 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010792
10793 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10794 sizeof(dpll_hw_state)),
10795 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010796 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010797}
10798
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010799void
10800intel_modeset_check_state(struct drm_device *dev)
10801{
10802 check_connector_state(dev);
10803 check_encoder_state(dev);
10804 check_crtc_state(dev);
10805 check_shared_dpll_state(dev);
10806}
10807
Ville Syrjälä18442d02013-09-13 16:00:08 +030010808void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10809 int dotclock)
10810{
10811 /*
10812 * FDI already provided one idea for the dotclock.
10813 * Yell if the encoder disagrees.
10814 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010815 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010816 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010817 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010818}
10819
Ville Syrjälä80715b22014-05-15 20:23:23 +030010820static void update_scanline_offset(struct intel_crtc *crtc)
10821{
10822 struct drm_device *dev = crtc->base.dev;
10823
10824 /*
10825 * The scanline counter increments at the leading edge of hsync.
10826 *
10827 * On most platforms it starts counting from vtotal-1 on the
10828 * first active line. That means the scanline counter value is
10829 * always one less than what we would expect. Ie. just after
10830 * start of vblank, which also occurs at start of hsync (on the
10831 * last active line), the scanline counter will read vblank_start-1.
10832 *
10833 * On gen2 the scanline counter starts counting from 1 instead
10834 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10835 * to keep the value positive), instead of adding one.
10836 *
10837 * On HSW+ the behaviour of the scanline counter depends on the output
10838 * type. For DP ports it behaves like most other platforms, but on HDMI
10839 * there's an extra 1 line difference. So we need to add two instead of
10840 * one to the value.
10841 */
10842 if (IS_GEN2(dev)) {
10843 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10844 int vtotal;
10845
10846 vtotal = mode->crtc_vtotal;
10847 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10848 vtotal /= 2;
10849
10850 crtc->scanline_offset = vtotal - 1;
10851 } else if (HAS_DDI(dev) &&
10852 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
10853 crtc->scanline_offset = 2;
10854 } else
10855 crtc->scanline_offset = 1;
10856}
10857
Daniel Vetterf30da182013-04-11 20:22:50 +020010858static int __intel_set_mode(struct drm_crtc *crtc,
10859 struct drm_display_mode *mode,
10860 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010861{
10862 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010863 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010864 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010865 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010866 struct intel_crtc *intel_crtc;
10867 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010868 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010869
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010870 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010871 if (!saved_mode)
10872 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010873
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010874 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010875 &prepare_pipes, &disable_pipes);
10876
Tim Gardner3ac18232012-12-07 07:54:26 -070010877 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010878
Daniel Vetter25c5b262012-07-08 22:08:04 +020010879 /* Hack: Because we don't (yet) support global modeset on multiple
10880 * crtcs, we don't keep track of the new mode for more than one crtc.
10881 * Hence simply check whether any bit is set in modeset_pipes in all the
10882 * pieces of code that are not yet converted to deal with mutliple crtcs
10883 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010884 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010885 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010886 if (IS_ERR(pipe_config)) {
10887 ret = PTR_ERR(pipe_config);
10888 pipe_config = NULL;
10889
Tim Gardner3ac18232012-12-07 07:54:26 -070010890 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010891 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010892 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10893 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010894 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010895 }
10896
Jesse Barnes30a970c2013-11-04 13:48:12 -080010897 /*
10898 * See if the config requires any additional preparation, e.g.
10899 * to adjust global state with pipes off. We need to do this
10900 * here so we can get the modeset_pipe updated config for the new
10901 * mode set on this crtc. For other crtcs we need to use the
10902 * adjusted_mode bits in the crtc directly.
10903 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010904 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010905 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010906
Ville Syrjäläc164f832013-11-05 22:34:12 +020010907 /* may have added more to prepare_pipes than we should */
10908 prepare_pipes &= ~disable_pipes;
10909 }
10910
Daniel Vetter460da9162013-03-27 00:44:51 +010010911 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10912 intel_crtc_disable(&intel_crtc->base);
10913
Daniel Vetterea9d7582012-07-10 10:42:52 +020010914 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10915 if (intel_crtc->base.enabled)
10916 dev_priv->display.crtc_disable(&intel_crtc->base);
10917 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010918
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010919 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10920 * to set it here already despite that we pass it down the callchain.
10921 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010922 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010923 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010924 /* mode_set/enable/disable functions rely on a correct pipe
10925 * config. */
10926 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010927 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010928
10929 /*
10930 * Calculate and store various constants which
10931 * are later needed by vblank and swap-completion
10932 * timestamping. They are derived from true hwmode.
10933 */
10934 drm_calc_timestamping_constants(crtc,
10935 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010936 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010937
Daniel Vetterea9d7582012-07-10 10:42:52 +020010938 /* Only after disabling all output pipelines that will be changed can we
10939 * update the the output configuration. */
10940 intel_modeset_update_state(dev, prepare_pipes);
10941
Daniel Vetter47fab732012-10-26 10:58:18 +020010942 if (dev_priv->display.modeset_global_resources)
10943 dev_priv->display.modeset_global_resources(dev);
10944
Daniel Vettera6778b32012-07-02 09:56:42 +020010945 /* Set up the DPLL and any encoders state that needs to adjust or depend
10946 * on the DPLL.
10947 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010948 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070010949 struct drm_framebuffer *old_fb = crtc->primary->fb;
10950 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10951 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020010952
10953 mutex_lock(&dev->struct_mutex);
10954 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020010955 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020010956 NULL);
10957 if (ret != 0) {
10958 DRM_ERROR("pin & fence failed\n");
10959 mutex_unlock(&dev->struct_mutex);
10960 goto done;
10961 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070010962 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020010963 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020010964 i915_gem_track_fb(old_obj, obj,
10965 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020010966 mutex_unlock(&dev->struct_mutex);
10967
10968 crtc->primary->fb = fb;
10969 crtc->x = x;
10970 crtc->y = y;
10971
Daniel Vetter4271b752014-04-24 23:55:00 +020010972 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10973 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010974 if (ret)
10975 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010976 }
10977
10978 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030010979 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10980 update_scanline_offset(intel_crtc);
10981
Daniel Vetter25c5b262012-07-08 22:08:04 +020010982 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030010983 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010984
Daniel Vettera6778b32012-07-02 09:56:42 +020010985 /* FIXME: add subpixel order */
10986done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010987 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010988 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010989
Tim Gardner3ac18232012-12-07 07:54:26 -070010990out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010991 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010992 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010993 return ret;
10994}
10995
Damien Lespiaue7457a92013-08-08 22:28:59 +010010996static int intel_set_mode(struct drm_crtc *crtc,
10997 struct drm_display_mode *mode,
10998 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010999{
11000 int ret;
11001
11002 ret = __intel_set_mode(crtc, mode, x, y, fb);
11003
11004 if (ret == 0)
11005 intel_modeset_check_state(crtc->dev);
11006
11007 return ret;
11008}
11009
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011010void intel_crtc_restore_mode(struct drm_crtc *crtc)
11011{
Matt Roperf4510a22014-04-01 15:22:40 -070011012 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011013}
11014
Daniel Vetter25c5b262012-07-08 22:08:04 +020011015#undef for_each_intel_crtc_masked
11016
Daniel Vetterd9e55602012-07-04 22:16:09 +020011017static void intel_set_config_free(struct intel_set_config *config)
11018{
11019 if (!config)
11020 return;
11021
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011022 kfree(config->save_connector_encoders);
11023 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011024 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011025 kfree(config);
11026}
11027
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011028static int intel_set_config_save_state(struct drm_device *dev,
11029 struct intel_set_config *config)
11030{
Ville Syrjälä76688512014-01-10 11:28:06 +020011031 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011032 struct drm_encoder *encoder;
11033 struct drm_connector *connector;
11034 int count;
11035
Ville Syrjälä76688512014-01-10 11:28:06 +020011036 config->save_crtc_enabled =
11037 kcalloc(dev->mode_config.num_crtc,
11038 sizeof(bool), GFP_KERNEL);
11039 if (!config->save_crtc_enabled)
11040 return -ENOMEM;
11041
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011042 config->save_encoder_crtcs =
11043 kcalloc(dev->mode_config.num_encoder,
11044 sizeof(struct drm_crtc *), GFP_KERNEL);
11045 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011046 return -ENOMEM;
11047
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011048 config->save_connector_encoders =
11049 kcalloc(dev->mode_config.num_connector,
11050 sizeof(struct drm_encoder *), GFP_KERNEL);
11051 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011052 return -ENOMEM;
11053
11054 /* Copy data. Note that driver private data is not affected.
11055 * Should anything bad happen only the expected state is
11056 * restored, not the drivers personal bookkeeping.
11057 */
11058 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011059 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011060 config->save_crtc_enabled[count++] = crtc->enabled;
11061 }
11062
11063 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011064 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011065 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011066 }
11067
11068 count = 0;
11069 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011070 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011071 }
11072
11073 return 0;
11074}
11075
11076static void intel_set_config_restore_state(struct drm_device *dev,
11077 struct intel_set_config *config)
11078{
Ville Syrjälä76688512014-01-10 11:28:06 +020011079 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011080 struct intel_encoder *encoder;
11081 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011082 int count;
11083
11084 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011085 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011086 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011087
11088 if (crtc->new_enabled)
11089 crtc->new_config = &crtc->config;
11090 else
11091 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011092 }
11093
11094 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011095 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11096 encoder->new_crtc =
11097 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011098 }
11099
11100 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011101 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11102 connector->new_encoder =
11103 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011104 }
11105}
11106
Imre Deake3de42b2013-05-03 19:44:07 +020011107static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011108is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011109{
11110 int i;
11111
Chris Wilson2e57f472013-07-17 12:14:40 +010011112 if (set->num_connectors == 0)
11113 return false;
11114
11115 if (WARN_ON(set->connectors == NULL))
11116 return false;
11117
11118 for (i = 0; i < set->num_connectors; i++)
11119 if (set->connectors[i]->encoder &&
11120 set->connectors[i]->encoder->crtc == set->crtc &&
11121 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011122 return true;
11123
11124 return false;
11125}
11126
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011127static void
11128intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11129 struct intel_set_config *config)
11130{
11131
11132 /* We should be able to check here if the fb has the same properties
11133 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011134 if (is_crtc_connector_off(set)) {
11135 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011136 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011137 /*
11138 * If we have no fb, we can only flip as long as the crtc is
11139 * active, otherwise we need a full mode set. The crtc may
11140 * be active if we've only disabled the primary plane, or
11141 * in fastboot situations.
11142 */
Matt Roperf4510a22014-04-01 15:22:40 -070011143 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011144 struct intel_crtc *intel_crtc =
11145 to_intel_crtc(set->crtc);
11146
Matt Roper3b150f02014-05-29 08:06:53 -070011147 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011148 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11149 config->fb_changed = true;
11150 } else {
11151 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11152 config->mode_changed = true;
11153 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011154 } else if (set->fb == NULL) {
11155 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011156 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011157 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011158 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011159 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011160 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011161 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011162 }
11163
Daniel Vetter835c5872012-07-10 18:11:08 +020011164 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011165 config->fb_changed = true;
11166
11167 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11168 DRM_DEBUG_KMS("modes are different, full mode set\n");
11169 drm_mode_debug_printmodeline(&set->crtc->mode);
11170 drm_mode_debug_printmodeline(set->mode);
11171 config->mode_changed = true;
11172 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011173
11174 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11175 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011176}
11177
Daniel Vetter2e431052012-07-04 22:42:15 +020011178static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011179intel_modeset_stage_output_state(struct drm_device *dev,
11180 struct drm_mode_set *set,
11181 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011182{
Daniel Vetter9a935852012-07-05 22:34:27 +020011183 struct intel_connector *connector;
11184 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011185 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011186 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011187
Damien Lespiau9abdda72013-02-13 13:29:23 +000011188 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011189 * of connectors. For paranoia, double-check this. */
11190 WARN_ON(!set->fb && (set->num_connectors != 0));
11191 WARN_ON(set->fb && (set->num_connectors == 0));
11192
Daniel Vetter9a935852012-07-05 22:34:27 +020011193 list_for_each_entry(connector, &dev->mode_config.connector_list,
11194 base.head) {
11195 /* Otherwise traverse passed in connector list and get encoders
11196 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011197 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011198 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011199 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011200 break;
11201 }
11202 }
11203
Daniel Vetter9a935852012-07-05 22:34:27 +020011204 /* If we disable the crtc, disable all its connectors. Also, if
11205 * the connector is on the changing crtc but not on the new
11206 * connector list, disable it. */
11207 if ((!set->fb || ro == set->num_connectors) &&
11208 connector->base.encoder &&
11209 connector->base.encoder->crtc == set->crtc) {
11210 connector->new_encoder = NULL;
11211
11212 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11213 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011214 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011215 }
11216
11217
11218 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011219 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011220 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011221 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011222 }
11223 /* connector->new_encoder is now updated for all connectors. */
11224
11225 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011226 list_for_each_entry(connector, &dev->mode_config.connector_list,
11227 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011228 struct drm_crtc *new_crtc;
11229
Daniel Vetter9a935852012-07-05 22:34:27 +020011230 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011231 continue;
11232
Daniel Vetter9a935852012-07-05 22:34:27 +020011233 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011234
11235 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011236 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011237 new_crtc = set->crtc;
11238 }
11239
11240 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011241 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11242 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011243 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011244 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011245 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011246
11247 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11248 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011249 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011250 new_crtc->base.id);
11251 }
11252
11253 /* Check for any encoders that needs to be disabled. */
11254 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11255 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011256 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011257 list_for_each_entry(connector,
11258 &dev->mode_config.connector_list,
11259 base.head) {
11260 if (connector->new_encoder == encoder) {
11261 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011262 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011263 }
11264 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011265
11266 if (num_connectors == 0)
11267 encoder->new_crtc = NULL;
11268 else if (num_connectors > 1)
11269 return -EINVAL;
11270
Daniel Vetter9a935852012-07-05 22:34:27 +020011271 /* Only now check for crtc changes so we don't miss encoders
11272 * that will be disabled. */
11273 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011274 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011275 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011276 }
11277 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011278 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011279 list_for_each_entry(connector, &dev->mode_config.connector_list,
11280 base.head) {
11281 if (connector->new_encoder)
11282 if (connector->new_encoder != connector->encoder)
11283 connector->encoder = connector->new_encoder;
11284 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011285 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011286 crtc->new_enabled = false;
11287
11288 list_for_each_entry(encoder,
11289 &dev->mode_config.encoder_list,
11290 base.head) {
11291 if (encoder->new_crtc == crtc) {
11292 crtc->new_enabled = true;
11293 break;
11294 }
11295 }
11296
11297 if (crtc->new_enabled != crtc->base.enabled) {
11298 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11299 crtc->new_enabled ? "en" : "dis");
11300 config->mode_changed = true;
11301 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011302
11303 if (crtc->new_enabled)
11304 crtc->new_config = &crtc->config;
11305 else
11306 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011307 }
11308
Daniel Vetter2e431052012-07-04 22:42:15 +020011309 return 0;
11310}
11311
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011312static void disable_crtc_nofb(struct intel_crtc *crtc)
11313{
11314 struct drm_device *dev = crtc->base.dev;
11315 struct intel_encoder *encoder;
11316 struct intel_connector *connector;
11317
11318 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11319 pipe_name(crtc->pipe));
11320
11321 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11322 if (connector->new_encoder &&
11323 connector->new_encoder->new_crtc == crtc)
11324 connector->new_encoder = NULL;
11325 }
11326
11327 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11328 if (encoder->new_crtc == crtc)
11329 encoder->new_crtc = NULL;
11330 }
11331
11332 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011333 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011334}
11335
Daniel Vetter2e431052012-07-04 22:42:15 +020011336static int intel_crtc_set_config(struct drm_mode_set *set)
11337{
11338 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011339 struct drm_mode_set save_set;
11340 struct intel_set_config *config;
11341 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011342
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011343 BUG_ON(!set);
11344 BUG_ON(!set->crtc);
11345 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011346
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011347 /* Enforce sane interface api - has been abused by the fb helper. */
11348 BUG_ON(!set->mode && set->fb);
11349 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011350
Daniel Vetter2e431052012-07-04 22:42:15 +020011351 if (set->fb) {
11352 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11353 set->crtc->base.id, set->fb->base.id,
11354 (int)set->num_connectors, set->x, set->y);
11355 } else {
11356 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011357 }
11358
11359 dev = set->crtc->dev;
11360
11361 ret = -ENOMEM;
11362 config = kzalloc(sizeof(*config), GFP_KERNEL);
11363 if (!config)
11364 goto out_config;
11365
11366 ret = intel_set_config_save_state(dev, config);
11367 if (ret)
11368 goto out_config;
11369
11370 save_set.crtc = set->crtc;
11371 save_set.mode = &set->crtc->mode;
11372 save_set.x = set->crtc->x;
11373 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011374 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011375
11376 /* Compute whether we need a full modeset, only an fb base update or no
11377 * change at all. In the future we might also check whether only the
11378 * mode changed, e.g. for LVDS where we only change the panel fitter in
11379 * such cases. */
11380 intel_set_config_compute_mode_changes(set, config);
11381
Daniel Vetter9a935852012-07-05 22:34:27 +020011382 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011383 if (ret)
11384 goto fail;
11385
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011386 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011387 ret = intel_set_mode(set->crtc, set->mode,
11388 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011389 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011390 struct drm_i915_private *dev_priv = dev->dev_private;
11391 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11392
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011393 intel_crtc_wait_for_pending_flips(set->crtc);
11394
Daniel Vetter4f660f42012-07-02 09:47:37 +020011395 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011396 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011397
11398 /*
11399 * We need to make sure the primary plane is re-enabled if it
11400 * has previously been turned off.
11401 */
11402 if (!intel_crtc->primary_enabled && ret == 0) {
11403 WARN_ON(!intel_crtc->active);
11404 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11405 intel_crtc->pipe);
11406 }
11407
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011408 /*
11409 * In the fastboot case this may be our only check of the
11410 * state after boot. It would be better to only do it on
11411 * the first update, but we don't have a nice way of doing that
11412 * (and really, set_config isn't used much for high freq page
11413 * flipping, so increasing its cost here shouldn't be a big
11414 * deal).
11415 */
Jani Nikulad330a952014-01-21 11:24:25 +020011416 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011417 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011418 }
11419
Chris Wilson2d05eae2013-05-03 17:36:25 +010011420 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011421 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11422 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011423fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011424 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011425
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011426 /*
11427 * HACK: if the pipe was on, but we didn't have a framebuffer,
11428 * force the pipe off to avoid oopsing in the modeset code
11429 * due to fb==NULL. This should only happen during boot since
11430 * we don't yet reconstruct the FB from the hardware state.
11431 */
11432 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11433 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11434
Chris Wilson2d05eae2013-05-03 17:36:25 +010011435 /* Try to restore the config */
11436 if (config->mode_changed &&
11437 intel_set_mode(save_set.crtc, save_set.mode,
11438 save_set.x, save_set.y, save_set.fb))
11439 DRM_ERROR("failed to restore config after modeset failure\n");
11440 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011441
Daniel Vetterd9e55602012-07-04 22:16:09 +020011442out_config:
11443 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011444 return ret;
11445}
11446
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011447static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011448 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011449 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011450 .destroy = intel_crtc_destroy,
11451 .page_flip = intel_crtc_page_flip,
11452};
11453
Daniel Vetter53589012013-06-05 13:34:16 +020011454static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11455 struct intel_shared_dpll *pll,
11456 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011457{
Daniel Vetter53589012013-06-05 13:34:16 +020011458 uint32_t val;
11459
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011460 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_PLLS))
11461 return false;
11462
Daniel Vetter53589012013-06-05 13:34:16 +020011463 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011464 hw_state->dpll = val;
11465 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11466 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011467
11468 return val & DPLL_VCO_ENABLE;
11469}
11470
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011471static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11472 struct intel_shared_dpll *pll)
11473{
11474 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11475 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11476}
11477
Daniel Vettere7b903d2013-06-05 13:34:14 +020011478static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11479 struct intel_shared_dpll *pll)
11480{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011481 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011482 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011483
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011484 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11485
11486 /* Wait for the clocks to stabilize. */
11487 POSTING_READ(PCH_DPLL(pll->id));
11488 udelay(150);
11489
11490 /* The pixel multiplier can only be updated once the
11491 * DPLL is enabled and the clocks are stable.
11492 *
11493 * So write it again.
11494 */
11495 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11496 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011497 udelay(200);
11498}
11499
11500static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11501 struct intel_shared_dpll *pll)
11502{
11503 struct drm_device *dev = dev_priv->dev;
11504 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011505
11506 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011507 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011508 if (intel_crtc_to_shared_dpll(crtc) == pll)
11509 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11510 }
11511
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011512 I915_WRITE(PCH_DPLL(pll->id), 0);
11513 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011514 udelay(200);
11515}
11516
Daniel Vetter46edb022013-06-05 13:34:12 +020011517static char *ibx_pch_dpll_names[] = {
11518 "PCH DPLL A",
11519 "PCH DPLL B",
11520};
11521
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011522static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011523{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011524 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011525 int i;
11526
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011527 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011528
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011529 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011530 dev_priv->shared_dplls[i].id = i;
11531 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011532 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011533 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11534 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011535 dev_priv->shared_dplls[i].get_hw_state =
11536 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011537 }
11538}
11539
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011540static void intel_shared_dpll_init(struct drm_device *dev)
11541{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011542 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011543
Daniel Vetter9cd86932014-06-25 22:01:57 +030011544 if (HAS_DDI(dev))
11545 intel_ddi_pll_init(dev);
11546 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011547 ibx_pch_dpll_init(dev);
11548 else
11549 dev_priv->num_shared_dpll = 0;
11550
11551 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011552}
11553
Matt Roper465c1202014-05-29 08:06:54 -070011554static int
11555intel_primary_plane_disable(struct drm_plane *plane)
11556{
11557 struct drm_device *dev = plane->dev;
11558 struct drm_i915_private *dev_priv = dev->dev_private;
11559 struct intel_plane *intel_plane = to_intel_plane(plane);
11560 struct intel_crtc *intel_crtc;
11561
11562 if (!plane->fb)
11563 return 0;
11564
11565 BUG_ON(!plane->crtc);
11566
11567 intel_crtc = to_intel_crtc(plane->crtc);
11568
11569 /*
11570 * Even though we checked plane->fb above, it's still possible that
11571 * the primary plane has been implicitly disabled because the crtc
11572 * coordinates given weren't visible, or because we detected
11573 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11574 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11575 * In either case, we need to unpin the FB and let the fb pointer get
11576 * updated, but otherwise we don't need to touch the hardware.
11577 */
11578 if (!intel_crtc->primary_enabled)
11579 goto disable_unpin;
11580
11581 intel_crtc_wait_for_pending_flips(plane->crtc);
11582 intel_disable_primary_hw_plane(dev_priv, intel_plane->plane,
11583 intel_plane->pipe);
Matt Roper465c1202014-05-29 08:06:54 -070011584disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011585 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011586 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011587 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011588 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011589 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011590 plane->fb = NULL;
11591
11592 return 0;
11593}
11594
11595static int
11596intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11597 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11598 unsigned int crtc_w, unsigned int crtc_h,
11599 uint32_t src_x, uint32_t src_y,
11600 uint32_t src_w, uint32_t src_h)
11601{
11602 struct drm_device *dev = crtc->dev;
11603 struct drm_i915_private *dev_priv = dev->dev_private;
11604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11605 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011606 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11607 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper465c1202014-05-29 08:06:54 -070011608 struct drm_rect dest = {
11609 /* integer pixels */
11610 .x1 = crtc_x,
11611 .y1 = crtc_y,
11612 .x2 = crtc_x + crtc_w,
11613 .y2 = crtc_y + crtc_h,
11614 };
11615 struct drm_rect src = {
11616 /* 16.16 fixed point */
11617 .x1 = src_x,
11618 .y1 = src_y,
11619 .x2 = src_x + src_w,
11620 .y2 = src_y + src_h,
11621 };
11622 const struct drm_rect clip = {
11623 /* integer pixels */
11624 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
11625 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
11626 };
11627 bool visible;
11628 int ret;
11629
11630 ret = drm_plane_helper_check_update(plane, crtc, fb,
11631 &src, &dest, &clip,
11632 DRM_PLANE_HELPER_NO_SCALING,
11633 DRM_PLANE_HELPER_NO_SCALING,
11634 false, true, &visible);
11635
11636 if (ret)
11637 return ret;
11638
11639 /*
11640 * If the CRTC isn't enabled, we're just pinning the framebuffer,
11641 * updating the fb pointer, and returning without touching the
11642 * hardware. This allows us to later do a drmModeSetCrtc with fb=-1 to
11643 * turn on the display with all planes setup as desired.
11644 */
11645 if (!crtc->enabled) {
Matt Roper4c345742014-07-09 16:22:10 -070011646 mutex_lock(&dev->struct_mutex);
11647
Matt Roper465c1202014-05-29 08:06:54 -070011648 /*
11649 * If we already called setplane while the crtc was disabled,
11650 * we may have an fb pinned; unpin it.
11651 */
11652 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011653 intel_unpin_fb_obj(old_obj);
11654
11655 i915_gem_track_fb(old_obj, obj,
11656 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011657
11658 /* Pin and return without programming hardware */
Matt Roper4c345742014-07-09 16:22:10 -070011659 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
11660 mutex_unlock(&dev->struct_mutex);
11661
11662 return ret;
Matt Roper465c1202014-05-29 08:06:54 -070011663 }
11664
11665 intel_crtc_wait_for_pending_flips(crtc);
11666
11667 /*
11668 * If clipping results in a non-visible primary plane, we'll disable
11669 * the primary plane. Note that this is a bit different than what
11670 * happens if userspace explicitly disables the plane by passing fb=0
11671 * because plane->fb still gets set and pinned.
11672 */
11673 if (!visible) {
Matt Roper4c345742014-07-09 16:22:10 -070011674 mutex_lock(&dev->struct_mutex);
11675
Matt Roper465c1202014-05-29 08:06:54 -070011676 /*
11677 * Try to pin the new fb first so that we can bail out if we
11678 * fail.
11679 */
11680 if (plane->fb != fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +020011681 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper4c345742014-07-09 16:22:10 -070011682 if (ret) {
11683 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011684 return ret;
Matt Roper4c345742014-07-09 16:22:10 -070011685 }
Matt Roper465c1202014-05-29 08:06:54 -070011686 }
11687
Daniel Vettera071fa02014-06-18 23:28:09 +020011688 i915_gem_track_fb(old_obj, obj,
11689 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11690
Matt Roper465c1202014-05-29 08:06:54 -070011691 if (intel_crtc->primary_enabled)
11692 intel_disable_primary_hw_plane(dev_priv,
11693 intel_plane->plane,
11694 intel_plane->pipe);
11695
11696
11697 if (plane->fb != fb)
11698 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011699 intel_unpin_fb_obj(old_obj);
Matt Roper465c1202014-05-29 08:06:54 -070011700
Matt Roper4c345742014-07-09 16:22:10 -070011701 mutex_unlock(&dev->struct_mutex);
11702
Matt Roper465c1202014-05-29 08:06:54 -070011703 return 0;
11704 }
11705
11706 ret = intel_pipe_set_base(crtc, src.x1, src.y1, fb);
11707 if (ret)
11708 return ret;
11709
11710 if (!intel_crtc->primary_enabled)
11711 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11712 intel_crtc->pipe);
11713
11714 return 0;
11715}
11716
Matt Roper3d7d6512014-06-10 08:28:13 -070011717/* Common destruction function for both primary and cursor planes */
11718static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011719{
11720 struct intel_plane *intel_plane = to_intel_plane(plane);
11721 drm_plane_cleanup(plane);
11722 kfree(intel_plane);
11723}
11724
11725static const struct drm_plane_funcs intel_primary_plane_funcs = {
11726 .update_plane = intel_primary_plane_setplane,
11727 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011728 .destroy = intel_plane_destroy,
Matt Roper465c1202014-05-29 08:06:54 -070011729};
11730
11731static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11732 int pipe)
11733{
11734 struct intel_plane *primary;
11735 const uint32_t *intel_primary_formats;
11736 int num_formats;
11737
11738 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11739 if (primary == NULL)
11740 return NULL;
11741
11742 primary->can_scale = false;
11743 primary->max_downscale = 1;
11744 primary->pipe = pipe;
11745 primary->plane = pipe;
11746 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11747 primary->plane = !pipe;
11748
11749 if (INTEL_INFO(dev)->gen <= 3) {
11750 intel_primary_formats = intel_primary_formats_gen2;
11751 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11752 } else {
11753 intel_primary_formats = intel_primary_formats_gen4;
11754 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11755 }
11756
11757 drm_universal_plane_init(dev, &primary->base, 0,
11758 &intel_primary_plane_funcs,
11759 intel_primary_formats, num_formats,
11760 DRM_PLANE_TYPE_PRIMARY);
11761 return &primary->base;
11762}
11763
Matt Roper3d7d6512014-06-10 08:28:13 -070011764static int
11765intel_cursor_plane_disable(struct drm_plane *plane)
11766{
11767 if (!plane->fb)
11768 return 0;
11769
11770 BUG_ON(!plane->crtc);
11771
11772 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11773}
11774
11775static int
11776intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11777 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11778 unsigned int crtc_w, unsigned int crtc_h,
11779 uint32_t src_x, uint32_t src_y,
11780 uint32_t src_w, uint32_t src_h)
11781{
11782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11783 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11784 struct drm_i915_gem_object *obj = intel_fb->obj;
11785 struct drm_rect dest = {
11786 /* integer pixels */
11787 .x1 = crtc_x,
11788 .y1 = crtc_y,
11789 .x2 = crtc_x + crtc_w,
11790 .y2 = crtc_y + crtc_h,
11791 };
11792 struct drm_rect src = {
11793 /* 16.16 fixed point */
11794 .x1 = src_x,
11795 .y1 = src_y,
11796 .x2 = src_x + src_w,
11797 .y2 = src_y + src_h,
11798 };
11799 const struct drm_rect clip = {
11800 /* integer pixels */
11801 .x2 = intel_crtc->config.pipe_src_w,
11802 .y2 = intel_crtc->config.pipe_src_h,
11803 };
11804 bool visible;
11805 int ret;
11806
11807 ret = drm_plane_helper_check_update(plane, crtc, fb,
11808 &src, &dest, &clip,
11809 DRM_PLANE_HELPER_NO_SCALING,
11810 DRM_PLANE_HELPER_NO_SCALING,
11811 true, true, &visible);
11812 if (ret)
11813 return ret;
11814
11815 crtc->cursor_x = crtc_x;
11816 crtc->cursor_y = crtc_y;
11817 if (fb != crtc->cursor->fb) {
11818 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11819 } else {
11820 intel_crtc_update_cursor(crtc, visible);
11821 return 0;
11822 }
11823}
11824static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11825 .update_plane = intel_cursor_plane_update,
11826 .disable_plane = intel_cursor_plane_disable,
11827 .destroy = intel_plane_destroy,
11828};
11829
11830static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11831 int pipe)
11832{
11833 struct intel_plane *cursor;
11834
11835 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11836 if (cursor == NULL)
11837 return NULL;
11838
11839 cursor->can_scale = false;
11840 cursor->max_downscale = 1;
11841 cursor->pipe = pipe;
11842 cursor->plane = pipe;
11843
11844 drm_universal_plane_init(dev, &cursor->base, 0,
11845 &intel_cursor_plane_funcs,
11846 intel_cursor_formats,
11847 ARRAY_SIZE(intel_cursor_formats),
11848 DRM_PLANE_TYPE_CURSOR);
11849 return &cursor->base;
11850}
11851
Hannes Ederb358d0a2008-12-18 21:18:47 +010011852static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080011853{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011854 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080011855 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070011856 struct drm_plane *primary = NULL;
11857 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011858 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011859
Daniel Vetter955382f2013-09-19 14:05:45 +020011860 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080011861 if (intel_crtc == NULL)
11862 return;
11863
Matt Roper465c1202014-05-29 08:06:54 -070011864 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011865 if (!primary)
11866 goto fail;
11867
11868 cursor = intel_cursor_plane_create(dev, pipe);
11869 if (!cursor)
11870 goto fail;
11871
Matt Roper465c1202014-05-29 08:06:54 -070011872 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070011873 cursor, &intel_crtc_funcs);
11874 if (ret)
11875 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011876
11877 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080011878 for (i = 0; i < 256; i++) {
11879 intel_crtc->lut_r[i] = i;
11880 intel_crtc->lut_g[i] = i;
11881 intel_crtc->lut_b[i] = i;
11882 }
11883
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011884 /*
11885 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020011886 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011887 */
Jesse Barnes80824002009-09-10 15:28:06 -070011888 intel_crtc->pipe = pipe;
11889 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010011890 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080011891 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010011892 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070011893 }
11894
Chris Wilson4b0e3332014-05-30 16:35:26 +030011895 intel_crtc->cursor_base = ~0;
11896 intel_crtc->cursor_cntl = ~0;
11897
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080011898 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11899 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11900 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11901 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11902
Jesse Barnes79e53942008-11-07 14:24:08 -080011903 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020011904
11905 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011906 return;
11907
11908fail:
11909 if (primary)
11910 drm_plane_cleanup(primary);
11911 if (cursor)
11912 drm_plane_cleanup(cursor);
11913 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080011914}
11915
Jesse Barnes752aa882013-10-31 18:55:49 +020011916enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
11917{
11918 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011919 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020011920
Rob Clark51fd3712013-11-19 12:10:12 -050011921 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020011922
11923 if (!encoder)
11924 return INVALID_PIPE;
11925
11926 return to_intel_crtc(encoder->crtc)->pipe;
11927}
11928
Carl Worth08d7b3d2009-04-29 14:43:54 -070011929int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000011930 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070011931{
Carl Worth08d7b3d2009-04-29 14:43:54 -070011932 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040011933 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020011934 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011935
Daniel Vetter1cff8f62012-04-24 09:55:08 +020011936 if (!drm_core_check_feature(dev, DRIVER_MODESET))
11937 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011938
Rob Clark7707e652014-07-17 23:30:04 -040011939 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070011940
Rob Clark7707e652014-07-17 23:30:04 -040011941 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070011942 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030011943 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011944 }
11945
Rob Clark7707e652014-07-17 23:30:04 -040011946 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020011947 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011948
Daniel Vetterc05422d2009-08-11 16:05:30 +020011949 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011950}
11951
Daniel Vetter66a92782012-07-12 20:08:18 +020011952static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080011953{
Daniel Vetter66a92782012-07-12 20:08:18 +020011954 struct drm_device *dev = encoder->base.dev;
11955 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011956 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011957 int entry = 0;
11958
Daniel Vetter66a92782012-07-12 20:08:18 +020011959 list_for_each_entry(source_encoder,
11960 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011961 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020011962 index_mask |= (1 << entry);
11963
Jesse Barnes79e53942008-11-07 14:24:08 -080011964 entry++;
11965 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010011966
Jesse Barnes79e53942008-11-07 14:24:08 -080011967 return index_mask;
11968}
11969
Chris Wilson4d302442010-12-14 19:21:29 +000011970static bool has_edp_a(struct drm_device *dev)
11971{
11972 struct drm_i915_private *dev_priv = dev->dev_private;
11973
11974 if (!IS_MOBILE(dev))
11975 return false;
11976
11977 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
11978 return false;
11979
Damien Lespiaue3589902014-02-07 19:12:50 +000011980 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000011981 return false;
11982
11983 return true;
11984}
11985
Damien Lespiauba0fbca2014-01-08 14:18:23 +000011986const char *intel_output_name(int output)
11987{
11988 static const char *names[] = {
11989 [INTEL_OUTPUT_UNUSED] = "Unused",
11990 [INTEL_OUTPUT_ANALOG] = "Analog",
11991 [INTEL_OUTPUT_DVO] = "DVO",
11992 [INTEL_OUTPUT_SDVO] = "SDVO",
11993 [INTEL_OUTPUT_LVDS] = "LVDS",
11994 [INTEL_OUTPUT_TVOUT] = "TV",
11995 [INTEL_OUTPUT_HDMI] = "HDMI",
11996 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
11997 [INTEL_OUTPUT_EDP] = "eDP",
11998 [INTEL_OUTPUT_DSI] = "DSI",
11999 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12000 };
12001
12002 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12003 return "Invalid";
12004
12005 return names[output];
12006}
12007
Jesse Barnes84b4e042014-06-25 08:24:29 -070012008static bool intel_crt_present(struct drm_device *dev)
12009{
12010 struct drm_i915_private *dev_priv = dev->dev_private;
12011
12012 if (IS_ULT(dev))
12013 return false;
12014
12015 if (IS_CHERRYVIEW(dev))
12016 return false;
12017
12018 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12019 return false;
12020
12021 return true;
12022}
12023
Jesse Barnes79e53942008-11-07 14:24:08 -080012024static void intel_setup_outputs(struct drm_device *dev)
12025{
Eric Anholt725e30a2009-01-22 13:01:02 -080012026 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012027 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012028 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012029
Daniel Vetterc9093352013-06-06 22:22:47 +020012030 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012031
Jesse Barnes84b4e042014-06-25 08:24:29 -070012032 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012033 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012034
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012035 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012036 int found;
12037
12038 /* Haswell uses DDI functions to detect digital outputs */
12039 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12040 /* DDI A only supports eDP */
12041 if (found)
12042 intel_ddi_init(dev, PORT_A);
12043
12044 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12045 * register */
12046 found = I915_READ(SFUSE_STRAP);
12047
12048 if (found & SFUSE_STRAP_DDIB_DETECTED)
12049 intel_ddi_init(dev, PORT_B);
12050 if (found & SFUSE_STRAP_DDIC_DETECTED)
12051 intel_ddi_init(dev, PORT_C);
12052 if (found & SFUSE_STRAP_DDID_DETECTED)
12053 intel_ddi_init(dev, PORT_D);
12054 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012055 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012056 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012057
12058 if (has_edp_a(dev))
12059 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012060
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012061 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012062 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012063 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012064 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012065 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012066 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012067 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012068 }
12069
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012070 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012071 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012072
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012073 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012074 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012075
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012076 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012077 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012078
Daniel Vetter270b3042012-10-27 15:52:05 +020012079 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012080 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012081 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012082 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
12083 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12084 PORT_B);
12085 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
12086 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
12087 }
12088
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012089 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
12090 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12091 PORT_C);
12092 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012093 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012094 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053012095
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012096 if (IS_CHERRYVIEW(dev)) {
12097 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
12098 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12099 PORT_D);
12100 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12101 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
12102 }
12103 }
12104
Jani Nikula3cfca972013-08-27 15:12:26 +030012105 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012106 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012107 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012108
Paulo Zanonie2debe92013-02-18 19:00:27 -030012109 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012110 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012111 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012112 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12113 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012114 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012115 }
Ma Ling27185ae2009-08-24 13:50:23 +080012116
Imre Deake7281ea2013-05-08 13:14:08 +030012117 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012118 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012119 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012120
12121 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012122
Paulo Zanonie2debe92013-02-18 19:00:27 -030012123 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012124 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012125 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012126 }
Ma Ling27185ae2009-08-24 13:50:23 +080012127
Paulo Zanonie2debe92013-02-18 19:00:27 -030012128 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012129
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012130 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12131 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012132 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012133 }
Imre Deake7281ea2013-05-08 13:14:08 +030012134 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012135 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012136 }
Ma Ling27185ae2009-08-24 13:50:23 +080012137
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012138 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012139 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012140 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012141 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012142 intel_dvo_init(dev);
12143
Zhenyu Wang103a1962009-11-27 11:44:36 +080012144 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012145 intel_tv_init(dev);
12146
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012147 intel_edp_psr_init(dev);
12148
Chris Wilson4ef69c72010-09-09 15:14:28 +010012149 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
12150 encoder->base.possible_crtcs = encoder->crtc_mask;
12151 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012152 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012153 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012154
Paulo Zanonidde86e22012-12-01 12:04:25 -020012155 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012156
12157 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012158}
12159
12160static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12161{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012162 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012163 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012164
Daniel Vetteref2d6332014-02-10 18:00:38 +010012165 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012166 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012167 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012168 drm_gem_object_unreference(&intel_fb->obj->base);
12169 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012170 kfree(intel_fb);
12171}
12172
12173static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012174 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012175 unsigned int *handle)
12176{
12177 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012178 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012179
Chris Wilson05394f32010-11-08 19:18:58 +000012180 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012181}
12182
12183static const struct drm_framebuffer_funcs intel_fb_funcs = {
12184 .destroy = intel_user_framebuffer_destroy,
12185 .create_handle = intel_user_framebuffer_create_handle,
12186};
12187
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012188static int intel_framebuffer_init(struct drm_device *dev,
12189 struct intel_framebuffer *intel_fb,
12190 struct drm_mode_fb_cmd2 *mode_cmd,
12191 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012192{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012193 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012194 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012195 int ret;
12196
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012197 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12198
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012199 if (obj->tiling_mode == I915_TILING_Y) {
12200 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012201 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012202 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012203
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012204 if (mode_cmd->pitches[0] & 63) {
12205 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12206 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012207 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012208 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012209
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012210 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12211 pitch_limit = 32*1024;
12212 } else if (INTEL_INFO(dev)->gen >= 4) {
12213 if (obj->tiling_mode)
12214 pitch_limit = 16*1024;
12215 else
12216 pitch_limit = 32*1024;
12217 } else if (INTEL_INFO(dev)->gen >= 3) {
12218 if (obj->tiling_mode)
12219 pitch_limit = 8*1024;
12220 else
12221 pitch_limit = 16*1024;
12222 } else
12223 /* XXX DSPC is limited to 4k tiled */
12224 pitch_limit = 8*1024;
12225
12226 if (mode_cmd->pitches[0] > pitch_limit) {
12227 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12228 obj->tiling_mode ? "tiled" : "linear",
12229 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012230 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012231 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012232
12233 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012234 mode_cmd->pitches[0] != obj->stride) {
12235 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12236 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012237 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012238 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012239
Ville Syrjälä57779d02012-10-31 17:50:14 +020012240 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012241 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012242 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012243 case DRM_FORMAT_RGB565:
12244 case DRM_FORMAT_XRGB8888:
12245 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012246 break;
12247 case DRM_FORMAT_XRGB1555:
12248 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012249 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012250 DRM_DEBUG("unsupported pixel format: %s\n",
12251 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012252 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012253 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012254 break;
12255 case DRM_FORMAT_XBGR8888:
12256 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012257 case DRM_FORMAT_XRGB2101010:
12258 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012259 case DRM_FORMAT_XBGR2101010:
12260 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012261 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012262 DRM_DEBUG("unsupported pixel format: %s\n",
12263 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012264 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012265 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012266 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012267 case DRM_FORMAT_YUYV:
12268 case DRM_FORMAT_UYVY:
12269 case DRM_FORMAT_YVYU:
12270 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012271 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012272 DRM_DEBUG("unsupported pixel format: %s\n",
12273 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012274 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012275 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012276 break;
12277 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012278 DRM_DEBUG("unsupported pixel format: %s\n",
12279 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012280 return -EINVAL;
12281 }
12282
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012283 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12284 if (mode_cmd->offsets[0] != 0)
12285 return -EINVAL;
12286
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012287 aligned_height = intel_align_height(dev, mode_cmd->height,
12288 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012289 /* FIXME drm helper for size checks (especially planar formats)? */
12290 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12291 return -EINVAL;
12292
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012293 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12294 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012295 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012296
Jesse Barnes79e53942008-11-07 14:24:08 -080012297 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12298 if (ret) {
12299 DRM_ERROR("framebuffer init failed %d\n", ret);
12300 return ret;
12301 }
12302
Jesse Barnes79e53942008-11-07 14:24:08 -080012303 return 0;
12304}
12305
Jesse Barnes79e53942008-11-07 14:24:08 -080012306static struct drm_framebuffer *
12307intel_user_framebuffer_create(struct drm_device *dev,
12308 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012309 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012310{
Chris Wilson05394f32010-11-08 19:18:58 +000012311 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012312
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012313 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12314 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012315 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012316 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012317
Chris Wilsond2dff872011-04-19 08:36:26 +010012318 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012319}
12320
Daniel Vetter4520f532013-10-09 09:18:51 +020012321#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012322static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012323{
12324}
12325#endif
12326
Jesse Barnes79e53942008-11-07 14:24:08 -080012327static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012328 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012329 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012330};
12331
Jesse Barnese70236a2009-09-21 10:42:27 -070012332/* Set up chip specific display functions */
12333static void intel_init_display(struct drm_device *dev)
12334{
12335 struct drm_i915_private *dev_priv = dev->dev_private;
12336
Daniel Vetteree9300b2013-06-03 22:40:22 +020012337 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12338 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012339 else if (IS_CHERRYVIEW(dev))
12340 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012341 else if (IS_VALLEYVIEW(dev))
12342 dev_priv->display.find_dpll = vlv_find_best_dpll;
12343 else if (IS_PINEVIEW(dev))
12344 dev_priv->display.find_dpll = pnv_find_best_dpll;
12345 else
12346 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12347
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012348 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012349 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012350 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012351 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012352 dev_priv->display.crtc_enable = haswell_crtc_enable;
12353 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012354 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012355 dev_priv->display.update_primary_plane =
12356 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012357 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012358 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012359 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012360 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012361 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12362 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012363 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012364 dev_priv->display.update_primary_plane =
12365 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012366 } else if (IS_VALLEYVIEW(dev)) {
12367 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012368 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012369 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12370 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12371 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12372 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012373 dev_priv->display.update_primary_plane =
12374 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012375 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012376 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012377 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012378 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012379 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12380 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012381 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012382 dev_priv->display.update_primary_plane =
12383 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012384 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012385
Jesse Barnese70236a2009-09-21 10:42:27 -070012386 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012387 if (IS_VALLEYVIEW(dev))
12388 dev_priv->display.get_display_clock_speed =
12389 valleyview_get_display_clock_speed;
12390 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012391 dev_priv->display.get_display_clock_speed =
12392 i945_get_display_clock_speed;
12393 else if (IS_I915G(dev))
12394 dev_priv->display.get_display_clock_speed =
12395 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012396 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012397 dev_priv->display.get_display_clock_speed =
12398 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012399 else if (IS_PINEVIEW(dev))
12400 dev_priv->display.get_display_clock_speed =
12401 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012402 else if (IS_I915GM(dev))
12403 dev_priv->display.get_display_clock_speed =
12404 i915gm_get_display_clock_speed;
12405 else if (IS_I865G(dev))
12406 dev_priv->display.get_display_clock_speed =
12407 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012408 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012409 dev_priv->display.get_display_clock_speed =
12410 i855_get_display_clock_speed;
12411 else /* 852, 830 */
12412 dev_priv->display.get_display_clock_speed =
12413 i830_get_display_clock_speed;
12414
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080012415 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010012416 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012417 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012418 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080012419 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012420 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012421 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030012422 dev_priv->display.modeset_global_resources =
12423 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070012424 } else if (IS_IVYBRIDGE(dev)) {
12425 /* FIXME: detect B0+ stepping and use auto training */
12426 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012427 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020012428 dev_priv->display.modeset_global_resources =
12429 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012430 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030012431 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080012432 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020012433 dev_priv->display.modeset_global_resources =
12434 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020012435 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070012436 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012437 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012438 } else if (IS_VALLEYVIEW(dev)) {
12439 dev_priv->display.modeset_global_resources =
12440 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012441 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070012442 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012443
12444 /* Default just returns -ENODEV to indicate unsupported */
12445 dev_priv->display.queue_flip = intel_default_queue_flip;
12446
12447 switch (INTEL_INFO(dev)->gen) {
12448 case 2:
12449 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12450 break;
12451
12452 case 3:
12453 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12454 break;
12455
12456 case 4:
12457 case 5:
12458 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12459 break;
12460
12461 case 6:
12462 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12463 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012464 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012465 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012466 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12467 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012468 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012469
12470 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012471}
12472
Jesse Barnesb690e962010-07-19 13:53:12 -070012473/*
12474 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12475 * resume, or other times. This quirk makes sure that's the case for
12476 * affected systems.
12477 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012478static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012479{
12480 struct drm_i915_private *dev_priv = dev->dev_private;
12481
12482 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012483 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012484}
12485
Keith Packard435793d2011-07-12 14:56:22 -070012486/*
12487 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12488 */
12489static void quirk_ssc_force_disable(struct drm_device *dev)
12490{
12491 struct drm_i915_private *dev_priv = dev->dev_private;
12492 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012493 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012494}
12495
Carsten Emde4dca20e2012-03-15 15:56:26 +010012496/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012497 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12498 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012499 */
12500static void quirk_invert_brightness(struct drm_device *dev)
12501{
12502 struct drm_i915_private *dev_priv = dev->dev_private;
12503 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012504 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012505}
12506
Scot Doyle9c72cc62014-07-03 23:27:50 +000012507/* Some VBT's incorrectly indicate no backlight is present */
12508static void quirk_backlight_present(struct drm_device *dev)
12509{
12510 struct drm_i915_private *dev_priv = dev->dev_private;
12511 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12512 DRM_INFO("applying backlight present quirk\n");
12513}
12514
Jesse Barnesb690e962010-07-19 13:53:12 -070012515struct intel_quirk {
12516 int device;
12517 int subsystem_vendor;
12518 int subsystem_device;
12519 void (*hook)(struct drm_device *dev);
12520};
12521
Egbert Eich5f85f1762012-10-14 15:46:38 +020012522/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12523struct intel_dmi_quirk {
12524 void (*hook)(struct drm_device *dev);
12525 const struct dmi_system_id (*dmi_id_list)[];
12526};
12527
12528static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12529{
12530 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12531 return 1;
12532}
12533
12534static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12535 {
12536 .dmi_id_list = &(const struct dmi_system_id[]) {
12537 {
12538 .callback = intel_dmi_reverse_brightness,
12539 .ident = "NCR Corporation",
12540 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12541 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12542 },
12543 },
12544 { } /* terminating entry */
12545 },
12546 .hook = quirk_invert_brightness,
12547 },
12548};
12549
Ben Widawskyc43b5632012-04-16 14:07:40 -070012550static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012551 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012552 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012553
Jesse Barnesb690e962010-07-19 13:53:12 -070012554 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12555 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12556
Jesse Barnesb690e962010-07-19 13:53:12 -070012557 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12558 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12559
Keith Packard435793d2011-07-12 14:56:22 -070012560 /* Lenovo U160 cannot use SSC on LVDS */
12561 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012562
12563 /* Sony Vaio Y cannot use SSC on LVDS */
12564 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012565
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012566 /* Acer Aspire 5734Z must invert backlight brightness */
12567 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12568
12569 /* Acer/eMachines G725 */
12570 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12571
12572 /* Acer/eMachines e725 */
12573 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12574
12575 /* Acer/Packard Bell NCL20 */
12576 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12577
12578 /* Acer Aspire 4736Z */
12579 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012580
12581 /* Acer Aspire 5336 */
12582 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012583
12584 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12585 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012586
12587 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12588 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012589
12590 /* HP Chromebook 14 (Celeron 2955U) */
12591 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012592};
12593
12594static void intel_init_quirks(struct drm_device *dev)
12595{
12596 struct pci_dev *d = dev->pdev;
12597 int i;
12598
12599 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12600 struct intel_quirk *q = &intel_quirks[i];
12601
12602 if (d->device == q->device &&
12603 (d->subsystem_vendor == q->subsystem_vendor ||
12604 q->subsystem_vendor == PCI_ANY_ID) &&
12605 (d->subsystem_device == q->subsystem_device ||
12606 q->subsystem_device == PCI_ANY_ID))
12607 q->hook(dev);
12608 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020012609 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12610 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12611 intel_dmi_quirks[i].hook(dev);
12612 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012613}
12614
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012615/* Disable the VGA plane that we never use */
12616static void i915_disable_vga(struct drm_device *dev)
12617{
12618 struct drm_i915_private *dev_priv = dev->dev_private;
12619 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012620 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012621
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012622 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012623 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012624 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012625 sr1 = inb(VGA_SR_DATA);
12626 outb(sr1 | 1<<5, VGA_SR_DATA);
12627 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12628 udelay(300);
12629
12630 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
12631 POSTING_READ(vga_reg);
12632}
12633
Daniel Vetterf8175862012-04-10 15:50:11 +020012634void intel_modeset_init_hw(struct drm_device *dev)
12635{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012636 intel_prepare_ddi(dev);
12637
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012638 if (IS_VALLEYVIEW(dev))
12639 vlv_update_cdclk(dev);
12640
Daniel Vetterf8175862012-04-10 15:50:11 +020012641 intel_init_clock_gating(dev);
12642
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012643 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012644}
12645
Imre Deak7d708ee2013-04-17 14:04:50 +030012646void intel_modeset_suspend_hw(struct drm_device *dev)
12647{
12648 intel_suspend_hw(dev);
12649}
12650
Jesse Barnes79e53942008-11-07 14:24:08 -080012651void intel_modeset_init(struct drm_device *dev)
12652{
Jesse Barnes652c3932009-08-17 13:31:43 -070012653 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012654 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012655 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012656 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012657
12658 drm_mode_config_init(dev);
12659
12660 dev->mode_config.min_width = 0;
12661 dev->mode_config.min_height = 0;
12662
Dave Airlie019d96c2011-09-29 16:20:42 +010012663 dev->mode_config.preferred_depth = 24;
12664 dev->mode_config.prefer_shadow = 1;
12665
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012666 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012667
Jesse Barnesb690e962010-07-19 13:53:12 -070012668 intel_init_quirks(dev);
12669
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012670 intel_init_pm(dev);
12671
Ben Widawskye3c74752013-04-05 13:12:39 -070012672 if (INTEL_INFO(dev)->num_pipes == 0)
12673 return;
12674
Jesse Barnese70236a2009-09-21 10:42:27 -070012675 intel_init_display(dev);
12676
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012677 if (IS_GEN2(dev)) {
12678 dev->mode_config.max_width = 2048;
12679 dev->mode_config.max_height = 2048;
12680 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012681 dev->mode_config.max_width = 4096;
12682 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012683 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012684 dev->mode_config.max_width = 8192;
12685 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012686 }
Damien Lespiau068be562014-03-28 14:17:49 +000012687
12688 if (IS_GEN2(dev)) {
12689 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12690 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12691 } else {
12692 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12693 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12694 }
12695
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012696 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012697
Zhao Yakui28c97732009-10-09 11:39:41 +080012698 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012699 INTEL_INFO(dev)->num_pipes,
12700 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012701
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012702 for_each_pipe(pipe) {
12703 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012704 for_each_sprite(pipe, sprite) {
12705 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012706 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012707 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012708 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012709 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012710 }
12711
Jesse Barnesf42bb702013-12-16 16:34:23 -080012712 intel_init_dpio(dev);
12713
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012714 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012715
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012716 /* Just disable it once at startup */
12717 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012718 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012719
12720 /* Just in case the BIOS is doing something questionable. */
12721 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012722
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012723 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012724 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012725 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012726
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012727 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012728 if (!crtc->active)
12729 continue;
12730
Jesse Barnes46f297f2014-03-07 08:57:48 -080012731 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012732 * Note that reserving the BIOS fb up front prevents us
12733 * from stuffing other stolen allocations like the ring
12734 * on top. This prevents some ugliness at boot time, and
12735 * can even allow for smooth boot transitions if the BIOS
12736 * fb is large enough for the active pipe configuration.
12737 */
12738 if (dev_priv->display.get_plane_config) {
12739 dev_priv->display.get_plane_config(crtc,
12740 &crtc->plane_config);
12741 /*
12742 * If the fb is shared between multiple heads, we'll
12743 * just get the first one.
12744 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012745 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012746 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012747 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012748}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012749
Daniel Vetter7fad7982012-07-04 17:51:47 +020012750static void intel_enable_pipe_a(struct drm_device *dev)
12751{
12752 struct intel_connector *connector;
12753 struct drm_connector *crt = NULL;
12754 struct intel_load_detect_pipe load_detect_temp;
Rob Clark51fd3712013-11-19 12:10:12 -050012755 struct drm_modeset_acquire_ctx ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012756
12757 /* We can't just switch on the pipe A, we need to set things up with a
12758 * proper mode and output configuration. As a gross hack, enable pipe A
12759 * by enabling the load detect pipe once. */
12760 list_for_each_entry(connector,
12761 &dev->mode_config.connector_list,
12762 base.head) {
12763 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12764 crt = &connector->base;
12765 break;
12766 }
12767 }
12768
12769 if (!crt)
12770 return;
12771
Rob Clark51fd3712013-11-19 12:10:12 -050012772 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, &ctx))
12773 intel_release_load_detect_pipe(crt, &load_detect_temp, &ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012774
12775
12776}
12777
Daniel Vetterfa555832012-10-10 23:14:00 +020012778static bool
12779intel_check_plane_mapping(struct intel_crtc *crtc)
12780{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012781 struct drm_device *dev = crtc->base.dev;
12782 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012783 u32 reg, val;
12784
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012785 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020012786 return true;
12787
12788 reg = DSPCNTR(!crtc->plane);
12789 val = I915_READ(reg);
12790
12791 if ((val & DISPLAY_PLANE_ENABLE) &&
12792 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12793 return false;
12794
12795 return true;
12796}
12797
Daniel Vetter24929352012-07-02 20:28:59 +020012798static void intel_sanitize_crtc(struct intel_crtc *crtc)
12799{
12800 struct drm_device *dev = crtc->base.dev;
12801 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012802 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020012803
Daniel Vetter24929352012-07-02 20:28:59 +020012804 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020012805 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012806 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12807
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012808 /* restore vblank interrupts to correct state */
12809 if (crtc->active)
12810 drm_vblank_on(dev, crtc->pipe);
12811 else
12812 drm_vblank_off(dev, crtc->pipe);
12813
Daniel Vetter24929352012-07-02 20:28:59 +020012814 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020012815 * disable the crtc (and hence change the state) if it is wrong. Note
12816 * that gen4+ has a fixed plane -> pipe mapping. */
12817 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020012818 struct intel_connector *connector;
12819 bool plane;
12820
Daniel Vetter24929352012-07-02 20:28:59 +020012821 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12822 crtc->base.base.id);
12823
12824 /* Pipe has the wrong plane attached and the plane is active.
12825 * Temporarily change the plane mapping and disable everything
12826 * ... */
12827 plane = crtc->plane;
12828 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020012829 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020012830 dev_priv->display.crtc_disable(&crtc->base);
12831 crtc->plane = plane;
12832
12833 /* ... and break all links. */
12834 list_for_each_entry(connector, &dev->mode_config.connector_list,
12835 base.head) {
12836 if (connector->encoder->base.crtc != &crtc->base)
12837 continue;
12838
Egbert Eich7f1950f2014-04-25 10:56:22 +020012839 connector->base.dpms = DRM_MODE_DPMS_OFF;
12840 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012841 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012842 /* multiple connectors may have the same encoder:
12843 * handle them and break crtc link separately */
12844 list_for_each_entry(connector, &dev->mode_config.connector_list,
12845 base.head)
12846 if (connector->encoder->base.crtc == &crtc->base) {
12847 connector->encoder->base.crtc = NULL;
12848 connector->encoder->connectors_active = false;
12849 }
Daniel Vetter24929352012-07-02 20:28:59 +020012850
12851 WARN_ON(crtc->active);
12852 crtc->base.enabled = false;
12853 }
Daniel Vetter24929352012-07-02 20:28:59 +020012854
Daniel Vetter7fad7982012-07-04 17:51:47 +020012855 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12856 crtc->pipe == PIPE_A && !crtc->active) {
12857 /* BIOS forgot to enable pipe A, this mostly happens after
12858 * resume. Force-enable the pipe to fix this, the update_dpms
12859 * call below we restore the pipe to the right state, but leave
12860 * the required bits on. */
12861 intel_enable_pipe_a(dev);
12862 }
12863
Daniel Vetter24929352012-07-02 20:28:59 +020012864 /* Adjust the state of the output pipe according to whether we
12865 * have active connectors/encoders. */
12866 intel_crtc_update_dpms(&crtc->base);
12867
12868 if (crtc->active != crtc->base.enabled) {
12869 struct intel_encoder *encoder;
12870
12871 /* This can happen either due to bugs in the get_hw_state
12872 * functions or because the pipe is force-enabled due to the
12873 * pipe A quirk. */
12874 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12875 crtc->base.base.id,
12876 crtc->base.enabled ? "enabled" : "disabled",
12877 crtc->active ? "enabled" : "disabled");
12878
12879 crtc->base.enabled = crtc->active;
12880
12881 /* Because we only establish the connector -> encoder ->
12882 * crtc links if something is active, this means the
12883 * crtc is now deactivated. Break the links. connector
12884 * -> encoder links are only establish when things are
12885 * actually up, hence no need to break them. */
12886 WARN_ON(crtc->active);
12887
12888 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
12889 WARN_ON(encoder->connectors_active);
12890 encoder->base.crtc = NULL;
12891 }
12892 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012893
12894 if (crtc->active || IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen < 5) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010012895 /*
12896 * We start out with underrun reporting disabled to avoid races.
12897 * For correct bookkeeping mark this on active crtcs.
12898 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012899 * Also on gmch platforms we dont have any hardware bits to
12900 * disable the underrun reporting. Which means we need to start
12901 * out with underrun reporting disabled also on inactive pipes,
12902 * since otherwise we'll complain about the garbage we read when
12903 * e.g. coming up after runtime pm.
12904 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010012905 * No protection against concurrent access is required - at
12906 * worst a fifo underrun happens which also sets this to false.
12907 */
12908 crtc->cpu_fifo_underrun_disabled = true;
12909 crtc->pch_fifo_underrun_disabled = true;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012910
12911 update_scanline_offset(crtc);
Daniel Vetter4cc31482014-03-24 00:01:41 +010012912 }
Daniel Vetter24929352012-07-02 20:28:59 +020012913}
12914
12915static void intel_sanitize_encoder(struct intel_encoder *encoder)
12916{
12917 struct intel_connector *connector;
12918 struct drm_device *dev = encoder->base.dev;
12919
12920 /* We need to check both for a crtc link (meaning that the
12921 * encoder is active and trying to read from a pipe) and the
12922 * pipe itself being active. */
12923 bool has_active_crtc = encoder->base.crtc &&
12924 to_intel_crtc(encoder->base.crtc)->active;
12925
12926 if (encoder->connectors_active && !has_active_crtc) {
12927 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
12928 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012929 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012930
12931 /* Connector is active, but has no active pipe. This is
12932 * fallout from our resume register restoring. Disable
12933 * the encoder manually again. */
12934 if (encoder->base.crtc) {
12935 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
12936 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012937 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012938 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030012939 if (encoder->post_disable)
12940 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012941 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012942 encoder->base.crtc = NULL;
12943 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020012944
12945 /* Inconsistent output/port/pipe state happens presumably due to
12946 * a bug in one of the get_hw_state functions. Or someplace else
12947 * in our code, like the register restore mess on resume. Clamp
12948 * things to off as a safer default. */
12949 list_for_each_entry(connector,
12950 &dev->mode_config.connector_list,
12951 base.head) {
12952 if (connector->encoder != encoder)
12953 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020012954 connector->base.dpms = DRM_MODE_DPMS_OFF;
12955 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012956 }
12957 }
12958 /* Enabled encoders without active connectors will be fixed in
12959 * the crtc fixup. */
12960}
12961
Imre Deak04098752014-02-18 00:02:16 +020012962void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012963{
12964 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012965 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012966
Imre Deak04098752014-02-18 00:02:16 +020012967 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
12968 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
12969 i915_disable_vga(dev);
12970 }
12971}
12972
12973void i915_redisable_vga(struct drm_device *dev)
12974{
12975 struct drm_i915_private *dev_priv = dev->dev_private;
12976
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012977 /* This function can be called both from intel_modeset_setup_hw_state or
12978 * at a very early point in our resume sequence, where the power well
12979 * structures are not yet restored. Since this function is at a very
12980 * paranoid "someone might have enabled VGA while we were not looking"
12981 * level, just check if the power well is enabled instead of trying to
12982 * follow the "don't touch the power well if we don't need it" policy
12983 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020012984 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012985 return;
12986
Imre Deak04098752014-02-18 00:02:16 +020012987 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012988}
12989
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012990static bool primary_get_hw_state(struct intel_crtc *crtc)
12991{
12992 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
12993
12994 if (!crtc->active)
12995 return false;
12996
12997 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
12998}
12999
Daniel Vetter30e984d2013-06-05 13:34:17 +020013000static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013001{
13002 struct drm_i915_private *dev_priv = dev->dev_private;
13003 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013004 struct intel_crtc *crtc;
13005 struct intel_encoder *encoder;
13006 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013007 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013008
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013009 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010013010 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013011
Daniel Vetter99535992014-04-13 12:00:33 +020013012 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13013
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013014 crtc->active = dev_priv->display.get_pipe_config(crtc,
13015 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013016
13017 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013018 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013019
13020 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13021 crtc->base.base.id,
13022 crtc->active ? "enabled" : "disabled");
13023 }
13024
Daniel Vetter53589012013-06-05 13:34:16 +020013025 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13026 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13027
13028 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
13029 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013030 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020013031 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13032 pll->active++;
13033 }
13034 pll->refcount = pll->active;
13035
Daniel Vetter35c95372013-07-17 06:55:04 +020013036 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
13037 pll->name, pll->refcount, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013038
13039 if (pll->refcount)
13040 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013041 }
13042
Daniel Vetter24929352012-07-02 20:28:59 +020013043 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
13044 base.head) {
13045 pipe = 0;
13046
13047 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013048 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13049 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010013050 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013051 } else {
13052 encoder->base.crtc = NULL;
13053 }
13054
13055 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013056 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013057 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013058 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013059 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013060 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013061 }
13062
13063 list_for_each_entry(connector, &dev->mode_config.connector_list,
13064 base.head) {
13065 if (connector->get_hw_state(connector)) {
13066 connector->base.dpms = DRM_MODE_DPMS_ON;
13067 connector->encoder->connectors_active = true;
13068 connector->base.encoder = &connector->encoder->base;
13069 } else {
13070 connector->base.dpms = DRM_MODE_DPMS_OFF;
13071 connector->base.encoder = NULL;
13072 }
13073 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13074 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013075 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013076 connector->base.encoder ? "enabled" : "disabled");
13077 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013078}
13079
13080/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13081 * and i915 state tracking structures. */
13082void intel_modeset_setup_hw_state(struct drm_device *dev,
13083 bool force_restore)
13084{
13085 struct drm_i915_private *dev_priv = dev->dev_private;
13086 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013087 struct intel_crtc *crtc;
13088 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013089 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013090
13091 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013092
Jesse Barnesbabea612013-06-26 18:57:38 +030013093 /*
13094 * Now that we have the config, copy it to each CRTC struct
13095 * Note that this could go away if we move to using crtc_config
13096 * checking everywhere.
13097 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013098 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013099 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080013100 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013101 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13102 crtc->base.base.id);
13103 drm_mode_debug_printmodeline(&crtc->base.mode);
13104 }
13105 }
13106
Daniel Vetter24929352012-07-02 20:28:59 +020013107 /* HW state is read out, now we need to sanitize this mess. */
13108 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
13109 base.head) {
13110 intel_sanitize_encoder(encoder);
13111 }
13112
13113 for_each_pipe(pipe) {
13114 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13115 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013116 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013117 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013118
Daniel Vetter35c95372013-07-17 06:55:04 +020013119 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13120 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13121
13122 if (!pll->on || pll->active)
13123 continue;
13124
13125 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13126
13127 pll->disable(dev_priv, pll);
13128 pll->on = false;
13129 }
13130
Ville Syrjälä96f90c52013-12-05 15:51:38 +020013131 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013132 ilk_wm_get_hw_state(dev);
13133
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013134 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013135 i915_redisable_vga(dev);
13136
Daniel Vetterf30da182013-04-11 20:22:50 +020013137 /*
13138 * We need to use raw interfaces for restoring state to avoid
13139 * checking (bogus) intermediate states.
13140 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013141 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013142 struct drm_crtc *crtc =
13143 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013144
13145 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070013146 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013147 }
13148 } else {
13149 intel_modeset_update_staged_output_state(dev);
13150 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013151
13152 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013153}
13154
13155void intel_modeset_gem_init(struct drm_device *dev)
13156{
Jesse Barnes484b41d2014-03-07 08:57:55 -080013157 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013158 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013159
Imre Deakae484342014-03-31 15:10:44 +030013160 mutex_lock(&dev->struct_mutex);
13161 intel_init_gt_powersave(dev);
13162 mutex_unlock(&dev->struct_mutex);
13163
Chris Wilson1833b132012-05-09 11:56:28 +010013164 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013165
13166 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013167
13168 /*
13169 * Make sure any fbs we allocated at startup are properly
13170 * pinned & fenced. When we do the allocation it's too early
13171 * for this.
13172 */
13173 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013174 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013175 obj = intel_fb_obj(c->primary->fb);
13176 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013177 continue;
13178
Matt Roper2ff8fde2014-07-08 07:50:07 -070013179 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013180 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13181 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013182 drm_framebuffer_unreference(c->primary->fb);
13183 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013184 }
13185 }
13186 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013187}
13188
Imre Deak4932e2c2014-02-11 17:12:48 +020013189void intel_connector_unregister(struct intel_connector *intel_connector)
13190{
13191 struct drm_connector *connector = &intel_connector->base;
13192
13193 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013194 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013195}
13196
Jesse Barnes79e53942008-11-07 14:24:08 -080013197void intel_modeset_cleanup(struct drm_device *dev)
13198{
Jesse Barnes652c3932009-08-17 13:31:43 -070013199 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013200 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013201
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013202 /*
13203 * Interrupts and polling as the first thing to avoid creating havoc.
13204 * Too much stuff here (turning of rps, connectors, ...) would
13205 * experience fancy races otherwise.
13206 */
13207 drm_irq_uninstall(dev);
13208 cancel_work_sync(&dev_priv->hotplug_work);
Jesse Barneseb21b922014-06-20 11:57:33 -070013209 dev_priv->pm._irqs_disabled = true;
13210
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013211 /*
13212 * Due to the hpd irq storm handling the hotplug work can re-arm the
13213 * poll handlers. Hence disable polling after hpd handling is shut down.
13214 */
Keith Packardf87ea762010-10-03 19:36:26 -070013215 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013216
Jesse Barnes652c3932009-08-17 13:31:43 -070013217 mutex_lock(&dev->struct_mutex);
13218
Jesse Barnes723bfd72010-10-07 16:01:13 -070013219 intel_unregister_dsm_handler();
13220
Chris Wilson973d04f2011-07-08 12:22:37 +010013221 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013222
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013223 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013224
Daniel Vetter930ebb42012-06-29 23:32:16 +020013225 ironlake_teardown_rc6(dev);
13226
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013227 mutex_unlock(&dev->struct_mutex);
13228
Chris Wilson1630fe72011-07-08 12:22:42 +010013229 /* flush any delayed tasks or pending work */
13230 flush_scheduled_work();
13231
Jani Nikuladb31af12013-11-08 16:48:53 +020013232 /* destroy the backlight and sysfs files before encoders/connectors */
13233 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013234 struct intel_connector *intel_connector;
13235
13236 intel_connector = to_intel_connector(connector);
13237 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020013238 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013239
Jesse Barnes79e53942008-11-07 14:24:08 -080013240 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013241
13242 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013243
13244 mutex_lock(&dev->struct_mutex);
13245 intel_cleanup_gt_powersave(dev);
13246 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013247}
13248
Dave Airlie28d52042009-09-21 14:33:58 +100013249/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013250 * Return which encoder is currently attached for connector.
13251 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013252struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013253{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013254 return &intel_attached_encoder(connector)->base;
13255}
Jesse Barnes79e53942008-11-07 14:24:08 -080013256
Chris Wilsondf0e9242010-09-09 16:20:55 +010013257void intel_connector_attach_encoder(struct intel_connector *connector,
13258 struct intel_encoder *encoder)
13259{
13260 connector->encoder = encoder;
13261 drm_mode_connector_attach_encoder(&connector->base,
13262 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013263}
Dave Airlie28d52042009-09-21 14:33:58 +100013264
13265/*
13266 * set vga decode state - true == enable VGA decode
13267 */
13268int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13269{
13270 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013271 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013272 u16 gmch_ctrl;
13273
Chris Wilson75fa0412014-02-07 18:37:02 -020013274 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13275 DRM_ERROR("failed to read control word\n");
13276 return -EIO;
13277 }
13278
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013279 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13280 return 0;
13281
Dave Airlie28d52042009-09-21 14:33:58 +100013282 if (state)
13283 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13284 else
13285 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013286
13287 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13288 DRM_ERROR("failed to write control word\n");
13289 return -EIO;
13290 }
13291
Dave Airlie28d52042009-09-21 14:33:58 +100013292 return 0;
13293}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013294
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013295struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013296
13297 u32 power_well_driver;
13298
Chris Wilson63b66e52013-08-08 15:12:06 +020013299 int num_transcoders;
13300
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013301 struct intel_cursor_error_state {
13302 u32 control;
13303 u32 position;
13304 u32 base;
13305 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013306 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013307
13308 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013309 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013310 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013311 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013312 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013313
13314 struct intel_plane_error_state {
13315 u32 control;
13316 u32 stride;
13317 u32 size;
13318 u32 pos;
13319 u32 addr;
13320 u32 surface;
13321 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013322 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013323
13324 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013325 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013326 enum transcoder cpu_transcoder;
13327
13328 u32 conf;
13329
13330 u32 htotal;
13331 u32 hblank;
13332 u32 hsync;
13333 u32 vtotal;
13334 u32 vblank;
13335 u32 vsync;
13336 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013337};
13338
13339struct intel_display_error_state *
13340intel_display_capture_error_state(struct drm_device *dev)
13341{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013342 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013343 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013344 int transcoders[] = {
13345 TRANSCODER_A,
13346 TRANSCODER_B,
13347 TRANSCODER_C,
13348 TRANSCODER_EDP,
13349 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013350 int i;
13351
Chris Wilson63b66e52013-08-08 15:12:06 +020013352 if (INTEL_INFO(dev)->num_pipes == 0)
13353 return NULL;
13354
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013355 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013356 if (error == NULL)
13357 return NULL;
13358
Imre Deak190be112013-11-25 17:15:31 +020013359 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013360 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13361
Damien Lespiau52331302012-08-15 19:23:25 +010013362 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013363 error->pipe[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013364 intel_display_power_enabled_unlocked(dev_priv,
13365 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013366 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013367 continue;
13368
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013369 error->cursor[i].control = I915_READ(CURCNTR(i));
13370 error->cursor[i].position = I915_READ(CURPOS(i));
13371 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013372
13373 error->plane[i].control = I915_READ(DSPCNTR(i));
13374 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013375 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013376 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013377 error->plane[i].pos = I915_READ(DSPPOS(i));
13378 }
Paulo Zanonica291362013-03-06 20:03:14 -030013379 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13380 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013381 if (INTEL_INFO(dev)->gen >= 4) {
13382 error->plane[i].surface = I915_READ(DSPSURF(i));
13383 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13384 }
13385
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013386 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013387
Sonika Jindal3abfce72014-07-21 15:23:43 +053013388 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013389 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013390 }
13391
13392 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13393 if (HAS_DDI(dev_priv->dev))
13394 error->num_transcoders++; /* Account for eDP. */
13395
13396 for (i = 0; i < error->num_transcoders; i++) {
13397 enum transcoder cpu_transcoder = transcoders[i];
13398
Imre Deakddf9c532013-11-27 22:02:02 +020013399 error->transcoder[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013400 intel_display_power_enabled_unlocked(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013401 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013402 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013403 continue;
13404
Chris Wilson63b66e52013-08-08 15:12:06 +020013405 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13406
13407 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13408 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13409 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13410 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13411 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13412 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13413 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013414 }
13415
13416 return error;
13417}
13418
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013419#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13420
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013421void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013422intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013423 struct drm_device *dev,
13424 struct intel_display_error_state *error)
13425{
13426 int i;
13427
Chris Wilson63b66e52013-08-08 15:12:06 +020013428 if (!error)
13429 return;
13430
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013431 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013432 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013433 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013434 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010013435 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013436 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013437 err_printf(m, " Power: %s\n",
13438 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013439 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013440 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013441
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013442 err_printf(m, "Plane [%d]:\n", i);
13443 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13444 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013445 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013446 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13447 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013448 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013449 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013450 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013451 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013452 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13453 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013454 }
13455
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013456 err_printf(m, "Cursor [%d]:\n", i);
13457 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13458 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13459 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013460 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013461
13462 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013463 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013464 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013465 err_printf(m, " Power: %s\n",
13466 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013467 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13468 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13469 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13470 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13471 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13472 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13473 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13474 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013475}