blob: 4280d0b292da26dbbf76215fc1390f876deab52e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jesse Barnes585fb112008-07-29 11:54:06 -070036#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080038#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010039#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070040#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010041#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070042#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070043#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010044#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020045#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020046#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020047#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020048#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010049#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070050#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020051#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010052#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054/* General customization:
55 */
56
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
Daniel Vetterd4495cb2015-02-14 00:41:35 +010059#define DRIVER_DATE "20150214"
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Mika Kuoppalac883ef12014-10-28 17:32:30 +020061#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010062/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
73#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
74 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020075
Rob Clarke2c719b2014-12-15 13:56:32 -050076/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
77 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
78 * which may not necessarily be a user visible problem. This will either
79 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
80 * enable distros and users to tailor their preferred amount of i915 abrt
81 * spam.
82 */
83#define I915_STATE_WARN(condition, format...) ({ \
84 int __ret_warn_on = !!(condition); \
85 if (unlikely(__ret_warn_on)) { \
86 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +020087 WARN(1, format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050088 else \
89 DRM_ERROR(format); \
90 } \
91 unlikely(__ret_warn_on); \
92})
93
94#define I915_STATE_WARN_ON(condition) ({ \
95 int __ret_warn_on = !!(condition); \
96 if (unlikely(__ret_warn_on)) { \
97 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +020098 WARN(1, "WARN_ON(" #condition ")\n"); \
Rob Clarke2c719b2014-12-15 13:56:32 -050099 else \
100 DRM_ERROR("WARN_ON(" #condition ")\n"); \
101 } \
102 unlikely(__ret_warn_on); \
103})
104
Jesse Barnes317c35d2008-08-25 15:11:06 -0700105enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +0200106 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700107 PIPE_A = 0,
108 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800109 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200110 _PIPE_EDP,
111 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700112};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800113#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700114
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200115enum transcoder {
116 TRANSCODER_A = 0,
117 TRANSCODER_B,
118 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200119 TRANSCODER_EDP,
120 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200121};
122#define transcoder_name(t) ((t) + 'A')
123
Damien Lespiau84139d12014-03-28 00:18:32 +0530124/*
125 * This is the maximum (across all platforms) number of planes (primary +
126 * sprites) that can be active at the same time on one pipe.
127 *
128 * This value doesn't count the cursor plane.
129 */
130#define I915_MAX_PLANES 3
131
Jesse Barnes80824002009-09-10 15:28:06 -0700132enum plane {
133 PLANE_A = 0,
134 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800135 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700136};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800137#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800138
Damien Lespiaud615a162014-03-03 17:31:48 +0000139#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300140
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300141enum port {
142 PORT_A = 0,
143 PORT_B,
144 PORT_C,
145 PORT_D,
146 PORT_E,
147 I915_MAX_PORTS
148};
149#define port_name(p) ((p) + 'A')
150
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300151#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800152
153enum dpio_channel {
154 DPIO_CH0,
155 DPIO_CH1
156};
157
158enum dpio_phy {
159 DPIO_PHY0,
160 DPIO_PHY1
161};
162
Paulo Zanonib97186f2013-05-03 12:15:36 -0300163enum intel_display_power_domain {
164 POWER_DOMAIN_PIPE_A,
165 POWER_DOMAIN_PIPE_B,
166 POWER_DOMAIN_PIPE_C,
167 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
168 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
169 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
170 POWER_DOMAIN_TRANSCODER_A,
171 POWER_DOMAIN_TRANSCODER_B,
172 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300173 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200174 POWER_DOMAIN_PORT_DDI_A_2_LANES,
175 POWER_DOMAIN_PORT_DDI_A_4_LANES,
176 POWER_DOMAIN_PORT_DDI_B_2_LANES,
177 POWER_DOMAIN_PORT_DDI_B_4_LANES,
178 POWER_DOMAIN_PORT_DDI_C_2_LANES,
179 POWER_DOMAIN_PORT_DDI_C_4_LANES,
180 POWER_DOMAIN_PORT_DDI_D_2_LANES,
181 POWER_DOMAIN_PORT_DDI_D_4_LANES,
182 POWER_DOMAIN_PORT_DSI,
183 POWER_DOMAIN_PORT_CRT,
184 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300185 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200186 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300187 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000188 POWER_DOMAIN_AUX_A,
189 POWER_DOMAIN_AUX_B,
190 POWER_DOMAIN_AUX_C,
191 POWER_DOMAIN_AUX_D,
Imre Deakbaa70702013-10-25 17:36:48 +0300192 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300193
194 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300195};
196
197#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
198#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
199 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300200#define POWER_DOMAIN_TRANSCODER(tran) \
201 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
202 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300203
Egbert Eich1d843f92013-02-25 12:06:49 -0500204enum hpd_pin {
205 HPD_NONE = 0,
206 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
207 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
208 HPD_CRT,
209 HPD_SDVO_B,
210 HPD_SDVO_C,
211 HPD_PORT_B,
212 HPD_PORT_C,
213 HPD_PORT_D,
214 HPD_NUM_PINS
215};
216
Chris Wilson2a2d5482012-12-03 11:49:06 +0000217#define I915_GEM_GPU_DOMAINS \
218 (I915_GEM_DOMAIN_RENDER | \
219 I915_GEM_DOMAIN_SAMPLER | \
220 I915_GEM_DOMAIN_COMMAND | \
221 I915_GEM_DOMAIN_INSTRUCTION | \
222 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700223
Damien Lespiau055e3932014-08-18 13:49:10 +0100224#define for_each_pipe(__dev_priv, __p) \
225 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiau2d025a52014-09-04 12:27:43 +0100226#define for_each_plane(pipe, p) \
227 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000228#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800229
Damien Lespiaud79b8142014-05-13 23:32:23 +0100230#define for_each_crtc(dev, crtc) \
231 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
232
Damien Lespiaud063ae42014-05-13 23:32:21 +0100233#define for_each_intel_crtc(dev, intel_crtc) \
234 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
235
Damien Lespiaub2784e12014-08-05 11:29:37 +0100236#define for_each_intel_encoder(dev, intel_encoder) \
237 list_for_each_entry(intel_encoder, \
238 &(dev)->mode_config.encoder_list, \
239 base.head)
240
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200241#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
242 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
243 if ((intel_encoder)->base.crtc == (__crtc))
244
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800245#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
246 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
247 if ((intel_connector)->base.encoder == (__encoder))
248
Borun Fub04c5bd2014-07-12 10:02:27 +0530249#define for_each_power_domain(domain, mask) \
250 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
251 if ((1 << (domain)) & (mask))
252
Daniel Vettere7b903d2013-06-05 13:34:14 +0200253struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100254struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100255struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200256
Daniel Vettere2b78262013-06-07 23:10:03 +0200257enum intel_dpll_id {
258 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
259 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300260 DPLL_ID_PCH_PLL_A = 0,
261 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000262 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300263 DPLL_ID_WRPLL1 = 0,
264 DPLL_ID_WRPLL2 = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000265 /* skl */
266 DPLL_ID_SKL_DPLL1 = 0,
267 DPLL_ID_SKL_DPLL2 = 1,
268 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200269};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000270#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100271
Daniel Vetter53589012013-06-05 13:34:16 +0200272struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100273 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200274 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200275 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200276 uint32_t fp0;
277 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100278
279 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300280 uint32_t wrpll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000281
282 /* skl */
283 /*
284 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
285 * lower part of crtl1 and they get shifted into position when writing
286 * the register. This allows us to easily compare the state to share
287 * the DPLL.
288 */
289 uint32_t ctrl1;
290 /* HDMI only, 0 when used for DP */
291 uint32_t cfgcr1, cfgcr2;
Daniel Vetter53589012013-06-05 13:34:16 +0200292};
293
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200294struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200295 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200296 struct intel_dpll_hw_state hw_state;
297};
298
299struct intel_shared_dpll {
300 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200301 struct intel_shared_dpll_config *new_config;
302
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 int active; /* count of number of active CRTCs (i.e. DPMS on) */
304 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200305 const char *name;
306 /* should match the index in the dev_priv->shared_dplls array */
307 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300308 /* The mode_set hook is optional and should be used together with the
309 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200310 void (*mode_set)(struct drm_i915_private *dev_priv,
311 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200312 void (*enable)(struct drm_i915_private *dev_priv,
313 struct intel_shared_dpll *pll);
314 void (*disable)(struct drm_i915_private *dev_priv,
315 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200316 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
317 struct intel_shared_dpll *pll,
318 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000321#define SKL_DPLL0 0
322#define SKL_DPLL1 1
323#define SKL_DPLL2 2
324#define SKL_DPLL3 3
325
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100326/* Used by dp and fdi links */
327struct intel_link_m_n {
328 uint32_t tu;
329 uint32_t gmch_m;
330 uint32_t gmch_n;
331 uint32_t link_m;
332 uint32_t link_n;
333};
334
335void intel_link_compute_m_n(int bpp, int nlanes,
336 int pixel_clock, int link_clock,
337 struct intel_link_m_n *m_n);
338
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339/* Interface history:
340 *
341 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100342 * 1.2: Add Power Management
343 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100344 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000345 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000346 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
347 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 */
349#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000350#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351#define DRIVER_PATCHLEVEL 0
352
Chris Wilson23bc5982010-09-29 16:10:57 +0100353#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700354
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700355struct opregion_header;
356struct opregion_acpi;
357struct opregion_swsci;
358struct opregion_asle;
359
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100360struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700361 struct opregion_header __iomem *header;
362 struct opregion_acpi __iomem *acpi;
363 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300364 u32 swsci_gbda_sub_functions;
365 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700366 struct opregion_asle __iomem *asle;
367 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000368 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200369 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100370};
Chris Wilson44834a62010-08-19 16:09:23 +0100371#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100372
Chris Wilson6ef3d422010-08-04 20:26:07 +0100373struct intel_overlay;
374struct intel_overlay_error_state;
375
Jesse Barnesde151cf2008-11-12 10:03:55 -0800376#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300377#define I915_MAX_NUM_FENCES 32
378/* 32 fences + sign bit for FENCE_REG_NONE */
379#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800380
381struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200382 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000383 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100384 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800385};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000386
yakui_zhao9b9d1722009-05-31 17:17:17 +0800387struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100388 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800389 u8 dvo_port;
390 u8 slave_addr;
391 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100392 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400393 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800394};
395
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000396struct intel_display_error_state;
397
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700398struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200399 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800400 struct timeval time;
401
Mika Kuoppalacb383002014-02-25 17:11:25 +0200402 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200403 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200404 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200405
Ben Widawsky585b0282014-01-30 00:19:37 -0800406 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700407 u32 eir;
408 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700409 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700410 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700411 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000412 u32 derrmr;
413 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800414 u32 error; /* gen6+ */
415 u32 err_int; /* gen7 */
416 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800417 u32 gac_eco;
418 u32 gam_ecochk;
419 u32 gab_ctl;
420 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800421 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800422 u64 fence[I915_MAX_NUM_FENCES];
423 struct intel_overlay_error_state *overlay;
424 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700425 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800426
Chris Wilson52d39a22012-02-15 11:25:37 +0000427 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000428 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800429 /* Software tracked state */
430 bool waiting;
431 int hangcheck_score;
432 enum intel_ring_hangcheck_action hangcheck_action;
433 int num_requests;
434
435 /* our own tracking of ring head and tail */
436 u32 cpu_ring_head;
437 u32 cpu_ring_tail;
438
439 u32 semaphore_seqno[I915_NUM_RINGS - 1];
440
441 /* Register state */
442 u32 tail;
443 u32 head;
444 u32 ctl;
445 u32 hws;
446 u32 ipeir;
447 u32 ipehr;
448 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800449 u32 bbstate;
450 u32 instpm;
451 u32 instps;
452 u32 seqno;
453 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000454 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800455 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700456 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800457 u32 rc_psmi; /* sleep state */
458 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
459
Chris Wilson52d39a22012-02-15 11:25:37 +0000460 struct drm_i915_error_object {
461 int page_count;
462 u32 gtt_offset;
463 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200464 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800465
Chris Wilson52d39a22012-02-15 11:25:37 +0000466 struct drm_i915_error_request {
467 long jiffies;
468 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000469 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000470 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800471
472 struct {
473 u32 gfx_mode;
474 union {
475 u64 pdp[4];
476 u32 pp_dir_base;
477 };
478 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200479
480 pid_t pid;
481 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000482 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100483
Chris Wilson9df30792010-02-18 10:24:56 +0000484 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000485 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000486 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100487 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000488 u32 gtt_offset;
489 u32 read_domains;
490 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200491 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000492 s32 pinned:2;
493 u32 tiling:2;
494 u32 dirty:1;
495 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100496 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100497 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100498 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700499 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800500
Ben Widawsky95f53012013-07-31 17:00:15 -0700501 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100502 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700503};
504
Jani Nikula7bd688c2013-11-08 16:48:56 +0200505struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200506struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200507struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000508struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100509struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200510struct intel_limit;
511struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100512
Jesse Barnese70236a2009-09-21 10:42:27 -0700513struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400514 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200515 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700516 void (*disable_fbc)(struct drm_device *dev);
517 int (*get_display_clock_speed)(struct drm_device *dev);
518 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200519 /**
520 * find_dpll() - Find the best values for the PLL
521 * @limit: limits for the PLL
522 * @crtc: current CRTC
523 * @target: target frequency in kHz
524 * @refclk: reference clock frequency in kHz
525 * @match_clock: if provided, @best_clock P divider must
526 * match the P divider from @match_clock
527 * used for LVDS downclocking
528 * @best_clock: best PLL values found
529 *
530 * Returns true on success, false on failure.
531 */
532 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300533 struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200534 int target, int refclk,
535 struct dpll *match_clock,
536 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300537 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300538 void (*update_sprite_wm)(struct drm_plane *plane,
539 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200540 uint32_t sprite_width, uint32_t sprite_height,
541 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200542 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100543 /* Returns the active state of the crtc, and if the crtc is active,
544 * fills out the pipe-config with the hw state. */
545 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200546 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000547 void (*get_initial_plane_config)(struct intel_crtc *,
548 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200549 int (*crtc_compute_clock)(struct intel_crtc *crtc,
550 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200551 void (*crtc_enable)(struct drm_crtc *crtc);
552 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100553 void (*off)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200554 void (*audio_codec_enable)(struct drm_connector *connector,
555 struct intel_encoder *encoder,
556 struct drm_display_mode *mode);
557 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700558 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700559 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700560 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
561 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700562 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100563 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700564 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200565 void (*update_primary_plane)(struct drm_crtc *crtc,
566 struct drm_framebuffer *fb,
567 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100568 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700569 /* clock updates for mode set */
570 /* cursor updates */
571 /* render clock increase/decrease */
572 /* display clock increase/decrease */
573 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200574
Ville Syrjälä6517d272014-11-07 11:16:02 +0200575 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200576 uint32_t (*get_backlight)(struct intel_connector *connector);
577 void (*set_backlight)(struct intel_connector *connector,
578 uint32_t level);
579 void (*disable_backlight)(struct intel_connector *connector);
580 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700581};
582
Mika Kuoppala48c10262015-01-16 11:34:41 +0200583enum forcewake_domain_id {
584 FW_DOMAIN_ID_RENDER = 0,
585 FW_DOMAIN_ID_BLITTER,
586 FW_DOMAIN_ID_MEDIA,
587
588 FW_DOMAIN_ID_COUNT
589};
590
591enum forcewake_domains {
592 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
593 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
594 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
595 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
596 FORCEWAKE_BLITTER |
597 FORCEWAKE_MEDIA)
598};
599
Chris Wilson907b28c2013-07-19 20:36:52 +0100600struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530601 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200602 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530603 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200604 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700605
606 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
607 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
608 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
609 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
610
611 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
612 uint8_t val, bool trace);
613 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
614 uint16_t val, bool trace);
615 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
616 uint32_t val, bool trace);
617 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
618 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300619};
620
Chris Wilson907b28c2013-07-19 20:36:52 +0100621struct intel_uncore {
622 spinlock_t lock; /** lock is also taken in irq contexts. */
623
624 struct intel_uncore_funcs funcs;
625
626 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200627 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100628
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200629 struct intel_uncore_forcewake_domain {
630 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200631 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200632 unsigned wake_count;
633 struct timer_list timer;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200634 u32 reg_set;
635 u32 val_set;
636 u32 val_clear;
637 u32 reg_ack;
638 u32 reg_post;
639 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200640 } fw_domain[FW_DOMAIN_ID_COUNT];
Chris Wilson907b28c2013-07-19 20:36:52 +0100641};
642
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200643/* Iterate over initialised fw domains */
644#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
645 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
646 (i__) < FW_DOMAIN_ID_COUNT; \
647 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
648 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
649
650#define for_each_fw_domain(domain__, dev_priv__, i__) \
651 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
652
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100653#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
654 func(is_mobile) sep \
655 func(is_i85x) sep \
656 func(is_i915g) sep \
657 func(is_i945gm) sep \
658 func(is_g33) sep \
659 func(need_gfx_hws) sep \
660 func(is_g4x) sep \
661 func(is_pineview) sep \
662 func(is_broadwater) sep \
663 func(is_crestline) sep \
664 func(is_ivybridge) sep \
665 func(is_valleyview) sep \
666 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530667 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700668 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100669 func(has_fbc) sep \
670 func(has_pipe_cxsr) sep \
671 func(has_hotplug) sep \
672 func(cursor_needs_physical) sep \
673 func(has_overlay) sep \
674 func(overlay_needs_physical) sep \
675 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100676 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100677 func(has_ddi) sep \
678 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200679
Damien Lespiaua587f772013-04-22 18:40:38 +0100680#define DEFINE_FLAG(name) u8 name:1
681#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200682
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500683struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200684 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100685 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700686 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000687 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000688 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700689 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100690 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200691 /* Register offsets for the various display pipes and transcoders */
692 int pipe_offsets[I915_MAX_TRANSCODERS];
693 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200694 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300695 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600696
697 /* Slice/subslice/EU info */
698 u8 slice_total;
699 u8 subslice_total;
700 u8 subslice_per_slice;
701 u8 eu_total;
702 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000703 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
704 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600705 u8 has_slice_pg:1;
706 u8 has_subslice_pg:1;
707 u8 has_eu_pg:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500708};
709
Damien Lespiaua587f772013-04-22 18:40:38 +0100710#undef DEFINE_FLAG
711#undef SEP_SEMICOLON
712
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800713enum i915_cache_level {
714 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100715 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
716 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
717 caches, eg sampler/render caches, and the
718 large Last-Level-Cache. LLC is coherent with
719 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100720 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800721};
722
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300723struct i915_ctx_hang_stats {
724 /* This context had batch pending when hang was declared */
725 unsigned batch_pending;
726
727 /* This context had batch active when hang was declared */
728 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300729
730 /* Time when this context was last blamed for a GPU reset */
731 unsigned long guilty_ts;
732
Chris Wilson676fa572014-12-24 08:13:39 -0800733 /* If the contexts causes a second GPU hang within this time,
734 * it is permanently banned from submitting any more work.
735 */
736 unsigned long ban_period_seconds;
737
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300738 /* This context is banned to submit more work */
739 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300740};
Ben Widawsky40521052012-06-04 14:42:43 -0700741
742/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100743#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100744/**
745 * struct intel_context - as the name implies, represents a context.
746 * @ref: reference count.
747 * @user_handle: userspace tracking identity for this context.
748 * @remap_slice: l3 row remapping information.
749 * @file_priv: filp associated with this context (NULL for global default
750 * context).
751 * @hang_stats: information about the role of this context in possible GPU
752 * hangs.
753 * @vm: virtual memory space used by this context.
754 * @legacy_hw_ctx: render context backing object and whether it is correctly
755 * initialized (legacy ring submission mechanism only).
756 * @link: link in the global list of contexts.
757 *
758 * Contexts are memory images used by the hardware to store copies of their
759 * internal state.
760 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100761struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300762 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100763 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700764 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700765 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300766 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200767 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700768
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100769 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100770 struct {
771 struct drm_i915_gem_object *rcs_state;
772 bool initialized;
773 } legacy_hw_ctx;
774
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100775 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100776 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100777 struct {
778 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100779 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200780 int pin_count;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100781 } engine[I915_NUM_RINGS];
782
Ben Widawskya33afea2013-09-17 21:12:45 -0700783 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700784};
785
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700786struct i915_fbc {
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200787 unsigned long uncompressed_size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700788 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700789 unsigned int fb_id;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200790 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700791 int y;
792
Ben Widawskyc4213882014-06-19 12:06:10 -0700793 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700794 struct drm_mm_node *compressed_llb;
795
Rodrigo Vivida46f932014-08-01 02:04:45 -0700796 bool false_color;
797
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300798 /* Tracks whether the HW is actually enabled, not whether the feature is
799 * possible. */
800 bool enabled;
801
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -0400802 /* On gen8 some rings cannont perform fbc clean operation so for now
803 * we are doing this on SW with mmio.
804 * This variable works in the opposite information direction
805 * of ring->fbc_dirty telling software on frontbuffer tracking
806 * to perform the cache clean on sw side.
807 */
808 bool need_sw_cache_clean;
809
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700810 struct intel_fbc_work {
811 struct delayed_work work;
812 struct drm_crtc *crtc;
813 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700814 } *fbc_work;
815
Chris Wilson29ebf902013-07-27 17:23:55 +0100816 enum no_fbc_reason {
817 FBC_OK, /* FBC is enabled */
818 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700819 FBC_NO_OUTPUT, /* no outputs enabled to compress */
820 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
821 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
822 FBC_MODE_TOO_LARGE, /* mode too large for compression */
823 FBC_BAD_PLANE, /* fbc not supported on plane */
824 FBC_NOT_TILED, /* buffer not tiled */
825 FBC_MULTIPLE_PIPES, /* more than one pipe active */
826 FBC_MODULE_PARAM,
827 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
828 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800829};
830
Vandana Kannan96178ee2015-01-10 02:25:56 +0530831/**
832 * HIGH_RR is the highest eDP panel refresh rate read from EDID
833 * LOW_RR is the lowest eDP panel refresh rate found from EDID
834 * parsing for same resolution.
835 */
836enum drrs_refresh_rate_type {
837 DRRS_HIGH_RR,
838 DRRS_LOW_RR,
839 DRRS_MAX_RR, /* RR count */
840};
841
842enum drrs_support_type {
843 DRRS_NOT_SUPPORTED = 0,
844 STATIC_DRRS_SUPPORT = 1,
845 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530846};
847
Daniel Vetter2807cf62014-07-11 10:30:11 -0700848struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530849struct i915_drrs {
850 struct mutex mutex;
851 struct delayed_work work;
852 struct intel_dp *dp;
853 unsigned busy_frontbuffer_bits;
854 enum drrs_refresh_rate_type refresh_rate_type;
855 enum drrs_support_type type;
856};
857
Rodrigo Vivia031d702013-10-03 16:15:06 -0300858struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700859 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300860 bool sink_support;
861 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700862 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700863 bool active;
864 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700865 unsigned busy_frontbuffer_bits;
Rodrigo Vivi0243f7b2015-01-12 10:14:32 -0800866 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300867};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700868
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800869enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300870 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800871 PCH_IBX, /* Ibexpeak PCH */
872 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300873 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530874 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700875 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800876};
877
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200878enum intel_sbi_destination {
879 SBI_ICLK,
880 SBI_MPHY,
881};
882
Jesse Barnesb690e962010-07-19 13:53:12 -0700883#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700884#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100885#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000886#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300887#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100888#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700889
Dave Airlie8be48d92010-03-30 05:34:14 +0000890struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100891struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000892
Daniel Vetterc2b91522012-02-14 22:37:19 +0100893struct intel_gmbus {
894 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000895 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100896 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100897 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100898 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100899 struct drm_i915_private *dev_priv;
900};
901
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100902struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000903 u8 saveLBB;
904 u32 saveDSPACNTR;
905 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000906 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000907 u32 savePIPEACONF;
908 u32 savePIPEBCONF;
909 u32 savePIPEASRC;
910 u32 savePIPEBSRC;
911 u32 saveFPA0;
912 u32 saveFPA1;
913 u32 saveDPLL_A;
914 u32 saveDPLL_A_MD;
915 u32 saveHTOTAL_A;
916 u32 saveHBLANK_A;
917 u32 saveHSYNC_A;
918 u32 saveVTOTAL_A;
919 u32 saveVBLANK_A;
920 u32 saveVSYNC_A;
921 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000922 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800923 u32 saveTRANS_HTOTAL_A;
924 u32 saveTRANS_HBLANK_A;
925 u32 saveTRANS_HSYNC_A;
926 u32 saveTRANS_VTOTAL_A;
927 u32 saveTRANS_VBLANK_A;
928 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000929 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000930 u32 saveDSPASTRIDE;
931 u32 saveDSPASIZE;
932 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700933 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000934 u32 saveDSPASURF;
935 u32 saveDSPATILEOFF;
936 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700937 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000938 u32 saveBLC_PWM_CTL;
939 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800940 u32 saveBLC_CPU_PWM_CTL;
941 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000942 u32 saveFPB0;
943 u32 saveFPB1;
944 u32 saveDPLL_B;
945 u32 saveDPLL_B_MD;
946 u32 saveHTOTAL_B;
947 u32 saveHBLANK_B;
948 u32 saveHSYNC_B;
949 u32 saveVTOTAL_B;
950 u32 saveVBLANK_B;
951 u32 saveVSYNC_B;
952 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000953 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800954 u32 saveTRANS_HTOTAL_B;
955 u32 saveTRANS_HBLANK_B;
956 u32 saveTRANS_HSYNC_B;
957 u32 saveTRANS_VTOTAL_B;
958 u32 saveTRANS_VBLANK_B;
959 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000960 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000961 u32 saveDSPBSTRIDE;
962 u32 saveDSPBSIZE;
963 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700964 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000965 u32 saveDSPBSURF;
966 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700967 u32 saveVGA0;
968 u32 saveVGA1;
969 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000970 u32 saveVGACNTRL;
971 u32 saveADPA;
972 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700973 u32 savePP_ON_DELAYS;
974 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000975 u32 saveDVOA;
976 u32 saveDVOB;
977 u32 saveDVOC;
978 u32 savePP_ON;
979 u32 savePP_OFF;
980 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700981 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000982 u32 savePFIT_CONTROL;
983 u32 save_palette_a[256];
984 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000985 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000986 u32 saveIER;
987 u32 saveIIR;
988 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800989 u32 saveDEIER;
990 u32 saveDEIMR;
991 u32 saveGTIER;
992 u32 saveGTIMR;
993 u32 saveFDI_RXA_IMR;
994 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800995 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800996 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000997 u32 saveSWF0[16];
998 u32 saveSWF1[16];
999 u32 saveSWF2[3];
1000 u8 saveMSR;
1001 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -08001002 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001003 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +10001004 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001005 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +10001006 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001007 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +00001008 u32 saveCURACNTR;
1009 u32 saveCURAPOS;
1010 u32 saveCURABASE;
1011 u32 saveCURBCNTR;
1012 u32 saveCURBPOS;
1013 u32 saveCURBBASE;
1014 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001015 u32 saveDP_B;
1016 u32 saveDP_C;
1017 u32 saveDP_D;
1018 u32 savePIPEA_GMCH_DATA_M;
1019 u32 savePIPEB_GMCH_DATA_M;
1020 u32 savePIPEA_GMCH_DATA_N;
1021 u32 savePIPEB_GMCH_DATA_N;
1022 u32 savePIPEA_DP_LINK_M;
1023 u32 savePIPEB_DP_LINK_M;
1024 u32 savePIPEA_DP_LINK_N;
1025 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +08001026 u32 saveFDI_RXA_CTL;
1027 u32 saveFDI_TXA_CTL;
1028 u32 saveFDI_RXB_CTL;
1029 u32 saveFDI_TXB_CTL;
1030 u32 savePFA_CTL_1;
1031 u32 savePFB_CTL_1;
1032 u32 savePFA_WIN_SZ;
1033 u32 savePFB_WIN_SZ;
1034 u32 savePFA_WIN_POS;
1035 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +00001036 u32 savePCH_DREF_CONTROL;
1037 u32 saveDISP_ARB_CTL;
1038 u32 savePIPEA_DATA_M1;
1039 u32 savePIPEA_DATA_N1;
1040 u32 savePIPEA_LINK_M1;
1041 u32 savePIPEA_LINK_N1;
1042 u32 savePIPEB_DATA_M1;
1043 u32 savePIPEB_DATA_N1;
1044 u32 savePIPEB_LINK_M1;
1045 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001046 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001047 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001048 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001049};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001050
Imre Deakddeea5b2014-05-05 15:19:56 +03001051struct vlv_s0ix_state {
1052 /* GAM */
1053 u32 wr_watermark;
1054 u32 gfx_prio_ctrl;
1055 u32 arb_mode;
1056 u32 gfx_pend_tlb0;
1057 u32 gfx_pend_tlb1;
1058 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1059 u32 media_max_req_count;
1060 u32 gfx_max_req_count;
1061 u32 render_hwsp;
1062 u32 ecochk;
1063 u32 bsd_hwsp;
1064 u32 blt_hwsp;
1065 u32 tlb_rd_addr;
1066
1067 /* MBC */
1068 u32 g3dctl;
1069 u32 gsckgctl;
1070 u32 mbctl;
1071
1072 /* GCP */
1073 u32 ucgctl1;
1074 u32 ucgctl3;
1075 u32 rcgctl1;
1076 u32 rcgctl2;
1077 u32 rstctl;
1078 u32 misccpctl;
1079
1080 /* GPM */
1081 u32 gfxpause;
1082 u32 rpdeuhwtc;
1083 u32 rpdeuc;
1084 u32 ecobus;
1085 u32 pwrdwnupctl;
1086 u32 rp_down_timeout;
1087 u32 rp_deucsw;
1088 u32 rcubmabdtmr;
1089 u32 rcedata;
1090 u32 spare2gh;
1091
1092 /* Display 1 CZ domain */
1093 u32 gt_imr;
1094 u32 gt_ier;
1095 u32 pm_imr;
1096 u32 pm_ier;
1097 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1098
1099 /* GT SA CZ domain */
1100 u32 tilectl;
1101 u32 gt_fifoctl;
1102 u32 gtlc_wake_ctrl;
1103 u32 gtlc_survive;
1104 u32 pmwgicz;
1105
1106 /* Display 2 CZ domain */
1107 u32 gu_ctl0;
1108 u32 gu_ctl1;
1109 u32 clock_gate_dis2;
1110};
1111
Chris Wilsonbf225f22014-07-10 20:31:18 +01001112struct intel_rps_ei {
1113 u32 cz_clock;
1114 u32 render_c0;
1115 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001116};
1117
Daniel Vetterc85aa882012-11-02 19:55:03 +01001118struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001119 /*
1120 * work, interrupts_enabled and pm_iir are protected by
1121 * dev_priv->irq_lock
1122 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001123 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001124 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001125 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001126
Ben Widawskyb39fb292014-03-19 18:31:11 -07001127 /* Frequencies are stored in potentially platform dependent multiples.
1128 * In other words, *_freq needs to be multiplied by X to be interesting.
1129 * Soft limits are those which are used for the dynamic reclocking done
1130 * by the driver (raise frequencies under heavy loads, and lower for
1131 * lighter loads). Hard limits are those imposed by the hardware.
1132 *
1133 * A distinction is made for overclocking, which is never enabled by
1134 * default, and is considered to be above the hard limit if it's
1135 * possible at all.
1136 */
1137 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1138 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1139 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1140 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1141 u8 min_freq; /* AKA RPn. Minimum frequency */
1142 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1143 u8 rp1_freq; /* "less than" RP0 power/freqency */
1144 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +05301145 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001146
Deepak S31685c22014-07-03 17:33:01 -04001147 u32 ei_interrupt_count;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001148
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001149 int last_adj;
1150 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1151
Chris Wilsonc0951f02013-10-10 21:58:50 +01001152 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001153 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001154
Chris Wilsonbf225f22014-07-10 20:31:18 +01001155 /* manual wa residency calculations */
1156 struct intel_rps_ei up_ei, down_ei;
1157
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001158 /*
1159 * Protects RPS/RC6 register access and PCU communication.
1160 * Must be taken after struct_mutex if nested.
1161 */
1162 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001163};
1164
Daniel Vetter1a240d42012-11-29 22:18:51 +01001165/* defined intel_pm.c */
1166extern spinlock_t mchdev_lock;
1167
Daniel Vetterc85aa882012-11-02 19:55:03 +01001168struct intel_ilk_power_mgmt {
1169 u8 cur_delay;
1170 u8 min_delay;
1171 u8 max_delay;
1172 u8 fmax;
1173 u8 fstart;
1174
1175 u64 last_count1;
1176 unsigned long last_time1;
1177 unsigned long chipset_power;
1178 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001179 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001180 unsigned long gfx_power;
1181 u8 corr;
1182
1183 int c_m;
1184 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001185
1186 struct drm_i915_gem_object *pwrctx;
1187 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001188};
1189
Imre Deakc6cb5822014-03-04 19:22:55 +02001190struct drm_i915_private;
1191struct i915_power_well;
1192
1193struct i915_power_well_ops {
1194 /*
1195 * Synchronize the well's hw state to match the current sw state, for
1196 * example enable/disable it based on the current refcount. Called
1197 * during driver init and resume time, possibly after first calling
1198 * the enable/disable handlers.
1199 */
1200 void (*sync_hw)(struct drm_i915_private *dev_priv,
1201 struct i915_power_well *power_well);
1202 /*
1203 * Enable the well and resources that depend on it (for example
1204 * interrupts located on the well). Called after the 0->1 refcount
1205 * transition.
1206 */
1207 void (*enable)(struct drm_i915_private *dev_priv,
1208 struct i915_power_well *power_well);
1209 /*
1210 * Disable the well and resources that depend on it. Called after
1211 * the 1->0 refcount transition.
1212 */
1213 void (*disable)(struct drm_i915_private *dev_priv,
1214 struct i915_power_well *power_well);
1215 /* Returns the hw enabled state. */
1216 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1217 struct i915_power_well *power_well);
1218};
1219
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001220/* Power well structure for haswell */
1221struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001222 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001223 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001224 /* power well enable/disable usage count */
1225 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001226 /* cached hw enabled state */
1227 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001228 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001229 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001230 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001231};
1232
Imre Deak83c00f552013-10-25 17:36:47 +03001233struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001234 /*
1235 * Power wells needed for initialization at driver init and suspend
1236 * time are on. They are kept on until after the first modeset.
1237 */
1238 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001239 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001240 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001241
Imre Deak83c00f552013-10-25 17:36:47 +03001242 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001243 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001244 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001245};
1246
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001247#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001248struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001249 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001250 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001251 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001252};
1253
Brad Volkin493018d2014-12-11 12:13:08 -08001254struct i915_gem_batch_pool {
1255 struct drm_device *dev;
1256 struct list_head cache_list;
1257};
1258
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001259struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001260 /** Memory allocator for GTT stolen memory */
1261 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001262 /** List of all objects in gtt_space. Used to restore gtt
1263 * mappings on resume */
1264 struct list_head bound_list;
1265 /**
1266 * List of objects which are not bound to the GTT (thus
1267 * are idle and not used by the GPU) but still have
1268 * (presumably uncached) pages still attached.
1269 */
1270 struct list_head unbound_list;
1271
Brad Volkin493018d2014-12-11 12:13:08 -08001272 /*
1273 * A pool of objects to use as shadow copies of client batch buffers
1274 * when the command parser is enabled. Prevents the client from
1275 * modifying the batch contents after software parsing.
1276 */
1277 struct i915_gem_batch_pool batch_pool;
1278
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001279 /** Usable portion of the GTT for GEM */
1280 unsigned long stolen_base; /* limited to low memory (32-bit) */
1281
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001282 /** PPGTT used for aliasing the PPGTT with the GTT */
1283 struct i915_hw_ppgtt *aliasing_ppgtt;
1284
Chris Wilson2cfcd322014-05-20 08:28:43 +01001285 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001286 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001287 bool shrinker_no_lock_stealing;
1288
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001289 /** LRU list of objects with fence regs on them. */
1290 struct list_head fence_list;
1291
1292 /**
1293 * We leave the user IRQ off as much as possible,
1294 * but this means that requests will finish and never
1295 * be retired once the system goes idle. Set a timer to
1296 * fire periodically while the ring is running. When it
1297 * fires, go retire requests.
1298 */
1299 struct delayed_work retire_work;
1300
1301 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001302 * When we detect an idle GPU, we want to turn on
1303 * powersaving features. So once we see that there
1304 * are no more requests outstanding and no more
1305 * arrive within a small period of time, we fire
1306 * off the idle_work.
1307 */
1308 struct delayed_work idle_work;
1309
1310 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001311 * Are we in a non-interruptible section of code like
1312 * modesetting?
1313 */
1314 bool interruptible;
1315
Chris Wilsonf62a0072014-02-21 17:55:39 +00001316 /**
1317 * Is the GPU currently considered idle, or busy executing userspace
1318 * requests? Whilst idle, we attempt to power down the hardware and
1319 * display clocks. In order to reduce the effect on performance, there
1320 * is a slight delay before we do so.
1321 */
1322 bool busy;
1323
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001324 /* the indicator for dispatch video commands on two BSD rings */
1325 int bsd_ring_dispatch_index;
1326
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001327 /** Bit 6 swizzling required for X tiling */
1328 uint32_t bit_6_swizzle_x;
1329 /** Bit 6 swizzling required for Y tiling */
1330 uint32_t bit_6_swizzle_y;
1331
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001332 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001333 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001334 size_t object_memory;
1335 u32 object_count;
1336};
1337
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001338struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001339 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001340 unsigned bytes;
1341 unsigned size;
1342 int err;
1343 u8 *buf;
1344 loff_t start;
1345 loff_t pos;
1346};
1347
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001348struct i915_error_state_file_priv {
1349 struct drm_device *dev;
1350 struct drm_i915_error_state *error;
1351};
1352
Daniel Vetter99584db2012-11-14 17:14:04 +01001353struct i915_gpu_error {
1354 /* For hangcheck timer */
1355#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1356#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001357 /* Hang gpu twice in this window and your context gets banned */
1358#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1359
Chris Wilson737b1502015-01-26 18:03:03 +02001360 struct workqueue_struct *hangcheck_wq;
1361 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001362
1363 /* For reset and error_state handling. */
1364 spinlock_t lock;
1365 /* Protected by the above dev->gpu_error.lock. */
1366 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001367
1368 unsigned long missed_irq_rings;
1369
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001370 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001371 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001372 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001373 * This is a counter which gets incremented when reset is triggered,
1374 * and again when reset has been handled. So odd values (lowest bit set)
1375 * means that reset is in progress and even values that
1376 * (reset_counter >> 1):th reset was successfully completed.
1377 *
1378 * If reset is not completed succesfully, the I915_WEDGE bit is
1379 * set meaning that hardware is terminally sour and there is no
1380 * recovery. All waiters on the reset_queue will be woken when
1381 * that happens.
1382 *
1383 * This counter is used by the wait_seqno code to notice that reset
1384 * event happened and it needs to restart the entire ioctl (since most
1385 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001386 *
1387 * This is important for lock-free wait paths, where no contended lock
1388 * naturally enforces the correct ordering between the bail-out of the
1389 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001390 */
1391 atomic_t reset_counter;
1392
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001393#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001394#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001395
1396 /**
1397 * Waitqueue to signal when the reset has completed. Used by clients
1398 * that wait for dev_priv->mm.wedged to settle.
1399 */
1400 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001401
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001402 /* Userspace knobs for gpu hang simulation;
1403 * combines both a ring mask, and extra flags
1404 */
1405 u32 stop_rings;
1406#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1407#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001408
1409 /* For missed irq/seqno simulation. */
1410 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001411
1412 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1413 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001414};
1415
Zhang Ruib8efb172013-02-05 15:41:53 +08001416enum modeset_restore {
1417 MODESET_ON_LID_OPEN,
1418 MODESET_DONE,
1419 MODESET_SUSPENDED,
1420};
1421
Paulo Zanoni6acab152013-09-12 17:06:24 -03001422struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001423 /*
1424 * This is an index in the HDMI/DVI DDI buffer translation table.
1425 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1426 * populate this field.
1427 */
1428#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001429 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001430
1431 uint8_t supports_dvi:1;
1432 uint8_t supports_hdmi:1;
1433 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001434};
1435
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001436enum psr_lines_to_wait {
1437 PSR_0_LINES_TO_WAIT = 0,
1438 PSR_1_LINE_TO_WAIT,
1439 PSR_4_LINES_TO_WAIT,
1440 PSR_8_LINES_TO_WAIT
1441};
1442
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001443struct intel_vbt_data {
1444 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1445 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1446
1447 /* Feature bits */
1448 unsigned int int_tv_support:1;
1449 unsigned int lvds_dither:1;
1450 unsigned int lvds_vbt:1;
1451 unsigned int int_crt_support:1;
1452 unsigned int lvds_use_ssc:1;
1453 unsigned int display_clock_mode:1;
1454 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301455 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001456 int lvds_ssc_freq;
1457 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1458
Pradeep Bhat83a72802014-03-28 10:14:57 +05301459 enum drrs_support_type drrs_type;
1460
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001461 /* eDP */
1462 int edp_rate;
1463 int edp_lanes;
1464 int edp_preemphasis;
1465 int edp_vswing;
1466 bool edp_initialized;
1467 bool edp_support;
1468 int edp_bpp;
1469 struct edp_power_seq edp_pps;
1470
Jani Nikulaf00076d2013-12-14 20:38:29 -02001471 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001472 bool full_link;
1473 bool require_aux_wakeup;
1474 int idle_frames;
1475 enum psr_lines_to_wait lines_to_wait;
1476 int tp1_wakeup_time;
1477 int tp2_tp3_wakeup_time;
1478 } psr;
1479
1480 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001481 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001482 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001483 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001484 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001485 } backlight;
1486
Shobhit Kumard17c5442013-08-27 15:12:25 +03001487 /* MIPI DSI */
1488 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301489 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001490 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301491 struct mipi_config *config;
1492 struct mipi_pps_data *pps;
1493 u8 seq_version;
1494 u32 size;
1495 u8 *data;
1496 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001497 } dsi;
1498
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001499 int crt_ddc_pin;
1500
1501 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001502 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001503
1504 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001505};
1506
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001507enum intel_ddb_partitioning {
1508 INTEL_DDB_PART_1_2,
1509 INTEL_DDB_PART_5_6, /* IVB+ */
1510};
1511
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001512struct intel_wm_level {
1513 bool enable;
1514 uint32_t pri_val;
1515 uint32_t spr_val;
1516 uint32_t cur_val;
1517 uint32_t fbc_val;
1518};
1519
Imre Deak820c1982013-12-17 14:46:36 +02001520struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001521 uint32_t wm_pipe[3];
1522 uint32_t wm_lp[3];
1523 uint32_t wm_lp_spr[3];
1524 uint32_t wm_linetime[3];
1525 bool enable_fbc_wm;
1526 enum intel_ddb_partitioning partitioning;
1527};
1528
Damien Lespiauc1939242014-11-04 17:06:41 +00001529struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001530 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001531};
1532
1533static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1534{
Damien Lespiau16160e32014-11-04 17:06:53 +00001535 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001536}
1537
Damien Lespiau08db6652014-11-04 17:06:52 +00001538static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1539 const struct skl_ddb_entry *e2)
1540{
1541 if (e1->start == e2->start && e1->end == e2->end)
1542 return true;
1543
1544 return false;
1545}
1546
Damien Lespiauc1939242014-11-04 17:06:41 +00001547struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001548 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001549 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1550 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1551};
1552
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001553struct skl_wm_values {
1554 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001555 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001556 uint32_t wm_linetime[I915_MAX_PIPES];
1557 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1558 uint32_t cursor[I915_MAX_PIPES][8];
1559 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1560 uint32_t cursor_trans[I915_MAX_PIPES];
1561};
1562
1563struct skl_wm_level {
1564 bool plane_en[I915_MAX_PLANES];
Damien Lespiaub99f58d2014-11-04 17:06:56 +00001565 bool cursor_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001566 uint16_t plane_res_b[I915_MAX_PLANES];
1567 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001568 uint16_t cursor_res_b;
1569 uint8_t cursor_res_l;
1570};
1571
Paulo Zanonic67a4702013-08-19 13:18:09 -03001572/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001573 * This struct helps tracking the state needed for runtime PM, which puts the
1574 * device in PCI D3 state. Notice that when this happens, nothing on the
1575 * graphics device works, even register access, so we don't get interrupts nor
1576 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001577 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001578 * Every piece of our code that needs to actually touch the hardware needs to
1579 * either call intel_runtime_pm_get or call intel_display_power_get with the
1580 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001581 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001582 * Our driver uses the autosuspend delay feature, which means we'll only really
1583 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001584 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001585 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001586 *
1587 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1588 * goes back to false exactly before we reenable the IRQs. We use this variable
1589 * to check if someone is trying to enable/disable IRQs while they're supposed
1590 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001591 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001592 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001593 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001594 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001595struct i915_runtime_pm {
1596 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001597 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001598};
1599
Daniel Vetter926321d2013-10-16 13:30:34 +02001600enum intel_pipe_crc_source {
1601 INTEL_PIPE_CRC_SOURCE_NONE,
1602 INTEL_PIPE_CRC_SOURCE_PLANE1,
1603 INTEL_PIPE_CRC_SOURCE_PLANE2,
1604 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001605 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001606 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1607 INTEL_PIPE_CRC_SOURCE_TV,
1608 INTEL_PIPE_CRC_SOURCE_DP_B,
1609 INTEL_PIPE_CRC_SOURCE_DP_C,
1610 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001611 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001612 INTEL_PIPE_CRC_SOURCE_MAX,
1613};
1614
Shuang He8bf1e9f2013-10-15 18:55:27 +01001615struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001616 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001617 uint32_t crc[5];
1618};
1619
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001620#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001621struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001622 spinlock_t lock;
1623 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001624 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001625 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001626 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001627 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001628};
1629
Daniel Vetterf99d7062014-06-19 16:01:59 +02001630struct i915_frontbuffer_tracking {
1631 struct mutex lock;
1632
1633 /*
1634 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1635 * scheduled flips.
1636 */
1637 unsigned busy_bits;
1638 unsigned flip_bits;
1639};
1640
Mika Kuoppala72253422014-10-07 17:21:26 +03001641struct i915_wa_reg {
1642 u32 addr;
1643 u32 value;
1644 /* bitmask representing WA bits */
1645 u32 mask;
1646};
1647
1648#define I915_MAX_WA_REGS 16
1649
1650struct i915_workarounds {
1651 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1652 u32 count;
1653};
1654
Yu Zhangcf9d2892015-02-10 19:05:47 +08001655struct i915_virtual_gpu {
1656 bool active;
1657};
1658
Jani Nikula77fec552014-03-31 14:27:22 +03001659struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001660 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001661 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001662
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001663 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001664
1665 int relative_constants_mode;
1666
1667 void __iomem *regs;
1668
Chris Wilson907b28c2013-07-19 20:36:52 +01001669 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001670
Yu Zhangcf9d2892015-02-10 19:05:47 +08001671 struct i915_virtual_gpu vgpu;
1672
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001673 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1674
Daniel Vetter28c70f12012-12-01 13:53:45 +01001675
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001676 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1677 * controller on different i2c buses. */
1678 struct mutex gmbus_mutex;
1679
1680 /**
1681 * Base address of the gmbus and gpio block.
1682 */
1683 uint32_t gpio_mmio_base;
1684
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301685 /* MMIO base address for MIPI regs */
1686 uint32_t mipi_mmio_base;
1687
Daniel Vetter28c70f12012-12-01 13:53:45 +01001688 wait_queue_head_t gmbus_wait_queue;
1689
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001690 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001691 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001692 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001693 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001694
Daniel Vetterba8286f2014-09-11 07:43:25 +02001695 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001696 struct resource mch_res;
1697
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001698 /* protects the irq masks */
1699 spinlock_t irq_lock;
1700
Sourab Gupta84c33a62014-06-02 16:47:17 +05301701 /* protects the mmio flip data */
1702 spinlock_t mmio_flip_lock;
1703
Imre Deakf8b79e52014-03-04 19:23:07 +02001704 bool display_irqs_enabled;
1705
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001706 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1707 struct pm_qos_request pm_qos;
1708
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001709 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001710 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001711
1712 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001713 union {
1714 u32 irq_mask;
1715 u32 de_irq_mask[I915_MAX_PIPES];
1716 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001717 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001718 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301719 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001720 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001721
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001722 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001723 struct {
1724 unsigned long hpd_last_jiffies;
1725 int hpd_cnt;
1726 enum {
1727 HPD_ENABLED = 0,
1728 HPD_DISABLED = 1,
1729 HPD_MARK_DISABLED = 2
1730 } hpd_mark;
1731 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001732 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001733 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001734
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001735 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301736 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001737 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001738 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001739
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001740 bool preserve_bios_swizzle;
1741
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001742 /* overlay */
1743 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001744
Jani Nikula58c68772013-11-08 16:48:54 +02001745 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001746 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001747
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001748 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001749 bool no_aux_handshake;
1750
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001751 /* protects panel power sequencer state */
1752 struct mutex pps_mutex;
1753
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001754 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1755 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1756 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1757
1758 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001759 unsigned int vlv_cdclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001760 unsigned int hpll_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001761
Daniel Vetter645416f2013-09-02 16:22:25 +02001762 /**
1763 * wq - Driver workqueue for GEM.
1764 *
1765 * NOTE: Work items scheduled here are not allowed to grab any modeset
1766 * locks, for otherwise the flushing done in the pageflip code will
1767 * result in deadlocks.
1768 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001769 struct workqueue_struct *wq;
1770
1771 /* Display functions */
1772 struct drm_i915_display_funcs display;
1773
1774 /* PCH chipset type */
1775 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001776 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001777
1778 unsigned long quirks;
1779
Zhang Ruib8efb172013-02-05 15:41:53 +08001780 enum modeset_restore modeset_restore;
1781 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001782
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001783 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001784 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001785
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001786 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001787 DECLARE_HASHTABLE(mm_structs, 7);
1788 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001789
Daniel Vetter87813422012-05-02 11:49:32 +02001790 /* Kernel Modesetting */
1791
yakui_zhao9b9d1722009-05-31 17:17:17 +08001792 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001793
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001794 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1795 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001796 wait_queue_head_t pending_flip_queue;
1797
Daniel Vetterc4597872013-10-21 21:04:07 +02001798#ifdef CONFIG_DEBUG_FS
1799 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1800#endif
1801
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001802 int num_shared_dpll;
1803 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001804 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001805
Mika Kuoppala72253422014-10-07 17:21:26 +03001806 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001807
Jesse Barnes652c3932009-08-17 13:31:43 -07001808 /* Reclocking support */
1809 bool render_reclock_avail;
1810 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001811 /* indicates the reduced downclock for LVDS*/
1812 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001813
1814 struct i915_frontbuffer_tracking fb_tracking;
1815
Jesse Barnes652c3932009-08-17 13:31:43 -07001816 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001817
Zhenyu Wangc48044112009-12-17 14:48:43 +08001818 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001819
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001820 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001821
Ben Widawsky59124502013-07-04 11:02:05 -07001822 /* Cannot be determined by PCIID. You must always read a register. */
1823 size_t ellc_size;
1824
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001825 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001826 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001827
Daniel Vetter20e4d402012-08-08 23:35:39 +02001828 /* ilk-only ips/rps state. Everything in here is protected by the global
1829 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001830 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001831
Imre Deak83c00f552013-10-25 17:36:47 +03001832 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001833
Rodrigo Vivia031d702013-10-03 16:15:06 -03001834 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001835
Daniel Vetter99584db2012-11-14 17:14:04 +01001836 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001837
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001838 struct drm_i915_gem_object *vlv_pctx;
1839
Daniel Vetter4520f532013-10-09 09:18:51 +02001840#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001841 /* list of fbdev register on this device */
1842 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001843 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001844#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001845
1846 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001847 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001848
Imre Deak58fddc22015-01-08 17:54:14 +02001849 /* hda/i915 audio component */
1850 bool audio_component_registered;
1851
Ben Widawsky254f9652012-06-04 14:42:42 -07001852 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001853 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001854
Damien Lespiau3e683202012-12-11 18:48:29 +00001855 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001856
Daniel Vetter842f1c82014-03-10 10:01:44 +01001857 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001858 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001859 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001860
Ville Syrjälä53615a52013-08-01 16:18:50 +03001861 struct {
1862 /*
1863 * Raw watermark latency values:
1864 * in 0.1us units for WM0,
1865 * in 0.5us units for WM1+.
1866 */
1867 /* primary */
1868 uint16_t pri_latency[5];
1869 /* sprite */
1870 uint16_t spr_latency[5];
1871 /* cursor */
1872 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001873 /*
1874 * Raw watermark memory latency values
1875 * for SKL for all 8 levels
1876 * in 1us units.
1877 */
1878 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001879
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001880 /*
1881 * The skl_wm_values structure is a bit too big for stack
1882 * allocation, so we keep the staging struct where we store
1883 * intermediate results here instead.
1884 */
1885 struct skl_wm_values skl_results;
1886
Ville Syrjälä609cede2013-10-09 19:18:03 +03001887 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001888 union {
1889 struct ilk_wm_values hw;
1890 struct skl_wm_values skl_hw;
1891 };
Ville Syrjälä53615a52013-08-01 16:18:50 +03001892 } wm;
1893
Paulo Zanoni8a187452013-12-06 20:32:13 -02001894 struct i915_runtime_pm pm;
1895
Dave Airlie13cf5502014-06-18 11:29:35 +10001896 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1897 u32 long_hpd_port_mask;
1898 u32 short_hpd_port_mask;
1899 struct work_struct dig_port_work;
1900
Dave Airlie0e32b392014-05-02 14:02:48 +10001901 /*
1902 * if we get a HPD irq from DP and a HPD irq from non-DP
1903 * the non-DP HPD could block the workqueue on a mode config
1904 * mutex getting, that userspace may have taken. However
1905 * userspace is waiting on the DP workqueue to run which is
1906 * blocked behind the non-DP one.
1907 */
1908 struct workqueue_struct *dp_wq;
1909
Oscar Mateoa83014d2014-07-24 17:04:21 +01001910 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1911 struct {
1912 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1913 struct intel_engine_cs *ring,
1914 struct intel_context *ctx,
1915 struct drm_i915_gem_execbuffer2 *args,
1916 struct list_head *vmas,
1917 struct drm_i915_gem_object *batch_obj,
1918 u64 exec_start, u32 flags);
1919 int (*init_rings)(struct drm_device *dev);
1920 void (*cleanup_ring)(struct intel_engine_cs *ring);
1921 void (*stop_ring)(struct intel_engine_cs *ring);
1922 } gt;
1923
John Harrison67e29372014-12-05 13:49:35 +00001924 uint32_t request_uniq;
1925
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001926 /*
1927 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1928 * will be rejected. Instead look for a better place.
1929 */
Jani Nikula77fec552014-03-31 14:27:22 +03001930};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931
Chris Wilson2c1792a2013-08-01 18:39:55 +01001932static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1933{
1934 return dev->dev_private;
1935}
1936
Imre Deak888d0d42015-01-08 17:54:13 +02001937static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1938{
1939 return to_i915(dev_get_drvdata(dev));
1940}
1941
Chris Wilsonb4519512012-05-11 14:29:30 +01001942/* Iterate over initialised rings */
1943#define for_each_ring(ring__, dev_priv__, i__) \
1944 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1945 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1946
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001947enum hdmi_force_audio {
1948 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1949 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1950 HDMI_AUDIO_AUTO, /* trust EDID */
1951 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1952};
1953
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001954#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001955
Chris Wilson37e680a2012-06-07 15:38:42 +01001956struct drm_i915_gem_object_ops {
1957 /* Interface between the GEM object and its backing storage.
1958 * get_pages() is called once prior to the use of the associated set
1959 * of pages before to binding them into the GTT, and put_pages() is
1960 * called after we no longer need them. As we expect there to be
1961 * associated cost with migrating pages between the backing storage
1962 * and making them available for the GPU (e.g. clflush), we may hold
1963 * onto the pages after they are no longer referenced by the GPU
1964 * in case they may be used again shortly (for example migrating the
1965 * pages to a different memory domain within the GTT). put_pages()
1966 * will therefore most likely be called when the object itself is
1967 * being released or under memory pressure (where we attempt to
1968 * reap pages for the shrinker).
1969 */
1970 int (*get_pages)(struct drm_i915_gem_object *);
1971 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001972 int (*dmabuf_export)(struct drm_i915_gem_object *);
1973 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001974};
1975
Daniel Vettera071fa02014-06-18 23:28:09 +02001976/*
1977 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1978 * considered to be the frontbuffer for the given plane interface-vise. This
1979 * doesn't mean that the hw necessarily already scans it out, but that any
1980 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1981 *
1982 * We have one bit per pipe and per scanout plane type.
1983 */
1984#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1985#define INTEL_FRONTBUFFER_BITS \
1986 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1987#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1988 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1989#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1990 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1991#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1992 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1993#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1994 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001995#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1996 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001997
Eric Anholt673a3942008-07-30 12:06:12 -07001998struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001999 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002000
Chris Wilson37e680a2012-06-07 15:38:42 +01002001 const struct drm_i915_gem_object_ops *ops;
2002
Ben Widawsky2f633152013-07-17 12:19:03 -07002003 /** List of VMAs backed by this object */
2004 struct list_head vma_list;
2005
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002006 /** Stolen memory for this object, instead of being backed by shmem. */
2007 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002008 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002009
Chris Wilson69dc4982010-10-19 10:36:51 +01002010 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002011 /** Used in execbuf to temporarily hold a ref */
2012 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002013
Brad Volkin493018d2014-12-11 12:13:08 -08002014 struct list_head batch_pool_list;
2015
Eric Anholt673a3942008-07-30 12:06:12 -07002016 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002017 * This is set if the object is on the active lists (has pending
2018 * rendering and so a non-zero seqno), and is not set if it i s on
2019 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002020 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002021 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07002022
2023 /**
2024 * This is set if the object has been written to since last bound
2025 * to the GTT
2026 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002027 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002028
2029 /**
2030 * Fence register bits (if any) for this object. Will be set
2031 * as needed when mapped into the GTT.
2032 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02002033 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02002034 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02002035
2036 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002037 * Advice: are the backing pages purgeable?
2038 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002039 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002040
2041 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002042 * Current tiling mode for the object.
2043 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002044 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002045 /**
2046 * Whether the tiling parameters for the currently associated fence
2047 * register have changed. Note that for the purposes of tracking
2048 * tiling changes we also treat the unfenced register, the register
2049 * slot that the object occupies whilst it executes a fenced
2050 * command (such as BLT on gen2/3), as a "fence".
2051 */
2052 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002053
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002054 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002055 * Is the object at the current location in the gtt mappable and
2056 * fenceable? Used to avoid costly recalculations.
2057 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002058 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002059
2060 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002061 * Whether the current gtt mapping needs to be mappable (and isn't just
2062 * mappable by accident). Track pin and fault separate for a more
2063 * accurate mappable working set.
2064 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002065 unsigned int fault_mappable:1;
2066 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01002067 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002068
Chris Wilsoncaea7472010-11-12 13:53:37 +00002069 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302070 * Is the object to be mapped as read-only to the GPU
2071 * Only honoured if hardware has relevant pte bit
2072 */
2073 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002074 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002075 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002076
Chris Wilson9da3da62012-06-01 15:20:22 +01002077 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01002078
Daniel Vettera071fa02014-06-18 23:28:09 +02002079 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2080
Chris Wilson9da3da62012-06-01 15:20:22 +01002081 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002082 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07002083
Daniel Vetter1286ff72012-05-10 15:25:09 +02002084 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01002085 void *dma_buf_vmapping;
2086 int vmapping_count;
2087
Chris Wilson1c293ea2012-04-17 15:31:27 +01002088 /** Breadcrumb of last rendering to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002089 struct drm_i915_gem_request *last_read_req;
2090 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002091 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002092 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002093
Daniel Vetter778c3542010-05-13 11:49:44 +02002094 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002095 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002096
Daniel Vetter80075d42013-10-09 21:23:52 +02002097 /** References from framebuffers, locks out tiling changes. */
2098 unsigned long framebuffer_references;
2099
Eric Anholt280b7132009-03-12 16:56:27 -07002100 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002101 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002102
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002103 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002104 /** for phy allocated objects */
2105 struct drm_dma_handle *phys_handle;
2106
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002107 struct i915_gem_userptr {
2108 uintptr_t ptr;
2109 unsigned read_only :1;
2110 unsigned workers :4;
2111#define I915_GEM_USERPTR_MAX_WORKERS 15
2112
Chris Wilsonad46cb52014-08-07 14:20:40 +01002113 struct i915_mm_struct *mm;
2114 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002115 struct work_struct *work;
2116 } userptr;
2117 };
2118};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002119#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002120
Daniel Vettera071fa02014-06-18 23:28:09 +02002121void i915_gem_track_fb(struct drm_i915_gem_object *old,
2122 struct drm_i915_gem_object *new,
2123 unsigned frontbuffer_bits);
2124
Eric Anholt673a3942008-07-30 12:06:12 -07002125/**
2126 * Request queue structure.
2127 *
2128 * The request queue allows us to note sequence numbers that have been emitted
2129 * and may be associated with active buffers to be retired.
2130 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002131 * By keeping this list, we can avoid having to do questionable sequence
2132 * number comparisons on buffer last_read|write_seqno. It also allows an
2133 * emission time to be associated with the request for tracking how far ahead
2134 * of the GPU the submission is.
Eric Anholt673a3942008-07-30 12:06:12 -07002135 */
2136struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002137 struct kref ref;
2138
Zou Nan hai852835f2010-05-21 09:08:56 +08002139 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002140 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002141
Eric Anholt673a3942008-07-30 12:06:12 -07002142 /** GEM sequence number associated with this request. */
2143 uint32_t seqno;
2144
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002145 /** Position in the ringbuffer of the start of the request */
2146 u32 head;
2147
Nick Hoath72f95af2015-01-15 13:10:37 +00002148 /**
2149 * Position in the ringbuffer of the start of the postfix.
2150 * This is required to calculate the maximum available ringbuffer
2151 * space without overwriting the postfix.
2152 */
2153 u32 postfix;
2154
2155 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002156 u32 tail;
2157
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002158 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01002159 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002160
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002161 /** Batch buffer related to this request if any */
2162 struct drm_i915_gem_object *batch_obj;
2163
Eric Anholt673a3942008-07-30 12:06:12 -07002164 /** Time at which this request was emitted, in jiffies. */
2165 unsigned long emitted_jiffies;
2166
Eric Anholtb9624422009-06-03 07:27:35 +00002167 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002168 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002169
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002170 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002171 /** file_priv list entry for this request */
2172 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002173
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002174 /** process identifier submitting this request */
2175 struct pid *pid;
2176
John Harrison67e29372014-12-05 13:49:35 +00002177 uint32_t uniq;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002178
2179 /**
2180 * The ELSP only accepts two elements at a time, so we queue
2181 * context/tail pairs on a given queue (ring->execlist_queue) until the
2182 * hardware is available. The queue serves a double purpose: we also use
2183 * it to keep track of the up to 2 contexts currently in the hardware
2184 * (usually one in execution and the other queued up by the GPU): We
2185 * only remove elements from the head of the queue when the hardware
2186 * informs us that an element has been completed.
2187 *
2188 * All accesses to the queue are mediated by a spinlock
2189 * (ring->execlist_lock).
2190 */
2191
2192 /** Execlist link in the submission queue.*/
2193 struct list_head execlist_link;
2194
2195 /** Execlists no. of times this request has been sent to the ELSP */
2196 int elsp_submitted;
2197
Eric Anholt673a3942008-07-30 12:06:12 -07002198};
2199
John Harrisonabfe2622014-11-24 18:49:24 +00002200void i915_gem_request_free(struct kref *req_ref);
2201
John Harrisonb793a002014-11-24 18:49:25 +00002202static inline uint32_t
2203i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2204{
2205 return req ? req->seqno : 0;
2206}
2207
2208static inline struct intel_engine_cs *
2209i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2210{
2211 return req ? req->ring : NULL;
2212}
2213
John Harrisonabfe2622014-11-24 18:49:24 +00002214static inline void
2215i915_gem_request_reference(struct drm_i915_gem_request *req)
2216{
2217 kref_get(&req->ref);
2218}
2219
2220static inline void
2221i915_gem_request_unreference(struct drm_i915_gem_request *req)
2222{
Daniel Vetterf2458602014-11-26 10:26:05 +01002223 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002224 kref_put(&req->ref, i915_gem_request_free);
2225}
2226
2227static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2228 struct drm_i915_gem_request *src)
2229{
2230 if (src)
2231 i915_gem_request_reference(src);
2232
2233 if (*pdst)
2234 i915_gem_request_unreference(*pdst);
2235
2236 *pdst = src;
2237}
2238
John Harrison1b5a4332014-11-24 18:49:42 +00002239/*
2240 * XXX: i915_gem_request_completed should be here but currently needs the
2241 * definition of i915_seqno_passed() which is below. It will be moved in
2242 * a later patch when the call to i915_seqno_passed() is obsoleted...
2243 */
2244
Eric Anholt673a3942008-07-30 12:06:12 -07002245struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002246 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02002247 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002248
Eric Anholt673a3942008-07-30 12:06:12 -07002249 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08002250 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00002251 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002252 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07002253 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07002254 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03002255
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002256 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002257 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002258};
2259
Brad Volkin351e3db2014-02-18 10:15:46 -08002260/*
2261 * A command that requires special handling by the command parser.
2262 */
2263struct drm_i915_cmd_descriptor {
2264 /*
2265 * Flags describing how the command parser processes the command.
2266 *
2267 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2268 * a length mask if not set
2269 * CMD_DESC_SKIP: The command is allowed but does not follow the
2270 * standard length encoding for the opcode range in
2271 * which it falls
2272 * CMD_DESC_REJECT: The command is never allowed
2273 * CMD_DESC_REGISTER: The command should be checked against the
2274 * register whitelist for the appropriate ring
2275 * CMD_DESC_MASTER: The command is allowed if the submitting process
2276 * is the DRM master
2277 */
2278 u32 flags;
2279#define CMD_DESC_FIXED (1<<0)
2280#define CMD_DESC_SKIP (1<<1)
2281#define CMD_DESC_REJECT (1<<2)
2282#define CMD_DESC_REGISTER (1<<3)
2283#define CMD_DESC_BITMASK (1<<4)
2284#define CMD_DESC_MASTER (1<<5)
2285
2286 /*
2287 * The command's unique identification bits and the bitmask to get them.
2288 * This isn't strictly the opcode field as defined in the spec and may
2289 * also include type, subtype, and/or subop fields.
2290 */
2291 struct {
2292 u32 value;
2293 u32 mask;
2294 } cmd;
2295
2296 /*
2297 * The command's length. The command is either fixed length (i.e. does
2298 * not include a length field) or has a length field mask. The flag
2299 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2300 * a length mask. All command entries in a command table must include
2301 * length information.
2302 */
2303 union {
2304 u32 fixed;
2305 u32 mask;
2306 } length;
2307
2308 /*
2309 * Describes where to find a register address in the command to check
2310 * against the ring's register whitelist. Only valid if flags has the
2311 * CMD_DESC_REGISTER bit set.
2312 */
2313 struct {
2314 u32 offset;
2315 u32 mask;
2316 } reg;
2317
2318#define MAX_CMD_DESC_BITMASKS 3
2319 /*
2320 * Describes command checks where a particular dword is masked and
2321 * compared against an expected value. If the command does not match
2322 * the expected value, the parser rejects it. Only valid if flags has
2323 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2324 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002325 *
2326 * If the check specifies a non-zero condition_mask then the parser
2327 * only performs the check when the bits specified by condition_mask
2328 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002329 */
2330 struct {
2331 u32 offset;
2332 u32 mask;
2333 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002334 u32 condition_offset;
2335 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002336 } bits[MAX_CMD_DESC_BITMASKS];
2337};
2338
2339/*
2340 * A table of commands requiring special handling by the command parser.
2341 *
2342 * Each ring has an array of tables. Each table consists of an array of command
2343 * descriptors, which must be sorted with command opcodes in ascending order.
2344 */
2345struct drm_i915_cmd_table {
2346 const struct drm_i915_cmd_descriptor *table;
2347 int count;
2348};
2349
Chris Wilsondbbe9122014-08-09 19:18:43 +01002350/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002351#define __I915__(p) ({ \
2352 struct drm_i915_private *__p; \
2353 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2354 __p = (struct drm_i915_private *)p; \
2355 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2356 __p = to_i915((struct drm_device *)p); \
2357 else \
2358 BUILD_BUG(); \
2359 __p; \
2360})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002361#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002362#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002363#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002364
Chris Wilson87f1f462014-08-09 19:18:42 +01002365#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2366#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002367#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002368#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002369#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002370#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2371#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002372#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2373#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2374#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002375#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002376#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002377#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2378#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002379#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2380#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002381#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002382#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002383#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2384 INTEL_DEVID(dev) == 0x0152 || \
2385 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002386#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002387#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002388#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002389#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302390#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002391#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002392#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002393 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002394#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002395 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2396 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2397 (INTEL_DEVID(dev) & 0xf) == 0xe))
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002398#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2399 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002400#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002401 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002402#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002403 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002404/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002405#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2406 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002407#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002408
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002409#define SKL_REVID_A0 (0x0)
2410#define SKL_REVID_B0 (0x1)
2411#define SKL_REVID_C0 (0x2)
2412#define SKL_REVID_D0 (0x3)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00002413#define SKL_REVID_E0 (0x4)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002414
Jesse Barnes85436692011-04-06 12:11:14 -07002415/*
2416 * The genX designation typically refers to the render engine, so render
2417 * capability related checks should use IS_GEN, while display and other checks
2418 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2419 * chips, etc.).
2420 */
Zou Nan haicae58522010-11-09 17:17:32 +08002421#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2422#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2423#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2424#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2425#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002426#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002427#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002428#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002429
Ben Widawsky73ae4782013-10-15 10:02:57 -07002430#define RENDER_RING (1<<RCS)
2431#define BSD_RING (1<<VCS)
2432#define BLT_RING (1<<BCS)
2433#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002434#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002435#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002436#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002437#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2438#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2439#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2440#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002441 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002442#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2443
Ben Widawsky254f9652012-06-04 14:42:42 -07002444#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002445#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002446#define USES_PPGTT(dev) (i915.enable_ppgtt)
2447#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002448
Chris Wilson05394f32010-11-08 19:18:58 +00002449#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002450#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2451
Daniel Vetterb45305f2012-12-17 16:21:27 +01002452/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2453#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002454/*
2455 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2456 * even when in MSI mode. This results in spurious interrupt warnings if the
2457 * legacy irq no. is shared with another device. The kernel then disables that
2458 * interrupt source and so prevents the other device from working properly.
2459 */
2460#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2461#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002462
Zou Nan haicae58522010-11-09 17:17:32 +08002463/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2464 * rows, which changed the alignment requirements and fence programming.
2465 */
2466#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2467 IS_I915GM(dev)))
2468#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2469#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2470#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002471#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2472#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002473
2474#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2475#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002476#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002477
Damien Lespiaudbf77862014-10-01 20:04:14 +01002478#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002479
Damien Lespiaudd93be52013-04-22 18:40:39 +01002480#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002481#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002482#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302483 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2484 IS_SKYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002485#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002486 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002487#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2488#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002489
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002490#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2491#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2492#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2493#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2494#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2495#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302496#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2497#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002498
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002499#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302500#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002501#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002502#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2503#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002504#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002505#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002506
Sonika Jindal5fafe292014-07-21 15:23:38 +05302507#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2508
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002509/* DPF == dynamic parity feature */
2510#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2511#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002512
Ben Widawskyc8735b02012-09-07 19:43:39 -07002513#define GT_FREQUENCY_MULTIPLIER 50
2514
Chris Wilson05394f32010-11-08 19:18:58 +00002515#include "i915_trace.h"
2516
Rob Clarkbaa70942013-08-02 13:27:49 -04002517extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002518extern int i915_max_ioctl;
2519
Imre Deakfc49b3d2014-10-23 19:23:27 +03002520extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2521extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002522
Jani Nikulad330a952014-01-21 11:24:25 +02002523/* i915_params.c */
2524struct i915_params {
2525 int modeset;
2526 int panel_ignore_lid;
2527 unsigned int powersave;
2528 int semaphores;
2529 unsigned int lvds_downclock;
2530 int lvds_channel_mode;
2531 int panel_use_ssc;
2532 int vbt_sdvo_panel_type;
2533 int enable_rc6;
2534 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002535 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002536 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002537 int enable_psr;
2538 unsigned int preliminary_hw_support;
2539 int disable_power_well;
2540 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002541 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002542 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002543 /* leave bools at the end to not create holes */
2544 bool enable_hangcheck;
2545 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002546 bool prefault_disable;
2547 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002548 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002549 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302550 int use_mmio_flip;
Paulo Zanoni59781182014-07-16 17:49:29 -03002551 bool mmio_debug;
Rob Clarke2c719b2014-12-15 13:56:32 -05002552 bool verbose_state_checks;
Matt Roperb2e77232015-01-22 16:53:12 -08002553 bool nuclear_pageflip;
Jani Nikulad330a952014-01-21 11:24:25 +02002554};
2555extern struct i915_params i915 __read_mostly;
2556
Linus Torvalds1da177e2005-04-16 15:20:36 -07002557 /* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002558extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002559extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002560extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002561extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002562extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002563 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002564extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002565 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002566extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002567#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002568extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2569 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002570#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002571extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002572extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002573extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2574extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2575extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2576extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002577int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002578void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002579
Linus Torvalds1da177e2005-04-16 15:20:36 -07002580/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002581void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002582__printf(3, 4)
2583void i915_handle_error(struct drm_device *dev, bool wedged,
2584 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002585
Daniel Vetterb9632912014-09-30 10:56:44 +02002586extern void intel_irq_init(struct drm_i915_private *dev_priv);
2587extern void intel_hpd_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002588int intel_irq_install(struct drm_i915_private *dev_priv);
2589void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002590
2591extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002592extern void intel_uncore_early_sanitize(struct drm_device *dev,
2593 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002594extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002595extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002596extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002597extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002598const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002599void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002600 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002601void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002602 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002603void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002604static inline bool intel_vgpu_active(struct drm_device *dev)
2605{
2606 return to_i915(dev)->vgpu.active;
2607}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002608
Keith Packard7c463582008-11-04 02:03:27 -08002609void
Jani Nikula50227e12014-03-31 14:27:21 +03002610i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002611 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002612
2613void
Jani Nikula50227e12014-03-31 14:27:21 +03002614i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002615 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002616
Imre Deakf8b79e52014-03-04 19:23:07 +02002617void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2618void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002619void
2620ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2621void
2622ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2623void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2624 uint32_t interrupt_mask,
2625 uint32_t enabled_irq_mask);
2626#define ibx_enable_display_interrupt(dev_priv, bits) \
2627 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2628#define ibx_disable_display_interrupt(dev_priv, bits) \
2629 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002630
Eric Anholt673a3942008-07-30 12:06:12 -07002631/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002632int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2633 struct drm_file *file_priv);
2634int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2635 struct drm_file *file_priv);
2636int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2637 struct drm_file *file_priv);
2638int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2639 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002640int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2641 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002642int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2643 struct drm_file *file_priv);
2644int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2645 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002646void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2647 struct intel_engine_cs *ring);
2648void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2649 struct drm_file *file,
2650 struct intel_engine_cs *ring,
2651 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002652int i915_gem_ringbuffer_submission(struct drm_device *dev,
2653 struct drm_file *file,
2654 struct intel_engine_cs *ring,
2655 struct intel_context *ctx,
2656 struct drm_i915_gem_execbuffer2 *args,
2657 struct list_head *vmas,
2658 struct drm_i915_gem_object *batch_obj,
2659 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002660int i915_gem_execbuffer(struct drm_device *dev, void *data,
2661 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002662int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2663 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002664int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2665 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002666int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2667 struct drm_file *file);
2668int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2669 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002670int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2671 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002672int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2673 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002674int i915_gem_set_tiling(struct drm_device *dev, void *data,
2675 struct drm_file *file_priv);
2676int i915_gem_get_tiling(struct drm_device *dev, void *data,
2677 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002678int i915_gem_init_userptr(struct drm_device *dev);
2679int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2680 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002681int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2682 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002683int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2684 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002685void i915_gem_load(struct drm_device *dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002686unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2687 long target,
2688 unsigned flags);
2689#define I915_SHRINK_PURGEABLE 0x1
2690#define I915_SHRINK_UNBOUND 0x2
2691#define I915_SHRINK_BOUND 0x4
Chris Wilson42dcedd2012-11-15 11:32:30 +00002692void *i915_gem_object_alloc(struct drm_device *dev);
2693void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002694void i915_gem_object_init(struct drm_i915_gem_object *obj,
2695 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002696struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2697 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002698void i915_init_vm(struct drm_i915_private *dev_priv,
2699 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002700void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002701void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002702
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002703#define PIN_MAPPABLE 0x1
2704#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002705#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002706#define PIN_OFFSET_BIAS 0x8
2707#define PIN_OFFSET_MASK (~4095)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002708int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
2709 struct i915_address_space *vm,
2710 uint32_t alignment,
2711 uint64_t flags,
2712 const struct i915_ggtt_view *view);
2713static inline
Chris Wilson20217462010-11-23 15:26:33 +00002714int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002715 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002716 uint32_t alignment,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002717 uint64_t flags)
2718{
2719 return i915_gem_object_pin_view(obj, vm, alignment, flags,
2720 &i915_ggtt_view_normal);
2721}
2722
2723int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2724 u32 flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002725int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002726int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002727void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002728void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002729
Brad Volkin4c914c02014-02-18 10:15:45 -08002730int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2731 int *needs_clflush);
2732
Chris Wilson37e680a2012-06-07 15:38:42 +01002733int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002734static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2735{
Imre Deak67d5a502013-02-18 19:28:02 +02002736 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002737
Imre Deak67d5a502013-02-18 19:28:02 +02002738 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002739 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002740
2741 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002742}
Chris Wilsona5570172012-09-04 21:02:54 +01002743static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2744{
2745 BUG_ON(obj->pages == NULL);
2746 obj->pages_pin_count++;
2747}
2748static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2749{
2750 BUG_ON(obj->pages_pin_count == 0);
2751 obj->pages_pin_count--;
2752}
2753
Chris Wilson54cf91d2010-11-25 18:00:26 +00002754int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002755int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002756 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002757void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002758 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002759int i915_gem_dumb_create(struct drm_file *file_priv,
2760 struct drm_device *dev,
2761 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002762int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2763 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002764/**
2765 * Returns true if seq1 is later than seq2.
2766 */
2767static inline bool
2768i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2769{
2770 return (int32_t)(seq1 - seq2) >= 0;
2771}
2772
John Harrison1b5a4332014-11-24 18:49:42 +00002773static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2774 bool lazy_coherency)
2775{
2776 u32 seqno;
2777
2778 BUG_ON(req == NULL);
2779
2780 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2781
2782 return i915_seqno_passed(seqno, req->seqno);
2783}
2784
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002785int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2786int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002787int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002788int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002789
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002790bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2791void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002792
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002793struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002794i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002795
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002796bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002797void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002798int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002799 bool interruptible);
John Harrisonb6660d52014-11-24 18:49:30 +00002800int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302801
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002802static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2803{
2804 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002805 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002806}
2807
2808static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2809{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002810 return atomic_read(&error->reset_counter) & I915_WEDGED;
2811}
2812
2813static inline u32 i915_reset_count(struct i915_gpu_error *error)
2814{
2815 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002816}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002817
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002818static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2819{
2820 return dev_priv->gpu_error.stop_rings == 0 ||
2821 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2822}
2823
2824static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2825{
2826 return dev_priv->gpu_error.stop_rings == 0 ||
2827 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2828}
2829
Chris Wilson069efc12010-09-30 16:53:18 +01002830void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002831bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002832int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002833int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002834int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002835int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002836int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002837void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002838void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002839int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002840int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002841int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002842 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002843 struct drm_i915_gem_object *batch_obj);
2844#define i915_add_request(ring) \
2845 __i915_add_request(ring, NULL, NULL)
John Harrison9c654812014-11-24 18:49:35 +00002846int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02002847 unsigned reset_counter,
2848 bool interruptible,
2849 s64 *timeout,
2850 struct drm_i915_file_private *file_priv);
Daniel Vettera4b3a572014-11-26 14:17:05 +01002851int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002852int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002853int __must_check
2854i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2855 bool write);
2856int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002857i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2858int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002859i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2860 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002861 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002862void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002863int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002864 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002865int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002866void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002867
Chris Wilson467cffb2011-03-07 10:42:03 +00002868uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002869i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2870uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002871i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2872 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002873
Chris Wilsone4ffd172011-04-04 09:44:39 +01002874int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2875 enum i915_cache_level cache_level);
2876
Daniel Vetter1286ff72012-05-10 15:25:09 +02002877struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2878 struct dma_buf *dma_buf);
2879
2880struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2881 struct drm_gem_object *gem_obj, int flags);
2882
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002883void i915_gem_restore_fences(struct drm_device *dev);
2884
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002885unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
2886 struct i915_address_space *vm,
2887 enum i915_ggtt_view_type view);
2888static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002889unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002890 struct i915_address_space *vm)
2891{
2892 return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
2893}
Ben Widawskya70a3142013-07-31 16:59:56 -07002894bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002895bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
2896 struct i915_address_space *vm,
2897 enum i915_ggtt_view_type view);
2898static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002899bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002900 struct i915_address_space *vm)
2901{
2902 return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
2903}
2904
Ben Widawskya70a3142013-07-31 16:59:56 -07002905unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2906 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002907struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
2908 struct i915_address_space *vm,
2909 const struct i915_ggtt_view *view);
2910static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002911struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002912 struct i915_address_space *vm)
2913{
2914 return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
2915}
2916
2917struct i915_vma *
2918i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2919 struct i915_address_space *vm,
2920 const struct i915_ggtt_view *view);
2921
2922static inline
Ben Widawskyaccfef22013-08-14 11:38:35 +02002923struct i915_vma *
2924i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002925 struct i915_address_space *vm)
2926{
2927 return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
2928 &i915_ggtt_view_normal);
2929}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002930
2931struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002932static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2933 struct i915_vma *vma;
2934 list_for_each_entry(vma, &obj->vma_list, vma_link)
2935 if (vma->pin_count > 0)
2936 return true;
2937 return false;
2938}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002939
Ben Widawskya70a3142013-07-31 16:59:56 -07002940/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002941#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002942 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2943static inline bool i915_is_ggtt(struct i915_address_space *vm)
2944{
2945 struct i915_address_space *ggtt =
2946 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2947 return vm == ggtt;
2948}
2949
Daniel Vetter841cd772014-08-06 15:04:48 +02002950static inline struct i915_hw_ppgtt *
2951i915_vm_to_ppgtt(struct i915_address_space *vm)
2952{
2953 WARN_ON(i915_is_ggtt(vm));
2954
2955 return container_of(vm, struct i915_hw_ppgtt, base);
2956}
2957
2958
Ben Widawskya70a3142013-07-31 16:59:56 -07002959static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2960{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002961 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002962}
2963
2964static inline unsigned long
2965i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2966{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002967 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002968}
2969
2970static inline unsigned long
2971i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2972{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002973 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002974}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002975
2976static inline int __must_check
2977i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2978 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002979 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002980{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002981 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2982 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002983}
Ben Widawskya70a3142013-07-31 16:59:56 -07002984
Daniel Vetterb2871102014-02-14 14:01:19 +01002985static inline int
2986i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2987{
2988 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2989}
2990
2991void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2992
Ben Widawsky254f9652012-06-04 14:42:42 -07002993/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002994int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002995void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002996void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002997int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002998int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002999void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003000int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01003001 struct intel_context *to);
3002struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08003003i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003004void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003005struct drm_i915_gem_object *
3006i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01003007static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003008{
Chris Wilson691e6412014-04-09 09:07:36 +01003009 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003010}
3011
Oscar Mateo273497e2014-05-22 14:13:37 +01003012static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003013{
Chris Wilson691e6412014-04-09 09:07:36 +01003014 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003015}
3016
Oscar Mateo273497e2014-05-22 14:13:37 +01003017static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003018{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003019 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003020}
3021
Ben Widawsky84624812012-06-04 14:42:54 -07003022int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3023 struct drm_file *file);
3024int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3025 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003026int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3027 struct drm_file *file_priv);
3028int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3029 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003030
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003031/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003032int __must_check i915_gem_evict_something(struct drm_device *dev,
3033 struct i915_address_space *vm,
3034 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003035 unsigned alignment,
3036 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003037 unsigned long start,
3038 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003039 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003040int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02003041int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003042
Ben Widawsky0260c422014-03-22 22:47:21 -07003043/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07003044static inline void i915_gem_chipset_flush(struct drm_device *dev)
3045{
Chris Wilson05394f32010-11-08 19:18:58 +00003046 if (INTEL_INFO(dev)->gen < 6)
3047 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01003048}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003049
Chris Wilson9797fbf2012-04-24 15:47:39 +01003050/* i915_gem_stolen.c */
3051int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07003052int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00003053void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003054void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003055struct drm_i915_gem_object *
3056i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003057struct drm_i915_gem_object *
3058i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3059 u32 stolen_offset,
3060 u32 gtt_offset,
3061 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003062
Eric Anholt673a3942008-07-30 12:06:12 -07003063/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003064static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003065{
Jani Nikula50227e12014-03-31 14:27:21 +03003066 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003067
3068 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3069 obj->tiling_mode != I915_TILING_NONE;
3070}
3071
Eric Anholt673a3942008-07-30 12:06:12 -07003072void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07003073void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3074void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003075
3076/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003077#if WATCH_LISTS
3078int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003079#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003080#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003081#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003082
Ben Gamari20172632009-02-17 20:08:50 -05003083/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003084int i915_debugfs_init(struct drm_minor *minor);
3085void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003086#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01003087void intel_display_crc_init(struct drm_device *dev);
3088#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003089static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003090#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003091
3092/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003093__printf(2, 3)
3094void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003095int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3096 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003097int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003098 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003099 size_t count, loff_t pos);
3100static inline void i915_error_state_buf_release(
3101 struct drm_i915_error_state_buf *eb)
3102{
3103 kfree(eb->buf);
3104}
Mika Kuoppala58174462014-02-25 17:11:26 +02003105void i915_capture_error_state(struct drm_device *dev, bool wedge,
3106 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003107void i915_error_state_get(struct drm_device *dev,
3108 struct i915_error_state_file_priv *error_priv);
3109void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3110void i915_destroy_error_state(struct drm_device *dev);
3111
3112void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003113const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003114
Brad Volkin493018d2014-12-11 12:13:08 -08003115/* i915_gem_batch_pool.c */
3116void i915_gem_batch_pool_init(struct drm_device *dev,
3117 struct i915_gem_batch_pool *pool);
3118void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
3119struct drm_i915_gem_object*
3120i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
3121
Brad Volkin351e3db2014-02-18 10:15:46 -08003122/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003123int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003124int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3125void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3126bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3127int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08003128 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003129 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003130 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003131 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003132 bool is_master);
3133
Jesse Barnes317c35d2008-08-25 15:11:06 -07003134/* i915_suspend.c */
3135extern int i915_save_state(struct drm_device *dev);
3136extern int i915_restore_state(struct drm_device *dev);
3137
Daniel Vetterd8157a32013-01-25 17:53:20 +01003138/* i915_ums.c */
3139void i915_save_display_reg(struct drm_device *dev);
3140void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07003141
Ben Widawsky0136db582012-04-10 21:17:01 -07003142/* i915_sysfs.c */
3143void i915_setup_sysfs(struct drm_device *dev_priv);
3144void i915_teardown_sysfs(struct drm_device *dev_priv);
3145
Chris Wilsonf899fc62010-07-20 15:44:45 -07003146/* intel_i2c.c */
3147extern int intel_setup_gmbus(struct drm_device *dev);
3148extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003149static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003150{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08003151 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003152}
3153
3154extern struct i2c_adapter *intel_gmbus_get_adapter(
3155 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01003156extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3157extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003158static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003159{
3160 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3161}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003162extern void intel_i2c_reset(struct drm_device *dev);
3163
Chris Wilson3b617962010-08-24 09:02:58 +01003164/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003165#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003166extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003167extern void intel_opregion_init(struct drm_device *dev);
3168extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003169extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003170extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3171 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003172extern int intel_opregion_notify_adapter(struct drm_device *dev,
3173 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003174#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003175static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003176static inline void intel_opregion_init(struct drm_device *dev) { return; }
3177static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003178static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003179static inline int
3180intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3181{
3182 return 0;
3183}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003184static inline int
3185intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3186{
3187 return 0;
3188}
Len Brown65e082c2008-10-24 17:18:10 -04003189#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003190
Jesse Barnes723bfd72010-10-07 16:01:13 -07003191/* intel_acpi.c */
3192#ifdef CONFIG_ACPI
3193extern void intel_register_dsm_handler(void);
3194extern void intel_unregister_dsm_handler(void);
3195#else
3196static inline void intel_register_dsm_handler(void) { return; }
3197static inline void intel_unregister_dsm_handler(void) { return; }
3198#endif /* CONFIG_ACPI */
3199
Jesse Barnes79e53942008-11-07 14:24:08 -08003200/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003201extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003202extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003203extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003204extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003205extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003206extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01003207extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3208 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01003209extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003210extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003211extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003212extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003213extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003214extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3215 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003216extern void intel_detect_pch(struct drm_device *dev);
3217extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07003218extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003219
Ben Widawsky2911a352012-04-05 14:47:36 -07003220extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003221int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3222 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003223int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3224 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003225
Chris Wilson6ef3d422010-08-04 20:26:07 +01003226/* overlay */
3227extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003228extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3229 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003230
3231extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003232extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003233 struct drm_device *dev,
3234 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003235
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003236int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3237int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003238
3239/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303240u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3241void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003242u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003243u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3244void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3245u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3246void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3247u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3248void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003249u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3250void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003251u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3252void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003253u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3254void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003255u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3256 enum intel_sbi_destination destination);
3257void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3258 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303259u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3260void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003261
Ville Syrjälä616bc822015-01-23 21:04:25 +02003262int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3263int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07003264
Ben Widawsky0b274482013-10-04 21:22:51 -07003265#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3266#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003267
Ben Widawsky0b274482013-10-04 21:22:51 -07003268#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3269#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3270#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3271#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003272
Ben Widawsky0b274482013-10-04 21:22:51 -07003273#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3274#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3275#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3276#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003277
Chris Wilson698b3132014-03-21 13:16:43 +00003278/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3279 * will be implemented using 2 32-bit writes in an arbitrary order with
3280 * an arbitrary delay between them. This can cause the hardware to
3281 * act upon the intermediate value, possibly leading to corruption and
3282 * machine death. You have been warned.
3283 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003284#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3285#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003286
Chris Wilson50877442014-03-21 12:41:53 +00003287#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3288 u32 upper = I915_READ(upper_reg); \
3289 u32 lower = I915_READ(lower_reg); \
3290 u32 tmp = I915_READ(upper_reg); \
3291 if (upper != tmp) { \
3292 upper = tmp; \
3293 lower = I915_READ(lower_reg); \
3294 WARN_ON(I915_READ(upper_reg) != upper); \
3295 } \
3296 (u64)upper << 32 | lower; })
3297
Zou Nan haicae58522010-11-09 17:17:32 +08003298#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3299#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3300
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003301/* "Broadcast RGB" property */
3302#define INTEL_BROADCAST_RGB_AUTO 0
3303#define INTEL_BROADCAST_RGB_FULL 1
3304#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003305
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003306static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3307{
Sonika Jindal92e23b92014-07-21 15:23:40 +05303308 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003309 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303310 else if (INTEL_INFO(dev)->gen >= 5)
3311 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003312 else
3313 return VGACNTRL;
3314}
3315
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003316static inline void __user *to_user_ptr(u64 address)
3317{
3318 return (void __user *)(uintptr_t)address;
3319}
3320
Imre Deakdf977292013-05-21 20:03:17 +03003321static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3322{
3323 unsigned long j = msecs_to_jiffies(m);
3324
3325 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3326}
3327
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003328static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3329{
3330 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3331}
3332
Imre Deakdf977292013-05-21 20:03:17 +03003333static inline unsigned long
3334timespec_to_jiffies_timeout(const struct timespec *value)
3335{
3336 unsigned long j = timespec_to_jiffies(value);
3337
3338 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3339}
3340
Paulo Zanonidce56b32013-12-19 14:29:40 -02003341/*
3342 * If you need to wait X milliseconds between events A and B, but event B
3343 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3344 * when event A happened, then just before event B you call this function and
3345 * pass the timestamp as the first argument, and X as the second argument.
3346 */
3347static inline void
3348wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3349{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003350 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003351
3352 /*
3353 * Don't re-read the value of "jiffies" every time since it may change
3354 * behind our back and break the math.
3355 */
3356 tmp_jiffies = jiffies;
3357 target_jiffies = timestamp_jiffies +
3358 msecs_to_jiffies_timeout(to_wait_ms);
3359
3360 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003361 remaining_jiffies = target_jiffies - tmp_jiffies;
3362 while (remaining_jiffies)
3363 remaining_jiffies =
3364 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003365 }
3366}
3367
John Harrison581c26e82014-11-24 18:49:39 +00003368static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3369 struct drm_i915_gem_request *req)
3370{
3371 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3372 i915_gem_request_assign(&ring->trace_irq_req, req);
3373}
3374
Linus Torvalds1da177e2005-04-16 15:20:36 -07003375#endif