blob: d8702693884df0a6cb325ff1d3b1da1d4482756a [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000188// This multiclass generates the masking variants from the non-masking
189// variant. It only provides the assembly pieces for the masking variants.
190// It assumes custom ISel patterns for masking which can be provided as
191// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000192multiclass AVX512_maskable_custom<bits<8> O, Format F,
193 dag Outs,
194 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
195 string OpcodeStr,
196 string AttSrcAsm, string IntelSrcAsm,
197 list<dag> Pattern,
198 list<dag> MaskingPattern,
199 list<dag> ZeroMaskingPattern,
200 string MaskingConstraint = "",
201 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000202 bit IsCommutable = 0,
203 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000204 let isCommutable = IsCommutable in
205 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000206 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000207 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000208 Pattern, itin>;
209
210 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000211 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000212 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000213 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
214 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000215 MaskingPattern, itin>,
216 EVEX_K {
217 // In case of the 3src subclass this is overridden with a let.
218 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000219 }
220
221 // Zero mask does not add any restrictions to commute operands transformation.
222 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000223 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000224 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000225 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
226 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000227 ZeroMaskingPattern,
228 itin>,
229 EVEX_KZ;
230}
231
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000232
Adam Nemet34801422014-10-08 23:25:39 +0000233// Common base class of AVX512_maskable and AVX512_maskable_3src.
234multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
235 dag Outs,
236 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
237 string OpcodeStr,
238 string AttSrcAsm, string IntelSrcAsm,
239 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000240 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000241 string MaskingConstraint = "",
242 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000243 bit IsCommutable = 0,
244 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000245 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
246 AttSrcAsm, IntelSrcAsm,
247 [(set _.RC:$dst, RHS)],
248 [(set _.RC:$dst, MaskingRHS)],
249 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000250 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000251 MaskingConstraint, NoItinerary, IsCommutable,
252 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000253
Ayman Musa6e670cf2017-02-23 07:24:21 +0000254// Similar to AVX512_maskable_common, but with scalar types.
255multiclass AVX512_maskable_fp_common<bits<8> O, Format F, X86VectorVTInfo _,
256 dag Outs,
257 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
258 string OpcodeStr,
259 string AttSrcAsm, string IntelSrcAsm,
260 SDNode Select = vselect,
261 string MaskingConstraint = "",
262 InstrItinClass itin = NoItinerary,
263 bit IsCommutable = 0,
264 bit IsKCommutable = 0> :
265 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
266 AttSrcAsm, IntelSrcAsm,
267 [], [], [],
268 MaskingConstraint, NoItinerary, IsCommutable,
269 IsKCommutable>;
270
Adam Nemet2e91ee52014-08-14 17:13:19 +0000271// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000272// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000273// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000274multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
275 dag Outs, dag Ins, string OpcodeStr,
276 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000277 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000278 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000279 bit IsCommutable = 0, bit IsKCommutable = 0,
280 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000281 AVX512_maskable_common<O, F, _, Outs, Ins,
282 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
283 !con((ins _.KRCWM:$mask), Ins),
284 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000285 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000286 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000287
288// This multiclass generates the unconditional/non-masking, the masking and
289// the zero-masking variant of the scalar instruction.
290multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
291 dag Outs, dag Ins, string OpcodeStr,
292 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000293 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000294 InstrItinClass itin = NoItinerary,
295 bit IsCommutable = 0> :
296 AVX512_maskable_common<O, F, _, Outs, Ins,
297 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
298 !con((ins _.KRCWM:$mask), Ins),
299 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000300 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
301 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000302
Adam Nemet34801422014-10-08 23:25:39 +0000303// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000304// ($src1) is already tied to $dst so we just use that for the preserved
305// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
306// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000307multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
308 dag Outs, dag NonTiedIns, string OpcodeStr,
309 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000310 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000311 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000312 AVX512_maskable_common<O, F, _, Outs,
313 !con((ins _.RC:$src1), NonTiedIns),
314 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
315 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
316 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000317 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
318 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000319
Igor Breger15820b02015-07-01 13:24:28 +0000320multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
321 dag Outs, dag NonTiedIns, string OpcodeStr,
322 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000323 dag RHS, bit IsCommutable = 0,
324 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000325 AVX512_maskable_common<O, F, _, Outs,
326 !con((ins _.RC:$src1), NonTiedIns),
327 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
328 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
329 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000330 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000331 X86selects, "", NoItinerary, IsCommutable,
332 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000333
Adam Nemet34801422014-10-08 23:25:39 +0000334multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
335 dag Outs, dag Ins,
336 string OpcodeStr,
337 string AttSrcAsm, string IntelSrcAsm,
338 list<dag> Pattern> :
339 AVX512_maskable_custom<O, F, Outs, Ins,
340 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
341 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000342 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000343 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000344
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000345
346// Instruction with mask that puts result in mask register,
347// like "compare" and "vptest"
348multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
349 dag Outs,
350 dag Ins, dag MaskingIns,
351 string OpcodeStr,
352 string AttSrcAsm, string IntelSrcAsm,
353 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000354 list<dag> MaskingPattern,
355 bit IsCommutable = 0> {
356 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000358 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
359 "$dst, "#IntelSrcAsm#"}",
360 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000363 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
364 "$dst {${mask}}, "#IntelSrcAsm#"}",
365 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366}
367
368multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
369 dag Outs,
370 dag Ins, dag MaskingIns,
371 string OpcodeStr,
372 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000373 dag RHS, dag MaskingRHS,
374 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000375 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
376 AttSrcAsm, IntelSrcAsm,
377 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000378 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000379
380multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
381 dag Outs, dag Ins, string OpcodeStr,
382 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000383 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000384 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
385 !con((ins _.KRCWM:$mask), Ins),
386 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000387 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000388
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000389multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
390 dag Outs, dag Ins, string OpcodeStr,
391 string AttSrcAsm, string IntelSrcAsm> :
392 AVX512_maskable_custom_cmp<O, F, Outs,
393 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000394 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000395
Craig Topperabe80cc2016-08-28 06:06:28 +0000396// This multiclass generates the unconditional/non-masking, the masking and
397// the zero-masking variant of the vector instruction. In the masking case, the
398// perserved vector elements come from a new dummy input operand tied to $dst.
399multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
400 dag Outs, dag Ins, string OpcodeStr,
401 string AttSrcAsm, string IntelSrcAsm,
402 dag RHS, dag MaskedRHS,
403 InstrItinClass itin = NoItinerary,
404 bit IsCommutable = 0, SDNode Select = vselect> :
405 AVX512_maskable_custom<O, F, Outs, Ins,
406 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
407 !con((ins _.KRCWM:$mask), Ins),
408 OpcodeStr, AttSrcAsm, IntelSrcAsm,
409 [(set _.RC:$dst, RHS)],
410 [(set _.RC:$dst,
411 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
412 [(set _.RC:$dst,
413 (Select _.KRCWM:$mask, MaskedRHS,
414 _.ImmAllZerosV))],
415 "$src0 = $dst", itin, IsCommutable>;
416
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000417// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000418// no instruction is needed for the conversion.
419def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
420def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
421def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
422def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
423def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
424def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
425def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
426def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
427def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
428def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
429def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
430def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
431def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
432def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
433def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
434def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
435def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
436def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
437def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
438def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
439def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
440def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
441def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
442def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
443def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
444def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
445def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
446def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
447def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
448def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
449def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000450
Craig Topper9d9251b2016-05-08 20:10:20 +0000451// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
452// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
453// swizzled by ExecutionDepsFix to pxor.
454// We set canFoldAsLoad because this can be converted to a constant-pool
455// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000456let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000457 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000458def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000459 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000460def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
461 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000462}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000463
Craig Topper6393afc2017-01-09 02:44:34 +0000464// Alias instructions that allow VPTERNLOG to be used with a mask to create
465// a mix of all ones and all zeros elements. This is done this way to force
466// the same register to be used as input for all three sources.
467let isPseudo = 1, Predicates = [HasAVX512] in {
468def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
469 (ins VK16WM:$mask), "",
470 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
471 (v16i32 immAllOnesV),
472 (v16i32 immAllZerosV)))]>;
473def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
474 (ins VK8WM:$mask), "",
475 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
476 (bc_v8i64 (v16i32 immAllOnesV)),
477 (bc_v8i64 (v16i32 immAllZerosV))))]>;
478}
479
Craig Toppere5ce84a2016-05-08 21:33:53 +0000480let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000481 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000482def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
483 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
484def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
485 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
486}
487
Craig Topperadd9cc62016-12-18 06:23:14 +0000488// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
489// This is expanded by ExpandPostRAPseudos.
490let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000491 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000492 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
493 [(set FR32X:$dst, fp32imm0)]>;
494 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
495 [(set FR64X:$dst, fpimm0)]>;
496}
497
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000498//===----------------------------------------------------------------------===//
499// AVX-512 - VECTOR INSERT
500//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
502 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000503 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000504 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000505 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000506 "vinsert" # From.EltTypeName # "x" # From.NumElts,
507 "$src3, $src2, $src1", "$src1, $src2, $src3",
508 (vinsert_insert:$src3 (To.VT To.RC:$src1),
509 (From.VT From.RC:$src2),
510 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000511
Igor Breger0ede3cb2015-09-20 06:52:42 +0000512 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000513 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000514 "vinsert" # From.EltTypeName # "x" # From.NumElts,
515 "$src3, $src2, $src1", "$src1, $src2, $src3",
516 (vinsert_insert:$src3 (To.VT To.RC:$src1),
517 (From.VT (bitconvert (From.LdFrag addr:$src2))),
518 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
519 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000520 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000521}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000522
Igor Breger0ede3cb2015-09-20 06:52:42 +0000523multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
524 X86VectorVTInfo To, PatFrag vinsert_insert,
525 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
526 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000527 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000528 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
529 (To.VT (!cast<Instruction>(InstrStr#"rr")
530 To.RC:$src1, From.RC:$src2,
531 (INSERT_get_vinsert_imm To.RC:$ins)))>;
532
533 def : Pat<(vinsert_insert:$ins
534 (To.VT To.RC:$src1),
535 (From.VT (bitconvert (From.LdFrag addr:$src2))),
536 (iPTR imm)),
537 (To.VT (!cast<Instruction>(InstrStr#"rm")
538 To.RC:$src1, addr:$src2,
539 (INSERT_get_vinsert_imm To.RC:$ins)))>;
540 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000541}
542
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000543multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
544 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000545
546 let Predicates = [HasVLX] in
547 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
548 X86VectorVTInfo< 4, EltVT32, VR128X>,
549 X86VectorVTInfo< 8, EltVT32, VR256X>,
550 vinsert128_insert>, EVEX_V256;
551
552 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000553 X86VectorVTInfo< 4, EltVT32, VR128X>,
554 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000555 vinsert128_insert>, EVEX_V512;
556
557 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000558 X86VectorVTInfo< 4, EltVT64, VR256X>,
559 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000560 vinsert256_insert>, VEX_W, EVEX_V512;
561
562 let Predicates = [HasVLX, HasDQI] in
563 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
564 X86VectorVTInfo< 2, EltVT64, VR128X>,
565 X86VectorVTInfo< 4, EltVT64, VR256X>,
566 vinsert128_insert>, VEX_W, EVEX_V256;
567
568 let Predicates = [HasDQI] in {
569 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
570 X86VectorVTInfo< 2, EltVT64, VR128X>,
571 X86VectorVTInfo< 8, EltVT64, VR512>,
572 vinsert128_insert>, VEX_W, EVEX_V512;
573
574 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
575 X86VectorVTInfo< 8, EltVT32, VR256X>,
576 X86VectorVTInfo<16, EltVT32, VR512>,
577 vinsert256_insert>, EVEX_V512;
578 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000579}
580
Adam Nemet4e2ef472014-10-02 23:18:28 +0000581defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
582defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000583
Igor Breger0ede3cb2015-09-20 06:52:42 +0000584// Codegen pattern with the alternative types,
585// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
586defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
587 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
588defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
589 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
590
591defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
592 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
593defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
594 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
595
596defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
597 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
598defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
599 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
600
601// Codegen pattern with the alternative types insert VEC128 into VEC256
602defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
603 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
604defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
605 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
606// Codegen pattern with the alternative types insert VEC128 into VEC512
607defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
608 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
609defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
610 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
611// Codegen pattern with the alternative types insert VEC256 into VEC512
612defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
613 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
614defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
615 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
616
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000617// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000618let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000619def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000620 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000621 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000622 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000623 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000624def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000625 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000626 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000627 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000628 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
629 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000630}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000631
632//===----------------------------------------------------------------------===//
633// AVX-512 VECTOR EXTRACT
634//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000635
Igor Breger7f69a992015-09-10 12:54:54 +0000636multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000637 X86VectorVTInfo From, X86VectorVTInfo To,
638 PatFrag vextract_extract,
639 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000640
641 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
642 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
643 // vextract_extract), we interesting only in patterns without mask,
644 // intrinsics pattern match generated bellow.
645 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000646 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000647 "vextract" # To.EltTypeName # "x" # To.NumElts,
648 "$idx, $src1", "$src1, $idx",
649 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
650 (iPTR imm)))]>,
651 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000652 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000653 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000654 "vextract" # To.EltTypeName # "x" # To.NumElts #
655 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
656 [(store (To.VT (vextract_extract:$idx
657 (From.VT From.RC:$src1), (iPTR imm))),
658 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000659
Craig Toppere1cac152016-06-07 07:27:54 +0000660 let mayStore = 1, hasSideEffects = 0 in
661 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
662 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000663 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000664 "vextract" # To.EltTypeName # "x" # To.NumElts #
665 "\t{$idx, $src1, $dst {${mask}}|"
666 "$dst {${mask}}, $src1, $idx}",
667 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000668 }
Renato Golindb7ea862015-09-09 19:44:40 +0000669
Craig Topperd4e58072016-10-31 05:55:57 +0000670 def : Pat<(To.VT (vselect To.KRCWM:$mask,
671 (vextract_extract:$ext (From.VT From.RC:$src1),
672 (iPTR imm)),
673 To.RC:$src0)),
674 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
675 From.ZSuffix # "rrk")
676 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
677 (EXTRACT_get_vextract_imm To.RC:$ext))>;
678
679 def : Pat<(To.VT (vselect To.KRCWM:$mask,
680 (vextract_extract:$ext (From.VT From.RC:$src1),
681 (iPTR imm)),
682 To.ImmAllZerosV)),
683 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
684 From.ZSuffix # "rrkz")
685 To.KRCWM:$mask, From.RC:$src1,
686 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000687}
688
Igor Bregerdefab3c2015-10-08 12:55:01 +0000689// Codegen pattern for the alternative types
690multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
691 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000692 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000693 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000694 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
695 (To.VT (!cast<Instruction>(InstrStr#"rr")
696 From.RC:$src1,
697 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000698 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
699 (iPTR imm))), addr:$dst),
700 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
701 (EXTRACT_get_vextract_imm To.RC:$ext))>;
702 }
Igor Breger7f69a992015-09-10 12:54:54 +0000703}
704
705multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000706 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000707 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000708 X86VectorVTInfo<16, EltVT32, VR512>,
709 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000710 vextract128_extract,
711 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000712 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000713 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000714 X86VectorVTInfo< 8, EltVT64, VR512>,
715 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000716 vextract256_extract,
717 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000718 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
719 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000720 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000721 X86VectorVTInfo< 8, EltVT32, VR256X>,
722 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000723 vextract128_extract,
724 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000725 EVEX_V256, EVEX_CD8<32, CD8VT4>;
726 let Predicates = [HasVLX, HasDQI] in
727 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
728 X86VectorVTInfo< 4, EltVT64, VR256X>,
729 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000730 vextract128_extract,
731 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000732 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
733 let Predicates = [HasDQI] in {
734 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
735 X86VectorVTInfo< 8, EltVT64, VR512>,
736 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000737 vextract128_extract,
738 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000739 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
740 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
741 X86VectorVTInfo<16, EltVT32, VR512>,
742 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000743 vextract256_extract,
744 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000745 EVEX_V512, EVEX_CD8<32, CD8VT8>;
746 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000747}
748
Adam Nemet55536c62014-09-25 23:48:45 +0000749defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
750defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000751
Igor Bregerdefab3c2015-10-08 12:55:01 +0000752// extract_subvector codegen patterns with the alternative types.
753// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
754defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
755 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
756defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
757 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
758
759defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000760 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000761defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
762 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
763
764defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
765 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
766defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
767 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
768
Craig Topper08a68572016-05-21 22:50:04 +0000769// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000770defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
771 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
772defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
773 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
774
775// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000776defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
777 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
778defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
779 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
780// Codegen pattern with the alternative types extract VEC256 from VEC512
781defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
782 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
783defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
784 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
785
Craig Topper5f3fef82016-05-22 07:40:58 +0000786// A 128-bit subvector extract from the first 256-bit vector position
787// is a subregister copy that needs no instruction.
788def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
789 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
790def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
791 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
792def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
793 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
794def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
795 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
796def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
797 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
798def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
799 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
800
801// A 256-bit subvector extract from the first 256-bit vector position
802// is a subregister copy that needs no instruction.
803def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
804 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
805def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
806 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
807def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
808 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
809def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
810 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
811def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
812 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
813def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
814 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
815
816let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000817// A 128-bit subvector insert to the first 512-bit vector position
818// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000819def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
820 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
821def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
822 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
823def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
824 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
825def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
826 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
827def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
828 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
829def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
830 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000831
Craig Topper5f3fef82016-05-22 07:40:58 +0000832// A 256-bit subvector insert to the first 512-bit vector position
833// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000834def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000835 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000836def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000837 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000838def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000839 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000840def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000841 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000842def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000843 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000844def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000845 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000846}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000847
848// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000849def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000850 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000851 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000852 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
853 EVEX;
854
Craig Topper03b849e2016-05-21 22:50:11 +0000855def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000856 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000857 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000858 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000859 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000860
861//===---------------------------------------------------------------------===//
862// AVX-512 BROADCAST
863//---
Igor Breger131008f2016-05-01 08:40:00 +0000864// broadcast with a scalar argument.
865multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
866 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +0000867 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
868 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
869 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
870 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
871 (X86VBroadcast SrcInfo.FRC:$src),
872 DestInfo.RC:$src0)),
873 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
874 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
875 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
876 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
877 (X86VBroadcast SrcInfo.FRC:$src),
878 DestInfo.ImmAllZerosV)),
879 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
880 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +0000881}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000882
Igor Breger21296d22015-10-20 11:56:42 +0000883multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
884 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000885 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000886 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
887 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
888 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
889 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000890 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000891 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000892 (DestInfo.VT (X86VBroadcast
893 (SrcInfo.ScalarLdFrag addr:$src)))>,
894 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000895 }
Craig Toppere1cac152016-06-07 07:27:54 +0000896
Craig Topper80934372016-07-16 03:42:59 +0000897 def : Pat<(DestInfo.VT (X86VBroadcast
898 (SrcInfo.VT (scalar_to_vector
899 (SrcInfo.ScalarLdFrag addr:$src))))),
900 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000901 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
902 (X86VBroadcast
903 (SrcInfo.VT (scalar_to_vector
904 (SrcInfo.ScalarLdFrag addr:$src)))),
905 DestInfo.RC:$src0)),
906 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
907 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000908 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
909 (X86VBroadcast
910 (SrcInfo.VT (scalar_to_vector
911 (SrcInfo.ScalarLdFrag addr:$src)))),
912 DestInfo.ImmAllZerosV)),
913 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
914 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000915}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000916
Craig Topper80934372016-07-16 03:42:59 +0000917multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000918 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000919 let Predicates = [HasAVX512] in
920 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
921 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
922 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000923
924 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000925 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000926 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000927 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000928 }
929}
930
Craig Topper80934372016-07-16 03:42:59 +0000931multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
932 AVX512VLVectorVTInfo _> {
933 let Predicates = [HasAVX512] in
934 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
935 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
936 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000937
Craig Topper80934372016-07-16 03:42:59 +0000938 let Predicates = [HasVLX] in {
939 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
940 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
941 EVEX_V256;
942 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
943 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
944 EVEX_V128;
945 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000946}
Craig Topper80934372016-07-16 03:42:59 +0000947defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
948 avx512vl_f32_info>;
949defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
950 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000951
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000952def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000953 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000954def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000955 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000956
Robert Khasanovcbc57032014-12-09 16:38:41 +0000957multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +0000958 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000959 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +0000960 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +0000961 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000962 (ins SrcRC:$src),
963 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +0000964 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000965}
966
Robert Khasanovcbc57032014-12-09 16:38:41 +0000967multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +0000968 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000969 RegisterClass SrcRC, Predicate prd> {
970 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +0000971 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +0000972 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +0000973 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
974 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +0000975 }
976}
977
Igor Breger0aeda372016-02-07 08:30:50 +0000978let isCodeGenOnly = 1 in {
Craig Topper49ba3f52017-02-26 06:45:48 +0000979defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
980 X86VBroadcast, GR8, HasBWI>;
981defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
982 X86VBroadcast, GR16, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000983}
984let isAsmParserOnly = 1 in {
985 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
Craig Topper49ba3f52017-02-26 06:45:48 +0000986 null_frag, GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000987 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Craig Topper49ba3f52017-02-26 06:45:48 +0000988 null_frag, GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000989}
Craig Topper49ba3f52017-02-26 06:45:48 +0000990defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
991 X86VBroadcast, GR32, HasAVX512>;
992defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
993 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000994
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000995def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000996 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000997def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000998 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000999
Igor Breger21296d22015-10-20 11:56:42 +00001000// Provide aliases for broadcast from the same register class that
1001// automatically does the extract.
1002multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1003 X86VectorVTInfo SrcInfo> {
1004 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1005 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1006 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1007}
1008
1009multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1010 AVX512VLVectorVTInfo _, Predicate prd> {
1011 let Predicates = [prd] in {
1012 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1013 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1014 EVEX_V512;
1015 // Defined separately to avoid redefinition.
1016 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1017 }
1018 let Predicates = [prd, HasVLX] in {
1019 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1020 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1021 EVEX_V256;
1022 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1023 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001024 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001025}
1026
Igor Breger21296d22015-10-20 11:56:42 +00001027defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1028 avx512vl_i8_info, HasBWI>;
1029defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1030 avx512vl_i16_info, HasBWI>;
1031defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1032 avx512vl_i32_info, HasAVX512>;
1033defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1034 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001035
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001036multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1037 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001038 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001039 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1040 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001041 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001042 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001043}
1044
Simon Pilgrim79195582017-02-21 16:41:44 +00001045let Predicates = [HasAVX512] in {
1046 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1047 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1048 (VPBROADCASTQZm addr:$src)>;
1049}
1050
Craig Topperbe351ee2016-10-01 06:01:23 +00001051let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001052 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1053 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1054 (VPBROADCASTQZ128m addr:$src)>;
1055 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1056 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperbe351ee2016-10-01 06:01:23 +00001057 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1058 // This means we'll encounter truncated i32 loads; match that here.
1059 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1060 (VPBROADCASTWZ128m addr:$src)>;
1061 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1062 (VPBROADCASTWZ256m addr:$src)>;
1063 def : Pat<(v8i16 (X86VBroadcast
1064 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1065 (VPBROADCASTWZ128m addr:$src)>;
1066 def : Pat<(v16i16 (X86VBroadcast
1067 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1068 (VPBROADCASTWZ256m addr:$src)>;
1069}
1070
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001071//===----------------------------------------------------------------------===//
1072// AVX-512 BROADCAST SUBVECTORS
1073//
1074
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001075defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1076 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001077 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001078defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1079 v16f32_info, v4f32x_info>,
1080 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1081defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1082 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001083 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001084defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1085 v8f64_info, v4f64x_info>, VEX_W,
1086 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1087
Craig Topper715ad7f2016-10-16 23:29:51 +00001088let Predicates = [HasAVX512] in {
1089def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1090 (VBROADCASTI64X4rm addr:$src)>;
1091def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1092 (VBROADCASTI64X4rm addr:$src)>;
1093
1094// Provide fallback in case the load node that is used in the patterns above
1095// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001096def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1097 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001098 (v4f64 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001099def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1100 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001101 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001102def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1103 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1104 (v16i16 VR256X:$src), 1)>;
1105def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1106 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1107 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001108
1109def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1110 (VBROADCASTI32X4rm addr:$src)>;
1111def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1112 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001113}
1114
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001115let Predicates = [HasVLX] in {
1116defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1117 v8i32x_info, v4i32x_info>,
1118 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1119defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1120 v8f32x_info, v4f32x_info>,
1121 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001122
1123def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1124 (VBROADCASTI32X4Z256rm addr:$src)>;
1125def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1126 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001127
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001128// Provide fallback in case the load node that is used in the patterns above
1129// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001130def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001131 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001132 (v4f32 VR128X:$src), 1)>;
1133def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001134 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001135 (v4i32 VR128X:$src), 1)>;
1136def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001137 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001138 (v8i16 VR128X:$src), 1)>;
1139def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001140 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001141 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001142}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001143
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001144let Predicates = [HasVLX, HasDQI] in {
1145defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1146 v4i64x_info, v2i64x_info>, VEX_W,
1147 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1148defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1149 v4f64x_info, v2f64x_info>, VEX_W,
1150 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001151
1152// Provide fallback in case the load node that is used in the patterns above
1153// is used by additional users, which prevents the pattern selection.
1154def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1155 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1156 (v2f64 VR128X:$src), 1)>;
1157def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1158 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1159 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001160}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001161
1162let Predicates = [HasVLX, NoDQI] in {
1163def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1164 (VBROADCASTF32X4Z256rm addr:$src)>;
1165def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1166 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001167
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001168// Provide fallback in case the load node that is used in the patterns above
1169// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001170def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001171 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001172 (v2f64 VR128X:$src), 1)>;
1173def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001174 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1175 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001176}
1177
Craig Topper715ad7f2016-10-16 23:29:51 +00001178let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001179def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1180 (VBROADCASTF32X4rm addr:$src)>;
1181def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1182 (VBROADCASTI32X4rm addr:$src)>;
1183
Craig Topper715ad7f2016-10-16 23:29:51 +00001184def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1185 (VBROADCASTF64X4rm addr:$src)>;
1186def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1187 (VBROADCASTI64X4rm addr:$src)>;
1188
1189// Provide fallback in case the load node that is used in the patterns above
1190// is used by additional users, which prevents the pattern selection.
1191def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1192 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1193 (v8f32 VR256X:$src), 1)>;
1194def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1195 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1196 (v8i32 VR256X:$src), 1)>;
1197}
1198
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001199let Predicates = [HasDQI] in {
1200defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1201 v8i64_info, v2i64x_info>, VEX_W,
1202 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1203defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1204 v16i32_info, v8i32x_info>,
1205 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1206defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1207 v8f64_info, v2f64x_info>, VEX_W,
1208 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1209defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1210 v16f32_info, v8f32x_info>,
1211 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001212
1213// Provide fallback in case the load node that is used in the patterns above
1214// is used by additional users, which prevents the pattern selection.
1215def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1216 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1217 (v8f32 VR256X:$src), 1)>;
1218def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1219 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1220 (v8i32 VR256X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001221}
Adam Nemet73f72e12014-06-27 00:43:38 +00001222
Igor Bregerfa798a92015-11-02 07:39:36 +00001223multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001224 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001225 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001226 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001227 EVEX_V512;
1228 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001229 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001230 EVEX_V256;
1231}
1232
1233multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001234 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1235 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001236
1237 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001238 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1239 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001240}
1241
Craig Topper51e052f2016-10-15 16:26:02 +00001242defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1243 avx512vl_i32_info, avx512vl_i64_info>;
1244defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1245 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001246
Craig Topper52317e82017-01-15 05:47:45 +00001247let Predicates = [HasVLX] in {
1248def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1249 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1250def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1251 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1252}
1253
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001254def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001255 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001256def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1257 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1258
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001259def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001260 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001261def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1262 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001263
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001264//===----------------------------------------------------------------------===//
1265// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1266//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001267multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1268 X86VectorVTInfo _, RegisterClass KRC> {
1269 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001270 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001271 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001272}
1273
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001274multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001275 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1276 let Predicates = [HasCDI] in
1277 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1278 let Predicates = [HasCDI, HasVLX] in {
1279 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1280 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1281 }
1282}
1283
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001284defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001285 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001286defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001287 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001288
1289//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001290// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001291multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001292let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001293 // The index operand in the pattern should really be an integer type. However,
1294 // if we do that and it happens to come from a bitcast, then it becomes
1295 // difficult to find the bitcast needed to convert the index to the
1296 // destination type for the passthru since it will be folded with the bitcast
1297 // of the index operand.
1298 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001299 (ins _.RC:$src2, _.RC:$src3),
1300 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001301 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001302 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001303
Craig Topper4fa3b502016-09-06 06:56:59 +00001304 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001305 (ins _.RC:$src2, _.MemOp:$src3),
1306 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001307 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001308 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001309 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001310 }
1311}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001312multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001313 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001314 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001315 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001316 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1317 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1318 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001319 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001320 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1321 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001322}
1323
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001324multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001325 AVX512VLVectorVTInfo VTInfo> {
1326 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1327 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001328 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001329 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1330 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1331 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1332 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001333 }
1334}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001335
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001336multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001337 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001338 Predicate Prd> {
1339 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001340 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001341 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001342 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1343 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001344 }
1345}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001346
Craig Topperaad5f112015-11-30 00:13:24 +00001347defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001348 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001349defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001350 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001351defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001352 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001353 VEX_W, EVEX_CD8<16, CD8VF>;
1354defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001355 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001356 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001357defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001358 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001359defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001360 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001361
Craig Topperaad5f112015-11-30 00:13:24 +00001362// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001363multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001364 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001365let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001366 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1367 (ins IdxVT.RC:$src2, _.RC:$src3),
1368 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001369 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1370 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001371
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001372 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1373 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1374 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001375 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001376 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001377 EVEX_4V, AVX5128IBase;
1378 }
1379}
1380multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001381 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001382 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001383 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1384 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1385 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1386 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001387 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001388 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1389 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001390}
1391
1392multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001393 AVX512VLVectorVTInfo VTInfo,
1394 AVX512VLVectorVTInfo ShuffleMask> {
1395 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001396 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001397 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001398 ShuffleMask.info512>, EVEX_V512;
1399 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001400 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001401 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001402 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001403 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001404 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001405 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001406 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1407 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001408 }
1409}
1410
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001411multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001412 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001413 AVX512VLVectorVTInfo Idx,
1414 Predicate Prd> {
1415 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001416 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1417 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001418 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001419 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1420 Idx.info128>, EVEX_V128;
1421 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1422 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001423 }
1424}
1425
Craig Toppera47576f2015-11-26 20:21:29 +00001426defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001427 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001428defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001429 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001430defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1431 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1432 VEX_W, EVEX_CD8<16, CD8VF>;
1433defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1434 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1435 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001436defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001437 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001438defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001439 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001440
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001441//===----------------------------------------------------------------------===//
1442// AVX-512 - BLEND using mask
1443//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001444multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001445 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001446 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1447 (ins _.RC:$src1, _.RC:$src2),
1448 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001449 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001450 []>, EVEX_4V;
1451 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1452 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001453 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001454 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001455 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001456 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1457 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1458 !strconcat(OpcodeStr,
1459 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1460 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001461 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001462 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1463 (ins _.RC:$src1, _.MemOp:$src2),
1464 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001465 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001466 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1467 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1468 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001469 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001470 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001471 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001472 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1473 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1474 !strconcat(OpcodeStr,
1475 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1476 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1477 }
Craig Toppera74e3082017-01-07 22:20:34 +00001478 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001479}
1480multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1481
Craig Topper81f20aa2017-01-07 22:20:26 +00001482 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001483 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1484 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1485 !strconcat(OpcodeStr,
1486 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1487 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001488 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001489
1490 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1491 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1492 !strconcat(OpcodeStr,
1493 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1494 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001495 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001496 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001497}
1498
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001499multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1500 AVX512VLVectorVTInfo VTInfo> {
1501 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1502 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001503
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001504 let Predicates = [HasVLX] in {
1505 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1506 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1507 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1508 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1509 }
1510}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001511
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001512multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1513 AVX512VLVectorVTInfo VTInfo> {
1514 let Predicates = [HasBWI] in
1515 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001516
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001517 let Predicates = [HasBWI, HasVLX] in {
1518 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1519 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1520 }
1521}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001522
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001523
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001524defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1525defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1526defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1527defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1528defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1529defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001530
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001531
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001532//===----------------------------------------------------------------------===//
1533// Compare Instructions
1534//===----------------------------------------------------------------------===//
1535
1536// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001537
1538multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1539
1540 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1541 (outs _.KRC:$dst),
1542 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1543 "vcmp${cc}"#_.Suffix,
1544 "$src2, $src1", "$src1, $src2",
1545 (OpNode (_.VT _.RC:$src1),
1546 (_.VT _.RC:$src2),
1547 imm:$cc)>, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001548 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001549 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1550 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001551 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001552 "vcmp${cc}"#_.Suffix,
1553 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001554 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001555 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001556
1557 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1558 (outs _.KRC:$dst),
1559 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1560 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001561 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001562 (OpNodeRnd (_.VT _.RC:$src1),
1563 (_.VT _.RC:$src2),
1564 imm:$cc,
1565 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1566 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001567 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001568 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1569 (outs VK1:$dst),
1570 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1571 "vcmp"#_.Suffix,
1572 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001573 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001574 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1575 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001576 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001577 "vcmp"#_.Suffix,
1578 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1579 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1580
1581 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1582 (outs _.KRC:$dst),
1583 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1584 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001585 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001586 EVEX_4V, EVEX_B;
1587 }// let isAsmParserOnly = 1, hasSideEffects = 0
1588
1589 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001590 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001591 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1592 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1593 !strconcat("vcmp${cc}", _.Suffix,
1594 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1595 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1596 _.FRC:$src2,
1597 imm:$cc))],
1598 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001599 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1600 (outs _.KRC:$dst),
1601 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1602 !strconcat("vcmp${cc}", _.Suffix,
1603 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1604 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1605 (_.ScalarLdFrag addr:$src2),
1606 imm:$cc))],
1607 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001608 }
1609}
1610
1611let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001612 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001613 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1614 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001615 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001616 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1617 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001618}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001619
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001620multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001621 X86VectorVTInfo _, bit IsCommutable> {
1622 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001623 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001624 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1625 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1626 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001627 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1628 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001629 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1630 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1631 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1632 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001633 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001634 def rrk : AVX512BI<opc, MRMSrcReg,
1635 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1636 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1637 "$dst {${mask}}, $src1, $src2}"),
1638 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1639 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1640 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001641 def rmk : AVX512BI<opc, MRMSrcMem,
1642 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1643 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1644 "$dst {${mask}}, $src1, $src2}"),
1645 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1646 (OpNode (_.VT _.RC:$src1),
1647 (_.VT (bitconvert
1648 (_.LdFrag addr:$src2))))))],
1649 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001650}
1651
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001652multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001653 X86VectorVTInfo _, bit IsCommutable> :
1654 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001655 def rmb : AVX512BI<opc, MRMSrcMem,
1656 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1657 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1658 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1659 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1660 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1661 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1662 def rmbk : AVX512BI<opc, MRMSrcMem,
1663 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1664 _.ScalarMemOp:$src2),
1665 !strconcat(OpcodeStr,
1666 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1667 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1668 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1669 (OpNode (_.VT _.RC:$src1),
1670 (X86VBroadcast
1671 (_.ScalarLdFrag addr:$src2)))))],
1672 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001673}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001674
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001675multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001676 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1677 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001678 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001679 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1680 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001681
1682 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001683 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1684 IsCommutable>, EVEX_V256;
1685 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1686 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001687 }
1688}
1689
1690multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1691 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001692 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001693 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001694 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1695 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001696
1697 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001698 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1699 IsCommutable>, EVEX_V256;
1700 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1701 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001702 }
1703}
1704
1705defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001706 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001707 EVEX_CD8<8, CD8VF>;
1708
1709defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001710 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001711 EVEX_CD8<16, CD8VF>;
1712
Robert Khasanovf70f7982014-09-18 14:06:55 +00001713defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001714 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001715 EVEX_CD8<32, CD8VF>;
1716
Robert Khasanovf70f7982014-09-18 14:06:55 +00001717defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001718 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001719 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1720
1721defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1722 avx512vl_i8_info, HasBWI>,
1723 EVEX_CD8<8, CD8VF>;
1724
1725defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1726 avx512vl_i16_info, HasBWI>,
1727 EVEX_CD8<16, CD8VF>;
1728
Robert Khasanovf70f7982014-09-18 14:06:55 +00001729defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001730 avx512vl_i32_info, HasAVX512>,
1731 EVEX_CD8<32, CD8VF>;
1732
Robert Khasanovf70f7982014-09-18 14:06:55 +00001733defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001734 avx512vl_i64_info, HasAVX512>,
1735 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001736
Craig Topper8b9e6712016-09-02 04:25:30 +00001737let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001738def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001739 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001740 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1741 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001742
1743def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001744 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001745 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1746 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001747}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001748
Robert Khasanov29e3b962014-08-27 09:34:37 +00001749multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1750 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001751 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001752 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001753 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001754 !strconcat("vpcmp${cc}", Suffix,
1755 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001756 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1757 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001758 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1759 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001760 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001761 !strconcat("vpcmp${cc}", Suffix,
1762 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001763 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1764 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001765 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001766 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1767 def rrik : AVX512AIi8<opc, MRMSrcReg,
1768 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001769 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001770 !strconcat("vpcmp${cc}", Suffix,
1771 "\t{$src2, $src1, $dst {${mask}}|",
1772 "$dst {${mask}}, $src1, $src2}"),
1773 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1774 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001775 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001776 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001777 def rmik : AVX512AIi8<opc, MRMSrcMem,
1778 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001779 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001780 !strconcat("vpcmp${cc}", Suffix,
1781 "\t{$src2, $src1, $dst {${mask}}|",
1782 "$dst {${mask}}, $src1, $src2}"),
1783 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1784 (OpNode (_.VT _.RC:$src1),
1785 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001786 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001787 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1788
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001789 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001790 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001791 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001792 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001793 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1794 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001795 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001796 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001797 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001798 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001799 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1800 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001801 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001802 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1803 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001804 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001805 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001806 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1807 "$dst {${mask}}, $src1, $src2, $cc}"),
1808 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001809 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001810 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1811 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001812 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001813 !strconcat("vpcmp", Suffix,
1814 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1815 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001816 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001817 }
1818}
1819
Robert Khasanov29e3b962014-08-27 09:34:37 +00001820multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001821 X86VectorVTInfo _> :
1822 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001823 def rmib : AVX512AIi8<opc, MRMSrcMem,
1824 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001825 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001826 !strconcat("vpcmp${cc}", Suffix,
1827 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1828 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1829 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1830 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001831 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001832 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1833 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1834 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001835 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001836 !strconcat("vpcmp${cc}", Suffix,
1837 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1838 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1839 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1840 (OpNode (_.VT _.RC:$src1),
1841 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001842 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001843 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001844
Robert Khasanov29e3b962014-08-27 09:34:37 +00001845 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001846 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001847 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1848 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001849 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001850 !strconcat("vpcmp", Suffix,
1851 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1852 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1853 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1854 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1855 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001856 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001857 !strconcat("vpcmp", Suffix,
1858 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1859 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1860 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1861 }
1862}
1863
1864multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1865 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1866 let Predicates = [prd] in
1867 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1868
1869 let Predicates = [prd, HasVLX] in {
1870 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1871 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1872 }
1873}
1874
1875multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1876 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1877 let Predicates = [prd] in
1878 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1879 EVEX_V512;
1880
1881 let Predicates = [prd, HasVLX] in {
1882 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1883 EVEX_V256;
1884 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1885 EVEX_V128;
1886 }
1887}
1888
1889defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1890 HasBWI>, EVEX_CD8<8, CD8VF>;
1891defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1892 HasBWI>, EVEX_CD8<8, CD8VF>;
1893
1894defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1895 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1896defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1897 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1898
Robert Khasanovf70f7982014-09-18 14:06:55 +00001899defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001900 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001901defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001902 HasAVX512>, EVEX_CD8<32, CD8VF>;
1903
Robert Khasanovf70f7982014-09-18 14:06:55 +00001904defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001905 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001906defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001907 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001908
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001909multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001910
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001911 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1912 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1913 "vcmp${cc}"#_.Suffix,
1914 "$src2, $src1", "$src1, $src2",
1915 (X86cmpm (_.VT _.RC:$src1),
1916 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001917 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001918
Craig Toppere1cac152016-06-07 07:27:54 +00001919 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1920 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1921 "vcmp${cc}"#_.Suffix,
1922 "$src2, $src1", "$src1, $src2",
1923 (X86cmpm (_.VT _.RC:$src1),
1924 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1925 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001926
Craig Toppere1cac152016-06-07 07:27:54 +00001927 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1928 (outs _.KRC:$dst),
1929 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1930 "vcmp${cc}"#_.Suffix,
1931 "${src2}"##_.BroadcastStr##", $src1",
1932 "$src1, ${src2}"##_.BroadcastStr,
1933 (X86cmpm (_.VT _.RC:$src1),
1934 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1935 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001936 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001937 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001938 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1939 (outs _.KRC:$dst),
1940 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1941 "vcmp"#_.Suffix,
1942 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1943
1944 let mayLoad = 1 in {
1945 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1946 (outs _.KRC:$dst),
1947 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1948 "vcmp"#_.Suffix,
1949 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1950
1951 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1952 (outs _.KRC:$dst),
1953 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1954 "vcmp"#_.Suffix,
1955 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1956 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1957 }
1958 }
1959}
1960
1961multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1962 // comparison code form (VCMP[EQ/LT/LE/...]
1963 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1964 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1965 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001966 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001967 (X86cmpmRnd (_.VT _.RC:$src1),
1968 (_.VT _.RC:$src2),
1969 imm:$cc,
1970 (i32 FROUND_NO_EXC))>, EVEX_B;
1971
1972 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1973 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1974 (outs _.KRC:$dst),
1975 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1976 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001977 "$cc, {sae}, $src2, $src1",
1978 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001979 }
1980}
1981
1982multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1983 let Predicates = [HasAVX512] in {
1984 defm Z : avx512_vcmp_common<_.info512>,
1985 avx512_vcmp_sae<_.info512>, EVEX_V512;
1986
1987 }
1988 let Predicates = [HasAVX512,HasVLX] in {
1989 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1990 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001991 }
1992}
1993
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001994defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1995 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1996defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1997 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001998
1999def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
2000 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00002001 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2002 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002003 imm:$cc), VK8)>;
2004def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2005 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00002006 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2007 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002008 imm:$cc), VK8)>;
2009def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2010 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00002011 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2012 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002013 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002014
Asaf Badouh572bbce2015-09-20 08:46:07 +00002015// ----------------------------------------------------------------
2016// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002017//handle fpclass instruction mask = op(reg_scalar,imm)
2018// op(mem_scalar,imm)
2019multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2020 X86VectorVTInfo _, Predicate prd> {
2021 let Predicates = [prd] in {
2022 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2023 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002024 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002025 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2026 (i32 imm:$src2)))], NoItinerary>;
2027 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2028 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2029 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002030 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002031 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002032 (OpNode (_.VT _.RC:$src1),
2033 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002034 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2035 (ins _.MemOp:$src1, i32u8imm:$src2),
2036 OpcodeStr##_.Suffix##
2037 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2038 [(set _.KRC:$dst,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002039 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002040 (i32 imm:$src2)))], NoItinerary>;
2041 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2042 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2043 OpcodeStr##_.Suffix##
2044 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2045 [(set _.KRC:$dst,(or _.KRCWM:$mask,
2046 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2047 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002048 }
2049}
2050
Asaf Badouh572bbce2015-09-20 08:46:07 +00002051//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2052// fpclass(reg_vec, mem_vec, imm)
2053// fpclass(reg_vec, broadcast(eltVt), imm)
2054multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2055 X86VectorVTInfo _, string mem, string broadcast>{
2056 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2057 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002058 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002059 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2060 (i32 imm:$src2)))], NoItinerary>;
2061 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2062 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2063 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002064 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002065 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002066 (OpNode (_.VT _.RC:$src1),
2067 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002068 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2069 (ins _.MemOp:$src1, i32u8imm:$src2),
2070 OpcodeStr##_.Suffix##mem#
2071 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002072 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002073 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2074 (i32 imm:$src2)))], NoItinerary>;
2075 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2076 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2077 OpcodeStr##_.Suffix##mem#
2078 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002079 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002080 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2081 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2082 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2083 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2084 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2085 _.BroadcastStr##", $dst|$dst, ${src1}"
2086 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002087 [(set _.KRC:$dst,(OpNode
2088 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002089 (_.ScalarLdFrag addr:$src1))),
2090 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2091 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2092 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2093 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2094 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2095 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002096 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2097 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002098 (_.ScalarLdFrag addr:$src1))),
2099 (i32 imm:$src2))))], NoItinerary>,
2100 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002101}
2102
Asaf Badouh572bbce2015-09-20 08:46:07 +00002103multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002104 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002105 string broadcast>{
2106 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002107 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002108 broadcast>, EVEX_V512;
2109 }
2110 let Predicates = [prd, HasVLX] in {
2111 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2112 broadcast>, EVEX_V128;
2113 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2114 broadcast>, EVEX_V256;
2115 }
2116}
2117
2118multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002119 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002120 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002121 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002122 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002123 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2124 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2125 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2126 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2127 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002128}
2129
Asaf Badouh696e8e02015-10-18 11:04:38 +00002130defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2131 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002132
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002133//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002134// Mask register copy, including
2135// - copy between mask registers
2136// - load/store mask registers
2137// - copy from GPR to mask register and vice versa
2138//
2139multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2140 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002141 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002142 let hasSideEffects = 0 in
2143 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2144 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2145 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2146 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2147 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2148 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2149 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2150 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002151}
2152
2153multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2154 string OpcodeStr,
2155 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002156 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002157 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002158 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002159 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002160 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002161 }
2162}
2163
Robert Khasanov74acbb72014-07-23 14:49:42 +00002164let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002165 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002166 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2167 VEX, PD;
2168
2169let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002170 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002171 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002172 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002173
2174let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002175 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2176 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002177 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2178 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002179 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2180 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002181 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2182 VEX, XD, VEX_W;
2183}
2184
2185// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002186def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002187 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002188def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002189 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002190
2191def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002192 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002193def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002194 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002195
2196def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002197 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002198def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002199 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002200
2201def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002202 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002203def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2204 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002205def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002206 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002207
2208def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2209 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2210def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2211 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2212def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2213 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2214def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2215 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002216
Robert Khasanov74acbb72014-07-23 14:49:42 +00002217// Load/store kreg
2218let Predicates = [HasDQI] in {
2219 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2220 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002221 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2222 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002223
2224 def : Pat<(store VK4:$src, addr:$dst),
2225 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2226 def : Pat<(store VK2:$src, addr:$dst),
2227 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002228 def : Pat<(store VK1:$src, addr:$dst),
2229 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002230
2231 def : Pat<(v2i1 (load addr:$src)),
2232 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2233 def : Pat<(v4i1 (load addr:$src)),
2234 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002235}
2236let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002237 def : Pat<(store VK1:$src, addr:$dst),
2238 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002239 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
2240 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002241 def : Pat<(store VK2:$src, addr:$dst),
2242 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002243 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
2244 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002245 def : Pat<(store VK4:$src, addr:$dst),
2246 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002247 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
2248 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002249 def : Pat<(store VK8:$src, addr:$dst),
2250 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002251 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
2252 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002253
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002254 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002255 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002256 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002257 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002258 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002259 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002260}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002261
Robert Khasanov74acbb72014-07-23 14:49:42 +00002262let Predicates = [HasAVX512] in {
2263 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002264 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002265 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002266 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002267 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2268 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002269}
2270let Predicates = [HasBWI] in {
2271 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2272 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002273 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2274 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002275 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2276 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002277 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2278 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002279}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002280
Robert Khasanov74acbb72014-07-23 14:49:42 +00002281let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002282 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2283 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2284 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002285
Guy Blank548e22a2017-05-19 12:35:15 +00002286 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
2287 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002288
Guy Blank548e22a2017-05-19 12:35:15 +00002289 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2290 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002291
Guy Blank548e22a2017-05-19 12:35:15 +00002292 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
2293 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002294
Guy Blank548e22a2017-05-19 12:35:15 +00002295 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
2296 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
2297 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002298
Guy Blank548e22a2017-05-19 12:35:15 +00002299 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2300 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2301 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2302 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2303 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2304 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2305 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002306
Guy Blank548e22a2017-05-19 12:35:15 +00002307 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2308 (COPY_TO_REGCLASS
2309 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2310 GR8:$src, sub_8bit), (i32 1))), VK1)>;
2311 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2312 (COPY_TO_REGCLASS
2313 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2314 GR8:$src, sub_8bit), (i32 1))), VK16)>;
2315 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2316 (COPY_TO_REGCLASS
2317 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2318 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002319
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002320}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002321
2322// Mask unary operation
2323// - KNOT
2324multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002325 RegisterClass KRC, SDPatternOperator OpNode,
2326 Predicate prd> {
2327 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002328 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002329 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002330 [(set KRC:$dst, (OpNode KRC:$src))]>;
2331}
2332
Robert Khasanov74acbb72014-07-23 14:49:42 +00002333multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2334 SDPatternOperator OpNode> {
2335 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2336 HasDQI>, VEX, PD;
2337 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2338 HasAVX512>, VEX, PS;
2339 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2340 HasBWI>, VEX, PD, VEX_W;
2341 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2342 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002343}
2344
Craig Topper7b9cc142016-11-03 06:04:28 +00002345defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002346
Robert Khasanov74acbb72014-07-23 14:49:42 +00002347// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002348let Predicates = [HasAVX512, NoDQI] in
2349def : Pat<(vnot VK8:$src),
2350 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2351
2352def : Pat<(vnot VK4:$src),
2353 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2354def : Pat<(vnot VK2:$src),
2355 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002356
2357// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002358// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002359multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002360 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002361 Predicate prd, bit IsCommutable> {
2362 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002363 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2364 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002365 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002366 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2367}
2368
Robert Khasanov595683d2014-07-28 13:46:45 +00002369multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002370 SDPatternOperator OpNode, bit IsCommutable,
2371 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002372 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002373 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002374 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002375 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002376 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002377 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002378 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002379 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002380}
2381
2382def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2383def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002384// These nodes use 'vnot' instead of 'not' to support vectors.
2385def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2386def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002387
Craig Topper7b9cc142016-11-03 06:04:28 +00002388defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2389defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2390defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2391defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2392defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2393defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002394
Craig Topper7b9cc142016-11-03 06:04:28 +00002395multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2396 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002397 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2398 // for the DQI set, this type is legal and KxxxB instruction is used
2399 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002400 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002401 (COPY_TO_REGCLASS
2402 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2403 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2404
2405 // All types smaller than 8 bits require conversion anyway
2406 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2407 (COPY_TO_REGCLASS (Inst
2408 (COPY_TO_REGCLASS VK1:$src1, VK16),
2409 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002410 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002411 (COPY_TO_REGCLASS (Inst
2412 (COPY_TO_REGCLASS VK2:$src1, VK16),
2413 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002414 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002415 (COPY_TO_REGCLASS (Inst
2416 (COPY_TO_REGCLASS VK4:$src1, VK16),
2417 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002418}
2419
Craig Topper7b9cc142016-11-03 06:04:28 +00002420defm : avx512_binop_pat<and, and, KANDWrr>;
2421defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2422defm : avx512_binop_pat<or, or, KORWrr>;
2423defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2424defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002425
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002426// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002427multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2428 RegisterClass KRCSrc, Predicate prd> {
2429 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002430 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002431 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2432 (ins KRC:$src1, KRC:$src2),
2433 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2434 VEX_4V, VEX_L;
2435
2436 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2437 (!cast<Instruction>(NAME##rr)
2438 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2439 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2440 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002441}
2442
Igor Bregera54a1a82015-09-08 13:10:00 +00002443defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2444defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2445defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002446
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002447// Mask bit testing
2448multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002449 SDNode OpNode, Predicate prd> {
2450 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002451 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002452 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002453 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2454}
2455
Igor Breger5ea0a6812015-08-31 13:30:19 +00002456multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2457 Predicate prdW = HasAVX512> {
2458 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2459 VEX, PD;
2460 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2461 VEX, PS;
2462 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2463 VEX, PS, VEX_W;
2464 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2465 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002466}
2467
2468defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002469defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002470
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002471// Mask shift
2472multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2473 SDNode OpNode> {
2474 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002475 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002476 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002477 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002478 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2479}
2480
2481multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2482 SDNode OpNode> {
2483 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002484 VEX, TAPD, VEX_W;
2485 let Predicates = [HasDQI] in
2486 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2487 VEX, TAPD;
2488 let Predicates = [HasBWI] in {
2489 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2490 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002491 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2492 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002493 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002494}
2495
Craig Topper3b7e8232017-01-30 00:06:01 +00002496defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2497defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002498
2499// Mask setting all 0s or 1s
2500multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2501 let Predicates = [HasAVX512] in
2502 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2503 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2504 [(set KRC:$dst, (VT Val))]>;
2505}
2506
2507multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002509 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2510 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002511}
2512
2513defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2514defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2515
2516// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2517let Predicates = [HasAVX512] in {
2518 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002519 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2520 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002521 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002522 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002523 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2524 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002525 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002526}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002527
2528// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2529multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2530 RegisterClass RC, ValueType VT> {
2531 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2532 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002533
Igor Bregerf1bd7612016-03-06 07:46:03 +00002534 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002535 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002536}
Guy Blank548e22a2017-05-19 12:35:15 +00002537defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
2538defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
2539defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
2540defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
2541defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
2542defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002543
2544defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2545defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2546defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2547defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2548defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2549
2550defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2551defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2552defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2553defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2554
2555defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2556defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2557defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2558
2559defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2560defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2561
2562defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002563
Igor Breger999ac752016-03-08 15:21:25 +00002564def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002565 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002566 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2567 VK2))>;
2568def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002569 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002570 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2571 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002572def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2573 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002574def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2575 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002576def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2577 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2578
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002579
Igor Breger86724082016-08-14 05:25:07 +00002580// Patterns for kmask shift
2581multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00002582 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002583 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002584 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002585 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002586 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00002587 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002588 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002589 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002590 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002591 RC))>;
2592}
2593
2594defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2595defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2596defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002597//===----------------------------------------------------------------------===//
2598// AVX-512 - Aligned and unaligned load and store
2599//
2600
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002601
2602multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002603 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002604 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002605 let hasSideEffects = 0 in {
2606 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002607 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002608 _.ExeDomain>, EVEX;
2609 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2610 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002611 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002612 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002613 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002614 (_.VT _.RC:$src),
2615 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002616 EVEX, EVEX_KZ;
2617
Craig Topper4e7b8882016-10-03 02:00:29 +00002618 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002619 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002620 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002621 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002622 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2623 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002624
Craig Topper63e2cd62017-01-14 07:50:52 +00002625 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002626 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2627 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2628 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2629 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002630 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002631 (_.VT _.RC:$src1),
2632 (_.VT _.RC:$src0))))], _.ExeDomain>,
2633 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002634 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002635 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2636 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002637 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2638 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002639 [(set _.RC:$dst, (_.VT
2640 (vselect _.KRCWM:$mask,
2641 (_.VT (bitconvert (ld_frag addr:$src1))),
2642 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002643 }
Craig Toppere1cac152016-06-07 07:27:54 +00002644 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002645 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2646 (ins _.KRCWM:$mask, _.MemOp:$src),
2647 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2648 "${dst} {${mask}} {z}, $src}",
2649 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2650 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2651 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002652 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002653 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2654 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2655
2656 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2657 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2658
2659 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2660 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2661 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002662}
2663
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002664multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2665 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002666 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002667 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002668 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002669 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002670
2671 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002672 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002673 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002674 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002675 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002676 }
2677}
2678
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002679multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2680 AVX512VLVectorVTInfo _,
2681 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002682 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002683 let Predicates = [prd] in
2684 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002685 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002686
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002687 let Predicates = [prd, HasVLX] in {
2688 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002689 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002690 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002691 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002692 }
2693}
2694
2695multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002696 PatFrag st_frag, PatFrag mstore, string Name> {
Igor Breger81b79de2015-11-19 07:43:43 +00002697
Craig Topper99f6b622016-05-01 01:03:56 +00002698 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002699 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2700 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002701 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>;
Igor Breger81b79de2015-11-19 07:43:43 +00002702 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2703 (ins _.KRCWM:$mask, _.RC:$src),
2704 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2705 "${dst} {${mask}}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002706 [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>;
Igor Breger81b79de2015-11-19 07:43:43 +00002707 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002708 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002709 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002710 "${dst} {${mask}} {z}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002711 [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>;
Craig Topper99f6b622016-05-01 01:03:56 +00002712 }
Igor Breger81b79de2015-11-19 07:43:43 +00002713
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002714 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002715 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002716 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002717 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002718 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2719 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2720 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002721
2722 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2723 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2724 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002725}
2726
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002727
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002728multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002729 AVX512VLVectorVTInfo _, Predicate prd,
2730 string Name> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002731 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002732 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002733 masked_store_unaligned, Name#Z>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002734
2735 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002736 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002737 masked_store_unaligned, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002738 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002739 masked_store_unaligned, Name#Z128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002740 }
2741}
2742
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002743multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002744 AVX512VLVectorVTInfo _, Predicate prd,
2745 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002746 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002747 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002748 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002749
2750 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002751 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002752 masked_store_aligned256, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002753 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002754 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002755 }
2756}
2757
2758defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2759 HasAVX512>,
2760 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002761 HasAVX512, "VMOVAPS">,
2762 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002763
2764defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2765 HasAVX512>,
2766 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002767 HasAVX512, "VMOVAPD">,
2768 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002769
Craig Topperc9293492016-02-26 06:50:29 +00002770defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002771 null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002772 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
2773 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002774 PS, EVEX_CD8<32, CD8VF>;
2775
Craig Topper4e7b8882016-10-03 02:00:29 +00002776defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002777 null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002778 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
2779 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002780 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002781
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002782defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2783 HasAVX512>,
2784 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002785 HasAVX512, "VMOVDQA32">,
2786 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002787
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002788defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2789 HasAVX512>,
2790 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002791 HasAVX512, "VMOVDQA64">,
2792 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002793
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002794defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002795 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
2796 HasBWI, "VMOVDQU8">,
2797 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002798
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002799defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2800 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002801 HasBWI, "VMOVDQU16">,
2802 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002803
Craig Topperc9293492016-02-26 06:50:29 +00002804defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002805 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002806 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002807 HasAVX512, "VMOVDQU32">,
2808 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002809
Craig Topperc9293492016-02-26 06:50:29 +00002810defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002811 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002812 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002813 HasAVX512, "VMOVDQU64">,
2814 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002815
Craig Topperd875d6b2016-09-29 06:07:09 +00002816// Special instructions to help with spilling when we don't have VLX. We need
2817// to load or store from a ZMM register instead. These are converted in
2818// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002819let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002820 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2821def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2822 "", []>;
2823def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2824 "", []>;
2825def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2826 "", []>;
2827def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2828 "", []>;
2829}
2830
2831let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002832def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002833 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002834def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002835 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002836def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002837 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002838def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002839 "", []>;
2840}
2841
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002842def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002843 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002844 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002845 VK8), VR512:$src)>;
2846
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002847def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002848 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002849 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002850
Craig Topper33c550c2016-05-22 00:39:30 +00002851// These patterns exist to prevent the above patterns from introducing a second
2852// mask inversion when one already exists.
2853def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2854 (bc_v8i64 (v16i32 immAllZerosV)),
2855 (v8i64 VR512:$src))),
2856 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2857def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2858 (v16i32 immAllZerosV),
2859 (v16i32 VR512:$src))),
2860 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2861
Craig Topper96ab6fd2017-01-09 04:19:34 +00002862// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
2863// available. Use a 512-bit operation and extract.
2864let Predicates = [HasAVX512, NoVLX] in {
2865def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
2866 (v8f32 VR256X:$src0))),
2867 (EXTRACT_SUBREG
2868 (v16f32
2869 (VMOVAPSZrrk
2870 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2871 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2872 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2873 sub_ymm)>;
2874
2875def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
2876 (v8i32 VR256X:$src0))),
2877 (EXTRACT_SUBREG
2878 (v16i32
2879 (VMOVDQA32Zrrk
2880 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2881 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2882 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2883 sub_ymm)>;
2884}
2885
Craig Topper14aa2662016-08-11 06:04:04 +00002886let Predicates = [HasVLX, NoBWI] in {
2887 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002888 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
2889 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2890 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
2891 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2892 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
2893 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
2894 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
2895 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002896
2897 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002898 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
2899 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2900 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
2901 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2902 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
2903 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
2904 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
2905 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002906}
2907
Craig Topper95bdabd2016-05-22 23:44:33 +00002908let Predicates = [HasVLX] in {
2909 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2910 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2911 def : Pat<(alignedstore (v2f64 (extract_subvector
2912 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2913 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2914 def : Pat<(alignedstore (v4f32 (extract_subvector
2915 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2916 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2917 def : Pat<(alignedstore (v2i64 (extract_subvector
2918 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2919 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2920 def : Pat<(alignedstore (v4i32 (extract_subvector
2921 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2922 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2923 def : Pat<(alignedstore (v8i16 (extract_subvector
2924 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2925 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2926 def : Pat<(alignedstore (v16i8 (extract_subvector
2927 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2928 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2929
2930 def : Pat<(store (v2f64 (extract_subvector
2931 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2932 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2933 def : Pat<(store (v4f32 (extract_subvector
2934 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2935 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2936 def : Pat<(store (v2i64 (extract_subvector
2937 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2938 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2939 def : Pat<(store (v4i32 (extract_subvector
2940 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2941 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2942 def : Pat<(store (v8i16 (extract_subvector
2943 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2944 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2945 def : Pat<(store (v16i8 (extract_subvector
2946 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2947 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2948
2949 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2950 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2951 def : Pat<(alignedstore (v2f64 (extract_subvector
2952 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2953 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2954 def : Pat<(alignedstore (v4f32 (extract_subvector
2955 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2956 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2957 def : Pat<(alignedstore (v2i64 (extract_subvector
2958 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2959 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2960 def : Pat<(alignedstore (v4i32 (extract_subvector
2961 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2962 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2963 def : Pat<(alignedstore (v8i16 (extract_subvector
2964 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2965 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2966 def : Pat<(alignedstore (v16i8 (extract_subvector
2967 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2968 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2969
2970 def : Pat<(store (v2f64 (extract_subvector
2971 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2972 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2973 def : Pat<(store (v4f32 (extract_subvector
2974 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2975 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2976 def : Pat<(store (v2i64 (extract_subvector
2977 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2978 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2979 def : Pat<(store (v4i32 (extract_subvector
2980 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2981 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2982 def : Pat<(store (v8i16 (extract_subvector
2983 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2984 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2985 def : Pat<(store (v16i8 (extract_subvector
2986 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2987 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2988
2989 // Special patterns for storing subvector extracts of lower 256-bits of 512.
2990 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00002991 def : Pat<(alignedstore256 (v4f64 (extract_subvector
2992 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00002993 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2994 def : Pat<(alignedstore (v8f32 (extract_subvector
2995 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2996 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00002997 def : Pat<(alignedstore256 (v4i64 (extract_subvector
2998 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00002999 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003000 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3001 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003002 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003003 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3004 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003005 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003006 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3007 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003008 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3009
3010 def : Pat<(store (v4f64 (extract_subvector
3011 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3012 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3013 def : Pat<(store (v8f32 (extract_subvector
3014 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3015 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3016 def : Pat<(store (v4i64 (extract_subvector
3017 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3018 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3019 def : Pat<(store (v8i32 (extract_subvector
3020 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3021 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3022 def : Pat<(store (v16i16 (extract_subvector
3023 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3024 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3025 def : Pat<(store (v32i8 (extract_subvector
3026 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3027 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3028}
3029
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003030
3031// Move Int Doubleword to Packed Double Int
3032//
3033let ExeDomain = SSEPackedInt in {
3034def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3035 "vmovd\t{$src, $dst|$dst, $src}",
3036 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003037 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003038 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003039def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003040 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003041 [(set VR128X:$dst,
3042 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003043 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003044def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003045 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003046 [(set VR128X:$dst,
3047 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003048 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003049let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3050def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3051 (ins i64mem:$src),
3052 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003053 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003054let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003055def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003056 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003057 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003058 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003059def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3060 "vmovq\t{$src, $dst|$dst, $src}",
3061 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3062 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003063def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003064 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003065 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003066 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003067def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003068 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003069 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003070 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3071 EVEX_CD8<64, CD8VT1>;
3072}
3073} // ExeDomain = SSEPackedInt
3074
3075// Move Int Doubleword to Single Scalar
3076//
3077let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3078def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3079 "vmovd\t{$src, $dst|$dst, $src}",
3080 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003081 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003082
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003083def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003084 "vmovd\t{$src, $dst|$dst, $src}",
3085 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3086 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3087} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3088
3089// Move doubleword from xmm register to r/m32
3090//
3091let ExeDomain = SSEPackedInt in {
3092def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3093 "vmovd\t{$src, $dst|$dst, $src}",
3094 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003095 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003096 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003097def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003098 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003099 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003100 [(store (i32 (extractelt (v4i32 VR128X:$src),
3101 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3102 EVEX, EVEX_CD8<32, CD8VT1>;
3103} // ExeDomain = SSEPackedInt
3104
3105// Move quadword from xmm1 register to r/m64
3106//
3107let ExeDomain = SSEPackedInt in {
3108def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3109 "vmovq\t{$src, $dst|$dst, $src}",
3110 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003111 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003112 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003113 Requires<[HasAVX512, In64BitMode]>;
3114
Craig Topperc648c9b2015-12-28 06:11:42 +00003115let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3116def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3117 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003118 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003119 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003120
Craig Topperc648c9b2015-12-28 06:11:42 +00003121def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3122 (ins i64mem:$dst, VR128X:$src),
3123 "vmovq\t{$src, $dst|$dst, $src}",
3124 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3125 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003126 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003127 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3128
3129let hasSideEffects = 0 in
3130def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003131 (ins VR128X:$src),
3132 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3133 EVEX, VEX_W;
3134} // ExeDomain = SSEPackedInt
3135
3136// Move Scalar Single to Double Int
3137//
3138let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3139def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3140 (ins FR32X:$src),
3141 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003142 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003143 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003144def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003145 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003146 "vmovd\t{$src, $dst|$dst, $src}",
3147 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3148 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3149} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3150
3151// Move Quadword Int to Packed Quadword Int
3152//
3153let ExeDomain = SSEPackedInt in {
3154def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3155 (ins i64mem:$src),
3156 "vmovq\t{$src, $dst|$dst, $src}",
3157 [(set VR128X:$dst,
3158 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3159 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3160} // ExeDomain = SSEPackedInt
3161
3162//===----------------------------------------------------------------------===//
3163// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003164//===----------------------------------------------------------------------===//
3165
Craig Topperc7de3a12016-07-29 02:49:08 +00003166multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003167 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003168 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3169 (ins _.RC:$src1, _.FRC:$src2),
3170 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3171 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3172 (scalar_to_vector _.FRC:$src2))))],
3173 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3174 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003175 (ins _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003176 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3177 "$dst {${mask}} {z}, $src1, $src2}"),
3178 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003179 (_.VT (OpNode _.RC:$src1,
3180 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003181 _.ImmAllZerosV)))],
3182 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3183 let Constraints = "$src0 = $dst" in
3184 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003185 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003186 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3187 "$dst {${mask}}, $src1, $src2}"),
3188 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003189 (_.VT (OpNode _.RC:$src1,
3190 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003191 (_.VT _.RC:$src0))))],
3192 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003193 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003194 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3195 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3196 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3197 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3198 let mayLoad = 1, hasSideEffects = 0 in {
3199 let Constraints = "$src0 = $dst" in
3200 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3201 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3202 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3203 "$dst {${mask}}, $src}"),
3204 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3205 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3206 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3207 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3208 "$dst {${mask}} {z}, $src}"),
3209 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003210 }
Craig Toppere1cac152016-06-07 07:27:54 +00003211 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3212 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3213 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3214 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003215 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003216 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3217 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3218 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3219 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003220}
3221
Asaf Badouh41ecf462015-12-06 13:26:56 +00003222defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3223 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003224
Asaf Badouh41ecf462015-12-06 13:26:56 +00003225defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3226 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003227
Ayman Musa46af8f92016-11-13 14:29:32 +00003228
3229multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3230 PatLeaf ZeroFP, X86VectorVTInfo _> {
3231
3232def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003233 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003234 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003235 (_.EltVT _.FRC:$src1),
3236 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003237 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003238 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3239 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003240 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00003241 _.RC)>;
3242
3243def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003244 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003245 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003246 (_.EltVT _.FRC:$src1),
3247 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003248 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003249 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003250 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00003251 _.RC)>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003252}
3253
3254multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3255 dag Mask, RegisterClass MaskRC> {
3256
3257def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003258 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003259 (_.info256.VT (insert_subvector undef,
3260 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003261 (iPTR 0))),
3262 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003263 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003264 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003265 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003266
3267}
3268
Craig Topper058f2f62017-03-28 16:35:29 +00003269multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3270 AVX512VLVectorVTInfo _,
3271 dag Mask, RegisterClass MaskRC,
3272 SubRegIndex subreg> {
3273
3274def : Pat<(masked_store addr:$dst, Mask,
3275 (_.info512.VT (insert_subvector undef,
3276 (_.info256.VT (insert_subvector undef,
3277 (_.info128.VT _.info128.RC:$src),
3278 (iPTR 0))),
3279 (iPTR 0)))),
3280 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003281 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003282 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3283
3284}
3285
Ayman Musa46af8f92016-11-13 14:29:32 +00003286multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3287 dag Mask, RegisterClass MaskRC> {
3288
3289def : Pat<(_.info128.VT (extract_subvector
3290 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003291 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003292 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003293 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003294 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003295 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003296 addr:$srcAddr)>;
3297
3298def : Pat<(_.info128.VT (extract_subvector
3299 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3300 (_.info512.VT (insert_subvector undef,
3301 (_.info256.VT (insert_subvector undef,
3302 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003303 (iPTR 0))),
3304 (iPTR 0))))),
3305 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003306 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003307 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003308 addr:$srcAddr)>;
3309
3310}
3311
Craig Topper058f2f62017-03-28 16:35:29 +00003312multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3313 AVX512VLVectorVTInfo _,
3314 dag Mask, RegisterClass MaskRC,
3315 SubRegIndex subreg> {
3316
3317def : Pat<(_.info128.VT (extract_subvector
3318 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3319 (_.info512.VT (bitconvert
3320 (v16i32 immAllZerosV))))),
3321 (iPTR 0))),
3322 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003323 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003324 addr:$srcAddr)>;
3325
3326def : Pat<(_.info128.VT (extract_subvector
3327 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3328 (_.info512.VT (insert_subvector undef,
3329 (_.info256.VT (insert_subvector undef,
3330 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3331 (iPTR 0))),
3332 (iPTR 0))))),
3333 (iPTR 0))),
3334 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003335 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003336 addr:$srcAddr)>;
3337
3338}
3339
Ayman Musa46af8f92016-11-13 14:29:32 +00003340defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3341defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3342
3343defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3344 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003345defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3346 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3347defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3348 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003349
3350defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3351 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003352defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3353 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3354defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3355 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003356
Craig Topper74ed0872016-05-18 06:55:59 +00003357def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003358 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003359 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003360
Craig Topper74ed0872016-05-18 06:55:59 +00003361def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003362 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003363 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003364
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003365def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00003366 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003367 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3368
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003369let hasSideEffects = 0 in {
3370 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3371 (ins VR128X:$src1, FR32X:$src2),
3372 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3373 [], NoItinerary>, XS, EVEX_4V, VEX_LIG,
3374 FoldGenData<"VMOVSSZrr">;
Igor Breger4424aaa2015-11-19 07:58:33 +00003375
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003376let Constraints = "$src0 = $dst" in
3377 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3378 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
3379 VR128X:$src1, FR32X:$src2),
3380 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
3381 "$dst {${mask}}, $src1, $src2}",
3382 [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG,
3383 FoldGenData<"VMOVSSZrrk">;
3384
3385 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3386 (ins f32x_info.KRCWM:$mask, VR128X:$src1, FR32X:$src2),
3387 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3388 "$dst {${mask}} {z}, $src1, $src2}",
3389 [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
3390 FoldGenData<"VMOVSSZrrkz">;
3391
3392 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3393 (ins VR128X:$src1, FR64X:$src2),
3394 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3395 [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W,
3396 FoldGenData<"VMOVSDZrr">;
3397
3398let Constraints = "$src0 = $dst" in
3399 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3400 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
3401 VR128X:$src1, FR64X:$src2),
3402 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
3403 "$dst {${mask}}, $src1, $src2}",
3404 [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG,
3405 VEX_W, FoldGenData<"VMOVSDZrrk">;
3406
3407 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3408 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
3409 FR64X:$src2),
3410 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3411 "$dst {${mask}} {z}, $src1, $src2}",
3412 [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
3413 VEX_W, FoldGenData<"VMOVSDZrrkz">;
3414}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003415
3416let Predicates = [HasAVX512] in {
3417 let AddedComplexity = 15 in {
3418 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3419 // MOVS{S,D} to the lower bits.
3420 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003421 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003422 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003423 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003424 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003425 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003426 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003427 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003428 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003429
3430 // Move low f32 and clear high bits.
3431 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3432 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003433 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003434 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3435 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3436 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003437 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003438 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003439 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3440 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003441 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003442 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3443 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3444 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003445 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003446 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003447
3448 let AddedComplexity = 20 in {
3449 // MOVSSrm zeros the high parts of the register; represent this
3450 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3451 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3452 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3453 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3454 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3455 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3456 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003457 def : Pat<(v4f32 (X86vzload addr:$src)),
3458 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003459
3460 // MOVSDrm zeros the high parts of the register; represent this
3461 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3462 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3463 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3464 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3465 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3466 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3467 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3468 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3469 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3470 def : Pat<(v2f64 (X86vzload addr:$src)),
3471 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3472
3473 // Represent the same patterns above but in the form they appear for
3474 // 256-bit types
3475 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3476 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003477 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003478 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3479 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3480 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003481 def : Pat<(v8f32 (X86vzload addr:$src)),
3482 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003483 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3484 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3485 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003486 def : Pat<(v4f64 (X86vzload addr:$src)),
3487 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003488
3489 // Represent the same patterns above but in the form they appear for
3490 // 512-bit types
3491 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3492 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3493 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3494 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3495 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3496 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003497 def : Pat<(v16f32 (X86vzload addr:$src)),
3498 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003499 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3500 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3501 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003502 def : Pat<(v8f64 (X86vzload addr:$src)),
3503 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003504 }
3505 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3506 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003507 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003508 FR32X:$src)), sub_xmm)>;
3509 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3510 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003511 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003512 FR64X:$src)), sub_xmm)>;
3513 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3514 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003515 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003516
3517 // Move low f64 and clear high bits.
3518 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3519 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003520 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003521 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003522 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3523 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003524 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003525 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003526
3527 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003528 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003529 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003530 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003531 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003532 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003533
3534 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003535 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003536 addr:$dst),
3537 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003538
3539 // Shuffle with VMOVSS
3540 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3541 (VMOVSSZrr (v4i32 VR128X:$src1),
3542 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3543 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3544 (VMOVSSZrr (v4f32 VR128X:$src1),
3545 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3546
3547 // 256-bit variants
3548 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3549 (SUBREG_TO_REG (i32 0),
3550 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3551 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3552 sub_xmm)>;
3553 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3554 (SUBREG_TO_REG (i32 0),
3555 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3556 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3557 sub_xmm)>;
3558
3559 // Shuffle with VMOVSD
3560 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3561 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3562 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3563 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003564
3565 // 256-bit variants
3566 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3567 (SUBREG_TO_REG (i32 0),
3568 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3569 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3570 sub_xmm)>;
3571 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3572 (SUBREG_TO_REG (i32 0),
3573 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3574 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3575 sub_xmm)>;
3576
3577 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3578 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3579 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3580 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3581 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3582 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3583 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3584 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3585}
3586
3587let AddedComplexity = 15 in
3588def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3589 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003590 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003591 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003592 (v2i64 VR128X:$src))))],
3593 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3594
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003595let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003596 let AddedComplexity = 15 in {
3597 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3598 (VMOVDI2PDIZrr GR32:$src)>;
3599
3600 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3601 (VMOV64toPQIZrr GR64:$src)>;
3602
3603 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3604 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3605 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003606
3607 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3608 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3609 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003610 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003611 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3612 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00003613 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
3614 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003615 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3616 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003617 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3618 (VMOVDI2PDIZrm addr:$src)>;
3619 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3620 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003621 def : Pat<(v4i32 (X86vzload addr:$src)),
3622 (VMOVDI2PDIZrm addr:$src)>;
3623 def : Pat<(v8i32 (X86vzload addr:$src)),
3624 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003625 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003626 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003627 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003628 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003629 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003630 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003631 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003632 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003633 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003634
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003635 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3636 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3637 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3638 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003639 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3640 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3641 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3642
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003643 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003644 def : Pat<(v16i32 (X86vzload addr:$src)),
3645 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003646 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003647 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003648}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003649//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003650// AVX-512 - Non-temporals
3651//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003652let SchedRW = [WriteLoad] in {
3653 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3654 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003655 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00003656 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003657
Craig Topper2f90c1f2016-06-07 07:27:57 +00003658 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003659 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003660 (ins i256mem:$src),
3661 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003662 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00003663 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003664
Robert Khasanoved882972014-08-13 10:46:00 +00003665 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003666 (ins i128mem:$src),
3667 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003668 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00003669 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003670 }
Adam Nemetefd07852014-06-18 16:51:10 +00003671}
3672
Igor Bregerd3341f52016-01-20 13:11:47 +00003673multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3674 PatFrag st_frag = alignednontemporalstore,
3675 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003676 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003677 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003678 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003679 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3680 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003681}
3682
Igor Bregerd3341f52016-01-20 13:11:47 +00003683multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3684 AVX512VLVectorVTInfo VTInfo> {
3685 let Predicates = [HasAVX512] in
3686 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003687
Igor Bregerd3341f52016-01-20 13:11:47 +00003688 let Predicates = [HasAVX512, HasVLX] in {
3689 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3690 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003691 }
3692}
3693
Igor Bregerd3341f52016-01-20 13:11:47 +00003694defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3695defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3696defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003697
Craig Topper707c89c2016-05-08 23:43:17 +00003698let Predicates = [HasAVX512], AddedComplexity = 400 in {
3699 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3700 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3701 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3702 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3703 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3704 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003705
3706 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3707 (VMOVNTDQAZrm addr:$src)>;
3708 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3709 (VMOVNTDQAZrm addr:$src)>;
3710 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3711 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003712 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003713 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003714 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003715 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003716 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003717 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003718}
3719
Craig Topperc41320d2016-05-08 23:08:45 +00003720let Predicates = [HasVLX], AddedComplexity = 400 in {
3721 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3722 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3723 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3724 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3725 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3726 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3727
Simon Pilgrim9a896232016-06-07 13:34:24 +00003728 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3729 (VMOVNTDQAZ256rm addr:$src)>;
3730 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3731 (VMOVNTDQAZ256rm addr:$src)>;
3732 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3733 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003734 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003735 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003736 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003737 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003738 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003739 (VMOVNTDQAZ256rm addr:$src)>;
3740
Craig Topperc41320d2016-05-08 23:08:45 +00003741 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3742 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3743 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3744 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3745 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3746 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003747
3748 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3749 (VMOVNTDQAZ128rm addr:$src)>;
3750 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3751 (VMOVNTDQAZ128rm addr:$src)>;
3752 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3753 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003754 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003755 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003756 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003757 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003758 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003759 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003760}
3761
Adam Nemet7f62b232014-06-10 16:39:53 +00003762//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003763// AVX-512 - Integer arithmetic
3764//
3765multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003766 X86VectorVTInfo _, OpndItins itins,
3767 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003768 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003769 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003770 "$src2, $src1", "$src1, $src2",
3771 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003772 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003773 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003774
Craig Toppere1cac152016-06-07 07:27:54 +00003775 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3776 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3777 "$src2, $src1", "$src1, $src2",
3778 (_.VT (OpNode _.RC:$src1,
3779 (bitconvert (_.LdFrag addr:$src2)))),
3780 itins.rm>,
3781 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003782}
3783
3784multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3785 X86VectorVTInfo _, OpndItins itins,
3786 bit IsCommutable = 0> :
3787 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003788 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3789 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3790 "${src2}"##_.BroadcastStr##", $src1",
3791 "$src1, ${src2}"##_.BroadcastStr,
3792 (_.VT (OpNode _.RC:$src1,
3793 (X86VBroadcast
3794 (_.ScalarLdFrag addr:$src2)))),
3795 itins.rm>,
3796 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003797}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003798
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003799multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3800 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3801 Predicate prd, bit IsCommutable = 0> {
3802 let Predicates = [prd] in
3803 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3804 IsCommutable>, EVEX_V512;
3805
3806 let Predicates = [prd, HasVLX] in {
3807 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3808 IsCommutable>, EVEX_V256;
3809 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3810 IsCommutable>, EVEX_V128;
3811 }
3812}
3813
Robert Khasanov545d1b72014-10-14 14:36:19 +00003814multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3815 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3816 Predicate prd, bit IsCommutable = 0> {
3817 let Predicates = [prd] in
3818 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3819 IsCommutable>, EVEX_V512;
3820
3821 let Predicates = [prd, HasVLX] in {
3822 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3823 IsCommutable>, EVEX_V256;
3824 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3825 IsCommutable>, EVEX_V128;
3826 }
3827}
3828
3829multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3830 OpndItins itins, Predicate prd,
3831 bit IsCommutable = 0> {
3832 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3833 itins, prd, IsCommutable>,
3834 VEX_W, EVEX_CD8<64, CD8VF>;
3835}
3836
3837multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3838 OpndItins itins, Predicate prd,
3839 bit IsCommutable = 0> {
3840 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3841 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3842}
3843
3844multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3845 OpndItins itins, Predicate prd,
3846 bit IsCommutable = 0> {
3847 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3848 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3849}
3850
3851multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3852 OpndItins itins, Predicate prd,
3853 bit IsCommutable = 0> {
3854 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3855 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3856}
3857
3858multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3859 SDNode OpNode, OpndItins itins, Predicate prd,
3860 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003861 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003862 IsCommutable>;
3863
Igor Bregerf2460112015-07-26 14:41:44 +00003864 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003865 IsCommutable>;
3866}
3867
3868multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3869 SDNode OpNode, OpndItins itins, Predicate prd,
3870 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003871 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003872 IsCommutable>;
3873
Igor Bregerf2460112015-07-26 14:41:44 +00003874 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003875 IsCommutable>;
3876}
3877
3878multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3879 bits<8> opc_d, bits<8> opc_q,
3880 string OpcodeStr, SDNode OpNode,
3881 OpndItins itins, bit IsCommutable = 0> {
3882 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3883 itins, HasAVX512, IsCommutable>,
3884 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3885 itins, HasBWI, IsCommutable>;
3886}
3887
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003888multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003889 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003890 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3891 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003892 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003893 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003894 "$src2, $src1","$src1, $src2",
3895 (_Dst.VT (OpNode
3896 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003897 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003898 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003899 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003900 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3901 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3902 "$src2, $src1", "$src1, $src2",
3903 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3904 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003905 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003906 AVX512BIBase, EVEX_4V;
3907
3908 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003909 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003910 OpcodeStr,
3911 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003912 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003913 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3914 (_Brdct.VT (X86VBroadcast
3915 (_Brdct.ScalarLdFrag addr:$src2)))))),
3916 itins.rm>,
3917 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003918}
3919
Robert Khasanov545d1b72014-10-14 14:36:19 +00003920defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3921 SSE_INTALU_ITINS_P, 1>;
3922defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3923 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003924defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3925 SSE_INTALU_ITINS_P, HasBWI, 1>;
3926defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3927 SSE_INTALU_ITINS_P, HasBWI, 0>;
3928defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003929 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003930defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003931 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003932defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003933 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003934defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003935 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003936defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003937 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003938defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003939 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003940defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003941 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003942defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003943 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003944defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003945 SSE_INTALU_ITINS_P, HasBWI, 1>;
3946
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003947multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003948 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3949 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3950 let Predicates = [prd] in
3951 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3952 _SrcVTInfo.info512, _DstVTInfo.info512,
3953 v8i64_info, IsCommutable>,
3954 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3955 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003956 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003957 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003958 v4i64x_info, IsCommutable>,
3959 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003960 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003961 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003962 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003963 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3964 }
Michael Liao66233b72015-08-06 09:06:20 +00003965}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003966
3967defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003968 avx512vl_i32_info, avx512vl_i64_info,
3969 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003970defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003971 avx512vl_i32_info, avx512vl_i64_info,
3972 X86pmuludq, HasAVX512, 1>;
3973defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3974 avx512vl_i8_info, avx512vl_i8_info,
3975 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003976
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003977multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3978 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003979 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3980 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3981 OpcodeStr,
3982 "${src2}"##_Src.BroadcastStr##", $src1",
3983 "$src1, ${src2}"##_Src.BroadcastStr,
3984 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3985 (_Src.VT (X86VBroadcast
3986 (_Src.ScalarLdFrag addr:$src2))))))>,
3987 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003988}
3989
Michael Liao66233b72015-08-06 09:06:20 +00003990multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3991 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003992 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003993 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003994 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003995 "$src2, $src1","$src1, $src2",
3996 (_Dst.VT (OpNode
3997 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003998 (_Src.VT _Src.RC:$src2))),
3999 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004000 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004001 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4002 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4003 "$src2, $src1", "$src1, $src2",
4004 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4005 (bitconvert (_Src.LdFrag addr:$src2))))>,
4006 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004007}
4008
4009multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4010 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004011 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004012 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4013 v32i16_info>,
4014 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4015 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004016 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004017 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4018 v16i16x_info>,
4019 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4020 v16i16x_info>, EVEX_V256;
4021 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4022 v8i16x_info>,
4023 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4024 v8i16x_info>, EVEX_V128;
4025 }
4026}
4027multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4028 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004029 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004030 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4031 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004032 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004033 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4034 v32i8x_info>, EVEX_V256;
4035 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4036 v16i8x_info>, EVEX_V128;
4037 }
4038}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004039
4040multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4041 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004042 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004043 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004044 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004045 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004046 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004047 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004048 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004049 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004050 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004051 }
4052}
4053
Craig Topperb6da6542016-05-01 17:38:32 +00004054defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4055defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4056defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4057defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004058
Craig Topper5acb5a12016-05-01 06:24:57 +00004059defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4060 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4061defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004062 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004063
Igor Bregerf2460112015-07-26 14:41:44 +00004064defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004065 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004066defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004067 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004068defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004069 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004070
Igor Bregerf2460112015-07-26 14:41:44 +00004071defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004072 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004073defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004074 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004075defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004076 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004077
Igor Bregerf2460112015-07-26 14:41:44 +00004078defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004079 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004080defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004081 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004082defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004083 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004084
Igor Bregerf2460112015-07-26 14:41:44 +00004085defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004086 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004087defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004088 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004089defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004090 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004091
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004092// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4093let Predicates = [HasDQI, NoVLX] in {
4094 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4095 (EXTRACT_SUBREG
4096 (VPMULLQZrr
4097 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4098 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4099 sub_ymm)>;
4100
4101 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4102 (EXTRACT_SUBREG
4103 (VPMULLQZrr
4104 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4105 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4106 sub_xmm)>;
4107}
4108
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004109//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004110// AVX-512 Logical Instructions
4111//===----------------------------------------------------------------------===//
4112
Craig Topperabe80cc2016-08-28 06:06:28 +00004113multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004114 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004115 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4116 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4117 "$src2, $src1", "$src1, $src2",
4118 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4119 (bitconvert (_.VT _.RC:$src2)))),
4120 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4121 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004122 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004123 AVX512BIBase, EVEX_4V;
4124
4125 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4126 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4127 "$src2, $src1", "$src1, $src2",
4128 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4129 (bitconvert (_.LdFrag addr:$src2)))),
4130 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4131 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004132 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004133 AVX512BIBase, EVEX_4V;
4134}
4135
4136multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004137 X86VectorVTInfo _, bit IsCommutable = 0> :
4138 avx512_logic_rm<opc, OpcodeStr, OpNode, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004139 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4140 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4141 "${src2}"##_.BroadcastStr##", $src1",
4142 "$src1, ${src2}"##_.BroadcastStr,
4143 (_.i64VT (OpNode _.RC:$src1,
4144 (bitconvert
4145 (_.VT (X86VBroadcast
4146 (_.ScalarLdFrag addr:$src2)))))),
4147 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4148 (bitconvert
4149 (_.VT (X86VBroadcast
4150 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004151 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004152 AVX512BIBase, EVEX_4V, EVEX_B;
4153}
4154
4155multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004156 AVX512VLVectorVTInfo VTInfo,
4157 bit IsCommutable = 0> {
4158 let Predicates = [HasAVX512] in
4159 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004160 IsCommutable>, EVEX_V512;
4161
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004162 let Predicates = [HasAVX512, HasVLX] in {
4163 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
Craig Topperabe80cc2016-08-28 06:06:28 +00004164 IsCommutable>, EVEX_V256;
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004165 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
Craig Topperabe80cc2016-08-28 06:06:28 +00004166 IsCommutable>, EVEX_V128;
4167 }
4168}
4169
4170multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004171 bit IsCommutable = 0> {
4172 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004173 IsCommutable>, EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004174}
4175
4176multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004177 bit IsCommutable = 0> {
4178 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004179 IsCommutable>,
4180 VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004181}
4182
4183multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004184 SDNode OpNode, bit IsCommutable = 0> {
4185 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, IsCommutable>;
4186 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004187}
4188
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004189defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4190defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4191defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4192defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004193
4194//===----------------------------------------------------------------------===//
4195// AVX-512 FP arithmetic
4196//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004197multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4198 SDNode OpNode, SDNode VecNode, OpndItins itins,
4199 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004200 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004201 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4202 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4203 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004204 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4205 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004206 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004207
4208 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004209 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004210 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004211 (_.VT (VecNode _.RC:$src1,
4212 _.ScalarIntMemCPat:$src2,
4213 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004214 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004215 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004216 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004217 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004218 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4219 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004220 itins.rr> {
4221 let isCommutable = IsCommutable;
4222 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004223 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004224 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004225 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4226 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004227 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004228 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004229 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004230}
4231
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004232multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004233 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004234 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004235 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4236 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4237 "$rc, $src2, $src1", "$src1, $src2, $rc",
4238 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004239 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004240 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004241}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004242multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004243 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4244 OpndItins itins, bit IsCommutable> {
4245 let ExeDomain = _.ExeDomain in {
4246 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4247 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4248 "$src2, $src1", "$src1, $src2",
4249 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
4250 itins.rr>;
4251
4252 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4253 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4254 "$src2, $src1", "$src1, $src2",
4255 (_.VT (VecNode _.RC:$src1,
4256 _.ScalarIntMemCPat:$src2)),
4257 itins.rm>;
4258
4259 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4260 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4261 (ins _.FRC:$src1, _.FRC:$src2),
4262 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4263 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
4264 itins.rr> {
4265 let isCommutable = IsCommutable;
4266 }
4267 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4268 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4269 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4270 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4271 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4272 }
4273
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004274 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4275 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004276 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004277 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004278 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00004279 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004280}
4281
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004282multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4283 SDNode VecNode,
4284 SizeItins itins, bit IsCommutable> {
4285 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4286 itins.s, IsCommutable>,
4287 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4288 itins.s, IsCommutable>,
4289 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4290 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4291 itins.d, IsCommutable>,
4292 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4293 itins.d, IsCommutable>,
4294 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4295}
4296
4297multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00004298 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004299 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004300 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
4301 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004302 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004303 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
4304 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004305 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4306}
Craig Topper8783bbb2017-02-24 07:21:10 +00004307defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
4308defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
4309defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
4310defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
4311defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004312 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004313defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004314 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004315
4316// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4317// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4318multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4319 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00004320 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004321 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4322 (ins _.FRC:$src1, _.FRC:$src2),
4323 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4324 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004325 itins.rr> {
4326 let isCommutable = 1;
4327 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004328 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4329 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4330 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4331 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4332 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4333 }
4334}
4335defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4336 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4337 EVEX_CD8<32, CD8VT1>;
4338
4339defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4340 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4341 EVEX_CD8<64, CD8VT1>;
4342
4343defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4344 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4345 EVEX_CD8<32, CD8VT1>;
4346
4347defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4348 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4349 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004350
Craig Topper375aa902016-12-19 00:42:28 +00004351multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004352 X86VectorVTInfo _, OpndItins itins,
4353 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004354 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004355 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4356 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4357 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004358 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4359 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004360 let mayLoad = 1 in {
4361 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4362 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4363 "$src2, $src1", "$src1, $src2",
4364 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4365 EVEX_4V;
4366 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4367 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4368 "${src2}"##_.BroadcastStr##", $src1",
4369 "$src1, ${src2}"##_.BroadcastStr,
4370 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4371 (_.ScalarLdFrag addr:$src2)))),
4372 itins.rm>, EVEX_4V, EVEX_B;
4373 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004374 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004375}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004376
Craig Topper375aa902016-12-19 00:42:28 +00004377multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004378 X86VectorVTInfo _> {
4379 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004380 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4381 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4382 "$rc, $src2, $src1", "$src1, $src2, $rc",
4383 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4384 EVEX_4V, EVEX_B, EVEX_RC;
4385}
4386
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004387
Craig Topper375aa902016-12-19 00:42:28 +00004388multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004389 X86VectorVTInfo _> {
4390 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004391 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4392 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4393 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4394 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4395 EVEX_4V, EVEX_B;
4396}
4397
Craig Topper375aa902016-12-19 00:42:28 +00004398multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004399 Predicate prd, SizeItins itins,
4400 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004401 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004402 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004403 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004404 EVEX_CD8<32, CD8VF>;
4405 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004406 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004407 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004408 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004409
Robert Khasanov595e5982014-10-29 15:43:02 +00004410 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004411 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004412 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004413 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004414 EVEX_CD8<32, CD8VF>;
4415 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004416 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004417 EVEX_CD8<32, CD8VF>;
4418 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004419 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004420 EVEX_CD8<64, CD8VF>;
4421 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004422 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004423 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004424 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004425}
4426
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004427multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004428 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004429 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004430 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004431 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4432}
4433
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004434multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004435 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004436 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004437 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004438 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4439}
4440
Craig Topper9433f972016-08-02 06:16:53 +00004441defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4442 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004443 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004444defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4445 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004446 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004447defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004448 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004449defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004450 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004451defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4452 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004453 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004454defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4455 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004456 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004457let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004458 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4459 SSE_ALU_ITINS_P, 1>;
4460 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4461 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004462}
Craig Topper375aa902016-12-19 00:42:28 +00004463defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004464 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004465defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004466 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004467defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004468 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004469defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004470 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004471
Craig Topper8f6827c2016-08-31 05:37:52 +00004472// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004473multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4474 X86VectorVTInfo _, Predicate prd> {
4475let Predicates = [prd] in {
4476 // Masked register-register logical operations.
4477 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4478 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4479 _.RC:$src0)),
4480 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4481 _.RC:$src1, _.RC:$src2)>;
4482 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4483 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4484 _.ImmAllZerosV)),
4485 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4486 _.RC:$src2)>;
4487 // Masked register-memory logical operations.
4488 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4489 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4490 (load addr:$src2)))),
4491 _.RC:$src0)),
4492 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4493 _.RC:$src1, addr:$src2)>;
4494 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4495 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4496 _.ImmAllZerosV)),
4497 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4498 addr:$src2)>;
4499 // Register-broadcast logical operations.
4500 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4501 (bitconvert (_.VT (X86VBroadcast
4502 (_.ScalarLdFrag addr:$src2)))))),
4503 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4504 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4505 (bitconvert
4506 (_.i64VT (OpNode _.RC:$src1,
4507 (bitconvert (_.VT
4508 (X86VBroadcast
4509 (_.ScalarLdFrag addr:$src2))))))),
4510 _.RC:$src0)),
4511 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4512 _.RC:$src1, addr:$src2)>;
4513 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4514 (bitconvert
4515 (_.i64VT (OpNode _.RC:$src1,
4516 (bitconvert (_.VT
4517 (X86VBroadcast
4518 (_.ScalarLdFrag addr:$src2))))))),
4519 _.ImmAllZerosV)),
4520 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4521 _.RC:$src1, addr:$src2)>;
4522}
Craig Topper8f6827c2016-08-31 05:37:52 +00004523}
4524
Craig Topper45d65032016-09-02 05:29:13 +00004525multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4526 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4527 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4528 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4529 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4530 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4531 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004532}
4533
Craig Topper45d65032016-09-02 05:29:13 +00004534defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4535defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4536defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4537defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4538
Craig Topper2baef8f2016-12-18 04:17:00 +00004539let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004540 // Use packed logical operations for scalar ops.
4541 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4542 (COPY_TO_REGCLASS (VANDPDZ128rr
4543 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4544 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4545 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4546 (COPY_TO_REGCLASS (VORPDZ128rr
4547 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4548 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4549 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4550 (COPY_TO_REGCLASS (VXORPDZ128rr
4551 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4552 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4553 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4554 (COPY_TO_REGCLASS (VANDNPDZ128rr
4555 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4556 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4557
4558 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4559 (COPY_TO_REGCLASS (VANDPSZ128rr
4560 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4561 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4562 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4563 (COPY_TO_REGCLASS (VORPSZ128rr
4564 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4565 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4566 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4567 (COPY_TO_REGCLASS (VXORPSZ128rr
4568 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4569 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4570 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4571 (COPY_TO_REGCLASS (VANDNPSZ128rr
4572 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4573 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4574}
4575
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004576multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4577 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004578 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004579 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4580 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4581 "$src2, $src1", "$src1, $src2",
4582 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004583 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4584 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4585 "$src2, $src1", "$src1, $src2",
4586 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4587 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4588 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4589 "${src2}"##_.BroadcastStr##", $src1",
4590 "$src1, ${src2}"##_.BroadcastStr,
4591 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4592 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4593 EVEX_4V, EVEX_B;
Craig Topperaa8e9032017-02-26 06:45:40 +00004594 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004595}
4596
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004597multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4598 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004599 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004600 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4601 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4602 "$src2, $src1", "$src1, $src2",
4603 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004604 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4605 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4606 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004607 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004608 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4609 (i32 FROUND_CURRENT))>;
Craig Topperaa8e9032017-02-26 06:45:40 +00004610 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004611}
4612
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004613multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004614 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004615 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4616 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004617 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004618 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4619 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004620 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4621 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004622 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004623 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4624 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004625 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4626
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004627 // Define only if AVX512VL feature is present.
4628 let Predicates = [HasVLX] in {
4629 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4630 EVEX_V128, EVEX_CD8<32, CD8VF>;
4631 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4632 EVEX_V256, EVEX_CD8<32, CD8VF>;
4633 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4634 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4635 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4636 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4637 }
4638}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004639defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004640
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004641//===----------------------------------------------------------------------===//
4642// AVX-512 VPTESTM instructions
4643//===----------------------------------------------------------------------===//
4644
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004645multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4646 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004647 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004648 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4649 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4650 "$src2, $src1", "$src1, $src2",
4651 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4652 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004653 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4654 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4655 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004656 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004657 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4658 EVEX_4V,
4659 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004660}
4661
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004662multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4663 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004664 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4665 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4666 "${src2}"##_.BroadcastStr##", $src1",
4667 "$src1, ${src2}"##_.BroadcastStr,
4668 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4669 (_.ScalarLdFrag addr:$src2))))>,
4670 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004671}
Igor Bregerfca0a342016-01-28 13:19:25 +00004672
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004673// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004674multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4675 X86VectorVTInfo _, string Suffix> {
4676 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4677 (_.KVT (COPY_TO_REGCLASS
4678 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004679 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004680 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004681 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004682 _.RC:$src2, _.SubRegIdx)),
4683 _.KRC))>;
4684}
4685
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004686multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004687 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004688 let Predicates = [HasAVX512] in
4689 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4690 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4691
4692 let Predicates = [HasAVX512, HasVLX] in {
4693 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4694 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4695 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4696 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4697 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004698 let Predicates = [HasAVX512, NoVLX] in {
4699 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4700 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004701 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004702}
4703
4704multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4705 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004706 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004707 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004708 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004709}
4710
4711multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4712 SDNode OpNode> {
4713 let Predicates = [HasBWI] in {
4714 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4715 EVEX_V512, VEX_W;
4716 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4717 EVEX_V512;
4718 }
4719 let Predicates = [HasVLX, HasBWI] in {
4720
4721 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4722 EVEX_V256, VEX_W;
4723 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4724 EVEX_V128, VEX_W;
4725 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4726 EVEX_V256;
4727 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4728 EVEX_V128;
4729 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004730
Igor Bregerfca0a342016-01-28 13:19:25 +00004731 let Predicates = [HasAVX512, NoVLX] in {
4732 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4733 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4734 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4735 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004736 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004737
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004738}
4739
4740multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4741 SDNode OpNode> :
4742 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4743 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4744
4745defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4746defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004747
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004748
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004749//===----------------------------------------------------------------------===//
4750// AVX-512 Shift instructions
4751//===----------------------------------------------------------------------===//
4752multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004753 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004754 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004755 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004756 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004757 "$src2, $src1", "$src1, $src2",
4758 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004759 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004760 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004761 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004762 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004763 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4764 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004765 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004766 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004767}
4768
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004769multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4770 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004771 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004772 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4773 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4774 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4775 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004776 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004777}
4778
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004779multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004780 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004781 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004782 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004783 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4784 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4785 "$src2, $src1", "$src1, $src2",
4786 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004787 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004788 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4789 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4790 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004791 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004792 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004793 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004794 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004795}
4796
Cameron McInally5fb084e2014-12-11 17:13:05 +00004797multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004798 ValueType SrcVT, PatFrag bc_frag,
4799 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4800 let Predicates = [prd] in
4801 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4802 VTInfo.info512>, EVEX_V512,
4803 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4804 let Predicates = [prd, HasVLX] in {
4805 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4806 VTInfo.info256>, EVEX_V256,
4807 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4808 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4809 VTInfo.info128>, EVEX_V128,
4810 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4811 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004812}
4813
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004814multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4815 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004816 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004817 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004818 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004819 avx512vl_i64_info, HasAVX512>, VEX_W;
4820 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4821 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004822}
4823
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004824multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4825 string OpcodeStr, SDNode OpNode,
4826 AVX512VLVectorVTInfo VTInfo> {
4827 let Predicates = [HasAVX512] in
4828 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4829 VTInfo.info512>,
4830 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4831 VTInfo.info512>, EVEX_V512;
4832 let Predicates = [HasAVX512, HasVLX] in {
4833 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4834 VTInfo.info256>,
4835 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4836 VTInfo.info256>, EVEX_V256;
4837 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4838 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004839 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004840 VTInfo.info128>, EVEX_V128;
4841 }
4842}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004843
Michael Liao66233b72015-08-06 09:06:20 +00004844multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004845 Format ImmFormR, Format ImmFormM,
4846 string OpcodeStr, SDNode OpNode> {
4847 let Predicates = [HasBWI] in
4848 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4849 v32i16_info>, EVEX_V512;
4850 let Predicates = [HasVLX, HasBWI] in {
4851 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4852 v16i16x_info>, EVEX_V256;
4853 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4854 v8i16x_info>, EVEX_V128;
4855 }
4856}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004857
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004858multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4859 Format ImmFormR, Format ImmFormM,
4860 string OpcodeStr, SDNode OpNode> {
4861 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4862 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4863 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4864 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4865}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004866
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004867defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004868 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004869
4870defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004871 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004872
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004873defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004874 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004875
Michael Zuckerman298a6802016-01-13 12:39:33 +00004876defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004877defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004878
4879defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4880defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4881defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004882
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00004883// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
4884let Predicates = [HasAVX512, NoVLX] in {
4885 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
4886 (EXTRACT_SUBREG (v8i64
4887 (VPSRAQZrr
4888 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4889 VR128X:$src2)), sub_ymm)>;
4890
4891 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4892 (EXTRACT_SUBREG (v8i64
4893 (VPSRAQZrr
4894 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4895 VR128X:$src2)), sub_xmm)>;
4896
4897 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
4898 (EXTRACT_SUBREG (v8i64
4899 (VPSRAQZri
4900 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4901 imm:$src2)), sub_ymm)>;
4902
4903 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
4904 (EXTRACT_SUBREG (v8i64
4905 (VPSRAQZri
4906 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4907 imm:$src2)), sub_xmm)>;
4908}
4909
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004910//===-------------------------------------------------------------------===//
4911// Variable Bit Shifts
4912//===-------------------------------------------------------------------===//
4913multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004914 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004915 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004916 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4917 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4918 "$src2, $src1", "$src1, $src2",
4919 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004920 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004921 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4922 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4923 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004924 (_.VT (OpNode _.RC:$src1,
4925 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004926 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004927 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004928 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004929}
4930
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004931multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4932 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004933 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004934 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4935 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4936 "${src2}"##_.BroadcastStr##", $src1",
4937 "$src1, ${src2}"##_.BroadcastStr,
4938 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4939 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004940 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004941 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4942}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004943
Cameron McInally5fb084e2014-12-11 17:13:05 +00004944multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4945 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004946 let Predicates = [HasAVX512] in
4947 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4948 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4949
4950 let Predicates = [HasAVX512, HasVLX] in {
4951 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4952 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4953 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4954 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4955 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004956}
4957
4958multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4959 SDNode OpNode> {
4960 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004961 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004962 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004963 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004964}
4965
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004966// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004967multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
4968 SDNode OpNode, list<Predicate> p> {
4969 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004970 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004971 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004972 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004973 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004974 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4975 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4976 sub_ymm)>;
4977
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004978 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004979 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004980 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004981 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004982 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4983 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4984 sub_xmm)>;
4985 }
4986}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004987multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4988 SDNode OpNode> {
4989 let Predicates = [HasBWI] in
4990 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4991 EVEX_V512, VEX_W;
4992 let Predicates = [HasVLX, HasBWI] in {
4993
4994 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4995 EVEX_V256, VEX_W;
4996 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4997 EVEX_V128, VEX_W;
4998 }
4999}
5000
5001defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005002 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00005003
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005004defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005005 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00005006
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005007defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005008 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
5009
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005010defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
5011defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005012
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005013defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5014defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5015defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5016defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5017
Craig Topper05629d02016-07-24 07:32:45 +00005018// Special handing for handling VPSRAV intrinsics.
5019multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5020 list<Predicate> p> {
5021 let Predicates = p in {
5022 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5023 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5024 _.RC:$src2)>;
5025 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5026 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5027 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005028 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5029 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5030 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5031 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5032 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5033 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5034 _.RC:$src0)),
5035 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5036 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005037 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5038 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5039 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5040 _.RC:$src1, _.RC:$src2)>;
5041 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5042 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5043 _.ImmAllZerosV)),
5044 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5045 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005046 }
5047}
5048
5049multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5050 list<Predicate> p> :
5051 avx512_var_shift_int_lowering<InstrStr, _, p> {
5052 let Predicates = p in {
5053 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5054 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5055 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5056 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005057 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5058 (X86vsrav _.RC:$src1,
5059 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5060 _.RC:$src0)),
5061 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5062 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005063 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5064 (X86vsrav _.RC:$src1,
5065 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5066 _.ImmAllZerosV)),
5067 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5068 _.RC:$src1, addr:$src2)>;
5069 }
5070}
5071
5072defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5073defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5074defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5075defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5076defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5077defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5078defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5079defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5080defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5081
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005082//===-------------------------------------------------------------------===//
5083// 1-src variable permutation VPERMW/D/Q
5084//===-------------------------------------------------------------------===//
5085multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5086 AVX512VLVectorVTInfo _> {
5087 let Predicates = [HasAVX512] in
5088 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5089 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5090
5091 let Predicates = [HasAVX512, HasVLX] in
5092 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5093 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5094}
5095
5096multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5097 string OpcodeStr, SDNode OpNode,
5098 AVX512VLVectorVTInfo VTInfo> {
5099 let Predicates = [HasAVX512] in
5100 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5101 VTInfo.info512>,
5102 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5103 VTInfo.info512>, EVEX_V512;
5104 let Predicates = [HasAVX512, HasVLX] in
5105 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5106 VTInfo.info256>,
5107 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5108 VTInfo.info256>, EVEX_V256;
5109}
5110
Michael Zuckermand9cac592016-01-19 17:07:43 +00005111multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5112 Predicate prd, SDNode OpNode,
5113 AVX512VLVectorVTInfo _> {
5114 let Predicates = [prd] in
5115 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5116 EVEX_V512 ;
5117 let Predicates = [HasVLX, prd] in {
5118 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5119 EVEX_V256 ;
5120 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5121 EVEX_V128 ;
5122 }
5123}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005124
Michael Zuckermand9cac592016-01-19 17:07:43 +00005125defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5126 avx512vl_i16_info>, VEX_W;
5127defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5128 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005129
5130defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5131 avx512vl_i32_info>;
5132defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5133 avx512vl_i64_info>, VEX_W;
5134defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5135 avx512vl_f32_info>;
5136defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5137 avx512vl_f64_info>, VEX_W;
5138
5139defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5140 X86VPermi, avx512vl_i64_info>,
5141 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5142defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5143 X86VPermi, avx512vl_f64_info>,
5144 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005145//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005146// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005147//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005148
Igor Breger78741a12015-10-04 07:20:41 +00005149multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5150 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5151 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5152 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5153 "$src2, $src1", "$src1, $src2",
5154 (_.VT (OpNode _.RC:$src1,
5155 (Ctrl.VT Ctrl.RC:$src2)))>,
5156 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005157 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5158 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5159 "$src2, $src1", "$src1, $src2",
5160 (_.VT (OpNode
5161 _.RC:$src1,
5162 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5163 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5164 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5165 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5166 "${src2}"##_.BroadcastStr##", $src1",
5167 "$src1, ${src2}"##_.BroadcastStr,
5168 (_.VT (OpNode
5169 _.RC:$src1,
5170 (Ctrl.VT (X86VBroadcast
5171 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5172 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005173}
5174
5175multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5176 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5177 let Predicates = [HasAVX512] in {
5178 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5179 Ctrl.info512>, EVEX_V512;
5180 }
5181 let Predicates = [HasAVX512, HasVLX] in {
5182 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5183 Ctrl.info128>, EVEX_V128;
5184 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5185 Ctrl.info256>, EVEX_V256;
5186 }
5187}
5188
5189multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5190 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5191
5192 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5193 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5194 X86VPermilpi, _>,
5195 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005196}
5197
Craig Topper05948fb2016-08-02 05:11:15 +00005198let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005199defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5200 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005201let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005202defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5203 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005204//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005205// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5206//===----------------------------------------------------------------------===//
5207
5208defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005209 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005210 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5211defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005212 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005213defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005214 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005215
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005216multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5217 let Predicates = [HasBWI] in
5218 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5219
5220 let Predicates = [HasVLX, HasBWI] in {
5221 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5222 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5223 }
5224}
5225
5226defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5227
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005228//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005229// Move Low to High and High to Low packed FP Instructions
5230//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005231def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5232 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005233 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005234 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5235 IIC_SSE_MOV_LH>, EVEX_4V;
5236def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5237 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005238 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005239 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5240 IIC_SSE_MOV_LH>, EVEX_4V;
5241
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005242let Predicates = [HasAVX512] in {
5243 // MOVLHPS patterns
5244 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5245 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5246 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5247 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005248
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005249 // MOVHLPS patterns
5250 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5251 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5252}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005253
5254//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005255// VMOVHPS/PD VMOVLPS Instructions
5256// All patterns was taken from SSS implementation.
5257//===----------------------------------------------------------------------===//
5258multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5259 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00005260 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00005261 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5262 (ins _.RC:$src1, f64mem:$src2),
5263 !strconcat(OpcodeStr,
5264 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5265 [(set _.RC:$dst,
5266 (OpNode _.RC:$src1,
5267 (_.VT (bitconvert
5268 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5269 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005270}
5271
5272defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5273 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5274defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5275 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5276defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5277 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5278defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5279 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5280
5281let Predicates = [HasAVX512] in {
5282 // VMOVHPS patterns
5283 def : Pat<(X86Movlhps VR128X:$src1,
5284 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5285 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5286 def : Pat<(X86Movlhps VR128X:$src1,
5287 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5288 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5289 // VMOVHPD patterns
5290 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5291 (scalar_to_vector (loadf64 addr:$src2)))),
5292 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5293 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5294 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5295 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5296 // VMOVLPS patterns
5297 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5298 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5299 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5300 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5301 // VMOVLPD patterns
5302 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5303 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5304 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5305 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5306 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5307 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5308 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5309}
5310
Igor Bregerb6b27af2015-11-10 07:09:07 +00005311def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5312 (ins f64mem:$dst, VR128X:$src),
5313 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005314 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005315 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5316 (bc_v2f64 (v4f32 VR128X:$src))),
5317 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5318 EVEX, EVEX_CD8<32, CD8VT2>;
5319def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5320 (ins f64mem:$dst, VR128X:$src),
5321 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005322 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005323 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5324 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5325 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5326def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5327 (ins f64mem:$dst, VR128X:$src),
5328 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005329 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005330 (iPTR 0))), addr:$dst)],
5331 IIC_SSE_MOV_LH>,
5332 EVEX, EVEX_CD8<32, CD8VT2>;
5333def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5334 (ins f64mem:$dst, VR128X:$src),
5335 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005336 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005337 (iPTR 0))), addr:$dst)],
5338 IIC_SSE_MOV_LH>,
5339 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005340
Igor Bregerb6b27af2015-11-10 07:09:07 +00005341let Predicates = [HasAVX512] in {
5342 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005343 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005344 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5345 (iPTR 0))), addr:$dst),
5346 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5347 // VMOVLPS patterns
5348 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5349 addr:$src1),
5350 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5351 def : Pat<(store (v4i32 (X86Movlps
5352 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5353 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5354 // VMOVLPD patterns
5355 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5356 addr:$src1),
5357 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5358 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5359 addr:$src1),
5360 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5361}
5362//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005363// FMA - Fused Multiply Operations
5364//
Adam Nemet26371ce2014-10-24 00:02:55 +00005365
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005366multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005367 X86VectorVTInfo _, string Suff> {
5368 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005369 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005370 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005371 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005372 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005373 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005374
Craig Toppere1cac152016-06-07 07:27:54 +00005375 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5376 (ins _.RC:$src2, _.MemOp:$src3),
5377 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005378 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005379 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005380
Craig Toppere1cac152016-06-07 07:27:54 +00005381 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5382 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5383 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5384 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005385 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005386 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005387 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005388 }
Craig Topper318e40b2016-07-25 07:20:31 +00005389
5390 // Additional pattern for folding broadcast nodes in other orders.
5391 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5392 (OpNode _.RC:$src1, _.RC:$src2,
5393 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5394 _.RC:$src1)),
5395 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5396 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005397}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005398
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005399multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005400 X86VectorVTInfo _, string Suff> {
5401 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005402 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005403 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5404 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005405 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005406 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005407}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005408
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005409multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005410 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5411 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005412 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005413 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5414 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5415 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005416 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005417 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005418 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005419 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005420 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005421 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005422 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005423}
5424
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005425multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005426 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005427 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005428 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005429 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005430 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005431}
5432
5433defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5434defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5435defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5436defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5437defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5438defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5439
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005440
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005441multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005442 X86VectorVTInfo _, string Suff> {
5443 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005444 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5445 (ins _.RC:$src2, _.RC:$src3),
5446 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005447 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005448 AVX512FMA3Base;
5449
Craig Toppere1cac152016-06-07 07:27:54 +00005450 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5451 (ins _.RC:$src2, _.MemOp:$src3),
5452 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005453 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005454 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005455
Craig Toppere1cac152016-06-07 07:27:54 +00005456 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5457 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5458 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5459 "$src2, ${src3}"##_.BroadcastStr,
5460 (_.VT (OpNode _.RC:$src2,
5461 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005462 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005463 }
Craig Topper318e40b2016-07-25 07:20:31 +00005464
5465 // Additional patterns for folding broadcast nodes in other orders.
5466 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5467 _.RC:$src2, _.RC:$src1)),
5468 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5469 _.RC:$src2, addr:$src3)>;
5470 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5471 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5472 _.RC:$src2, _.RC:$src1),
5473 _.RC:$src1)),
5474 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5475 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5476 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5477 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5478 _.RC:$src2, _.RC:$src1),
5479 _.ImmAllZerosV)),
5480 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5481 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005482}
5483
5484multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005485 X86VectorVTInfo _, string Suff> {
5486 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005487 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5488 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5489 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005490 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005491 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005492}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005493
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005494multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005495 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5496 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005497 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005498 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5499 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5500 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005501 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005502 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005503 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005504 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005505 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005506 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005507 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005508}
5509
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005510multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005511 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005512 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005513 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005514 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005515 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005516}
5517
5518defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5519defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5520defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5521defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5522defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5523defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5524
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005525multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005526 X86VectorVTInfo _, string Suff> {
5527 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005528 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005529 (ins _.RC:$src2, _.RC:$src3),
5530 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005531 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005532 AVX512FMA3Base;
5533
Craig Toppere1cac152016-06-07 07:27:54 +00005534 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005535 (ins _.RC:$src2, _.MemOp:$src3),
5536 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005537 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005538 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005539
Craig Toppere1cac152016-06-07 07:27:54 +00005540 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005541 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5542 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5543 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005544 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005545 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005546 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005547 }
Craig Topper318e40b2016-07-25 07:20:31 +00005548
5549 // Additional patterns for folding broadcast nodes in other orders.
5550 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5551 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5552 _.RC:$src1, _.RC:$src2),
5553 _.RC:$src1)),
5554 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5555 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005556}
5557
5558multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005559 X86VectorVTInfo _, string Suff> {
5560 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005561 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005562 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5563 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005564 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005565 AVX512FMA3Base, EVEX_B, EVEX_RC;
5566}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005567
5568multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005569 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5570 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005571 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005572 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5573 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5574 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005575 }
5576 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005577 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005578 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005579 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005580 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5581 }
5582}
5583
5584multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005585 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005586 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005587 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005588 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005589 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005590}
5591
5592defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5593defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5594defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5595defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5596defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5597defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005598
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005599// Scalar FMA
5600let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005601multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5602 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5603 dag RHS_r, dag RHS_m > {
5604 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5605 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005606 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005607
Craig Toppere1cac152016-06-07 07:27:54 +00005608 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005609 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005610 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005611
5612 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5613 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005614 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005615 AVX512FMA3Base, EVEX_B, EVEX_RC;
5616
Craig Toppereafdbec2016-08-13 06:48:41 +00005617 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005618 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5619 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5620 !strconcat(OpcodeStr,
5621 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5622 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005623 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5624 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5625 !strconcat(OpcodeStr,
5626 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5627 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005628 }// isCodeGenOnly = 1
5629}
5630}// Constraints = "$src1 = $dst"
5631
5632multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005633 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5634 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00005635 let ExeDomain = _.ExeDomain in {
Craig Topper2dca3b22016-07-24 08:26:38 +00005636 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005637 // Operands for intrinsic are in 123 order to preserve passthu
5638 // semantics.
5639 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5640 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00005641 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005642 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005643 (i32 imm:$rc))),
5644 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5645 _.FRC:$src3))),
5646 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5647 (_.ScalarLdFrag addr:$src3))))>;
5648
Craig Topper2dca3b22016-07-24 08:26:38 +00005649 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005650 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00005651 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005652 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005653 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005654 (i32 imm:$rc))),
5655 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5656 _.FRC:$src1))),
5657 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5658 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5659
Craig Topper2dca3b22016-07-24 08:26:38 +00005660 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005661 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00005662 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005663 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005664 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005665 (i32 imm:$rc))),
5666 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5667 _.FRC:$src2))),
5668 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5669 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
Craig Topper2caa97c2017-02-25 19:36:28 +00005670 }
Igor Breger15820b02015-07-01 13:24:28 +00005671}
5672
5673multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005674 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5675 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005676 let Predicates = [HasAVX512] in {
5677 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005678 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5679 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005680 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005681 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5682 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005683 }
5684}
5685
Craig Toppera55b4832016-12-09 06:42:28 +00005686defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5687 X86FmaddRnds3>;
5688defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5689 X86FmsubRnds3>;
5690defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5691 X86FnmaddRnds1, X86FnmaddRnds3>;
5692defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5693 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005694
5695//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005696// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5697//===----------------------------------------------------------------------===//
5698let Constraints = "$src1 = $dst" in {
5699multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5700 X86VectorVTInfo _> {
Craig Topper6bf9b802017-02-26 06:45:45 +00005701 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00005702 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5703 (ins _.RC:$src2, _.RC:$src3),
5704 OpcodeStr, "$src3, $src2", "$src2, $src3",
5705 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5706 AVX512FMA3Base;
5707
Craig Toppere1cac152016-06-07 07:27:54 +00005708 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5709 (ins _.RC:$src2, _.MemOp:$src3),
5710 OpcodeStr, "$src3, $src2", "$src2, $src3",
5711 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5712 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005713
Craig Toppere1cac152016-06-07 07:27:54 +00005714 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5715 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5716 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5717 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5718 (OpNode _.RC:$src1,
5719 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5720 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00005721 }
Asaf Badouh655822a2016-01-25 11:14:24 +00005722}
5723} // Constraints = "$src1 = $dst"
5724
5725multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5726 AVX512VLVectorVTInfo _> {
5727 let Predicates = [HasIFMA] in {
5728 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5729 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5730 }
5731 let Predicates = [HasVLX, HasIFMA] in {
5732 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5733 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5734 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5735 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5736 }
5737}
5738
5739defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5740 avx512vl_i64_info>, VEX_W;
5741defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5742 avx512vl_i64_info>, VEX_W;
5743
5744//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005745// AVX-512 Scalar convert from sign integer to float/double
5746//===----------------------------------------------------------------------===//
5747
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005748multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5749 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5750 PatFrag ld_frag, string asm> {
5751 let hasSideEffects = 0 in {
5752 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5753 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005754 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005755 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005756 let mayLoad = 1 in
5757 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5758 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005759 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005760 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005761 } // hasSideEffects = 0
5762 let isCodeGenOnly = 1 in {
5763 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5764 (ins DstVT.RC:$src1, SrcRC:$src2),
5765 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5766 [(set DstVT.RC:$dst,
5767 (OpNode (DstVT.VT DstVT.RC:$src1),
5768 SrcRC:$src2,
5769 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5770
5771 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5772 (ins DstVT.RC:$src1, x86memop:$src2),
5773 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5774 [(set DstVT.RC:$dst,
5775 (OpNode (DstVT.VT DstVT.RC:$src1),
5776 (ld_frag addr:$src2),
5777 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5778 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005779}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005780
Igor Bregerabe4a792015-06-14 12:44:55 +00005781multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005782 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005783 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5784 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005785 !strconcat(asm,
5786 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005787 [(set DstVT.RC:$dst,
5788 (OpNode (DstVT.VT DstVT.RC:$src1),
5789 SrcRC:$src2,
5790 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5791}
5792
5793multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005794 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5795 PatFrag ld_frag, string asm> {
5796 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5797 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5798 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005799}
5800
Andrew Trick15a47742013-10-09 05:11:10 +00005801let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005802defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005803 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5804 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005805defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005806 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5807 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005808defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005809 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5810 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005811defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005812 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5813 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005814
Craig Topper8f85ad12016-11-14 02:46:58 +00005815def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5816 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5817def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5818 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5819
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005820def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5821 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5822def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005823 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005824def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5825 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5826def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005827 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005828
5829def : Pat<(f32 (sint_to_fp GR32:$src)),
5830 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5831def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005832 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005833def : Pat<(f64 (sint_to_fp GR32:$src)),
5834 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5835def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005836 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5837
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005838defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005839 v4f32x_info, i32mem, loadi32,
5840 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005841defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005842 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5843 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005844defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005845 i32mem, loadi32, "cvtusi2sd{l}">,
5846 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005847defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005848 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5849 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005850
Craig Topper8f85ad12016-11-14 02:46:58 +00005851def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5852 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5853def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5854 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5855
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005856def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5857 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5858def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5859 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5860def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5861 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5862def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5863 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5864
5865def : Pat<(f32 (uint_to_fp GR32:$src)),
5866 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5867def : Pat<(f32 (uint_to_fp GR64:$src)),
5868 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5869def : Pat<(f64 (uint_to_fp GR32:$src)),
5870 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5871def : Pat<(f64 (uint_to_fp GR64:$src)),
5872 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005873}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005874
5875//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005876// AVX-512 Scalar convert from float/double to integer
5877//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005878multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5879 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005880 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005881 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005882 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005883 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5884 EVEX, VEX_LIG;
5885 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5886 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005887 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005888 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00005889 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005890 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005891 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00005892 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005893 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005894 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005895 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005896}
Asaf Badouh2744d212015-09-20 14:31:19 +00005897
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005898// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005899defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005900 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005901 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005902defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005903 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005904 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005905defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005906 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005907 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005908defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005909 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005910 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005911defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005912 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005913 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005914defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005915 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005916 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005917defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005918 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005919 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005920defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005921 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005922 EVEX_CD8<64, CD8VT1>;
5923
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005924// The SSE version of these instructions are disabled for AVX512.
5925// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5926let Predicates = [HasAVX512] in {
5927 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005928 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00005929 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
5930 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005931 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005932 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00005933 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
5934 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005935 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005936 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00005937 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
5938 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005939 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005940 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00005941 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
5942 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005943} // HasAVX512
5944
Craig Topperac941b92016-09-25 16:33:53 +00005945let Predicates = [HasAVX512] in {
5946 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5947 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5948 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5949 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5950 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5951 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5952 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5953 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5954 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5955 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5956 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5957 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5958 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5959 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5960 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5961 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5962 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5963 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5964 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5965 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5966} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005967
Elad Cohen0c260102017-01-11 09:11:48 +00005968// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
5969// which produce unnecessary vmovs{s,d} instructions
5970let Predicates = [HasAVX512] in {
5971def : Pat<(v4f32 (X86Movss
5972 (v4f32 VR128X:$dst),
5973 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
5974 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
5975
5976def : Pat<(v4f32 (X86Movss
5977 (v4f32 VR128X:$dst),
5978 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
5979 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
5980
5981def : Pat<(v2f64 (X86Movsd
5982 (v2f64 VR128X:$dst),
5983 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
5984 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
5985
5986def : Pat<(v2f64 (X86Movsd
5987 (v2f64 VR128X:$dst),
5988 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
5989 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
5990} // Predicates = [HasAVX512]
5991
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005992// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005993multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5994 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005995 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005996let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005997 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005998 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5999 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00006000 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00006001 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006002 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6003 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006004 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006005 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006006 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006007 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006008
Igor Bregerc59b3a22016-08-03 10:58:05 +00006009 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6010 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6011 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
6012 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6013 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00006014 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
6015 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006016
Craig Toppere1cac152016-06-07 07:27:54 +00006017 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006018 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6019 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6020 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6021 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
6022 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6023 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6024 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6025 (i32 FROUND_NO_EXC)))]>,
6026 EVEX,VEX_LIG , EVEX_B;
6027 let mayLoad = 1, hasSideEffects = 0 in
6028 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00006029 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006030 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6031 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006032
Craig Toppere1cac152016-06-07 07:27:54 +00006033 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006034} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006035}
6036
Asaf Badouh2744d212015-09-20 14:31:19 +00006037
Igor Bregerc59b3a22016-08-03 10:58:05 +00006038defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6039 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006040 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006041defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6042 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006043 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006044defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6045 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006046 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006047defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6048 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006049 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6050
Igor Bregerc59b3a22016-08-03 10:58:05 +00006051defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6052 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006053 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006054defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6055 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006056 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006057defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6058 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006059 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006060defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6061 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006062 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6063let Predicates = [HasAVX512] in {
6064 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006065 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006066 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6067 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006068 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006069 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006070 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6071 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006072 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006073 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006074 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6075 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006076 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006077 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006078 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6079 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006080} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006081//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006082// AVX-512 Convert form float to double and back
6083//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006084multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6085 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006086 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006087 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006088 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006089 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006090 (_Src.VT _Src.RC:$src2),
6091 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006092 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006093 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006094 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006095 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006096 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006097 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00006098 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006099 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006100
Craig Topperd2011e32017-02-25 18:43:42 +00006101 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6102 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6103 (ins _.FRC:$src1, _Src.FRC:$src2),
6104 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6105 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6106 let mayLoad = 1 in
6107 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6108 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
6109 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6110 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
6111 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006112}
6113
Asaf Badouh2744d212015-09-20 14:31:19 +00006114// Scalar Coversion with SAE - suppress all exceptions
6115multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6116 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006117 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006118 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006119 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006120 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006121 (_Src.VT _Src.RC:$src2),
6122 (i32 FROUND_NO_EXC)))>,
6123 EVEX_4V, VEX_LIG, EVEX_B;
6124}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006125
Asaf Badouh2744d212015-09-20 14:31:19 +00006126// Scalar Conversion with rounding control (RC)
6127multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6128 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006129 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006130 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006131 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006132 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006133 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6134 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6135 EVEX_B, EVEX_RC;
6136}
Craig Toppera02e3942016-09-23 06:24:43 +00006137multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006138 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006139 X86VectorVTInfo _dst> {
6140 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006141 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006142 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006143 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006144 }
6145}
6146
Craig Toppera02e3942016-09-23 06:24:43 +00006147multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006148 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006149 X86VectorVTInfo _dst> {
6150 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006151 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006152 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006153 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006154 }
6155}
Craig Toppera02e3942016-09-23 06:24:43 +00006156defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006157 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006158defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006159 X86fpextRnd,f32x_info, f64x_info >;
6160
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006161def : Pat<(f64 (fpextend FR32X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006162 (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006163 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006164def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006165 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006166 Requires<[HasAVX512]>;
6167
6168def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006169 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006170 Requires<[HasAVX512, OptForSize]>;
6171
Asaf Badouh2744d212015-09-20 14:31:19 +00006172def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006173 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006174 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006175
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006176def : Pat<(f32 (fpround FR64X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006177 (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006178 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006179
6180def : Pat<(v4f32 (X86Movss
6181 (v4f32 VR128X:$dst),
6182 (v4f32 (scalar_to_vector
6183 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006184 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006185 Requires<[HasAVX512]>;
6186
6187def : Pat<(v2f64 (X86Movsd
6188 (v2f64 VR128X:$dst),
6189 (v2f64 (scalar_to_vector
6190 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006191 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006192 Requires<[HasAVX512]>;
6193
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006194//===----------------------------------------------------------------------===//
6195// AVX-512 Vector convert from signed/unsigned integer to float/double
6196// and from float/double to signed/unsigned integer
6197//===----------------------------------------------------------------------===//
6198
6199multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6200 X86VectorVTInfo _Src, SDNode OpNode,
6201 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006202 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006203
6204 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6205 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6206 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6207
6208 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006209 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006210 (_.VT (OpNode (_Src.VT
6211 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6212
6213 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006214 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006215 "${src}"##Broadcast, "${src}"##Broadcast,
6216 (_.VT (OpNode (_Src.VT
6217 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6218 ))>, EVEX, EVEX_B;
6219}
6220// Coversion with SAE - suppress all exceptions
6221multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6222 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6223 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6224 (ins _Src.RC:$src), OpcodeStr,
6225 "{sae}, $src", "$src, {sae}",
6226 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6227 (i32 FROUND_NO_EXC)))>,
6228 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006229}
6230
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006231// Conversion with rounding control (RC)
6232multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6233 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6234 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6235 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6236 "$rc, $src", "$src, $rc",
6237 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6238 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006239}
6240
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006241// Extend Float to Double
6242multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6243 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006244 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006245 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6246 X86vfpextRnd>, EVEX_V512;
6247 }
6248 let Predicates = [HasVLX] in {
6249 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006250 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006251 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006252 EVEX_V256;
6253 }
6254}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006255
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006256// Truncate Double to Float
6257multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6258 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006259 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006260 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6261 X86vfproundRnd>, EVEX_V512;
6262 }
6263 let Predicates = [HasVLX] in {
6264 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6265 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006266 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006267 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006268
6269 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6270 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6271 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6272 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6273 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6274 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6275 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6276 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006277 }
6278}
6279
6280defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6281 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6282defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6283 PS, EVEX_CD8<32, CD8VH>;
6284
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006285def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6286 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006287
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006288let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006289 let AddedComplexity = 15 in
6290 def : Pat<(X86vzmovl (v2f64 (bitconvert
6291 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6292 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006293 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6294 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006295 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6296 (VCVTPS2PDZ256rm addr:$src)>;
6297}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006298
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006299// Convert Signed/Unsigned Doubleword to Double
6300multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6301 SDNode OpNode128> {
6302 // No rounding in this op
6303 let Predicates = [HasAVX512] in
6304 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6305 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006306
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006307 let Predicates = [HasVLX] in {
6308 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006309 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006310 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6311 EVEX_V256;
6312 }
6313}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006314
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006315// Convert Signed/Unsigned Doubleword to Float
6316multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6317 SDNode OpNodeRnd> {
6318 let Predicates = [HasAVX512] in
6319 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6320 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6321 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006322
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006323 let Predicates = [HasVLX] in {
6324 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6325 EVEX_V128;
6326 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6327 EVEX_V256;
6328 }
6329}
6330
6331// Convert Float to Signed/Unsigned Doubleword with truncation
6332multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6333 SDNode OpNode, SDNode OpNodeRnd> {
6334 let Predicates = [HasAVX512] in {
6335 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6336 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6337 OpNodeRnd>, EVEX_V512;
6338 }
6339 let Predicates = [HasVLX] in {
6340 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6341 EVEX_V128;
6342 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6343 EVEX_V256;
6344 }
6345}
6346
6347// Convert Float to Signed/Unsigned Doubleword
6348multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6349 SDNode OpNode, SDNode OpNodeRnd> {
6350 let Predicates = [HasAVX512] in {
6351 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6352 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6353 OpNodeRnd>, EVEX_V512;
6354 }
6355 let Predicates = [HasVLX] in {
6356 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6357 EVEX_V128;
6358 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6359 EVEX_V256;
6360 }
6361}
6362
6363// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006364multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6365 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006366 let Predicates = [HasAVX512] in {
6367 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6368 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6369 OpNodeRnd>, EVEX_V512;
6370 }
6371 let Predicates = [HasVLX] in {
6372 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006373 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006374 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6375 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006376 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6377 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006378 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6379 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006380
6381 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6382 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6383 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6384 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6385 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6386 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6387 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6388 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006389 }
6390}
6391
6392// Convert Double to Signed/Unsigned Doubleword
6393multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6394 SDNode OpNode, SDNode OpNodeRnd> {
6395 let Predicates = [HasAVX512] in {
6396 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6397 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6398 OpNodeRnd>, EVEX_V512;
6399 }
6400 let Predicates = [HasVLX] in {
6401 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6402 // memory forms of these instructions in Asm Parcer. They have the same
6403 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6404 // due to the same reason.
6405 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6406 "{1to2}", "{x}">, EVEX_V128;
6407 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6408 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006409
6410 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6411 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6412 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6413 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6414 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6415 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6416 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6417 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006418 }
6419}
6420
6421// Convert Double to Signed/Unsigned Quardword
6422multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6423 SDNode OpNode, SDNode OpNodeRnd> {
6424 let Predicates = [HasDQI] in {
6425 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6426 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6427 OpNodeRnd>, EVEX_V512;
6428 }
6429 let Predicates = [HasDQI, HasVLX] in {
6430 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6431 EVEX_V128;
6432 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6433 EVEX_V256;
6434 }
6435}
6436
6437// Convert Double to Signed/Unsigned Quardword with truncation
6438multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6439 SDNode OpNode, SDNode OpNodeRnd> {
6440 let Predicates = [HasDQI] in {
6441 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6442 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6443 OpNodeRnd>, EVEX_V512;
6444 }
6445 let Predicates = [HasDQI, HasVLX] in {
6446 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6447 EVEX_V128;
6448 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6449 EVEX_V256;
6450 }
6451}
6452
6453// Convert Signed/Unsigned Quardword to Double
6454multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6455 SDNode OpNode, SDNode OpNodeRnd> {
6456 let Predicates = [HasDQI] in {
6457 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6458 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6459 OpNodeRnd>, EVEX_V512;
6460 }
6461 let Predicates = [HasDQI, HasVLX] in {
6462 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6463 EVEX_V128;
6464 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6465 EVEX_V256;
6466 }
6467}
6468
6469// Convert Float to Signed/Unsigned Quardword
6470multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6471 SDNode OpNode, SDNode OpNodeRnd> {
6472 let Predicates = [HasDQI] in {
6473 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6474 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6475 OpNodeRnd>, EVEX_V512;
6476 }
6477 let Predicates = [HasDQI, HasVLX] in {
6478 // Explicitly specified broadcast string, since we take only 2 elements
6479 // from v4f32x_info source
6480 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006481 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006482 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6483 EVEX_V256;
6484 }
6485}
6486
6487// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006488multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6489 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006490 let Predicates = [HasDQI] in {
6491 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6492 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6493 OpNodeRnd>, EVEX_V512;
6494 }
6495 let Predicates = [HasDQI, HasVLX] in {
6496 // Explicitly specified broadcast string, since we take only 2 elements
6497 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006498 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006499 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006500 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6501 EVEX_V256;
6502 }
6503}
6504
6505// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006506multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6507 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006508 let Predicates = [HasDQI] in {
6509 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6510 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6511 OpNodeRnd>, EVEX_V512;
6512 }
6513 let Predicates = [HasDQI, HasVLX] in {
6514 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6515 // memory forms of these instructions in Asm Parcer. They have the same
6516 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6517 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006518 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006519 "{1to2}", "{x}">, EVEX_V128;
6520 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6521 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006522
6523 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6524 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6525 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6526 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6527 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6528 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6529 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6530 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006531 }
6532}
6533
Simon Pilgrima3af7962016-11-24 12:13:46 +00006534defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006535 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006536
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006537defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6538 X86VSintToFpRnd>,
6539 PS, EVEX_CD8<32, CD8VF>;
6540
6541defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006542 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006543 XS, EVEX_CD8<32, CD8VF>;
6544
Simon Pilgrima3af7962016-11-24 12:13:46 +00006545defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006546 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006547 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6548
6549defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006550 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006551 EVEX_CD8<32, CD8VF>;
6552
Craig Topperf334ac192016-11-09 07:48:51 +00006553defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006554 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006555 EVEX_CD8<64, CD8VF>;
6556
Simon Pilgrima3af7962016-11-24 12:13:46 +00006557defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006558 XS, EVEX_CD8<32, CD8VH>;
6559
6560defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6561 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006562 EVEX_CD8<32, CD8VF>;
6563
Craig Topper19e04b62016-05-19 06:13:58 +00006564defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6565 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006566
Craig Topper19e04b62016-05-19 06:13:58 +00006567defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6568 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006569 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006570
Craig Topper19e04b62016-05-19 06:13:58 +00006571defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6572 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006573 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006574defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6575 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006576 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006577
Craig Topper19e04b62016-05-19 06:13:58 +00006578defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6579 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006580 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006581
Craig Topper19e04b62016-05-19 06:13:58 +00006582defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6583 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006584
Craig Topper19e04b62016-05-19 06:13:58 +00006585defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6586 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006587 PD, EVEX_CD8<64, CD8VF>;
6588
Craig Topper19e04b62016-05-19 06:13:58 +00006589defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6590 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006591
6592defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006593 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006594 PD, EVEX_CD8<64, CD8VF>;
6595
Craig Toppera39b6502016-12-10 06:02:48 +00006596defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006597 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006598
6599defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006600 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006601 PD, EVEX_CD8<64, CD8VF>;
6602
Craig Toppera39b6502016-12-10 06:02:48 +00006603defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006604 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006605
6606defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006607 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006608
6609defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006610 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006611
Simon Pilgrima3af7962016-11-24 12:13:46 +00006612defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006613 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006614
Simon Pilgrima3af7962016-11-24 12:13:46 +00006615defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006616 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006617
Craig Toppere38c57a2015-11-27 05:44:02 +00006618let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006619def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006620 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006621 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6622 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006623
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006624def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6625 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006626 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6627 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006628
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006629def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6630 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006631 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6632 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006633
Simon Pilgrima3af7962016-11-24 12:13:46 +00006634def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006635 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6636 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6637 VR128X:$src, sub_xmm)))), sub_xmm)>;
6638
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006639def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6640 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006641 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6642 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006643
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006644def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6645 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006646 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6647 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006648
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006649def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6650 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006651 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6652 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006653
Simon Pilgrima3af7962016-11-24 12:13:46 +00006654def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006655 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6656 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6657 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006658}
6659
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006660let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006661 let AddedComplexity = 15 in {
6662 def : Pat<(X86vzmovl (v2i64 (bitconvert
6663 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006664 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006665 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6666 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006667 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006668 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006669 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006670 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006671 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006672 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006673 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006674 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006675}
6676
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006677let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006678 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006679 (VCVTPD2PSZrm addr:$src)>;
6680 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6681 (VCVTPS2PDZrm addr:$src)>;
6682}
6683
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006684let Predicates = [HasDQI, HasVLX] in {
6685 let AddedComplexity = 15 in {
6686 def : Pat<(X86vzmovl (v2f64 (bitconvert
6687 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006688 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006689 def : Pat<(X86vzmovl (v2f64 (bitconvert
6690 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006691 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006692 }
6693}
6694
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006695let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006696def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6697 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6698 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6699 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6700
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006701def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6702 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6703 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6704 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6705
6706def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6707 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6708 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6709 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6710
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006711def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6712 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6713 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6714 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6715
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006716def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6717 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6718 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6719 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6720
6721def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6722 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6723 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6724 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6725
6726def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6727 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6728 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6729 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6730
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006731def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6732 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6733 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6734 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6735
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006736def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6737 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6738 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6739 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6740
6741def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6742 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6743 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6744 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6745
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006746def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6747 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6748 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6749 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6750
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006751def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6752 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6753 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6754 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6755}
6756
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006757//===----------------------------------------------------------------------===//
6758// Half precision conversion instructions
6759//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006760multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006761 X86MemOperand x86memop, PatFrag ld_frag> {
6762 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6763 "vcvtph2ps", "$src", "$src",
6764 (X86cvtph2ps (_src.VT _src.RC:$src),
6765 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006766 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6767 "vcvtph2ps", "$src", "$src",
6768 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6769 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006770}
6771
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006772multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006773 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6774 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6775 (X86cvtph2ps (_src.VT _src.RC:$src),
6776 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6777
6778}
6779
6780let Predicates = [HasAVX512] in {
6781 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006782 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006783 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6784 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006785 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006786 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6787 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6788 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6789 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006790}
6791
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006792multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006793 X86MemOperand x86memop> {
6794 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006795 (ins _src.RC:$src1, i32u8imm:$src2),
6796 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006797 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006798 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006799 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006800 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6801 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6802 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6803 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006804 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006805 addr:$dst)]>;
6806 let hasSideEffects = 0, mayStore = 1 in
6807 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6808 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6809 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6810 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006811}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006812multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006813 let hasSideEffects = 0 in
6814 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6815 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006816 (ins _src.RC:$src1, i32u8imm:$src2),
6817 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006818 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006819}
6820let Predicates = [HasAVX512] in {
6821 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6822 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6823 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6824 let Predicates = [HasVLX] in {
6825 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6826 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006827 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006828 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6829 }
6830}
Asaf Badouh2489f352015-12-02 08:17:51 +00006831
Craig Topper9820e342016-09-20 05:44:47 +00006832// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006833let Predicates = [HasVLX] in {
6834 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6835 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6836 // configurations we support (the default). However, falling back to MXCSR is
6837 // more consistent with other instructions, which are always controlled by it.
6838 // It's encoded as 0b100.
6839 def : Pat<(fp_to_f16 FR32X:$src),
6840 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6841 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6842
6843 def : Pat<(f16_to_fp GR16:$src),
6844 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6845 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6846
6847 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6848 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6849 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6850}
6851
Craig Topper9820e342016-09-20 05:44:47 +00006852// Patterns for matching float to half-float conversion when AVX512 is supported
6853// but F16C isn't. In that case we have to use 512-bit vectors.
6854let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6855 def : Pat<(fp_to_f16 FR32X:$src),
6856 (i16 (EXTRACT_SUBREG
6857 (VMOVPDI2DIZrr
6858 (v8i16 (EXTRACT_SUBREG
6859 (VCVTPS2PHZrr
6860 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6861 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6862 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6863
6864 def : Pat<(f16_to_fp GR16:$src),
6865 (f32 (COPY_TO_REGCLASS
6866 (v4f32 (EXTRACT_SUBREG
6867 (VCVTPH2PSZrr
6868 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6869 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6870 sub_xmm)), sub_xmm)), FR32X))>;
6871
6872 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6873 (f32 (COPY_TO_REGCLASS
6874 (v4f32 (EXTRACT_SUBREG
6875 (VCVTPH2PSZrr
6876 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6877 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6878 sub_xmm), 4)), sub_xmm)), FR32X))>;
6879}
6880
Asaf Badouh2489f352015-12-02 08:17:51 +00006881// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006882multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006883 string OpcodeStr> {
6884 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6885 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006886 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006887 Sched<[WriteFAdd]>;
6888}
6889
6890let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006891 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006892 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006893 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006894 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006895 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006896 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006897 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006898 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6899}
6900
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006901let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6902 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006903 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006904 EVEX_CD8<32, CD8VT1>;
6905 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006906 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006907 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6908 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006909 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006910 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006911 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006912 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006913 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006914 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6915 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006916 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00006917 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
6918 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006919 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006920 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
6921 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006922 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006923
Ayman Musa02f95332017-01-04 08:21:54 +00006924 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
6925 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006926 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006927 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
6928 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006929 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6930 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006931}
Michael Liao5bf95782014-12-04 05:20:33 +00006932
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006933/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006934multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6935 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00006936 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006937 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6938 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6939 "$src2, $src1", "$src1, $src2",
6940 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006941 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006942 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006943 "$src2, $src1", "$src1, $src2",
6944 (OpNode (_.VT _.RC:$src1),
6945 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006946}
6947}
6948
Asaf Badouheaf2da12015-09-21 10:23:53 +00006949defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6950 EVEX_CD8<32, CD8VT1>, T8PD;
6951defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6952 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6953defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6954 EVEX_CD8<32, CD8VT1>, T8PD;
6955defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6956 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006957
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006958/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6959multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006960 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00006961 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00006962 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6963 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6964 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006965 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6966 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6967 (OpNode (_.FloatVT
6968 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6969 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6970 (ins _.ScalarMemOp:$src), OpcodeStr,
6971 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6972 (OpNode (_.FloatVT
6973 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6974 EVEX, T8PD, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00006975 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006976}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006977
6978multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6979 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6980 EVEX_V512, EVEX_CD8<32, CD8VF>;
6981 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6982 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6983
6984 // Define only if AVX512VL feature is present.
6985 let Predicates = [HasVLX] in {
6986 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6987 OpNode, v4f32x_info>,
6988 EVEX_V128, EVEX_CD8<32, CD8VF>;
6989 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6990 OpNode, v8f32x_info>,
6991 EVEX_V256, EVEX_CD8<32, CD8VF>;
6992 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6993 OpNode, v2f64x_info>,
6994 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6995 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6996 OpNode, v4f64x_info>,
6997 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6998 }
6999}
7000
7001defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
7002defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007003
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007004/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007005multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7006 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007007 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007008 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7009 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7010 "$src2, $src1", "$src1, $src2",
7011 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
7012 (i32 FROUND_CURRENT))>;
7013
7014 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7015 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007016 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007017 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007018 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007019
7020 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007021 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007022 "$src2, $src1", "$src1, $src2",
7023 (OpNode (_.VT _.RC:$src1),
7024 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7025 (i32 FROUND_CURRENT))>;
Craig Topper176f3312017-02-25 19:18:11 +00007026 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007027}
7028
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007029multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7030 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
7031 EVEX_CD8<32, CD8VT1>;
7032 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
7033 EVEX_CD8<64, CD8VT1>, VEX_W;
7034}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007035
Craig Toppere1cac152016-06-07 07:27:54 +00007036let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007037 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
7038 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
7039}
Igor Breger8352a0d2015-07-28 06:53:28 +00007040
7041defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007042/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007043
7044multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7045 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007046 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007047 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7048 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7049 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
7050
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007051 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7052 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7053 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007054 (bitconvert (_.LdFrag addr:$src))),
7055 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007056
7057 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007058 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007059 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007060 (OpNode (_.FloatVT
7061 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7062 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007063 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007064}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007065multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7066 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007067 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007068 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7069 (ins _.RC:$src), OpcodeStr,
7070 "{sae}, $src", "$src, {sae}",
7071 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7072}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007073
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007074multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7075 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007076 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7077 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007078 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007079 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7080 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007081}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007082
Asaf Badouh402ebb32015-06-03 13:41:48 +00007083multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7084 SDNode OpNode> {
7085 // Define only if AVX512VL feature is present.
7086 let Predicates = [HasVLX] in {
7087 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7088 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7089 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7090 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7091 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7092 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7093 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7094 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7095 }
7096}
Craig Toppere1cac152016-06-07 07:27:54 +00007097let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007098
Asaf Badouh402ebb32015-06-03 13:41:48 +00007099 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7100 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7101 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7102}
7103defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7104 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7105
7106multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7107 SDNode OpNodeRnd, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007108 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007109 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7110 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7111 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7112 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007113}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007114
Robert Khasanoveb126392014-10-28 18:15:20 +00007115multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7116 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007117 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007118 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007119 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7120 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007121 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7122 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7123 (OpNode (_.FloatVT
7124 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007125
Craig Toppere1cac152016-06-07 07:27:54 +00007126 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7127 (ins _.ScalarMemOp:$src), OpcodeStr,
7128 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7129 (OpNode (_.FloatVT
7130 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7131 EVEX, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007132 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007133}
7134
Robert Khasanoveb126392014-10-28 18:15:20 +00007135multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7136 SDNode OpNode> {
7137 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7138 v16f32_info>,
7139 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7140 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7141 v8f64_info>,
7142 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7143 // Define only if AVX512VL feature is present.
7144 let Predicates = [HasVLX] in {
7145 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7146 OpNode, v4f32x_info>,
7147 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7148 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7149 OpNode, v8f32x_info>,
7150 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7151 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7152 OpNode, v2f64x_info>,
7153 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7154 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7155 OpNode, v4f64x_info>,
7156 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7157 }
7158}
7159
Asaf Badouh402ebb32015-06-03 13:41:48 +00007160multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7161 SDNode OpNodeRnd> {
7162 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7163 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7164 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7165 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7166}
7167
Igor Breger4c4cd782015-09-20 09:13:41 +00007168multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7169 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
Craig Topper176f3312017-02-25 19:18:11 +00007170 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00007171 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7172 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7173 "$src2, $src1", "$src1, $src2",
7174 (OpNodeRnd (_.VT _.RC:$src1),
7175 (_.VT _.RC:$src2),
7176 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007177 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7178 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7179 "$src2, $src1", "$src1, $src2",
7180 (OpNodeRnd (_.VT _.RC:$src1),
7181 (_.VT (scalar_to_vector
7182 (_.ScalarLdFrag addr:$src2))),
7183 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007184
7185 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7186 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7187 "$rc, $src2, $src1", "$src1, $src2, $rc",
7188 (OpNodeRnd (_.VT _.RC:$src1),
7189 (_.VT _.RC:$src2),
7190 (i32 imm:$rc))>,
7191 EVEX_B, EVEX_RC;
7192
Craig Toppere1cac152016-06-07 07:27:54 +00007193 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007194 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007195 (ins _.FRC:$src1, _.FRC:$src2),
7196 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7197
7198 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007199 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007200 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7201 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7202 }
Craig Topper176f3312017-02-25 19:18:11 +00007203 }
Igor Breger4c4cd782015-09-20 09:13:41 +00007204
7205 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7206 (!cast<Instruction>(NAME#SUFF#Zr)
7207 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7208
7209 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7210 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007211 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007212}
7213
7214multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7215 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7216 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7217 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7218 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7219}
7220
Asaf Badouh402ebb32015-06-03 13:41:48 +00007221defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7222 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007223
Igor Breger4c4cd782015-09-20 09:13:41 +00007224defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007225
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007226let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007227 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007228 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007229 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007230 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007231 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007232 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007233 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007234 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007235 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007236 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007237}
7238
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007239multiclass
7240avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007241
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007242 let ExeDomain = _.ExeDomain in {
7243 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7244 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7245 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007246 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007247 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7248
7249 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7250 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007251 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7252 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007253 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007254
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007255 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007256 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7257 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007258 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007259 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007260 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7261 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7262 }
7263 let Predicates = [HasAVX512] in {
7264 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7265 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7266 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7267 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7268 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7269 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7270 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7271 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7272 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7273 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7274 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7275 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7276 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7277 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7278 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7279
7280 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7281 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7282 addr:$src, (i32 0x1))), _.FRC)>;
7283 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7284 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7285 addr:$src, (i32 0x2))), _.FRC)>;
7286 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7287 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7288 addr:$src, (i32 0x3))), _.FRC)>;
7289 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7290 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7291 addr:$src, (i32 0x4))), _.FRC)>;
7292 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7293 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7294 addr:$src, (i32 0xc))), _.FRC)>;
7295 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007296}
7297
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007298defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7299 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007300
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007301defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7302 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007303
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007304//-------------------------------------------------
7305// Integer truncate and extend operations
7306//-------------------------------------------------
7307
Igor Breger074a64e2015-07-24 17:24:15 +00007308multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7309 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7310 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007311 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007312 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7313 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7314 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7315 EVEX, T8XS;
7316
7317 // for intrinsic patter match
7318 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7319 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7320 undef)),
7321 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7322 SrcInfo.RC:$src1)>;
7323
7324 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7325 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7326 DestInfo.ImmAllZerosV)),
7327 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7328 SrcInfo.RC:$src1)>;
7329
7330 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7331 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7332 DestInfo.RC:$src0)),
7333 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7334 DestInfo.KRCWM:$mask ,
7335 SrcInfo.RC:$src1)>;
7336
Craig Topper52e2e832016-07-22 05:46:44 +00007337 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7338 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007339 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7340 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007341 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007342 []>, EVEX;
7343
Igor Breger074a64e2015-07-24 17:24:15 +00007344 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7345 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007346 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007347 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007348 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007349}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007350
Igor Breger074a64e2015-07-24 17:24:15 +00007351multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7352 X86VectorVTInfo DestInfo,
7353 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007354
Igor Breger074a64e2015-07-24 17:24:15 +00007355 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7356 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7357 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007358
Igor Breger074a64e2015-07-24 17:24:15 +00007359 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7360 (SrcInfo.VT SrcInfo.RC:$src)),
7361 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7362 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7363}
7364
Igor Breger074a64e2015-07-24 17:24:15 +00007365multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7366 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7367 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7368 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7369 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7370 Predicate prd = HasAVX512>{
7371
7372 let Predicates = [HasVLX, prd] in {
7373 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7374 DestInfoZ128, x86memopZ128>,
7375 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7376 truncFrag, mtruncFrag>, EVEX_V128;
7377
7378 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7379 DestInfoZ256, x86memopZ256>,
7380 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7381 truncFrag, mtruncFrag>, EVEX_V256;
7382 }
7383 let Predicates = [prd] in
7384 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7385 DestInfoZ, x86memopZ>,
7386 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7387 truncFrag, mtruncFrag>, EVEX_V512;
7388}
7389
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007390multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7391 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007392 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7393 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007394 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007395}
7396
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007397multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7398 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007399 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7400 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007401 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007402}
7403
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007404multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7405 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007406 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7407 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007408 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007409}
7410
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007411multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7412 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007413 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7414 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007415 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007416}
7417
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007418multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7419 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007420 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7421 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007422 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007423}
7424
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007425multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7426 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007427 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7428 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007429 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007430}
7431
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007432defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7433 truncstorevi8, masked_truncstorevi8>;
7434defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7435 truncstore_s_vi8, masked_truncstore_s_vi8>;
7436defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7437 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007438
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007439defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7440 truncstorevi16, masked_truncstorevi16>;
7441defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7442 truncstore_s_vi16, masked_truncstore_s_vi16>;
7443defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7444 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007445
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007446defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7447 truncstorevi32, masked_truncstorevi32>;
7448defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7449 truncstore_s_vi32, masked_truncstore_s_vi32>;
7450defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7451 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007452
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007453defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7454 truncstorevi8, masked_truncstorevi8>;
7455defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7456 truncstore_s_vi8, masked_truncstore_s_vi8>;
7457defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7458 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007459
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007460defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7461 truncstorevi16, masked_truncstorevi16>;
7462defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7463 truncstore_s_vi16, masked_truncstore_s_vi16>;
7464defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7465 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007466
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007467defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7468 truncstorevi8, masked_truncstorevi8>;
7469defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7470 truncstore_s_vi8, masked_truncstore_s_vi8>;
7471defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7472 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007473
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007474let Predicates = [HasAVX512, NoVLX] in {
7475def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7476 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007477 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007478 VR256X:$src, sub_ymm)))), sub_xmm))>;
7479def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7480 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007481 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007482 VR256X:$src, sub_ymm)))), sub_xmm))>;
7483}
7484
7485let Predicates = [HasBWI, NoVLX] in {
7486def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007487 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007488 VR256X:$src, sub_ymm))), sub_xmm))>;
7489}
7490
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007491multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007492 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007493 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007494 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007495 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7496 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7497 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7498 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007499
Craig Toppere1cac152016-06-07 07:27:54 +00007500 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7501 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7502 (DestInfo.VT (LdFrag addr:$src))>,
7503 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007504 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007505}
7506
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007507multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007508 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007509 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7510 let Predicates = [HasVLX, HasBWI] in {
7511 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007512 v16i8x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007513 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007514
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007515 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007516 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007517 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7518 }
7519 let Predicates = [HasBWI] in {
7520 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007521 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007522 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7523 }
7524}
7525
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007526multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007527 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007528 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7529 let Predicates = [HasVLX, HasAVX512] in {
7530 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007531 v16i8x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007532 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7533
7534 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007535 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007536 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7537 }
7538 let Predicates = [HasAVX512] in {
7539 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007540 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007541 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7542 }
7543}
7544
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007545multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007546 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007547 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7548 let Predicates = [HasVLX, HasAVX512] in {
7549 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007550 v16i8x_info, i16mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007551 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7552
7553 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007554 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007555 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7556 }
7557 let Predicates = [HasAVX512] in {
7558 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007559 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007560 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7561 }
7562}
7563
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007564multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007565 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007566 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7567 let Predicates = [HasVLX, HasAVX512] in {
7568 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007569 v8i16x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007570 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7571
7572 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007573 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007574 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7575 }
7576 let Predicates = [HasAVX512] in {
7577 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007578 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007579 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7580 }
7581}
7582
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007583multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007584 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007585 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7586 let Predicates = [HasVLX, HasAVX512] in {
7587 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007588 v8i16x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007589 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7590
7591 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007592 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007593 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7594 }
7595 let Predicates = [HasAVX512] in {
7596 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007597 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007598 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7599 }
7600}
7601
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007602multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007603 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007604 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7605
7606 let Predicates = [HasVLX, HasAVX512] in {
7607 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007608 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007609 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7610
7611 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007612 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007613 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7614 }
7615 let Predicates = [HasAVX512] in {
7616 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007617 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007618 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7619 }
7620}
7621
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007622defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
7623defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
7624defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
7625defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
7626defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
7627defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007628
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007629defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
7630defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
7631defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
7632defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
7633defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
7634defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007635
Igor Breger2ba64ab2016-05-22 10:21:04 +00007636// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007637multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7638 X86VectorVTInfo From, PatFrag LdFrag> {
7639 def : Pat<(To.VT (LdFrag addr:$src)),
7640 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7641 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7642 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7643 To.KRC:$mask, addr:$src)>;
7644 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7645 To.ImmAllZerosV)),
7646 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7647 addr:$src)>;
7648}
7649
7650let Predicates = [HasVLX, HasBWI] in {
7651 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7652 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7653}
7654let Predicates = [HasBWI] in {
7655 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7656}
7657let Predicates = [HasVLX, HasAVX512] in {
7658 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7659 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7660 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7661 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7662 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7663 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7664 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7665 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7666 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7667 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7668}
7669let Predicates = [HasAVX512] in {
7670 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7671 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7672 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7673 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7674 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7675}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007676
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007677multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
7678 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00007679 // 128-bit patterns
7680 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007681 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007682 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007683 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007684 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007685 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007686 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007687 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007688 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007689 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007690 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7691 }
7692 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007693 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007694 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007695 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007696 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007697 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007698 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007699 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007700 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7701
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007702 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007703 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007704 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007705 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007706 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007707 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007708 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007709 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7710
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007711 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007712 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007713 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007714 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007715 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007716 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007717 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007718 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007719 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007720 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7721
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007722 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007723 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007724 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007725 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007726 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007727 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007728 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007729 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7730
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007731 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007732 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007733 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007734 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007735 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007736 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007737 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007738 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007739 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007740 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7741 }
7742 // 256-bit patterns
7743 let Predicates = [HasVLX, HasBWI] in {
7744 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7745 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7746 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7747 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7748 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7749 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7750 }
7751 let Predicates = [HasVLX] in {
7752 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7753 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7754 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7755 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7756 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7757 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7758 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7759 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7760
7761 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7762 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7763 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7764 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7765 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7766 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7767 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7768 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7769
7770 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7771 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7772 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7773 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7774 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7775 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7776
7777 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7778 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7779 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7780 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7781 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7782 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7783 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7784 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7785
7786 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7787 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7788 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7789 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7790 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7791 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7792 }
7793 // 512-bit patterns
7794 let Predicates = [HasBWI] in {
7795 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7796 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7797 }
7798 let Predicates = [HasAVX512] in {
7799 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7800 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7801
7802 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7803 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007804 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7805 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007806
7807 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7808 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7809
7810 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7811 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7812
7813 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7814 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7815 }
7816}
7817
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007818defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
7819defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00007820
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007821//===----------------------------------------------------------------------===//
7822// GATHER - SCATTER Operations
7823
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007824multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7825 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007826 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7827 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007828 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7829 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007830 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007831 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007832 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7833 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7834 vectoraddr:$src2))]>, EVEX, EVEX_K,
7835 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007836}
Cameron McInally45325962014-03-26 13:50:50 +00007837
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007838multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7839 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7840 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007841 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007842 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007843 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007844let Predicates = [HasVLX] in {
7845 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007846 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007847 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007848 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007849 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007850 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007851 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007852 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007853}
Cameron McInally45325962014-03-26 13:50:50 +00007854}
7855
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007856multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7857 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007858 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007859 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007860 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007861 mgatherv8i64>, EVEX_V512;
7862let Predicates = [HasVLX] in {
7863 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007864 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007865 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007866 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007867 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007868 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007869 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7870 vx64xmem, mgatherv2i64>, EVEX_V128;
7871}
Cameron McInally45325962014-03-26 13:50:50 +00007872}
Michael Liao5bf95782014-12-04 05:20:33 +00007873
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007874
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007875defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7876 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7877
7878defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7879 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007880
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007881multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7882 X86MemOperand memop, PatFrag ScatterNode> {
7883
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007884let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007885
7886 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7887 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007888 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007889 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7890 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7891 _.KRCWM:$mask, vectoraddr:$dst))]>,
7892 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007893}
7894
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007895multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7896 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7897 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007898 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007899 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007900 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007901let Predicates = [HasVLX] in {
7902 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007903 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007904 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007905 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007906 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007907 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007908 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007909 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007910}
Cameron McInally45325962014-03-26 13:50:50 +00007911}
7912
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007913multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7914 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007915 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007916 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007917 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007918 mscatterv8i64>, EVEX_V512;
7919let Predicates = [HasVLX] in {
7920 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007921 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007922 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007923 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007924 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007925 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007926 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7927 vx64xmem, mscatterv2i64>, EVEX_V128;
7928}
Cameron McInally45325962014-03-26 13:50:50 +00007929}
7930
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007931defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7932 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007933
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007934defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7935 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007936
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007937// prefetch
7938multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7939 RegisterClass KRC, X86MemOperand memop> {
7940 let Predicates = [HasPFI], hasSideEffects = 1 in
7941 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007942 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007943 []>, EVEX, EVEX_K;
7944}
7945
7946defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007947 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007948
7949defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007950 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007951
7952defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007953 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007954
7955defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007956 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007957
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007958defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007959 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007960
7961defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007962 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007963
7964defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007965 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007966
7967defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007968 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007969
7970defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007971 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007972
7973defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007974 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007975
7976defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007977 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007978
7979defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007980 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007981
7982defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007983 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007984
7985defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007986 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007987
7988defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007989 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007990
7991defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007992 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007993
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007994// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007995def v64i1sextv64i8 : PatLeaf<(v64i8
7996 (X86vsext
7997 (v64i1 (X86pcmpgtm
7998 (bc_v64i8 (v16i32 immAllZerosV)),
7999 VR512:$src))))>;
8000def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
8001def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
8002def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008003
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008004multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008005def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008006 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008007 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
8008}
Michael Liao5bf95782014-12-04 05:20:33 +00008009
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008010// Use 512bit version to implement 128/256 bit in case NoVLX.
8011multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
8012 X86VectorVTInfo _> {
8013
8014 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
8015 (X86Info.VT (EXTRACT_SUBREG
8016 (_.VT (!cast<Instruction>(NAME#"Zrr")
8017 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
8018 X86Info.SubRegIdx))>;
8019}
8020
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008021multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8022 string OpcodeStr, Predicate prd> {
8023let Predicates = [prd] in
8024 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8025
8026 let Predicates = [prd, HasVLX] in {
8027 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8028 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8029 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008030let Predicates = [prd, NoVLX] in {
8031 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
8032 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
8033 }
8034
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008035}
8036
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008037defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8038defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8039defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8040defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008041
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008042multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008043 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8044 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8045 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8046}
8047
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008048// Use 512bit version to implement 128/256 bit in case NoVLX.
8049multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008050 X86VectorVTInfo _> {
8051
8052 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8053 (_.KVT (COPY_TO_REGCLASS
8054 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008055 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008056 _.RC:$src, _.SubRegIdx)),
8057 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008058}
8059
8060multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008061 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8062 let Predicates = [prd] in
8063 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8064 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008065
8066 let Predicates = [prd, HasVLX] in {
8067 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008068 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008069 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008070 EVEX_V128;
8071 }
8072 let Predicates = [prd, NoVLX] in {
8073 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8074 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008075 }
8076}
8077
8078defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8079 avx512vl_i8_info, HasBWI>;
8080defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8081 avx512vl_i16_info, HasBWI>, VEX_W;
8082defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8083 avx512vl_i32_info, HasDQI>;
8084defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8085 avx512vl_i64_info, HasDQI>, VEX_W;
8086
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008087//===----------------------------------------------------------------------===//
8088// AVX-512 - COMPRESS and EXPAND
8089//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008090
Ayman Musad7a5ed42016-09-26 06:22:08 +00008091multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008092 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008093 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008094 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008095 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008096
Craig Toppere1cac152016-06-07 07:27:54 +00008097 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008098 def mr : AVX5128I<opc, MRMDestMem, (outs),
8099 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008100 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008101 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8102
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008103 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8104 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008105 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008106 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008107 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008108}
8109
Ayman Musad7a5ed42016-09-26 06:22:08 +00008110multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8111
8112 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8113 (_.VT _.RC:$src)),
8114 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8115 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8116}
8117
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008118multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8119 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008120 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8121 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008122
8123 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008124 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8125 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8126 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8127 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008128 }
8129}
8130
8131defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8132 EVEX;
8133defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8134 EVEX, VEX_W;
8135defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8136 EVEX;
8137defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8138 EVEX, VEX_W;
8139
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008140// expand
8141multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8142 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008143 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008144 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008145 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008146
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008147 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8148 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8149 (_.VT (X86expand (_.VT (bitconvert
8150 (_.LdFrag addr:$src1)))))>,
8151 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008152}
8153
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008154multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8155
8156 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8157 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8158 _.KRCWM:$mask, addr:$src)>;
8159
8160 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8161 (_.VT _.RC:$src0))),
8162 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8163 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8164}
8165
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008166multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8167 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008168 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8169 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008170
8171 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008172 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8173 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8174 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8175 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008176 }
8177}
8178
8179defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8180 EVEX;
8181defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8182 EVEX, VEX_W;
8183defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8184 EVEX;
8185defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8186 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008187
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008188//handle instruction reg_vec1 = op(reg_vec,imm)
8189// op(mem_vec,imm)
8190// op(broadcast(eltVt),imm)
8191//all instruction created with FROUND_CURRENT
8192multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008193 X86VectorVTInfo _>{
8194 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008195 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8196 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008197 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008198 (OpNode (_.VT _.RC:$src1),
8199 (i32 imm:$src2),
8200 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008201 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8202 (ins _.MemOp:$src1, i32u8imm:$src2),
8203 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8204 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8205 (i32 imm:$src2),
8206 (i32 FROUND_CURRENT))>;
8207 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8208 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8209 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8210 "${src1}"##_.BroadcastStr##", $src2",
8211 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8212 (i32 imm:$src2),
8213 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008214 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008215}
8216
8217//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8218multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8219 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008220 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008221 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8222 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008223 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008224 "$src1, {sae}, $src2",
8225 (OpNode (_.VT _.RC:$src1),
8226 (i32 imm:$src2),
8227 (i32 FROUND_NO_EXC))>, EVEX_B;
8228}
8229
8230multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8231 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8232 let Predicates = [prd] in {
8233 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8234 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8235 EVEX_V512;
8236 }
8237 let Predicates = [prd, HasVLX] in {
8238 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8239 EVEX_V128;
8240 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8241 EVEX_V256;
8242 }
8243}
8244
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008245//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8246// op(reg_vec2,mem_vec,imm)
8247// op(reg_vec2,broadcast(eltVt),imm)
8248//all instruction created with FROUND_CURRENT
8249multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008250 X86VectorVTInfo _>{
8251 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008252 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008253 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008254 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8255 (OpNode (_.VT _.RC:$src1),
8256 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008257 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008258 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008259 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8260 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8261 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8262 (OpNode (_.VT _.RC:$src1),
8263 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8264 (i32 imm:$src3),
8265 (i32 FROUND_CURRENT))>;
8266 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8267 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8268 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8269 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8270 (OpNode (_.VT _.RC:$src1),
8271 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8272 (i32 imm:$src3),
8273 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008274 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008275}
8276
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008277//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8278// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008279multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8280 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008281 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008282 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8283 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8284 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8285 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8286 (SrcInfo.VT SrcInfo.RC:$src2),
8287 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008288 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8289 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8290 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8291 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8292 (SrcInfo.VT (bitconvert
8293 (SrcInfo.LdFrag addr:$src2))),
8294 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008295 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008296}
8297
8298//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8299// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008300// op(reg_vec2,broadcast(eltVt),imm)
8301multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008302 X86VectorVTInfo _>:
8303 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8304
Craig Topper05948fb2016-08-02 05:11:15 +00008305 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008306 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8307 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8308 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8309 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8310 (OpNode (_.VT _.RC:$src1),
8311 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8312 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008313}
8314
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008315//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8316// op(reg_vec2,mem_scalar,imm)
8317//all instruction created with FROUND_CURRENT
8318multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008319 X86VectorVTInfo _> {
8320 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008321 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008322 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008323 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8324 (OpNode (_.VT _.RC:$src1),
8325 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008326 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008327 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008328 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008329 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008330 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8331 (OpNode (_.VT _.RC:$src1),
8332 (_.VT (scalar_to_vector
8333 (_.ScalarLdFrag addr:$src2))),
8334 (i32 imm:$src3),
8335 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008336 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008337}
8338
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008339//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8340multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8341 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008342 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008343 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008344 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008345 OpcodeStr, "$src3, {sae}, $src2, $src1",
8346 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008347 (OpNode (_.VT _.RC:$src1),
8348 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008349 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008350 (i32 FROUND_NO_EXC))>, EVEX_B;
8351}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008352//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8353multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8354 SDNode OpNode, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00008355 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008356 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8357 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008358 OpcodeStr, "$src3, {sae}, $src2, $src1",
8359 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008360 (OpNode (_.VT _.RC:$src1),
8361 (_.VT _.RC:$src2),
8362 (i32 imm:$src3),
8363 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008364}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008365
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008366multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8367 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008368 let Predicates = [prd] in {
8369 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008370 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008371 EVEX_V512;
8372
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008373 }
8374 let Predicates = [prd, HasVLX] in {
8375 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008376 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008377 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008378 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008379 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008380}
8381
Igor Breger2ae0fe32015-08-31 11:14:02 +00008382multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8383 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8384 let Predicates = [HasBWI] in {
8385 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8386 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8387 }
8388 let Predicates = [HasBWI, HasVLX] in {
8389 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8390 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8391 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8392 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8393 }
8394}
8395
Igor Breger00d9f842015-06-08 14:03:17 +00008396multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8397 bits<8> opc, SDNode OpNode>{
8398 let Predicates = [HasAVX512] in {
8399 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8400 }
8401 let Predicates = [HasAVX512, HasVLX] in {
8402 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8403 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8404 }
8405}
8406
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008407multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8408 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8409 let Predicates = [prd] in {
8410 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8411 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008412 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008413}
8414
Igor Breger1e58e8a2015-09-02 11:18:55 +00008415multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8416 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8417 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8418 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8419 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8420 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008421}
8422
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008423
Igor Breger1e58e8a2015-09-02 11:18:55 +00008424defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8425 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8426defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8427 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8428defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8429 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8430
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008431
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008432defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8433 0x50, X86VRange, HasDQI>,
8434 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8435defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8436 0x50, X86VRange, HasDQI>,
8437 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8438
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008439defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8440 0x51, X86VRange, HasDQI>,
8441 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8442defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8443 0x51, X86VRange, HasDQI>,
8444 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8445
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008446defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8447 0x57, X86Reduces, HasDQI>,
8448 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8449defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8450 0x57, X86Reduces, HasDQI>,
8451 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008452
Igor Breger1e58e8a2015-09-02 11:18:55 +00008453defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8454 0x27, X86GetMants, HasAVX512>,
8455 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8456defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8457 0x27, X86GetMants, HasAVX512>,
8458 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8459
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008460multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8461 bits<8> opc, SDNode OpNode = X86Shuf128>{
8462 let Predicates = [HasAVX512] in {
8463 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8464
8465 }
8466 let Predicates = [HasAVX512, HasVLX] in {
8467 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8468 }
8469}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008470let Predicates = [HasAVX512] in {
8471def : Pat<(v16f32 (ffloor VR512:$src)),
8472 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8473def : Pat<(v16f32 (fnearbyint VR512:$src)),
8474 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8475def : Pat<(v16f32 (fceil VR512:$src)),
8476 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8477def : Pat<(v16f32 (frint VR512:$src)),
8478 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8479def : Pat<(v16f32 (ftrunc VR512:$src)),
8480 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8481
8482def : Pat<(v8f64 (ffloor VR512:$src)),
8483 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8484def : Pat<(v8f64 (fnearbyint VR512:$src)),
8485 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8486def : Pat<(v8f64 (fceil VR512:$src)),
8487 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8488def : Pat<(v8f64 (frint VR512:$src)),
8489 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8490def : Pat<(v8f64 (ftrunc VR512:$src)),
8491 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8492}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008493
8494defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8495 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8496defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8497 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8498defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8499 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8500defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8501 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008502
Craig Topperb561e662017-01-19 02:34:29 +00008503let Predicates = [HasAVX512] in {
8504// Provide fallback in case the load node that is used in the broadcast
8505// patterns above is used by additional users, which prevents the pattern
8506// selection.
8507def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
8508 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8509 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8510 0)>;
8511def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
8512 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8513 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8514 0)>;
8515
8516def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
8517 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8518 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8519 0)>;
8520def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
8521 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8522 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8523 0)>;
8524
8525def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
8526 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8527 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8528 0)>;
8529
8530def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
8531 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8532 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8533 0)>;
8534}
8535
Craig Topperc48fa892015-12-27 19:45:21 +00008536multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008537 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8538 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008539}
8540
Craig Topperc48fa892015-12-27 19:45:21 +00008541defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008542 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008543defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008544 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008545
Craig Topper7a299302016-06-09 07:06:38 +00008546multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008547 let Predicates = p in
8548 def NAME#_.VTName#rri:
8549 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8550 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8551 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8552}
8553
Craig Topper7a299302016-06-09 07:06:38 +00008554multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8555 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8556 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8557 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008558
Craig Topper7a299302016-06-09 07:06:38 +00008559defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008560 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008561 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8562 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8563 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8564 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8565 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008566 EVEX_CD8<8, CD8VF>;
8567
Igor Bregerf3ded812015-08-31 13:09:30 +00008568defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8569 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8570
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008571multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8572 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008573 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008574 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008575 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008576 "$src1", "$src1",
8577 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8578
Craig Toppere1cac152016-06-07 07:27:54 +00008579 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8580 (ins _.MemOp:$src1), OpcodeStr,
8581 "$src1", "$src1",
8582 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8583 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008584 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008585}
8586
8587multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8588 X86VectorVTInfo _> :
8589 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008590 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8591 (ins _.ScalarMemOp:$src1), OpcodeStr,
8592 "${src1}"##_.BroadcastStr,
8593 "${src1}"##_.BroadcastStr,
8594 (_.VT (OpNode (X86VBroadcast
8595 (_.ScalarLdFrag addr:$src1))))>,
8596 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008597}
8598
8599multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8600 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8601 let Predicates = [prd] in
8602 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8603
8604 let Predicates = [prd, HasVLX] in {
8605 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8606 EVEX_V256;
8607 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8608 EVEX_V128;
8609 }
8610}
8611
8612multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8613 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8614 let Predicates = [prd] in
8615 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8616 EVEX_V512;
8617
8618 let Predicates = [prd, HasVLX] in {
8619 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8620 EVEX_V256;
8621 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8622 EVEX_V128;
8623 }
8624}
8625
8626multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8627 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008628 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008629 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008630 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8631 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008632}
8633
8634multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8635 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008636 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8637 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008638}
8639
8640multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8641 bits<8> opc_d, bits<8> opc_q,
8642 string OpcodeStr, SDNode OpNode> {
8643 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8644 HasAVX512>,
8645 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8646 HasBWI>;
8647}
8648
Simon Pilgrimcf2da962017-03-14 21:26:58 +00008649defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>;
Igor Bregerf2460112015-07-26 14:41:44 +00008650
Simon Pilgrimfea153f2017-05-06 19:11:59 +00008651// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
8652let Predicates = [HasAVX512, NoVLX] in {
8653 def : Pat<(v4i64 (abs VR256X:$src)),
8654 (EXTRACT_SUBREG
8655 (VPABSQZrr
8656 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
8657 sub_ymm)>;
8658 def : Pat<(v2i64 (abs VR128X:$src)),
8659 (EXTRACT_SUBREG
8660 (VPABSQZrr
8661 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
8662 sub_xmm)>;
8663}
8664
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008665multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8666
8667 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008668}
8669
8670defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8671defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8672
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00008673// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
8674let Predicates = [HasCDI, NoVLX] in {
8675 def : Pat<(v4i64 (ctlz VR256X:$src)),
8676 (EXTRACT_SUBREG
8677 (VPLZCNTQZrr
8678 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
8679 sub_ymm)>;
8680 def : Pat<(v2i64 (ctlz VR128X:$src)),
8681 (EXTRACT_SUBREG
8682 (VPLZCNTQZrr
8683 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
8684 sub_xmm)>;
8685
8686 def : Pat<(v8i32 (ctlz VR256X:$src)),
8687 (EXTRACT_SUBREG
8688 (VPLZCNTDZrr
8689 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
8690 sub_ymm)>;
8691 def : Pat<(v4i32 (ctlz VR128X:$src)),
8692 (EXTRACT_SUBREG
8693 (VPLZCNTDZrr
8694 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
8695 sub_xmm)>;
8696}
8697
Igor Breger24cab0f2015-11-16 07:22:00 +00008698//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00008699// Counts number of ones - VPOPCNTD and VPOPCNTQ
8700//===---------------------------------------------------------------------===//
8701
8702multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo VTInfo> {
8703 let Predicates = [HasVPOPCNTDQ] in
8704 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, VTInfo>, EVEX_V512;
8705}
8706
8707// Use 512bit version to implement 128/256 bit.
8708multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
8709 let Predicates = [prd] in {
8710 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
8711 (EXTRACT_SUBREG
8712 (!cast<Instruction>(NAME # "Zrr")
8713 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
8714 _.info256.RC:$src1,
8715 _.info256.SubRegIdx)),
8716 _.info256.SubRegIdx)>;
8717
8718 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
8719 (EXTRACT_SUBREG
8720 (!cast<Instruction>(NAME # "Zrr")
8721 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
8722 _.info128.RC:$src1,
8723 _.info128.SubRegIdx)),
8724 _.info128.SubRegIdx)>;
8725 }
8726}
8727
8728defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", v16i32_info>,
8729 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
8730defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", v8i64_info>,
8731 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
8732
8733//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00008734// Replicate Single FP - MOVSHDUP and MOVSLDUP
8735//===---------------------------------------------------------------------===//
8736multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8737 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8738 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008739}
8740
8741defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8742defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008743
8744//===----------------------------------------------------------------------===//
8745// AVX-512 - MOVDDUP
8746//===----------------------------------------------------------------------===//
8747
8748multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8749 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008750 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00008751 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8752 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8753 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008754 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8755 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8756 (_.VT (OpNode (_.VT (scalar_to_vector
8757 (_.ScalarLdFrag addr:$src)))))>,
8758 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008759 }
Igor Breger1f782962015-11-19 08:26:56 +00008760}
8761
8762multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8763 AVX512VLVectorVTInfo VTInfo> {
8764
8765 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8766
8767 let Predicates = [HasAVX512, HasVLX] in {
8768 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8769 EVEX_V256;
8770 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8771 EVEX_V128;
8772 }
8773}
8774
8775multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8776 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8777 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008778}
8779
8780defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8781
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008782let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008783def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008784 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008785def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008786 (VMOVDDUPZ128rm addr:$src)>;
8787def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8788 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00008789
8790def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8791 (v2f64 VR128X:$src0)),
8792 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8793def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8794 (bitconvert (v4i32 immAllZerosV))),
8795 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
8796
8797def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8798 (v2f64 VR128X:$src0)),
8799 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
8800 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8801def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8802 (bitconvert (v4i32 immAllZerosV))),
8803 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8804
8805def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8806 (v2f64 VR128X:$src0)),
8807 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8808def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8809 (bitconvert (v4i32 immAllZerosV))),
8810 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008811}
Igor Breger1f782962015-11-19 08:26:56 +00008812
Igor Bregerf2460112015-07-26 14:41:44 +00008813//===----------------------------------------------------------------------===//
8814// AVX-512 - Unpack Instructions
8815//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008816defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8817 SSE_ALU_ITINS_S>;
8818defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8819 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008820
8821defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8822 SSE_INTALU_ITINS_P, HasBWI>;
8823defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8824 SSE_INTALU_ITINS_P, HasBWI>;
8825defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8826 SSE_INTALU_ITINS_P, HasBWI>;
8827defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8828 SSE_INTALU_ITINS_P, HasBWI>;
8829
8830defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8831 SSE_INTALU_ITINS_P, HasAVX512>;
8832defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8833 SSE_INTALU_ITINS_P, HasAVX512>;
8834defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8835 SSE_INTALU_ITINS_P, HasAVX512>;
8836defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8837 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008838
8839//===----------------------------------------------------------------------===//
8840// AVX-512 - Extract & Insert Integer Instructions
8841//===----------------------------------------------------------------------===//
8842
8843multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8844 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008845 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8846 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8847 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8848 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8849 imm:$src2)))),
8850 addr:$dst)]>,
8851 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008852}
8853
8854multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8855 let Predicates = [HasBWI] in {
8856 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8857 (ins _.RC:$src1, u8imm:$src2),
8858 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8859 [(set GR32orGR64:$dst,
8860 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8861 EVEX, TAPD;
8862
8863 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8864 }
8865}
8866
8867multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8868 let Predicates = [HasBWI] in {
8869 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8870 (ins _.RC:$src1, u8imm:$src2),
8871 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8872 [(set GR32orGR64:$dst,
8873 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8874 EVEX, PD;
8875
Craig Topper99f6b622016-05-01 01:03:56 +00008876 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008877 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8878 (ins _.RC:$src1, u8imm:$src2),
8879 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00008880 EVEX, TAPD, FoldGenData<NAME#rr>;
Igor Breger55747302015-11-18 08:46:16 +00008881
Igor Bregerdefab3c2015-10-08 12:55:01 +00008882 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8883 }
8884}
8885
8886multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8887 RegisterClass GRC> {
8888 let Predicates = [HasDQI] in {
8889 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8890 (ins _.RC:$src1, u8imm:$src2),
8891 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8892 [(set GRC:$dst,
8893 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8894 EVEX, TAPD;
8895
Craig Toppere1cac152016-06-07 07:27:54 +00008896 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8897 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8898 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8899 [(store (extractelt (_.VT _.RC:$src1),
8900 imm:$src2),addr:$dst)]>,
8901 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008902 }
8903}
8904
8905defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8906defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8907defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8908defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8909
8910multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8911 X86VectorVTInfo _, PatFrag LdFrag> {
8912 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8913 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8914 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8915 [(set _.RC:$dst,
8916 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8917 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8918}
8919
8920multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8921 X86VectorVTInfo _, PatFrag LdFrag> {
8922 let Predicates = [HasBWI] in {
8923 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8924 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8925 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8926 [(set _.RC:$dst,
8927 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8928
8929 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8930 }
8931}
8932
8933multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8934 X86VectorVTInfo _, RegisterClass GRC> {
8935 let Predicates = [HasDQI] in {
8936 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8937 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8938 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8939 [(set _.RC:$dst,
8940 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8941 EVEX_4V, TAPD;
8942
8943 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8944 _.ScalarLdFrag>, TAPD;
8945 }
8946}
8947
8948defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8949 extloadi8>, TAPD;
8950defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8951 extloadi16>, PD;
8952defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8953defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008954//===----------------------------------------------------------------------===//
8955// VSHUFPS - VSHUFPD Operations
8956//===----------------------------------------------------------------------===//
8957multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8958 AVX512VLVectorVTInfo VTInfo_FP>{
8959 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8960 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8961 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008962}
8963
8964defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8965defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008966//===----------------------------------------------------------------------===//
8967// AVX-512 - Byte shift Left/Right
8968//===----------------------------------------------------------------------===//
8969
8970multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8971 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8972 def rr : AVX512<opc, MRMr,
8973 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8974 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8975 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008976 def rm : AVX512<opc, MRMm,
8977 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8978 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8979 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008980 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8981 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008982}
8983
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008984multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008985 Format MRMm, string OpcodeStr, Predicate prd>{
8986 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008987 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008988 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008989 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008990 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008991 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008992 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008993 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008994 }
8995}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008996defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008997 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008998defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008999 HasBWI>, AVX512PDIi8Base, EVEX_4V;
9000
9001
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009002multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00009003 string OpcodeStr, X86VectorVTInfo _dst,
9004 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009005 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00009006 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00009007 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00009008 [(set _dst.RC:$dst,(_dst.VT
9009 (OpNode (_src.VT _src.RC:$src1),
9010 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009011 def rm : AVX512BI<opc, MRMSrcMem,
9012 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
9013 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9014 [(set _dst.RC:$dst,(_dst.VT
9015 (OpNode (_src.VT _src.RC:$src1),
9016 (_src.VT (bitconvert
9017 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009018}
9019
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009020multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009021 string OpcodeStr, Predicate prd> {
9022 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00009023 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
9024 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009025 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00009026 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
9027 v32i8x_info>, EVEX_V256;
9028 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
9029 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009030 }
9031}
9032
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009033defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009034 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009035
Craig Topper4e794c72017-02-19 19:36:58 +00009036// Transforms to swizzle an immediate to enable better matching when
9037// memory operand isn't in the right place.
9038def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
9039 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
9040 uint8_t Imm = N->getZExtValue();
9041 // Swap bits 1/4 and 3/6.
9042 uint8_t NewImm = Imm & 0xa5;
9043 if (Imm & 0x02) NewImm |= 0x10;
9044 if (Imm & 0x10) NewImm |= 0x02;
9045 if (Imm & 0x08) NewImm |= 0x40;
9046 if (Imm & 0x40) NewImm |= 0x08;
9047 return getI8Imm(NewImm, SDLoc(N));
9048}]>;
9049def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
9050 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9051 uint8_t Imm = N->getZExtValue();
9052 // Swap bits 2/4 and 3/5.
9053 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00009054 if (Imm & 0x04) NewImm |= 0x10;
9055 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00009056 if (Imm & 0x08) NewImm |= 0x20;
9057 if (Imm & 0x20) NewImm |= 0x08;
9058 return getI8Imm(NewImm, SDLoc(N));
9059}]>;
Craig Topper48905772017-02-19 21:32:15 +00009060def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
9061 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9062 uint8_t Imm = N->getZExtValue();
9063 // Swap bits 1/2 and 5/6.
9064 uint8_t NewImm = Imm & 0x99;
9065 if (Imm & 0x02) NewImm |= 0x04;
9066 if (Imm & 0x04) NewImm |= 0x02;
9067 if (Imm & 0x20) NewImm |= 0x40;
9068 if (Imm & 0x40) NewImm |= 0x20;
9069 return getI8Imm(NewImm, SDLoc(N));
9070}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009071def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
9072 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
9073 uint8_t Imm = N->getZExtValue();
9074 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
9075 uint8_t NewImm = Imm & 0x81;
9076 if (Imm & 0x02) NewImm |= 0x04;
9077 if (Imm & 0x04) NewImm |= 0x10;
9078 if (Imm & 0x08) NewImm |= 0x40;
9079 if (Imm & 0x10) NewImm |= 0x02;
9080 if (Imm & 0x20) NewImm |= 0x08;
9081 if (Imm & 0x40) NewImm |= 0x20;
9082 return getI8Imm(NewImm, SDLoc(N));
9083}]>;
9084def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
9085 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
9086 uint8_t Imm = N->getZExtValue();
9087 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
9088 uint8_t NewImm = Imm & 0x81;
9089 if (Imm & 0x02) NewImm |= 0x10;
9090 if (Imm & 0x04) NewImm |= 0x02;
9091 if (Imm & 0x08) NewImm |= 0x20;
9092 if (Imm & 0x10) NewImm |= 0x04;
9093 if (Imm & 0x20) NewImm |= 0x40;
9094 if (Imm & 0x40) NewImm |= 0x08;
9095 return getI8Imm(NewImm, SDLoc(N));
9096}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00009097
Igor Bregerb4bb1902015-10-15 12:33:24 +00009098multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009099 X86VectorVTInfo _>{
9100 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00009101 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9102 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00009103 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00009104 (OpNode (_.VT _.RC:$src1),
9105 (_.VT _.RC:$src2),
9106 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00009107 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00009108 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9109 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
9110 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
9111 (OpNode (_.VT _.RC:$src1),
9112 (_.VT _.RC:$src2),
9113 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009114 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00009115 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
9116 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9117 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
9118 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9119 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9120 (OpNode (_.VT _.RC:$src1),
9121 (_.VT _.RC:$src2),
9122 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009123 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00009124 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009125 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00009126
9127 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00009128 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9129 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9130 _.RC:$src1)),
9131 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9132 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9133 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9134 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9135 _.RC:$src1)),
9136 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9137 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009138
9139 // Additional patterns for matching loads in other positions.
9140 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9141 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9142 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9143 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9144 def : Pat<(_.VT (OpNode _.RC:$src1,
9145 (bitconvert (_.LdFrag addr:$src3)),
9146 _.RC:$src2, (i8 imm:$src4))),
9147 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9148 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9149
9150 // Additional patterns for matching zero masking with loads in other
9151 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009152 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9153 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9154 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9155 _.ImmAllZerosV)),
9156 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9157 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9158 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9159 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9160 _.RC:$src2, (i8 imm:$src4)),
9161 _.ImmAllZerosV)),
9162 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9163 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009164
9165 // Additional patterns for matching masked loads with different
9166 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009167 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9168 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9169 _.RC:$src2, (i8 imm:$src4)),
9170 _.RC:$src1)),
9171 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9172 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009173 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9174 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9175 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9176 _.RC:$src1)),
9177 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9178 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9179 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9180 (OpNode _.RC:$src2, _.RC:$src1,
9181 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9182 _.RC:$src1)),
9183 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9184 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9185 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9186 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9187 _.RC:$src1, (i8 imm:$src4)),
9188 _.RC:$src1)),
9189 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9190 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9191 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9192 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9193 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9194 _.RC:$src1)),
9195 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9196 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009197
9198 // Additional patterns for matching broadcasts in other positions.
9199 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9200 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9201 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9202 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9203 def : Pat<(_.VT (OpNode _.RC:$src1,
9204 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9205 _.RC:$src2, (i8 imm:$src4))),
9206 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9207 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9208
9209 // Additional patterns for matching zero masking with broadcasts in other
9210 // positions.
9211 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9212 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9213 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9214 _.ImmAllZerosV)),
9215 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9216 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9217 (VPTERNLOG321_imm8 imm:$src4))>;
9218 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9219 (OpNode _.RC:$src1,
9220 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9221 _.RC:$src2, (i8 imm:$src4)),
9222 _.ImmAllZerosV)),
9223 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9224 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9225 (VPTERNLOG132_imm8 imm:$src4))>;
9226
9227 // Additional patterns for matching masked broadcasts with different
9228 // operand orders.
9229 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9230 (OpNode _.RC:$src1,
9231 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9232 _.RC:$src2, (i8 imm:$src4)),
9233 _.RC:$src1)),
9234 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9235 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +00009236 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9237 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9238 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9239 _.RC:$src1)),
9240 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9241 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9242 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9243 (OpNode _.RC:$src2, _.RC:$src1,
9244 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9245 (i8 imm:$src4)), _.RC:$src1)),
9246 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9247 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9248 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9249 (OpNode _.RC:$src2,
9250 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9251 _.RC:$src1, (i8 imm:$src4)),
9252 _.RC:$src1)),
9253 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9254 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9255 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9256 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9257 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9258 _.RC:$src1)),
9259 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9260 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009261}
9262
9263multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
9264 let Predicates = [HasAVX512] in
9265 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
9266 let Predicates = [HasAVX512, HasVLX] in {
9267 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
9268 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
9269 }
9270}
9271
9272defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
9273defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
9274
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009275//===----------------------------------------------------------------------===//
9276// AVX-512 - FixupImm
9277//===----------------------------------------------------------------------===//
9278
9279multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009280 X86VectorVTInfo _>{
9281 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009282 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9283 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9284 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9285 (OpNode (_.VT _.RC:$src1),
9286 (_.VT _.RC:$src2),
9287 (_.IntVT _.RC:$src3),
9288 (i32 imm:$src4),
9289 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009290 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9291 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9292 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9293 (OpNode (_.VT _.RC:$src1),
9294 (_.VT _.RC:$src2),
9295 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9296 (i32 imm:$src4),
9297 (i32 FROUND_CURRENT))>;
9298 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9299 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9300 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9301 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9302 (OpNode (_.VT _.RC:$src1),
9303 (_.VT _.RC:$src2),
9304 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9305 (i32 imm:$src4),
9306 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009307 } // Constraints = "$src1 = $dst"
9308}
9309
9310multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009311 SDNode OpNode, X86VectorVTInfo _>{
9312let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009313 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9314 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009315 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009316 "$src2, $src3, {sae}, $src4",
9317 (OpNode (_.VT _.RC:$src1),
9318 (_.VT _.RC:$src2),
9319 (_.IntVT _.RC:$src3),
9320 (i32 imm:$src4),
9321 (i32 FROUND_NO_EXC))>, EVEX_B;
9322 }
9323}
9324
9325multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9326 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009327 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9328 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009329 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9330 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9331 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9332 (OpNode (_.VT _.RC:$src1),
9333 (_.VT _.RC:$src2),
9334 (_src3VT.VT _src3VT.RC:$src3),
9335 (i32 imm:$src4),
9336 (i32 FROUND_CURRENT))>;
9337
9338 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9339 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9340 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9341 "$src2, $src3, {sae}, $src4",
9342 (OpNode (_.VT _.RC:$src1),
9343 (_.VT _.RC:$src2),
9344 (_src3VT.VT _src3VT.RC:$src3),
9345 (i32 imm:$src4),
9346 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009347 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9348 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9349 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9350 (OpNode (_.VT _.RC:$src1),
9351 (_.VT _.RC:$src2),
9352 (_src3VT.VT (scalar_to_vector
9353 (_src3VT.ScalarLdFrag addr:$src3))),
9354 (i32 imm:$src4),
9355 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009356 }
9357}
9358
9359multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9360 let Predicates = [HasAVX512] in
9361 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9362 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9363 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9364 let Predicates = [HasAVX512, HasVLX] in {
9365 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9366 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9367 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9368 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9369 }
9370}
9371
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009372defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9373 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009374 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009375defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9376 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009377 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009378defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009379 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009380defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009381 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009382
9383
9384
9385// Patterns used to select SSE scalar fp arithmetic instructions from
9386// either:
9387//
9388// (1) a scalar fp operation followed by a blend
9389//
9390// The effect is that the backend no longer emits unnecessary vector
9391// insert instructions immediately after SSE scalar fp instructions
9392// like addss or mulss.
9393//
9394// For example, given the following code:
9395// __m128 foo(__m128 A, __m128 B) {
9396// A[0] += B[0];
9397// return A;
9398// }
9399//
9400// Previously we generated:
9401// addss %xmm0, %xmm1
9402// movss %xmm1, %xmm0
9403//
9404// We now generate:
9405// addss %xmm1, %xmm0
9406//
9407// (2) a vector packed single/double fp operation followed by a vector insert
9408//
9409// The effect is that the backend converts the packed fp instruction
9410// followed by a vector insert into a single SSE scalar fp instruction.
9411//
9412// For example, given the following code:
9413// __m128 foo(__m128 A, __m128 B) {
9414// __m128 C = A + B;
9415// return (__m128) {c[0], a[1], a[2], a[3]};
9416// }
9417//
9418// Previously we generated:
9419// addps %xmm0, %xmm1
9420// movss %xmm1, %xmm0
9421//
9422// We now generate:
9423// addss %xmm1, %xmm0
9424
9425// TODO: Some canonicalization in lowering would simplify the number of
9426// patterns we have to try to match.
9427multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9428 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009429 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009430 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9431 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9432 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009433 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009434 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009435
Craig Topper5625d242016-07-29 06:06:00 +00009436 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009437 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9438 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9439 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009440 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009441 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009442
9443 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009444 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9445 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009446 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9447
9448 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009449 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
9450 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009451 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009452
9453 // extracted masked scalar math op with insert via movss
9454 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9455 (scalar_to_vector
9456 (X86selects VK1WM:$mask,
9457 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9458 FR32X:$src2),
9459 FR32X:$src0))),
9460 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9461 VK1WM:$mask, v4f32:$src1,
9462 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009463 }
9464}
9465
9466defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9467defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9468defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9469defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9470
9471multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9472 let Predicates = [HasAVX512] in {
9473 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009474 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9475 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9476 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009477 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009478 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009479
9480 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009481 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9482 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9483 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009484 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009485 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009486
9487 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009488 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9489 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009490 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9491
9492 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009493 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
9494 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009495 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009496
9497 // extracted masked scalar math op with insert via movss
9498 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9499 (scalar_to_vector
9500 (X86selects VK1WM:$mask,
9501 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9502 FR64X:$src2),
9503 FR64X:$src0))),
9504 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9505 VK1WM:$mask, v2f64:$src1,
9506 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009507 }
9508}
9509
9510defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9511defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9512defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9513defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;