blob: c38c13bb97571cf182004f39dda2ac49cbe37416 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // Suffix used in the instruction mnemonic.
38 string Suffix = suffix;
39
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000040 // VTName is a string name for vector VT. For vector types it will be
41 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
42 // It is a little bit complex for scalar types, where NumElts = 1.
43 // In this case we build v4f32 or v2f64
44 string VTName = "v" # !if (!eq (NumElts, 1),
45 !if (!eq (EltVT.Size, 32), 4,
46 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000047
Adam Nemet5ed17da2014-08-21 19:50:07 +000048 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000049 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000050
51 string EltTypeName = !cast<string>(EltVT);
52 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000053 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
54 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000055
56 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000057 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // Size of RC in bits, e.g. 512 for VR512.
60 int Size = VT.Size;
61
62 // The corresponding memory operand, e.g. i512mem for VR512.
63 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000065 // FP scalar memory operand for intrinsics - ssmem/sdmem.
66 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
67 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000068
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000076 !if (!eq (Size, 512), "v8i64",
77 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000078
79 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (TypeVariantName, "i"),
81 !if (!eq (Size, 128), "v2i64",
82 !if (!eq (Size, 256), "v4i64",
83 !if (!eq (Size, 512), "v8i64",
84 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000085
Robert Khasanov2ea081d2014-08-25 14:49:34 +000086 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000087
Craig Topperd9fe6642017-02-21 04:26:10 +000088 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
89 !cast<ComplexPattern>("sse_load_f32"),
90 !if (!eq (EltTypeName, "f64"),
91 !cast<ComplexPattern>("sse_load_f64"),
92 ?));
93
Adam Nemet5ed17da2014-08-21 19:50:07 +000094 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000095 // Note: For EltSize < 32, FloatVT is illegal and TableGen
96 // fails to compile, so we choose FloatVT = VT
97 ValueType FloatVT = !cast<ValueType>(
98 !if (!eq (!srl(EltSize,5),0),
99 VTName,
100 !if (!eq(TypeVariantName, "i"),
101 "v" # NumElts # "f" # EltSize,
102 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000103
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000104 ValueType IntVT = !cast<ValueType>(
105 !if (!eq (!srl(EltSize,5),0),
106 VTName,
107 !if (!eq(TypeVariantName, "f"),
108 "v" # NumElts # "i" # EltSize,
109 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000110 // The string to specify embedded broadcast in assembly.
111 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000112
Adam Nemet449b3f02014-10-15 23:42:09 +0000113 // 8-bit compressed displacement tuple/subvector format. This is only
114 // defined for NumElts <= 8.
115 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
116 !cast<CD8VForm>("CD8VT" # NumElts), ?);
117
Adam Nemet55536c62014-09-25 23:48:45 +0000118 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
119 !if (!eq (Size, 256), sub_ymm, ?));
120
121 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
122 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
123 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000124
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000125 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
126
Craig Topperabe80cc2016-08-28 06:06:28 +0000127 // A vector tye of the same width with element type i64. This is used to
128 // create patterns for logic ops.
129 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
130
Adam Nemet09377232014-10-08 23:25:31 +0000131 // A vector type of the same width with element type i32. This is used to
132 // create the canonical constant zero node ImmAllZerosV.
133 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
134 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000135
136 string ZSuffix = !if (!eq (Size, 128), "Z128",
137 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000138}
139
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000140def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
141def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000142def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
143def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000144def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
145def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000146
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000147// "x" in v32i8x_info means RC = VR256X
148def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
149def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
150def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
151def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000152def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
153def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000154
155def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
156def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
157def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
158def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000159def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
160def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000161
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000162// We map scalar types to the smallest (128-bit) vector type
163// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000164def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
165def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000166def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
167def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
168
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000169class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
170 X86VectorVTInfo i128> {
171 X86VectorVTInfo info512 = i512;
172 X86VectorVTInfo info256 = i256;
173 X86VectorVTInfo info128 = i128;
174}
175
176def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
177 v16i8x_info>;
178def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
179 v8i16x_info>;
180def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
181 v4i32x_info>;
182def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
183 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000184def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
185 v4f32x_info>;
186def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
187 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000188
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000189// This multiclass generates the masking variants from the non-masking
190// variant. It only provides the assembly pieces for the masking variants.
191// It assumes custom ISel patterns for masking which can be provided as
192// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000193multiclass AVX512_maskable_custom<bits<8> O, Format F,
194 dag Outs,
195 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
196 string OpcodeStr,
197 string AttSrcAsm, string IntelSrcAsm,
198 list<dag> Pattern,
199 list<dag> MaskingPattern,
200 list<dag> ZeroMaskingPattern,
201 string MaskingConstraint = "",
202 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000203 bit IsCommutable = 0,
204 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000205 let isCommutable = IsCommutable in
206 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000208 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 Pattern, itin>;
210
211 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000212 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000213 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000214 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
215 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000216 MaskingPattern, itin>,
217 EVEX_K {
218 // In case of the 3src subclass this is overridden with a let.
219 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000220 }
221
222 // Zero mask does not add any restrictions to commute operands transformation.
223 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000224 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000225 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000226 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
227 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000228 ZeroMaskingPattern,
229 itin>,
230 EVEX_KZ;
231}
232
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000233
Adam Nemet34801422014-10-08 23:25:39 +0000234// Common base class of AVX512_maskable and AVX512_maskable_3src.
235multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
236 dag Outs,
237 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
238 string OpcodeStr,
239 string AttSrcAsm, string IntelSrcAsm,
240 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000242 string MaskingConstraint = "",
243 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000244 bit IsCommutable = 0,
245 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000246 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
247 AttSrcAsm, IntelSrcAsm,
248 [(set _.RC:$dst, RHS)],
249 [(set _.RC:$dst, MaskingRHS)],
250 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000251 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000252 MaskingConstraint, NoItinerary, IsCommutable,
253 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000254
Ayman Musa6e670cf2017-02-23 07:24:21 +0000255// Similar to AVX512_maskable_common, but with scalar types.
256multiclass AVX512_maskable_fp_common<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs,
258 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
259 string OpcodeStr,
260 string AttSrcAsm, string IntelSrcAsm,
261 SDNode Select = vselect,
262 string MaskingConstraint = "",
263 InstrItinClass itin = NoItinerary,
264 bit IsCommutable = 0,
265 bit IsKCommutable = 0> :
266 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
267 AttSrcAsm, IntelSrcAsm,
268 [], [], [],
269 MaskingConstraint, NoItinerary, IsCommutable,
270 IsKCommutable>;
271
Adam Nemet2e91ee52014-08-14 17:13:19 +0000272// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000273// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000274// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000275multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
276 dag Outs, dag Ins, string OpcodeStr,
277 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000278 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000279 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000280 bit IsCommutable = 0, bit IsKCommutable = 0,
281 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000282 AVX512_maskable_common<O, F, _, Outs, Ins,
283 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
284 !con((ins _.KRCWM:$mask), Ins),
285 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000286 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000287 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000288
289// This multiclass generates the unconditional/non-masking, the masking and
290// the zero-masking variant of the scalar instruction.
291multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
292 dag Outs, dag Ins, string OpcodeStr,
293 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000294 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000295 InstrItinClass itin = NoItinerary,
296 bit IsCommutable = 0> :
297 AVX512_maskable_common<O, F, _, Outs, Ins,
298 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
299 !con((ins _.KRCWM:$mask), Ins),
300 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000301 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
302 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000303
Adam Nemet34801422014-10-08 23:25:39 +0000304// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000305// ($src1) is already tied to $dst so we just use that for the preserved
306// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
307// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000308multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
309 dag Outs, dag NonTiedIns, string OpcodeStr,
310 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000311 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000312 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000313 AVX512_maskable_common<O, F, _, Outs,
314 !con((ins _.RC:$src1), NonTiedIns),
315 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
316 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
317 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000318 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
319 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000320
Igor Breger15820b02015-07-01 13:24:28 +0000321multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
322 dag Outs, dag NonTiedIns, string OpcodeStr,
323 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000324 dag RHS, bit IsCommutable = 0,
325 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000326 AVX512_maskable_common<O, F, _, Outs,
327 !con((ins _.RC:$src1), NonTiedIns),
328 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
329 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
330 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000331 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000332 X86selects, "", NoItinerary, IsCommutable,
333 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000334
Adam Nemet34801422014-10-08 23:25:39 +0000335multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
336 dag Outs, dag Ins,
337 string OpcodeStr,
338 string AttSrcAsm, string IntelSrcAsm,
339 list<dag> Pattern> :
340 AVX512_maskable_custom<O, F, Outs, Ins,
341 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
342 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000343 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000344 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000345
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000346
347// Instruction with mask that puts result in mask register,
348// like "compare" and "vptest"
349multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
350 dag Outs,
351 dag Ins, dag MaskingIns,
352 string OpcodeStr,
353 string AttSrcAsm, string IntelSrcAsm,
354 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 list<dag> MaskingPattern,
356 bit IsCommutable = 0> {
357 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000358 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000359 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
360 "$dst, "#IntelSrcAsm#"}",
361 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000362
363 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000364 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
365 "$dst {${mask}}, "#IntelSrcAsm#"}",
366 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000367}
368
369multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
370 dag Outs,
371 dag Ins, dag MaskingIns,
372 string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000374 dag RHS, dag MaskingRHS,
375 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000376 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
377 AttSrcAsm, IntelSrcAsm,
378 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000379 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000380
381multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000384 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000385 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
386 !con((ins _.KRCWM:$mask), Ins),
387 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000388 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000389
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000390multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
391 dag Outs, dag Ins, string OpcodeStr,
392 string AttSrcAsm, string IntelSrcAsm> :
393 AVX512_maskable_custom_cmp<O, F, Outs,
394 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000395 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000396
Craig Topperabe80cc2016-08-28 06:06:28 +0000397// This multiclass generates the unconditional/non-masking, the masking and
398// the zero-masking variant of the vector instruction. In the masking case, the
399// perserved vector elements come from a new dummy input operand tied to $dst.
400multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
401 dag Outs, dag Ins, string OpcodeStr,
402 string AttSrcAsm, string IntelSrcAsm,
403 dag RHS, dag MaskedRHS,
404 InstrItinClass itin = NoItinerary,
405 bit IsCommutable = 0, SDNode Select = vselect> :
406 AVX512_maskable_custom<O, F, Outs, Ins,
407 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
408 !con((ins _.KRCWM:$mask), Ins),
409 OpcodeStr, AttSrcAsm, IntelSrcAsm,
410 [(set _.RC:$dst, RHS)],
411 [(set _.RC:$dst,
412 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
413 [(set _.RC:$dst,
414 (Select _.KRCWM:$mask, MaskedRHS,
415 _.ImmAllZerosV))],
416 "$src0 = $dst", itin, IsCommutable>;
417
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000418// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000419// no instruction is needed for the conversion.
420def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
421def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
422def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
423def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
424def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
425def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
426def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
427def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
428def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
429def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
430def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
431def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
432def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
433def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
434def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
435def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
436def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
437def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
438def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
439def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
440def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
441def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
442def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
443def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
444def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
445def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
446def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
447def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
448def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
449def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
450def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000451
Craig Topper9d9251b2016-05-08 20:10:20 +0000452// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
453// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
454// swizzled by ExecutionDepsFix to pxor.
455// We set canFoldAsLoad because this can be converted to a constant-pool
456// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000457let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000458 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000459def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000460 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000461def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
462 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000463}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000464
Craig Topper6393afc2017-01-09 02:44:34 +0000465// Alias instructions that allow VPTERNLOG to be used with a mask to create
466// a mix of all ones and all zeros elements. This is done this way to force
467// the same register to be used as input for all three sources.
468let isPseudo = 1, Predicates = [HasAVX512] in {
469def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
470 (ins VK16WM:$mask), "",
471 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
472 (v16i32 immAllOnesV),
473 (v16i32 immAllZerosV)))]>;
474def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
475 (ins VK8WM:$mask), "",
476 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
477 (bc_v8i64 (v16i32 immAllOnesV)),
478 (bc_v8i64 (v16i32 immAllZerosV))))]>;
479}
480
Craig Toppere5ce84a2016-05-08 21:33:53 +0000481let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000482 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000483def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
484 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
485def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
486 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
487}
488
Craig Topperadd9cc62016-12-18 06:23:14 +0000489// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
490// This is expanded by ExpandPostRAPseudos.
491let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000492 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000493 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
494 [(set FR32X:$dst, fp32imm0)]>;
495 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
496 [(set FR64X:$dst, fpimm0)]>;
497}
498
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000499//===----------------------------------------------------------------------===//
500// AVX-512 - VECTOR INSERT
501//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000502multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
503 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000504 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000505 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000506 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000507 "vinsert" # From.EltTypeName # "x" # From.NumElts,
508 "$src3, $src2, $src1", "$src1, $src2, $src3",
509 (vinsert_insert:$src3 (To.VT To.RC:$src1),
510 (From.VT From.RC:$src2),
511 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000512
Igor Breger0ede3cb2015-09-20 06:52:42 +0000513 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000514 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000515 "vinsert" # From.EltTypeName # "x" # From.NumElts,
516 "$src3, $src2, $src1", "$src1, $src2, $src3",
517 (vinsert_insert:$src3 (To.VT To.RC:$src1),
518 (From.VT (bitconvert (From.LdFrag addr:$src2))),
519 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
520 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000521 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000522}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000523
Igor Breger0ede3cb2015-09-20 06:52:42 +0000524multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
525 X86VectorVTInfo To, PatFrag vinsert_insert,
526 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
527 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000528 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000529 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
530 (To.VT (!cast<Instruction>(InstrStr#"rr")
531 To.RC:$src1, From.RC:$src2,
532 (INSERT_get_vinsert_imm To.RC:$ins)))>;
533
534 def : Pat<(vinsert_insert:$ins
535 (To.VT To.RC:$src1),
536 (From.VT (bitconvert (From.LdFrag addr:$src2))),
537 (iPTR imm)),
538 (To.VT (!cast<Instruction>(InstrStr#"rm")
539 To.RC:$src1, addr:$src2,
540 (INSERT_get_vinsert_imm To.RC:$ins)))>;
541 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000542}
543
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000544multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
545 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000546
547 let Predicates = [HasVLX] in
548 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
549 X86VectorVTInfo< 4, EltVT32, VR128X>,
550 X86VectorVTInfo< 8, EltVT32, VR256X>,
551 vinsert128_insert>, EVEX_V256;
552
553 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000554 X86VectorVTInfo< 4, EltVT32, VR128X>,
555 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000556 vinsert128_insert>, EVEX_V512;
557
558 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000559 X86VectorVTInfo< 4, EltVT64, VR256X>,
560 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000561 vinsert256_insert>, VEX_W, EVEX_V512;
562
563 let Predicates = [HasVLX, HasDQI] in
564 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
565 X86VectorVTInfo< 2, EltVT64, VR128X>,
566 X86VectorVTInfo< 4, EltVT64, VR256X>,
567 vinsert128_insert>, VEX_W, EVEX_V256;
568
569 let Predicates = [HasDQI] in {
570 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
571 X86VectorVTInfo< 2, EltVT64, VR128X>,
572 X86VectorVTInfo< 8, EltVT64, VR512>,
573 vinsert128_insert>, VEX_W, EVEX_V512;
574
575 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
576 X86VectorVTInfo< 8, EltVT32, VR256X>,
577 X86VectorVTInfo<16, EltVT32, VR512>,
578 vinsert256_insert>, EVEX_V512;
579 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000580}
581
Adam Nemet4e2ef472014-10-02 23:18:28 +0000582defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
583defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000584
Igor Breger0ede3cb2015-09-20 06:52:42 +0000585// Codegen pattern with the alternative types,
586// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
587defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
588 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
589defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
591
592defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
593 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
594defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
596
597defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
598 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
599defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
600 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
601
602// Codegen pattern with the alternative types insert VEC128 into VEC256
603defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
604 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
605defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
606 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
607// Codegen pattern with the alternative types insert VEC128 into VEC512
608defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
609 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
610defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
611 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
612// Codegen pattern with the alternative types insert VEC256 into VEC512
613defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
614 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
615defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
616 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
617
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000618// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000619let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000620def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000621 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000622 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000623 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000624 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000625def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000626 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000627 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000628 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000629 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
630 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000631}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000632
633//===----------------------------------------------------------------------===//
634// AVX-512 VECTOR EXTRACT
635//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000636
Igor Breger7f69a992015-09-10 12:54:54 +0000637multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000638 X86VectorVTInfo From, X86VectorVTInfo To,
639 PatFrag vextract_extract,
640 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000641
642 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
643 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
644 // vextract_extract), we interesting only in patterns without mask,
645 // intrinsics pattern match generated bellow.
646 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000647 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000648 "vextract" # To.EltTypeName # "x" # To.NumElts,
649 "$idx, $src1", "$src1, $idx",
650 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
651 (iPTR imm)))]>,
652 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000653 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000654 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000655 "vextract" # To.EltTypeName # "x" # To.NumElts #
656 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
657 [(store (To.VT (vextract_extract:$idx
658 (From.VT From.RC:$src1), (iPTR imm))),
659 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000660
Craig Toppere1cac152016-06-07 07:27:54 +0000661 let mayStore = 1, hasSideEffects = 0 in
662 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
663 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000664 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000665 "vextract" # To.EltTypeName # "x" # To.NumElts #
666 "\t{$idx, $src1, $dst {${mask}}|"
667 "$dst {${mask}}, $src1, $idx}",
668 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000669 }
Renato Golindb7ea862015-09-09 19:44:40 +0000670
Craig Topperd4e58072016-10-31 05:55:57 +0000671 def : Pat<(To.VT (vselect To.KRCWM:$mask,
672 (vextract_extract:$ext (From.VT From.RC:$src1),
673 (iPTR imm)),
674 To.RC:$src0)),
675 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
676 From.ZSuffix # "rrk")
677 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
678 (EXTRACT_get_vextract_imm To.RC:$ext))>;
679
680 def : Pat<(To.VT (vselect To.KRCWM:$mask,
681 (vextract_extract:$ext (From.VT From.RC:$src1),
682 (iPTR imm)),
683 To.ImmAllZerosV)),
684 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
685 From.ZSuffix # "rrkz")
686 To.KRCWM:$mask, From.RC:$src1,
687 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000688}
689
Igor Bregerdefab3c2015-10-08 12:55:01 +0000690// Codegen pattern for the alternative types
691multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
692 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000693 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000694 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000695 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
696 (To.VT (!cast<Instruction>(InstrStr#"rr")
697 From.RC:$src1,
698 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000699 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
700 (iPTR imm))), addr:$dst),
701 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
702 (EXTRACT_get_vextract_imm To.RC:$ext))>;
703 }
Igor Breger7f69a992015-09-10 12:54:54 +0000704}
705
706multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000707 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000708 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000709 X86VectorVTInfo<16, EltVT32, VR512>,
710 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000711 vextract128_extract,
712 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000713 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000714 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000715 X86VectorVTInfo< 8, EltVT64, VR512>,
716 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000717 vextract256_extract,
718 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000719 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
720 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000721 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000722 X86VectorVTInfo< 8, EltVT32, VR256X>,
723 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000724 vextract128_extract,
725 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000726 EVEX_V256, EVEX_CD8<32, CD8VT4>;
727 let Predicates = [HasVLX, HasDQI] in
728 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
729 X86VectorVTInfo< 4, EltVT64, VR256X>,
730 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000731 vextract128_extract,
732 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000733 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
734 let Predicates = [HasDQI] in {
735 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
736 X86VectorVTInfo< 8, EltVT64, VR512>,
737 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000738 vextract128_extract,
739 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000740 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
741 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
742 X86VectorVTInfo<16, EltVT32, VR512>,
743 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000744 vextract256_extract,
745 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000746 EVEX_V512, EVEX_CD8<32, CD8VT8>;
747 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000748}
749
Adam Nemet55536c62014-09-25 23:48:45 +0000750defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
751defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000752
Igor Bregerdefab3c2015-10-08 12:55:01 +0000753// extract_subvector codegen patterns with the alternative types.
754// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
755defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
756 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
757defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
758 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
759
760defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000761 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000762defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
763 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
764
765defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
766 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
767defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
768 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
769
Craig Topper08a68572016-05-21 22:50:04 +0000770// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000771defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
772 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
773defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
774 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
775
776// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000777defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
778 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
779defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
780 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
781// Codegen pattern with the alternative types extract VEC256 from VEC512
782defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
783 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
784defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
785 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
786
Craig Topper5f3fef82016-05-22 07:40:58 +0000787// A 128-bit subvector extract from the first 256-bit vector position
788// is a subregister copy that needs no instruction.
789def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
790 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
791def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
792 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
793def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
794 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
795def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
796 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
797def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
798 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
799def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
800 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
801
802// A 256-bit subvector extract from the first 256-bit vector position
803// is a subregister copy that needs no instruction.
804def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
805 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
806def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
807 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
808def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
809 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
810def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
811 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
812def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
813 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
814def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
815 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
816
817let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818// A 128-bit subvector insert to the first 512-bit vector position
819// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000820def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
821 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
822def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
823 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
824def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
825 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
826def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
827 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
828def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
829 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
830def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
831 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000832
Craig Topper5f3fef82016-05-22 07:40:58 +0000833// A 256-bit subvector insert to the first 512-bit vector position
834// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000835def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000836 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000837def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000838 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000839def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000840 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000841def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000842 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000843def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000844 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000845def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000846 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000847}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000848
849// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000850def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000851 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000852 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000853 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
854 EVEX;
855
Craig Topper03b849e2016-05-21 22:50:11 +0000856def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000857 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000858 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000859 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000860 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000861
862//===---------------------------------------------------------------------===//
863// AVX-512 BROADCAST
864//---
Igor Breger131008f2016-05-01 08:40:00 +0000865// broadcast with a scalar argument.
866multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
867 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +0000868 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
869 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
870 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
871 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
872 (X86VBroadcast SrcInfo.FRC:$src),
873 DestInfo.RC:$src0)),
874 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
875 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
876 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
877 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
878 (X86VBroadcast SrcInfo.FRC:$src),
879 DestInfo.ImmAllZerosV)),
880 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
881 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +0000882}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000883
Igor Breger21296d22015-10-20 11:56:42 +0000884multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
885 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000886 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000887 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
888 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
889 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
890 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000891 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000892 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000893 (DestInfo.VT (X86VBroadcast
894 (SrcInfo.ScalarLdFrag addr:$src)))>,
895 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000896 }
Craig Toppere1cac152016-06-07 07:27:54 +0000897
Craig Topper80934372016-07-16 03:42:59 +0000898 def : Pat<(DestInfo.VT (X86VBroadcast
899 (SrcInfo.VT (scalar_to_vector
900 (SrcInfo.ScalarLdFrag addr:$src))))),
901 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000902 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
903 (X86VBroadcast
904 (SrcInfo.VT (scalar_to_vector
905 (SrcInfo.ScalarLdFrag addr:$src)))),
906 DestInfo.RC:$src0)),
907 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
908 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000909 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
910 (X86VBroadcast
911 (SrcInfo.VT (scalar_to_vector
912 (SrcInfo.ScalarLdFrag addr:$src)))),
913 DestInfo.ImmAllZerosV)),
914 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
915 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000916}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000917
Craig Topper80934372016-07-16 03:42:59 +0000918multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000919 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000920 let Predicates = [HasAVX512] in
921 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
922 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
923 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000924
925 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000926 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000927 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000928 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000929 }
930}
931
Craig Topper80934372016-07-16 03:42:59 +0000932multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
933 AVX512VLVectorVTInfo _> {
934 let Predicates = [HasAVX512] in
935 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
936 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
937 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000938
Craig Topper80934372016-07-16 03:42:59 +0000939 let Predicates = [HasVLX] in {
940 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
941 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
942 EVEX_V256;
943 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
944 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
945 EVEX_V128;
946 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000947}
Craig Topper80934372016-07-16 03:42:59 +0000948defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
949 avx512vl_f32_info>;
950defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
951 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000952
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000953def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000954 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000955def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000956 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000957
Robert Khasanovcbc57032014-12-09 16:38:41 +0000958multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +0000959 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000960 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +0000961 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +0000962 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000963 (ins SrcRC:$src),
964 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +0000965 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966}
967
Robert Khasanovcbc57032014-12-09 16:38:41 +0000968multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +0000969 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000970 RegisterClass SrcRC, Predicate prd> {
971 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +0000972 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +0000973 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +0000974 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
975 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +0000976 }
977}
978
Igor Breger0aeda372016-02-07 08:30:50 +0000979let isCodeGenOnly = 1 in {
Craig Topper49ba3f52017-02-26 06:45:48 +0000980defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
981 X86VBroadcast, GR8, HasBWI>;
982defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
983 X86VBroadcast, GR16, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000984}
985let isAsmParserOnly = 1 in {
986 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
Craig Topper49ba3f52017-02-26 06:45:48 +0000987 null_frag, GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000988 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Craig Topper49ba3f52017-02-26 06:45:48 +0000989 null_frag, GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000990}
Craig Topper49ba3f52017-02-26 06:45:48 +0000991defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
992 X86VBroadcast, GR32, HasAVX512>;
993defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
994 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000995
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000996def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000997 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000998def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000999 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001000
Igor Breger21296d22015-10-20 11:56:42 +00001001// Provide aliases for broadcast from the same register class that
1002// automatically does the extract.
1003multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1004 X86VectorVTInfo SrcInfo> {
1005 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1006 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1007 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1008}
1009
1010multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1011 AVX512VLVectorVTInfo _, Predicate prd> {
1012 let Predicates = [prd] in {
1013 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1014 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1015 EVEX_V512;
1016 // Defined separately to avoid redefinition.
1017 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1018 }
1019 let Predicates = [prd, HasVLX] in {
1020 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1021 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1022 EVEX_V256;
1023 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1024 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001025 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001026}
1027
Igor Breger21296d22015-10-20 11:56:42 +00001028defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1029 avx512vl_i8_info, HasBWI>;
1030defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1031 avx512vl_i16_info, HasBWI>;
1032defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1033 avx512vl_i32_info, HasAVX512>;
1034defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1035 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001036
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001037multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1038 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001039 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001040 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1041 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001042 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001043 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001044}
1045
Simon Pilgrim79195582017-02-21 16:41:44 +00001046let Predicates = [HasAVX512] in {
1047 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1048 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1049 (VPBROADCASTQZm addr:$src)>;
1050}
1051
Craig Topperbe351ee2016-10-01 06:01:23 +00001052let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001053 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1054 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1055 (VPBROADCASTQZ128m addr:$src)>;
1056 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1057 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperbe351ee2016-10-01 06:01:23 +00001058 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1059 // This means we'll encounter truncated i32 loads; match that here.
1060 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1061 (VPBROADCASTWZ128m addr:$src)>;
1062 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1063 (VPBROADCASTWZ256m addr:$src)>;
1064 def : Pat<(v8i16 (X86VBroadcast
1065 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1066 (VPBROADCASTWZ128m addr:$src)>;
1067 def : Pat<(v16i16 (X86VBroadcast
1068 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1069 (VPBROADCASTWZ256m addr:$src)>;
1070}
1071
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001072//===----------------------------------------------------------------------===//
1073// AVX-512 BROADCAST SUBVECTORS
1074//
1075
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001076defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1077 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001078 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001079defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1080 v16f32_info, v4f32x_info>,
1081 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1082defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1083 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001084 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001085defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1086 v8f64_info, v4f64x_info>, VEX_W,
1087 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1088
Craig Topper715ad7f2016-10-16 23:29:51 +00001089let Predicates = [HasAVX512] in {
1090def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1091 (VBROADCASTI64X4rm addr:$src)>;
1092def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1093 (VBROADCASTI64X4rm addr:$src)>;
1094
1095// Provide fallback in case the load node that is used in the patterns above
1096// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001097def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1098 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001099 (v4f64 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001100def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1101 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001102 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001103def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1104 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1105 (v16i16 VR256X:$src), 1)>;
1106def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1107 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1108 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001109
1110def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1111 (VBROADCASTI32X4rm addr:$src)>;
1112def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1113 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001114}
1115
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001116let Predicates = [HasVLX] in {
1117defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1118 v8i32x_info, v4i32x_info>,
1119 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1120defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1121 v8f32x_info, v4f32x_info>,
1122 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001123
1124def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1125 (VBROADCASTI32X4Z256rm addr:$src)>;
1126def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1127 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001128
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001129// Provide fallback in case the load node that is used in the patterns above
1130// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001131def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001132 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001133 (v4f32 VR128X:$src), 1)>;
1134def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001135 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001136 (v4i32 VR128X:$src), 1)>;
1137def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001138 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001139 (v8i16 VR128X:$src), 1)>;
1140def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001141 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001142 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001143}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001144
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001145let Predicates = [HasVLX, HasDQI] in {
1146defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1147 v4i64x_info, v2i64x_info>, VEX_W,
1148 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1149defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1150 v4f64x_info, v2f64x_info>, VEX_W,
1151 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001152
1153// Provide fallback in case the load node that is used in the patterns above
1154// is used by additional users, which prevents the pattern selection.
1155def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1156 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1157 (v2f64 VR128X:$src), 1)>;
1158def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1159 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1160 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001161}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001162
1163let Predicates = [HasVLX, NoDQI] in {
1164def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1165 (VBROADCASTF32X4Z256rm addr:$src)>;
1166def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1167 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001168
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001169// Provide fallback in case the load node that is used in the patterns above
1170// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001171def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001172 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001173 (v2f64 VR128X:$src), 1)>;
1174def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001175 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1176 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001177}
1178
Craig Topper715ad7f2016-10-16 23:29:51 +00001179let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001180def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1181 (VBROADCASTF32X4rm addr:$src)>;
1182def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1183 (VBROADCASTI32X4rm addr:$src)>;
1184
Craig Topper715ad7f2016-10-16 23:29:51 +00001185def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1186 (VBROADCASTF64X4rm addr:$src)>;
1187def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1188 (VBROADCASTI64X4rm addr:$src)>;
1189
1190// Provide fallback in case the load node that is used in the patterns above
1191// is used by additional users, which prevents the pattern selection.
1192def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1193 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1194 (v8f32 VR256X:$src), 1)>;
1195def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1196 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1197 (v8i32 VR256X:$src), 1)>;
1198}
1199
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001200let Predicates = [HasDQI] in {
1201defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1202 v8i64_info, v2i64x_info>, VEX_W,
1203 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1204defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1205 v16i32_info, v8i32x_info>,
1206 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1207defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1208 v8f64_info, v2f64x_info>, VEX_W,
1209 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1210defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1211 v16f32_info, v8f32x_info>,
1212 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001213
1214// Provide fallback in case the load node that is used in the patterns above
1215// is used by additional users, which prevents the pattern selection.
1216def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1217 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1218 (v8f32 VR256X:$src), 1)>;
1219def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1220 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1221 (v8i32 VR256X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001222}
Adam Nemet73f72e12014-06-27 00:43:38 +00001223
Igor Bregerfa798a92015-11-02 07:39:36 +00001224multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001225 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001226 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001227 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001228 EVEX_V512;
1229 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001230 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001231 EVEX_V256;
1232}
1233
1234multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001235 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1236 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001237
1238 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001239 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1240 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001241}
1242
Craig Topper51e052f2016-10-15 16:26:02 +00001243defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1244 avx512vl_i32_info, avx512vl_i64_info>;
1245defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1246 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001247
Craig Topper52317e82017-01-15 05:47:45 +00001248let Predicates = [HasVLX] in {
1249def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1250 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1251def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1252 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1253}
1254
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001255def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001256 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001257def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1258 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1259
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001260def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001261 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001262def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1263 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001264
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001265//===----------------------------------------------------------------------===//
1266// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1267//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001268multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1269 X86VectorVTInfo _, RegisterClass KRC> {
1270 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001271 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001272 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001273}
1274
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001275multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001276 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1277 let Predicates = [HasCDI] in
1278 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1279 let Predicates = [HasCDI, HasVLX] in {
1280 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1281 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1282 }
1283}
1284
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001285defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001286 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001287defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001288 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001289
1290//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001291// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001292multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001293let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001294 // The index operand in the pattern should really be an integer type. However,
1295 // if we do that and it happens to come from a bitcast, then it becomes
1296 // difficult to find the bitcast needed to convert the index to the
1297 // destination type for the passthru since it will be folded with the bitcast
1298 // of the index operand.
1299 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001300 (ins _.RC:$src2, _.RC:$src3),
1301 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001302 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001303 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001304
Craig Topper4fa3b502016-09-06 06:56:59 +00001305 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001306 (ins _.RC:$src2, _.MemOp:$src3),
1307 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001308 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001309 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001310 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001311 }
1312}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001313multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001314 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001315 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001316 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001317 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1318 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1319 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001320 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001321 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1322 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001323}
1324
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001325multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001326 AVX512VLVectorVTInfo VTInfo> {
1327 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1328 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001329 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001330 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1331 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1332 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1333 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001334 }
1335}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001336
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001337multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001338 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001339 Predicate Prd> {
1340 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001341 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001342 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001343 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1344 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001345 }
1346}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001347
Craig Topperaad5f112015-11-30 00:13:24 +00001348defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001349 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001350defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001351 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001352defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001353 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001354 VEX_W, EVEX_CD8<16, CD8VF>;
1355defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001356 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001357 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001358defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001359 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001360defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001361 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001362
Craig Topperaad5f112015-11-30 00:13:24 +00001363// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001364multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001365 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001366let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001367 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1368 (ins IdxVT.RC:$src2, _.RC:$src3),
1369 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001370 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1371 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001372
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001373 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1374 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1375 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001376 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001377 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001378 EVEX_4V, AVX5128IBase;
1379 }
1380}
1381multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001382 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001383 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001384 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1385 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1386 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1387 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001388 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001389 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1390 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001391}
1392
1393multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001394 AVX512VLVectorVTInfo VTInfo,
1395 AVX512VLVectorVTInfo ShuffleMask> {
1396 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001397 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001398 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001399 ShuffleMask.info512>, EVEX_V512;
1400 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001401 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001402 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001403 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001404 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001405 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001406 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001407 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1408 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001409 }
1410}
1411
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001412multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001413 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001414 AVX512VLVectorVTInfo Idx,
1415 Predicate Prd> {
1416 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001417 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1418 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001419 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001420 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1421 Idx.info128>, EVEX_V128;
1422 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1423 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001424 }
1425}
1426
Craig Toppera47576f2015-11-26 20:21:29 +00001427defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001428 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001429defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001430 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001431defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1432 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1433 VEX_W, EVEX_CD8<16, CD8VF>;
1434defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1435 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1436 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001437defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001438 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001439defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001440 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001441
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001442//===----------------------------------------------------------------------===//
1443// AVX-512 - BLEND using mask
1444//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001445multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001446 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001447 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1448 (ins _.RC:$src1, _.RC:$src2),
1449 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001450 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001451 []>, EVEX_4V;
1452 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1453 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001454 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001455 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001456 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001457 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1458 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1459 !strconcat(OpcodeStr,
1460 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1461 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001462 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001463 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1464 (ins _.RC:$src1, _.MemOp:$src2),
1465 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001466 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001467 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1468 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1469 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001470 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001471 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001472 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001473 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1474 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1475 !strconcat(OpcodeStr,
1476 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1477 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1478 }
Craig Toppera74e3082017-01-07 22:20:34 +00001479 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001480}
1481multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1482
Craig Topper81f20aa2017-01-07 22:20:26 +00001483 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001484 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1485 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1486 !strconcat(OpcodeStr,
1487 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1488 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001489 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001490
1491 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1492 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1493 !strconcat(OpcodeStr,
1494 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1495 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001496 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001497 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001498}
1499
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001500multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1501 AVX512VLVectorVTInfo VTInfo> {
1502 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1503 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001504
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001505 let Predicates = [HasVLX] in {
1506 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1507 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1508 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1509 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1510 }
1511}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001512
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001513multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1514 AVX512VLVectorVTInfo VTInfo> {
1515 let Predicates = [HasBWI] in
1516 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001517
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001518 let Predicates = [HasBWI, HasVLX] in {
1519 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1520 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1521 }
1522}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001523
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001524
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001525defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1526defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1527defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1528defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1529defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1530defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001531
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001532
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001533//===----------------------------------------------------------------------===//
1534// Compare Instructions
1535//===----------------------------------------------------------------------===//
1536
1537// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001538
1539multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1540
1541 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1542 (outs _.KRC:$dst),
1543 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1544 "vcmp${cc}"#_.Suffix,
1545 "$src2, $src1", "$src1, $src2",
1546 (OpNode (_.VT _.RC:$src1),
1547 (_.VT _.RC:$src2),
1548 imm:$cc)>, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001549 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001550 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1551 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001552 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001553 "vcmp${cc}"#_.Suffix,
1554 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001555 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001556 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001557
1558 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1559 (outs _.KRC:$dst),
1560 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1561 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001562 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001563 (OpNodeRnd (_.VT _.RC:$src1),
1564 (_.VT _.RC:$src2),
1565 imm:$cc,
1566 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1567 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001568 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001569 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1570 (outs VK1:$dst),
1571 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1572 "vcmp"#_.Suffix,
1573 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001574 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001575 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1576 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001577 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001578 "vcmp"#_.Suffix,
1579 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1580 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1581
1582 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1583 (outs _.KRC:$dst),
1584 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1585 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001586 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001587 EVEX_4V, EVEX_B;
1588 }// let isAsmParserOnly = 1, hasSideEffects = 0
1589
1590 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001591 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001592 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1593 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1594 !strconcat("vcmp${cc}", _.Suffix,
1595 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1596 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1597 _.FRC:$src2,
1598 imm:$cc))],
1599 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001600 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1601 (outs _.KRC:$dst),
1602 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1603 !strconcat("vcmp${cc}", _.Suffix,
1604 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1605 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1606 (_.ScalarLdFrag addr:$src2),
1607 imm:$cc))],
1608 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001609 }
1610}
1611
1612let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001613 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001614 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1615 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001616 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001617 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1618 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001619}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001620
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001621multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001622 X86VectorVTInfo _, bit IsCommutable> {
1623 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001624 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001625 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1626 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1627 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001628 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1629 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001630 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1631 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1632 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1633 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001634 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001635 def rrk : AVX512BI<opc, MRMSrcReg,
1636 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1637 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1638 "$dst {${mask}}, $src1, $src2}"),
1639 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1640 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1641 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001642 def rmk : AVX512BI<opc, MRMSrcMem,
1643 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1644 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1645 "$dst {${mask}}, $src1, $src2}"),
1646 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1647 (OpNode (_.VT _.RC:$src1),
1648 (_.VT (bitconvert
1649 (_.LdFrag addr:$src2))))))],
1650 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001651}
1652
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001653multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001654 X86VectorVTInfo _, bit IsCommutable> :
1655 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001656 def rmb : AVX512BI<opc, MRMSrcMem,
1657 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1658 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1659 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1660 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1661 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1662 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1663 def rmbk : AVX512BI<opc, MRMSrcMem,
1664 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1665 _.ScalarMemOp:$src2),
1666 !strconcat(OpcodeStr,
1667 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1668 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1669 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1670 (OpNode (_.VT _.RC:$src1),
1671 (X86VBroadcast
1672 (_.ScalarLdFrag addr:$src2)))))],
1673 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001674}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001675
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001676multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001677 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1678 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001679 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001680 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1681 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001682
1683 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001684 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1685 IsCommutable>, EVEX_V256;
1686 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1687 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001688 }
1689}
1690
1691multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1692 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001693 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001694 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001695 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1696 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001697
1698 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001699 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1700 IsCommutable>, EVEX_V256;
1701 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1702 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001703 }
1704}
1705
1706defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001707 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001708 EVEX_CD8<8, CD8VF>;
1709
1710defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001711 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001712 EVEX_CD8<16, CD8VF>;
1713
Robert Khasanovf70f7982014-09-18 14:06:55 +00001714defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001715 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001716 EVEX_CD8<32, CD8VF>;
1717
Robert Khasanovf70f7982014-09-18 14:06:55 +00001718defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001719 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001720 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1721
1722defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1723 avx512vl_i8_info, HasBWI>,
1724 EVEX_CD8<8, CD8VF>;
1725
1726defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1727 avx512vl_i16_info, HasBWI>,
1728 EVEX_CD8<16, CD8VF>;
1729
Robert Khasanovf70f7982014-09-18 14:06:55 +00001730defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001731 avx512vl_i32_info, HasAVX512>,
1732 EVEX_CD8<32, CD8VF>;
1733
Robert Khasanovf70f7982014-09-18 14:06:55 +00001734defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001735 avx512vl_i64_info, HasAVX512>,
1736 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001737
Craig Topper8b9e6712016-09-02 04:25:30 +00001738let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001739def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001740 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001741 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1742 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001743
1744def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001745 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001746 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1747 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001748}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001749
Robert Khasanov29e3b962014-08-27 09:34:37 +00001750multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1751 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001752 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001753 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001754 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001755 !strconcat("vpcmp${cc}", Suffix,
1756 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001757 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1758 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001759 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1760 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001761 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001762 !strconcat("vpcmp${cc}", Suffix,
1763 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001764 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1765 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001766 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001767 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1768 def rrik : AVX512AIi8<opc, MRMSrcReg,
1769 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001770 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001771 !strconcat("vpcmp${cc}", Suffix,
1772 "\t{$src2, $src1, $dst {${mask}}|",
1773 "$dst {${mask}}, $src1, $src2}"),
1774 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1775 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001776 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001777 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001778 def rmik : AVX512AIi8<opc, MRMSrcMem,
1779 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001780 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001781 !strconcat("vpcmp${cc}", Suffix,
1782 "\t{$src2, $src1, $dst {${mask}}|",
1783 "$dst {${mask}}, $src1, $src2}"),
1784 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1785 (OpNode (_.VT _.RC:$src1),
1786 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001787 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001788 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1789
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001790 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001791 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001792 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001793 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001794 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1795 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001796 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001797 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001798 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001799 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001800 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1801 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001802 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001803 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1804 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001805 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001806 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001807 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1808 "$dst {${mask}}, $src1, $src2, $cc}"),
1809 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001810 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001811 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1812 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001813 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001814 !strconcat("vpcmp", Suffix,
1815 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1816 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001817 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001818 }
1819}
1820
Robert Khasanov29e3b962014-08-27 09:34:37 +00001821multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001822 X86VectorVTInfo _> :
1823 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001824 def rmib : AVX512AIi8<opc, MRMSrcMem,
1825 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001826 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001827 !strconcat("vpcmp${cc}", Suffix,
1828 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1829 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1830 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1831 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001832 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001833 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1834 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1835 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001836 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001837 !strconcat("vpcmp${cc}", Suffix,
1838 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1839 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1840 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1841 (OpNode (_.VT _.RC:$src1),
1842 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001843 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001844 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001845
Robert Khasanov29e3b962014-08-27 09:34:37 +00001846 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001847 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001848 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1849 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001850 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001851 !strconcat("vpcmp", Suffix,
1852 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1853 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1854 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1855 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1856 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001857 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001858 !strconcat("vpcmp", Suffix,
1859 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1860 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1861 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1862 }
1863}
1864
1865multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1866 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1867 let Predicates = [prd] in
1868 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1869
1870 let Predicates = [prd, HasVLX] in {
1871 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1872 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1873 }
1874}
1875
1876multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1877 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1878 let Predicates = [prd] in
1879 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1880 EVEX_V512;
1881
1882 let Predicates = [prd, HasVLX] in {
1883 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1884 EVEX_V256;
1885 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1886 EVEX_V128;
1887 }
1888}
1889
1890defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1891 HasBWI>, EVEX_CD8<8, CD8VF>;
1892defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1893 HasBWI>, EVEX_CD8<8, CD8VF>;
1894
1895defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1896 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1897defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1898 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1899
Robert Khasanovf70f7982014-09-18 14:06:55 +00001900defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001901 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001902defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001903 HasAVX512>, EVEX_CD8<32, CD8VF>;
1904
Robert Khasanovf70f7982014-09-18 14:06:55 +00001905defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001906 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001907defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001908 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001909
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001910multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001911
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001912 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1913 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1914 "vcmp${cc}"#_.Suffix,
1915 "$src2, $src1", "$src1, $src2",
1916 (X86cmpm (_.VT _.RC:$src1),
1917 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001918 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001919
Craig Toppere1cac152016-06-07 07:27:54 +00001920 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1921 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1922 "vcmp${cc}"#_.Suffix,
1923 "$src2, $src1", "$src1, $src2",
1924 (X86cmpm (_.VT _.RC:$src1),
1925 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1926 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001927
Craig Toppere1cac152016-06-07 07:27:54 +00001928 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1929 (outs _.KRC:$dst),
1930 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1931 "vcmp${cc}"#_.Suffix,
1932 "${src2}"##_.BroadcastStr##", $src1",
1933 "$src1, ${src2}"##_.BroadcastStr,
1934 (X86cmpm (_.VT _.RC:$src1),
1935 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1936 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001937 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001938 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001939 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1940 (outs _.KRC:$dst),
1941 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1942 "vcmp"#_.Suffix,
1943 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1944
1945 let mayLoad = 1 in {
1946 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1947 (outs _.KRC:$dst),
1948 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1949 "vcmp"#_.Suffix,
1950 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1951
1952 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1953 (outs _.KRC:$dst),
1954 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1955 "vcmp"#_.Suffix,
1956 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1957 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1958 }
1959 }
1960}
1961
1962multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1963 // comparison code form (VCMP[EQ/LT/LE/...]
1964 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1965 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1966 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001967 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001968 (X86cmpmRnd (_.VT _.RC:$src1),
1969 (_.VT _.RC:$src2),
1970 imm:$cc,
1971 (i32 FROUND_NO_EXC))>, EVEX_B;
1972
1973 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1974 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1975 (outs _.KRC:$dst),
1976 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1977 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001978 "$cc, {sae}, $src2, $src1",
1979 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001980 }
1981}
1982
1983multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1984 let Predicates = [HasAVX512] in {
1985 defm Z : avx512_vcmp_common<_.info512>,
1986 avx512_vcmp_sae<_.info512>, EVEX_V512;
1987
1988 }
1989 let Predicates = [HasAVX512,HasVLX] in {
1990 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1991 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001992 }
1993}
1994
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001995defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1996 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1997defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1998 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001999
2000def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
2001 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00002002 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2003 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002004 imm:$cc), VK8)>;
2005def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2006 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00002007 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2008 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002009 imm:$cc), VK8)>;
2010def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2011 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00002012 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2013 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002014 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002015
Asaf Badouh572bbce2015-09-20 08:46:07 +00002016// ----------------------------------------------------------------
2017// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002018//handle fpclass instruction mask = op(reg_scalar,imm)
2019// op(mem_scalar,imm)
2020multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2021 X86VectorVTInfo _, Predicate prd> {
2022 let Predicates = [prd] in {
2023 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2024 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002025 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002026 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2027 (i32 imm:$src2)))], NoItinerary>;
2028 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2029 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2030 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002031 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002032 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002033 (OpNode (_.VT _.RC:$src1),
2034 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002035 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2036 (ins _.MemOp:$src1, i32u8imm:$src2),
2037 OpcodeStr##_.Suffix##
2038 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2039 [(set _.KRC:$dst,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002040 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002041 (i32 imm:$src2)))], NoItinerary>;
2042 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2043 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2044 OpcodeStr##_.Suffix##
2045 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2046 [(set _.KRC:$dst,(or _.KRCWM:$mask,
2047 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2048 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002049 }
2050}
2051
Asaf Badouh572bbce2015-09-20 08:46:07 +00002052//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2053// fpclass(reg_vec, mem_vec, imm)
2054// fpclass(reg_vec, broadcast(eltVt), imm)
2055multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2056 X86VectorVTInfo _, string mem, string broadcast>{
2057 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2058 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002059 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002060 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2061 (i32 imm:$src2)))], NoItinerary>;
2062 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2063 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2064 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002065 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002066 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002067 (OpNode (_.VT _.RC:$src1),
2068 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002069 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2070 (ins _.MemOp:$src1, i32u8imm:$src2),
2071 OpcodeStr##_.Suffix##mem#
2072 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002073 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002074 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2075 (i32 imm:$src2)))], NoItinerary>;
2076 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2077 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2078 OpcodeStr##_.Suffix##mem#
2079 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002080 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002081 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2082 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2083 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2084 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2085 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2086 _.BroadcastStr##", $dst|$dst, ${src1}"
2087 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002088 [(set _.KRC:$dst,(OpNode
2089 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002090 (_.ScalarLdFrag addr:$src1))),
2091 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2092 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2093 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2094 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2095 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2096 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002097 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2098 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002099 (_.ScalarLdFrag addr:$src1))),
2100 (i32 imm:$src2))))], NoItinerary>,
2101 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002102}
2103
Asaf Badouh572bbce2015-09-20 08:46:07 +00002104multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002105 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002106 string broadcast>{
2107 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002108 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002109 broadcast>, EVEX_V512;
2110 }
2111 let Predicates = [prd, HasVLX] in {
2112 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2113 broadcast>, EVEX_V128;
2114 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2115 broadcast>, EVEX_V256;
2116 }
2117}
2118
2119multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002120 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002121 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002122 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002123 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002124 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2125 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2126 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2127 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2128 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002129}
2130
Asaf Badouh696e8e02015-10-18 11:04:38 +00002131defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2132 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002133
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002134//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002135// Mask register copy, including
2136// - copy between mask registers
2137// - load/store mask registers
2138// - copy from GPR to mask register and vice versa
2139//
2140multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2141 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002142 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002143 let hasSideEffects = 0 in
2144 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2145 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2146 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2147 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2148 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2149 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2150 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2151 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002152}
2153
2154multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2155 string OpcodeStr,
2156 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002157 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002158 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002159 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002160 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002161 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002162 }
2163}
2164
Robert Khasanov74acbb72014-07-23 14:49:42 +00002165let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002166 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002167 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2168 VEX, PD;
2169
2170let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002171 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002172 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002173 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002174
2175let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002176 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2177 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002178 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2179 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002180 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2181 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002182 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2183 VEX, XD, VEX_W;
2184}
2185
2186// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002187def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002188 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002189def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002190 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002191
2192def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002193 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002194def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002195 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002196
2197def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002198 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002199def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002200 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002201
2202def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002203 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002204def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2205 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002206def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002207 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002208
2209def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2210 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2211def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2212 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2213def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2214 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2215def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2216 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002217
Robert Khasanov74acbb72014-07-23 14:49:42 +00002218// Load/store kreg
2219let Predicates = [HasDQI] in {
2220 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2221 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002222 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2223 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002224
2225 def : Pat<(store VK4:$src, addr:$dst),
2226 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2227 def : Pat<(store VK2:$src, addr:$dst),
2228 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002229 def : Pat<(store VK1:$src, addr:$dst),
2230 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002231
2232 def : Pat<(v2i1 (load addr:$src)),
2233 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2234 def : Pat<(v4i1 (load addr:$src)),
2235 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002236}
2237let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002238 def : Pat<(store VK1:$src, addr:$dst),
2239 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002240 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
2241 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002242 def : Pat<(store VK2:$src, addr:$dst),
2243 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002244 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
2245 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002246 def : Pat<(store VK4:$src, addr:$dst),
2247 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002248 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
2249 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002250 def : Pat<(store VK8:$src, addr:$dst),
2251 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002252 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
2253 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002254
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002255 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002256 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002257 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002258 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002259 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002260 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002261}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002262
Robert Khasanov74acbb72014-07-23 14:49:42 +00002263let Predicates = [HasAVX512] in {
2264 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002265 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002266 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002267 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002268 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2269 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002270}
2271let Predicates = [HasBWI] in {
2272 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2273 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002274 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2275 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002276 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2277 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002278 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2279 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002280}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002281
Robert Khasanov74acbb72014-07-23 14:49:42 +00002282let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002283 def : Pat<(i1 (trunc (i64 GR64:$src))),
Craig Topperd2846062017-03-29 06:55:28 +00002284 (COPY_TO_REGCLASS (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2285 (i32 1)), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002286
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002287 def : Pat<(i1 (trunc (i32 GR32:$src))),
Craig Topperd2846062017-03-29 06:55:28 +00002288 (COPY_TO_REGCLASS (AND32ri8 $src, (i32 1)), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002289
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002290 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2291 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2292
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002293 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002294 (COPY_TO_REGCLASS
Craig Topperd2846062017-03-29 06:55:28 +00002295 (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2296 GR8:$src, sub_8bit), (i32 1)), VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002297
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002298 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002299 (COPY_TO_REGCLASS
Craig Topperd2846062017-03-29 06:55:28 +00002300 (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2301 GR16:$src, sub_16bit), (i32 1)), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002302
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002303 def : Pat<(i32 (zext VK1:$src)),
Craig Topperd2846062017-03-29 06:55:28 +00002304 (AND32ri8 (COPY_TO_REGCLASS VK1:$src, GR32), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002305
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002306 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002307 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002308
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002309 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002310 (EXTRACT_SUBREG
Craig Topperd2846062017-03-29 06:55:28 +00002311 (AND32ri8 (COPY_TO_REGCLASS VK1:$src, GR32), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002312
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002313 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002314 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002315
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002316 def : Pat<(i64 (zext VK1:$src)),
Craig Topperd2846062017-03-29 06:55:28 +00002317 (SUBREG_TO_REG (i64 0),
2318 (AND32ri8 (COPY_TO_REGCLASS VK1:$src, GR32), (i32 1)), sub_32bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002319
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002320 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002321 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002322 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002323
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002324 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002325 (EXTRACT_SUBREG
Craig Topperd2846062017-03-29 06:55:28 +00002326 (AND32ri8 (COPY_TO_REGCLASS VK1:$src, GR32), (i32 1)), sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002327
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002328 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002329 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002330}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002331def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2332 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2333def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2334 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2335def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2336 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2337def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2338 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2339def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2340 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2341def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2342 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002343
Igor Bregerd6c187b2016-01-27 08:43:25 +00002344def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2345def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2346def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2347
Igor Bregera77b14d2016-08-11 12:13:46 +00002348def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2349def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2350def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2351def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2352def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2353def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002354
2355// Mask unary operation
2356// - KNOT
2357multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002358 RegisterClass KRC, SDPatternOperator OpNode,
2359 Predicate prd> {
2360 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002361 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002362 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002363 [(set KRC:$dst, (OpNode KRC:$src))]>;
2364}
2365
Robert Khasanov74acbb72014-07-23 14:49:42 +00002366multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2367 SDPatternOperator OpNode> {
2368 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2369 HasDQI>, VEX, PD;
2370 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2371 HasAVX512>, VEX, PS;
2372 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2373 HasBWI>, VEX, PD, VEX_W;
2374 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2375 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002376}
2377
Craig Topper7b9cc142016-11-03 06:04:28 +00002378defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002379
Robert Khasanov74acbb72014-07-23 14:49:42 +00002380// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002381let Predicates = [HasAVX512, NoDQI] in
2382def : Pat<(vnot VK8:$src),
2383 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2384
2385def : Pat<(vnot VK4:$src),
2386 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2387def : Pat<(vnot VK2:$src),
2388 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002389
2390// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002391// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002392multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002393 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002394 Predicate prd, bit IsCommutable> {
2395 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002396 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2397 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002398 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002399 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2400}
2401
Robert Khasanov595683d2014-07-28 13:46:45 +00002402multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002403 SDPatternOperator OpNode, bit IsCommutable,
2404 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002405 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002406 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002407 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002408 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002409 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002410 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002411 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002412 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002413}
2414
2415def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2416def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002417// These nodes use 'vnot' instead of 'not' to support vectors.
2418def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2419def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002420
Craig Topper7b9cc142016-11-03 06:04:28 +00002421defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2422defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2423defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2424defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2425defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2426defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002427
Craig Topper7b9cc142016-11-03 06:04:28 +00002428multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2429 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002430 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2431 // for the DQI set, this type is legal and KxxxB instruction is used
2432 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002433 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002434 (COPY_TO_REGCLASS
2435 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2436 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2437
2438 // All types smaller than 8 bits require conversion anyway
2439 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2440 (COPY_TO_REGCLASS (Inst
2441 (COPY_TO_REGCLASS VK1:$src1, VK16),
2442 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002443 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002444 (COPY_TO_REGCLASS (Inst
2445 (COPY_TO_REGCLASS VK2:$src1, VK16),
2446 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002447 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002448 (COPY_TO_REGCLASS (Inst
2449 (COPY_TO_REGCLASS VK4:$src1, VK16),
2450 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002451}
2452
Craig Topper7b9cc142016-11-03 06:04:28 +00002453defm : avx512_binop_pat<and, and, KANDWrr>;
2454defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2455defm : avx512_binop_pat<or, or, KORWrr>;
2456defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2457defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002458
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002459// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002460multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2461 RegisterClass KRCSrc, Predicate prd> {
2462 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002463 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002464 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2465 (ins KRC:$src1, KRC:$src2),
2466 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2467 VEX_4V, VEX_L;
2468
2469 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2470 (!cast<Instruction>(NAME##rr)
2471 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2472 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2473 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002474}
2475
Igor Bregera54a1a82015-09-08 13:10:00 +00002476defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2477defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2478defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002479
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002480// Mask bit testing
2481multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002482 SDNode OpNode, Predicate prd> {
2483 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002485 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002486 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2487}
2488
Igor Breger5ea0a6812015-08-31 13:30:19 +00002489multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2490 Predicate prdW = HasAVX512> {
2491 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2492 VEX, PD;
2493 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2494 VEX, PS;
2495 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2496 VEX, PS, VEX_W;
2497 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2498 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002499}
2500
2501defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002502defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002503
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002504// Mask shift
2505multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2506 SDNode OpNode> {
2507 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002508 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002509 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002510 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002511 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2512}
2513
2514multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2515 SDNode OpNode> {
2516 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002517 VEX, TAPD, VEX_W;
2518 let Predicates = [HasDQI] in
2519 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2520 VEX, TAPD;
2521 let Predicates = [HasBWI] in {
2522 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2523 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002524 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2525 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002526 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002527}
2528
Craig Topper3b7e8232017-01-30 00:06:01 +00002529defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2530defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002531
2532// Mask setting all 0s or 1s
2533multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2534 let Predicates = [HasAVX512] in
2535 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2536 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2537 [(set KRC:$dst, (VT Val))]>;
2538}
2539
2540multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002541 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002542 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2543 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002544}
2545
2546defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2547defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2548
2549// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2550let Predicates = [HasAVX512] in {
2551 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002552 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2553 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002554 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002555 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2556 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Craig Toppere4d5aa72017-03-17 05:59:54 +00002557 let AddedComplexity = 10 in { // To optimize isel table.
2558 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
2559 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2560 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2561 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002562}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002563
2564// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2565multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2566 RegisterClass RC, ValueType VT> {
2567 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2568 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002569
Igor Bregerf1bd7612016-03-06 07:46:03 +00002570 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002571 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002572}
2573
2574defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2575defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2576defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2577defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2578defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2579
2580defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2581defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2582defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2583defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2584
2585defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2586defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2587defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2588
2589defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2590defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2591
2592defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002593
Igor Breger999ac752016-03-08 15:21:25 +00002594def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002595 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002596 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2597 VK2))>;
2598def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002599 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002600 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2601 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002602def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2603 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002604def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2605 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002606def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2607 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2608
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002609
Igor Breger86724082016-08-14 05:25:07 +00002610// Patterns for kmask shift
2611multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00002612 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002613 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002614 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002615 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002616 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00002617 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002618 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002619 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002620 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002621 RC))>;
2622}
2623
2624defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2625defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2626defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002627//===----------------------------------------------------------------------===//
2628// AVX-512 - Aligned and unaligned load and store
2629//
2630
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002631
2632multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002633 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002634 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002635 let hasSideEffects = 0 in {
2636 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002637 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002638 _.ExeDomain>, EVEX;
2639 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2640 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002641 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002642 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002643 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002644 (_.VT _.RC:$src),
2645 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002646 EVEX, EVEX_KZ;
2647
Craig Topper4e7b8882016-10-03 02:00:29 +00002648 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002649 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002650 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002651 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002652 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2653 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002654
Craig Topper63e2cd62017-01-14 07:50:52 +00002655 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002656 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2657 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2658 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2659 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002660 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002661 (_.VT _.RC:$src1),
2662 (_.VT _.RC:$src0))))], _.ExeDomain>,
2663 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002664 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002665 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2666 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002667 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2668 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002669 [(set _.RC:$dst, (_.VT
2670 (vselect _.KRCWM:$mask,
2671 (_.VT (bitconvert (ld_frag addr:$src1))),
2672 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002673 }
Craig Toppere1cac152016-06-07 07:27:54 +00002674 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002675 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2676 (ins _.KRCWM:$mask, _.MemOp:$src),
2677 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2678 "${dst} {${mask}} {z}, $src}",
2679 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2680 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2681 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002682 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002683 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2684 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2685
2686 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2687 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2688
2689 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2690 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2691 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002692}
2693
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002694multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2695 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002696 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002697 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002698 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002699 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002700
2701 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002702 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002703 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002704 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002705 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002706 }
2707}
2708
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002709multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2710 AVX512VLVectorVTInfo _,
2711 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002712 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002713 let Predicates = [prd] in
2714 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002715 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002716
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002717 let Predicates = [prd, HasVLX] in {
2718 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002719 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002720 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002721 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002722 }
2723}
2724
2725multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002726 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002727
Craig Topper99f6b622016-05-01 01:03:56 +00002728 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002729 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2730 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2731 [], _.ExeDomain>, EVEX;
2732 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2733 (ins _.KRCWM:$mask, _.RC:$src),
2734 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2735 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002736 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002737 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002738 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002739 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002740 "${dst} {${mask}} {z}, $src}",
2741 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002742 }
Igor Breger81b79de2015-11-19 07:43:43 +00002743
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002744 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002745 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002746 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002747 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002748 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2749 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2750 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002751
2752 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2753 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2754 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002755}
2756
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002757
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002758multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2759 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002760 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002761 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2762 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002763
2764 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002765 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2766 masked_store_unaligned>, EVEX_V256;
2767 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2768 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002769 }
2770}
2771
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002772multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2773 AVX512VLVectorVTInfo _, Predicate prd> {
2774 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002775 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2776 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002777
2778 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002779 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2780 masked_store_aligned256>, EVEX_V256;
2781 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2782 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002783 }
2784}
2785
2786defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2787 HasAVX512>,
2788 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2789 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2790
2791defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2792 HasAVX512>,
2793 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2794 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2795
Craig Topperc9293492016-02-26 06:50:29 +00002796defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002797 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002798 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002799 PS, EVEX_CD8<32, CD8VF>;
2800
Craig Topper4e7b8882016-10-03 02:00:29 +00002801defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002802 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002803 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2804 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002805
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002806defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2807 HasAVX512>,
2808 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2809 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002810
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002811defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2812 HasAVX512>,
2813 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2814 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002815
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002816defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2817 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002818 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2819
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002820defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2821 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002822 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2823
Craig Topperc9293492016-02-26 06:50:29 +00002824defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002825 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002826 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002827 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2828
Craig Topperc9293492016-02-26 06:50:29 +00002829defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002830 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002831 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002832 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002833
Craig Topperd875d6b2016-09-29 06:07:09 +00002834// Special instructions to help with spilling when we don't have VLX. We need
2835// to load or store from a ZMM register instead. These are converted in
2836// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002837let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002838 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2839def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2840 "", []>;
2841def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2842 "", []>;
2843def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2844 "", []>;
2845def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2846 "", []>;
2847}
2848
2849let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002850def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002851 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002852def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002853 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002854def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002855 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002856def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002857 "", []>;
2858}
2859
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002860def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002861 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002862 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002863 VK8), VR512:$src)>;
2864
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002865def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002866 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002867 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002868
Craig Topper33c550c2016-05-22 00:39:30 +00002869// These patterns exist to prevent the above patterns from introducing a second
2870// mask inversion when one already exists.
2871def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2872 (bc_v8i64 (v16i32 immAllZerosV)),
2873 (v8i64 VR512:$src))),
2874 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2875def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2876 (v16i32 immAllZerosV),
2877 (v16i32 VR512:$src))),
2878 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2879
Craig Topper96ab6fd2017-01-09 04:19:34 +00002880// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
2881// available. Use a 512-bit operation and extract.
2882let Predicates = [HasAVX512, NoVLX] in {
2883def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
2884 (v8f32 VR256X:$src0))),
2885 (EXTRACT_SUBREG
2886 (v16f32
2887 (VMOVAPSZrrk
2888 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2889 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2890 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2891 sub_ymm)>;
2892
2893def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
2894 (v8i32 VR256X:$src0))),
2895 (EXTRACT_SUBREG
2896 (v16i32
2897 (VMOVDQA32Zrrk
2898 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2899 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2900 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2901 sub_ymm)>;
2902}
2903
Craig Topper14aa2662016-08-11 06:04:04 +00002904let Predicates = [HasVLX, NoBWI] in {
2905 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002906 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
2907 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2908 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
2909 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2910 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
2911 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
2912 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
2913 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002914
2915 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002916 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
2917 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2918 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
2919 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2920 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
2921 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
2922 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
2923 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002924}
2925
Craig Topper95bdabd2016-05-22 23:44:33 +00002926let Predicates = [HasVLX] in {
2927 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2928 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2929 def : Pat<(alignedstore (v2f64 (extract_subvector
2930 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2931 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2932 def : Pat<(alignedstore (v4f32 (extract_subvector
2933 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2934 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2935 def : Pat<(alignedstore (v2i64 (extract_subvector
2936 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2937 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2938 def : Pat<(alignedstore (v4i32 (extract_subvector
2939 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2940 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2941 def : Pat<(alignedstore (v8i16 (extract_subvector
2942 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2943 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2944 def : Pat<(alignedstore (v16i8 (extract_subvector
2945 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2946 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2947
2948 def : Pat<(store (v2f64 (extract_subvector
2949 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2950 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2951 def : Pat<(store (v4f32 (extract_subvector
2952 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2953 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2954 def : Pat<(store (v2i64 (extract_subvector
2955 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2956 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2957 def : Pat<(store (v4i32 (extract_subvector
2958 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2959 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2960 def : Pat<(store (v8i16 (extract_subvector
2961 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2962 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2963 def : Pat<(store (v16i8 (extract_subvector
2964 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2965 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2966
2967 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2968 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2969 def : Pat<(alignedstore (v2f64 (extract_subvector
2970 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2971 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2972 def : Pat<(alignedstore (v4f32 (extract_subvector
2973 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2974 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2975 def : Pat<(alignedstore (v2i64 (extract_subvector
2976 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2977 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2978 def : Pat<(alignedstore (v4i32 (extract_subvector
2979 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2980 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2981 def : Pat<(alignedstore (v8i16 (extract_subvector
2982 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2983 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2984 def : Pat<(alignedstore (v16i8 (extract_subvector
2985 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2986 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2987
2988 def : Pat<(store (v2f64 (extract_subvector
2989 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2990 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2991 def : Pat<(store (v4f32 (extract_subvector
2992 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2993 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2994 def : Pat<(store (v2i64 (extract_subvector
2995 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2996 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2997 def : Pat<(store (v4i32 (extract_subvector
2998 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2999 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3000 def : Pat<(store (v8i16 (extract_subvector
3001 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3002 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3003 def : Pat<(store (v16i8 (extract_subvector
3004 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3005 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3006
3007 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3008 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003009 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3010 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003011 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3012 def : Pat<(alignedstore (v8f32 (extract_subvector
3013 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3014 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003015 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3016 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003017 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003018 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3019 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003020 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003021 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3022 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003023 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003024 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3025 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003026 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3027
3028 def : Pat<(store (v4f64 (extract_subvector
3029 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3030 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3031 def : Pat<(store (v8f32 (extract_subvector
3032 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3033 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3034 def : Pat<(store (v4i64 (extract_subvector
3035 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3036 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3037 def : Pat<(store (v8i32 (extract_subvector
3038 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3039 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3040 def : Pat<(store (v16i16 (extract_subvector
3041 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3042 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3043 def : Pat<(store (v32i8 (extract_subvector
3044 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3045 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3046}
3047
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003048
3049// Move Int Doubleword to Packed Double Int
3050//
3051let ExeDomain = SSEPackedInt in {
3052def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3053 "vmovd\t{$src, $dst|$dst, $src}",
3054 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003055 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003056 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003057def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003058 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003059 [(set VR128X:$dst,
3060 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003061 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003062def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003063 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003064 [(set VR128X:$dst,
3065 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003066 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003067let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3068def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3069 (ins i64mem:$src),
3070 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003071 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003072let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003073def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003074 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003075 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003076 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003077def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3078 "vmovq\t{$src, $dst|$dst, $src}",
3079 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3080 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003081def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003082 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003083 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003084 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003085def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003086 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003087 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003088 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3089 EVEX_CD8<64, CD8VT1>;
3090}
3091} // ExeDomain = SSEPackedInt
3092
3093// Move Int Doubleword to Single Scalar
3094//
3095let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3096def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3097 "vmovd\t{$src, $dst|$dst, $src}",
3098 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003099 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003100
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003101def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003102 "vmovd\t{$src, $dst|$dst, $src}",
3103 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3104 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3105} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3106
3107// Move doubleword from xmm register to r/m32
3108//
3109let ExeDomain = SSEPackedInt in {
3110def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3111 "vmovd\t{$src, $dst|$dst, $src}",
3112 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003113 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003114 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003115def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003116 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003117 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003118 [(store (i32 (extractelt (v4i32 VR128X:$src),
3119 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3120 EVEX, EVEX_CD8<32, CD8VT1>;
3121} // ExeDomain = SSEPackedInt
3122
3123// Move quadword from xmm1 register to r/m64
3124//
3125let ExeDomain = SSEPackedInt in {
3126def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3127 "vmovq\t{$src, $dst|$dst, $src}",
3128 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003129 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003130 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003131 Requires<[HasAVX512, In64BitMode]>;
3132
Craig Topperc648c9b2015-12-28 06:11:42 +00003133let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3134def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3135 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003136 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003137 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003138
Craig Topperc648c9b2015-12-28 06:11:42 +00003139def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3140 (ins i64mem:$dst, VR128X:$src),
3141 "vmovq\t{$src, $dst|$dst, $src}",
3142 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3143 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003144 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003145 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3146
3147let hasSideEffects = 0 in
3148def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003149 (ins VR128X:$src),
3150 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3151 EVEX, VEX_W;
3152} // ExeDomain = SSEPackedInt
3153
3154// Move Scalar Single to Double Int
3155//
3156let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3157def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3158 (ins FR32X:$src),
3159 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003160 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003161 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003162def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003163 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003164 "vmovd\t{$src, $dst|$dst, $src}",
3165 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3166 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3167} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3168
3169// Move Quadword Int to Packed Quadword Int
3170//
3171let ExeDomain = SSEPackedInt in {
3172def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3173 (ins i64mem:$src),
3174 "vmovq\t{$src, $dst|$dst, $src}",
3175 [(set VR128X:$dst,
3176 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3177 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3178} // ExeDomain = SSEPackedInt
3179
3180//===----------------------------------------------------------------------===//
3181// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003182//===----------------------------------------------------------------------===//
3183
Craig Topperc7de3a12016-07-29 02:49:08 +00003184multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003185 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003186 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3187 (ins _.RC:$src1, _.FRC:$src2),
3188 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3189 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3190 (scalar_to_vector _.FRC:$src2))))],
3191 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3192 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003193 (ins _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003194 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3195 "$dst {${mask}} {z}, $src1, $src2}"),
3196 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003197 (_.VT (OpNode _.RC:$src1,
3198 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003199 _.ImmAllZerosV)))],
3200 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3201 let Constraints = "$src0 = $dst" in
3202 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003203 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003204 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3205 "$dst {${mask}}, $src1, $src2}"),
3206 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003207 (_.VT (OpNode _.RC:$src1,
3208 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003209 (_.VT _.RC:$src0))))],
3210 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003211 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003212 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3213 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3214 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3215 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3216 let mayLoad = 1, hasSideEffects = 0 in {
3217 let Constraints = "$src0 = $dst" in
3218 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3219 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3220 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3221 "$dst {${mask}}, $src}"),
3222 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3223 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3224 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3225 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3226 "$dst {${mask}} {z}, $src}"),
3227 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003228 }
Craig Toppere1cac152016-06-07 07:27:54 +00003229 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3230 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3231 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3232 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003233 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003234 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3235 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3236 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3237 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003238}
3239
Asaf Badouh41ecf462015-12-06 13:26:56 +00003240defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3241 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003242
Asaf Badouh41ecf462015-12-06 13:26:56 +00003243defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3244 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003245
Ayman Musa46af8f92016-11-13 14:29:32 +00003246
3247multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3248 PatLeaf ZeroFP, X86VectorVTInfo _> {
3249
3250def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003251 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003252 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3253 (_.EltVT _.FRC:$src1),
3254 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003255 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003256 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3257 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003258 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00003259 _.RC)>;
3260
3261def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003262 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003263 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3264 (_.EltVT _.FRC:$src1),
3265 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003266 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003267 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003268 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00003269 _.RC)>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003270}
3271
3272multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3273 dag Mask, RegisterClass MaskRC> {
3274
3275def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003276 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003277 (_.info256.VT (insert_subvector undef,
3278 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003279 (iPTR 0))),
3280 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003281 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003282 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003283 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003284
3285}
3286
Craig Topper058f2f62017-03-28 16:35:29 +00003287multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3288 AVX512VLVectorVTInfo _,
3289 dag Mask, RegisterClass MaskRC,
3290 SubRegIndex subreg> {
3291
3292def : Pat<(masked_store addr:$dst, Mask,
3293 (_.info512.VT (insert_subvector undef,
3294 (_.info256.VT (insert_subvector undef,
3295 (_.info128.VT _.info128.RC:$src),
3296 (iPTR 0))),
3297 (iPTR 0)))),
3298 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
3299 (i1 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM)),
3300 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3301
3302}
3303
Ayman Musa46af8f92016-11-13 14:29:32 +00003304multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3305 dag Mask, RegisterClass MaskRC> {
3306
3307def : Pat<(_.info128.VT (extract_subvector
3308 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003309 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003310 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003311 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003312 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003313 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3314 addr:$srcAddr)>;
3315
3316def : Pat<(_.info128.VT (extract_subvector
3317 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3318 (_.info512.VT (insert_subvector undef,
3319 (_.info256.VT (insert_subvector undef,
3320 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003321 (iPTR 0))),
3322 (iPTR 0))))),
3323 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003324 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3325 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3326 addr:$srcAddr)>;
3327
3328}
3329
Craig Topper058f2f62017-03-28 16:35:29 +00003330multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3331 AVX512VLVectorVTInfo _,
3332 dag Mask, RegisterClass MaskRC,
3333 SubRegIndex subreg> {
3334
3335def : Pat<(_.info128.VT (extract_subvector
3336 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3337 (_.info512.VT (bitconvert
3338 (v16i32 immAllZerosV))))),
3339 (iPTR 0))),
3340 (!cast<Instruction>(InstrStr#rmkz)
3341 (i1 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM)),
3342 addr:$srcAddr)>;
3343
3344def : Pat<(_.info128.VT (extract_subvector
3345 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3346 (_.info512.VT (insert_subvector undef,
3347 (_.info256.VT (insert_subvector undef,
3348 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3349 (iPTR 0))),
3350 (iPTR 0))))),
3351 (iPTR 0))),
3352 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3353 (i1 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM)),
3354 addr:$srcAddr)>;
3355
3356}
3357
Ayman Musa46af8f92016-11-13 14:29:32 +00003358defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3359defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3360
3361defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3362 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003363defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3364 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3365defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3366 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003367
3368defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3369 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003370defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3371 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3372defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3373 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003374
Craig Topper74ed0872016-05-18 06:55:59 +00003375def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003376 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003377 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003378
Craig Topper74ed0872016-05-18 06:55:59 +00003379def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003380 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003381 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003382
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003383def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Craig Topper058f2f62017-03-28 16:35:29 +00003384 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM)),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003385 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3386
Craig Topper99f6b622016-05-01 01:03:56 +00003387let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003388defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
Ayman Musaf77219e2017-02-13 09:55:48 +00003389 (outs VR128X:$dst), (ins VR128X:$src1, FR32X:$src2),
Igor Breger4424aaa2015-11-19 07:58:33 +00003390 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3391 XS, EVEX_4V, VEX_LIG;
3392
Craig Topper99f6b622016-05-01 01:03:56 +00003393let hasSideEffects = 0 in
Craig Toppera9818aa2017-02-11 07:01:38 +00003394defm VMOVSDZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
Ayman Musaf77219e2017-02-13 09:55:48 +00003395 (outs VR128X:$dst), (ins VR128X:$src1, FR64X:$src2),
Igor Breger4424aaa2015-11-19 07:58:33 +00003396 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3397 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003398
3399let Predicates = [HasAVX512] in {
3400 let AddedComplexity = 15 in {
3401 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3402 // MOVS{S,D} to the lower bits.
3403 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003404 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003405 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003406 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003407 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003408 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003409 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003410 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003411 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003412
3413 // Move low f32 and clear high bits.
3414 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3415 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003416 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003417 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3418 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3419 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003420 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003421 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003422 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3423 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003424 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003425 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3426 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3427 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003428 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003429 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003430
3431 let AddedComplexity = 20 in {
3432 // MOVSSrm zeros the high parts of the register; represent this
3433 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3434 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3435 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3436 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3437 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3438 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3439 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003440 def : Pat<(v4f32 (X86vzload addr:$src)),
3441 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003442
3443 // MOVSDrm zeros the high parts of the register; represent this
3444 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3445 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3446 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3447 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3448 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3449 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3450 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3451 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3452 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3453 def : Pat<(v2f64 (X86vzload addr:$src)),
3454 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3455
3456 // Represent the same patterns above but in the form they appear for
3457 // 256-bit types
3458 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3459 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003460 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003461 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3462 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3463 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003464 def : Pat<(v8f32 (X86vzload addr:$src)),
3465 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003466 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3467 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3468 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003469 def : Pat<(v4f64 (X86vzload addr:$src)),
3470 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003471
3472 // Represent the same patterns above but in the form they appear for
3473 // 512-bit types
3474 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3475 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3476 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3477 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3478 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3479 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003480 def : Pat<(v16f32 (X86vzload addr:$src)),
3481 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003482 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3483 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3484 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003485 def : Pat<(v8f64 (X86vzload addr:$src)),
3486 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003487 }
3488 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3489 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003490 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003491 FR32X:$src)), sub_xmm)>;
3492 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3493 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003494 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003495 FR64X:$src)), sub_xmm)>;
3496 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3497 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003498 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003499
3500 // Move low f64 and clear high bits.
3501 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3502 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003503 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003504 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003505 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3506 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003507 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003508 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003509
3510 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003511 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003512 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003513 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003514 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003515 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003516
3517 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003518 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003519 addr:$dst),
3520 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003521
3522 // Shuffle with VMOVSS
3523 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3524 (VMOVSSZrr (v4i32 VR128X:$src1),
3525 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3526 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3527 (VMOVSSZrr (v4f32 VR128X:$src1),
3528 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3529
3530 // 256-bit variants
3531 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3532 (SUBREG_TO_REG (i32 0),
3533 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3534 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3535 sub_xmm)>;
3536 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3537 (SUBREG_TO_REG (i32 0),
3538 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3539 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3540 sub_xmm)>;
3541
3542 // Shuffle with VMOVSD
3543 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3544 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3545 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3546 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003547
3548 // 256-bit variants
3549 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3550 (SUBREG_TO_REG (i32 0),
3551 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3552 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3553 sub_xmm)>;
3554 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3555 (SUBREG_TO_REG (i32 0),
3556 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3557 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3558 sub_xmm)>;
3559
3560 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3561 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3562 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3563 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3564 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3565 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3566 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3567 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3568}
3569
3570let AddedComplexity = 15 in
3571def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3572 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003573 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003574 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003575 (v2i64 VR128X:$src))))],
3576 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3577
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003578let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003579 let AddedComplexity = 15 in {
3580 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3581 (VMOVDI2PDIZrr GR32:$src)>;
3582
3583 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3584 (VMOV64toPQIZrr GR64:$src)>;
3585
3586 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3587 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3588 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003589
3590 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3591 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3592 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003593 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003594 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3595 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00003596 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
3597 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003598 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3599 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003600 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3601 (VMOVDI2PDIZrm addr:$src)>;
3602 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3603 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003604 def : Pat<(v4i32 (X86vzload addr:$src)),
3605 (VMOVDI2PDIZrm addr:$src)>;
3606 def : Pat<(v8i32 (X86vzload addr:$src)),
3607 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003608 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003609 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003610 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003611 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003612 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003613 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003614 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003615 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003616 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003617
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003618 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3619 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3620 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3621 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003622 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3623 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3624 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3625
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003626 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003627 def : Pat<(v16i32 (X86vzload addr:$src)),
3628 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003629 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003630 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003631}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003632//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003633// AVX-512 - Non-temporals
3634//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003635let SchedRW = [WriteLoad] in {
3636 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3637 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003638 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00003639 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003640
Craig Topper2f90c1f2016-06-07 07:27:57 +00003641 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003642 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003643 (ins i256mem:$src),
3644 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003645 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00003646 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003647
Robert Khasanoved882972014-08-13 10:46:00 +00003648 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003649 (ins i128mem:$src),
3650 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003651 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00003652 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003653 }
Adam Nemetefd07852014-06-18 16:51:10 +00003654}
3655
Igor Bregerd3341f52016-01-20 13:11:47 +00003656multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3657 PatFrag st_frag = alignednontemporalstore,
3658 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003659 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003660 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003661 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003662 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3663 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003664}
3665
Igor Bregerd3341f52016-01-20 13:11:47 +00003666multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3667 AVX512VLVectorVTInfo VTInfo> {
3668 let Predicates = [HasAVX512] in
3669 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003670
Igor Bregerd3341f52016-01-20 13:11:47 +00003671 let Predicates = [HasAVX512, HasVLX] in {
3672 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3673 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003674 }
3675}
3676
Igor Bregerd3341f52016-01-20 13:11:47 +00003677defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3678defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3679defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003680
Craig Topper707c89c2016-05-08 23:43:17 +00003681let Predicates = [HasAVX512], AddedComplexity = 400 in {
3682 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3683 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3684 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3685 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3686 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3687 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003688
3689 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3690 (VMOVNTDQAZrm addr:$src)>;
3691 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3692 (VMOVNTDQAZrm addr:$src)>;
3693 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3694 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003695 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003696 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003697 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003698 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003699 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003700 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003701}
3702
Craig Topperc41320d2016-05-08 23:08:45 +00003703let Predicates = [HasVLX], AddedComplexity = 400 in {
3704 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3705 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3706 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3707 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3708 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3709 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3710
Simon Pilgrim9a896232016-06-07 13:34:24 +00003711 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3712 (VMOVNTDQAZ256rm addr:$src)>;
3713 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3714 (VMOVNTDQAZ256rm addr:$src)>;
3715 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3716 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003717 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003718 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003719 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003720 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003721 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003722 (VMOVNTDQAZ256rm addr:$src)>;
3723
Craig Topperc41320d2016-05-08 23:08:45 +00003724 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3725 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3726 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3727 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3728 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3729 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003730
3731 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3732 (VMOVNTDQAZ128rm addr:$src)>;
3733 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3734 (VMOVNTDQAZ128rm addr:$src)>;
3735 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3736 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003737 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003738 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003739 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003740 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003741 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003742 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003743}
3744
Adam Nemet7f62b232014-06-10 16:39:53 +00003745//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003746// AVX-512 - Integer arithmetic
3747//
3748multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003749 X86VectorVTInfo _, OpndItins itins,
3750 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003751 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003752 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003753 "$src2, $src1", "$src1, $src2",
3754 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003755 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003756 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003757
Craig Toppere1cac152016-06-07 07:27:54 +00003758 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3759 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3760 "$src2, $src1", "$src1, $src2",
3761 (_.VT (OpNode _.RC:$src1,
3762 (bitconvert (_.LdFrag addr:$src2)))),
3763 itins.rm>,
3764 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003765}
3766
3767multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3768 X86VectorVTInfo _, OpndItins itins,
3769 bit IsCommutable = 0> :
3770 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003771 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3772 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3773 "${src2}"##_.BroadcastStr##", $src1",
3774 "$src1, ${src2}"##_.BroadcastStr,
3775 (_.VT (OpNode _.RC:$src1,
3776 (X86VBroadcast
3777 (_.ScalarLdFrag addr:$src2)))),
3778 itins.rm>,
3779 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003780}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003781
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003782multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3783 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3784 Predicate prd, bit IsCommutable = 0> {
3785 let Predicates = [prd] in
3786 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3787 IsCommutable>, EVEX_V512;
3788
3789 let Predicates = [prd, HasVLX] in {
3790 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3791 IsCommutable>, EVEX_V256;
3792 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3793 IsCommutable>, EVEX_V128;
3794 }
3795}
3796
Robert Khasanov545d1b72014-10-14 14:36:19 +00003797multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3798 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3799 Predicate prd, bit IsCommutable = 0> {
3800 let Predicates = [prd] in
3801 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3802 IsCommutable>, EVEX_V512;
3803
3804 let Predicates = [prd, HasVLX] in {
3805 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3806 IsCommutable>, EVEX_V256;
3807 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3808 IsCommutable>, EVEX_V128;
3809 }
3810}
3811
3812multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3813 OpndItins itins, Predicate prd,
3814 bit IsCommutable = 0> {
3815 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3816 itins, prd, IsCommutable>,
3817 VEX_W, EVEX_CD8<64, CD8VF>;
3818}
3819
3820multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3821 OpndItins itins, Predicate prd,
3822 bit IsCommutable = 0> {
3823 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3824 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3825}
3826
3827multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3828 OpndItins itins, Predicate prd,
3829 bit IsCommutable = 0> {
3830 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3831 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3832}
3833
3834multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3835 OpndItins itins, Predicate prd,
3836 bit IsCommutable = 0> {
3837 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3838 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3839}
3840
3841multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3842 SDNode OpNode, OpndItins itins, Predicate prd,
3843 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003844 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003845 IsCommutable>;
3846
Igor Bregerf2460112015-07-26 14:41:44 +00003847 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003848 IsCommutable>;
3849}
3850
3851multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3852 SDNode OpNode, OpndItins itins, Predicate prd,
3853 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003854 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003855 IsCommutable>;
3856
Igor Bregerf2460112015-07-26 14:41:44 +00003857 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003858 IsCommutable>;
3859}
3860
3861multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3862 bits<8> opc_d, bits<8> opc_q,
3863 string OpcodeStr, SDNode OpNode,
3864 OpndItins itins, bit IsCommutable = 0> {
3865 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3866 itins, HasAVX512, IsCommutable>,
3867 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3868 itins, HasBWI, IsCommutable>;
3869}
3870
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003871multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003872 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003873 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3874 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003875 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003876 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003877 "$src2, $src1","$src1, $src2",
3878 (_Dst.VT (OpNode
3879 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003880 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003881 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003882 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003883 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3884 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3885 "$src2, $src1", "$src1, $src2",
3886 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3887 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003888 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003889 AVX512BIBase, EVEX_4V;
3890
3891 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003892 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003893 OpcodeStr,
3894 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003895 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003896 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3897 (_Brdct.VT (X86VBroadcast
3898 (_Brdct.ScalarLdFrag addr:$src2)))))),
3899 itins.rm>,
3900 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003901}
3902
Robert Khasanov545d1b72014-10-14 14:36:19 +00003903defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3904 SSE_INTALU_ITINS_P, 1>;
3905defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3906 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003907defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3908 SSE_INTALU_ITINS_P, HasBWI, 1>;
3909defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3910 SSE_INTALU_ITINS_P, HasBWI, 0>;
3911defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003912 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003913defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003914 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003915defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003916 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003917defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003918 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003919defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003920 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003921defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003922 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003923defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003924 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003925defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003926 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003927defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003928 SSE_INTALU_ITINS_P, HasBWI, 1>;
3929
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003930multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003931 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3932 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3933 let Predicates = [prd] in
3934 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3935 _SrcVTInfo.info512, _DstVTInfo.info512,
3936 v8i64_info, IsCommutable>,
3937 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3938 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003939 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003940 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003941 v4i64x_info, IsCommutable>,
3942 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003943 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003944 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003945 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003946 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3947 }
Michael Liao66233b72015-08-06 09:06:20 +00003948}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003949
3950defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003951 avx512vl_i32_info, avx512vl_i64_info,
3952 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003953defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003954 avx512vl_i32_info, avx512vl_i64_info,
3955 X86pmuludq, HasAVX512, 1>;
3956defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3957 avx512vl_i8_info, avx512vl_i8_info,
3958 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003959
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003960multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3961 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003962 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3963 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3964 OpcodeStr,
3965 "${src2}"##_Src.BroadcastStr##", $src1",
3966 "$src1, ${src2}"##_Src.BroadcastStr,
3967 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3968 (_Src.VT (X86VBroadcast
3969 (_Src.ScalarLdFrag addr:$src2))))))>,
3970 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003971}
3972
Michael Liao66233b72015-08-06 09:06:20 +00003973multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3974 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003975 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003976 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003977 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003978 "$src2, $src1","$src1, $src2",
3979 (_Dst.VT (OpNode
3980 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003981 (_Src.VT _Src.RC:$src2))),
3982 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003983 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003984 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3985 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3986 "$src2, $src1", "$src1, $src2",
3987 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3988 (bitconvert (_Src.LdFrag addr:$src2))))>,
3989 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003990}
3991
3992multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3993 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003994 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003995 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3996 v32i16_info>,
3997 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3998 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003999 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004000 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4001 v16i16x_info>,
4002 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4003 v16i16x_info>, EVEX_V256;
4004 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4005 v8i16x_info>,
4006 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4007 v8i16x_info>, EVEX_V128;
4008 }
4009}
4010multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4011 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004012 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004013 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4014 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004015 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004016 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4017 v32i8x_info>, EVEX_V256;
4018 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4019 v16i8x_info>, EVEX_V128;
4020 }
4021}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004022
4023multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4024 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004025 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004026 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004027 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004028 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004029 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004030 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004031 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004032 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004033 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004034 }
4035}
4036
Craig Topperb6da6542016-05-01 17:38:32 +00004037defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4038defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4039defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4040defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004041
Craig Topper5acb5a12016-05-01 06:24:57 +00004042defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4043 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4044defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004045 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004046
Igor Bregerf2460112015-07-26 14:41:44 +00004047defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004048 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004049defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004050 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004051defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004052 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004053
Igor Bregerf2460112015-07-26 14:41:44 +00004054defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004055 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004056defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004057 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004058defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004059 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004060
Igor Bregerf2460112015-07-26 14:41:44 +00004061defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004062 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004063defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004064 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004065defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004066 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004067
Igor Bregerf2460112015-07-26 14:41:44 +00004068defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004069 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004070defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004071 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004072defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004073 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004074
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004075// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4076let Predicates = [HasDQI, NoVLX] in {
4077 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4078 (EXTRACT_SUBREG
4079 (VPMULLQZrr
4080 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4081 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4082 sub_ymm)>;
4083
4084 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4085 (EXTRACT_SUBREG
4086 (VPMULLQZrr
4087 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4088 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4089 sub_xmm)>;
4090}
4091
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004092//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004093// AVX-512 Logical Instructions
4094//===----------------------------------------------------------------------===//
4095
Craig Topperabe80cc2016-08-28 06:06:28 +00004096multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004097 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004098 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4099 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4100 "$src2, $src1", "$src1, $src2",
4101 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4102 (bitconvert (_.VT _.RC:$src2)))),
4103 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4104 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004105 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004106 AVX512BIBase, EVEX_4V;
4107
4108 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4109 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4110 "$src2, $src1", "$src1, $src2",
4111 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4112 (bitconvert (_.LdFrag addr:$src2)))),
4113 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4114 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004115 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004116 AVX512BIBase, EVEX_4V;
4117}
4118
4119multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004120 X86VectorVTInfo _, bit IsCommutable = 0> :
4121 avx512_logic_rm<opc, OpcodeStr, OpNode, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004122 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4123 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4124 "${src2}"##_.BroadcastStr##", $src1",
4125 "$src1, ${src2}"##_.BroadcastStr,
4126 (_.i64VT (OpNode _.RC:$src1,
4127 (bitconvert
4128 (_.VT (X86VBroadcast
4129 (_.ScalarLdFrag addr:$src2)))))),
4130 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4131 (bitconvert
4132 (_.VT (X86VBroadcast
4133 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004134 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004135 AVX512BIBase, EVEX_4V, EVEX_B;
4136}
4137
4138multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004139 AVX512VLVectorVTInfo VTInfo,
4140 bit IsCommutable = 0> {
4141 let Predicates = [HasAVX512] in
4142 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004143 IsCommutable>, EVEX_V512;
4144
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004145 let Predicates = [HasAVX512, HasVLX] in {
4146 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
Craig Topperabe80cc2016-08-28 06:06:28 +00004147 IsCommutable>, EVEX_V256;
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004148 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
Craig Topperabe80cc2016-08-28 06:06:28 +00004149 IsCommutable>, EVEX_V128;
4150 }
4151}
4152
4153multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004154 bit IsCommutable = 0> {
4155 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004156 IsCommutable>, EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004157}
4158
4159multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004160 bit IsCommutable = 0> {
4161 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004162 IsCommutable>,
4163 VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004164}
4165
4166multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004167 SDNode OpNode, bit IsCommutable = 0> {
4168 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, IsCommutable>;
4169 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004170}
4171
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004172defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4173defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4174defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4175defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004176
4177//===----------------------------------------------------------------------===//
4178// AVX-512 FP arithmetic
4179//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004180multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4181 SDNode OpNode, SDNode VecNode, OpndItins itins,
4182 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004183 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004184 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4185 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4186 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004187 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4188 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004189 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004190
4191 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004192 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004193 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004194 (_.VT (VecNode _.RC:$src1,
4195 _.ScalarIntMemCPat:$src2,
4196 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004197 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004198 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004199 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004200 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004201 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4202 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004203 itins.rr> {
4204 let isCommutable = IsCommutable;
4205 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004206 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004207 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004208 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4209 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004210 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004211 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004212 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004213}
4214
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004215multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004216 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004217 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004218 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4219 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4220 "$rc, $src2, $src1", "$src1, $src2, $rc",
4221 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004222 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004223 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004224}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004225multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004226 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4227 OpndItins itins, bit IsCommutable> {
4228 let ExeDomain = _.ExeDomain in {
4229 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4230 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4231 "$src2, $src1", "$src1, $src2",
4232 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
4233 itins.rr>;
4234
4235 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4236 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4237 "$src2, $src1", "$src1, $src2",
4238 (_.VT (VecNode _.RC:$src1,
4239 _.ScalarIntMemCPat:$src2)),
4240 itins.rm>;
4241
4242 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4243 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4244 (ins _.FRC:$src1, _.FRC:$src2),
4245 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4246 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
4247 itins.rr> {
4248 let isCommutable = IsCommutable;
4249 }
4250 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4251 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4252 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4253 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4254 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4255 }
4256
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004257 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4258 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004259 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004260 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004261 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00004262 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004263}
4264
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004265multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4266 SDNode VecNode,
4267 SizeItins itins, bit IsCommutable> {
4268 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4269 itins.s, IsCommutable>,
4270 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4271 itins.s, IsCommutable>,
4272 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4273 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4274 itins.d, IsCommutable>,
4275 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4276 itins.d, IsCommutable>,
4277 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4278}
4279
4280multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00004281 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004282 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004283 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
4284 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004285 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004286 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
4287 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004288 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4289}
Craig Topper8783bbb2017-02-24 07:21:10 +00004290defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
4291defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
4292defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
4293defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
4294defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004295 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004296defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004297 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004298
4299// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4300// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4301multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4302 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00004303 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004304 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4305 (ins _.FRC:$src1, _.FRC:$src2),
4306 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4307 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004308 itins.rr> {
4309 let isCommutable = 1;
4310 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004311 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4312 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4313 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4314 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4315 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4316 }
4317}
4318defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4319 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4320 EVEX_CD8<32, CD8VT1>;
4321
4322defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4323 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4324 EVEX_CD8<64, CD8VT1>;
4325
4326defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4327 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4328 EVEX_CD8<32, CD8VT1>;
4329
4330defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4331 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4332 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004333
Craig Topper375aa902016-12-19 00:42:28 +00004334multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004335 X86VectorVTInfo _, OpndItins itins,
4336 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004337 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004338 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4339 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4340 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004341 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4342 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004343 let mayLoad = 1 in {
4344 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4345 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4346 "$src2, $src1", "$src1, $src2",
4347 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4348 EVEX_4V;
4349 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4350 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4351 "${src2}"##_.BroadcastStr##", $src1",
4352 "$src1, ${src2}"##_.BroadcastStr,
4353 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4354 (_.ScalarLdFrag addr:$src2)))),
4355 itins.rm>, EVEX_4V, EVEX_B;
4356 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004357 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004358}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004359
Craig Topper375aa902016-12-19 00:42:28 +00004360multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004361 X86VectorVTInfo _> {
4362 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004363 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4364 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4365 "$rc, $src2, $src1", "$src1, $src2, $rc",
4366 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4367 EVEX_4V, EVEX_B, EVEX_RC;
4368}
4369
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004370
Craig Topper375aa902016-12-19 00:42:28 +00004371multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004372 X86VectorVTInfo _> {
4373 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004374 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4375 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4376 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4377 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4378 EVEX_4V, EVEX_B;
4379}
4380
Craig Topper375aa902016-12-19 00:42:28 +00004381multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004382 Predicate prd, SizeItins itins,
4383 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004384 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004385 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004386 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004387 EVEX_CD8<32, CD8VF>;
4388 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004389 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004390 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004391 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004392
Robert Khasanov595e5982014-10-29 15:43:02 +00004393 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004394 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004395 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004396 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004397 EVEX_CD8<32, CD8VF>;
4398 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004399 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004400 EVEX_CD8<32, CD8VF>;
4401 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004402 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004403 EVEX_CD8<64, CD8VF>;
4404 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004405 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004406 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004407 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004408}
4409
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004410multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004411 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004412 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004413 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004414 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4415}
4416
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004417multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004418 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004419 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004420 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004421 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4422}
4423
Craig Topper9433f972016-08-02 06:16:53 +00004424defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4425 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004426 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004427defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4428 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004429 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004430defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004431 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004432defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004433 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004434defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4435 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004436 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004437defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4438 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004439 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004440let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004441 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4442 SSE_ALU_ITINS_P, 1>;
4443 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4444 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004445}
Craig Topper375aa902016-12-19 00:42:28 +00004446defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004447 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004448defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004449 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004450defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004451 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004452defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004453 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004454
Craig Topper8f6827c2016-08-31 05:37:52 +00004455// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004456multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4457 X86VectorVTInfo _, Predicate prd> {
4458let Predicates = [prd] in {
4459 // Masked register-register logical operations.
4460 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4461 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4462 _.RC:$src0)),
4463 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4464 _.RC:$src1, _.RC:$src2)>;
4465 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4466 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4467 _.ImmAllZerosV)),
4468 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4469 _.RC:$src2)>;
4470 // Masked register-memory logical operations.
4471 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4472 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4473 (load addr:$src2)))),
4474 _.RC:$src0)),
4475 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4476 _.RC:$src1, addr:$src2)>;
4477 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4478 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4479 _.ImmAllZerosV)),
4480 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4481 addr:$src2)>;
4482 // Register-broadcast logical operations.
4483 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4484 (bitconvert (_.VT (X86VBroadcast
4485 (_.ScalarLdFrag addr:$src2)))))),
4486 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4487 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4488 (bitconvert
4489 (_.i64VT (OpNode _.RC:$src1,
4490 (bitconvert (_.VT
4491 (X86VBroadcast
4492 (_.ScalarLdFrag addr:$src2))))))),
4493 _.RC:$src0)),
4494 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4495 _.RC:$src1, addr:$src2)>;
4496 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4497 (bitconvert
4498 (_.i64VT (OpNode _.RC:$src1,
4499 (bitconvert (_.VT
4500 (X86VBroadcast
4501 (_.ScalarLdFrag addr:$src2))))))),
4502 _.ImmAllZerosV)),
4503 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4504 _.RC:$src1, addr:$src2)>;
4505}
Craig Topper8f6827c2016-08-31 05:37:52 +00004506}
4507
Craig Topper45d65032016-09-02 05:29:13 +00004508multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4509 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4510 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4511 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4512 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4513 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4514 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004515}
4516
Craig Topper45d65032016-09-02 05:29:13 +00004517defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4518defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4519defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4520defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4521
Craig Topper2baef8f2016-12-18 04:17:00 +00004522let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004523 // Use packed logical operations for scalar ops.
4524 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4525 (COPY_TO_REGCLASS (VANDPDZ128rr
4526 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4527 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4528 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4529 (COPY_TO_REGCLASS (VORPDZ128rr
4530 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4531 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4532 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4533 (COPY_TO_REGCLASS (VXORPDZ128rr
4534 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4535 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4536 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4537 (COPY_TO_REGCLASS (VANDNPDZ128rr
4538 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4539 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4540
4541 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4542 (COPY_TO_REGCLASS (VANDPSZ128rr
4543 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4544 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4545 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4546 (COPY_TO_REGCLASS (VORPSZ128rr
4547 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4548 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4549 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4550 (COPY_TO_REGCLASS (VXORPSZ128rr
4551 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4552 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4553 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4554 (COPY_TO_REGCLASS (VANDNPSZ128rr
4555 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4556 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4557}
4558
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004559multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4560 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004561 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004562 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4563 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4564 "$src2, $src1", "$src1, $src2",
4565 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004566 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4567 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4568 "$src2, $src1", "$src1, $src2",
4569 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4570 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4571 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4572 "${src2}"##_.BroadcastStr##", $src1",
4573 "$src1, ${src2}"##_.BroadcastStr,
4574 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4575 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4576 EVEX_4V, EVEX_B;
Craig Topperaa8e9032017-02-26 06:45:40 +00004577 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004578}
4579
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004580multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4581 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004582 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004583 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4584 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4585 "$src2, $src1", "$src1, $src2",
4586 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004587 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4588 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4589 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004590 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004591 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4592 (i32 FROUND_CURRENT))>;
Craig Topperaa8e9032017-02-26 06:45:40 +00004593 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004594}
4595
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004596multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004597 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004598 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4599 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004600 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004601 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4602 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004603 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4604 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004605 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004606 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4607 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004608 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4609
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004610 // Define only if AVX512VL feature is present.
4611 let Predicates = [HasVLX] in {
4612 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4613 EVEX_V128, EVEX_CD8<32, CD8VF>;
4614 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4615 EVEX_V256, EVEX_CD8<32, CD8VF>;
4616 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4617 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4618 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4619 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4620 }
4621}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004622defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004623
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004624//===----------------------------------------------------------------------===//
4625// AVX-512 VPTESTM instructions
4626//===----------------------------------------------------------------------===//
4627
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004628multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4629 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004630 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004631 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4632 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4633 "$src2, $src1", "$src1, $src2",
4634 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4635 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004636 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4637 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4638 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004639 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004640 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4641 EVEX_4V,
4642 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004643}
4644
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004645multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4646 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004647 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4648 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4649 "${src2}"##_.BroadcastStr##", $src1",
4650 "$src1, ${src2}"##_.BroadcastStr,
4651 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4652 (_.ScalarLdFrag addr:$src2))))>,
4653 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004654}
Igor Bregerfca0a342016-01-28 13:19:25 +00004655
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004656// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004657multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4658 X86VectorVTInfo _, string Suffix> {
4659 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4660 (_.KVT (COPY_TO_REGCLASS
4661 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004662 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004663 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004664 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004665 _.RC:$src2, _.SubRegIdx)),
4666 _.KRC))>;
4667}
4668
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004669multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004670 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004671 let Predicates = [HasAVX512] in
4672 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4673 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4674
4675 let Predicates = [HasAVX512, HasVLX] in {
4676 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4677 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4678 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4679 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4680 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004681 let Predicates = [HasAVX512, NoVLX] in {
4682 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4683 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004684 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004685}
4686
4687multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4688 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004689 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004690 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004691 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004692}
4693
4694multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4695 SDNode OpNode> {
4696 let Predicates = [HasBWI] in {
4697 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4698 EVEX_V512, VEX_W;
4699 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4700 EVEX_V512;
4701 }
4702 let Predicates = [HasVLX, HasBWI] in {
4703
4704 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4705 EVEX_V256, VEX_W;
4706 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4707 EVEX_V128, VEX_W;
4708 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4709 EVEX_V256;
4710 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4711 EVEX_V128;
4712 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004713
Igor Bregerfca0a342016-01-28 13:19:25 +00004714 let Predicates = [HasAVX512, NoVLX] in {
4715 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4716 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4717 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4718 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004719 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004720
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004721}
4722
4723multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4724 SDNode OpNode> :
4725 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4726 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4727
4728defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4729defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004730
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004731
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004732//===----------------------------------------------------------------------===//
4733// AVX-512 Shift instructions
4734//===----------------------------------------------------------------------===//
4735multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004736 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004737 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004738 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004739 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004740 "$src2, $src1", "$src1, $src2",
4741 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004742 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004743 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004744 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004745 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004746 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4747 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004748 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004749 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004750}
4751
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004752multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4753 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004754 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004755 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4756 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4757 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4758 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004759 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004760}
4761
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004762multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004763 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004764 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004765 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004766 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4767 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4768 "$src2, $src1", "$src1, $src2",
4769 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004770 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004771 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4772 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4773 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004774 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004775 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004776 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004777 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004778}
4779
Cameron McInally5fb084e2014-12-11 17:13:05 +00004780multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004781 ValueType SrcVT, PatFrag bc_frag,
4782 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4783 let Predicates = [prd] in
4784 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4785 VTInfo.info512>, EVEX_V512,
4786 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4787 let Predicates = [prd, HasVLX] in {
4788 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4789 VTInfo.info256>, EVEX_V256,
4790 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4791 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4792 VTInfo.info128>, EVEX_V128,
4793 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4794 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004795}
4796
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004797multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4798 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004799 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004800 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004801 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004802 avx512vl_i64_info, HasAVX512>, VEX_W;
4803 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4804 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004805}
4806
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004807multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4808 string OpcodeStr, SDNode OpNode,
4809 AVX512VLVectorVTInfo VTInfo> {
4810 let Predicates = [HasAVX512] in
4811 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4812 VTInfo.info512>,
4813 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4814 VTInfo.info512>, EVEX_V512;
4815 let Predicates = [HasAVX512, HasVLX] in {
4816 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4817 VTInfo.info256>,
4818 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4819 VTInfo.info256>, EVEX_V256;
4820 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4821 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004822 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004823 VTInfo.info128>, EVEX_V128;
4824 }
4825}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004826
Michael Liao66233b72015-08-06 09:06:20 +00004827multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004828 Format ImmFormR, Format ImmFormM,
4829 string OpcodeStr, SDNode OpNode> {
4830 let Predicates = [HasBWI] in
4831 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4832 v32i16_info>, EVEX_V512;
4833 let Predicates = [HasVLX, HasBWI] in {
4834 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4835 v16i16x_info>, EVEX_V256;
4836 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4837 v8i16x_info>, EVEX_V128;
4838 }
4839}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004840
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004841multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4842 Format ImmFormR, Format ImmFormM,
4843 string OpcodeStr, SDNode OpNode> {
4844 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4845 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4846 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4847 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4848}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004849
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004850defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004851 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004852
4853defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004854 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004855
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004856defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004857 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004858
Michael Zuckerman298a6802016-01-13 12:39:33 +00004859defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004860defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004861
4862defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4863defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4864defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004865
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00004866// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
4867let Predicates = [HasAVX512, NoVLX] in {
4868 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
4869 (EXTRACT_SUBREG (v8i64
4870 (VPSRAQZrr
4871 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4872 VR128X:$src2)), sub_ymm)>;
4873
4874 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4875 (EXTRACT_SUBREG (v8i64
4876 (VPSRAQZrr
4877 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4878 VR128X:$src2)), sub_xmm)>;
4879
4880 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
4881 (EXTRACT_SUBREG (v8i64
4882 (VPSRAQZri
4883 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4884 imm:$src2)), sub_ymm)>;
4885
4886 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
4887 (EXTRACT_SUBREG (v8i64
4888 (VPSRAQZri
4889 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4890 imm:$src2)), sub_xmm)>;
4891}
4892
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004893//===-------------------------------------------------------------------===//
4894// Variable Bit Shifts
4895//===-------------------------------------------------------------------===//
4896multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004897 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004898 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004899 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4900 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4901 "$src2, $src1", "$src1, $src2",
4902 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004903 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004904 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4905 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4906 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004907 (_.VT (OpNode _.RC:$src1,
4908 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004909 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004910 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004911 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004912}
4913
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004914multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4915 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004916 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004917 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4918 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4919 "${src2}"##_.BroadcastStr##", $src1",
4920 "$src1, ${src2}"##_.BroadcastStr,
4921 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4922 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004923 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004924 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4925}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004926
Cameron McInally5fb084e2014-12-11 17:13:05 +00004927multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4928 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004929 let Predicates = [HasAVX512] in
4930 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4931 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4932
4933 let Predicates = [HasAVX512, HasVLX] in {
4934 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4935 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4936 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4937 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4938 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004939}
4940
4941multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4942 SDNode OpNode> {
4943 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004944 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004945 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004946 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004947}
4948
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004949// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004950multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
4951 SDNode OpNode, list<Predicate> p> {
4952 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004953 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004954 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004955 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004956 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004957 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4958 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4959 sub_ymm)>;
4960
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004961 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004962 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004963 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004964 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004965 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4966 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4967 sub_xmm)>;
4968 }
4969}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004970multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4971 SDNode OpNode> {
4972 let Predicates = [HasBWI] in
4973 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4974 EVEX_V512, VEX_W;
4975 let Predicates = [HasVLX, HasBWI] in {
4976
4977 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4978 EVEX_V256, VEX_W;
4979 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4980 EVEX_V128, VEX_W;
4981 }
4982}
4983
4984defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004985 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004986
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004987defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004988 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004989
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004990defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004991 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
4992
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004993defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4994defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004995
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004996defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
4997defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
4998defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
4999defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5000
Craig Topper05629d02016-07-24 07:32:45 +00005001// Special handing for handling VPSRAV intrinsics.
5002multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5003 list<Predicate> p> {
5004 let Predicates = p in {
5005 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5006 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5007 _.RC:$src2)>;
5008 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5009 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5010 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005011 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5012 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5013 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5014 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5015 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5016 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5017 _.RC:$src0)),
5018 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5019 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005020 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5021 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5022 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5023 _.RC:$src1, _.RC:$src2)>;
5024 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5025 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5026 _.ImmAllZerosV)),
5027 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5028 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005029 }
5030}
5031
5032multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5033 list<Predicate> p> :
5034 avx512_var_shift_int_lowering<InstrStr, _, p> {
5035 let Predicates = p in {
5036 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5037 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5038 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5039 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005040 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5041 (X86vsrav _.RC:$src1,
5042 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5043 _.RC:$src0)),
5044 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5045 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005046 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5047 (X86vsrav _.RC:$src1,
5048 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5049 _.ImmAllZerosV)),
5050 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5051 _.RC:$src1, addr:$src2)>;
5052 }
5053}
5054
5055defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5056defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5057defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5058defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5059defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5060defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5061defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5062defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5063defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5064
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005065//===-------------------------------------------------------------------===//
5066// 1-src variable permutation VPERMW/D/Q
5067//===-------------------------------------------------------------------===//
5068multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5069 AVX512VLVectorVTInfo _> {
5070 let Predicates = [HasAVX512] in
5071 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5072 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5073
5074 let Predicates = [HasAVX512, HasVLX] in
5075 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5076 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5077}
5078
5079multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5080 string OpcodeStr, SDNode OpNode,
5081 AVX512VLVectorVTInfo VTInfo> {
5082 let Predicates = [HasAVX512] in
5083 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5084 VTInfo.info512>,
5085 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5086 VTInfo.info512>, EVEX_V512;
5087 let Predicates = [HasAVX512, HasVLX] in
5088 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5089 VTInfo.info256>,
5090 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5091 VTInfo.info256>, EVEX_V256;
5092}
5093
Michael Zuckermand9cac592016-01-19 17:07:43 +00005094multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5095 Predicate prd, SDNode OpNode,
5096 AVX512VLVectorVTInfo _> {
5097 let Predicates = [prd] in
5098 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5099 EVEX_V512 ;
5100 let Predicates = [HasVLX, prd] in {
5101 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5102 EVEX_V256 ;
5103 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5104 EVEX_V128 ;
5105 }
5106}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005107
Michael Zuckermand9cac592016-01-19 17:07:43 +00005108defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5109 avx512vl_i16_info>, VEX_W;
5110defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5111 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005112
5113defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5114 avx512vl_i32_info>;
5115defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5116 avx512vl_i64_info>, VEX_W;
5117defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5118 avx512vl_f32_info>;
5119defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5120 avx512vl_f64_info>, VEX_W;
5121
5122defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5123 X86VPermi, avx512vl_i64_info>,
5124 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5125defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5126 X86VPermi, avx512vl_f64_info>,
5127 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005128//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005129// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005130//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005131
Igor Breger78741a12015-10-04 07:20:41 +00005132multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5133 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5134 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5135 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5136 "$src2, $src1", "$src1, $src2",
5137 (_.VT (OpNode _.RC:$src1,
5138 (Ctrl.VT Ctrl.RC:$src2)))>,
5139 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005140 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5141 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5142 "$src2, $src1", "$src1, $src2",
5143 (_.VT (OpNode
5144 _.RC:$src1,
5145 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5146 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5147 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5148 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5149 "${src2}"##_.BroadcastStr##", $src1",
5150 "$src1, ${src2}"##_.BroadcastStr,
5151 (_.VT (OpNode
5152 _.RC:$src1,
5153 (Ctrl.VT (X86VBroadcast
5154 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5155 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005156}
5157
5158multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5159 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5160 let Predicates = [HasAVX512] in {
5161 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5162 Ctrl.info512>, EVEX_V512;
5163 }
5164 let Predicates = [HasAVX512, HasVLX] in {
5165 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5166 Ctrl.info128>, EVEX_V128;
5167 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5168 Ctrl.info256>, EVEX_V256;
5169 }
5170}
5171
5172multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5173 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5174
5175 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5176 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5177 X86VPermilpi, _>,
5178 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005179}
5180
Craig Topper05948fb2016-08-02 05:11:15 +00005181let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005182defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5183 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005184let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005185defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5186 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005187//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005188// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5189//===----------------------------------------------------------------------===//
5190
5191defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005192 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005193 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5194defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005195 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005196defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005197 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005198
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005199multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5200 let Predicates = [HasBWI] in
5201 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5202
5203 let Predicates = [HasVLX, HasBWI] in {
5204 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5205 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5206 }
5207}
5208
5209defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5210
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005211//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005212// Move Low to High and High to Low packed FP Instructions
5213//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005214def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5215 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005216 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005217 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5218 IIC_SSE_MOV_LH>, EVEX_4V;
5219def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5220 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005221 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005222 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5223 IIC_SSE_MOV_LH>, EVEX_4V;
5224
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005225let Predicates = [HasAVX512] in {
5226 // MOVLHPS patterns
5227 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5228 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5229 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5230 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005231
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005232 // MOVHLPS patterns
5233 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5234 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5235}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005236
5237//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005238// VMOVHPS/PD VMOVLPS Instructions
5239// All patterns was taken from SSS implementation.
5240//===----------------------------------------------------------------------===//
5241multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5242 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00005243 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00005244 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5245 (ins _.RC:$src1, f64mem:$src2),
5246 !strconcat(OpcodeStr,
5247 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5248 [(set _.RC:$dst,
5249 (OpNode _.RC:$src1,
5250 (_.VT (bitconvert
5251 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5252 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005253}
5254
5255defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5256 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5257defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5258 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5259defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5260 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5261defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5262 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5263
5264let Predicates = [HasAVX512] in {
5265 // VMOVHPS patterns
5266 def : Pat<(X86Movlhps VR128X:$src1,
5267 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5268 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5269 def : Pat<(X86Movlhps VR128X:$src1,
5270 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5271 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5272 // VMOVHPD patterns
5273 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5274 (scalar_to_vector (loadf64 addr:$src2)))),
5275 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5276 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5277 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5278 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5279 // VMOVLPS patterns
5280 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5281 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5282 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5283 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5284 // VMOVLPD patterns
5285 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5286 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5287 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5288 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5289 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5290 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5291 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5292}
5293
Igor Bregerb6b27af2015-11-10 07:09:07 +00005294def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5295 (ins f64mem:$dst, VR128X:$src),
5296 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005297 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005298 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5299 (bc_v2f64 (v4f32 VR128X:$src))),
5300 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5301 EVEX, EVEX_CD8<32, CD8VT2>;
5302def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5303 (ins f64mem:$dst, VR128X:$src),
5304 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005305 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005306 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5307 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5308 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5309def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5310 (ins f64mem:$dst, VR128X:$src),
5311 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005312 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005313 (iPTR 0))), addr:$dst)],
5314 IIC_SSE_MOV_LH>,
5315 EVEX, EVEX_CD8<32, CD8VT2>;
5316def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5317 (ins f64mem:$dst, VR128X:$src),
5318 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005319 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005320 (iPTR 0))), addr:$dst)],
5321 IIC_SSE_MOV_LH>,
5322 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005323
Igor Bregerb6b27af2015-11-10 07:09:07 +00005324let Predicates = [HasAVX512] in {
5325 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005326 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005327 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5328 (iPTR 0))), addr:$dst),
5329 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5330 // VMOVLPS patterns
5331 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5332 addr:$src1),
5333 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5334 def : Pat<(store (v4i32 (X86Movlps
5335 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5336 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5337 // VMOVLPD patterns
5338 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5339 addr:$src1),
5340 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5341 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5342 addr:$src1),
5343 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5344}
5345//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005346// FMA - Fused Multiply Operations
5347//
Adam Nemet26371ce2014-10-24 00:02:55 +00005348
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005349multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005350 X86VectorVTInfo _, string Suff> {
5351 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005352 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005353 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005354 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005355 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005356 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005357
Craig Toppere1cac152016-06-07 07:27:54 +00005358 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5359 (ins _.RC:$src2, _.MemOp:$src3),
5360 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005361 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005362 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005363
Craig Toppere1cac152016-06-07 07:27:54 +00005364 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5365 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5366 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5367 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005368 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005369 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005370 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005371 }
Craig Topper318e40b2016-07-25 07:20:31 +00005372
5373 // Additional pattern for folding broadcast nodes in other orders.
5374 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5375 (OpNode _.RC:$src1, _.RC:$src2,
5376 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5377 _.RC:$src1)),
5378 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5379 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005380}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005381
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005382multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005383 X86VectorVTInfo _, string Suff> {
5384 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005385 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005386 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5387 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005388 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005389 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005390}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005391
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005392multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005393 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5394 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005395 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005396 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5397 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5398 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005399 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005400 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005401 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005402 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005403 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005404 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005405 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005406}
5407
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005408multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005409 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005410 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005411 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005412 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005413 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005414}
5415
5416defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5417defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5418defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5419defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5420defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5421defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5422
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005423
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005424multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005425 X86VectorVTInfo _, string Suff> {
5426 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005427 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5428 (ins _.RC:$src2, _.RC:$src3),
5429 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005430 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005431 AVX512FMA3Base;
5432
Craig Toppere1cac152016-06-07 07:27:54 +00005433 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5434 (ins _.RC:$src2, _.MemOp:$src3),
5435 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005436 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005437 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005438
Craig Toppere1cac152016-06-07 07:27:54 +00005439 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5440 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5441 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5442 "$src2, ${src3}"##_.BroadcastStr,
5443 (_.VT (OpNode _.RC:$src2,
5444 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005445 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005446 }
Craig Topper318e40b2016-07-25 07:20:31 +00005447
5448 // Additional patterns for folding broadcast nodes in other orders.
5449 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5450 _.RC:$src2, _.RC:$src1)),
5451 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5452 _.RC:$src2, addr:$src3)>;
5453 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5454 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5455 _.RC:$src2, _.RC:$src1),
5456 _.RC:$src1)),
5457 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5458 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5459 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5460 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5461 _.RC:$src2, _.RC:$src1),
5462 _.ImmAllZerosV)),
5463 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5464 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005465}
5466
5467multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005468 X86VectorVTInfo _, string Suff> {
5469 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005470 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5471 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5472 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005473 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005474 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005475}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005476
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005477multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005478 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5479 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005480 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005481 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5482 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5483 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005484 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005485 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005486 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005487 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005488 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005489 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005490 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005491}
5492
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005493multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005494 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005495 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005496 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005497 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005498 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005499}
5500
5501defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5502defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5503defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5504defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5505defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5506defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5507
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005508multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005509 X86VectorVTInfo _, string Suff> {
5510 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005511 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005512 (ins _.RC:$src2, _.RC:$src3),
5513 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005514 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005515 AVX512FMA3Base;
5516
Craig Toppere1cac152016-06-07 07:27:54 +00005517 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005518 (ins _.RC:$src2, _.MemOp:$src3),
5519 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005520 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005521 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005522
Craig Toppere1cac152016-06-07 07:27:54 +00005523 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005524 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5525 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5526 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005527 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005528 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005529 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005530 }
Craig Topper318e40b2016-07-25 07:20:31 +00005531
5532 // Additional patterns for folding broadcast nodes in other orders.
5533 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5534 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5535 _.RC:$src1, _.RC:$src2),
5536 _.RC:$src1)),
5537 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5538 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005539}
5540
5541multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005542 X86VectorVTInfo _, string Suff> {
5543 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005544 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005545 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5546 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005547 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005548 AVX512FMA3Base, EVEX_B, EVEX_RC;
5549}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005550
5551multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005552 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5553 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005554 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005555 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5556 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5557 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005558 }
5559 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005560 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005561 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005562 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005563 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5564 }
5565}
5566
5567multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005568 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005569 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005570 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005571 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005572 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005573}
5574
5575defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5576defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5577defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5578defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5579defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5580defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005581
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005582// Scalar FMA
5583let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005584multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5585 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5586 dag RHS_r, dag RHS_m > {
5587 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5588 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005589 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005590
Craig Toppere1cac152016-06-07 07:27:54 +00005591 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005592 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005593 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005594
5595 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5596 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005597 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005598 AVX512FMA3Base, EVEX_B, EVEX_RC;
5599
Craig Toppereafdbec2016-08-13 06:48:41 +00005600 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005601 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5602 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5603 !strconcat(OpcodeStr,
5604 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5605 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005606 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5607 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5608 !strconcat(OpcodeStr,
5609 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5610 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005611 }// isCodeGenOnly = 1
5612}
5613}// Constraints = "$src1 = $dst"
5614
5615multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005616 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5617 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00005618 let ExeDomain = _.ExeDomain in {
Craig Topper2dca3b22016-07-24 08:26:38 +00005619 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005620 // Operands for intrinsic are in 123 order to preserve passthu
5621 // semantics.
5622 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5623 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00005624 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005625 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005626 (i32 imm:$rc))),
5627 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5628 _.FRC:$src3))),
5629 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5630 (_.ScalarLdFrag addr:$src3))))>;
5631
Craig Topper2dca3b22016-07-24 08:26:38 +00005632 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005633 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00005634 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005635 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005636 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005637 (i32 imm:$rc))),
5638 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5639 _.FRC:$src1))),
5640 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5641 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5642
Craig Topper2dca3b22016-07-24 08:26:38 +00005643 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005644 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00005645 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005646 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005647 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005648 (i32 imm:$rc))),
5649 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5650 _.FRC:$src2))),
5651 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5652 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
Craig Topper2caa97c2017-02-25 19:36:28 +00005653 }
Igor Breger15820b02015-07-01 13:24:28 +00005654}
5655
5656multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005657 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5658 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005659 let Predicates = [HasAVX512] in {
5660 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005661 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5662 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005663 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005664 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5665 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005666 }
5667}
5668
Craig Toppera55b4832016-12-09 06:42:28 +00005669defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5670 X86FmaddRnds3>;
5671defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5672 X86FmsubRnds3>;
5673defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5674 X86FnmaddRnds1, X86FnmaddRnds3>;
5675defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5676 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005677
5678//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005679// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5680//===----------------------------------------------------------------------===//
5681let Constraints = "$src1 = $dst" in {
5682multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5683 X86VectorVTInfo _> {
Craig Topper6bf9b802017-02-26 06:45:45 +00005684 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00005685 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5686 (ins _.RC:$src2, _.RC:$src3),
5687 OpcodeStr, "$src3, $src2", "$src2, $src3",
5688 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5689 AVX512FMA3Base;
5690
Craig Toppere1cac152016-06-07 07:27:54 +00005691 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5692 (ins _.RC:$src2, _.MemOp:$src3),
5693 OpcodeStr, "$src3, $src2", "$src2, $src3",
5694 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5695 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005696
Craig Toppere1cac152016-06-07 07:27:54 +00005697 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5698 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5699 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5700 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5701 (OpNode _.RC:$src1,
5702 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5703 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00005704 }
Asaf Badouh655822a2016-01-25 11:14:24 +00005705}
5706} // Constraints = "$src1 = $dst"
5707
5708multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5709 AVX512VLVectorVTInfo _> {
5710 let Predicates = [HasIFMA] in {
5711 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5712 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5713 }
5714 let Predicates = [HasVLX, HasIFMA] in {
5715 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5716 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5717 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5718 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5719 }
5720}
5721
5722defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5723 avx512vl_i64_info>, VEX_W;
5724defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5725 avx512vl_i64_info>, VEX_W;
5726
5727//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005728// AVX-512 Scalar convert from sign integer to float/double
5729//===----------------------------------------------------------------------===//
5730
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005731multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5732 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5733 PatFrag ld_frag, string asm> {
5734 let hasSideEffects = 0 in {
5735 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5736 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005737 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005738 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005739 let mayLoad = 1 in
5740 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5741 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005742 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005743 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005744 } // hasSideEffects = 0
5745 let isCodeGenOnly = 1 in {
5746 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5747 (ins DstVT.RC:$src1, SrcRC:$src2),
5748 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5749 [(set DstVT.RC:$dst,
5750 (OpNode (DstVT.VT DstVT.RC:$src1),
5751 SrcRC:$src2,
5752 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5753
5754 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5755 (ins DstVT.RC:$src1, x86memop:$src2),
5756 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5757 [(set DstVT.RC:$dst,
5758 (OpNode (DstVT.VT DstVT.RC:$src1),
5759 (ld_frag addr:$src2),
5760 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5761 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005762}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005763
Igor Bregerabe4a792015-06-14 12:44:55 +00005764multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005765 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005766 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5767 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005768 !strconcat(asm,
5769 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005770 [(set DstVT.RC:$dst,
5771 (OpNode (DstVT.VT DstVT.RC:$src1),
5772 SrcRC:$src2,
5773 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5774}
5775
5776multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005777 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5778 PatFrag ld_frag, string asm> {
5779 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5780 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5781 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005782}
5783
Andrew Trick15a47742013-10-09 05:11:10 +00005784let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005785defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005786 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5787 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005788defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005789 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5790 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005791defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005792 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5793 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005794defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005795 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5796 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005797
Craig Topper8f85ad12016-11-14 02:46:58 +00005798def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5799 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5800def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5801 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5802
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005803def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5804 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5805def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005806 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005807def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5808 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5809def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005810 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005811
5812def : Pat<(f32 (sint_to_fp GR32:$src)),
5813 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5814def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005815 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005816def : Pat<(f64 (sint_to_fp GR32:$src)),
5817 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5818def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005819 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5820
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005821defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005822 v4f32x_info, i32mem, loadi32,
5823 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005824defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005825 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5826 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005827defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005828 i32mem, loadi32, "cvtusi2sd{l}">,
5829 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005830defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005831 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5832 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005833
Craig Topper8f85ad12016-11-14 02:46:58 +00005834def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5835 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5836def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5837 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5838
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005839def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5840 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5841def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5842 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5843def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5844 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5845def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5846 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5847
5848def : Pat<(f32 (uint_to_fp GR32:$src)),
5849 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5850def : Pat<(f32 (uint_to_fp GR64:$src)),
5851 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5852def : Pat<(f64 (uint_to_fp GR32:$src)),
5853 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5854def : Pat<(f64 (uint_to_fp GR64:$src)),
5855 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005856}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005857
5858//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005859// AVX-512 Scalar convert from float/double to integer
5860//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005861multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5862 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005863 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005864 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005865 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005866 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5867 EVEX, VEX_LIG;
5868 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5869 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005870 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005871 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00005872 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005873 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005874 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00005875 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005876 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005877 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005878 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005879}
Asaf Badouh2744d212015-09-20 14:31:19 +00005880
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005881// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005882defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005883 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005884 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005885defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005886 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005887 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005888defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005889 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005890 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005891defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005892 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005893 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005894defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005895 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005896 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005897defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005898 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005899 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005900defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005901 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005902 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005903defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005904 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005905 EVEX_CD8<64, CD8VT1>;
5906
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005907// The SSE version of these instructions are disabled for AVX512.
5908// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5909let Predicates = [HasAVX512] in {
5910 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005911 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00005912 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
5913 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005914 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005915 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00005916 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
5917 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005918 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005919 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00005920 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
5921 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005922 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005923 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00005924 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
5925 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005926} // HasAVX512
5927
Craig Topperac941b92016-09-25 16:33:53 +00005928let Predicates = [HasAVX512] in {
5929 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5930 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5931 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5932 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5933 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5934 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5935 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5936 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5937 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5938 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5939 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5940 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5941 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5942 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5943 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5944 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5945 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5946 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5947 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5948 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5949} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005950
Elad Cohen0c260102017-01-11 09:11:48 +00005951// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
5952// which produce unnecessary vmovs{s,d} instructions
5953let Predicates = [HasAVX512] in {
5954def : Pat<(v4f32 (X86Movss
5955 (v4f32 VR128X:$dst),
5956 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
5957 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
5958
5959def : Pat<(v4f32 (X86Movss
5960 (v4f32 VR128X:$dst),
5961 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
5962 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
5963
5964def : Pat<(v2f64 (X86Movsd
5965 (v2f64 VR128X:$dst),
5966 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
5967 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
5968
5969def : Pat<(v2f64 (X86Movsd
5970 (v2f64 VR128X:$dst),
5971 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
5972 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
5973} // Predicates = [HasAVX512]
5974
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005975// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005976multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5977 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005978 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005979let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005980 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005981 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5982 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005983 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005984 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005985 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5986 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005987 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005988 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005989 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005990 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005991
Igor Bregerc59b3a22016-08-03 10:58:05 +00005992 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5993 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5994 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5995 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5996 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005997 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5998 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005999
Craig Toppere1cac152016-06-07 07:27:54 +00006000 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006001 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6002 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6003 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6004 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
6005 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6006 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6007 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6008 (i32 FROUND_NO_EXC)))]>,
6009 EVEX,VEX_LIG , EVEX_B;
6010 let mayLoad = 1, hasSideEffects = 0 in
6011 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00006012 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006013 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6014 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006015
Craig Toppere1cac152016-06-07 07:27:54 +00006016 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006017} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006018}
6019
Asaf Badouh2744d212015-09-20 14:31:19 +00006020
Igor Bregerc59b3a22016-08-03 10:58:05 +00006021defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6022 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006023 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006024defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6025 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006026 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006027defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6028 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006029 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006030defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6031 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006032 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6033
Igor Bregerc59b3a22016-08-03 10:58:05 +00006034defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6035 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006036 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006037defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6038 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006039 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006040defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6041 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006042 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006043defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6044 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006045 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6046let Predicates = [HasAVX512] in {
6047 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006048 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006049 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6050 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006051 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006052 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006053 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6054 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006055 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006056 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006057 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6058 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006059 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006060 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006061 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6062 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006063} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006064//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006065// AVX-512 Convert form float to double and back
6066//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006067multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6068 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006069 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006070 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006071 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006072 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006073 (_Src.VT _Src.RC:$src2),
6074 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006075 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006076 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006077 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006078 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006079 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006080 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00006081 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006082 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006083
Craig Topperd2011e32017-02-25 18:43:42 +00006084 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6085 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6086 (ins _.FRC:$src1, _Src.FRC:$src2),
6087 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6088 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6089 let mayLoad = 1 in
6090 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6091 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
6092 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6093 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
6094 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006095}
6096
Asaf Badouh2744d212015-09-20 14:31:19 +00006097// Scalar Coversion with SAE - suppress all exceptions
6098multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6099 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006100 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006101 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006102 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006103 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006104 (_Src.VT _Src.RC:$src2),
6105 (i32 FROUND_NO_EXC)))>,
6106 EVEX_4V, VEX_LIG, EVEX_B;
6107}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006108
Asaf Badouh2744d212015-09-20 14:31:19 +00006109// Scalar Conversion with rounding control (RC)
6110multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6111 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006112 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006113 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006114 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006115 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006116 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6117 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6118 EVEX_B, EVEX_RC;
6119}
Craig Toppera02e3942016-09-23 06:24:43 +00006120multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006121 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006122 X86VectorVTInfo _dst> {
6123 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006124 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006125 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006126 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006127 }
6128}
6129
Craig Toppera02e3942016-09-23 06:24:43 +00006130multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006131 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006132 X86VectorVTInfo _dst> {
6133 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006134 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006135 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006136 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006137 }
6138}
Craig Toppera02e3942016-09-23 06:24:43 +00006139defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006140 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006141defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006142 X86fpextRnd,f32x_info, f64x_info >;
6143
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006144def : Pat<(f64 (fpextend FR32X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006145 (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006146 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006147def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006148 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006149 Requires<[HasAVX512]>;
6150
6151def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006152 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006153 Requires<[HasAVX512, OptForSize]>;
6154
Asaf Badouh2744d212015-09-20 14:31:19 +00006155def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006156 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006157 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006158
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006159def : Pat<(f32 (fpround FR64X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006160 (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006161 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006162
6163def : Pat<(v4f32 (X86Movss
6164 (v4f32 VR128X:$dst),
6165 (v4f32 (scalar_to_vector
6166 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006167 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006168 Requires<[HasAVX512]>;
6169
6170def : Pat<(v2f64 (X86Movsd
6171 (v2f64 VR128X:$dst),
6172 (v2f64 (scalar_to_vector
6173 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006174 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006175 Requires<[HasAVX512]>;
6176
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006177//===----------------------------------------------------------------------===//
6178// AVX-512 Vector convert from signed/unsigned integer to float/double
6179// and from float/double to signed/unsigned integer
6180//===----------------------------------------------------------------------===//
6181
6182multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6183 X86VectorVTInfo _Src, SDNode OpNode,
6184 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006185 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006186
6187 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6188 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6189 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6190
6191 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006192 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006193 (_.VT (OpNode (_Src.VT
6194 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6195
6196 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006197 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006198 "${src}"##Broadcast, "${src}"##Broadcast,
6199 (_.VT (OpNode (_Src.VT
6200 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6201 ))>, EVEX, EVEX_B;
6202}
6203// Coversion with SAE - suppress all exceptions
6204multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6205 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6206 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6207 (ins _Src.RC:$src), OpcodeStr,
6208 "{sae}, $src", "$src, {sae}",
6209 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6210 (i32 FROUND_NO_EXC)))>,
6211 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006212}
6213
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006214// Conversion with rounding control (RC)
6215multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6216 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6217 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6218 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6219 "$rc, $src", "$src, $rc",
6220 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6221 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006222}
6223
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006224// Extend Float to Double
6225multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6226 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006227 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006228 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6229 X86vfpextRnd>, EVEX_V512;
6230 }
6231 let Predicates = [HasVLX] in {
6232 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006233 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006234 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006235 EVEX_V256;
6236 }
6237}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006238
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006239// Truncate Double to Float
6240multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6241 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006242 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006243 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6244 X86vfproundRnd>, EVEX_V512;
6245 }
6246 let Predicates = [HasVLX] in {
6247 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6248 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006249 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006250 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006251
6252 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6253 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6254 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6255 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6256 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6257 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6258 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6259 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006260 }
6261}
6262
6263defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6264 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6265defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6266 PS, EVEX_CD8<32, CD8VH>;
6267
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006268def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6269 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006270
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006271let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006272 let AddedComplexity = 15 in
6273 def : Pat<(X86vzmovl (v2f64 (bitconvert
6274 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6275 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006276 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6277 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006278 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6279 (VCVTPS2PDZ256rm addr:$src)>;
6280}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006281
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006282// Convert Signed/Unsigned Doubleword to Double
6283multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6284 SDNode OpNode128> {
6285 // No rounding in this op
6286 let Predicates = [HasAVX512] in
6287 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6288 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006289
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006290 let Predicates = [HasVLX] in {
6291 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006292 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006293 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6294 EVEX_V256;
6295 }
6296}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006297
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006298// Convert Signed/Unsigned Doubleword to Float
6299multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6300 SDNode OpNodeRnd> {
6301 let Predicates = [HasAVX512] in
6302 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6303 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6304 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006305
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006306 let Predicates = [HasVLX] in {
6307 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6308 EVEX_V128;
6309 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6310 EVEX_V256;
6311 }
6312}
6313
6314// Convert Float to Signed/Unsigned Doubleword with truncation
6315multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6316 SDNode OpNode, SDNode OpNodeRnd> {
6317 let Predicates = [HasAVX512] in {
6318 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6319 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6320 OpNodeRnd>, EVEX_V512;
6321 }
6322 let Predicates = [HasVLX] in {
6323 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6324 EVEX_V128;
6325 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6326 EVEX_V256;
6327 }
6328}
6329
6330// Convert Float to Signed/Unsigned Doubleword
6331multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6332 SDNode OpNode, SDNode OpNodeRnd> {
6333 let Predicates = [HasAVX512] in {
6334 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6335 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6336 OpNodeRnd>, EVEX_V512;
6337 }
6338 let Predicates = [HasVLX] in {
6339 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6340 EVEX_V128;
6341 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6342 EVEX_V256;
6343 }
6344}
6345
6346// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006347multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6348 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006349 let Predicates = [HasAVX512] in {
6350 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6351 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6352 OpNodeRnd>, EVEX_V512;
6353 }
6354 let Predicates = [HasVLX] in {
6355 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006356 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006357 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6358 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006359 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6360 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006361 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6362 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006363
6364 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6365 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6366 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6367 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6368 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6369 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6370 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6371 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006372 }
6373}
6374
6375// Convert Double to Signed/Unsigned Doubleword
6376multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6377 SDNode OpNode, SDNode OpNodeRnd> {
6378 let Predicates = [HasAVX512] in {
6379 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6380 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6381 OpNodeRnd>, EVEX_V512;
6382 }
6383 let Predicates = [HasVLX] in {
6384 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6385 // memory forms of these instructions in Asm Parcer. They have the same
6386 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6387 // due to the same reason.
6388 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6389 "{1to2}", "{x}">, EVEX_V128;
6390 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6391 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006392
6393 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6394 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6395 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6396 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6397 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6398 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6399 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6400 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006401 }
6402}
6403
6404// Convert Double to Signed/Unsigned Quardword
6405multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6406 SDNode OpNode, SDNode OpNodeRnd> {
6407 let Predicates = [HasDQI] in {
6408 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6409 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6410 OpNodeRnd>, EVEX_V512;
6411 }
6412 let Predicates = [HasDQI, HasVLX] in {
6413 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6414 EVEX_V128;
6415 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6416 EVEX_V256;
6417 }
6418}
6419
6420// Convert Double to Signed/Unsigned Quardword with truncation
6421multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6422 SDNode OpNode, SDNode OpNodeRnd> {
6423 let Predicates = [HasDQI] in {
6424 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6425 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6426 OpNodeRnd>, EVEX_V512;
6427 }
6428 let Predicates = [HasDQI, HasVLX] in {
6429 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6430 EVEX_V128;
6431 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6432 EVEX_V256;
6433 }
6434}
6435
6436// Convert Signed/Unsigned Quardword to Double
6437multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6438 SDNode OpNode, SDNode OpNodeRnd> {
6439 let Predicates = [HasDQI] in {
6440 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6441 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6442 OpNodeRnd>, EVEX_V512;
6443 }
6444 let Predicates = [HasDQI, HasVLX] in {
6445 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6446 EVEX_V128;
6447 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6448 EVEX_V256;
6449 }
6450}
6451
6452// Convert Float to Signed/Unsigned Quardword
6453multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6454 SDNode OpNode, SDNode OpNodeRnd> {
6455 let Predicates = [HasDQI] in {
6456 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6457 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6458 OpNodeRnd>, EVEX_V512;
6459 }
6460 let Predicates = [HasDQI, HasVLX] in {
6461 // Explicitly specified broadcast string, since we take only 2 elements
6462 // from v4f32x_info source
6463 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006464 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006465 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6466 EVEX_V256;
6467 }
6468}
6469
6470// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006471multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6472 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006473 let Predicates = [HasDQI] in {
6474 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6475 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6476 OpNodeRnd>, EVEX_V512;
6477 }
6478 let Predicates = [HasDQI, HasVLX] in {
6479 // Explicitly specified broadcast string, since we take only 2 elements
6480 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006481 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006482 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006483 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6484 EVEX_V256;
6485 }
6486}
6487
6488// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006489multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6490 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006491 let Predicates = [HasDQI] in {
6492 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6493 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6494 OpNodeRnd>, EVEX_V512;
6495 }
6496 let Predicates = [HasDQI, HasVLX] in {
6497 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6498 // memory forms of these instructions in Asm Parcer. They have the same
6499 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6500 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006501 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006502 "{1to2}", "{x}">, EVEX_V128;
6503 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6504 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006505
6506 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6507 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6508 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6509 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6510 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6511 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6512 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6513 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006514 }
6515}
6516
Simon Pilgrima3af7962016-11-24 12:13:46 +00006517defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006518 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006519
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006520defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6521 X86VSintToFpRnd>,
6522 PS, EVEX_CD8<32, CD8VF>;
6523
6524defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006525 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006526 XS, EVEX_CD8<32, CD8VF>;
6527
Simon Pilgrima3af7962016-11-24 12:13:46 +00006528defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006529 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006530 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6531
6532defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006533 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006534 EVEX_CD8<32, CD8VF>;
6535
Craig Topperf334ac192016-11-09 07:48:51 +00006536defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006537 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006538 EVEX_CD8<64, CD8VF>;
6539
Simon Pilgrima3af7962016-11-24 12:13:46 +00006540defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006541 XS, EVEX_CD8<32, CD8VH>;
6542
6543defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6544 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006545 EVEX_CD8<32, CD8VF>;
6546
Craig Topper19e04b62016-05-19 06:13:58 +00006547defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6548 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006549
Craig Topper19e04b62016-05-19 06:13:58 +00006550defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6551 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006552 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006553
Craig Topper19e04b62016-05-19 06:13:58 +00006554defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6555 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006556 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006557defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6558 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006559 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006560
Craig Topper19e04b62016-05-19 06:13:58 +00006561defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6562 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006563 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006564
Craig Topper19e04b62016-05-19 06:13:58 +00006565defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6566 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006567
Craig Topper19e04b62016-05-19 06:13:58 +00006568defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6569 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006570 PD, EVEX_CD8<64, CD8VF>;
6571
Craig Topper19e04b62016-05-19 06:13:58 +00006572defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6573 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006574
6575defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006576 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006577 PD, EVEX_CD8<64, CD8VF>;
6578
Craig Toppera39b6502016-12-10 06:02:48 +00006579defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006580 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006581
6582defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006583 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006584 PD, EVEX_CD8<64, CD8VF>;
6585
Craig Toppera39b6502016-12-10 06:02:48 +00006586defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006587 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006588
6589defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006590 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006591
6592defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006593 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006594
Simon Pilgrima3af7962016-11-24 12:13:46 +00006595defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006596 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006597
Simon Pilgrima3af7962016-11-24 12:13:46 +00006598defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006599 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006600
Craig Toppere38c57a2015-11-27 05:44:02 +00006601let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006602def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006603 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006604 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6605 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006606
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006607def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6608 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006609 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6610 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006611
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006612def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6613 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006614 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6615 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006616
Simon Pilgrima3af7962016-11-24 12:13:46 +00006617def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006618 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6619 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6620 VR128X:$src, sub_xmm)))), sub_xmm)>;
6621
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006622def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6623 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006624 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6625 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006626
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006627def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6628 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006629 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6630 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006631
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006632def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6633 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006634 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6635 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006636
Simon Pilgrima3af7962016-11-24 12:13:46 +00006637def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006638 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6639 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6640 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006641}
6642
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006643let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006644 let AddedComplexity = 15 in {
6645 def : Pat<(X86vzmovl (v2i64 (bitconvert
6646 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006647 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006648 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6649 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006650 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006651 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006652 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006653 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006654 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006655 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006656 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006657 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006658}
6659
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006660let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006661 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006662 (VCVTPD2PSZrm addr:$src)>;
6663 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6664 (VCVTPS2PDZrm addr:$src)>;
6665}
6666
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006667let Predicates = [HasDQI, HasVLX] in {
6668 let AddedComplexity = 15 in {
6669 def : Pat<(X86vzmovl (v2f64 (bitconvert
6670 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006671 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006672 def : Pat<(X86vzmovl (v2f64 (bitconvert
6673 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006674 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006675 }
6676}
6677
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006678let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006679def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6680 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6681 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6682 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6683
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006684def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6685 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6686 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6687 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6688
6689def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6690 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6691 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6692 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6693
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006694def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6695 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6696 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6697 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6698
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006699def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6700 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6701 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6702 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6703
6704def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6705 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6706 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6707 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6708
6709def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6710 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6711 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6712 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6713
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006714def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6715 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6716 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6717 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6718
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006719def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6720 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6721 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6722 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6723
6724def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6725 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6726 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6727 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6728
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006729def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6730 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6731 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6732 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6733
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006734def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6735 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6736 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6737 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6738}
6739
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006740//===----------------------------------------------------------------------===//
6741// Half precision conversion instructions
6742//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006743multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006744 X86MemOperand x86memop, PatFrag ld_frag> {
6745 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6746 "vcvtph2ps", "$src", "$src",
6747 (X86cvtph2ps (_src.VT _src.RC:$src),
6748 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006749 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6750 "vcvtph2ps", "$src", "$src",
6751 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6752 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006753}
6754
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006755multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006756 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6757 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6758 (X86cvtph2ps (_src.VT _src.RC:$src),
6759 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6760
6761}
6762
6763let Predicates = [HasAVX512] in {
6764 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006765 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006766 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6767 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006768 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006769 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6770 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6771 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6772 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006773}
6774
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006775multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006776 X86MemOperand x86memop> {
6777 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006778 (ins _src.RC:$src1, i32u8imm:$src2),
6779 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006780 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006781 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006782 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006783 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6784 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6785 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6786 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006787 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006788 addr:$dst)]>;
6789 let hasSideEffects = 0, mayStore = 1 in
6790 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6791 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6792 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6793 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006794}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006795multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006796 let hasSideEffects = 0 in
6797 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6798 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006799 (ins _src.RC:$src1, i32u8imm:$src2),
6800 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006801 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006802}
6803let Predicates = [HasAVX512] in {
6804 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6805 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6806 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6807 let Predicates = [HasVLX] in {
6808 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6809 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006810 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006811 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6812 }
6813}
Asaf Badouh2489f352015-12-02 08:17:51 +00006814
Craig Topper9820e342016-09-20 05:44:47 +00006815// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006816let Predicates = [HasVLX] in {
6817 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6818 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6819 // configurations we support (the default). However, falling back to MXCSR is
6820 // more consistent with other instructions, which are always controlled by it.
6821 // It's encoded as 0b100.
6822 def : Pat<(fp_to_f16 FR32X:$src),
6823 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6824 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6825
6826 def : Pat<(f16_to_fp GR16:$src),
6827 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6828 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6829
6830 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6831 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6832 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6833}
6834
Craig Topper9820e342016-09-20 05:44:47 +00006835// Patterns for matching float to half-float conversion when AVX512 is supported
6836// but F16C isn't. In that case we have to use 512-bit vectors.
6837let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6838 def : Pat<(fp_to_f16 FR32X:$src),
6839 (i16 (EXTRACT_SUBREG
6840 (VMOVPDI2DIZrr
6841 (v8i16 (EXTRACT_SUBREG
6842 (VCVTPS2PHZrr
6843 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6844 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6845 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6846
6847 def : Pat<(f16_to_fp GR16:$src),
6848 (f32 (COPY_TO_REGCLASS
6849 (v4f32 (EXTRACT_SUBREG
6850 (VCVTPH2PSZrr
6851 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6852 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6853 sub_xmm)), sub_xmm)), FR32X))>;
6854
6855 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6856 (f32 (COPY_TO_REGCLASS
6857 (v4f32 (EXTRACT_SUBREG
6858 (VCVTPH2PSZrr
6859 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6860 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6861 sub_xmm), 4)), sub_xmm)), FR32X))>;
6862}
6863
Asaf Badouh2489f352015-12-02 08:17:51 +00006864// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006865multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006866 string OpcodeStr> {
6867 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6868 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006869 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006870 Sched<[WriteFAdd]>;
6871}
6872
6873let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006874 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006875 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006876 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006877 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006878 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006879 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006880 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006881 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6882}
6883
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006884let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6885 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006886 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006887 EVEX_CD8<32, CD8VT1>;
6888 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006889 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006890 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6891 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006892 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006893 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006894 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006895 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006896 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006897 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6898 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006899 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00006900 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
6901 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006902 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006903 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
6904 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006905 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006906
Ayman Musa02f95332017-01-04 08:21:54 +00006907 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
6908 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006909 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006910 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
6911 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006912 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6913 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006914}
Michael Liao5bf95782014-12-04 05:20:33 +00006915
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006916/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006917multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6918 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00006919 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006920 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6921 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6922 "$src2, $src1", "$src1, $src2",
6923 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006924 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006925 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006926 "$src2, $src1", "$src1, $src2",
6927 (OpNode (_.VT _.RC:$src1),
6928 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006929}
6930}
6931
Asaf Badouheaf2da12015-09-21 10:23:53 +00006932defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6933 EVEX_CD8<32, CD8VT1>, T8PD;
6934defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6935 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6936defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6937 EVEX_CD8<32, CD8VT1>, T8PD;
6938defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6939 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006940
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006941/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6942multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006943 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00006944 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00006945 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6946 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6947 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006948 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6949 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6950 (OpNode (_.FloatVT
6951 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6952 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6953 (ins _.ScalarMemOp:$src), OpcodeStr,
6954 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6955 (OpNode (_.FloatVT
6956 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6957 EVEX, T8PD, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00006958 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006959}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006960
6961multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6962 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6963 EVEX_V512, EVEX_CD8<32, CD8VF>;
6964 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6965 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6966
6967 // Define only if AVX512VL feature is present.
6968 let Predicates = [HasVLX] in {
6969 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6970 OpNode, v4f32x_info>,
6971 EVEX_V128, EVEX_CD8<32, CD8VF>;
6972 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6973 OpNode, v8f32x_info>,
6974 EVEX_V256, EVEX_CD8<32, CD8VF>;
6975 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6976 OpNode, v2f64x_info>,
6977 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6978 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6979 OpNode, v4f64x_info>,
6980 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6981 }
6982}
6983
6984defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6985defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006986
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006987/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006988multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6989 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00006990 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006991 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6992 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6993 "$src2, $src1", "$src1, $src2",
6994 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6995 (i32 FROUND_CURRENT))>;
6996
6997 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6998 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006999 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007000 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007001 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007002
7003 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007004 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007005 "$src2, $src1", "$src1, $src2",
7006 (OpNode (_.VT _.RC:$src1),
7007 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7008 (i32 FROUND_CURRENT))>;
Craig Topper176f3312017-02-25 19:18:11 +00007009 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007010}
7011
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007012multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7013 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
7014 EVEX_CD8<32, CD8VT1>;
7015 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
7016 EVEX_CD8<64, CD8VT1>, VEX_W;
7017}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007018
Craig Toppere1cac152016-06-07 07:27:54 +00007019let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007020 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
7021 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
7022}
Igor Breger8352a0d2015-07-28 06:53:28 +00007023
7024defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007025/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007026
7027multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7028 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007029 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007030 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7031 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7032 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
7033
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007034 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7035 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7036 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007037 (bitconvert (_.LdFrag addr:$src))),
7038 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007039
7040 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007041 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007042 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007043 (OpNode (_.FloatVT
7044 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7045 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007046 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007047}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007048multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7049 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007050 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007051 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7052 (ins _.RC:$src), OpcodeStr,
7053 "{sae}, $src", "$src, {sae}",
7054 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7055}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007056
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007057multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7058 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007059 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7060 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007061 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007062 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7063 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007064}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007065
Asaf Badouh402ebb32015-06-03 13:41:48 +00007066multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7067 SDNode OpNode> {
7068 // Define only if AVX512VL feature is present.
7069 let Predicates = [HasVLX] in {
7070 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7071 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7072 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7073 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7074 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7075 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7076 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7077 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7078 }
7079}
Craig Toppere1cac152016-06-07 07:27:54 +00007080let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007081
Asaf Badouh402ebb32015-06-03 13:41:48 +00007082 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7083 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7084 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7085}
7086defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7087 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7088
7089multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7090 SDNode OpNodeRnd, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007091 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007092 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7093 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7094 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7095 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007096}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007097
Robert Khasanoveb126392014-10-28 18:15:20 +00007098multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7099 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007100 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007101 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007102 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7103 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007104 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7105 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7106 (OpNode (_.FloatVT
7107 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007108
Craig Toppere1cac152016-06-07 07:27:54 +00007109 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7110 (ins _.ScalarMemOp:$src), OpcodeStr,
7111 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7112 (OpNode (_.FloatVT
7113 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7114 EVEX, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007115 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007116}
7117
Robert Khasanoveb126392014-10-28 18:15:20 +00007118multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7119 SDNode OpNode> {
7120 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7121 v16f32_info>,
7122 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7123 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7124 v8f64_info>,
7125 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7126 // Define only if AVX512VL feature is present.
7127 let Predicates = [HasVLX] in {
7128 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7129 OpNode, v4f32x_info>,
7130 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7131 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7132 OpNode, v8f32x_info>,
7133 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7134 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7135 OpNode, v2f64x_info>,
7136 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7137 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7138 OpNode, v4f64x_info>,
7139 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7140 }
7141}
7142
Asaf Badouh402ebb32015-06-03 13:41:48 +00007143multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7144 SDNode OpNodeRnd> {
7145 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7146 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7147 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7148 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7149}
7150
Igor Breger4c4cd782015-09-20 09:13:41 +00007151multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7152 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
Craig Topper176f3312017-02-25 19:18:11 +00007153 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00007154 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7155 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7156 "$src2, $src1", "$src1, $src2",
7157 (OpNodeRnd (_.VT _.RC:$src1),
7158 (_.VT _.RC:$src2),
7159 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007160 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7161 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7162 "$src2, $src1", "$src1, $src2",
7163 (OpNodeRnd (_.VT _.RC:$src1),
7164 (_.VT (scalar_to_vector
7165 (_.ScalarLdFrag addr:$src2))),
7166 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007167
7168 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7169 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7170 "$rc, $src2, $src1", "$src1, $src2, $rc",
7171 (OpNodeRnd (_.VT _.RC:$src1),
7172 (_.VT _.RC:$src2),
7173 (i32 imm:$rc))>,
7174 EVEX_B, EVEX_RC;
7175
Craig Toppere1cac152016-06-07 07:27:54 +00007176 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007177 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007178 (ins _.FRC:$src1, _.FRC:$src2),
7179 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7180
7181 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007182 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007183 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7184 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7185 }
Craig Topper176f3312017-02-25 19:18:11 +00007186 }
Igor Breger4c4cd782015-09-20 09:13:41 +00007187
7188 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7189 (!cast<Instruction>(NAME#SUFF#Zr)
7190 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7191
7192 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7193 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007194 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007195}
7196
7197multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7198 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7199 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7200 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7201 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7202}
7203
Asaf Badouh402ebb32015-06-03 13:41:48 +00007204defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7205 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007206
Igor Breger4c4cd782015-09-20 09:13:41 +00007207defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007208
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007209let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007210 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007211 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007212 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007213 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007214 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007215 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007216 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007217 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007218 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007219 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007220}
7221
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007222multiclass
7223avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007224
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007225 let ExeDomain = _.ExeDomain in {
7226 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7227 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7228 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007229 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007230 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7231
7232 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7233 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007234 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7235 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007236 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007237
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007238 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007239 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7240 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007241 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007242 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007243 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7244 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7245 }
7246 let Predicates = [HasAVX512] in {
7247 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7248 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7249 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7250 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7251 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7252 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7253 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7254 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7255 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7256 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7257 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7258 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7259 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7260 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7261 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7262
7263 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7264 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7265 addr:$src, (i32 0x1))), _.FRC)>;
7266 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7267 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7268 addr:$src, (i32 0x2))), _.FRC)>;
7269 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7270 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7271 addr:$src, (i32 0x3))), _.FRC)>;
7272 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7273 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7274 addr:$src, (i32 0x4))), _.FRC)>;
7275 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7276 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7277 addr:$src, (i32 0xc))), _.FRC)>;
7278 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007279}
7280
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007281defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7282 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007283
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007284defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7285 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007286
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007287//-------------------------------------------------
7288// Integer truncate and extend operations
7289//-------------------------------------------------
7290
Igor Breger074a64e2015-07-24 17:24:15 +00007291multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7292 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7293 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007294 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007295 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7296 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7297 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7298 EVEX, T8XS;
7299
7300 // for intrinsic patter match
7301 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7302 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7303 undef)),
7304 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7305 SrcInfo.RC:$src1)>;
7306
7307 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7308 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7309 DestInfo.ImmAllZerosV)),
7310 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7311 SrcInfo.RC:$src1)>;
7312
7313 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7314 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7315 DestInfo.RC:$src0)),
7316 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7317 DestInfo.KRCWM:$mask ,
7318 SrcInfo.RC:$src1)>;
7319
Craig Topper52e2e832016-07-22 05:46:44 +00007320 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7321 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007322 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7323 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007324 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007325 []>, EVEX;
7326
Igor Breger074a64e2015-07-24 17:24:15 +00007327 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7328 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007329 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007330 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007331 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007332}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007333
Igor Breger074a64e2015-07-24 17:24:15 +00007334multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7335 X86VectorVTInfo DestInfo,
7336 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007337
Igor Breger074a64e2015-07-24 17:24:15 +00007338 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7339 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7340 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007341
Igor Breger074a64e2015-07-24 17:24:15 +00007342 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7343 (SrcInfo.VT SrcInfo.RC:$src)),
7344 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7345 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7346}
7347
Igor Breger074a64e2015-07-24 17:24:15 +00007348multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7349 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7350 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7351 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7352 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7353 Predicate prd = HasAVX512>{
7354
7355 let Predicates = [HasVLX, prd] in {
7356 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7357 DestInfoZ128, x86memopZ128>,
7358 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7359 truncFrag, mtruncFrag>, EVEX_V128;
7360
7361 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7362 DestInfoZ256, x86memopZ256>,
7363 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7364 truncFrag, mtruncFrag>, EVEX_V256;
7365 }
7366 let Predicates = [prd] in
7367 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7368 DestInfoZ, x86memopZ>,
7369 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7370 truncFrag, mtruncFrag>, EVEX_V512;
7371}
7372
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007373multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7374 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007375 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7376 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007377 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007378}
7379
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007380multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7381 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007382 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7383 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007384 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007385}
7386
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007387multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7388 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007389 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7390 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007391 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007392}
7393
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007394multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7395 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007396 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7397 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007398 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007399}
7400
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007401multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7402 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007403 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7404 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007405 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007406}
7407
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007408multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7409 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007410 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7411 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007412 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007413}
7414
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007415defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7416 truncstorevi8, masked_truncstorevi8>;
7417defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7418 truncstore_s_vi8, masked_truncstore_s_vi8>;
7419defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7420 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007421
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007422defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7423 truncstorevi16, masked_truncstorevi16>;
7424defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7425 truncstore_s_vi16, masked_truncstore_s_vi16>;
7426defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7427 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007428
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007429defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7430 truncstorevi32, masked_truncstorevi32>;
7431defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7432 truncstore_s_vi32, masked_truncstore_s_vi32>;
7433defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7434 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007435
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007436defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7437 truncstorevi8, masked_truncstorevi8>;
7438defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7439 truncstore_s_vi8, masked_truncstore_s_vi8>;
7440defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7441 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007442
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007443defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7444 truncstorevi16, masked_truncstorevi16>;
7445defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7446 truncstore_s_vi16, masked_truncstore_s_vi16>;
7447defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7448 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007449
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007450defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7451 truncstorevi8, masked_truncstorevi8>;
7452defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7453 truncstore_s_vi8, masked_truncstore_s_vi8>;
7454defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7455 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007456
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007457let Predicates = [HasAVX512, NoVLX] in {
7458def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7459 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007460 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007461 VR256X:$src, sub_ymm)))), sub_xmm))>;
7462def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7463 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007464 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007465 VR256X:$src, sub_ymm)))), sub_xmm))>;
7466}
7467
7468let Predicates = [HasBWI, NoVLX] in {
7469def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007470 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007471 VR256X:$src, sub_ymm))), sub_xmm))>;
7472}
7473
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007474multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007475 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007476 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007477 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007478 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7479 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7480 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7481 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007482
Craig Toppere1cac152016-06-07 07:27:54 +00007483 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7484 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7485 (DestInfo.VT (LdFrag addr:$src))>,
7486 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007487 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007488}
7489
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007490multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007491 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007492 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7493 let Predicates = [HasVLX, HasBWI] in {
7494 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007495 v16i8x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007496 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007497
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007498 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007499 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007500 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7501 }
7502 let Predicates = [HasBWI] in {
7503 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007504 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007505 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7506 }
7507}
7508
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007509multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007510 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007511 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7512 let Predicates = [HasVLX, HasAVX512] in {
7513 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007514 v16i8x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007515 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7516
7517 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007518 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007519 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7520 }
7521 let Predicates = [HasAVX512] in {
7522 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007523 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007524 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7525 }
7526}
7527
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007528multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007529 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007530 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7531 let Predicates = [HasVLX, HasAVX512] in {
7532 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007533 v16i8x_info, i16mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007534 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7535
7536 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007537 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007538 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7539 }
7540 let Predicates = [HasAVX512] in {
7541 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007542 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007543 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7544 }
7545}
7546
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007547multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007548 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007549 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7550 let Predicates = [HasVLX, HasAVX512] in {
7551 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007552 v8i16x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007553 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7554
7555 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007556 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007557 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7558 }
7559 let Predicates = [HasAVX512] in {
7560 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007561 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007562 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7563 }
7564}
7565
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007566multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007567 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007568 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7569 let Predicates = [HasVLX, HasAVX512] in {
7570 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007571 v8i16x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007572 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7573
7574 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007575 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007576 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7577 }
7578 let Predicates = [HasAVX512] in {
7579 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007580 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007581 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7582 }
7583}
7584
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007585multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007586 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007587 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7588
7589 let Predicates = [HasVLX, HasAVX512] in {
7590 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007591 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007592 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7593
7594 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007595 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007596 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7597 }
7598 let Predicates = [HasAVX512] in {
7599 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007600 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007601 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7602 }
7603}
7604
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007605defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
7606defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
7607defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
7608defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
7609defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
7610defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007611
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007612defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
7613defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
7614defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
7615defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
7616defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
7617defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007618
Igor Breger2ba64ab2016-05-22 10:21:04 +00007619// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007620multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7621 X86VectorVTInfo From, PatFrag LdFrag> {
7622 def : Pat<(To.VT (LdFrag addr:$src)),
7623 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7624 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7625 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7626 To.KRC:$mask, addr:$src)>;
7627 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7628 To.ImmAllZerosV)),
7629 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7630 addr:$src)>;
7631}
7632
7633let Predicates = [HasVLX, HasBWI] in {
7634 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7635 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7636}
7637let Predicates = [HasBWI] in {
7638 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7639}
7640let Predicates = [HasVLX, HasAVX512] in {
7641 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7642 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7643 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7644 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7645 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7646 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7647 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7648 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7649 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7650 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7651}
7652let Predicates = [HasAVX512] in {
7653 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7654 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7655 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7656 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7657 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7658}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007659
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007660multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
7661 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00007662 // 128-bit patterns
7663 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007664 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007665 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007666 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007667 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007668 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007669 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007670 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007671 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007672 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007673 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7674 }
7675 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007676 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007677 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007678 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007679 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007680 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007681 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007682 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007683 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7684
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007685 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007686 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007687 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007688 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007689 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007690 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007691 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007692 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7693
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007694 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007695 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007696 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007697 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007698 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007699 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007700 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007701 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007702 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007703 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7704
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007705 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007706 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007707 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007708 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007709 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007710 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007711 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007712 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7713
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007714 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007715 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007716 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007717 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007718 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007719 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007720 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007721 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007722 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007723 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7724 }
7725 // 256-bit patterns
7726 let Predicates = [HasVLX, HasBWI] in {
7727 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7728 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7729 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7730 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7731 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7732 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7733 }
7734 let Predicates = [HasVLX] in {
7735 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7736 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7737 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7738 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7739 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7740 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7741 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7742 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7743
7744 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7745 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7746 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7747 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7748 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7749 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7750 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7751 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7752
7753 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7754 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7755 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7756 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7757 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7758 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7759
7760 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7761 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7762 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7763 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7764 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7765 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7766 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7767 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7768
7769 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7770 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7771 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7772 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7773 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7774 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7775 }
7776 // 512-bit patterns
7777 let Predicates = [HasBWI] in {
7778 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7779 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7780 }
7781 let Predicates = [HasAVX512] in {
7782 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7783 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7784
7785 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7786 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007787 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7788 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007789
7790 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7791 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7792
7793 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7794 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7795
7796 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7797 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7798 }
7799}
7800
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007801defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
7802defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00007803
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007804//===----------------------------------------------------------------------===//
7805// GATHER - SCATTER Operations
7806
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007807multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7808 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007809 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7810 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007811 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7812 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007813 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007814 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007815 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7816 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7817 vectoraddr:$src2))]>, EVEX, EVEX_K,
7818 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007819}
Cameron McInally45325962014-03-26 13:50:50 +00007820
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007821multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7822 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7823 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007824 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007825 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007826 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007827let Predicates = [HasVLX] in {
7828 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007829 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007830 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007831 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007832 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007833 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007834 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007835 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007836}
Cameron McInally45325962014-03-26 13:50:50 +00007837}
7838
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007839multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7840 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007841 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007842 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007843 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007844 mgatherv8i64>, EVEX_V512;
7845let Predicates = [HasVLX] in {
7846 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007847 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007848 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007849 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007850 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007851 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007852 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7853 vx64xmem, mgatherv2i64>, EVEX_V128;
7854}
Cameron McInally45325962014-03-26 13:50:50 +00007855}
Michael Liao5bf95782014-12-04 05:20:33 +00007856
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007857
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007858defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7859 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7860
7861defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7862 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007863
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007864multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7865 X86MemOperand memop, PatFrag ScatterNode> {
7866
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007867let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007868
7869 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7870 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007871 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007872 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7873 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7874 _.KRCWM:$mask, vectoraddr:$dst))]>,
7875 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007876}
7877
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007878multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7879 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7880 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007881 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007882 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007883 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007884let Predicates = [HasVLX] in {
7885 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007886 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007887 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007888 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007889 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007890 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007891 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007892 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007893}
Cameron McInally45325962014-03-26 13:50:50 +00007894}
7895
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007896multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7897 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007898 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007899 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007900 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007901 mscatterv8i64>, EVEX_V512;
7902let Predicates = [HasVLX] in {
7903 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007904 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007905 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007906 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007907 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007908 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007909 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7910 vx64xmem, mscatterv2i64>, EVEX_V128;
7911}
Cameron McInally45325962014-03-26 13:50:50 +00007912}
7913
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007914defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7915 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007916
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007917defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7918 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007919
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007920// prefetch
7921multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7922 RegisterClass KRC, X86MemOperand memop> {
7923 let Predicates = [HasPFI], hasSideEffects = 1 in
7924 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007925 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007926 []>, EVEX, EVEX_K;
7927}
7928
7929defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007930 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007931
7932defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007933 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007934
7935defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007936 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007937
7938defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007939 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007940
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007941defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007942 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007943
7944defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007945 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007946
7947defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007948 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007949
7950defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007951 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007952
7953defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007954 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007955
7956defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007957 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007958
7959defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007960 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007961
7962defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007963 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007964
7965defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007966 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007967
7968defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007969 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007970
7971defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007972 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007973
7974defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007975 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007976
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007977// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007978def v64i1sextv64i8 : PatLeaf<(v64i8
7979 (X86vsext
7980 (v64i1 (X86pcmpgtm
7981 (bc_v64i8 (v16i32 immAllZerosV)),
7982 VR512:$src))))>;
7983def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7984def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7985def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007986
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007987multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007988def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007989 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007990 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7991}
Michael Liao5bf95782014-12-04 05:20:33 +00007992
Michael Zuckerman85436ec2017-03-23 09:57:01 +00007993// Use 512bit version to implement 128/256 bit in case NoVLX.
7994multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
7995 X86VectorVTInfo _> {
7996
7997 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
7998 (X86Info.VT (EXTRACT_SUBREG
7999 (_.VT (!cast<Instruction>(NAME#"Zrr")
8000 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
8001 X86Info.SubRegIdx))>;
8002}
8003
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008004multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8005 string OpcodeStr, Predicate prd> {
8006let Predicates = [prd] in
8007 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8008
8009 let Predicates = [prd, HasVLX] in {
8010 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8011 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8012 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008013let Predicates = [prd, NoVLX] in {
8014 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
8015 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
8016 }
8017
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008018}
8019
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008020defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8021defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8022defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8023defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008024
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008025multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008026 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8027 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8028 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8029}
8030
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008031// Use 512bit version to implement 128/256 bit in case NoVLX.
8032multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008033 X86VectorVTInfo _> {
8034
8035 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8036 (_.KVT (COPY_TO_REGCLASS
8037 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008038 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008039 _.RC:$src, _.SubRegIdx)),
8040 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008041}
8042
8043multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008044 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8045 let Predicates = [prd] in
8046 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8047 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008048
8049 let Predicates = [prd, HasVLX] in {
8050 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008051 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008052 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008053 EVEX_V128;
8054 }
8055 let Predicates = [prd, NoVLX] in {
8056 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8057 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008058 }
8059}
8060
8061defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8062 avx512vl_i8_info, HasBWI>;
8063defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8064 avx512vl_i16_info, HasBWI>, VEX_W;
8065defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8066 avx512vl_i32_info, HasDQI>;
8067defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8068 avx512vl_i64_info, HasDQI>, VEX_W;
8069
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008070//===----------------------------------------------------------------------===//
8071// AVX-512 - COMPRESS and EXPAND
8072//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008073
Ayman Musad7a5ed42016-09-26 06:22:08 +00008074multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008075 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008076 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008077 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008078 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008079
Craig Toppere1cac152016-06-07 07:27:54 +00008080 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008081 def mr : AVX5128I<opc, MRMDestMem, (outs),
8082 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008083 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008084 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8085
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008086 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8087 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008088 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008089 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008090 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008091}
8092
Ayman Musad7a5ed42016-09-26 06:22:08 +00008093multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8094
8095 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8096 (_.VT _.RC:$src)),
8097 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8098 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8099}
8100
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008101multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8102 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008103 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8104 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008105
8106 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008107 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8108 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8109 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8110 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008111 }
8112}
8113
8114defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8115 EVEX;
8116defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8117 EVEX, VEX_W;
8118defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8119 EVEX;
8120defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8121 EVEX, VEX_W;
8122
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008123// expand
8124multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8125 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008126 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008127 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008128 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008129
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008130 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8131 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8132 (_.VT (X86expand (_.VT (bitconvert
8133 (_.LdFrag addr:$src1)))))>,
8134 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008135}
8136
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008137multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8138
8139 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8140 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8141 _.KRCWM:$mask, addr:$src)>;
8142
8143 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8144 (_.VT _.RC:$src0))),
8145 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8146 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8147}
8148
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008149multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8150 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008151 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8152 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008153
8154 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008155 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8156 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8157 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8158 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008159 }
8160}
8161
8162defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8163 EVEX;
8164defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8165 EVEX, VEX_W;
8166defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8167 EVEX;
8168defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8169 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008170
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008171//handle instruction reg_vec1 = op(reg_vec,imm)
8172// op(mem_vec,imm)
8173// op(broadcast(eltVt),imm)
8174//all instruction created with FROUND_CURRENT
8175multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008176 X86VectorVTInfo _>{
8177 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008178 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8179 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008180 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008181 (OpNode (_.VT _.RC:$src1),
8182 (i32 imm:$src2),
8183 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008184 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8185 (ins _.MemOp:$src1, i32u8imm:$src2),
8186 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8187 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8188 (i32 imm:$src2),
8189 (i32 FROUND_CURRENT))>;
8190 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8191 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8192 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8193 "${src1}"##_.BroadcastStr##", $src2",
8194 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8195 (i32 imm:$src2),
8196 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008197 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008198}
8199
8200//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8201multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8202 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008203 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008204 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8205 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008206 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008207 "$src1, {sae}, $src2",
8208 (OpNode (_.VT _.RC:$src1),
8209 (i32 imm:$src2),
8210 (i32 FROUND_NO_EXC))>, EVEX_B;
8211}
8212
8213multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8214 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8215 let Predicates = [prd] in {
8216 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8217 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8218 EVEX_V512;
8219 }
8220 let Predicates = [prd, HasVLX] in {
8221 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8222 EVEX_V128;
8223 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8224 EVEX_V256;
8225 }
8226}
8227
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008228//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8229// op(reg_vec2,mem_vec,imm)
8230// op(reg_vec2,broadcast(eltVt),imm)
8231//all instruction created with FROUND_CURRENT
8232multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008233 X86VectorVTInfo _>{
8234 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008235 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008236 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008237 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8238 (OpNode (_.VT _.RC:$src1),
8239 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008240 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008241 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008242 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8243 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8244 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8245 (OpNode (_.VT _.RC:$src1),
8246 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8247 (i32 imm:$src3),
8248 (i32 FROUND_CURRENT))>;
8249 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8250 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8251 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8252 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8253 (OpNode (_.VT _.RC:$src1),
8254 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8255 (i32 imm:$src3),
8256 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008257 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008258}
8259
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008260//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8261// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008262multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8263 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008264 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008265 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8266 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8267 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8268 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8269 (SrcInfo.VT SrcInfo.RC:$src2),
8270 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008271 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8272 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8273 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8274 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8275 (SrcInfo.VT (bitconvert
8276 (SrcInfo.LdFrag addr:$src2))),
8277 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008278 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008279}
8280
8281//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8282// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008283// op(reg_vec2,broadcast(eltVt),imm)
8284multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008285 X86VectorVTInfo _>:
8286 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8287
Craig Topper05948fb2016-08-02 05:11:15 +00008288 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008289 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8290 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8291 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8292 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8293 (OpNode (_.VT _.RC:$src1),
8294 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8295 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008296}
8297
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008298//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8299// op(reg_vec2,mem_scalar,imm)
8300//all instruction created with FROUND_CURRENT
8301multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008302 X86VectorVTInfo _> {
8303 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008304 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008305 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008306 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8307 (OpNode (_.VT _.RC:$src1),
8308 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008309 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008310 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008311 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008312 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008313 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8314 (OpNode (_.VT _.RC:$src1),
8315 (_.VT (scalar_to_vector
8316 (_.ScalarLdFrag addr:$src2))),
8317 (i32 imm:$src3),
8318 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008319 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008320}
8321
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008322//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8323multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8324 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008325 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008326 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008327 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008328 OpcodeStr, "$src3, {sae}, $src2, $src1",
8329 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008330 (OpNode (_.VT _.RC:$src1),
8331 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008332 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008333 (i32 FROUND_NO_EXC))>, EVEX_B;
8334}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008335//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8336multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8337 SDNode OpNode, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00008338 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008339 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8340 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008341 OpcodeStr, "$src3, {sae}, $src2, $src1",
8342 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008343 (OpNode (_.VT _.RC:$src1),
8344 (_.VT _.RC:$src2),
8345 (i32 imm:$src3),
8346 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008347}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008348
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008349multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8350 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008351 let Predicates = [prd] in {
8352 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008353 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008354 EVEX_V512;
8355
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008356 }
8357 let Predicates = [prd, HasVLX] in {
8358 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008359 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008360 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008361 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008362 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008363}
8364
Igor Breger2ae0fe32015-08-31 11:14:02 +00008365multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8366 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8367 let Predicates = [HasBWI] in {
8368 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8369 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8370 }
8371 let Predicates = [HasBWI, HasVLX] in {
8372 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8373 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8374 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8375 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8376 }
8377}
8378
Igor Breger00d9f842015-06-08 14:03:17 +00008379multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8380 bits<8> opc, SDNode OpNode>{
8381 let Predicates = [HasAVX512] in {
8382 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8383 }
8384 let Predicates = [HasAVX512, HasVLX] in {
8385 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8386 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8387 }
8388}
8389
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008390multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8391 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8392 let Predicates = [prd] in {
8393 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8394 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008395 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008396}
8397
Igor Breger1e58e8a2015-09-02 11:18:55 +00008398multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8399 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8400 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8401 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8402 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8403 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008404}
8405
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008406
Igor Breger1e58e8a2015-09-02 11:18:55 +00008407defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8408 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8409defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8410 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8411defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8412 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8413
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008414
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008415defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8416 0x50, X86VRange, HasDQI>,
8417 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8418defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8419 0x50, X86VRange, HasDQI>,
8420 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8421
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008422defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8423 0x51, X86VRange, HasDQI>,
8424 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8425defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8426 0x51, X86VRange, HasDQI>,
8427 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8428
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008429defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8430 0x57, X86Reduces, HasDQI>,
8431 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8432defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8433 0x57, X86Reduces, HasDQI>,
8434 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008435
Igor Breger1e58e8a2015-09-02 11:18:55 +00008436defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8437 0x27, X86GetMants, HasAVX512>,
8438 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8439defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8440 0x27, X86GetMants, HasAVX512>,
8441 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8442
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008443multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8444 bits<8> opc, SDNode OpNode = X86Shuf128>{
8445 let Predicates = [HasAVX512] in {
8446 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8447
8448 }
8449 let Predicates = [HasAVX512, HasVLX] in {
8450 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8451 }
8452}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008453let Predicates = [HasAVX512] in {
8454def : Pat<(v16f32 (ffloor VR512:$src)),
8455 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8456def : Pat<(v16f32 (fnearbyint VR512:$src)),
8457 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8458def : Pat<(v16f32 (fceil VR512:$src)),
8459 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8460def : Pat<(v16f32 (frint VR512:$src)),
8461 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8462def : Pat<(v16f32 (ftrunc VR512:$src)),
8463 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8464
8465def : Pat<(v8f64 (ffloor VR512:$src)),
8466 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8467def : Pat<(v8f64 (fnearbyint VR512:$src)),
8468 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8469def : Pat<(v8f64 (fceil VR512:$src)),
8470 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8471def : Pat<(v8f64 (frint VR512:$src)),
8472 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8473def : Pat<(v8f64 (ftrunc VR512:$src)),
8474 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8475}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008476
8477defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8478 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8479defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8480 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8481defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8482 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8483defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8484 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008485
Craig Topperb561e662017-01-19 02:34:29 +00008486let Predicates = [HasAVX512] in {
8487// Provide fallback in case the load node that is used in the broadcast
8488// patterns above is used by additional users, which prevents the pattern
8489// selection.
8490def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
8491 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8492 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8493 0)>;
8494def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
8495 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8496 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8497 0)>;
8498
8499def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
8500 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8501 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8502 0)>;
8503def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
8504 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8505 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8506 0)>;
8507
8508def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
8509 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8510 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8511 0)>;
8512
8513def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
8514 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8515 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8516 0)>;
8517}
8518
Craig Topperc48fa892015-12-27 19:45:21 +00008519multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008520 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8521 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008522}
8523
Craig Topperc48fa892015-12-27 19:45:21 +00008524defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008525 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008526defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008527 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008528
Craig Topper7a299302016-06-09 07:06:38 +00008529multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008530 let Predicates = p in
8531 def NAME#_.VTName#rri:
8532 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8533 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8534 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8535}
8536
Craig Topper7a299302016-06-09 07:06:38 +00008537multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8538 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8539 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8540 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008541
Craig Topper7a299302016-06-09 07:06:38 +00008542defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008543 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008544 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8545 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8546 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8547 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8548 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008549 EVEX_CD8<8, CD8VF>;
8550
Igor Bregerf3ded812015-08-31 13:09:30 +00008551defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8552 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8553
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008554multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8555 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008556 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008557 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008558 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008559 "$src1", "$src1",
8560 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8561
Craig Toppere1cac152016-06-07 07:27:54 +00008562 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8563 (ins _.MemOp:$src1), OpcodeStr,
8564 "$src1", "$src1",
8565 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8566 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008567 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008568}
8569
8570multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8571 X86VectorVTInfo _> :
8572 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008573 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8574 (ins _.ScalarMemOp:$src1), OpcodeStr,
8575 "${src1}"##_.BroadcastStr,
8576 "${src1}"##_.BroadcastStr,
8577 (_.VT (OpNode (X86VBroadcast
8578 (_.ScalarLdFrag addr:$src1))))>,
8579 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008580}
8581
8582multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8583 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8584 let Predicates = [prd] in
8585 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8586
8587 let Predicates = [prd, HasVLX] in {
8588 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8589 EVEX_V256;
8590 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8591 EVEX_V128;
8592 }
8593}
8594
8595multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8596 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8597 let Predicates = [prd] in
8598 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8599 EVEX_V512;
8600
8601 let Predicates = [prd, HasVLX] in {
8602 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8603 EVEX_V256;
8604 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8605 EVEX_V128;
8606 }
8607}
8608
8609multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8610 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008611 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008612 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008613 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8614 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008615}
8616
8617multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8618 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008619 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8620 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008621}
8622
8623multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8624 bits<8> opc_d, bits<8> opc_q,
8625 string OpcodeStr, SDNode OpNode> {
8626 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8627 HasAVX512>,
8628 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8629 HasBWI>;
8630}
8631
Simon Pilgrimcf2da962017-03-14 21:26:58 +00008632defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>;
Igor Bregerf2460112015-07-26 14:41:44 +00008633
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008634multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8635
8636 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008637}
8638
8639defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8640defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8641
Igor Breger24cab0f2015-11-16 07:22:00 +00008642//===---------------------------------------------------------------------===//
8643// Replicate Single FP - MOVSHDUP and MOVSLDUP
8644//===---------------------------------------------------------------------===//
8645multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8646 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8647 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008648}
8649
8650defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8651defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008652
8653//===----------------------------------------------------------------------===//
8654// AVX-512 - MOVDDUP
8655//===----------------------------------------------------------------------===//
8656
8657multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8658 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008659 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00008660 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8661 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8662 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008663 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8664 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8665 (_.VT (OpNode (_.VT (scalar_to_vector
8666 (_.ScalarLdFrag addr:$src)))))>,
8667 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008668 }
Igor Breger1f782962015-11-19 08:26:56 +00008669}
8670
8671multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8672 AVX512VLVectorVTInfo VTInfo> {
8673
8674 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8675
8676 let Predicates = [HasAVX512, HasVLX] in {
8677 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8678 EVEX_V256;
8679 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8680 EVEX_V128;
8681 }
8682}
8683
8684multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8685 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8686 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008687}
8688
8689defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8690
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008691let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008692def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008693 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008694def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008695 (VMOVDDUPZ128rm addr:$src)>;
8696def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8697 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00008698
8699def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8700 (v2f64 VR128X:$src0)),
8701 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8702def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8703 (bitconvert (v4i32 immAllZerosV))),
8704 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
8705
8706def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8707 (v2f64 VR128X:$src0)),
8708 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
8709 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8710def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8711 (bitconvert (v4i32 immAllZerosV))),
8712 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8713
8714def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8715 (v2f64 VR128X:$src0)),
8716 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8717def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8718 (bitconvert (v4i32 immAllZerosV))),
8719 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008720}
Igor Breger1f782962015-11-19 08:26:56 +00008721
Igor Bregerf2460112015-07-26 14:41:44 +00008722//===----------------------------------------------------------------------===//
8723// AVX-512 - Unpack Instructions
8724//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008725defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8726 SSE_ALU_ITINS_S>;
8727defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8728 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008729
8730defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8731 SSE_INTALU_ITINS_P, HasBWI>;
8732defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8733 SSE_INTALU_ITINS_P, HasBWI>;
8734defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8735 SSE_INTALU_ITINS_P, HasBWI>;
8736defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8737 SSE_INTALU_ITINS_P, HasBWI>;
8738
8739defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8740 SSE_INTALU_ITINS_P, HasAVX512>;
8741defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8742 SSE_INTALU_ITINS_P, HasAVX512>;
8743defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8744 SSE_INTALU_ITINS_P, HasAVX512>;
8745defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8746 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008747
8748//===----------------------------------------------------------------------===//
8749// AVX-512 - Extract & Insert Integer Instructions
8750//===----------------------------------------------------------------------===//
8751
8752multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8753 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008754 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8755 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8756 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8757 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8758 imm:$src2)))),
8759 addr:$dst)]>,
8760 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008761}
8762
8763multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8764 let Predicates = [HasBWI] in {
8765 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8766 (ins _.RC:$src1, u8imm:$src2),
8767 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8768 [(set GR32orGR64:$dst,
8769 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8770 EVEX, TAPD;
8771
8772 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8773 }
8774}
8775
8776multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8777 let Predicates = [HasBWI] in {
8778 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8779 (ins _.RC:$src1, u8imm:$src2),
8780 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8781 [(set GR32orGR64:$dst,
8782 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8783 EVEX, PD;
8784
Craig Topper99f6b622016-05-01 01:03:56 +00008785 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008786 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8787 (ins _.RC:$src1, u8imm:$src2),
8788 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8789 EVEX, TAPD;
8790
Igor Bregerdefab3c2015-10-08 12:55:01 +00008791 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8792 }
8793}
8794
8795multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8796 RegisterClass GRC> {
8797 let Predicates = [HasDQI] in {
8798 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8799 (ins _.RC:$src1, u8imm:$src2),
8800 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8801 [(set GRC:$dst,
8802 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8803 EVEX, TAPD;
8804
Craig Toppere1cac152016-06-07 07:27:54 +00008805 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8806 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8807 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8808 [(store (extractelt (_.VT _.RC:$src1),
8809 imm:$src2),addr:$dst)]>,
8810 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008811 }
8812}
8813
8814defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8815defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8816defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8817defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8818
8819multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8820 X86VectorVTInfo _, PatFrag LdFrag> {
8821 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8822 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8823 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8824 [(set _.RC:$dst,
8825 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8826 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8827}
8828
8829multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8830 X86VectorVTInfo _, PatFrag LdFrag> {
8831 let Predicates = [HasBWI] in {
8832 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8833 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8834 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8835 [(set _.RC:$dst,
8836 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8837
8838 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8839 }
8840}
8841
8842multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8843 X86VectorVTInfo _, RegisterClass GRC> {
8844 let Predicates = [HasDQI] in {
8845 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8846 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8847 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8848 [(set _.RC:$dst,
8849 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8850 EVEX_4V, TAPD;
8851
8852 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8853 _.ScalarLdFrag>, TAPD;
8854 }
8855}
8856
8857defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8858 extloadi8>, TAPD;
8859defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8860 extloadi16>, PD;
8861defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8862defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008863//===----------------------------------------------------------------------===//
8864// VSHUFPS - VSHUFPD Operations
8865//===----------------------------------------------------------------------===//
8866multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8867 AVX512VLVectorVTInfo VTInfo_FP>{
8868 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8869 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8870 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008871}
8872
8873defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8874defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008875//===----------------------------------------------------------------------===//
8876// AVX-512 - Byte shift Left/Right
8877//===----------------------------------------------------------------------===//
8878
8879multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8880 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8881 def rr : AVX512<opc, MRMr,
8882 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8883 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8884 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008885 def rm : AVX512<opc, MRMm,
8886 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8887 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8888 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008889 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8890 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008891}
8892
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008893multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008894 Format MRMm, string OpcodeStr, Predicate prd>{
8895 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008896 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008897 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008898 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008899 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008900 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008901 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008902 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008903 }
8904}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008905defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008906 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008907defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008908 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8909
8910
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008911multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008912 string OpcodeStr, X86VectorVTInfo _dst,
8913 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008914 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008915 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008916 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008917 [(set _dst.RC:$dst,(_dst.VT
8918 (OpNode (_src.VT _src.RC:$src1),
8919 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008920 def rm : AVX512BI<opc, MRMSrcMem,
8921 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8922 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8923 [(set _dst.RC:$dst,(_dst.VT
8924 (OpNode (_src.VT _src.RC:$src1),
8925 (_src.VT (bitconvert
8926 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008927}
8928
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008929multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008930 string OpcodeStr, Predicate prd> {
8931 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008932 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8933 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008934 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008935 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8936 v32i8x_info>, EVEX_V256;
8937 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8938 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008939 }
8940}
8941
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008942defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008943 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008944
Craig Topper4e794c72017-02-19 19:36:58 +00008945// Transforms to swizzle an immediate to enable better matching when
8946// memory operand isn't in the right place.
8947def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
8948 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
8949 uint8_t Imm = N->getZExtValue();
8950 // Swap bits 1/4 and 3/6.
8951 uint8_t NewImm = Imm & 0xa5;
8952 if (Imm & 0x02) NewImm |= 0x10;
8953 if (Imm & 0x10) NewImm |= 0x02;
8954 if (Imm & 0x08) NewImm |= 0x40;
8955 if (Imm & 0x40) NewImm |= 0x08;
8956 return getI8Imm(NewImm, SDLoc(N));
8957}]>;
8958def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
8959 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
8960 uint8_t Imm = N->getZExtValue();
8961 // Swap bits 2/4 and 3/5.
8962 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00008963 if (Imm & 0x04) NewImm |= 0x10;
8964 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00008965 if (Imm & 0x08) NewImm |= 0x20;
8966 if (Imm & 0x20) NewImm |= 0x08;
8967 return getI8Imm(NewImm, SDLoc(N));
8968}]>;
Craig Topper48905772017-02-19 21:32:15 +00008969def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
8970 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
8971 uint8_t Imm = N->getZExtValue();
8972 // Swap bits 1/2 and 5/6.
8973 uint8_t NewImm = Imm & 0x99;
8974 if (Imm & 0x02) NewImm |= 0x04;
8975 if (Imm & 0x04) NewImm |= 0x02;
8976 if (Imm & 0x20) NewImm |= 0x40;
8977 if (Imm & 0x40) NewImm |= 0x20;
8978 return getI8Imm(NewImm, SDLoc(N));
8979}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00008980def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
8981 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
8982 uint8_t Imm = N->getZExtValue();
8983 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
8984 uint8_t NewImm = Imm & 0x81;
8985 if (Imm & 0x02) NewImm |= 0x04;
8986 if (Imm & 0x04) NewImm |= 0x10;
8987 if (Imm & 0x08) NewImm |= 0x40;
8988 if (Imm & 0x10) NewImm |= 0x02;
8989 if (Imm & 0x20) NewImm |= 0x08;
8990 if (Imm & 0x40) NewImm |= 0x20;
8991 return getI8Imm(NewImm, SDLoc(N));
8992}]>;
8993def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
8994 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
8995 uint8_t Imm = N->getZExtValue();
8996 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
8997 uint8_t NewImm = Imm & 0x81;
8998 if (Imm & 0x02) NewImm |= 0x10;
8999 if (Imm & 0x04) NewImm |= 0x02;
9000 if (Imm & 0x08) NewImm |= 0x20;
9001 if (Imm & 0x10) NewImm |= 0x04;
9002 if (Imm & 0x20) NewImm |= 0x40;
9003 if (Imm & 0x40) NewImm |= 0x08;
9004 return getI8Imm(NewImm, SDLoc(N));
9005}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00009006
Igor Bregerb4bb1902015-10-15 12:33:24 +00009007multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009008 X86VectorVTInfo _>{
9009 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00009010 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9011 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00009012 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00009013 (OpNode (_.VT _.RC:$src1),
9014 (_.VT _.RC:$src2),
9015 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00009016 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00009017 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9018 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
9019 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
9020 (OpNode (_.VT _.RC:$src1),
9021 (_.VT _.RC:$src2),
9022 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009023 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00009024 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
9025 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9026 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
9027 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9028 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9029 (OpNode (_.VT _.RC:$src1),
9030 (_.VT _.RC:$src2),
9031 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009032 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00009033 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009034 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00009035
9036 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00009037 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9038 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9039 _.RC:$src1)),
9040 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9041 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9042 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9043 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9044 _.RC:$src1)),
9045 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9046 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009047
9048 // Additional patterns for matching loads in other positions.
9049 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9050 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9051 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9052 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9053 def : Pat<(_.VT (OpNode _.RC:$src1,
9054 (bitconvert (_.LdFrag addr:$src3)),
9055 _.RC:$src2, (i8 imm:$src4))),
9056 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9057 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9058
9059 // Additional patterns for matching zero masking with loads in other
9060 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009061 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9062 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9063 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9064 _.ImmAllZerosV)),
9065 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9066 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9067 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9068 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9069 _.RC:$src2, (i8 imm:$src4)),
9070 _.ImmAllZerosV)),
9071 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9072 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009073
9074 // Additional patterns for matching masked loads with different
9075 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009076 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9077 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9078 _.RC:$src2, (i8 imm:$src4)),
9079 _.RC:$src1)),
9080 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9081 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009082 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9083 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9084 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9085 _.RC:$src1)),
9086 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9087 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9088 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9089 (OpNode _.RC:$src2, _.RC:$src1,
9090 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9091 _.RC:$src1)),
9092 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9093 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9094 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9095 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9096 _.RC:$src1, (i8 imm:$src4)),
9097 _.RC:$src1)),
9098 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9099 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9100 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9101 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9102 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9103 _.RC:$src1)),
9104 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9105 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009106
9107 // Additional patterns for matching broadcasts in other positions.
9108 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9109 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9110 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9111 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9112 def : Pat<(_.VT (OpNode _.RC:$src1,
9113 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9114 _.RC:$src2, (i8 imm:$src4))),
9115 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9116 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9117
9118 // Additional patterns for matching zero masking with broadcasts in other
9119 // positions.
9120 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9121 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9122 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9123 _.ImmAllZerosV)),
9124 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9125 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9126 (VPTERNLOG321_imm8 imm:$src4))>;
9127 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9128 (OpNode _.RC:$src1,
9129 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9130 _.RC:$src2, (i8 imm:$src4)),
9131 _.ImmAllZerosV)),
9132 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9133 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9134 (VPTERNLOG132_imm8 imm:$src4))>;
9135
9136 // Additional patterns for matching masked broadcasts with different
9137 // operand orders.
9138 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9139 (OpNode _.RC:$src1,
9140 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9141 _.RC:$src2, (i8 imm:$src4)),
9142 _.RC:$src1)),
9143 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9144 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +00009145 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9146 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9147 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9148 _.RC:$src1)),
9149 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9150 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9151 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9152 (OpNode _.RC:$src2, _.RC:$src1,
9153 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9154 (i8 imm:$src4)), _.RC:$src1)),
9155 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9156 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9157 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9158 (OpNode _.RC:$src2,
9159 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9160 _.RC:$src1, (i8 imm:$src4)),
9161 _.RC:$src1)),
9162 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9163 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9164 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9165 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9166 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9167 _.RC:$src1)),
9168 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9169 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009170}
9171
9172multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
9173 let Predicates = [HasAVX512] in
9174 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
9175 let Predicates = [HasAVX512, HasVLX] in {
9176 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
9177 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
9178 }
9179}
9180
9181defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
9182defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
9183
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009184//===----------------------------------------------------------------------===//
9185// AVX-512 - FixupImm
9186//===----------------------------------------------------------------------===//
9187
9188multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009189 X86VectorVTInfo _>{
9190 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009191 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9192 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9193 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9194 (OpNode (_.VT _.RC:$src1),
9195 (_.VT _.RC:$src2),
9196 (_.IntVT _.RC:$src3),
9197 (i32 imm:$src4),
9198 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009199 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9200 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9201 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9202 (OpNode (_.VT _.RC:$src1),
9203 (_.VT _.RC:$src2),
9204 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9205 (i32 imm:$src4),
9206 (i32 FROUND_CURRENT))>;
9207 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9208 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9209 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9210 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9211 (OpNode (_.VT _.RC:$src1),
9212 (_.VT _.RC:$src2),
9213 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9214 (i32 imm:$src4),
9215 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009216 } // Constraints = "$src1 = $dst"
9217}
9218
9219multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009220 SDNode OpNode, X86VectorVTInfo _>{
9221let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009222 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9223 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009224 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009225 "$src2, $src3, {sae}, $src4",
9226 (OpNode (_.VT _.RC:$src1),
9227 (_.VT _.RC:$src2),
9228 (_.IntVT _.RC:$src3),
9229 (i32 imm:$src4),
9230 (i32 FROUND_NO_EXC))>, EVEX_B;
9231 }
9232}
9233
9234multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9235 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009236 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9237 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009238 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9239 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9240 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9241 (OpNode (_.VT _.RC:$src1),
9242 (_.VT _.RC:$src2),
9243 (_src3VT.VT _src3VT.RC:$src3),
9244 (i32 imm:$src4),
9245 (i32 FROUND_CURRENT))>;
9246
9247 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9248 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9249 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9250 "$src2, $src3, {sae}, $src4",
9251 (OpNode (_.VT _.RC:$src1),
9252 (_.VT _.RC:$src2),
9253 (_src3VT.VT _src3VT.RC:$src3),
9254 (i32 imm:$src4),
9255 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009256 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9257 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9258 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9259 (OpNode (_.VT _.RC:$src1),
9260 (_.VT _.RC:$src2),
9261 (_src3VT.VT (scalar_to_vector
9262 (_src3VT.ScalarLdFrag addr:$src3))),
9263 (i32 imm:$src4),
9264 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009265 }
9266}
9267
9268multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9269 let Predicates = [HasAVX512] in
9270 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9271 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9272 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9273 let Predicates = [HasAVX512, HasVLX] in {
9274 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9275 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9276 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9277 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9278 }
9279}
9280
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009281defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9282 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009283 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009284defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9285 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009286 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009287defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009288 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009289defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009290 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009291
9292
9293
9294// Patterns used to select SSE scalar fp arithmetic instructions from
9295// either:
9296//
9297// (1) a scalar fp operation followed by a blend
9298//
9299// The effect is that the backend no longer emits unnecessary vector
9300// insert instructions immediately after SSE scalar fp instructions
9301// like addss or mulss.
9302//
9303// For example, given the following code:
9304// __m128 foo(__m128 A, __m128 B) {
9305// A[0] += B[0];
9306// return A;
9307// }
9308//
9309// Previously we generated:
9310// addss %xmm0, %xmm1
9311// movss %xmm1, %xmm0
9312//
9313// We now generate:
9314// addss %xmm1, %xmm0
9315//
9316// (2) a vector packed single/double fp operation followed by a vector insert
9317//
9318// The effect is that the backend converts the packed fp instruction
9319// followed by a vector insert into a single SSE scalar fp instruction.
9320//
9321// For example, given the following code:
9322// __m128 foo(__m128 A, __m128 B) {
9323// __m128 C = A + B;
9324// return (__m128) {c[0], a[1], a[2], a[3]};
9325// }
9326//
9327// Previously we generated:
9328// addps %xmm0, %xmm1
9329// movss %xmm1, %xmm0
9330//
9331// We now generate:
9332// addss %xmm1, %xmm0
9333
9334// TODO: Some canonicalization in lowering would simplify the number of
9335// patterns we have to try to match.
9336multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9337 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009338 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009339 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9340 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9341 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009342 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009343 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009344
Craig Topper5625d242016-07-29 06:06:00 +00009345 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009346 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9347 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9348 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009349 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009350 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009351
9352 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009353 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9354 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009355 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9356
9357 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009358 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
9359 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009360 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009361
9362 // extracted masked scalar math op with insert via movss
9363 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9364 (scalar_to_vector
9365 (X86selects VK1WM:$mask,
9366 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9367 FR32X:$src2),
9368 FR32X:$src0))),
9369 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9370 VK1WM:$mask, v4f32:$src1,
9371 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009372 }
9373}
9374
9375defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9376defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9377defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9378defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9379
9380multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9381 let Predicates = [HasAVX512] in {
9382 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009383 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9384 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9385 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009386 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009387 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009388
9389 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009390 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9391 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9392 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009393 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009394 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009395
9396 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009397 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9398 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009399 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9400
9401 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009402 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
9403 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009404 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009405
9406 // extracted masked scalar math op with insert via movss
9407 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9408 (scalar_to_vector
9409 (X86selects VK1WM:$mask,
9410 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9411 FR64X:$src2),
9412 FR64X:$src0))),
9413 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9414 VK1WM:$mask, v2f64:$src1,
9415 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009416 }
9417}
9418
9419defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9420defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9421defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9422defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;