blob: 797e5c768f584a74e1b72f3234add86aecceb5db [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // Suffix used in the instruction mnemonic.
38 string Suffix = suffix;
39
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000040 // VTName is a string name for vector VT. For vector types it will be
41 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
42 // It is a little bit complex for scalar types, where NumElts = 1.
43 // In this case we build v4f32 or v2f64
44 string VTName = "v" # !if (!eq (NumElts, 1),
45 !if (!eq (EltVT.Size, 32), 4,
46 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000047
Adam Nemet5ed17da2014-08-21 19:50:07 +000048 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000049 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000050
51 string EltTypeName = !cast<string>(EltVT);
52 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000053 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
54 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000055
56 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000057 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // Size of RC in bits, e.g. 512 for VR512.
60 int Size = VT.Size;
61
62 // The corresponding memory operand, e.g. i512mem for VR512.
63 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000065 // FP scalar memory operand for intrinsics - ssmem/sdmem.
66 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
67 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000068
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000076 !if (!eq (Size, 512), "v8i64",
77 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000078
79 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (TypeVariantName, "i"),
81 !if (!eq (Size, 128), "v2i64",
82 !if (!eq (Size, 256), "v4i64",
83 !if (!eq (Size, 512), "v8i64",
84 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000085
Robert Khasanov2ea081d2014-08-25 14:49:34 +000086 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000087
Craig Topperd9fe6642017-02-21 04:26:10 +000088 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
89 !cast<ComplexPattern>("sse_load_f32"),
90 !if (!eq (EltTypeName, "f64"),
91 !cast<ComplexPattern>("sse_load_f64"),
92 ?));
93
Adam Nemet5ed17da2014-08-21 19:50:07 +000094 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000095 // Note: For EltSize < 32, FloatVT is illegal and TableGen
96 // fails to compile, so we choose FloatVT = VT
97 ValueType FloatVT = !cast<ValueType>(
98 !if (!eq (!srl(EltSize,5),0),
99 VTName,
100 !if (!eq(TypeVariantName, "i"),
101 "v" # NumElts # "f" # EltSize,
102 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000103
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000104 ValueType IntVT = !cast<ValueType>(
105 !if (!eq (!srl(EltSize,5),0),
106 VTName,
107 !if (!eq(TypeVariantName, "f"),
108 "v" # NumElts # "i" # EltSize,
109 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000110 // The string to specify embedded broadcast in assembly.
111 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000112
Adam Nemet449b3f02014-10-15 23:42:09 +0000113 // 8-bit compressed displacement tuple/subvector format. This is only
114 // defined for NumElts <= 8.
115 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
116 !cast<CD8VForm>("CD8VT" # NumElts), ?);
117
Adam Nemet55536c62014-09-25 23:48:45 +0000118 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
119 !if (!eq (Size, 256), sub_ymm, ?));
120
121 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
122 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
123 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000124
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000125 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
126
Craig Topperabe80cc2016-08-28 06:06:28 +0000127 // A vector tye of the same width with element type i64. This is used to
128 // create patterns for logic ops.
129 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
130
Adam Nemet09377232014-10-08 23:25:31 +0000131 // A vector type of the same width with element type i32. This is used to
132 // create the canonical constant zero node ImmAllZerosV.
133 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
134 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000135
136 string ZSuffix = !if (!eq (Size, 128), "Z128",
137 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000138}
139
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000140def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
141def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000142def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
143def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000144def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
145def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000146
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000147// "x" in v32i8x_info means RC = VR256X
148def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
149def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
150def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
151def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000152def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
153def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000154
155def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
156def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
157def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
158def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000159def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
160def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000161
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000162// We map scalar types to the smallest (128-bit) vector type
163// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000164def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
165def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000166def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
167def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
168
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000169class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
170 X86VectorVTInfo i128> {
171 X86VectorVTInfo info512 = i512;
172 X86VectorVTInfo info256 = i256;
173 X86VectorVTInfo info128 = i128;
174}
175
176def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
177 v16i8x_info>;
178def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
179 v8i16x_info>;
180def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
181 v4i32x_info>;
182def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
183 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000184def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
185 v4f32x_info>;
186def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
187 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000188
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000189// This multiclass generates the masking variants from the non-masking
190// variant. It only provides the assembly pieces for the masking variants.
191// It assumes custom ISel patterns for masking which can be provided as
192// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000193multiclass AVX512_maskable_custom<bits<8> O, Format F,
194 dag Outs,
195 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
196 string OpcodeStr,
197 string AttSrcAsm, string IntelSrcAsm,
198 list<dag> Pattern,
199 list<dag> MaskingPattern,
200 list<dag> ZeroMaskingPattern,
201 string MaskingConstraint = "",
202 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000203 bit IsCommutable = 0,
204 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000205 let isCommutable = IsCommutable in
206 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000208 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 Pattern, itin>;
210
211 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000212 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000213 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000214 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
215 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000216 MaskingPattern, itin>,
217 EVEX_K {
218 // In case of the 3src subclass this is overridden with a let.
219 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000220 }
221
222 // Zero mask does not add any restrictions to commute operands transformation.
223 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000224 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000225 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000226 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
227 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000228 ZeroMaskingPattern,
229 itin>,
230 EVEX_KZ;
231}
232
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000233
Adam Nemet34801422014-10-08 23:25:39 +0000234// Common base class of AVX512_maskable and AVX512_maskable_3src.
235multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
236 dag Outs,
237 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
238 string OpcodeStr,
239 string AttSrcAsm, string IntelSrcAsm,
240 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000242 string MaskingConstraint = "",
243 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000244 bit IsCommutable = 0,
245 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000246 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
247 AttSrcAsm, IntelSrcAsm,
248 [(set _.RC:$dst, RHS)],
249 [(set _.RC:$dst, MaskingRHS)],
250 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000251 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000252 MaskingConstraint, NoItinerary, IsCommutable,
253 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000254
Ayman Musa6e670cf2017-02-23 07:24:21 +0000255// Similar to AVX512_maskable_common, but with scalar types.
256multiclass AVX512_maskable_fp_common<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs,
258 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
259 string OpcodeStr,
260 string AttSrcAsm, string IntelSrcAsm,
261 SDNode Select = vselect,
262 string MaskingConstraint = "",
263 InstrItinClass itin = NoItinerary,
264 bit IsCommutable = 0,
265 bit IsKCommutable = 0> :
266 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
267 AttSrcAsm, IntelSrcAsm,
268 [], [], [],
269 MaskingConstraint, NoItinerary, IsCommutable,
270 IsKCommutable>;
271
Adam Nemet2e91ee52014-08-14 17:13:19 +0000272// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000273// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000274// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000275multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
276 dag Outs, dag Ins, string OpcodeStr,
277 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000278 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000279 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000280 bit IsCommutable = 0, bit IsKCommutable = 0,
281 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000282 AVX512_maskable_common<O, F, _, Outs, Ins,
283 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
284 !con((ins _.KRCWM:$mask), Ins),
285 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000286 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000287 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000288
289// This multiclass generates the unconditional/non-masking, the masking and
290// the zero-masking variant of the scalar instruction.
291multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
292 dag Outs, dag Ins, string OpcodeStr,
293 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000294 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000295 InstrItinClass itin = NoItinerary,
296 bit IsCommutable = 0> :
297 AVX512_maskable_common<O, F, _, Outs, Ins,
298 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
299 !con((ins _.KRCWM:$mask), Ins),
300 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000301 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
302 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000303
Adam Nemet34801422014-10-08 23:25:39 +0000304// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000305// ($src1) is already tied to $dst so we just use that for the preserved
306// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
307// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000308multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
309 dag Outs, dag NonTiedIns, string OpcodeStr,
310 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000311 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000312 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000313 AVX512_maskable_common<O, F, _, Outs,
314 !con((ins _.RC:$src1), NonTiedIns),
315 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
316 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
317 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000318 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
319 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000320
Igor Breger15820b02015-07-01 13:24:28 +0000321multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
322 dag Outs, dag NonTiedIns, string OpcodeStr,
323 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000324 dag RHS, bit IsCommutable = 0,
325 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000326 AVX512_maskable_common<O, F, _, Outs,
327 !con((ins _.RC:$src1), NonTiedIns),
328 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
329 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
330 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000331 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000332 X86selects, "", NoItinerary, IsCommutable,
333 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000334
Adam Nemet34801422014-10-08 23:25:39 +0000335multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
336 dag Outs, dag Ins,
337 string OpcodeStr,
338 string AttSrcAsm, string IntelSrcAsm,
339 list<dag> Pattern> :
340 AVX512_maskable_custom<O, F, Outs, Ins,
341 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
342 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000343 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000344 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000345
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000346
347// Instruction with mask that puts result in mask register,
348// like "compare" and "vptest"
349multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
350 dag Outs,
351 dag Ins, dag MaskingIns,
352 string OpcodeStr,
353 string AttSrcAsm, string IntelSrcAsm,
354 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 list<dag> MaskingPattern,
356 bit IsCommutable = 0> {
357 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000358 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000359 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
360 "$dst, "#IntelSrcAsm#"}",
361 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000362
363 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000364 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
365 "$dst {${mask}}, "#IntelSrcAsm#"}",
366 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000367}
368
369multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
370 dag Outs,
371 dag Ins, dag MaskingIns,
372 string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000374 dag RHS, dag MaskingRHS,
375 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000376 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
377 AttSrcAsm, IntelSrcAsm,
378 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000379 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000380
381multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000384 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000385 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
386 !con((ins _.KRCWM:$mask), Ins),
387 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000388 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000389
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000390multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
391 dag Outs, dag Ins, string OpcodeStr,
392 string AttSrcAsm, string IntelSrcAsm> :
393 AVX512_maskable_custom_cmp<O, F, Outs,
394 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000395 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000396
Craig Topperabe80cc2016-08-28 06:06:28 +0000397// This multiclass generates the unconditional/non-masking, the masking and
398// the zero-masking variant of the vector instruction. In the masking case, the
399// perserved vector elements come from a new dummy input operand tied to $dst.
400multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
401 dag Outs, dag Ins, string OpcodeStr,
402 string AttSrcAsm, string IntelSrcAsm,
403 dag RHS, dag MaskedRHS,
404 InstrItinClass itin = NoItinerary,
405 bit IsCommutable = 0, SDNode Select = vselect> :
406 AVX512_maskable_custom<O, F, Outs, Ins,
407 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
408 !con((ins _.KRCWM:$mask), Ins),
409 OpcodeStr, AttSrcAsm, IntelSrcAsm,
410 [(set _.RC:$dst, RHS)],
411 [(set _.RC:$dst,
412 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
413 [(set _.RC:$dst,
414 (Select _.KRCWM:$mask, MaskedRHS,
415 _.ImmAllZerosV))],
416 "$src0 = $dst", itin, IsCommutable>;
417
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000418// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000419// no instruction is needed for the conversion.
420def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
421def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
422def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
423def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
424def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
425def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
426def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
427def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
428def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
429def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
430def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
431def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
432def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
433def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
434def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
435def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
436def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
437def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
438def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
439def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
440def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
441def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
442def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
443def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
444def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
445def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
446def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
447def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
448def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
449def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
450def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000451
Craig Topper9d9251b2016-05-08 20:10:20 +0000452// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
453// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
454// swizzled by ExecutionDepsFix to pxor.
455// We set canFoldAsLoad because this can be converted to a constant-pool
456// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000457let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000458 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000459def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000460 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000461def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
462 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000463}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000464
Craig Topper6393afc2017-01-09 02:44:34 +0000465// Alias instructions that allow VPTERNLOG to be used with a mask to create
466// a mix of all ones and all zeros elements. This is done this way to force
467// the same register to be used as input for all three sources.
468let isPseudo = 1, Predicates = [HasAVX512] in {
469def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
470 (ins VK16WM:$mask), "",
471 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
472 (v16i32 immAllOnesV),
473 (v16i32 immAllZerosV)))]>;
474def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
475 (ins VK8WM:$mask), "",
476 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
477 (bc_v8i64 (v16i32 immAllOnesV)),
478 (bc_v8i64 (v16i32 immAllZerosV))))]>;
479}
480
Craig Toppere5ce84a2016-05-08 21:33:53 +0000481let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000482 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000483def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
484 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
485def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
486 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
487}
488
Craig Topperadd9cc62016-12-18 06:23:14 +0000489// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
490// This is expanded by ExpandPostRAPseudos.
491let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000492 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000493 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
494 [(set FR32X:$dst, fp32imm0)]>;
495 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
496 [(set FR64X:$dst, fpimm0)]>;
497}
498
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000499//===----------------------------------------------------------------------===//
500// AVX-512 - VECTOR INSERT
501//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000502multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
503 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000504 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000505 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000506 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000507 "vinsert" # From.EltTypeName # "x" # From.NumElts,
508 "$src3, $src2, $src1", "$src1, $src2, $src3",
509 (vinsert_insert:$src3 (To.VT To.RC:$src1),
510 (From.VT From.RC:$src2),
511 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000512
Igor Breger0ede3cb2015-09-20 06:52:42 +0000513 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000514 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000515 "vinsert" # From.EltTypeName # "x" # From.NumElts,
516 "$src3, $src2, $src1", "$src1, $src2, $src3",
517 (vinsert_insert:$src3 (To.VT To.RC:$src1),
518 (From.VT (bitconvert (From.LdFrag addr:$src2))),
519 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
520 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000521 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000522}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000523
Igor Breger0ede3cb2015-09-20 06:52:42 +0000524multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
525 X86VectorVTInfo To, PatFrag vinsert_insert,
526 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
527 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000528 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000529 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
530 (To.VT (!cast<Instruction>(InstrStr#"rr")
531 To.RC:$src1, From.RC:$src2,
532 (INSERT_get_vinsert_imm To.RC:$ins)))>;
533
534 def : Pat<(vinsert_insert:$ins
535 (To.VT To.RC:$src1),
536 (From.VT (bitconvert (From.LdFrag addr:$src2))),
537 (iPTR imm)),
538 (To.VT (!cast<Instruction>(InstrStr#"rm")
539 To.RC:$src1, addr:$src2,
540 (INSERT_get_vinsert_imm To.RC:$ins)))>;
541 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000542}
543
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000544multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
545 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000546
547 let Predicates = [HasVLX] in
548 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
549 X86VectorVTInfo< 4, EltVT32, VR128X>,
550 X86VectorVTInfo< 8, EltVT32, VR256X>,
551 vinsert128_insert>, EVEX_V256;
552
553 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000554 X86VectorVTInfo< 4, EltVT32, VR128X>,
555 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000556 vinsert128_insert>, EVEX_V512;
557
558 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000559 X86VectorVTInfo< 4, EltVT64, VR256X>,
560 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000561 vinsert256_insert>, VEX_W, EVEX_V512;
562
563 let Predicates = [HasVLX, HasDQI] in
564 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
565 X86VectorVTInfo< 2, EltVT64, VR128X>,
566 X86VectorVTInfo< 4, EltVT64, VR256X>,
567 vinsert128_insert>, VEX_W, EVEX_V256;
568
569 let Predicates = [HasDQI] in {
570 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
571 X86VectorVTInfo< 2, EltVT64, VR128X>,
572 X86VectorVTInfo< 8, EltVT64, VR512>,
573 vinsert128_insert>, VEX_W, EVEX_V512;
574
575 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
576 X86VectorVTInfo< 8, EltVT32, VR256X>,
577 X86VectorVTInfo<16, EltVT32, VR512>,
578 vinsert256_insert>, EVEX_V512;
579 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000580}
581
Adam Nemet4e2ef472014-10-02 23:18:28 +0000582defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
583defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000584
Igor Breger0ede3cb2015-09-20 06:52:42 +0000585// Codegen pattern with the alternative types,
586// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
587defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
588 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
589defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
591
592defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
593 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
594defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
596
597defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
598 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
599defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
600 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
601
602// Codegen pattern with the alternative types insert VEC128 into VEC256
603defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
604 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
605defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
606 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
607// Codegen pattern with the alternative types insert VEC128 into VEC512
608defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
609 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
610defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
611 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
612// Codegen pattern with the alternative types insert VEC256 into VEC512
613defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
614 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
615defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
616 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
617
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000618// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000619let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000620def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000621 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000622 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000623 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000624 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000625def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000626 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000627 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000628 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000629 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
630 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000631}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000632
633//===----------------------------------------------------------------------===//
634// AVX-512 VECTOR EXTRACT
635//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000636
Igor Breger7f69a992015-09-10 12:54:54 +0000637multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000638 X86VectorVTInfo From, X86VectorVTInfo To,
639 PatFrag vextract_extract,
640 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000641
642 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
643 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
644 // vextract_extract), we interesting only in patterns without mask,
645 // intrinsics pattern match generated bellow.
646 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000647 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000648 "vextract" # To.EltTypeName # "x" # To.NumElts,
649 "$idx, $src1", "$src1, $idx",
650 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
651 (iPTR imm)))]>,
652 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000653 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000654 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000655 "vextract" # To.EltTypeName # "x" # To.NumElts #
656 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
657 [(store (To.VT (vextract_extract:$idx
658 (From.VT From.RC:$src1), (iPTR imm))),
659 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000660
Craig Toppere1cac152016-06-07 07:27:54 +0000661 let mayStore = 1, hasSideEffects = 0 in
662 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
663 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000664 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000665 "vextract" # To.EltTypeName # "x" # To.NumElts #
666 "\t{$idx, $src1, $dst {${mask}}|"
667 "$dst {${mask}}, $src1, $idx}",
668 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000669 }
Renato Golindb7ea862015-09-09 19:44:40 +0000670
Craig Topperd4e58072016-10-31 05:55:57 +0000671 def : Pat<(To.VT (vselect To.KRCWM:$mask,
672 (vextract_extract:$ext (From.VT From.RC:$src1),
673 (iPTR imm)),
674 To.RC:$src0)),
675 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
676 From.ZSuffix # "rrk")
677 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
678 (EXTRACT_get_vextract_imm To.RC:$ext))>;
679
680 def : Pat<(To.VT (vselect To.KRCWM:$mask,
681 (vextract_extract:$ext (From.VT From.RC:$src1),
682 (iPTR imm)),
683 To.ImmAllZerosV)),
684 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
685 From.ZSuffix # "rrkz")
686 To.KRCWM:$mask, From.RC:$src1,
687 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000688}
689
Igor Bregerdefab3c2015-10-08 12:55:01 +0000690// Codegen pattern for the alternative types
691multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
692 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000693 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000694 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000695 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
696 (To.VT (!cast<Instruction>(InstrStr#"rr")
697 From.RC:$src1,
698 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000699 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
700 (iPTR imm))), addr:$dst),
701 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
702 (EXTRACT_get_vextract_imm To.RC:$ext))>;
703 }
Igor Breger7f69a992015-09-10 12:54:54 +0000704}
705
706multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000707 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000708 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000709 X86VectorVTInfo<16, EltVT32, VR512>,
710 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000711 vextract128_extract,
712 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000713 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000714 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000715 X86VectorVTInfo< 8, EltVT64, VR512>,
716 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000717 vextract256_extract,
718 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000719 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
720 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000721 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000722 X86VectorVTInfo< 8, EltVT32, VR256X>,
723 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000724 vextract128_extract,
725 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000726 EVEX_V256, EVEX_CD8<32, CD8VT4>;
727 let Predicates = [HasVLX, HasDQI] in
728 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
729 X86VectorVTInfo< 4, EltVT64, VR256X>,
730 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000731 vextract128_extract,
732 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000733 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
734 let Predicates = [HasDQI] in {
735 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
736 X86VectorVTInfo< 8, EltVT64, VR512>,
737 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000738 vextract128_extract,
739 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000740 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
741 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
742 X86VectorVTInfo<16, EltVT32, VR512>,
743 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000744 vextract256_extract,
745 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000746 EVEX_V512, EVEX_CD8<32, CD8VT8>;
747 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000748}
749
Adam Nemet55536c62014-09-25 23:48:45 +0000750defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
751defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000752
Igor Bregerdefab3c2015-10-08 12:55:01 +0000753// extract_subvector codegen patterns with the alternative types.
754// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
755defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
756 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
757defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
758 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
759
760defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000761 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000762defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
763 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
764
765defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
766 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
767defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
768 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
769
Craig Topper08a68572016-05-21 22:50:04 +0000770// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000771defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
772 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
773defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
774 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
775
776// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000777defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
778 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
779defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
780 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
781// Codegen pattern with the alternative types extract VEC256 from VEC512
782defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
783 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
784defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
785 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
786
Craig Topper5f3fef82016-05-22 07:40:58 +0000787// A 128-bit subvector extract from the first 256-bit vector position
788// is a subregister copy that needs no instruction.
789def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
790 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
791def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
792 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
793def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
794 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
795def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
796 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
797def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
798 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
799def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
800 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
801
802// A 256-bit subvector extract from the first 256-bit vector position
803// is a subregister copy that needs no instruction.
804def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
805 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
806def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
807 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
808def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
809 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
810def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
811 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
812def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
813 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
814def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
815 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
816
817let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818// A 128-bit subvector insert to the first 512-bit vector position
819// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000820def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
821 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
822def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
823 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
824def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
825 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
826def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
827 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
828def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
829 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
830def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
831 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000832
Craig Topper5f3fef82016-05-22 07:40:58 +0000833// A 256-bit subvector insert to the first 512-bit vector position
834// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000835def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000836 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000837def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000838 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000839def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000840 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000841def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000842 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000843def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000844 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000845def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000846 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000847}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000848
849// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000850def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000851 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000852 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000853 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
854 EVEX;
855
Craig Topper03b849e2016-05-21 22:50:11 +0000856def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000857 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000858 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000859 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000860 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000861
862//===---------------------------------------------------------------------===//
863// AVX-512 BROADCAST
864//---
Igor Breger131008f2016-05-01 08:40:00 +0000865// broadcast with a scalar argument.
866multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
867 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +0000868 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
869 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
870 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
871 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
872 (X86VBroadcast SrcInfo.FRC:$src),
873 DestInfo.RC:$src0)),
874 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
875 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
876 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
877 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
878 (X86VBroadcast SrcInfo.FRC:$src),
879 DestInfo.ImmAllZerosV)),
880 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
881 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +0000882}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000883
Igor Breger21296d22015-10-20 11:56:42 +0000884multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
885 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000886 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000887 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
888 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
889 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
890 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000891 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000892 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000893 (DestInfo.VT (X86VBroadcast
894 (SrcInfo.ScalarLdFrag addr:$src)))>,
895 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000896 }
Craig Toppere1cac152016-06-07 07:27:54 +0000897
Craig Topper80934372016-07-16 03:42:59 +0000898 def : Pat<(DestInfo.VT (X86VBroadcast
899 (SrcInfo.VT (scalar_to_vector
900 (SrcInfo.ScalarLdFrag addr:$src))))),
901 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000902 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
903 (X86VBroadcast
904 (SrcInfo.VT (scalar_to_vector
905 (SrcInfo.ScalarLdFrag addr:$src)))),
906 DestInfo.RC:$src0)),
907 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
908 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000909 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
910 (X86VBroadcast
911 (SrcInfo.VT (scalar_to_vector
912 (SrcInfo.ScalarLdFrag addr:$src)))),
913 DestInfo.ImmAllZerosV)),
914 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
915 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000916}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000917
Craig Topper80934372016-07-16 03:42:59 +0000918multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000919 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000920 let Predicates = [HasAVX512] in
921 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
922 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
923 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000924
925 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000926 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000927 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000928 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000929 }
930}
931
Craig Topper80934372016-07-16 03:42:59 +0000932multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
933 AVX512VLVectorVTInfo _> {
934 let Predicates = [HasAVX512] in
935 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
936 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
937 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000938
Craig Topper80934372016-07-16 03:42:59 +0000939 let Predicates = [HasVLX] in {
940 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
941 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
942 EVEX_V256;
943 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
944 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
945 EVEX_V128;
946 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000947}
Craig Topper80934372016-07-16 03:42:59 +0000948defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
949 avx512vl_f32_info>;
950defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
951 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000952
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000953def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000954 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000955def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000956 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000957
Robert Khasanovcbc57032014-12-09 16:38:41 +0000958multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +0000959 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000960 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +0000961 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +0000962 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000963 (ins SrcRC:$src),
964 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +0000965 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966}
967
Robert Khasanovcbc57032014-12-09 16:38:41 +0000968multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +0000969 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000970 RegisterClass SrcRC, Predicate prd> {
971 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +0000972 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +0000973 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +0000974 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
975 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +0000976 }
977}
978
Igor Breger0aeda372016-02-07 08:30:50 +0000979let isCodeGenOnly = 1 in {
Craig Topper49ba3f52017-02-26 06:45:48 +0000980defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
981 X86VBroadcast, GR8, HasBWI>;
982defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
983 X86VBroadcast, GR16, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000984}
985let isAsmParserOnly = 1 in {
986 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
Craig Topper49ba3f52017-02-26 06:45:48 +0000987 null_frag, GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000988 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Craig Topper49ba3f52017-02-26 06:45:48 +0000989 null_frag, GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000990}
Craig Topper49ba3f52017-02-26 06:45:48 +0000991defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
992 X86VBroadcast, GR32, HasAVX512>;
993defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
994 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000995
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000996def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000997 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000998def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000999 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001000
Igor Breger21296d22015-10-20 11:56:42 +00001001// Provide aliases for broadcast from the same register class that
1002// automatically does the extract.
1003multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1004 X86VectorVTInfo SrcInfo> {
1005 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1006 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1007 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1008}
1009
1010multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1011 AVX512VLVectorVTInfo _, Predicate prd> {
1012 let Predicates = [prd] in {
1013 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1014 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1015 EVEX_V512;
1016 // Defined separately to avoid redefinition.
1017 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1018 }
1019 let Predicates = [prd, HasVLX] in {
1020 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1021 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1022 EVEX_V256;
1023 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1024 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001025 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001026}
1027
Igor Breger21296d22015-10-20 11:56:42 +00001028defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1029 avx512vl_i8_info, HasBWI>;
1030defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1031 avx512vl_i16_info, HasBWI>;
1032defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1033 avx512vl_i32_info, HasAVX512>;
1034defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1035 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001036
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001037multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1038 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001039 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001040 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1041 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001042 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001043 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001044}
1045
Simon Pilgrim79195582017-02-21 16:41:44 +00001046let Predicates = [HasAVX512] in {
1047 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1048 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1049 (VPBROADCASTQZm addr:$src)>;
1050}
1051
Craig Topperbe351ee2016-10-01 06:01:23 +00001052let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001053 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1054 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1055 (VPBROADCASTQZ128m addr:$src)>;
1056 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1057 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperbe351ee2016-10-01 06:01:23 +00001058 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1059 // This means we'll encounter truncated i32 loads; match that here.
1060 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1061 (VPBROADCASTWZ128m addr:$src)>;
1062 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1063 (VPBROADCASTWZ256m addr:$src)>;
1064 def : Pat<(v8i16 (X86VBroadcast
1065 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1066 (VPBROADCASTWZ128m addr:$src)>;
1067 def : Pat<(v16i16 (X86VBroadcast
1068 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1069 (VPBROADCASTWZ256m addr:$src)>;
1070}
1071
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001072//===----------------------------------------------------------------------===//
1073// AVX-512 BROADCAST SUBVECTORS
1074//
1075
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001076defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1077 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001078 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001079defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1080 v16f32_info, v4f32x_info>,
1081 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1082defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1083 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001084 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001085defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1086 v8f64_info, v4f64x_info>, VEX_W,
1087 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1088
Craig Topper715ad7f2016-10-16 23:29:51 +00001089let Predicates = [HasAVX512] in {
1090def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1091 (VBROADCASTI64X4rm addr:$src)>;
1092def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1093 (VBROADCASTI64X4rm addr:$src)>;
1094
1095// Provide fallback in case the load node that is used in the patterns above
1096// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001097def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1098 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001099 (v4f64 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001100def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1101 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001102 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001103def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1104 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1105 (v16i16 VR256X:$src), 1)>;
1106def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1107 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1108 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001109
1110def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1111 (VBROADCASTI32X4rm addr:$src)>;
1112def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1113 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001114}
1115
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001116let Predicates = [HasVLX] in {
1117defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1118 v8i32x_info, v4i32x_info>,
1119 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1120defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1121 v8f32x_info, v4f32x_info>,
1122 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001123
1124def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1125 (VBROADCASTI32X4Z256rm addr:$src)>;
1126def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1127 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001128
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001129// Provide fallback in case the load node that is used in the patterns above
1130// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001131def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001132 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001133 (v4f32 VR128X:$src), 1)>;
1134def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001135 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001136 (v4i32 VR128X:$src), 1)>;
1137def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001138 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001139 (v8i16 VR128X:$src), 1)>;
1140def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001141 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001142 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001143}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001144
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001145let Predicates = [HasVLX, HasDQI] in {
1146defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1147 v4i64x_info, v2i64x_info>, VEX_W,
1148 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1149defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1150 v4f64x_info, v2f64x_info>, VEX_W,
1151 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001152
1153// Provide fallback in case the load node that is used in the patterns above
1154// is used by additional users, which prevents the pattern selection.
1155def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1156 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1157 (v2f64 VR128X:$src), 1)>;
1158def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1159 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1160 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001161}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001162
1163let Predicates = [HasVLX, NoDQI] in {
1164def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1165 (VBROADCASTF32X4Z256rm addr:$src)>;
1166def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1167 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001168
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001169// Provide fallback in case the load node that is used in the patterns above
1170// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001171def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001172 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001173 (v2f64 VR128X:$src), 1)>;
1174def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001175 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1176 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001177}
1178
Craig Topper715ad7f2016-10-16 23:29:51 +00001179let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001180def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1181 (VBROADCASTF32X4rm addr:$src)>;
1182def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1183 (VBROADCASTI32X4rm addr:$src)>;
1184
Craig Topper715ad7f2016-10-16 23:29:51 +00001185def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1186 (VBROADCASTF64X4rm addr:$src)>;
1187def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1188 (VBROADCASTI64X4rm addr:$src)>;
1189
1190// Provide fallback in case the load node that is used in the patterns above
1191// is used by additional users, which prevents the pattern selection.
1192def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1193 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1194 (v8f32 VR256X:$src), 1)>;
1195def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1196 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1197 (v8i32 VR256X:$src), 1)>;
1198}
1199
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001200let Predicates = [HasDQI] in {
1201defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1202 v8i64_info, v2i64x_info>, VEX_W,
1203 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1204defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1205 v16i32_info, v8i32x_info>,
1206 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1207defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1208 v8f64_info, v2f64x_info>, VEX_W,
1209 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1210defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1211 v16f32_info, v8f32x_info>,
1212 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001213
1214// Provide fallback in case the load node that is used in the patterns above
1215// is used by additional users, which prevents the pattern selection.
1216def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1217 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1218 (v8f32 VR256X:$src), 1)>;
1219def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1220 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1221 (v8i32 VR256X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001222}
Adam Nemet73f72e12014-06-27 00:43:38 +00001223
Igor Bregerfa798a92015-11-02 07:39:36 +00001224multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001225 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001226 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001227 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001228 EVEX_V512;
1229 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001230 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001231 EVEX_V256;
1232}
1233
1234multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001235 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1236 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001237
1238 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001239 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1240 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001241}
1242
Craig Topper51e052f2016-10-15 16:26:02 +00001243defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1244 avx512vl_i32_info, avx512vl_i64_info>;
1245defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1246 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001247
Craig Topper52317e82017-01-15 05:47:45 +00001248let Predicates = [HasVLX] in {
1249def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1250 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1251def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1252 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1253}
1254
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001255def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001256 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001257def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1258 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1259
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001260def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001261 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001262def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1263 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001264
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001265//===----------------------------------------------------------------------===//
1266// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1267//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001268multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1269 X86VectorVTInfo _, RegisterClass KRC> {
1270 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001271 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001272 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001273}
1274
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001275multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001276 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1277 let Predicates = [HasCDI] in
1278 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1279 let Predicates = [HasCDI, HasVLX] in {
1280 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1281 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1282 }
1283}
1284
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001285defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001286 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001287defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001288 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001289
1290//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001291// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001292multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001293let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001294 // The index operand in the pattern should really be an integer type. However,
1295 // if we do that and it happens to come from a bitcast, then it becomes
1296 // difficult to find the bitcast needed to convert the index to the
1297 // destination type for the passthru since it will be folded with the bitcast
1298 // of the index operand.
1299 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001300 (ins _.RC:$src2, _.RC:$src3),
1301 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001302 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001303 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001304
Craig Topper4fa3b502016-09-06 06:56:59 +00001305 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001306 (ins _.RC:$src2, _.MemOp:$src3),
1307 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001308 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001309 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001310 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001311 }
1312}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001313multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001314 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001315 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001316 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001317 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1318 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1319 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001320 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001321 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1322 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001323}
1324
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001325multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001326 AVX512VLVectorVTInfo VTInfo> {
1327 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1328 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001329 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001330 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1331 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1332 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1333 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001334 }
1335}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001336
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001337multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001338 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001339 Predicate Prd> {
1340 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001341 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001342 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001343 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1344 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001345 }
1346}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001347
Craig Topperaad5f112015-11-30 00:13:24 +00001348defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001349 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001350defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001351 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001352defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001353 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001354 VEX_W, EVEX_CD8<16, CD8VF>;
1355defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001356 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001357 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001358defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001359 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001360defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001361 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001362
Craig Topperaad5f112015-11-30 00:13:24 +00001363// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001364multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001365 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001366let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001367 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1368 (ins IdxVT.RC:$src2, _.RC:$src3),
1369 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001370 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1371 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001372
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001373 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1374 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1375 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001376 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001377 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001378 EVEX_4V, AVX5128IBase;
1379 }
1380}
1381multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001382 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001383 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001384 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1385 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1386 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1387 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001388 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001389 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1390 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001391}
1392
1393multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001394 AVX512VLVectorVTInfo VTInfo,
1395 AVX512VLVectorVTInfo ShuffleMask> {
1396 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001397 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001398 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001399 ShuffleMask.info512>, EVEX_V512;
1400 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001401 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001402 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001403 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001404 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001405 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001406 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001407 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1408 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001409 }
1410}
1411
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001412multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001413 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001414 AVX512VLVectorVTInfo Idx,
1415 Predicate Prd> {
1416 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001417 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1418 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001419 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001420 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1421 Idx.info128>, EVEX_V128;
1422 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1423 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001424 }
1425}
1426
Craig Toppera47576f2015-11-26 20:21:29 +00001427defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001428 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001429defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001430 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001431defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1432 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1433 VEX_W, EVEX_CD8<16, CD8VF>;
1434defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1435 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1436 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001437defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001438 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001439defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001440 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001441
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001442//===----------------------------------------------------------------------===//
1443// AVX-512 - BLEND using mask
1444//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001445multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001446 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001447 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1448 (ins _.RC:$src1, _.RC:$src2),
1449 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001450 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001451 []>, EVEX_4V;
1452 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1453 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001454 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001455 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001456 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001457 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1458 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1459 !strconcat(OpcodeStr,
1460 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1461 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001462 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001463 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1464 (ins _.RC:$src1, _.MemOp:$src2),
1465 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001466 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001467 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1468 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1469 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001470 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001471 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001472 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001473 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1474 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1475 !strconcat(OpcodeStr,
1476 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1477 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1478 }
Craig Toppera74e3082017-01-07 22:20:34 +00001479 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001480}
1481multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1482
Craig Topper81f20aa2017-01-07 22:20:26 +00001483 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001484 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1485 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1486 !strconcat(OpcodeStr,
1487 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1488 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001489 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001490
1491 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1492 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1493 !strconcat(OpcodeStr,
1494 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1495 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001496 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001497 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001498}
1499
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001500multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1501 AVX512VLVectorVTInfo VTInfo> {
1502 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1503 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001504
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001505 let Predicates = [HasVLX] in {
1506 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1507 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1508 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1509 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1510 }
1511}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001512
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001513multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1514 AVX512VLVectorVTInfo VTInfo> {
1515 let Predicates = [HasBWI] in
1516 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001517
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001518 let Predicates = [HasBWI, HasVLX] in {
1519 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1520 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1521 }
1522}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001523
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001524
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001525defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1526defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1527defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1528defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1529defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1530defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001531
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001532
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001533//===----------------------------------------------------------------------===//
1534// Compare Instructions
1535//===----------------------------------------------------------------------===//
1536
1537// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001538
1539multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1540
1541 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1542 (outs _.KRC:$dst),
1543 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1544 "vcmp${cc}"#_.Suffix,
1545 "$src2, $src1", "$src1, $src2",
1546 (OpNode (_.VT _.RC:$src1),
1547 (_.VT _.RC:$src2),
1548 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001549 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1550 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001551 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001552 "vcmp${cc}"#_.Suffix,
1553 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001554 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001555 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001556
1557 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1558 (outs _.KRC:$dst),
1559 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1560 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001561 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001562 (OpNodeRnd (_.VT _.RC:$src1),
1563 (_.VT _.RC:$src2),
1564 imm:$cc,
1565 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1566 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001567 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001568 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1569 (outs VK1:$dst),
1570 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1571 "vcmp"#_.Suffix,
1572 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1573 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1574 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001575 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001576 "vcmp"#_.Suffix,
1577 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1578 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1579
1580 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1581 (outs _.KRC:$dst),
1582 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1583 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001584 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001585 EVEX_4V, EVEX_B;
1586 }// let isAsmParserOnly = 1, hasSideEffects = 0
1587
1588 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001589 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001590 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1591 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1592 !strconcat("vcmp${cc}", _.Suffix,
1593 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1594 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1595 _.FRC:$src2,
1596 imm:$cc))],
1597 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001598 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1599 (outs _.KRC:$dst),
1600 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1601 !strconcat("vcmp${cc}", _.Suffix,
1602 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1603 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1604 (_.ScalarLdFrag addr:$src2),
1605 imm:$cc))],
1606 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001607 }
1608}
1609
1610let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001611 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001612 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1613 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001614 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001615 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1616 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001617}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001618
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001619multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001620 X86VectorVTInfo _, bit IsCommutable> {
1621 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001622 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001623 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1624 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1625 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001626 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1627 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001628 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1629 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1630 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1631 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001632 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001633 def rrk : AVX512BI<opc, MRMSrcReg,
1634 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1635 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1636 "$dst {${mask}}, $src1, $src2}"),
1637 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1638 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1639 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001640 def rmk : AVX512BI<opc, MRMSrcMem,
1641 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1642 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1643 "$dst {${mask}}, $src1, $src2}"),
1644 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1645 (OpNode (_.VT _.RC:$src1),
1646 (_.VT (bitconvert
1647 (_.LdFrag addr:$src2))))))],
1648 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001649}
1650
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001651multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001652 X86VectorVTInfo _, bit IsCommutable> :
1653 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001654 def rmb : AVX512BI<opc, MRMSrcMem,
1655 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1656 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1657 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1658 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1659 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1660 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1661 def rmbk : AVX512BI<opc, MRMSrcMem,
1662 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1663 _.ScalarMemOp:$src2),
1664 !strconcat(OpcodeStr,
1665 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1666 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1667 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1668 (OpNode (_.VT _.RC:$src1),
1669 (X86VBroadcast
1670 (_.ScalarLdFrag addr:$src2)))))],
1671 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001672}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001673
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001674multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001675 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1676 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001677 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001678 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1679 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001680
1681 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001682 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1683 IsCommutable>, EVEX_V256;
1684 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1685 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001686 }
1687}
1688
1689multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1690 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001691 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001692 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001693 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1694 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001695
1696 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001697 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1698 IsCommutable>, EVEX_V256;
1699 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1700 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001701 }
1702}
1703
1704defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001705 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001706 EVEX_CD8<8, CD8VF>;
1707
1708defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001709 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001710 EVEX_CD8<16, CD8VF>;
1711
Robert Khasanovf70f7982014-09-18 14:06:55 +00001712defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001713 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001714 EVEX_CD8<32, CD8VF>;
1715
Robert Khasanovf70f7982014-09-18 14:06:55 +00001716defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001717 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001718 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1719
1720defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1721 avx512vl_i8_info, HasBWI>,
1722 EVEX_CD8<8, CD8VF>;
1723
1724defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1725 avx512vl_i16_info, HasBWI>,
1726 EVEX_CD8<16, CD8VF>;
1727
Robert Khasanovf70f7982014-09-18 14:06:55 +00001728defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001729 avx512vl_i32_info, HasAVX512>,
1730 EVEX_CD8<32, CD8VF>;
1731
Robert Khasanovf70f7982014-09-18 14:06:55 +00001732defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001733 avx512vl_i64_info, HasAVX512>,
1734 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001735
Craig Topper8b9e6712016-09-02 04:25:30 +00001736let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001737def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001738 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001739 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1740 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001741
1742def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001743 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001744 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1745 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001746}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001747
Robert Khasanov29e3b962014-08-27 09:34:37 +00001748multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1749 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001750 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001751 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001752 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001753 !strconcat("vpcmp${cc}", Suffix,
1754 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001755 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1756 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001757 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1758 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001759 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001760 !strconcat("vpcmp${cc}", Suffix,
1761 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001762 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1763 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001764 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001765 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1766 def rrik : AVX512AIi8<opc, MRMSrcReg,
1767 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001768 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001769 !strconcat("vpcmp${cc}", Suffix,
1770 "\t{$src2, $src1, $dst {${mask}}|",
1771 "$dst {${mask}}, $src1, $src2}"),
1772 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1773 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001774 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001775 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001776 def rmik : AVX512AIi8<opc, MRMSrcMem,
1777 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001778 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001779 !strconcat("vpcmp${cc}", Suffix,
1780 "\t{$src2, $src1, $dst {${mask}}|",
1781 "$dst {${mask}}, $src1, $src2}"),
1782 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1783 (OpNode (_.VT _.RC:$src1),
1784 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001785 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001786 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1787
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001788 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001789 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001790 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001791 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001792 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1793 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001794 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001795 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001796 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001797 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001798 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1799 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001800 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001801 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1802 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001803 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001804 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001805 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1806 "$dst {${mask}}, $src1, $src2, $cc}"),
1807 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001808 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001809 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1810 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001811 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001812 !strconcat("vpcmp", Suffix,
1813 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1814 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001815 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001816 }
1817}
1818
Robert Khasanov29e3b962014-08-27 09:34:37 +00001819multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001820 X86VectorVTInfo _> :
1821 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001822 def rmib : AVX512AIi8<opc, MRMSrcMem,
1823 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001824 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001825 !strconcat("vpcmp${cc}", Suffix,
1826 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1827 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1828 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1829 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001830 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001831 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1832 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1833 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001834 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001835 !strconcat("vpcmp${cc}", Suffix,
1836 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1837 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1838 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1839 (OpNode (_.VT _.RC:$src1),
1840 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001841 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001842 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001843
Robert Khasanov29e3b962014-08-27 09:34:37 +00001844 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001845 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001846 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1847 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001848 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001849 !strconcat("vpcmp", Suffix,
1850 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1851 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1852 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1853 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1854 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001855 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001856 !strconcat("vpcmp", Suffix,
1857 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1858 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1859 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1860 }
1861}
1862
1863multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1864 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1865 let Predicates = [prd] in
1866 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1867
1868 let Predicates = [prd, HasVLX] in {
1869 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1870 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1871 }
1872}
1873
1874multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1875 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1876 let Predicates = [prd] in
1877 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1878 EVEX_V512;
1879
1880 let Predicates = [prd, HasVLX] in {
1881 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1882 EVEX_V256;
1883 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1884 EVEX_V128;
1885 }
1886}
1887
1888defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1889 HasBWI>, EVEX_CD8<8, CD8VF>;
1890defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1891 HasBWI>, EVEX_CD8<8, CD8VF>;
1892
1893defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1894 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1895defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1896 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1897
Robert Khasanovf70f7982014-09-18 14:06:55 +00001898defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001899 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001900defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001901 HasAVX512>, EVEX_CD8<32, CD8VF>;
1902
Robert Khasanovf70f7982014-09-18 14:06:55 +00001903defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001904 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001905defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001906 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001907
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001908multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001909
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001910 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1911 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1912 "vcmp${cc}"#_.Suffix,
1913 "$src2, $src1", "$src1, $src2",
1914 (X86cmpm (_.VT _.RC:$src1),
1915 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001916 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001917
Craig Toppere1cac152016-06-07 07:27:54 +00001918 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1919 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1920 "vcmp${cc}"#_.Suffix,
1921 "$src2, $src1", "$src1, $src2",
1922 (X86cmpm (_.VT _.RC:$src1),
1923 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1924 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001925
Craig Toppere1cac152016-06-07 07:27:54 +00001926 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1927 (outs _.KRC:$dst),
1928 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1929 "vcmp${cc}"#_.Suffix,
1930 "${src2}"##_.BroadcastStr##", $src1",
1931 "$src1, ${src2}"##_.BroadcastStr,
1932 (X86cmpm (_.VT _.RC:$src1),
1933 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1934 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001935 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001936 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001937 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1938 (outs _.KRC:$dst),
1939 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1940 "vcmp"#_.Suffix,
1941 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1942
1943 let mayLoad = 1 in {
1944 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1945 (outs _.KRC:$dst),
1946 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1947 "vcmp"#_.Suffix,
1948 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1949
1950 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1951 (outs _.KRC:$dst),
1952 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1953 "vcmp"#_.Suffix,
1954 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1955 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1956 }
1957 }
1958}
1959
1960multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1961 // comparison code form (VCMP[EQ/LT/LE/...]
1962 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1963 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1964 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001965 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001966 (X86cmpmRnd (_.VT _.RC:$src1),
1967 (_.VT _.RC:$src2),
1968 imm:$cc,
1969 (i32 FROUND_NO_EXC))>, EVEX_B;
1970
1971 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1972 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1973 (outs _.KRC:$dst),
1974 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1975 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001976 "$cc, {sae}, $src2, $src1",
1977 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001978 }
1979}
1980
1981multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1982 let Predicates = [HasAVX512] in {
1983 defm Z : avx512_vcmp_common<_.info512>,
1984 avx512_vcmp_sae<_.info512>, EVEX_V512;
1985
1986 }
1987 let Predicates = [HasAVX512,HasVLX] in {
1988 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1989 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001990 }
1991}
1992
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001993defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1994 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1995defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1996 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001997
1998def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1999 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00002000 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2001 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002002 imm:$cc), VK8)>;
2003def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2004 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00002005 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2006 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002007 imm:$cc), VK8)>;
2008def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2009 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00002010 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2011 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002012 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002013
Asaf Badouh572bbce2015-09-20 08:46:07 +00002014// ----------------------------------------------------------------
2015// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002016//handle fpclass instruction mask = op(reg_scalar,imm)
2017// op(mem_scalar,imm)
2018multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2019 X86VectorVTInfo _, Predicate prd> {
2020 let Predicates = [prd] in {
2021 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2022 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002023 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002024 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2025 (i32 imm:$src2)))], NoItinerary>;
2026 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2027 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2028 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002029 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002030 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002031 (OpNode (_.VT _.RC:$src1),
2032 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002033 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2034 (ins _.MemOp:$src1, i32u8imm:$src2),
2035 OpcodeStr##_.Suffix##
2036 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2037 [(set _.KRC:$dst,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002038 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002039 (i32 imm:$src2)))], NoItinerary>;
2040 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2041 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2042 OpcodeStr##_.Suffix##
2043 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2044 [(set _.KRC:$dst,(or _.KRCWM:$mask,
2045 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2046 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002047 }
2048}
2049
Asaf Badouh572bbce2015-09-20 08:46:07 +00002050//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2051// fpclass(reg_vec, mem_vec, imm)
2052// fpclass(reg_vec, broadcast(eltVt), imm)
2053multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2054 X86VectorVTInfo _, string mem, string broadcast>{
2055 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2056 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002057 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002058 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2059 (i32 imm:$src2)))], NoItinerary>;
2060 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2061 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2062 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002063 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002064 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002065 (OpNode (_.VT _.RC:$src1),
2066 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002067 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2068 (ins _.MemOp:$src1, i32u8imm:$src2),
2069 OpcodeStr##_.Suffix##mem#
2070 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002071 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002072 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2073 (i32 imm:$src2)))], NoItinerary>;
2074 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2075 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2076 OpcodeStr##_.Suffix##mem#
2077 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002078 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002079 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2080 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2081 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2082 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2083 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2084 _.BroadcastStr##", $dst|$dst, ${src1}"
2085 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002086 [(set _.KRC:$dst,(OpNode
2087 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002088 (_.ScalarLdFrag addr:$src1))),
2089 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2090 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2091 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2092 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2093 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2094 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002095 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2096 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002097 (_.ScalarLdFrag addr:$src1))),
2098 (i32 imm:$src2))))], NoItinerary>,
2099 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002100}
2101
Asaf Badouh572bbce2015-09-20 08:46:07 +00002102multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002103 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002104 string broadcast>{
2105 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002106 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002107 broadcast>, EVEX_V512;
2108 }
2109 let Predicates = [prd, HasVLX] in {
2110 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2111 broadcast>, EVEX_V128;
2112 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2113 broadcast>, EVEX_V256;
2114 }
2115}
2116
2117multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002118 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002119 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002120 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002121 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002122 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2123 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2124 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2125 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2126 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002127}
2128
Asaf Badouh696e8e02015-10-18 11:04:38 +00002129defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2130 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002131
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002132//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002133// Mask register copy, including
2134// - copy between mask registers
2135// - load/store mask registers
2136// - copy from GPR to mask register and vice versa
2137//
2138multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2139 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002140 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002141 let hasSideEffects = 0 in
2142 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2143 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2144 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2145 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2146 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2147 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2148 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2149 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002150}
2151
2152multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2153 string OpcodeStr,
2154 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002155 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002156 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002157 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002158 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002159 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002160 }
2161}
2162
Robert Khasanov74acbb72014-07-23 14:49:42 +00002163let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002164 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002165 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2166 VEX, PD;
2167
2168let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002169 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002170 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002171 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002172
2173let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002174 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2175 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002176 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2177 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002178 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2179 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002180 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2181 VEX, XD, VEX_W;
2182}
2183
2184// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002185def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002186 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002187def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002188 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002189
2190def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002191 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002192def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002193 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002194
2195def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002196 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002197def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002198 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002199
2200def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002201 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002202def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2203 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002204def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002205 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002206
2207def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2208 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2209def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2210 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2211def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2212 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2213def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2214 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002215
Robert Khasanov74acbb72014-07-23 14:49:42 +00002216// Load/store kreg
2217let Predicates = [HasDQI] in {
2218 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2219 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002220 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2221 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002222
2223 def : Pat<(store VK4:$src, addr:$dst),
2224 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2225 def : Pat<(store VK2:$src, addr:$dst),
2226 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002227 def : Pat<(store VK1:$src, addr:$dst),
2228 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002229
2230 def : Pat<(v2i1 (load addr:$src)),
2231 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2232 def : Pat<(v4i1 (load addr:$src)),
2233 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002234}
2235let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002236 def : Pat<(store VK1:$src, addr:$dst),
2237 (MOV8mr addr:$dst,
2238 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2239 sub_8bit))>;
2240 def : Pat<(store VK2:$src, addr:$dst),
2241 (MOV8mr addr:$dst,
2242 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2243 sub_8bit))>;
2244 def : Pat<(store VK4:$src, addr:$dst),
2245 (MOV8mr addr:$dst,
2246 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002247 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002248 def : Pat<(store VK8:$src, addr:$dst),
2249 (MOV8mr addr:$dst,
2250 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2251 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002252
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002253 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002254 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002255 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002256 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002257 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002258 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002259}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002260
Robert Khasanov74acbb72014-07-23 14:49:42 +00002261let Predicates = [HasAVX512] in {
2262 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002263 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002264 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002265 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002266 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2267 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002268}
2269let Predicates = [HasBWI] in {
2270 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2271 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002272 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2273 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002274 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2275 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002276 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2277 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002278}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002279
Robert Khasanov74acbb72014-07-23 14:49:42 +00002280let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002281 def : Pat<(i1 (trunc (i64 GR64:$src))),
Craig Topperd2846062017-03-29 06:55:28 +00002282 (COPY_TO_REGCLASS (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2283 (i32 1)), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002284
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002285 def : Pat<(i1 (trunc (i32 GR32:$src))),
Craig Topperd2846062017-03-29 06:55:28 +00002286 (COPY_TO_REGCLASS (AND32ri8 $src, (i32 1)), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002287
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002288 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2289 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2290
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002291 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002292 (COPY_TO_REGCLASS
Craig Topperd2846062017-03-29 06:55:28 +00002293 (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2294 GR8:$src, sub_8bit), (i32 1)), VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002295
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002296 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002297 (COPY_TO_REGCLASS
Craig Topperd2846062017-03-29 06:55:28 +00002298 (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2299 GR16:$src, sub_16bit), (i32 1)), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002300
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002301 def : Pat<(i32 (zext VK1:$src)),
Craig Topperd2846062017-03-29 06:55:28 +00002302 (AND32ri8 (COPY_TO_REGCLASS VK1:$src, GR32), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002303
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002304 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002305 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002306
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002307 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002308 (EXTRACT_SUBREG
Craig Topperd2846062017-03-29 06:55:28 +00002309 (AND32ri8 (COPY_TO_REGCLASS VK1:$src, GR32), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002310
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002311 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002312 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002313
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002314 def : Pat<(i64 (zext VK1:$src)),
Craig Topperd2846062017-03-29 06:55:28 +00002315 (SUBREG_TO_REG (i64 0),
2316 (AND32ri8 (COPY_TO_REGCLASS VK1:$src, GR32), (i32 1)), sub_32bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002317
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002318 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002319 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002320 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002321
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002322 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002323 (EXTRACT_SUBREG
Craig Topperd2846062017-03-29 06:55:28 +00002324 (AND32ri8 (COPY_TO_REGCLASS VK1:$src, GR32), (i32 1)), sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002325
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002326 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002327 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002328}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002329def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2330 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2331def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2332 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2333def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2334 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2335def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2336 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2337def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2338 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2339def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2340 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002341
Igor Bregerd6c187b2016-01-27 08:43:25 +00002342def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2343def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2344def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2345
Igor Bregera77b14d2016-08-11 12:13:46 +00002346def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2347def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2348def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2349def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2350def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2351def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002352
2353// Mask unary operation
2354// - KNOT
2355multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002356 RegisterClass KRC, SDPatternOperator OpNode,
2357 Predicate prd> {
2358 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002359 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002360 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002361 [(set KRC:$dst, (OpNode KRC:$src))]>;
2362}
2363
Robert Khasanov74acbb72014-07-23 14:49:42 +00002364multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2365 SDPatternOperator OpNode> {
2366 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2367 HasDQI>, VEX, PD;
2368 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2369 HasAVX512>, VEX, PS;
2370 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2371 HasBWI>, VEX, PD, VEX_W;
2372 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2373 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002374}
2375
Craig Topper7b9cc142016-11-03 06:04:28 +00002376defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002377
Robert Khasanov74acbb72014-07-23 14:49:42 +00002378// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002379let Predicates = [HasAVX512, NoDQI] in
2380def : Pat<(vnot VK8:$src),
2381 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2382
2383def : Pat<(vnot VK4:$src),
2384 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2385def : Pat<(vnot VK2:$src),
2386 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002387
2388// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002389// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002390multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002391 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002392 Predicate prd, bit IsCommutable> {
2393 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002394 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2395 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002396 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002397 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2398}
2399
Robert Khasanov595683d2014-07-28 13:46:45 +00002400multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002401 SDPatternOperator OpNode, bit IsCommutable,
2402 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002403 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002404 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002405 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002406 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002407 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002408 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002409 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002410 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002411}
2412
2413def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2414def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002415// These nodes use 'vnot' instead of 'not' to support vectors.
2416def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2417def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002418
Craig Topper7b9cc142016-11-03 06:04:28 +00002419defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2420defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2421defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2422defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2423defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2424defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002425
Craig Topper7b9cc142016-11-03 06:04:28 +00002426multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2427 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002428 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2429 // for the DQI set, this type is legal and KxxxB instruction is used
2430 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002431 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002432 (COPY_TO_REGCLASS
2433 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2434 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2435
2436 // All types smaller than 8 bits require conversion anyway
2437 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2438 (COPY_TO_REGCLASS (Inst
2439 (COPY_TO_REGCLASS VK1:$src1, VK16),
2440 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002441 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002442 (COPY_TO_REGCLASS (Inst
2443 (COPY_TO_REGCLASS VK2:$src1, VK16),
2444 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002445 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002446 (COPY_TO_REGCLASS (Inst
2447 (COPY_TO_REGCLASS VK4:$src1, VK16),
2448 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002449}
2450
Craig Topper7b9cc142016-11-03 06:04:28 +00002451defm : avx512_binop_pat<and, and, KANDWrr>;
2452defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2453defm : avx512_binop_pat<or, or, KORWrr>;
2454defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2455defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002456
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002457// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002458multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2459 RegisterClass KRCSrc, Predicate prd> {
2460 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002461 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002462 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2463 (ins KRC:$src1, KRC:$src2),
2464 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2465 VEX_4V, VEX_L;
2466
2467 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2468 (!cast<Instruction>(NAME##rr)
2469 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2470 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2471 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002472}
2473
Igor Bregera54a1a82015-09-08 13:10:00 +00002474defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2475defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2476defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002477
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002478// Mask bit testing
2479multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002480 SDNode OpNode, Predicate prd> {
2481 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002482 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002483 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2485}
2486
Igor Breger5ea0a6812015-08-31 13:30:19 +00002487multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2488 Predicate prdW = HasAVX512> {
2489 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2490 VEX, PD;
2491 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2492 VEX, PS;
2493 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2494 VEX, PS, VEX_W;
2495 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2496 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002497}
2498
2499defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002500defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002501
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002502// Mask shift
2503multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2504 SDNode OpNode> {
2505 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002506 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002507 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002508 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002509 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2510}
2511
2512multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2513 SDNode OpNode> {
2514 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002515 VEX, TAPD, VEX_W;
2516 let Predicates = [HasDQI] in
2517 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2518 VEX, TAPD;
2519 let Predicates = [HasBWI] in {
2520 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2521 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002522 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2523 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002524 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002525}
2526
Craig Topper3b7e8232017-01-30 00:06:01 +00002527defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2528defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002529
2530// Mask setting all 0s or 1s
2531multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2532 let Predicates = [HasAVX512] in
2533 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2534 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2535 [(set KRC:$dst, (VT Val))]>;
2536}
2537
2538multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002539 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002540 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2541 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002542}
2543
2544defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2545defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2546
2547// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2548let Predicates = [HasAVX512] in {
2549 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002550 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2551 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002552 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002553 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2554 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Craig Toppere4d5aa72017-03-17 05:59:54 +00002555 let AddedComplexity = 10 in { // To optimize isel table.
2556 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
2557 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2558 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2559 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002560}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002561
2562// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2563multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2564 RegisterClass RC, ValueType VT> {
2565 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2566 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002567
Igor Bregerf1bd7612016-03-06 07:46:03 +00002568 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002569 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002570}
2571
2572defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2573defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2574defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2575defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2576defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2577
2578defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2579defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2580defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2581defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2582
2583defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2584defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2585defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2586
2587defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2588defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2589
2590defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002591
Igor Breger999ac752016-03-08 15:21:25 +00002592def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002593 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002594 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2595 VK2))>;
2596def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002597 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002598 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2599 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002600def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2601 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002602def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2603 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002604def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2605 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2606
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002607
Igor Breger86724082016-08-14 05:25:07 +00002608// Patterns for kmask shift
2609multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00002610 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002611 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002612 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002613 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002614 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00002615 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002616 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002617 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002618 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002619 RC))>;
2620}
2621
2622defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2623defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2624defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002625//===----------------------------------------------------------------------===//
2626// AVX-512 - Aligned and unaligned load and store
2627//
2628
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002629
2630multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002631 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002632 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002633 let hasSideEffects = 0 in {
2634 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002635 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002636 _.ExeDomain>, EVEX;
2637 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2638 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002639 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002640 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002641 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002642 (_.VT _.RC:$src),
2643 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002644 EVEX, EVEX_KZ;
2645
Craig Topper4e7b8882016-10-03 02:00:29 +00002646 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002647 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002648 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002649 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002650 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2651 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002652
Craig Topper63e2cd62017-01-14 07:50:52 +00002653 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002654 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2655 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2656 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2657 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002658 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002659 (_.VT _.RC:$src1),
2660 (_.VT _.RC:$src0))))], _.ExeDomain>,
2661 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002662 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002663 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2664 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002665 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2666 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002667 [(set _.RC:$dst, (_.VT
2668 (vselect _.KRCWM:$mask,
2669 (_.VT (bitconvert (ld_frag addr:$src1))),
2670 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002671 }
Craig Toppere1cac152016-06-07 07:27:54 +00002672 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002673 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2674 (ins _.KRCWM:$mask, _.MemOp:$src),
2675 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2676 "${dst} {${mask}} {z}, $src}",
2677 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2678 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2679 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002680 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002681 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2682 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2683
2684 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2685 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2686
2687 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2688 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2689 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002690}
2691
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002692multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2693 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002694 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002695 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002696 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002697 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002698
2699 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002700 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002701 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002702 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002703 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002704 }
2705}
2706
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002707multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2708 AVX512VLVectorVTInfo _,
2709 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002710 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002711 let Predicates = [prd] in
2712 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002713 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002714
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002715 let Predicates = [prd, HasVLX] in {
2716 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002717 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002718 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002719 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002720 }
2721}
2722
2723multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002724 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002725
Craig Topper99f6b622016-05-01 01:03:56 +00002726 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002727 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2728 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2729 [], _.ExeDomain>, EVEX;
2730 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2731 (ins _.KRCWM:$mask, _.RC:$src),
2732 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2733 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002734 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002735 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002736 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002737 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002738 "${dst} {${mask}} {z}, $src}",
2739 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002740 }
Igor Breger81b79de2015-11-19 07:43:43 +00002741
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002742 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002743 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002744 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002745 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002746 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2747 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2748 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002749
2750 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2751 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2752 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002753}
2754
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002755
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002756multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2757 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002758 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002759 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2760 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002761
2762 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002763 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2764 masked_store_unaligned>, EVEX_V256;
2765 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2766 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002767 }
2768}
2769
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002770multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2771 AVX512VLVectorVTInfo _, Predicate prd> {
2772 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002773 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2774 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002775
2776 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002777 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2778 masked_store_aligned256>, EVEX_V256;
2779 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2780 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002781 }
2782}
2783
2784defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2785 HasAVX512>,
2786 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2787 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2788
2789defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2790 HasAVX512>,
2791 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2792 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2793
Craig Topperc9293492016-02-26 06:50:29 +00002794defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002795 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002796 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002797 PS, EVEX_CD8<32, CD8VF>;
2798
Craig Topper4e7b8882016-10-03 02:00:29 +00002799defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002800 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002801 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2802 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002803
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002804defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2805 HasAVX512>,
2806 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2807 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002808
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002809defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2810 HasAVX512>,
2811 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2812 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002813
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002814defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2815 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002816 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2817
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002818defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2819 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002820 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2821
Craig Topperc9293492016-02-26 06:50:29 +00002822defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002823 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002824 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002825 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2826
Craig Topperc9293492016-02-26 06:50:29 +00002827defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002828 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002829 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002830 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002831
Craig Topperd875d6b2016-09-29 06:07:09 +00002832// Special instructions to help with spilling when we don't have VLX. We need
2833// to load or store from a ZMM register instead. These are converted in
2834// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002835let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002836 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2837def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2838 "", []>;
2839def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2840 "", []>;
2841def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2842 "", []>;
2843def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2844 "", []>;
2845}
2846
2847let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002848def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002849 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002850def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002851 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002852def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002853 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002854def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002855 "", []>;
2856}
2857
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002858def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002859 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002860 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002861 VK8), VR512:$src)>;
2862
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002863def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002864 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002865 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002866
Craig Topper33c550c2016-05-22 00:39:30 +00002867// These patterns exist to prevent the above patterns from introducing a second
2868// mask inversion when one already exists.
2869def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2870 (bc_v8i64 (v16i32 immAllZerosV)),
2871 (v8i64 VR512:$src))),
2872 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2873def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2874 (v16i32 immAllZerosV),
2875 (v16i32 VR512:$src))),
2876 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2877
Craig Topper96ab6fd2017-01-09 04:19:34 +00002878// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
2879// available. Use a 512-bit operation and extract.
2880let Predicates = [HasAVX512, NoVLX] in {
2881def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
2882 (v8f32 VR256X:$src0))),
2883 (EXTRACT_SUBREG
2884 (v16f32
2885 (VMOVAPSZrrk
2886 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2887 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2888 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2889 sub_ymm)>;
2890
2891def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
2892 (v8i32 VR256X:$src0))),
2893 (EXTRACT_SUBREG
2894 (v16i32
2895 (VMOVDQA32Zrrk
2896 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2897 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2898 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2899 sub_ymm)>;
2900}
2901
Craig Topper14aa2662016-08-11 06:04:04 +00002902let Predicates = [HasVLX, NoBWI] in {
2903 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002904 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
2905 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2906 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
2907 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2908 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
2909 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
2910 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
2911 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002912
2913 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002914 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
2915 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2916 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
2917 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2918 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
2919 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
2920 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
2921 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002922}
2923
Craig Topper95bdabd2016-05-22 23:44:33 +00002924let Predicates = [HasVLX] in {
2925 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2926 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2927 def : Pat<(alignedstore (v2f64 (extract_subvector
2928 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2929 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2930 def : Pat<(alignedstore (v4f32 (extract_subvector
2931 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2932 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2933 def : Pat<(alignedstore (v2i64 (extract_subvector
2934 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2935 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2936 def : Pat<(alignedstore (v4i32 (extract_subvector
2937 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2938 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2939 def : Pat<(alignedstore (v8i16 (extract_subvector
2940 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2941 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2942 def : Pat<(alignedstore (v16i8 (extract_subvector
2943 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2944 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2945
2946 def : Pat<(store (v2f64 (extract_subvector
2947 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2948 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2949 def : Pat<(store (v4f32 (extract_subvector
2950 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2951 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2952 def : Pat<(store (v2i64 (extract_subvector
2953 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2954 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2955 def : Pat<(store (v4i32 (extract_subvector
2956 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2957 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2958 def : Pat<(store (v8i16 (extract_subvector
2959 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2960 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2961 def : Pat<(store (v16i8 (extract_subvector
2962 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2963 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2964
2965 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2966 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2967 def : Pat<(alignedstore (v2f64 (extract_subvector
2968 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2969 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2970 def : Pat<(alignedstore (v4f32 (extract_subvector
2971 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2972 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2973 def : Pat<(alignedstore (v2i64 (extract_subvector
2974 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2975 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2976 def : Pat<(alignedstore (v4i32 (extract_subvector
2977 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2978 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2979 def : Pat<(alignedstore (v8i16 (extract_subvector
2980 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2981 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2982 def : Pat<(alignedstore (v16i8 (extract_subvector
2983 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2984 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2985
2986 def : Pat<(store (v2f64 (extract_subvector
2987 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2988 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2989 def : Pat<(store (v4f32 (extract_subvector
2990 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2991 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2992 def : Pat<(store (v2i64 (extract_subvector
2993 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2994 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2995 def : Pat<(store (v4i32 (extract_subvector
2996 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2997 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2998 def : Pat<(store (v8i16 (extract_subvector
2999 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3000 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3001 def : Pat<(store (v16i8 (extract_subvector
3002 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3003 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3004
3005 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3006 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003007 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3008 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003009 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3010 def : Pat<(alignedstore (v8f32 (extract_subvector
3011 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3012 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003013 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3014 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003015 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003016 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3017 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003018 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003019 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3020 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003021 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003022 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3023 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003024 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3025
3026 def : Pat<(store (v4f64 (extract_subvector
3027 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3028 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3029 def : Pat<(store (v8f32 (extract_subvector
3030 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3031 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3032 def : Pat<(store (v4i64 (extract_subvector
3033 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3034 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3035 def : Pat<(store (v8i32 (extract_subvector
3036 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3037 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3038 def : Pat<(store (v16i16 (extract_subvector
3039 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3040 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3041 def : Pat<(store (v32i8 (extract_subvector
3042 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3043 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3044}
3045
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003046
3047// Move Int Doubleword to Packed Double Int
3048//
3049let ExeDomain = SSEPackedInt in {
3050def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3051 "vmovd\t{$src, $dst|$dst, $src}",
3052 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003053 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003054 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003055def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003056 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003057 [(set VR128X:$dst,
3058 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003059 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003060def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003061 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003062 [(set VR128X:$dst,
3063 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003064 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003065let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3066def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3067 (ins i64mem:$src),
3068 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003069 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003070let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003071def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003072 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003073 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003074 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003075def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3076 "vmovq\t{$src, $dst|$dst, $src}",
3077 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3078 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003079def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003080 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003081 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003082 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003083def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003084 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003085 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003086 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3087 EVEX_CD8<64, CD8VT1>;
3088}
3089} // ExeDomain = SSEPackedInt
3090
3091// Move Int Doubleword to Single Scalar
3092//
3093let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3094def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3095 "vmovd\t{$src, $dst|$dst, $src}",
3096 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003097 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003098
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003099def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003100 "vmovd\t{$src, $dst|$dst, $src}",
3101 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3102 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3103} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3104
3105// Move doubleword from xmm register to r/m32
3106//
3107let ExeDomain = SSEPackedInt in {
3108def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3109 "vmovd\t{$src, $dst|$dst, $src}",
3110 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003111 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003112 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003113def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003114 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003115 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003116 [(store (i32 (extractelt (v4i32 VR128X:$src),
3117 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3118 EVEX, EVEX_CD8<32, CD8VT1>;
3119} // ExeDomain = SSEPackedInt
3120
3121// Move quadword from xmm1 register to r/m64
3122//
3123let ExeDomain = SSEPackedInt in {
3124def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3125 "vmovq\t{$src, $dst|$dst, $src}",
3126 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003127 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003128 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003129 Requires<[HasAVX512, In64BitMode]>;
3130
Craig Topperc648c9b2015-12-28 06:11:42 +00003131let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3132def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3133 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003134 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003135 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003136
Craig Topperc648c9b2015-12-28 06:11:42 +00003137def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3138 (ins i64mem:$dst, VR128X:$src),
3139 "vmovq\t{$src, $dst|$dst, $src}",
3140 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3141 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003142 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003143 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3144
3145let hasSideEffects = 0 in
3146def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003147 (ins VR128X:$src),
3148 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3149 EVEX, VEX_W;
3150} // ExeDomain = SSEPackedInt
3151
3152// Move Scalar Single to Double Int
3153//
3154let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3155def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3156 (ins FR32X:$src),
3157 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003158 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003159 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003160def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003161 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003162 "vmovd\t{$src, $dst|$dst, $src}",
3163 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3164 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3165} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3166
3167// Move Quadword Int to Packed Quadword Int
3168//
3169let ExeDomain = SSEPackedInt in {
3170def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3171 (ins i64mem:$src),
3172 "vmovq\t{$src, $dst|$dst, $src}",
3173 [(set VR128X:$dst,
3174 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3175 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3176} // ExeDomain = SSEPackedInt
3177
3178//===----------------------------------------------------------------------===//
3179// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003180//===----------------------------------------------------------------------===//
3181
Craig Topperc7de3a12016-07-29 02:49:08 +00003182multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003183 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003184 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3185 (ins _.RC:$src1, _.FRC:$src2),
3186 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3187 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3188 (scalar_to_vector _.FRC:$src2))))],
3189 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3190 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003191 (ins _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003192 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3193 "$dst {${mask}} {z}, $src1, $src2}"),
3194 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003195 (_.VT (OpNode _.RC:$src1,
3196 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003197 _.ImmAllZerosV)))],
3198 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3199 let Constraints = "$src0 = $dst" in
3200 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003201 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003202 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3203 "$dst {${mask}}, $src1, $src2}"),
3204 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003205 (_.VT (OpNode _.RC:$src1,
3206 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003207 (_.VT _.RC:$src0))))],
3208 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003209 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003210 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3211 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3212 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3213 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3214 let mayLoad = 1, hasSideEffects = 0 in {
3215 let Constraints = "$src0 = $dst" in
3216 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3217 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3218 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3219 "$dst {${mask}}, $src}"),
3220 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3221 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3222 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3223 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3224 "$dst {${mask}} {z}, $src}"),
3225 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003226 }
Craig Toppere1cac152016-06-07 07:27:54 +00003227 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3228 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3229 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3230 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003231 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003232 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3233 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3234 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3235 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003236}
3237
Asaf Badouh41ecf462015-12-06 13:26:56 +00003238defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3239 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003240
Asaf Badouh41ecf462015-12-06 13:26:56 +00003241defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3242 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003243
Ayman Musa46af8f92016-11-13 14:29:32 +00003244
3245multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3246 PatLeaf ZeroFP, X86VectorVTInfo _> {
3247
3248def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003249 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003250 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3251 (_.EltVT _.FRC:$src1),
3252 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003253 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003254 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3255 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003256 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00003257 _.RC)>;
3258
3259def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003260 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003261 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3262 (_.EltVT _.FRC:$src1),
3263 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003264 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003265 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003266 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00003267 _.RC)>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003268}
3269
3270multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3271 dag Mask, RegisterClass MaskRC> {
3272
3273def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003274 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003275 (_.info256.VT (insert_subvector undef,
3276 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003277 (iPTR 0))),
3278 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003279 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003280 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003281 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003282
3283}
3284
Craig Topper058f2f62017-03-28 16:35:29 +00003285multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3286 AVX512VLVectorVTInfo _,
3287 dag Mask, RegisterClass MaskRC,
3288 SubRegIndex subreg> {
3289
3290def : Pat<(masked_store addr:$dst, Mask,
3291 (_.info512.VT (insert_subvector undef,
3292 (_.info256.VT (insert_subvector undef,
3293 (_.info128.VT _.info128.RC:$src),
3294 (iPTR 0))),
3295 (iPTR 0)))),
3296 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
3297 (i1 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM)),
3298 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3299
3300}
3301
Ayman Musa46af8f92016-11-13 14:29:32 +00003302multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3303 dag Mask, RegisterClass MaskRC> {
3304
3305def : Pat<(_.info128.VT (extract_subvector
3306 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003307 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003308 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003309 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003310 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003311 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3312 addr:$srcAddr)>;
3313
3314def : Pat<(_.info128.VT (extract_subvector
3315 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3316 (_.info512.VT (insert_subvector undef,
3317 (_.info256.VT (insert_subvector undef,
3318 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003319 (iPTR 0))),
3320 (iPTR 0))))),
3321 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003322 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3323 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3324 addr:$srcAddr)>;
3325
3326}
3327
Craig Topper058f2f62017-03-28 16:35:29 +00003328multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3329 AVX512VLVectorVTInfo _,
3330 dag Mask, RegisterClass MaskRC,
3331 SubRegIndex subreg> {
3332
3333def : Pat<(_.info128.VT (extract_subvector
3334 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3335 (_.info512.VT (bitconvert
3336 (v16i32 immAllZerosV))))),
3337 (iPTR 0))),
3338 (!cast<Instruction>(InstrStr#rmkz)
3339 (i1 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM)),
3340 addr:$srcAddr)>;
3341
3342def : Pat<(_.info128.VT (extract_subvector
3343 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3344 (_.info512.VT (insert_subvector undef,
3345 (_.info256.VT (insert_subvector undef,
3346 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3347 (iPTR 0))),
3348 (iPTR 0))))),
3349 (iPTR 0))),
3350 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3351 (i1 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM)),
3352 addr:$srcAddr)>;
3353
3354}
3355
Ayman Musa46af8f92016-11-13 14:29:32 +00003356defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3357defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3358
3359defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3360 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003361defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3362 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3363defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3364 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003365
3366defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3367 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003368defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3369 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3370defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3371 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003372
Craig Topper74ed0872016-05-18 06:55:59 +00003373def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003374 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003375 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003376
Craig Topper74ed0872016-05-18 06:55:59 +00003377def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003378 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003379 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003380
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003381def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Craig Topper058f2f62017-03-28 16:35:29 +00003382 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM)),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003383 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3384
Craig Topper99f6b622016-05-01 01:03:56 +00003385let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003386defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
Ayman Musaf77219e2017-02-13 09:55:48 +00003387 (outs VR128X:$dst), (ins VR128X:$src1, FR32X:$src2),
Igor Breger4424aaa2015-11-19 07:58:33 +00003388 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3389 XS, EVEX_4V, VEX_LIG;
3390
Craig Topper99f6b622016-05-01 01:03:56 +00003391let hasSideEffects = 0 in
Craig Toppera9818aa2017-02-11 07:01:38 +00003392defm VMOVSDZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
Ayman Musaf77219e2017-02-13 09:55:48 +00003393 (outs VR128X:$dst), (ins VR128X:$src1, FR64X:$src2),
Igor Breger4424aaa2015-11-19 07:58:33 +00003394 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3395 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003396
3397let Predicates = [HasAVX512] in {
3398 let AddedComplexity = 15 in {
3399 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3400 // MOVS{S,D} to the lower bits.
3401 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003402 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003403 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003404 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003405 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003406 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003407 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003408 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003409 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003410
3411 // Move low f32 and clear high bits.
3412 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3413 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003414 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003415 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3416 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3417 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003418 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003419 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003420 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3421 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003422 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003423 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3424 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3425 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003426 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003427 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003428
3429 let AddedComplexity = 20 in {
3430 // MOVSSrm zeros the high parts of the register; represent this
3431 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3432 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3433 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3434 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3435 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3436 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3437 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003438 def : Pat<(v4f32 (X86vzload addr:$src)),
3439 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003440
3441 // MOVSDrm zeros the high parts of the register; represent this
3442 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3443 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3444 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3445 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3446 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3447 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3448 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3449 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3450 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3451 def : Pat<(v2f64 (X86vzload addr:$src)),
3452 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3453
3454 // Represent the same patterns above but in the form they appear for
3455 // 256-bit types
3456 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3457 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003458 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003459 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3460 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3461 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003462 def : Pat<(v8f32 (X86vzload addr:$src)),
3463 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003464 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3465 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3466 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003467 def : Pat<(v4f64 (X86vzload addr:$src)),
3468 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003469
3470 // Represent the same patterns above but in the form they appear for
3471 // 512-bit types
3472 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3473 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3474 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3475 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3476 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3477 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003478 def : Pat<(v16f32 (X86vzload addr:$src)),
3479 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003480 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3481 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3482 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003483 def : Pat<(v8f64 (X86vzload addr:$src)),
3484 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003485 }
3486 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3487 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003488 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003489 FR32X:$src)), sub_xmm)>;
3490 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3491 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003492 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003493 FR64X:$src)), sub_xmm)>;
3494 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3495 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003496 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003497
3498 // Move low f64 and clear high bits.
3499 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3500 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003501 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003502 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003503 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3504 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003505 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003506 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003507
3508 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003509 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003510 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003511 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003512 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003513 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003514
3515 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003516 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003517 addr:$dst),
3518 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003519
3520 // Shuffle with VMOVSS
3521 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3522 (VMOVSSZrr (v4i32 VR128X:$src1),
3523 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3524 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3525 (VMOVSSZrr (v4f32 VR128X:$src1),
3526 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3527
3528 // 256-bit variants
3529 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3530 (SUBREG_TO_REG (i32 0),
3531 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3532 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3533 sub_xmm)>;
3534 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3535 (SUBREG_TO_REG (i32 0),
3536 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3537 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3538 sub_xmm)>;
3539
3540 // Shuffle with VMOVSD
3541 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3542 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3543 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3544 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003545
3546 // 256-bit variants
3547 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3548 (SUBREG_TO_REG (i32 0),
3549 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3550 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3551 sub_xmm)>;
3552 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3553 (SUBREG_TO_REG (i32 0),
3554 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3555 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3556 sub_xmm)>;
3557
3558 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3559 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3560 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3561 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3562 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3563 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3564 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3565 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3566}
3567
3568let AddedComplexity = 15 in
3569def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3570 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003571 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003572 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003573 (v2i64 VR128X:$src))))],
3574 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3575
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003576let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003577 let AddedComplexity = 15 in {
3578 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3579 (VMOVDI2PDIZrr GR32:$src)>;
3580
3581 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3582 (VMOV64toPQIZrr GR64:$src)>;
3583
3584 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3585 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3586 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003587
3588 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3589 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3590 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003591 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003592 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3593 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00003594 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
3595 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003596 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3597 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003598 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3599 (VMOVDI2PDIZrm addr:$src)>;
3600 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3601 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003602 def : Pat<(v4i32 (X86vzload addr:$src)),
3603 (VMOVDI2PDIZrm addr:$src)>;
3604 def : Pat<(v8i32 (X86vzload addr:$src)),
3605 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003606 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003607 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003608 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003609 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003610 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003611 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003612 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003613 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003614 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003615
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003616 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3617 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3618 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3619 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003620 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3621 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3622 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3623
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003624 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003625 def : Pat<(v16i32 (X86vzload addr:$src)),
3626 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003627 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003628 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003629}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003630//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003631// AVX-512 - Non-temporals
3632//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003633let SchedRW = [WriteLoad] in {
3634 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3635 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3636 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3637 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3638 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003639
Craig Topper2f90c1f2016-06-07 07:27:57 +00003640 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003641 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003642 (ins i256mem:$src),
3643 "vmovntdqa\t{$src, $dst|$dst, $src}",
3644 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3645 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3646 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003647
Robert Khasanoved882972014-08-13 10:46:00 +00003648 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003649 (ins i128mem:$src),
3650 "vmovntdqa\t{$src, $dst|$dst, $src}",
3651 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3652 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3653 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003654 }
Adam Nemetefd07852014-06-18 16:51:10 +00003655}
3656
Igor Bregerd3341f52016-01-20 13:11:47 +00003657multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3658 PatFrag st_frag = alignednontemporalstore,
3659 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003660 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003661 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003662 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003663 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3664 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003665}
3666
Igor Bregerd3341f52016-01-20 13:11:47 +00003667multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3668 AVX512VLVectorVTInfo VTInfo> {
3669 let Predicates = [HasAVX512] in
3670 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003671
Igor Bregerd3341f52016-01-20 13:11:47 +00003672 let Predicates = [HasAVX512, HasVLX] in {
3673 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3674 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003675 }
3676}
3677
Igor Bregerd3341f52016-01-20 13:11:47 +00003678defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3679defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3680defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003681
Craig Topper707c89c2016-05-08 23:43:17 +00003682let Predicates = [HasAVX512], AddedComplexity = 400 in {
3683 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3684 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3685 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3686 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3687 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3688 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003689
3690 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3691 (VMOVNTDQAZrm addr:$src)>;
3692 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3693 (VMOVNTDQAZrm addr:$src)>;
3694 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3695 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003696 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003697 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003698 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003699 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003700 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003701 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003702}
3703
Craig Topperc41320d2016-05-08 23:08:45 +00003704let Predicates = [HasVLX], AddedComplexity = 400 in {
3705 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3706 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3707 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3708 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3709 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3710 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3711
Simon Pilgrim9a896232016-06-07 13:34:24 +00003712 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3713 (VMOVNTDQAZ256rm addr:$src)>;
3714 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3715 (VMOVNTDQAZ256rm addr:$src)>;
3716 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3717 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003718 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003719 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003720 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003721 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003722 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003723 (VMOVNTDQAZ256rm addr:$src)>;
3724
Craig Topperc41320d2016-05-08 23:08:45 +00003725 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3726 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3727 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3728 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3729 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3730 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003731
3732 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3733 (VMOVNTDQAZ128rm addr:$src)>;
3734 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3735 (VMOVNTDQAZ128rm addr:$src)>;
3736 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3737 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003738 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003739 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003740 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003741 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003742 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003743 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003744}
3745
Adam Nemet7f62b232014-06-10 16:39:53 +00003746//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003747// AVX-512 - Integer arithmetic
3748//
3749multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003750 X86VectorVTInfo _, OpndItins itins,
3751 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003752 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003753 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003754 "$src2, $src1", "$src1, $src2",
3755 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003756 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003757 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003758
Craig Toppere1cac152016-06-07 07:27:54 +00003759 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3760 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3761 "$src2, $src1", "$src1, $src2",
3762 (_.VT (OpNode _.RC:$src1,
3763 (bitconvert (_.LdFrag addr:$src2)))),
3764 itins.rm>,
3765 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003766}
3767
3768multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3769 X86VectorVTInfo _, OpndItins itins,
3770 bit IsCommutable = 0> :
3771 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003772 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3773 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3774 "${src2}"##_.BroadcastStr##", $src1",
3775 "$src1, ${src2}"##_.BroadcastStr,
3776 (_.VT (OpNode _.RC:$src1,
3777 (X86VBroadcast
3778 (_.ScalarLdFrag addr:$src2)))),
3779 itins.rm>,
3780 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003781}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003782
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003783multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3784 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3785 Predicate prd, bit IsCommutable = 0> {
3786 let Predicates = [prd] in
3787 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3788 IsCommutable>, EVEX_V512;
3789
3790 let Predicates = [prd, HasVLX] in {
3791 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3792 IsCommutable>, EVEX_V256;
3793 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3794 IsCommutable>, EVEX_V128;
3795 }
3796}
3797
Robert Khasanov545d1b72014-10-14 14:36:19 +00003798multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3799 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3800 Predicate prd, bit IsCommutable = 0> {
3801 let Predicates = [prd] in
3802 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3803 IsCommutable>, EVEX_V512;
3804
3805 let Predicates = [prd, HasVLX] in {
3806 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3807 IsCommutable>, EVEX_V256;
3808 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3809 IsCommutable>, EVEX_V128;
3810 }
3811}
3812
3813multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3814 OpndItins itins, Predicate prd,
3815 bit IsCommutable = 0> {
3816 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3817 itins, prd, IsCommutable>,
3818 VEX_W, EVEX_CD8<64, CD8VF>;
3819}
3820
3821multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3822 OpndItins itins, Predicate prd,
3823 bit IsCommutable = 0> {
3824 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3825 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3826}
3827
3828multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3829 OpndItins itins, Predicate prd,
3830 bit IsCommutable = 0> {
3831 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3832 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3833}
3834
3835multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3836 OpndItins itins, Predicate prd,
3837 bit IsCommutable = 0> {
3838 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3839 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3840}
3841
3842multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3843 SDNode OpNode, OpndItins itins, Predicate prd,
3844 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003845 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003846 IsCommutable>;
3847
Igor Bregerf2460112015-07-26 14:41:44 +00003848 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003849 IsCommutable>;
3850}
3851
3852multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3853 SDNode OpNode, OpndItins itins, Predicate prd,
3854 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003855 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003856 IsCommutable>;
3857
Igor Bregerf2460112015-07-26 14:41:44 +00003858 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003859 IsCommutable>;
3860}
3861
3862multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3863 bits<8> opc_d, bits<8> opc_q,
3864 string OpcodeStr, SDNode OpNode,
3865 OpndItins itins, bit IsCommutable = 0> {
3866 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3867 itins, HasAVX512, IsCommutable>,
3868 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3869 itins, HasBWI, IsCommutable>;
3870}
3871
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003872multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003873 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003874 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3875 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003876 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003877 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003878 "$src2, $src1","$src1, $src2",
3879 (_Dst.VT (OpNode
3880 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003881 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003882 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003883 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003884 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3885 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3886 "$src2, $src1", "$src1, $src2",
3887 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3888 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003889 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003890 AVX512BIBase, EVEX_4V;
3891
3892 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003893 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003894 OpcodeStr,
3895 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003896 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003897 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3898 (_Brdct.VT (X86VBroadcast
3899 (_Brdct.ScalarLdFrag addr:$src2)))))),
3900 itins.rm>,
3901 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003902}
3903
Robert Khasanov545d1b72014-10-14 14:36:19 +00003904defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3905 SSE_INTALU_ITINS_P, 1>;
3906defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3907 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003908defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3909 SSE_INTALU_ITINS_P, HasBWI, 1>;
3910defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3911 SSE_INTALU_ITINS_P, HasBWI, 0>;
3912defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003913 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003914defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003915 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003916defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003917 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003918defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003919 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003920defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003921 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003922defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003923 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003924defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003925 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003926defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003927 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003928defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003929 SSE_INTALU_ITINS_P, HasBWI, 1>;
3930
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003931multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003932 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3933 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3934 let Predicates = [prd] in
3935 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3936 _SrcVTInfo.info512, _DstVTInfo.info512,
3937 v8i64_info, IsCommutable>,
3938 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3939 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003940 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003941 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003942 v4i64x_info, IsCommutable>,
3943 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003944 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003945 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003946 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003947 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3948 }
Michael Liao66233b72015-08-06 09:06:20 +00003949}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003950
3951defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003952 avx512vl_i32_info, avx512vl_i64_info,
3953 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003954defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003955 avx512vl_i32_info, avx512vl_i64_info,
3956 X86pmuludq, HasAVX512, 1>;
3957defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3958 avx512vl_i8_info, avx512vl_i8_info,
3959 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003960
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003961multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3962 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003963 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3964 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3965 OpcodeStr,
3966 "${src2}"##_Src.BroadcastStr##", $src1",
3967 "$src1, ${src2}"##_Src.BroadcastStr,
3968 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3969 (_Src.VT (X86VBroadcast
3970 (_Src.ScalarLdFrag addr:$src2))))))>,
3971 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003972}
3973
Michael Liao66233b72015-08-06 09:06:20 +00003974multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3975 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003976 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003977 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003978 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003979 "$src2, $src1","$src1, $src2",
3980 (_Dst.VT (OpNode
3981 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003982 (_Src.VT _Src.RC:$src2))),
3983 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003984 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003985 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3986 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3987 "$src2, $src1", "$src1, $src2",
3988 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3989 (bitconvert (_Src.LdFrag addr:$src2))))>,
3990 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003991}
3992
3993multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3994 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003995 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003996 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3997 v32i16_info>,
3998 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3999 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004000 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004001 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4002 v16i16x_info>,
4003 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4004 v16i16x_info>, EVEX_V256;
4005 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4006 v8i16x_info>,
4007 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4008 v8i16x_info>, EVEX_V128;
4009 }
4010}
4011multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4012 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004013 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004014 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4015 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004016 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004017 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4018 v32i8x_info>, EVEX_V256;
4019 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4020 v16i8x_info>, EVEX_V128;
4021 }
4022}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004023
4024multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4025 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004026 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004027 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004028 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004029 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004030 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004031 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004032 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004033 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004034 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004035 }
4036}
4037
Craig Topperb6da6542016-05-01 17:38:32 +00004038defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4039defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4040defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4041defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004042
Craig Topper5acb5a12016-05-01 06:24:57 +00004043defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4044 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4045defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004046 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004047
Igor Bregerf2460112015-07-26 14:41:44 +00004048defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004049 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004050defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004051 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004052defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004053 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004054
Igor Bregerf2460112015-07-26 14:41:44 +00004055defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004056 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004057defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004058 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004059defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004060 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004061
Igor Bregerf2460112015-07-26 14:41:44 +00004062defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004063 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004064defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004065 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004066defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004067 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004068
Igor Bregerf2460112015-07-26 14:41:44 +00004069defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004070 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004071defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004072 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004073defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004074 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004075
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004076// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4077let Predicates = [HasDQI, NoVLX] in {
4078 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4079 (EXTRACT_SUBREG
4080 (VPMULLQZrr
4081 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4082 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4083 sub_ymm)>;
4084
4085 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4086 (EXTRACT_SUBREG
4087 (VPMULLQZrr
4088 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4089 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4090 sub_xmm)>;
4091}
4092
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004093//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004094// AVX-512 Logical Instructions
4095//===----------------------------------------------------------------------===//
4096
Craig Topperabe80cc2016-08-28 06:06:28 +00004097multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004098 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004099 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4100 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4101 "$src2, $src1", "$src1, $src2",
4102 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4103 (bitconvert (_.VT _.RC:$src2)))),
4104 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4105 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004106 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004107 AVX512BIBase, EVEX_4V;
4108
4109 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4110 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4111 "$src2, $src1", "$src1, $src2",
4112 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4113 (bitconvert (_.LdFrag addr:$src2)))),
4114 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4115 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004116 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004117 AVX512BIBase, EVEX_4V;
4118}
4119
4120multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004121 X86VectorVTInfo _, bit IsCommutable = 0> :
4122 avx512_logic_rm<opc, OpcodeStr, OpNode, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004123 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4124 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4125 "${src2}"##_.BroadcastStr##", $src1",
4126 "$src1, ${src2}"##_.BroadcastStr,
4127 (_.i64VT (OpNode _.RC:$src1,
4128 (bitconvert
4129 (_.VT (X86VBroadcast
4130 (_.ScalarLdFrag addr:$src2)))))),
4131 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4132 (bitconvert
4133 (_.VT (X86VBroadcast
4134 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004135 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004136 AVX512BIBase, EVEX_4V, EVEX_B;
4137}
4138
4139multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004140 AVX512VLVectorVTInfo VTInfo,
4141 bit IsCommutable = 0> {
4142 let Predicates = [HasAVX512] in
4143 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004144 IsCommutable>, EVEX_V512;
4145
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004146 let Predicates = [HasAVX512, HasVLX] in {
4147 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
Craig Topperabe80cc2016-08-28 06:06:28 +00004148 IsCommutable>, EVEX_V256;
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004149 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
Craig Topperabe80cc2016-08-28 06:06:28 +00004150 IsCommutable>, EVEX_V128;
4151 }
4152}
4153
4154multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004155 bit IsCommutable = 0> {
4156 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004157 IsCommutable>, EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004158}
4159
4160multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004161 bit IsCommutable = 0> {
4162 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004163 IsCommutable>,
4164 VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004165}
4166
4167multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004168 SDNode OpNode, bit IsCommutable = 0> {
4169 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, IsCommutable>;
4170 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004171}
4172
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004173defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4174defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4175defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4176defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004177
4178//===----------------------------------------------------------------------===//
4179// AVX-512 FP arithmetic
4180//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004181multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4182 SDNode OpNode, SDNode VecNode, OpndItins itins,
4183 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004184 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004185 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4186 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4187 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004188 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4189 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004190 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004191
4192 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004193 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004194 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004195 (_.VT (VecNode _.RC:$src1,
4196 _.ScalarIntMemCPat:$src2,
4197 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004198 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004199 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004200 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004201 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004202 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4203 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004204 itins.rr> {
4205 let isCommutable = IsCommutable;
4206 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004207 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004208 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004209 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4210 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004211 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004212 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004213 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004214}
4215
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004216multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004217 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004218 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004219 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4220 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4221 "$rc, $src2, $src1", "$src1, $src2, $rc",
4222 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004223 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004224 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004225}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004226multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004227 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4228 OpndItins itins, bit IsCommutable> {
4229 let ExeDomain = _.ExeDomain in {
4230 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4231 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4232 "$src2, $src1", "$src1, $src2",
4233 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
4234 itins.rr>;
4235
4236 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4237 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4238 "$src2, $src1", "$src1, $src2",
4239 (_.VT (VecNode _.RC:$src1,
4240 _.ScalarIntMemCPat:$src2)),
4241 itins.rm>;
4242
4243 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4244 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4245 (ins _.FRC:$src1, _.FRC:$src2),
4246 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4247 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
4248 itins.rr> {
4249 let isCommutable = IsCommutable;
4250 }
4251 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4252 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4253 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4254 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4255 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4256 }
4257
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004258 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4259 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004260 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004261 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004262 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00004263 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004264}
4265
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004266multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4267 SDNode VecNode,
4268 SizeItins itins, bit IsCommutable> {
4269 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4270 itins.s, IsCommutable>,
4271 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4272 itins.s, IsCommutable>,
4273 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4274 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4275 itins.d, IsCommutable>,
4276 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4277 itins.d, IsCommutable>,
4278 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4279}
4280
4281multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00004282 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004283 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004284 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
4285 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004286 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004287 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
4288 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004289 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4290}
Craig Topper8783bbb2017-02-24 07:21:10 +00004291defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
4292defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
4293defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
4294defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
4295defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004296 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004297defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004298 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004299
4300// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4301// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4302multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4303 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00004304 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004305 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4306 (ins _.FRC:$src1, _.FRC:$src2),
4307 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4308 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004309 itins.rr> {
4310 let isCommutable = 1;
4311 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004312 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4313 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4314 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4315 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4316 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4317 }
4318}
4319defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4320 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4321 EVEX_CD8<32, CD8VT1>;
4322
4323defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4324 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4325 EVEX_CD8<64, CD8VT1>;
4326
4327defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4328 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4329 EVEX_CD8<32, CD8VT1>;
4330
4331defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4332 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4333 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004334
Craig Topper375aa902016-12-19 00:42:28 +00004335multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004336 X86VectorVTInfo _, OpndItins itins,
4337 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004338 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004339 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4340 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4341 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004342 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4343 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004344 let mayLoad = 1 in {
4345 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4346 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4347 "$src2, $src1", "$src1, $src2",
4348 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4349 EVEX_4V;
4350 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4351 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4352 "${src2}"##_.BroadcastStr##", $src1",
4353 "$src1, ${src2}"##_.BroadcastStr,
4354 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4355 (_.ScalarLdFrag addr:$src2)))),
4356 itins.rm>, EVEX_4V, EVEX_B;
4357 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004358 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004359}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004360
Craig Topper375aa902016-12-19 00:42:28 +00004361multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004362 X86VectorVTInfo _> {
4363 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004364 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4365 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4366 "$rc, $src2, $src1", "$src1, $src2, $rc",
4367 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4368 EVEX_4V, EVEX_B, EVEX_RC;
4369}
4370
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004371
Craig Topper375aa902016-12-19 00:42:28 +00004372multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004373 X86VectorVTInfo _> {
4374 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004375 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4376 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4377 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4378 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4379 EVEX_4V, EVEX_B;
4380}
4381
Craig Topper375aa902016-12-19 00:42:28 +00004382multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004383 Predicate prd, SizeItins itins,
4384 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004385 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004386 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004387 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004388 EVEX_CD8<32, CD8VF>;
4389 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004390 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004391 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004392 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004393
Robert Khasanov595e5982014-10-29 15:43:02 +00004394 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004395 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004396 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004397 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004398 EVEX_CD8<32, CD8VF>;
4399 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004400 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004401 EVEX_CD8<32, CD8VF>;
4402 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004403 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004404 EVEX_CD8<64, CD8VF>;
4405 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004406 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004407 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004408 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004409}
4410
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004411multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004412 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004413 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004414 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004415 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4416}
4417
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004418multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004419 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004420 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004421 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004422 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4423}
4424
Craig Topper9433f972016-08-02 06:16:53 +00004425defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4426 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004427 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004428defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4429 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004430 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004431defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004432 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004433defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004434 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004435defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4436 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004437 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004438defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4439 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004440 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004441let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004442 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4443 SSE_ALU_ITINS_P, 1>;
4444 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4445 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004446}
Craig Topper375aa902016-12-19 00:42:28 +00004447defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004448 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004449defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004450 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004451defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004452 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004453defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004454 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004455
Craig Topper8f6827c2016-08-31 05:37:52 +00004456// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004457multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4458 X86VectorVTInfo _, Predicate prd> {
4459let Predicates = [prd] in {
4460 // Masked register-register logical operations.
4461 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4462 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4463 _.RC:$src0)),
4464 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4465 _.RC:$src1, _.RC:$src2)>;
4466 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4467 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4468 _.ImmAllZerosV)),
4469 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4470 _.RC:$src2)>;
4471 // Masked register-memory logical operations.
4472 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4473 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4474 (load addr:$src2)))),
4475 _.RC:$src0)),
4476 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4477 _.RC:$src1, addr:$src2)>;
4478 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4479 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4480 _.ImmAllZerosV)),
4481 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4482 addr:$src2)>;
4483 // Register-broadcast logical operations.
4484 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4485 (bitconvert (_.VT (X86VBroadcast
4486 (_.ScalarLdFrag addr:$src2)))))),
4487 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4488 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4489 (bitconvert
4490 (_.i64VT (OpNode _.RC:$src1,
4491 (bitconvert (_.VT
4492 (X86VBroadcast
4493 (_.ScalarLdFrag addr:$src2))))))),
4494 _.RC:$src0)),
4495 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4496 _.RC:$src1, addr:$src2)>;
4497 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4498 (bitconvert
4499 (_.i64VT (OpNode _.RC:$src1,
4500 (bitconvert (_.VT
4501 (X86VBroadcast
4502 (_.ScalarLdFrag addr:$src2))))))),
4503 _.ImmAllZerosV)),
4504 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4505 _.RC:$src1, addr:$src2)>;
4506}
Craig Topper8f6827c2016-08-31 05:37:52 +00004507}
4508
Craig Topper45d65032016-09-02 05:29:13 +00004509multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4510 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4511 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4512 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4513 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4514 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4515 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004516}
4517
Craig Topper45d65032016-09-02 05:29:13 +00004518defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4519defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4520defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4521defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4522
Craig Topper2baef8f2016-12-18 04:17:00 +00004523let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004524 // Use packed logical operations for scalar ops.
4525 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4526 (COPY_TO_REGCLASS (VANDPDZ128rr
4527 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4528 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4529 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4530 (COPY_TO_REGCLASS (VORPDZ128rr
4531 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4532 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4533 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4534 (COPY_TO_REGCLASS (VXORPDZ128rr
4535 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4536 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4537 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4538 (COPY_TO_REGCLASS (VANDNPDZ128rr
4539 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4540 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4541
4542 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4543 (COPY_TO_REGCLASS (VANDPSZ128rr
4544 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4545 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4546 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4547 (COPY_TO_REGCLASS (VORPSZ128rr
4548 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4549 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4550 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4551 (COPY_TO_REGCLASS (VXORPSZ128rr
4552 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4553 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4554 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4555 (COPY_TO_REGCLASS (VANDNPSZ128rr
4556 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4557 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4558}
4559
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004560multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4561 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004562 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004563 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4564 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4565 "$src2, $src1", "$src1, $src2",
4566 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004567 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4568 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4569 "$src2, $src1", "$src1, $src2",
4570 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4571 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4572 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4573 "${src2}"##_.BroadcastStr##", $src1",
4574 "$src1, ${src2}"##_.BroadcastStr,
4575 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4576 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4577 EVEX_4V, EVEX_B;
Craig Topperaa8e9032017-02-26 06:45:40 +00004578 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004579}
4580
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004581multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4582 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004583 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004584 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4585 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4586 "$src2, $src1", "$src1, $src2",
4587 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004588 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4589 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4590 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004591 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004592 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4593 (i32 FROUND_CURRENT))>;
Craig Topperaa8e9032017-02-26 06:45:40 +00004594 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004595}
4596
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004597multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004598 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004599 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4600 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004601 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004602 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4603 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004604 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4605 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004606 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004607 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4608 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004609 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4610
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004611 // Define only if AVX512VL feature is present.
4612 let Predicates = [HasVLX] in {
4613 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4614 EVEX_V128, EVEX_CD8<32, CD8VF>;
4615 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4616 EVEX_V256, EVEX_CD8<32, CD8VF>;
4617 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4618 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4619 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4620 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4621 }
4622}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004623defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004624
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004625//===----------------------------------------------------------------------===//
4626// AVX-512 VPTESTM instructions
4627//===----------------------------------------------------------------------===//
4628
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004629multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4630 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004631 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004632 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4633 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4634 "$src2, $src1", "$src1, $src2",
4635 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4636 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004637 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4638 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4639 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004640 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004641 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4642 EVEX_4V,
4643 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004644}
4645
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004646multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4647 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004648 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4649 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4650 "${src2}"##_.BroadcastStr##", $src1",
4651 "$src1, ${src2}"##_.BroadcastStr,
4652 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4653 (_.ScalarLdFrag addr:$src2))))>,
4654 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004655}
Igor Bregerfca0a342016-01-28 13:19:25 +00004656
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004657// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004658multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4659 X86VectorVTInfo _, string Suffix> {
4660 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4661 (_.KVT (COPY_TO_REGCLASS
4662 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004663 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004664 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004665 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004666 _.RC:$src2, _.SubRegIdx)),
4667 _.KRC))>;
4668}
4669
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004670multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004671 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004672 let Predicates = [HasAVX512] in
4673 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4674 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4675
4676 let Predicates = [HasAVX512, HasVLX] in {
4677 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4678 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4679 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4680 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4681 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004682 let Predicates = [HasAVX512, NoVLX] in {
4683 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4684 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004685 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004686}
4687
4688multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4689 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004690 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004691 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004692 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004693}
4694
4695multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4696 SDNode OpNode> {
4697 let Predicates = [HasBWI] in {
4698 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4699 EVEX_V512, VEX_W;
4700 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4701 EVEX_V512;
4702 }
4703 let Predicates = [HasVLX, HasBWI] in {
4704
4705 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4706 EVEX_V256, VEX_W;
4707 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4708 EVEX_V128, VEX_W;
4709 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4710 EVEX_V256;
4711 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4712 EVEX_V128;
4713 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004714
Igor Bregerfca0a342016-01-28 13:19:25 +00004715 let Predicates = [HasAVX512, NoVLX] in {
4716 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4717 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4718 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4719 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004720 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004721
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004722}
4723
4724multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4725 SDNode OpNode> :
4726 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4727 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4728
4729defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4730defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004731
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004732
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004733//===----------------------------------------------------------------------===//
4734// AVX-512 Shift instructions
4735//===----------------------------------------------------------------------===//
4736multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004737 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004738 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004739 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004740 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004741 "$src2, $src1", "$src1, $src2",
4742 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004743 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004744 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004745 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004746 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004747 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4748 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004749 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004750 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004751}
4752
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004753multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4754 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004755 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004756 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4757 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4758 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4759 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004760 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004761}
4762
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004763multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004764 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004765 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004766 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004767 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4768 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4769 "$src2, $src1", "$src1, $src2",
4770 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004771 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004772 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4773 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4774 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004775 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004776 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004777 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004778 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004779}
4780
Cameron McInally5fb084e2014-12-11 17:13:05 +00004781multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004782 ValueType SrcVT, PatFrag bc_frag,
4783 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4784 let Predicates = [prd] in
4785 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4786 VTInfo.info512>, EVEX_V512,
4787 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4788 let Predicates = [prd, HasVLX] in {
4789 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4790 VTInfo.info256>, EVEX_V256,
4791 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4792 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4793 VTInfo.info128>, EVEX_V128,
4794 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4795 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004796}
4797
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004798multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4799 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004800 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004801 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004802 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004803 avx512vl_i64_info, HasAVX512>, VEX_W;
4804 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4805 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004806}
4807
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004808multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4809 string OpcodeStr, SDNode OpNode,
4810 AVX512VLVectorVTInfo VTInfo> {
4811 let Predicates = [HasAVX512] in
4812 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4813 VTInfo.info512>,
4814 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4815 VTInfo.info512>, EVEX_V512;
4816 let Predicates = [HasAVX512, HasVLX] in {
4817 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4818 VTInfo.info256>,
4819 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4820 VTInfo.info256>, EVEX_V256;
4821 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4822 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004823 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004824 VTInfo.info128>, EVEX_V128;
4825 }
4826}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004827
Michael Liao66233b72015-08-06 09:06:20 +00004828multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004829 Format ImmFormR, Format ImmFormM,
4830 string OpcodeStr, SDNode OpNode> {
4831 let Predicates = [HasBWI] in
4832 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4833 v32i16_info>, EVEX_V512;
4834 let Predicates = [HasVLX, HasBWI] in {
4835 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4836 v16i16x_info>, EVEX_V256;
4837 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4838 v8i16x_info>, EVEX_V128;
4839 }
4840}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004841
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004842multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4843 Format ImmFormR, Format ImmFormM,
4844 string OpcodeStr, SDNode OpNode> {
4845 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4846 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4847 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4848 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4849}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004850
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004851defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004852 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004853
4854defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004855 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004856
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004857defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004858 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004859
Michael Zuckerman298a6802016-01-13 12:39:33 +00004860defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004861defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004862
4863defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4864defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4865defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004866
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00004867// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
4868let Predicates = [HasAVX512, NoVLX] in {
4869 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
4870 (EXTRACT_SUBREG (v8i64
4871 (VPSRAQZrr
4872 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4873 VR128X:$src2)), sub_ymm)>;
4874
4875 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4876 (EXTRACT_SUBREG (v8i64
4877 (VPSRAQZrr
4878 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4879 VR128X:$src2)), sub_xmm)>;
4880
4881 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
4882 (EXTRACT_SUBREG (v8i64
4883 (VPSRAQZri
4884 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4885 imm:$src2)), sub_ymm)>;
4886
4887 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
4888 (EXTRACT_SUBREG (v8i64
4889 (VPSRAQZri
4890 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4891 imm:$src2)), sub_xmm)>;
4892}
4893
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004894//===-------------------------------------------------------------------===//
4895// Variable Bit Shifts
4896//===-------------------------------------------------------------------===//
4897multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004898 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004899 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004900 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4901 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4902 "$src2, $src1", "$src1, $src2",
4903 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004904 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004905 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4906 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4907 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004908 (_.VT (OpNode _.RC:$src1,
4909 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004910 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004911 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004912 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004913}
4914
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004915multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4916 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004917 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004918 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4919 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4920 "${src2}"##_.BroadcastStr##", $src1",
4921 "$src1, ${src2}"##_.BroadcastStr,
4922 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4923 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004924 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004925 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4926}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004927
Cameron McInally5fb084e2014-12-11 17:13:05 +00004928multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4929 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004930 let Predicates = [HasAVX512] in
4931 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4932 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4933
4934 let Predicates = [HasAVX512, HasVLX] in {
4935 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4936 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4937 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4938 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4939 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004940}
4941
4942multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4943 SDNode OpNode> {
4944 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004945 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004946 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004947 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004948}
4949
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004950// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004951multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
4952 SDNode OpNode, list<Predicate> p> {
4953 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004954 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004955 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004956 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004957 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004958 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4959 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4960 sub_ymm)>;
4961
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004962 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004963 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004964 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004965 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004966 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4967 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4968 sub_xmm)>;
4969 }
4970}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004971multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4972 SDNode OpNode> {
4973 let Predicates = [HasBWI] in
4974 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4975 EVEX_V512, VEX_W;
4976 let Predicates = [HasVLX, HasBWI] in {
4977
4978 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4979 EVEX_V256, VEX_W;
4980 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4981 EVEX_V128, VEX_W;
4982 }
4983}
4984
4985defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004986 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004987
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004988defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004989 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004990
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004991defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004992 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
4993
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004994defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4995defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004996
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004997defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
4998defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
4999defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5000defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5001
Craig Topper05629d02016-07-24 07:32:45 +00005002// Special handing for handling VPSRAV intrinsics.
5003multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5004 list<Predicate> p> {
5005 let Predicates = p in {
5006 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5007 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5008 _.RC:$src2)>;
5009 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5010 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5011 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005012 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5013 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5014 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5015 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5016 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5017 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5018 _.RC:$src0)),
5019 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5020 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005021 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5022 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5023 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5024 _.RC:$src1, _.RC:$src2)>;
5025 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5026 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5027 _.ImmAllZerosV)),
5028 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5029 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005030 }
5031}
5032
5033multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5034 list<Predicate> p> :
5035 avx512_var_shift_int_lowering<InstrStr, _, p> {
5036 let Predicates = p in {
5037 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5038 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5039 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5040 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005041 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5042 (X86vsrav _.RC:$src1,
5043 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5044 _.RC:$src0)),
5045 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5046 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005047 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5048 (X86vsrav _.RC:$src1,
5049 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5050 _.ImmAllZerosV)),
5051 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5052 _.RC:$src1, addr:$src2)>;
5053 }
5054}
5055
5056defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5057defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5058defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5059defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5060defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5061defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5062defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5063defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5064defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5065
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005066//===-------------------------------------------------------------------===//
5067// 1-src variable permutation VPERMW/D/Q
5068//===-------------------------------------------------------------------===//
5069multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5070 AVX512VLVectorVTInfo _> {
5071 let Predicates = [HasAVX512] in
5072 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5073 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5074
5075 let Predicates = [HasAVX512, HasVLX] in
5076 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5077 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5078}
5079
5080multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5081 string OpcodeStr, SDNode OpNode,
5082 AVX512VLVectorVTInfo VTInfo> {
5083 let Predicates = [HasAVX512] in
5084 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5085 VTInfo.info512>,
5086 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5087 VTInfo.info512>, EVEX_V512;
5088 let Predicates = [HasAVX512, HasVLX] in
5089 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5090 VTInfo.info256>,
5091 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5092 VTInfo.info256>, EVEX_V256;
5093}
5094
Michael Zuckermand9cac592016-01-19 17:07:43 +00005095multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5096 Predicate prd, SDNode OpNode,
5097 AVX512VLVectorVTInfo _> {
5098 let Predicates = [prd] in
5099 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5100 EVEX_V512 ;
5101 let Predicates = [HasVLX, prd] in {
5102 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5103 EVEX_V256 ;
5104 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5105 EVEX_V128 ;
5106 }
5107}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005108
Michael Zuckermand9cac592016-01-19 17:07:43 +00005109defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5110 avx512vl_i16_info>, VEX_W;
5111defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5112 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005113
5114defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5115 avx512vl_i32_info>;
5116defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5117 avx512vl_i64_info>, VEX_W;
5118defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5119 avx512vl_f32_info>;
5120defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5121 avx512vl_f64_info>, VEX_W;
5122
5123defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5124 X86VPermi, avx512vl_i64_info>,
5125 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5126defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5127 X86VPermi, avx512vl_f64_info>,
5128 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005129//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005130// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005131//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005132
Igor Breger78741a12015-10-04 07:20:41 +00005133multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5134 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5135 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5136 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5137 "$src2, $src1", "$src1, $src2",
5138 (_.VT (OpNode _.RC:$src1,
5139 (Ctrl.VT Ctrl.RC:$src2)))>,
5140 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005141 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5142 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5143 "$src2, $src1", "$src1, $src2",
5144 (_.VT (OpNode
5145 _.RC:$src1,
5146 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5147 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5148 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5149 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5150 "${src2}"##_.BroadcastStr##", $src1",
5151 "$src1, ${src2}"##_.BroadcastStr,
5152 (_.VT (OpNode
5153 _.RC:$src1,
5154 (Ctrl.VT (X86VBroadcast
5155 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5156 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005157}
5158
5159multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5160 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5161 let Predicates = [HasAVX512] in {
5162 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5163 Ctrl.info512>, EVEX_V512;
5164 }
5165 let Predicates = [HasAVX512, HasVLX] in {
5166 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5167 Ctrl.info128>, EVEX_V128;
5168 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5169 Ctrl.info256>, EVEX_V256;
5170 }
5171}
5172
5173multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5174 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5175
5176 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5177 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5178 X86VPermilpi, _>,
5179 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005180}
5181
Craig Topper05948fb2016-08-02 05:11:15 +00005182let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005183defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5184 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005185let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005186defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5187 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005188//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005189// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5190//===----------------------------------------------------------------------===//
5191
5192defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005193 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005194 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5195defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005196 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005197defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005198 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005199
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005200multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5201 let Predicates = [HasBWI] in
5202 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5203
5204 let Predicates = [HasVLX, HasBWI] in {
5205 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5206 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5207 }
5208}
5209
5210defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5211
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005212//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005213// Move Low to High and High to Low packed FP Instructions
5214//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005215def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5216 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005217 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005218 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5219 IIC_SSE_MOV_LH>, EVEX_4V;
5220def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5221 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005222 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005223 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5224 IIC_SSE_MOV_LH>, EVEX_4V;
5225
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005226let Predicates = [HasAVX512] in {
5227 // MOVLHPS patterns
5228 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5229 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5230 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5231 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005232
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005233 // MOVHLPS patterns
5234 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5235 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5236}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005237
5238//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005239// VMOVHPS/PD VMOVLPS Instructions
5240// All patterns was taken from SSS implementation.
5241//===----------------------------------------------------------------------===//
5242multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5243 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00005244 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00005245 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5246 (ins _.RC:$src1, f64mem:$src2),
5247 !strconcat(OpcodeStr,
5248 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5249 [(set _.RC:$dst,
5250 (OpNode _.RC:$src1,
5251 (_.VT (bitconvert
5252 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5253 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005254}
5255
5256defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5257 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5258defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5259 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5260defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5261 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5262defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5263 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5264
5265let Predicates = [HasAVX512] in {
5266 // VMOVHPS patterns
5267 def : Pat<(X86Movlhps VR128X:$src1,
5268 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5269 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5270 def : Pat<(X86Movlhps VR128X:$src1,
5271 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5272 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5273 // VMOVHPD patterns
5274 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5275 (scalar_to_vector (loadf64 addr:$src2)))),
5276 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5277 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5278 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5279 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5280 // VMOVLPS patterns
5281 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5282 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5283 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5284 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5285 // VMOVLPD patterns
5286 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5287 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5288 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5289 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5290 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5291 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5292 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5293}
5294
Igor Bregerb6b27af2015-11-10 07:09:07 +00005295def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5296 (ins f64mem:$dst, VR128X:$src),
5297 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005298 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005299 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5300 (bc_v2f64 (v4f32 VR128X:$src))),
5301 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5302 EVEX, EVEX_CD8<32, CD8VT2>;
5303def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5304 (ins f64mem:$dst, VR128X:$src),
5305 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005306 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005307 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5308 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5309 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5310def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5311 (ins f64mem:$dst, VR128X:$src),
5312 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005313 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005314 (iPTR 0))), addr:$dst)],
5315 IIC_SSE_MOV_LH>,
5316 EVEX, EVEX_CD8<32, CD8VT2>;
5317def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5318 (ins f64mem:$dst, VR128X:$src),
5319 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005320 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005321 (iPTR 0))), addr:$dst)],
5322 IIC_SSE_MOV_LH>,
5323 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005324
Igor Bregerb6b27af2015-11-10 07:09:07 +00005325let Predicates = [HasAVX512] in {
5326 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005327 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005328 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5329 (iPTR 0))), addr:$dst),
5330 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5331 // VMOVLPS patterns
5332 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5333 addr:$src1),
5334 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5335 def : Pat<(store (v4i32 (X86Movlps
5336 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5337 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5338 // VMOVLPD patterns
5339 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5340 addr:$src1),
5341 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5342 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5343 addr:$src1),
5344 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5345}
5346//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005347// FMA - Fused Multiply Operations
5348//
Adam Nemet26371ce2014-10-24 00:02:55 +00005349
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005350multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005351 X86VectorVTInfo _, string Suff> {
5352 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005353 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005354 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005355 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005356 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005357 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005358
Craig Toppere1cac152016-06-07 07:27:54 +00005359 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5360 (ins _.RC:$src2, _.MemOp:$src3),
5361 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005362 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005363 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005364
Craig Toppere1cac152016-06-07 07:27:54 +00005365 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5366 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5367 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5368 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005369 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005370 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005371 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005372 }
Craig Topper318e40b2016-07-25 07:20:31 +00005373
5374 // Additional pattern for folding broadcast nodes in other orders.
5375 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5376 (OpNode _.RC:$src1, _.RC:$src2,
5377 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5378 _.RC:$src1)),
5379 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5380 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005381}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005382
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005383multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005384 X86VectorVTInfo _, string Suff> {
5385 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005386 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005387 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5388 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005389 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005390 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005391}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005392
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005393multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005394 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5395 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005396 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005397 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5398 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5399 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005400 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005401 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005402 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005403 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005404 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005405 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005406 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005407}
5408
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005409multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005410 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005411 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005412 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005413 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005414 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005415}
5416
5417defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5418defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5419defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5420defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5421defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5422defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5423
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005424
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005425multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005426 X86VectorVTInfo _, string Suff> {
5427 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005428 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5429 (ins _.RC:$src2, _.RC:$src3),
5430 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005431 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005432 AVX512FMA3Base;
5433
Craig Toppere1cac152016-06-07 07:27:54 +00005434 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5435 (ins _.RC:$src2, _.MemOp:$src3),
5436 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005437 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005438 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005439
Craig Toppere1cac152016-06-07 07:27:54 +00005440 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5441 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5442 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5443 "$src2, ${src3}"##_.BroadcastStr,
5444 (_.VT (OpNode _.RC:$src2,
5445 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005446 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005447 }
Craig Topper318e40b2016-07-25 07:20:31 +00005448
5449 // Additional patterns for folding broadcast nodes in other orders.
5450 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5451 _.RC:$src2, _.RC:$src1)),
5452 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5453 _.RC:$src2, addr:$src3)>;
5454 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5455 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5456 _.RC:$src2, _.RC:$src1),
5457 _.RC:$src1)),
5458 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5459 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5460 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5461 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5462 _.RC:$src2, _.RC:$src1),
5463 _.ImmAllZerosV)),
5464 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5465 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005466}
5467
5468multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005469 X86VectorVTInfo _, string Suff> {
5470 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005471 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5472 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5473 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005474 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005475 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005476}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005477
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005478multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005479 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5480 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005481 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005482 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5483 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5484 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005485 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005486 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005487 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005488 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005489 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005490 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005491 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005492}
5493
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005494multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005495 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005496 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005497 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005498 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005499 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005500}
5501
5502defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5503defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5504defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5505defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5506defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5507defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5508
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005509multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005510 X86VectorVTInfo _, string Suff> {
5511 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005512 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005513 (ins _.RC:$src2, _.RC:$src3),
5514 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005515 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005516 AVX512FMA3Base;
5517
Craig Toppere1cac152016-06-07 07:27:54 +00005518 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005519 (ins _.RC:$src2, _.MemOp:$src3),
5520 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005521 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005522 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005523
Craig Toppere1cac152016-06-07 07:27:54 +00005524 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005525 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5526 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5527 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005528 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005529 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005530 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005531 }
Craig Topper318e40b2016-07-25 07:20:31 +00005532
5533 // Additional patterns for folding broadcast nodes in other orders.
5534 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5535 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5536 _.RC:$src1, _.RC:$src2),
5537 _.RC:$src1)),
5538 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5539 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005540}
5541
5542multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005543 X86VectorVTInfo _, string Suff> {
5544 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005545 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005546 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5547 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005548 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005549 AVX512FMA3Base, EVEX_B, EVEX_RC;
5550}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005551
5552multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005553 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5554 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005555 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005556 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5557 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5558 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005559 }
5560 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005561 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005562 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005563 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005564 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5565 }
5566}
5567
5568multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005569 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005570 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005571 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005572 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005573 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005574}
5575
5576defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5577defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5578defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5579defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5580defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5581defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005582
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005583// Scalar FMA
5584let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005585multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5586 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5587 dag RHS_r, dag RHS_m > {
5588 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5589 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005590 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005591
Craig Toppere1cac152016-06-07 07:27:54 +00005592 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005593 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005594 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005595
5596 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5597 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005598 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005599 AVX512FMA3Base, EVEX_B, EVEX_RC;
5600
Craig Toppereafdbec2016-08-13 06:48:41 +00005601 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005602 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5603 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5604 !strconcat(OpcodeStr,
5605 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5606 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005607 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5608 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5609 !strconcat(OpcodeStr,
5610 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5611 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005612 }// isCodeGenOnly = 1
5613}
5614}// Constraints = "$src1 = $dst"
5615
5616multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005617 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5618 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00005619 let ExeDomain = _.ExeDomain in {
Craig Topper2dca3b22016-07-24 08:26:38 +00005620 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005621 // Operands for intrinsic are in 123 order to preserve passthu
5622 // semantics.
5623 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5624 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00005625 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005626 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005627 (i32 imm:$rc))),
5628 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5629 _.FRC:$src3))),
5630 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5631 (_.ScalarLdFrag addr:$src3))))>;
5632
Craig Topper2dca3b22016-07-24 08:26:38 +00005633 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005634 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00005635 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005636 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005637 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005638 (i32 imm:$rc))),
5639 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5640 _.FRC:$src1))),
5641 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5642 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5643
Craig Topper2dca3b22016-07-24 08:26:38 +00005644 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005645 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00005646 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005647 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005648 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005649 (i32 imm:$rc))),
5650 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5651 _.FRC:$src2))),
5652 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5653 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
Craig Topper2caa97c2017-02-25 19:36:28 +00005654 }
Igor Breger15820b02015-07-01 13:24:28 +00005655}
5656
5657multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005658 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5659 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005660 let Predicates = [HasAVX512] in {
5661 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005662 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5663 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005664 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005665 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5666 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005667 }
5668}
5669
Craig Toppera55b4832016-12-09 06:42:28 +00005670defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5671 X86FmaddRnds3>;
5672defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5673 X86FmsubRnds3>;
5674defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5675 X86FnmaddRnds1, X86FnmaddRnds3>;
5676defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5677 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005678
5679//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005680// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5681//===----------------------------------------------------------------------===//
5682let Constraints = "$src1 = $dst" in {
5683multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5684 X86VectorVTInfo _> {
Craig Topper6bf9b802017-02-26 06:45:45 +00005685 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00005686 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5687 (ins _.RC:$src2, _.RC:$src3),
5688 OpcodeStr, "$src3, $src2", "$src2, $src3",
5689 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5690 AVX512FMA3Base;
5691
Craig Toppere1cac152016-06-07 07:27:54 +00005692 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5693 (ins _.RC:$src2, _.MemOp:$src3),
5694 OpcodeStr, "$src3, $src2", "$src2, $src3",
5695 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5696 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005697
Craig Toppere1cac152016-06-07 07:27:54 +00005698 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5699 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5700 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5701 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5702 (OpNode _.RC:$src1,
5703 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5704 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00005705 }
Asaf Badouh655822a2016-01-25 11:14:24 +00005706}
5707} // Constraints = "$src1 = $dst"
5708
5709multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5710 AVX512VLVectorVTInfo _> {
5711 let Predicates = [HasIFMA] in {
5712 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5713 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5714 }
5715 let Predicates = [HasVLX, HasIFMA] in {
5716 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5717 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5718 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5719 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5720 }
5721}
5722
5723defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5724 avx512vl_i64_info>, VEX_W;
5725defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5726 avx512vl_i64_info>, VEX_W;
5727
5728//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005729// AVX-512 Scalar convert from sign integer to float/double
5730//===----------------------------------------------------------------------===//
5731
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005732multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5733 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5734 PatFrag ld_frag, string asm> {
5735 let hasSideEffects = 0 in {
5736 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5737 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005738 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005739 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005740 let mayLoad = 1 in
5741 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5742 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005743 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005744 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005745 } // hasSideEffects = 0
5746 let isCodeGenOnly = 1 in {
5747 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5748 (ins DstVT.RC:$src1, SrcRC:$src2),
5749 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5750 [(set DstVT.RC:$dst,
5751 (OpNode (DstVT.VT DstVT.RC:$src1),
5752 SrcRC:$src2,
5753 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5754
5755 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5756 (ins DstVT.RC:$src1, x86memop:$src2),
5757 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5758 [(set DstVT.RC:$dst,
5759 (OpNode (DstVT.VT DstVT.RC:$src1),
5760 (ld_frag addr:$src2),
5761 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5762 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005763}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005764
Igor Bregerabe4a792015-06-14 12:44:55 +00005765multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005766 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005767 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5768 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005769 !strconcat(asm,
5770 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005771 [(set DstVT.RC:$dst,
5772 (OpNode (DstVT.VT DstVT.RC:$src1),
5773 SrcRC:$src2,
5774 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5775}
5776
5777multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005778 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5779 PatFrag ld_frag, string asm> {
5780 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5781 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5782 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005783}
5784
Andrew Trick15a47742013-10-09 05:11:10 +00005785let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005786defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005787 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5788 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005789defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005790 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5791 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005792defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005793 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5794 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005795defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005796 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5797 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005798
Craig Topper8f85ad12016-11-14 02:46:58 +00005799def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5800 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5801def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5802 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5803
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005804def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5805 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5806def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005807 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005808def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5809 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5810def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005811 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005812
5813def : Pat<(f32 (sint_to_fp GR32:$src)),
5814 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5815def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005816 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005817def : Pat<(f64 (sint_to_fp GR32:$src)),
5818 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5819def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005820 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5821
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005822defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005823 v4f32x_info, i32mem, loadi32,
5824 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005825defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005826 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5827 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005828defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005829 i32mem, loadi32, "cvtusi2sd{l}">,
5830 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005831defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005832 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5833 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005834
Craig Topper8f85ad12016-11-14 02:46:58 +00005835def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5836 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5837def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5838 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5839
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005840def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5841 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5842def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5843 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5844def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5845 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5846def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5847 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5848
5849def : Pat<(f32 (uint_to_fp GR32:$src)),
5850 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5851def : Pat<(f32 (uint_to_fp GR64:$src)),
5852 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5853def : Pat<(f64 (uint_to_fp GR32:$src)),
5854 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5855def : Pat<(f64 (uint_to_fp GR64:$src)),
5856 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005857}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005858
5859//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005860// AVX-512 Scalar convert from float/double to integer
5861//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005862multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5863 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005864 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005865 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005866 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005867 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5868 EVEX, VEX_LIG;
5869 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5870 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005871 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005872 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00005873 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005874 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005875 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00005876 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005877 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005878 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005879 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005880}
Asaf Badouh2744d212015-09-20 14:31:19 +00005881
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005882// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005883defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005884 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005885 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005886defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005887 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005888 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005889defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005890 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005891 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005892defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005893 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005894 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005895defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005896 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005897 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005898defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005899 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005900 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005901defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005902 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005903 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005904defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005905 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005906 EVEX_CD8<64, CD8VT1>;
5907
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005908// The SSE version of these instructions are disabled for AVX512.
5909// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5910let Predicates = [HasAVX512] in {
5911 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005912 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00005913 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
5914 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005915 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005916 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00005917 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
5918 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005919 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005920 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00005921 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
5922 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005923 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005924 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00005925 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
5926 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005927} // HasAVX512
5928
Craig Topperac941b92016-09-25 16:33:53 +00005929let Predicates = [HasAVX512] in {
5930 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5931 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5932 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5933 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5934 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5935 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5936 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5937 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5938 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5939 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5940 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5941 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5942 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5943 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5944 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5945 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5946 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5947 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5948 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5949 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5950} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005951
Elad Cohen0c260102017-01-11 09:11:48 +00005952// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
5953// which produce unnecessary vmovs{s,d} instructions
5954let Predicates = [HasAVX512] in {
5955def : Pat<(v4f32 (X86Movss
5956 (v4f32 VR128X:$dst),
5957 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
5958 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
5959
5960def : Pat<(v4f32 (X86Movss
5961 (v4f32 VR128X:$dst),
5962 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
5963 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
5964
5965def : Pat<(v2f64 (X86Movsd
5966 (v2f64 VR128X:$dst),
5967 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
5968 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
5969
5970def : Pat<(v2f64 (X86Movsd
5971 (v2f64 VR128X:$dst),
5972 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
5973 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
5974} // Predicates = [HasAVX512]
5975
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005976// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005977multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5978 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005979 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005980let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005981 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005982 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5983 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005984 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005985 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005986 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5987 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005988 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005989 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005990 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005991 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005992
Igor Bregerc59b3a22016-08-03 10:58:05 +00005993 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5994 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5995 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5996 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5997 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005998 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5999 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006000
Craig Toppere1cac152016-06-07 07:27:54 +00006001 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006002 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6003 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6004 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6005 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
6006 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6007 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6008 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6009 (i32 FROUND_NO_EXC)))]>,
6010 EVEX,VEX_LIG , EVEX_B;
6011 let mayLoad = 1, hasSideEffects = 0 in
6012 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00006013 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006014 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6015 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006016
Craig Toppere1cac152016-06-07 07:27:54 +00006017 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006018} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006019}
6020
Asaf Badouh2744d212015-09-20 14:31:19 +00006021
Igor Bregerc59b3a22016-08-03 10:58:05 +00006022defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6023 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006024 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006025defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6026 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006027 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006028defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6029 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006030 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006031defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6032 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006033 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6034
Igor Bregerc59b3a22016-08-03 10:58:05 +00006035defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6036 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006037 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006038defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6039 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006040 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006041defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6042 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006043 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006044defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6045 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006046 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6047let Predicates = [HasAVX512] in {
6048 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006049 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006050 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6051 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006052 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006053 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006054 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6055 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006056 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006057 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006058 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6059 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006060 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006061 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006062 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6063 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006064} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006065//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006066// AVX-512 Convert form float to double and back
6067//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006068multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6069 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006070 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006071 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006072 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006073 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006074 (_Src.VT _Src.RC:$src2),
6075 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006076 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006077 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006078 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006079 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006080 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006081 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00006082 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006083 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006084
Craig Topperd2011e32017-02-25 18:43:42 +00006085 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6086 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6087 (ins _.FRC:$src1, _Src.FRC:$src2),
6088 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6089 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6090 let mayLoad = 1 in
6091 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6092 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
6093 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6094 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
6095 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006096}
6097
Asaf Badouh2744d212015-09-20 14:31:19 +00006098// Scalar Coversion with SAE - suppress all exceptions
6099multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6100 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006101 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006102 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006103 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006104 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006105 (_Src.VT _Src.RC:$src2),
6106 (i32 FROUND_NO_EXC)))>,
6107 EVEX_4V, VEX_LIG, EVEX_B;
6108}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006109
Asaf Badouh2744d212015-09-20 14:31:19 +00006110// Scalar Conversion with rounding control (RC)
6111multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6112 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006113 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006114 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006115 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006116 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006117 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6118 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6119 EVEX_B, EVEX_RC;
6120}
Craig Toppera02e3942016-09-23 06:24:43 +00006121multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006122 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006123 X86VectorVTInfo _dst> {
6124 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006125 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006126 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006127 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006128 }
6129}
6130
Craig Toppera02e3942016-09-23 06:24:43 +00006131multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006132 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006133 X86VectorVTInfo _dst> {
6134 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006135 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006136 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006137 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006138 }
6139}
Craig Toppera02e3942016-09-23 06:24:43 +00006140defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006141 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006142defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006143 X86fpextRnd,f32x_info, f64x_info >;
6144
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006145def : Pat<(f64 (fpextend FR32X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006146 (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006147 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006148def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006149 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006150 Requires<[HasAVX512]>;
6151
6152def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006153 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006154 Requires<[HasAVX512, OptForSize]>;
6155
Asaf Badouh2744d212015-09-20 14:31:19 +00006156def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006157 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006158 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006159
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006160def : Pat<(f32 (fpround FR64X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006161 (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006162 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006163
6164def : Pat<(v4f32 (X86Movss
6165 (v4f32 VR128X:$dst),
6166 (v4f32 (scalar_to_vector
6167 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006168 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006169 Requires<[HasAVX512]>;
6170
6171def : Pat<(v2f64 (X86Movsd
6172 (v2f64 VR128X:$dst),
6173 (v2f64 (scalar_to_vector
6174 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006175 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006176 Requires<[HasAVX512]>;
6177
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006178//===----------------------------------------------------------------------===//
6179// AVX-512 Vector convert from signed/unsigned integer to float/double
6180// and from float/double to signed/unsigned integer
6181//===----------------------------------------------------------------------===//
6182
6183multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6184 X86VectorVTInfo _Src, SDNode OpNode,
6185 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006186 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006187
6188 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6189 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6190 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6191
6192 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006193 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006194 (_.VT (OpNode (_Src.VT
6195 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6196
6197 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006198 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006199 "${src}"##Broadcast, "${src}"##Broadcast,
6200 (_.VT (OpNode (_Src.VT
6201 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6202 ))>, EVEX, EVEX_B;
6203}
6204// Coversion with SAE - suppress all exceptions
6205multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6206 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6207 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6208 (ins _Src.RC:$src), OpcodeStr,
6209 "{sae}, $src", "$src, {sae}",
6210 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6211 (i32 FROUND_NO_EXC)))>,
6212 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006213}
6214
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006215// Conversion with rounding control (RC)
6216multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6217 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6218 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6219 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6220 "$rc, $src", "$src, $rc",
6221 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6222 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006223}
6224
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006225// Extend Float to Double
6226multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6227 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006228 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006229 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6230 X86vfpextRnd>, EVEX_V512;
6231 }
6232 let Predicates = [HasVLX] in {
6233 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006234 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006235 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006236 EVEX_V256;
6237 }
6238}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006239
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006240// Truncate Double to Float
6241multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6242 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006243 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006244 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6245 X86vfproundRnd>, EVEX_V512;
6246 }
6247 let Predicates = [HasVLX] in {
6248 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6249 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006250 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006251 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006252
6253 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6254 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6255 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6256 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6257 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6258 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6259 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6260 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006261 }
6262}
6263
6264defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6265 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6266defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6267 PS, EVEX_CD8<32, CD8VH>;
6268
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006269def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6270 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006271
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006272let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006273 let AddedComplexity = 15 in
6274 def : Pat<(X86vzmovl (v2f64 (bitconvert
6275 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6276 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006277 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6278 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006279 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6280 (VCVTPS2PDZ256rm addr:$src)>;
6281}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006282
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006283// Convert Signed/Unsigned Doubleword to Double
6284multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6285 SDNode OpNode128> {
6286 // No rounding in this op
6287 let Predicates = [HasAVX512] in
6288 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6289 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006290
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006291 let Predicates = [HasVLX] in {
6292 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006293 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006294 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6295 EVEX_V256;
6296 }
6297}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006298
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006299// Convert Signed/Unsigned Doubleword to Float
6300multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6301 SDNode OpNodeRnd> {
6302 let Predicates = [HasAVX512] in
6303 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6304 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6305 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006306
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006307 let Predicates = [HasVLX] in {
6308 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6309 EVEX_V128;
6310 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6311 EVEX_V256;
6312 }
6313}
6314
6315// Convert Float to Signed/Unsigned Doubleword with truncation
6316multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6317 SDNode OpNode, SDNode OpNodeRnd> {
6318 let Predicates = [HasAVX512] in {
6319 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6320 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6321 OpNodeRnd>, EVEX_V512;
6322 }
6323 let Predicates = [HasVLX] in {
6324 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6325 EVEX_V128;
6326 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6327 EVEX_V256;
6328 }
6329}
6330
6331// Convert Float to Signed/Unsigned Doubleword
6332multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6333 SDNode OpNode, SDNode OpNodeRnd> {
6334 let Predicates = [HasAVX512] in {
6335 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6336 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6337 OpNodeRnd>, EVEX_V512;
6338 }
6339 let Predicates = [HasVLX] in {
6340 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6341 EVEX_V128;
6342 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6343 EVEX_V256;
6344 }
6345}
6346
6347// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006348multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6349 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006350 let Predicates = [HasAVX512] in {
6351 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6352 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6353 OpNodeRnd>, EVEX_V512;
6354 }
6355 let Predicates = [HasVLX] in {
6356 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006357 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006358 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6359 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006360 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6361 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006362 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6363 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006364
6365 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6366 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6367 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6368 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6369 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6370 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6371 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6372 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006373 }
6374}
6375
6376// Convert Double to Signed/Unsigned Doubleword
6377multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6378 SDNode OpNode, SDNode OpNodeRnd> {
6379 let Predicates = [HasAVX512] in {
6380 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6381 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6382 OpNodeRnd>, EVEX_V512;
6383 }
6384 let Predicates = [HasVLX] in {
6385 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6386 // memory forms of these instructions in Asm Parcer. They have the same
6387 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6388 // due to the same reason.
6389 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6390 "{1to2}", "{x}">, EVEX_V128;
6391 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6392 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006393
6394 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6395 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6396 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6397 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6398 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6399 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6400 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6401 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006402 }
6403}
6404
6405// Convert Double to Signed/Unsigned Quardword
6406multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6407 SDNode OpNode, SDNode OpNodeRnd> {
6408 let Predicates = [HasDQI] in {
6409 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6410 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6411 OpNodeRnd>, EVEX_V512;
6412 }
6413 let Predicates = [HasDQI, HasVLX] in {
6414 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6415 EVEX_V128;
6416 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6417 EVEX_V256;
6418 }
6419}
6420
6421// Convert Double to Signed/Unsigned Quardword with truncation
6422multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6423 SDNode OpNode, SDNode OpNodeRnd> {
6424 let Predicates = [HasDQI] in {
6425 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6426 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6427 OpNodeRnd>, EVEX_V512;
6428 }
6429 let Predicates = [HasDQI, HasVLX] in {
6430 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6431 EVEX_V128;
6432 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6433 EVEX_V256;
6434 }
6435}
6436
6437// Convert Signed/Unsigned Quardword to Double
6438multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6439 SDNode OpNode, SDNode OpNodeRnd> {
6440 let Predicates = [HasDQI] in {
6441 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6442 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6443 OpNodeRnd>, EVEX_V512;
6444 }
6445 let Predicates = [HasDQI, HasVLX] in {
6446 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6447 EVEX_V128;
6448 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6449 EVEX_V256;
6450 }
6451}
6452
6453// Convert Float to Signed/Unsigned Quardword
6454multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6455 SDNode OpNode, SDNode OpNodeRnd> {
6456 let Predicates = [HasDQI] in {
6457 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6458 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6459 OpNodeRnd>, EVEX_V512;
6460 }
6461 let Predicates = [HasDQI, HasVLX] in {
6462 // Explicitly specified broadcast string, since we take only 2 elements
6463 // from v4f32x_info source
6464 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006465 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006466 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6467 EVEX_V256;
6468 }
6469}
6470
6471// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006472multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6473 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006474 let Predicates = [HasDQI] in {
6475 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6476 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6477 OpNodeRnd>, EVEX_V512;
6478 }
6479 let Predicates = [HasDQI, HasVLX] in {
6480 // Explicitly specified broadcast string, since we take only 2 elements
6481 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006482 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006483 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006484 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6485 EVEX_V256;
6486 }
6487}
6488
6489// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006490multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6491 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006492 let Predicates = [HasDQI] in {
6493 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6494 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6495 OpNodeRnd>, EVEX_V512;
6496 }
6497 let Predicates = [HasDQI, HasVLX] in {
6498 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6499 // memory forms of these instructions in Asm Parcer. They have the same
6500 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6501 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006502 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006503 "{1to2}", "{x}">, EVEX_V128;
6504 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6505 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006506
6507 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6508 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6509 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6510 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6511 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6512 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6513 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6514 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006515 }
6516}
6517
Simon Pilgrima3af7962016-11-24 12:13:46 +00006518defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006519 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006520
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006521defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6522 X86VSintToFpRnd>,
6523 PS, EVEX_CD8<32, CD8VF>;
6524
6525defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006526 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006527 XS, EVEX_CD8<32, CD8VF>;
6528
Simon Pilgrima3af7962016-11-24 12:13:46 +00006529defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006530 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006531 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6532
6533defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006534 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006535 EVEX_CD8<32, CD8VF>;
6536
Craig Topperf334ac192016-11-09 07:48:51 +00006537defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006538 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006539 EVEX_CD8<64, CD8VF>;
6540
Simon Pilgrima3af7962016-11-24 12:13:46 +00006541defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006542 XS, EVEX_CD8<32, CD8VH>;
6543
6544defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6545 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006546 EVEX_CD8<32, CD8VF>;
6547
Craig Topper19e04b62016-05-19 06:13:58 +00006548defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6549 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006550
Craig Topper19e04b62016-05-19 06:13:58 +00006551defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6552 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006553 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006554
Craig Topper19e04b62016-05-19 06:13:58 +00006555defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6556 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006557 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006558defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6559 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006560 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006561
Craig Topper19e04b62016-05-19 06:13:58 +00006562defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6563 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006564 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006565
Craig Topper19e04b62016-05-19 06:13:58 +00006566defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6567 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006568
Craig Topper19e04b62016-05-19 06:13:58 +00006569defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6570 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006571 PD, EVEX_CD8<64, CD8VF>;
6572
Craig Topper19e04b62016-05-19 06:13:58 +00006573defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6574 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006575
6576defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006577 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006578 PD, EVEX_CD8<64, CD8VF>;
6579
Craig Toppera39b6502016-12-10 06:02:48 +00006580defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006581 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006582
6583defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006584 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006585 PD, EVEX_CD8<64, CD8VF>;
6586
Craig Toppera39b6502016-12-10 06:02:48 +00006587defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006588 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006589
6590defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006591 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006592
6593defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006594 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006595
Simon Pilgrima3af7962016-11-24 12:13:46 +00006596defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006597 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006598
Simon Pilgrima3af7962016-11-24 12:13:46 +00006599defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006600 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006601
Craig Toppere38c57a2015-11-27 05:44:02 +00006602let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006603def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006604 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006605 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6606 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006607
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006608def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6609 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006610 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6611 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006612
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006613def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6614 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006615 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6616 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006617
Simon Pilgrima3af7962016-11-24 12:13:46 +00006618def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006619 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6620 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6621 VR128X:$src, sub_xmm)))), sub_xmm)>;
6622
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006623def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6624 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006625 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6626 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006627
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006628def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6629 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006630 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6631 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006632
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006633def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6634 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006635 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6636 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006637
Simon Pilgrima3af7962016-11-24 12:13:46 +00006638def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006639 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6640 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6641 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006642}
6643
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006644let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006645 let AddedComplexity = 15 in {
6646 def : Pat<(X86vzmovl (v2i64 (bitconvert
6647 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006648 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006649 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6650 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006651 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006652 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006653 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006654 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006655 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006656 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006657 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006658 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006659}
6660
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006661let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006662 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006663 (VCVTPD2PSZrm addr:$src)>;
6664 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6665 (VCVTPS2PDZrm addr:$src)>;
6666}
6667
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006668let Predicates = [HasDQI, HasVLX] in {
6669 let AddedComplexity = 15 in {
6670 def : Pat<(X86vzmovl (v2f64 (bitconvert
6671 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006672 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006673 def : Pat<(X86vzmovl (v2f64 (bitconvert
6674 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006675 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006676 }
6677}
6678
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006679let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006680def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6681 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6682 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6683 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6684
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006685def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6686 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6687 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6688 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6689
6690def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6691 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6692 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6693 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6694
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006695def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6696 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6697 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6698 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6699
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006700def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6701 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6702 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6703 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6704
6705def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6706 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6707 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6708 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6709
6710def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6711 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6712 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6713 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6714
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006715def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6716 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6717 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6718 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6719
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006720def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6721 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6722 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6723 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6724
6725def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6726 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6727 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6728 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6729
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006730def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6731 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6732 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6733 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6734
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006735def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6736 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6737 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6738 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6739}
6740
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006741//===----------------------------------------------------------------------===//
6742// Half precision conversion instructions
6743//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006744multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006745 X86MemOperand x86memop, PatFrag ld_frag> {
6746 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6747 "vcvtph2ps", "$src", "$src",
6748 (X86cvtph2ps (_src.VT _src.RC:$src),
6749 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006750 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6751 "vcvtph2ps", "$src", "$src",
6752 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6753 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006754}
6755
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006756multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006757 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6758 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6759 (X86cvtph2ps (_src.VT _src.RC:$src),
6760 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6761
6762}
6763
6764let Predicates = [HasAVX512] in {
6765 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006766 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006767 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6768 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006769 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006770 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6771 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6772 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6773 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006774}
6775
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006776multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006777 X86MemOperand x86memop> {
6778 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006779 (ins _src.RC:$src1, i32u8imm:$src2),
6780 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006781 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006782 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006783 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006784 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6785 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6786 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6787 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006788 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006789 addr:$dst)]>;
6790 let hasSideEffects = 0, mayStore = 1 in
6791 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6792 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6793 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6794 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006795}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006796multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006797 let hasSideEffects = 0 in
6798 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6799 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006800 (ins _src.RC:$src1, i32u8imm:$src2),
6801 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006802 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006803}
6804let Predicates = [HasAVX512] in {
6805 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6806 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6807 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6808 let Predicates = [HasVLX] in {
6809 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6810 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006811 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006812 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6813 }
6814}
Asaf Badouh2489f352015-12-02 08:17:51 +00006815
Craig Topper9820e342016-09-20 05:44:47 +00006816// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006817let Predicates = [HasVLX] in {
6818 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6819 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6820 // configurations we support (the default). However, falling back to MXCSR is
6821 // more consistent with other instructions, which are always controlled by it.
6822 // It's encoded as 0b100.
6823 def : Pat<(fp_to_f16 FR32X:$src),
6824 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6825 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6826
6827 def : Pat<(f16_to_fp GR16:$src),
6828 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6829 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6830
6831 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6832 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6833 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6834}
6835
Craig Topper9820e342016-09-20 05:44:47 +00006836// Patterns for matching float to half-float conversion when AVX512 is supported
6837// but F16C isn't. In that case we have to use 512-bit vectors.
6838let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6839 def : Pat<(fp_to_f16 FR32X:$src),
6840 (i16 (EXTRACT_SUBREG
6841 (VMOVPDI2DIZrr
6842 (v8i16 (EXTRACT_SUBREG
6843 (VCVTPS2PHZrr
6844 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6845 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6846 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6847
6848 def : Pat<(f16_to_fp GR16:$src),
6849 (f32 (COPY_TO_REGCLASS
6850 (v4f32 (EXTRACT_SUBREG
6851 (VCVTPH2PSZrr
6852 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6853 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6854 sub_xmm)), sub_xmm)), FR32X))>;
6855
6856 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6857 (f32 (COPY_TO_REGCLASS
6858 (v4f32 (EXTRACT_SUBREG
6859 (VCVTPH2PSZrr
6860 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6861 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6862 sub_xmm), 4)), sub_xmm)), FR32X))>;
6863}
6864
Asaf Badouh2489f352015-12-02 08:17:51 +00006865// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006866multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006867 string OpcodeStr> {
6868 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6869 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006870 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006871 Sched<[WriteFAdd]>;
6872}
6873
6874let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006875 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006876 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006877 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006878 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006879 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006880 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006881 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006882 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6883}
6884
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006885let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6886 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006887 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006888 EVEX_CD8<32, CD8VT1>;
6889 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006890 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006891 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6892 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006893 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006894 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006895 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006896 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006897 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006898 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6899 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006900 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00006901 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
6902 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006903 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006904 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
6905 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006906 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006907
Ayman Musa02f95332017-01-04 08:21:54 +00006908 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
6909 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006910 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006911 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
6912 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006913 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6914 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006915}
Michael Liao5bf95782014-12-04 05:20:33 +00006916
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006917/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006918multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6919 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00006920 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006921 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6922 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6923 "$src2, $src1", "$src1, $src2",
6924 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006925 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006926 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006927 "$src2, $src1", "$src1, $src2",
6928 (OpNode (_.VT _.RC:$src1),
6929 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006930}
6931}
6932
Asaf Badouheaf2da12015-09-21 10:23:53 +00006933defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6934 EVEX_CD8<32, CD8VT1>, T8PD;
6935defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6936 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6937defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6938 EVEX_CD8<32, CD8VT1>, T8PD;
6939defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6940 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006941
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006942/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6943multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006944 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00006945 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00006946 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6947 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6948 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006949 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6950 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6951 (OpNode (_.FloatVT
6952 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6953 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6954 (ins _.ScalarMemOp:$src), OpcodeStr,
6955 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6956 (OpNode (_.FloatVT
6957 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6958 EVEX, T8PD, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00006959 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006960}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006961
6962multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6963 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6964 EVEX_V512, EVEX_CD8<32, CD8VF>;
6965 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6966 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6967
6968 // Define only if AVX512VL feature is present.
6969 let Predicates = [HasVLX] in {
6970 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6971 OpNode, v4f32x_info>,
6972 EVEX_V128, EVEX_CD8<32, CD8VF>;
6973 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6974 OpNode, v8f32x_info>,
6975 EVEX_V256, EVEX_CD8<32, CD8VF>;
6976 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6977 OpNode, v2f64x_info>,
6978 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6979 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6980 OpNode, v4f64x_info>,
6981 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6982 }
6983}
6984
6985defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6986defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006987
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006988/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006989multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6990 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00006991 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006992 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6993 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6994 "$src2, $src1", "$src1, $src2",
6995 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6996 (i32 FROUND_CURRENT))>;
6997
6998 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6999 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007000 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007001 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007002 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007003
7004 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007005 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007006 "$src2, $src1", "$src1, $src2",
7007 (OpNode (_.VT _.RC:$src1),
7008 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7009 (i32 FROUND_CURRENT))>;
Craig Topper176f3312017-02-25 19:18:11 +00007010 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007011}
7012
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007013multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7014 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
7015 EVEX_CD8<32, CD8VT1>;
7016 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
7017 EVEX_CD8<64, CD8VT1>, VEX_W;
7018}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007019
Craig Toppere1cac152016-06-07 07:27:54 +00007020let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007021 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
7022 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
7023}
Igor Breger8352a0d2015-07-28 06:53:28 +00007024
7025defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007026/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007027
7028multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7029 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007030 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007031 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7032 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7033 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
7034
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007035 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7036 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7037 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007038 (bitconvert (_.LdFrag addr:$src))),
7039 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007040
7041 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007042 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007043 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007044 (OpNode (_.FloatVT
7045 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7046 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007047 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007048}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007049multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7050 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007051 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007052 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7053 (ins _.RC:$src), OpcodeStr,
7054 "{sae}, $src", "$src, {sae}",
7055 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7056}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007057
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007058multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7059 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007060 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7061 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007062 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007063 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7064 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007065}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007066
Asaf Badouh402ebb32015-06-03 13:41:48 +00007067multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7068 SDNode OpNode> {
7069 // Define only if AVX512VL feature is present.
7070 let Predicates = [HasVLX] in {
7071 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7072 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7073 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7074 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7075 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7076 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7077 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7078 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7079 }
7080}
Craig Toppere1cac152016-06-07 07:27:54 +00007081let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007082
Asaf Badouh402ebb32015-06-03 13:41:48 +00007083 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7084 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7085 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7086}
7087defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7088 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7089
7090multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7091 SDNode OpNodeRnd, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007092 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007093 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7094 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7095 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7096 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007097}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007098
Robert Khasanoveb126392014-10-28 18:15:20 +00007099multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7100 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007101 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007102 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007103 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7104 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007105 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7106 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7107 (OpNode (_.FloatVT
7108 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007109
Craig Toppere1cac152016-06-07 07:27:54 +00007110 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7111 (ins _.ScalarMemOp:$src), OpcodeStr,
7112 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7113 (OpNode (_.FloatVT
7114 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7115 EVEX, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007116 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007117}
7118
Robert Khasanoveb126392014-10-28 18:15:20 +00007119multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7120 SDNode OpNode> {
7121 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7122 v16f32_info>,
7123 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7124 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7125 v8f64_info>,
7126 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7127 // Define only if AVX512VL feature is present.
7128 let Predicates = [HasVLX] in {
7129 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7130 OpNode, v4f32x_info>,
7131 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7132 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7133 OpNode, v8f32x_info>,
7134 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7135 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7136 OpNode, v2f64x_info>,
7137 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7138 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7139 OpNode, v4f64x_info>,
7140 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7141 }
7142}
7143
Asaf Badouh402ebb32015-06-03 13:41:48 +00007144multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7145 SDNode OpNodeRnd> {
7146 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7147 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7148 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7149 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7150}
7151
Igor Breger4c4cd782015-09-20 09:13:41 +00007152multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7153 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
Craig Topper176f3312017-02-25 19:18:11 +00007154 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00007155 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7156 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7157 "$src2, $src1", "$src1, $src2",
7158 (OpNodeRnd (_.VT _.RC:$src1),
7159 (_.VT _.RC:$src2),
7160 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007161 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7162 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7163 "$src2, $src1", "$src1, $src2",
7164 (OpNodeRnd (_.VT _.RC:$src1),
7165 (_.VT (scalar_to_vector
7166 (_.ScalarLdFrag addr:$src2))),
7167 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007168
7169 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7170 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7171 "$rc, $src2, $src1", "$src1, $src2, $rc",
7172 (OpNodeRnd (_.VT _.RC:$src1),
7173 (_.VT _.RC:$src2),
7174 (i32 imm:$rc))>,
7175 EVEX_B, EVEX_RC;
7176
Craig Toppere1cac152016-06-07 07:27:54 +00007177 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007178 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007179 (ins _.FRC:$src1, _.FRC:$src2),
7180 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7181
7182 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007183 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007184 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7185 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7186 }
Craig Topper176f3312017-02-25 19:18:11 +00007187 }
Igor Breger4c4cd782015-09-20 09:13:41 +00007188
7189 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7190 (!cast<Instruction>(NAME#SUFF#Zr)
7191 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7192
7193 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7194 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007195 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007196}
7197
7198multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7199 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7200 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7201 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7202 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7203}
7204
Asaf Badouh402ebb32015-06-03 13:41:48 +00007205defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7206 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007207
Igor Breger4c4cd782015-09-20 09:13:41 +00007208defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007209
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007210let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007211 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007212 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007213 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007214 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007215 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007216 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007217 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007218 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007219 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007220 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007221}
7222
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007223multiclass
7224avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007225
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007226 let ExeDomain = _.ExeDomain in {
7227 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7228 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7229 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007230 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007231 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7232
7233 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7234 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007235 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7236 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007237 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007238
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007239 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007240 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7241 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007242 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007243 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007244 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7245 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7246 }
7247 let Predicates = [HasAVX512] in {
7248 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7249 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7250 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7251 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7252 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7253 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7254 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7255 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7256 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7257 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7258 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7259 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7260 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7261 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7262 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7263
7264 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7265 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7266 addr:$src, (i32 0x1))), _.FRC)>;
7267 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7268 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7269 addr:$src, (i32 0x2))), _.FRC)>;
7270 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7271 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7272 addr:$src, (i32 0x3))), _.FRC)>;
7273 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7274 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7275 addr:$src, (i32 0x4))), _.FRC)>;
7276 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7277 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7278 addr:$src, (i32 0xc))), _.FRC)>;
7279 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007280}
7281
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007282defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7283 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007284
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007285defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7286 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007287
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007288//-------------------------------------------------
7289// Integer truncate and extend operations
7290//-------------------------------------------------
7291
Igor Breger074a64e2015-07-24 17:24:15 +00007292multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7293 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7294 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007295 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007296 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7297 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7298 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7299 EVEX, T8XS;
7300
7301 // for intrinsic patter match
7302 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7303 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7304 undef)),
7305 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7306 SrcInfo.RC:$src1)>;
7307
7308 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7309 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7310 DestInfo.ImmAllZerosV)),
7311 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7312 SrcInfo.RC:$src1)>;
7313
7314 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7315 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7316 DestInfo.RC:$src0)),
7317 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7318 DestInfo.KRCWM:$mask ,
7319 SrcInfo.RC:$src1)>;
7320
Craig Topper52e2e832016-07-22 05:46:44 +00007321 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7322 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007323 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7324 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007325 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007326 []>, EVEX;
7327
Igor Breger074a64e2015-07-24 17:24:15 +00007328 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7329 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007330 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007331 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007332 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007333}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007334
Igor Breger074a64e2015-07-24 17:24:15 +00007335multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7336 X86VectorVTInfo DestInfo,
7337 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007338
Igor Breger074a64e2015-07-24 17:24:15 +00007339 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7340 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7341 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007342
Igor Breger074a64e2015-07-24 17:24:15 +00007343 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7344 (SrcInfo.VT SrcInfo.RC:$src)),
7345 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7346 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7347}
7348
Igor Breger074a64e2015-07-24 17:24:15 +00007349multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7350 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7351 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7352 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7353 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7354 Predicate prd = HasAVX512>{
7355
7356 let Predicates = [HasVLX, prd] in {
7357 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7358 DestInfoZ128, x86memopZ128>,
7359 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7360 truncFrag, mtruncFrag>, EVEX_V128;
7361
7362 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7363 DestInfoZ256, x86memopZ256>,
7364 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7365 truncFrag, mtruncFrag>, EVEX_V256;
7366 }
7367 let Predicates = [prd] in
7368 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7369 DestInfoZ, x86memopZ>,
7370 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7371 truncFrag, mtruncFrag>, EVEX_V512;
7372}
7373
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007374multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7375 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007376 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7377 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007378 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007379}
7380
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007381multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7382 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007383 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7384 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007385 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007386}
7387
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007388multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7389 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007390 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7391 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007392 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007393}
7394
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007395multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7396 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007397 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7398 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007399 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007400}
7401
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007402multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7403 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007404 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7405 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007406 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007407}
7408
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007409multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7410 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007411 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7412 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007413 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007414}
7415
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007416defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7417 truncstorevi8, masked_truncstorevi8>;
7418defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7419 truncstore_s_vi8, masked_truncstore_s_vi8>;
7420defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7421 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007422
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007423defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7424 truncstorevi16, masked_truncstorevi16>;
7425defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7426 truncstore_s_vi16, masked_truncstore_s_vi16>;
7427defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7428 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007429
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007430defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7431 truncstorevi32, masked_truncstorevi32>;
7432defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7433 truncstore_s_vi32, masked_truncstore_s_vi32>;
7434defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7435 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007436
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007437defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7438 truncstorevi8, masked_truncstorevi8>;
7439defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7440 truncstore_s_vi8, masked_truncstore_s_vi8>;
7441defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7442 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007443
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007444defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7445 truncstorevi16, masked_truncstorevi16>;
7446defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7447 truncstore_s_vi16, masked_truncstore_s_vi16>;
7448defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7449 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007450
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007451defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7452 truncstorevi8, masked_truncstorevi8>;
7453defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7454 truncstore_s_vi8, masked_truncstore_s_vi8>;
7455defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7456 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007457
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007458let Predicates = [HasAVX512, NoVLX] in {
7459def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7460 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007461 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007462 VR256X:$src, sub_ymm)))), sub_xmm))>;
7463def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7464 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007465 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007466 VR256X:$src, sub_ymm)))), sub_xmm))>;
7467}
7468
7469let Predicates = [HasBWI, NoVLX] in {
7470def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007471 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007472 VR256X:$src, sub_ymm))), sub_xmm))>;
7473}
7474
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007475multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007476 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007477 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007478 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007479 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7480 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7481 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7482 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007483
Craig Toppere1cac152016-06-07 07:27:54 +00007484 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7485 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7486 (DestInfo.VT (LdFrag addr:$src))>,
7487 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007488 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007489}
7490
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007491multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007492 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007493 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7494 let Predicates = [HasVLX, HasBWI] in {
7495 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007496 v16i8x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007497 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007498
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007499 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007500 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007501 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7502 }
7503 let Predicates = [HasBWI] in {
7504 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007505 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007506 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7507 }
7508}
7509
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007510multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007511 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007512 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7513 let Predicates = [HasVLX, HasAVX512] in {
7514 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007515 v16i8x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007516 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7517
7518 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007519 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007520 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7521 }
7522 let Predicates = [HasAVX512] in {
7523 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007524 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007525 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7526 }
7527}
7528
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007529multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007530 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007531 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7532 let Predicates = [HasVLX, HasAVX512] in {
7533 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007534 v16i8x_info, i16mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007535 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7536
7537 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007538 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007539 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7540 }
7541 let Predicates = [HasAVX512] in {
7542 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007543 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007544 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7545 }
7546}
7547
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007548multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007549 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007550 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7551 let Predicates = [HasVLX, HasAVX512] in {
7552 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007553 v8i16x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007554 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7555
7556 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007557 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007558 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7559 }
7560 let Predicates = [HasAVX512] in {
7561 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007562 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007563 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7564 }
7565}
7566
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007567multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007568 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007569 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7570 let Predicates = [HasVLX, HasAVX512] in {
7571 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007572 v8i16x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007573 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7574
7575 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007576 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007577 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7578 }
7579 let Predicates = [HasAVX512] in {
7580 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007581 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007582 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7583 }
7584}
7585
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007586multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007587 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007588 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7589
7590 let Predicates = [HasVLX, HasAVX512] in {
7591 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007592 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007593 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7594
7595 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007596 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007597 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7598 }
7599 let Predicates = [HasAVX512] in {
7600 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007601 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007602 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7603 }
7604}
7605
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007606defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
7607defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
7608defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
7609defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
7610defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
7611defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007612
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007613defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
7614defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
7615defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
7616defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
7617defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
7618defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007619
Igor Breger2ba64ab2016-05-22 10:21:04 +00007620// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007621multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7622 X86VectorVTInfo From, PatFrag LdFrag> {
7623 def : Pat<(To.VT (LdFrag addr:$src)),
7624 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7625 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7626 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7627 To.KRC:$mask, addr:$src)>;
7628 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7629 To.ImmAllZerosV)),
7630 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7631 addr:$src)>;
7632}
7633
7634let Predicates = [HasVLX, HasBWI] in {
7635 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7636 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7637}
7638let Predicates = [HasBWI] in {
7639 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7640}
7641let Predicates = [HasVLX, HasAVX512] in {
7642 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7643 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7644 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7645 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7646 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7647 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7648 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7649 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7650 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7651 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7652}
7653let Predicates = [HasAVX512] in {
7654 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7655 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7656 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7657 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7658 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7659}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007660
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007661multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
7662 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00007663 // 128-bit patterns
7664 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007665 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007666 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007667 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007668 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007669 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007670 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007671 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007672 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007673 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007674 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7675 }
7676 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007677 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007678 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007679 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007680 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007681 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007682 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007683 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007684 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7685
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007686 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007687 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007688 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007689 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007690 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007691 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007692 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007693 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7694
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007695 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007696 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007697 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007698 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007699 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007700 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007701 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007702 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007703 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007704 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7705
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007706 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007707 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007708 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007709 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007710 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007711 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007712 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007713 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7714
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007715 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007716 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007717 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007718 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007719 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007720 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007721 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007722 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007723 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007724 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7725 }
7726 // 256-bit patterns
7727 let Predicates = [HasVLX, HasBWI] in {
7728 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7729 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7730 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7731 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7732 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7733 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7734 }
7735 let Predicates = [HasVLX] in {
7736 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7737 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7738 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7739 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7740 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7741 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7742 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7743 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7744
7745 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7746 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7747 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7748 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7749 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7750 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7751 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7752 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7753
7754 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7755 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7756 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7757 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7758 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7759 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7760
7761 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7762 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7763 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7764 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7765 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7766 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7767 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7768 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7769
7770 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7771 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7772 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7773 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7774 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7775 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7776 }
7777 // 512-bit patterns
7778 let Predicates = [HasBWI] in {
7779 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7780 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7781 }
7782 let Predicates = [HasAVX512] in {
7783 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7784 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7785
7786 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7787 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007788 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7789 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007790
7791 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7792 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7793
7794 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7795 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7796
7797 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7798 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7799 }
7800}
7801
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007802defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
7803defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00007804
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007805//===----------------------------------------------------------------------===//
7806// GATHER - SCATTER Operations
7807
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007808multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7809 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007810 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7811 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007812 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7813 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007814 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007815 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007816 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7817 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7818 vectoraddr:$src2))]>, EVEX, EVEX_K,
7819 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007820}
Cameron McInally45325962014-03-26 13:50:50 +00007821
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007822multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7823 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7824 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007825 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007826 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007827 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007828let Predicates = [HasVLX] in {
7829 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007830 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007831 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007832 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007833 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007834 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007835 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007836 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007837}
Cameron McInally45325962014-03-26 13:50:50 +00007838}
7839
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007840multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7841 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007842 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007843 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007844 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007845 mgatherv8i64>, EVEX_V512;
7846let Predicates = [HasVLX] in {
7847 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007848 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007849 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007850 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007851 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007852 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007853 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7854 vx64xmem, mgatherv2i64>, EVEX_V128;
7855}
Cameron McInally45325962014-03-26 13:50:50 +00007856}
Michael Liao5bf95782014-12-04 05:20:33 +00007857
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007858
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007859defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7860 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7861
7862defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7863 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007864
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007865multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7866 X86MemOperand memop, PatFrag ScatterNode> {
7867
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007868let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007869
7870 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7871 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007872 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007873 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7874 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7875 _.KRCWM:$mask, vectoraddr:$dst))]>,
7876 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007877}
7878
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007879multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7880 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7881 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007882 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007883 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007884 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007885let Predicates = [HasVLX] in {
7886 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007887 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007888 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007889 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007890 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007891 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007892 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007893 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007894}
Cameron McInally45325962014-03-26 13:50:50 +00007895}
7896
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007897multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7898 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007899 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007900 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007901 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007902 mscatterv8i64>, EVEX_V512;
7903let Predicates = [HasVLX] in {
7904 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007905 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007906 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007907 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007908 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007909 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007910 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7911 vx64xmem, mscatterv2i64>, EVEX_V128;
7912}
Cameron McInally45325962014-03-26 13:50:50 +00007913}
7914
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007915defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7916 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007917
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007918defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7919 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007920
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007921// prefetch
7922multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7923 RegisterClass KRC, X86MemOperand memop> {
7924 let Predicates = [HasPFI], hasSideEffects = 1 in
7925 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007926 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007927 []>, EVEX, EVEX_K;
7928}
7929
7930defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007931 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007932
7933defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007934 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007935
7936defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007937 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007938
7939defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007940 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007941
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007942defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007943 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007944
7945defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007946 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007947
7948defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007949 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007950
7951defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007952 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007953
7954defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007955 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007956
7957defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007958 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007959
7960defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007961 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007962
7963defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007964 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007965
7966defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007967 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007968
7969defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007970 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007971
7972defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007973 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007974
7975defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007976 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007977
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007978// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007979def v64i1sextv64i8 : PatLeaf<(v64i8
7980 (X86vsext
7981 (v64i1 (X86pcmpgtm
7982 (bc_v64i8 (v16i32 immAllZerosV)),
7983 VR512:$src))))>;
7984def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7985def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7986def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007987
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007988multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007989def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007990 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007991 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7992}
Michael Liao5bf95782014-12-04 05:20:33 +00007993
Michael Zuckerman85436ec2017-03-23 09:57:01 +00007994// Use 512bit version to implement 128/256 bit in case NoVLX.
7995multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
7996 X86VectorVTInfo _> {
7997
7998 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
7999 (X86Info.VT (EXTRACT_SUBREG
8000 (_.VT (!cast<Instruction>(NAME#"Zrr")
8001 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
8002 X86Info.SubRegIdx))>;
8003}
8004
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008005multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8006 string OpcodeStr, Predicate prd> {
8007let Predicates = [prd] in
8008 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8009
8010 let Predicates = [prd, HasVLX] in {
8011 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8012 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8013 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008014let Predicates = [prd, NoVLX] in {
8015 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
8016 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
8017 }
8018
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008019}
8020
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008021defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8022defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8023defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8024defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008025
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008026multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008027 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8028 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8029 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8030}
8031
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008032// Use 512bit version to implement 128/256 bit in case NoVLX.
8033multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008034 X86VectorVTInfo _> {
8035
8036 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8037 (_.KVT (COPY_TO_REGCLASS
8038 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008039 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008040 _.RC:$src, _.SubRegIdx)),
8041 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008042}
8043
8044multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008045 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8046 let Predicates = [prd] in
8047 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8048 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008049
8050 let Predicates = [prd, HasVLX] in {
8051 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008052 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008053 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008054 EVEX_V128;
8055 }
8056 let Predicates = [prd, NoVLX] in {
8057 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8058 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008059 }
8060}
8061
8062defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8063 avx512vl_i8_info, HasBWI>;
8064defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8065 avx512vl_i16_info, HasBWI>, VEX_W;
8066defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8067 avx512vl_i32_info, HasDQI>;
8068defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8069 avx512vl_i64_info, HasDQI>, VEX_W;
8070
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008071//===----------------------------------------------------------------------===//
8072// AVX-512 - COMPRESS and EXPAND
8073//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008074
Ayman Musad7a5ed42016-09-26 06:22:08 +00008075multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008076 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008077 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008078 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008079 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008080
Craig Toppere1cac152016-06-07 07:27:54 +00008081 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008082 def mr : AVX5128I<opc, MRMDestMem, (outs),
8083 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008084 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008085 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8086
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008087 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8088 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008089 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008090 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008091 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008092}
8093
Ayman Musad7a5ed42016-09-26 06:22:08 +00008094multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8095
8096 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8097 (_.VT _.RC:$src)),
8098 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8099 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8100}
8101
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008102multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8103 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008104 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8105 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008106
8107 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008108 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8109 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8110 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8111 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008112 }
8113}
8114
8115defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8116 EVEX;
8117defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8118 EVEX, VEX_W;
8119defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8120 EVEX;
8121defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8122 EVEX, VEX_W;
8123
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008124// expand
8125multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8126 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008127 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008128 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008129 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008130
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008131 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8132 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8133 (_.VT (X86expand (_.VT (bitconvert
8134 (_.LdFrag addr:$src1)))))>,
8135 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008136}
8137
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008138multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8139
8140 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8141 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8142 _.KRCWM:$mask, addr:$src)>;
8143
8144 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8145 (_.VT _.RC:$src0))),
8146 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8147 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8148}
8149
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008150multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8151 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008152 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8153 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008154
8155 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008156 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8157 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8158 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8159 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008160 }
8161}
8162
8163defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8164 EVEX;
8165defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8166 EVEX, VEX_W;
8167defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8168 EVEX;
8169defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8170 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008171
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008172//handle instruction reg_vec1 = op(reg_vec,imm)
8173// op(mem_vec,imm)
8174// op(broadcast(eltVt),imm)
8175//all instruction created with FROUND_CURRENT
8176multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008177 X86VectorVTInfo _>{
8178 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008179 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8180 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008181 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008182 (OpNode (_.VT _.RC:$src1),
8183 (i32 imm:$src2),
8184 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008185 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8186 (ins _.MemOp:$src1, i32u8imm:$src2),
8187 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8188 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8189 (i32 imm:$src2),
8190 (i32 FROUND_CURRENT))>;
8191 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8192 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8193 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8194 "${src1}"##_.BroadcastStr##", $src2",
8195 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8196 (i32 imm:$src2),
8197 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008198 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008199}
8200
8201//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8202multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8203 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008204 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008205 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8206 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008207 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008208 "$src1, {sae}, $src2",
8209 (OpNode (_.VT _.RC:$src1),
8210 (i32 imm:$src2),
8211 (i32 FROUND_NO_EXC))>, EVEX_B;
8212}
8213
8214multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8215 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8216 let Predicates = [prd] in {
8217 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8218 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8219 EVEX_V512;
8220 }
8221 let Predicates = [prd, HasVLX] in {
8222 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8223 EVEX_V128;
8224 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8225 EVEX_V256;
8226 }
8227}
8228
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008229//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8230// op(reg_vec2,mem_vec,imm)
8231// op(reg_vec2,broadcast(eltVt),imm)
8232//all instruction created with FROUND_CURRENT
8233multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008234 X86VectorVTInfo _>{
8235 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008236 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008237 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008238 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8239 (OpNode (_.VT _.RC:$src1),
8240 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008241 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008242 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008243 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8244 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8245 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8246 (OpNode (_.VT _.RC:$src1),
8247 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8248 (i32 imm:$src3),
8249 (i32 FROUND_CURRENT))>;
8250 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8251 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8252 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8253 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8254 (OpNode (_.VT _.RC:$src1),
8255 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8256 (i32 imm:$src3),
8257 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008258 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008259}
8260
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008261//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8262// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008263multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8264 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008265 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008266 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8267 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8268 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8269 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8270 (SrcInfo.VT SrcInfo.RC:$src2),
8271 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008272 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8273 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8274 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8275 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8276 (SrcInfo.VT (bitconvert
8277 (SrcInfo.LdFrag addr:$src2))),
8278 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008279 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008280}
8281
8282//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8283// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008284// op(reg_vec2,broadcast(eltVt),imm)
8285multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008286 X86VectorVTInfo _>:
8287 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8288
Craig Topper05948fb2016-08-02 05:11:15 +00008289 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008290 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8291 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8292 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8293 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8294 (OpNode (_.VT _.RC:$src1),
8295 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8296 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008297}
8298
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008299//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8300// op(reg_vec2,mem_scalar,imm)
8301//all instruction created with FROUND_CURRENT
8302multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008303 X86VectorVTInfo _> {
8304 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008305 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008306 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008307 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8308 (OpNode (_.VT _.RC:$src1),
8309 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008310 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008311 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008312 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008313 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008314 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8315 (OpNode (_.VT _.RC:$src1),
8316 (_.VT (scalar_to_vector
8317 (_.ScalarLdFrag addr:$src2))),
8318 (i32 imm:$src3),
8319 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008320 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008321}
8322
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008323//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8324multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8325 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008326 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008327 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008328 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008329 OpcodeStr, "$src3, {sae}, $src2, $src1",
8330 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008331 (OpNode (_.VT _.RC:$src1),
8332 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008333 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008334 (i32 FROUND_NO_EXC))>, EVEX_B;
8335}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008336//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8337multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8338 SDNode OpNode, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00008339 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008340 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8341 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008342 OpcodeStr, "$src3, {sae}, $src2, $src1",
8343 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008344 (OpNode (_.VT _.RC:$src1),
8345 (_.VT _.RC:$src2),
8346 (i32 imm:$src3),
8347 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008348}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008349
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008350multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8351 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008352 let Predicates = [prd] in {
8353 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008354 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008355 EVEX_V512;
8356
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008357 }
8358 let Predicates = [prd, HasVLX] in {
8359 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008360 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008361 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008362 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008363 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008364}
8365
Igor Breger2ae0fe32015-08-31 11:14:02 +00008366multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8367 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8368 let Predicates = [HasBWI] in {
8369 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8370 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8371 }
8372 let Predicates = [HasBWI, HasVLX] in {
8373 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8374 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8375 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8376 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8377 }
8378}
8379
Igor Breger00d9f842015-06-08 14:03:17 +00008380multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8381 bits<8> opc, SDNode OpNode>{
8382 let Predicates = [HasAVX512] in {
8383 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8384 }
8385 let Predicates = [HasAVX512, HasVLX] in {
8386 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8387 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8388 }
8389}
8390
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008391multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8392 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8393 let Predicates = [prd] in {
8394 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8395 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008396 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008397}
8398
Igor Breger1e58e8a2015-09-02 11:18:55 +00008399multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8400 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8401 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8402 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8403 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8404 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008405}
8406
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008407
Igor Breger1e58e8a2015-09-02 11:18:55 +00008408defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8409 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8410defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8411 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8412defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8413 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8414
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008415
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008416defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8417 0x50, X86VRange, HasDQI>,
8418 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8419defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8420 0x50, X86VRange, HasDQI>,
8421 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8422
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008423defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8424 0x51, X86VRange, HasDQI>,
8425 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8426defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8427 0x51, X86VRange, HasDQI>,
8428 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8429
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008430defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8431 0x57, X86Reduces, HasDQI>,
8432 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8433defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8434 0x57, X86Reduces, HasDQI>,
8435 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008436
Igor Breger1e58e8a2015-09-02 11:18:55 +00008437defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8438 0x27, X86GetMants, HasAVX512>,
8439 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8440defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8441 0x27, X86GetMants, HasAVX512>,
8442 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8443
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008444multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8445 bits<8> opc, SDNode OpNode = X86Shuf128>{
8446 let Predicates = [HasAVX512] in {
8447 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8448
8449 }
8450 let Predicates = [HasAVX512, HasVLX] in {
8451 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8452 }
8453}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008454let Predicates = [HasAVX512] in {
8455def : Pat<(v16f32 (ffloor VR512:$src)),
8456 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8457def : Pat<(v16f32 (fnearbyint VR512:$src)),
8458 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8459def : Pat<(v16f32 (fceil VR512:$src)),
8460 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8461def : Pat<(v16f32 (frint VR512:$src)),
8462 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8463def : Pat<(v16f32 (ftrunc VR512:$src)),
8464 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8465
8466def : Pat<(v8f64 (ffloor VR512:$src)),
8467 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8468def : Pat<(v8f64 (fnearbyint VR512:$src)),
8469 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8470def : Pat<(v8f64 (fceil VR512:$src)),
8471 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8472def : Pat<(v8f64 (frint VR512:$src)),
8473 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8474def : Pat<(v8f64 (ftrunc VR512:$src)),
8475 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8476}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008477
8478defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8479 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8480defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8481 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8482defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8483 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8484defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8485 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008486
Craig Topperb561e662017-01-19 02:34:29 +00008487let Predicates = [HasAVX512] in {
8488// Provide fallback in case the load node that is used in the broadcast
8489// patterns above is used by additional users, which prevents the pattern
8490// selection.
8491def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
8492 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8493 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8494 0)>;
8495def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
8496 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8497 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8498 0)>;
8499
8500def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
8501 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8502 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8503 0)>;
8504def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
8505 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8506 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8507 0)>;
8508
8509def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
8510 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8511 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8512 0)>;
8513
8514def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
8515 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8516 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8517 0)>;
8518}
8519
Craig Topperc48fa892015-12-27 19:45:21 +00008520multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008521 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8522 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008523}
8524
Craig Topperc48fa892015-12-27 19:45:21 +00008525defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008526 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008527defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008528 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008529
Craig Topper7a299302016-06-09 07:06:38 +00008530multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008531 let Predicates = p in
8532 def NAME#_.VTName#rri:
8533 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8534 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8535 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8536}
8537
Craig Topper7a299302016-06-09 07:06:38 +00008538multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8539 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8540 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8541 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008542
Craig Topper7a299302016-06-09 07:06:38 +00008543defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008544 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008545 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8546 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8547 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8548 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8549 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008550 EVEX_CD8<8, CD8VF>;
8551
Igor Bregerf3ded812015-08-31 13:09:30 +00008552defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8553 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8554
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008555multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8556 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008557 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008558 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008559 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008560 "$src1", "$src1",
8561 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8562
Craig Toppere1cac152016-06-07 07:27:54 +00008563 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8564 (ins _.MemOp:$src1), OpcodeStr,
8565 "$src1", "$src1",
8566 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8567 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008568 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008569}
8570
8571multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8572 X86VectorVTInfo _> :
8573 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008574 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8575 (ins _.ScalarMemOp:$src1), OpcodeStr,
8576 "${src1}"##_.BroadcastStr,
8577 "${src1}"##_.BroadcastStr,
8578 (_.VT (OpNode (X86VBroadcast
8579 (_.ScalarLdFrag addr:$src1))))>,
8580 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008581}
8582
8583multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8584 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8585 let Predicates = [prd] in
8586 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8587
8588 let Predicates = [prd, HasVLX] in {
8589 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8590 EVEX_V256;
8591 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8592 EVEX_V128;
8593 }
8594}
8595
8596multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8597 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8598 let Predicates = [prd] in
8599 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8600 EVEX_V512;
8601
8602 let Predicates = [prd, HasVLX] in {
8603 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8604 EVEX_V256;
8605 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8606 EVEX_V128;
8607 }
8608}
8609
8610multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8611 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008612 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008613 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008614 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8615 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008616}
8617
8618multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8619 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008620 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8621 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008622}
8623
8624multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8625 bits<8> opc_d, bits<8> opc_q,
8626 string OpcodeStr, SDNode OpNode> {
8627 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8628 HasAVX512>,
8629 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8630 HasBWI>;
8631}
8632
Simon Pilgrimcf2da962017-03-14 21:26:58 +00008633defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>;
Igor Bregerf2460112015-07-26 14:41:44 +00008634
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008635multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8636
8637 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008638}
8639
8640defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8641defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8642
Igor Breger24cab0f2015-11-16 07:22:00 +00008643//===---------------------------------------------------------------------===//
8644// Replicate Single FP - MOVSHDUP and MOVSLDUP
8645//===---------------------------------------------------------------------===//
8646multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8647 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8648 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008649}
8650
8651defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8652defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008653
8654//===----------------------------------------------------------------------===//
8655// AVX-512 - MOVDDUP
8656//===----------------------------------------------------------------------===//
8657
8658multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8659 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008660 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00008661 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8662 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8663 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008664 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8665 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8666 (_.VT (OpNode (_.VT (scalar_to_vector
8667 (_.ScalarLdFrag addr:$src)))))>,
8668 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008669 }
Igor Breger1f782962015-11-19 08:26:56 +00008670}
8671
8672multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8673 AVX512VLVectorVTInfo VTInfo> {
8674
8675 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8676
8677 let Predicates = [HasAVX512, HasVLX] in {
8678 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8679 EVEX_V256;
8680 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8681 EVEX_V128;
8682 }
8683}
8684
8685multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8686 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8687 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008688}
8689
8690defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8691
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008692let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008693def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008694 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008695def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008696 (VMOVDDUPZ128rm addr:$src)>;
8697def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8698 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00008699
8700def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8701 (v2f64 VR128X:$src0)),
8702 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8703def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8704 (bitconvert (v4i32 immAllZerosV))),
8705 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
8706
8707def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8708 (v2f64 VR128X:$src0)),
8709 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
8710 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8711def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8712 (bitconvert (v4i32 immAllZerosV))),
8713 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8714
8715def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8716 (v2f64 VR128X:$src0)),
8717 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8718def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8719 (bitconvert (v4i32 immAllZerosV))),
8720 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008721}
Igor Breger1f782962015-11-19 08:26:56 +00008722
Igor Bregerf2460112015-07-26 14:41:44 +00008723//===----------------------------------------------------------------------===//
8724// AVX-512 - Unpack Instructions
8725//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008726defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8727 SSE_ALU_ITINS_S>;
8728defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8729 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008730
8731defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8732 SSE_INTALU_ITINS_P, HasBWI>;
8733defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8734 SSE_INTALU_ITINS_P, HasBWI>;
8735defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8736 SSE_INTALU_ITINS_P, HasBWI>;
8737defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8738 SSE_INTALU_ITINS_P, HasBWI>;
8739
8740defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8741 SSE_INTALU_ITINS_P, HasAVX512>;
8742defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8743 SSE_INTALU_ITINS_P, HasAVX512>;
8744defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8745 SSE_INTALU_ITINS_P, HasAVX512>;
8746defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8747 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008748
8749//===----------------------------------------------------------------------===//
8750// AVX-512 - Extract & Insert Integer Instructions
8751//===----------------------------------------------------------------------===//
8752
8753multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8754 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008755 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8756 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8757 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8758 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8759 imm:$src2)))),
8760 addr:$dst)]>,
8761 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008762}
8763
8764multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8765 let Predicates = [HasBWI] in {
8766 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8767 (ins _.RC:$src1, u8imm:$src2),
8768 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8769 [(set GR32orGR64:$dst,
8770 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8771 EVEX, TAPD;
8772
8773 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8774 }
8775}
8776
8777multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8778 let Predicates = [HasBWI] in {
8779 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8780 (ins _.RC:$src1, u8imm:$src2),
8781 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8782 [(set GR32orGR64:$dst,
8783 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8784 EVEX, PD;
8785
Craig Topper99f6b622016-05-01 01:03:56 +00008786 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008787 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8788 (ins _.RC:$src1, u8imm:$src2),
8789 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8790 EVEX, TAPD;
8791
Igor Bregerdefab3c2015-10-08 12:55:01 +00008792 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8793 }
8794}
8795
8796multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8797 RegisterClass GRC> {
8798 let Predicates = [HasDQI] in {
8799 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8800 (ins _.RC:$src1, u8imm:$src2),
8801 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8802 [(set GRC:$dst,
8803 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8804 EVEX, TAPD;
8805
Craig Toppere1cac152016-06-07 07:27:54 +00008806 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8807 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8808 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8809 [(store (extractelt (_.VT _.RC:$src1),
8810 imm:$src2),addr:$dst)]>,
8811 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008812 }
8813}
8814
8815defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8816defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8817defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8818defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8819
8820multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8821 X86VectorVTInfo _, PatFrag LdFrag> {
8822 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8823 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8824 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8825 [(set _.RC:$dst,
8826 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8827 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8828}
8829
8830multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8831 X86VectorVTInfo _, PatFrag LdFrag> {
8832 let Predicates = [HasBWI] in {
8833 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8834 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8835 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8836 [(set _.RC:$dst,
8837 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8838
8839 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8840 }
8841}
8842
8843multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8844 X86VectorVTInfo _, RegisterClass GRC> {
8845 let Predicates = [HasDQI] in {
8846 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8847 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8848 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8849 [(set _.RC:$dst,
8850 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8851 EVEX_4V, TAPD;
8852
8853 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8854 _.ScalarLdFrag>, TAPD;
8855 }
8856}
8857
8858defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8859 extloadi8>, TAPD;
8860defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8861 extloadi16>, PD;
8862defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8863defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008864//===----------------------------------------------------------------------===//
8865// VSHUFPS - VSHUFPD Operations
8866//===----------------------------------------------------------------------===//
8867multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8868 AVX512VLVectorVTInfo VTInfo_FP>{
8869 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8870 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8871 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008872}
8873
8874defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8875defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008876//===----------------------------------------------------------------------===//
8877// AVX-512 - Byte shift Left/Right
8878//===----------------------------------------------------------------------===//
8879
8880multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8881 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8882 def rr : AVX512<opc, MRMr,
8883 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8884 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8885 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008886 def rm : AVX512<opc, MRMm,
8887 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8888 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8889 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008890 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8891 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008892}
8893
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008894multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008895 Format MRMm, string OpcodeStr, Predicate prd>{
8896 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008897 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008898 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008899 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008900 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008901 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008902 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008903 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008904 }
8905}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008906defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008907 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008908defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008909 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8910
8911
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008912multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008913 string OpcodeStr, X86VectorVTInfo _dst,
8914 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008915 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008916 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008917 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008918 [(set _dst.RC:$dst,(_dst.VT
8919 (OpNode (_src.VT _src.RC:$src1),
8920 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008921 def rm : AVX512BI<opc, MRMSrcMem,
8922 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8923 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8924 [(set _dst.RC:$dst,(_dst.VT
8925 (OpNode (_src.VT _src.RC:$src1),
8926 (_src.VT (bitconvert
8927 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008928}
8929
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008930multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008931 string OpcodeStr, Predicate prd> {
8932 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008933 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8934 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008935 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008936 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8937 v32i8x_info>, EVEX_V256;
8938 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8939 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008940 }
8941}
8942
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008943defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008944 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008945
Craig Topper4e794c72017-02-19 19:36:58 +00008946// Transforms to swizzle an immediate to enable better matching when
8947// memory operand isn't in the right place.
8948def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
8949 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
8950 uint8_t Imm = N->getZExtValue();
8951 // Swap bits 1/4 and 3/6.
8952 uint8_t NewImm = Imm & 0xa5;
8953 if (Imm & 0x02) NewImm |= 0x10;
8954 if (Imm & 0x10) NewImm |= 0x02;
8955 if (Imm & 0x08) NewImm |= 0x40;
8956 if (Imm & 0x40) NewImm |= 0x08;
8957 return getI8Imm(NewImm, SDLoc(N));
8958}]>;
8959def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
8960 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
8961 uint8_t Imm = N->getZExtValue();
8962 // Swap bits 2/4 and 3/5.
8963 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00008964 if (Imm & 0x04) NewImm |= 0x10;
8965 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00008966 if (Imm & 0x08) NewImm |= 0x20;
8967 if (Imm & 0x20) NewImm |= 0x08;
8968 return getI8Imm(NewImm, SDLoc(N));
8969}]>;
Craig Topper48905772017-02-19 21:32:15 +00008970def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
8971 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
8972 uint8_t Imm = N->getZExtValue();
8973 // Swap bits 1/2 and 5/6.
8974 uint8_t NewImm = Imm & 0x99;
8975 if (Imm & 0x02) NewImm |= 0x04;
8976 if (Imm & 0x04) NewImm |= 0x02;
8977 if (Imm & 0x20) NewImm |= 0x40;
8978 if (Imm & 0x40) NewImm |= 0x20;
8979 return getI8Imm(NewImm, SDLoc(N));
8980}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00008981def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
8982 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
8983 uint8_t Imm = N->getZExtValue();
8984 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
8985 uint8_t NewImm = Imm & 0x81;
8986 if (Imm & 0x02) NewImm |= 0x04;
8987 if (Imm & 0x04) NewImm |= 0x10;
8988 if (Imm & 0x08) NewImm |= 0x40;
8989 if (Imm & 0x10) NewImm |= 0x02;
8990 if (Imm & 0x20) NewImm |= 0x08;
8991 if (Imm & 0x40) NewImm |= 0x20;
8992 return getI8Imm(NewImm, SDLoc(N));
8993}]>;
8994def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
8995 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
8996 uint8_t Imm = N->getZExtValue();
8997 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
8998 uint8_t NewImm = Imm & 0x81;
8999 if (Imm & 0x02) NewImm |= 0x10;
9000 if (Imm & 0x04) NewImm |= 0x02;
9001 if (Imm & 0x08) NewImm |= 0x20;
9002 if (Imm & 0x10) NewImm |= 0x04;
9003 if (Imm & 0x20) NewImm |= 0x40;
9004 if (Imm & 0x40) NewImm |= 0x08;
9005 return getI8Imm(NewImm, SDLoc(N));
9006}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00009007
Igor Bregerb4bb1902015-10-15 12:33:24 +00009008multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009009 X86VectorVTInfo _>{
9010 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00009011 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9012 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00009013 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00009014 (OpNode (_.VT _.RC:$src1),
9015 (_.VT _.RC:$src2),
9016 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00009017 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00009018 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9019 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
9020 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
9021 (OpNode (_.VT _.RC:$src1),
9022 (_.VT _.RC:$src2),
9023 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009024 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00009025 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
9026 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9027 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
9028 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9029 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9030 (OpNode (_.VT _.RC:$src1),
9031 (_.VT _.RC:$src2),
9032 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009033 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00009034 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009035 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00009036
9037 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00009038 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9039 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9040 _.RC:$src1)),
9041 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9042 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9043 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9044 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9045 _.RC:$src1)),
9046 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9047 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009048
9049 // Additional patterns for matching loads in other positions.
9050 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9051 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9052 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9053 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9054 def : Pat<(_.VT (OpNode _.RC:$src1,
9055 (bitconvert (_.LdFrag addr:$src3)),
9056 _.RC:$src2, (i8 imm:$src4))),
9057 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9058 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9059
9060 // Additional patterns for matching zero masking with loads in other
9061 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009062 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9063 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9064 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9065 _.ImmAllZerosV)),
9066 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9067 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9068 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9069 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9070 _.RC:$src2, (i8 imm:$src4)),
9071 _.ImmAllZerosV)),
9072 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9073 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009074
9075 // Additional patterns for matching masked loads with different
9076 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009077 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9078 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9079 _.RC:$src2, (i8 imm:$src4)),
9080 _.RC:$src1)),
9081 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9082 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009083 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9084 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9085 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9086 _.RC:$src1)),
9087 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9088 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9089 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9090 (OpNode _.RC:$src2, _.RC:$src1,
9091 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9092 _.RC:$src1)),
9093 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9094 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9095 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9096 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9097 _.RC:$src1, (i8 imm:$src4)),
9098 _.RC:$src1)),
9099 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9100 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9101 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9102 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9103 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9104 _.RC:$src1)),
9105 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9106 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009107
9108 // Additional patterns for matching broadcasts in other positions.
9109 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9110 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9111 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9112 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9113 def : Pat<(_.VT (OpNode _.RC:$src1,
9114 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9115 _.RC:$src2, (i8 imm:$src4))),
9116 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9117 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9118
9119 // Additional patterns for matching zero masking with broadcasts in other
9120 // positions.
9121 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9122 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9123 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9124 _.ImmAllZerosV)),
9125 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9126 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9127 (VPTERNLOG321_imm8 imm:$src4))>;
9128 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9129 (OpNode _.RC:$src1,
9130 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9131 _.RC:$src2, (i8 imm:$src4)),
9132 _.ImmAllZerosV)),
9133 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9134 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9135 (VPTERNLOG132_imm8 imm:$src4))>;
9136
9137 // Additional patterns for matching masked broadcasts with different
9138 // operand orders.
9139 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9140 (OpNode _.RC:$src1,
9141 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9142 _.RC:$src2, (i8 imm:$src4)),
9143 _.RC:$src1)),
9144 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9145 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +00009146 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9147 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9148 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9149 _.RC:$src1)),
9150 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9151 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9152 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9153 (OpNode _.RC:$src2, _.RC:$src1,
9154 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9155 (i8 imm:$src4)), _.RC:$src1)),
9156 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9157 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9158 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9159 (OpNode _.RC:$src2,
9160 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9161 _.RC:$src1, (i8 imm:$src4)),
9162 _.RC:$src1)),
9163 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9164 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9165 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9166 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9167 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9168 _.RC:$src1)),
9169 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9170 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009171}
9172
9173multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
9174 let Predicates = [HasAVX512] in
9175 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
9176 let Predicates = [HasAVX512, HasVLX] in {
9177 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
9178 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
9179 }
9180}
9181
9182defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
9183defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
9184
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009185//===----------------------------------------------------------------------===//
9186// AVX-512 - FixupImm
9187//===----------------------------------------------------------------------===//
9188
9189multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009190 X86VectorVTInfo _>{
9191 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009192 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9193 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9194 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9195 (OpNode (_.VT _.RC:$src1),
9196 (_.VT _.RC:$src2),
9197 (_.IntVT _.RC:$src3),
9198 (i32 imm:$src4),
9199 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009200 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9201 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9202 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9203 (OpNode (_.VT _.RC:$src1),
9204 (_.VT _.RC:$src2),
9205 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9206 (i32 imm:$src4),
9207 (i32 FROUND_CURRENT))>;
9208 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9209 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9210 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9211 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9212 (OpNode (_.VT _.RC:$src1),
9213 (_.VT _.RC:$src2),
9214 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9215 (i32 imm:$src4),
9216 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009217 } // Constraints = "$src1 = $dst"
9218}
9219
9220multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009221 SDNode OpNode, X86VectorVTInfo _>{
9222let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009223 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9224 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009225 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009226 "$src2, $src3, {sae}, $src4",
9227 (OpNode (_.VT _.RC:$src1),
9228 (_.VT _.RC:$src2),
9229 (_.IntVT _.RC:$src3),
9230 (i32 imm:$src4),
9231 (i32 FROUND_NO_EXC))>, EVEX_B;
9232 }
9233}
9234
9235multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9236 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009237 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9238 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009239 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9240 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9241 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9242 (OpNode (_.VT _.RC:$src1),
9243 (_.VT _.RC:$src2),
9244 (_src3VT.VT _src3VT.RC:$src3),
9245 (i32 imm:$src4),
9246 (i32 FROUND_CURRENT))>;
9247
9248 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9249 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9250 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9251 "$src2, $src3, {sae}, $src4",
9252 (OpNode (_.VT _.RC:$src1),
9253 (_.VT _.RC:$src2),
9254 (_src3VT.VT _src3VT.RC:$src3),
9255 (i32 imm:$src4),
9256 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009257 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9258 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9259 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9260 (OpNode (_.VT _.RC:$src1),
9261 (_.VT _.RC:$src2),
9262 (_src3VT.VT (scalar_to_vector
9263 (_src3VT.ScalarLdFrag addr:$src3))),
9264 (i32 imm:$src4),
9265 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009266 }
9267}
9268
9269multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9270 let Predicates = [HasAVX512] in
9271 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9272 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9273 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9274 let Predicates = [HasAVX512, HasVLX] in {
9275 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9276 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9277 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9278 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9279 }
9280}
9281
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009282defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9283 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009284 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009285defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9286 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009287 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009288defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009289 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009290defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009291 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009292
9293
9294
9295// Patterns used to select SSE scalar fp arithmetic instructions from
9296// either:
9297//
9298// (1) a scalar fp operation followed by a blend
9299//
9300// The effect is that the backend no longer emits unnecessary vector
9301// insert instructions immediately after SSE scalar fp instructions
9302// like addss or mulss.
9303//
9304// For example, given the following code:
9305// __m128 foo(__m128 A, __m128 B) {
9306// A[0] += B[0];
9307// return A;
9308// }
9309//
9310// Previously we generated:
9311// addss %xmm0, %xmm1
9312// movss %xmm1, %xmm0
9313//
9314// We now generate:
9315// addss %xmm1, %xmm0
9316//
9317// (2) a vector packed single/double fp operation followed by a vector insert
9318//
9319// The effect is that the backend converts the packed fp instruction
9320// followed by a vector insert into a single SSE scalar fp instruction.
9321//
9322// For example, given the following code:
9323// __m128 foo(__m128 A, __m128 B) {
9324// __m128 C = A + B;
9325// return (__m128) {c[0], a[1], a[2], a[3]};
9326// }
9327//
9328// Previously we generated:
9329// addps %xmm0, %xmm1
9330// movss %xmm1, %xmm0
9331//
9332// We now generate:
9333// addss %xmm1, %xmm0
9334
9335// TODO: Some canonicalization in lowering would simplify the number of
9336// patterns we have to try to match.
9337multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9338 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009339 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009340 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9341 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9342 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009343 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009344 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009345
Craig Topper5625d242016-07-29 06:06:00 +00009346 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009347 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9348 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9349 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009350 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009351 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009352
9353 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009354 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9355 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009356 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9357
9358 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009359 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
9360 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009361 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009362
9363 // extracted masked scalar math op with insert via movss
9364 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9365 (scalar_to_vector
9366 (X86selects VK1WM:$mask,
9367 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9368 FR32X:$src2),
9369 FR32X:$src0))),
9370 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9371 VK1WM:$mask, v4f32:$src1,
9372 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009373 }
9374}
9375
9376defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9377defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9378defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9379defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9380
9381multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9382 let Predicates = [HasAVX512] in {
9383 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009384 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9385 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9386 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009387 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009388 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009389
9390 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009391 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9392 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9393 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009394 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009395 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009396
9397 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009398 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9399 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009400 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9401
9402 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009403 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
9404 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009405 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009406
9407 // extracted masked scalar math op with insert via movss
9408 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9409 (scalar_to_vector
9410 (X86selects VK1WM:$mask,
9411 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9412 FR64X:$src2),
9413 FR64X:$src0))),
9414 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9415 VK1WM:$mask, v2f64:$src1,
9416 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009417 }
9418}
9419
9420defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9421defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9422defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9423defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;