blob: dcd96ae47f22e1ad95147d3f0360912069091a83 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000046#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +000048#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000054#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000056using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000057
Evan Chengb1712452010-01-27 06:25:16 +000058STATISTIC(NumTailCalls, "Number of tail calls");
59
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +000060static cl::opt<bool> UseRegMask("x86-use-regmask",
61 cl::desc("Use register masks for x86 calls"));
62
Evan Cheng10e86422008-04-25 19:11:04 +000063// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000064static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000065 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000066
David Greenea5f26012011-02-07 19:36:54 +000067static SDValue Insert128BitVector(SDValue Result,
68 SDValue Vec,
69 SDValue Idx,
70 SelectionDAG &DAG,
71 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000072
David Greenea5f26012011-02-07 19:36:54 +000073static SDValue Extract128BitVector(SDValue Vec,
74 SDValue Idx,
75 SelectionDAG &DAG,
76 DebugLoc dl);
77
78/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
79/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000080/// simple subregister reference. Idx is an index in the 128 bits we
81/// want. It need not be aligned to a 128-bit bounday. That makes
82/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000083static SDValue Extract128BitVector(SDValue Vec,
84 SDValue Idx,
85 SelectionDAG &DAG,
86 DebugLoc dl) {
87 EVT VT = Vec.getValueType();
88 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000089 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000090 int Factor = VT.getSizeInBits()/128;
91 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
92 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000093
94 // Extract from UNDEF is UNDEF.
95 if (Vec.getOpcode() == ISD::UNDEF)
96 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
97
98 if (isa<ConstantSDNode>(Idx)) {
99 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
100
101 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
102 // we can match to VEXTRACTF128.
103 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
104
105 // This is the index of the first element of the 128-bit chunk
106 // we want.
107 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
108 * ElemsPerChunk);
109
110 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000111 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
112 VecIdx);
113
114 return Result;
115 }
116
117 return SDValue();
118}
119
120/// Generate a DAG to put 128-bits into a vector > 128 bits. This
121/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000122/// simple superregister reference. Idx is an index in the 128 bits
123/// we want. It need not be aligned to a 128-bit bounday. That makes
124/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000125static SDValue Insert128BitVector(SDValue Result,
126 SDValue Vec,
127 SDValue Idx,
128 SelectionDAG &DAG,
129 DebugLoc dl) {
130 if (isa<ConstantSDNode>(Idx)) {
131 EVT VT = Vec.getValueType();
132 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
133
134 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000135 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000136 EVT ResultVT = Result.getValueType();
137
138 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000140
141 // This is the index of the first element of the 128-bit chunk
142 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000143 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000144 * ElemsPerChunk);
145
146 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000147 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
148 VecIdx);
149 return Result;
150 }
151
152 return SDValue();
153}
154
Chris Lattnerf0144122009-07-28 03:13:23 +0000155static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000156 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
157 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000158
Evan Cheng2bffee22011-02-01 01:14:13 +0000159 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000160 if (is64Bit)
161 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000162 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000163 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000164
Evan Cheng203576a2011-07-20 19:50:42 +0000165 if (Subtarget->isTargetELF())
166 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000167 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000168 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000169 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000170}
171
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000172X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000173 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000174 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000175 X86ScalarSSEf64 = Subtarget->hasSSE2();
176 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000177 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000178
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000179 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000180 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000181
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000182 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000183 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000184
185 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000186 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000187 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
188 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000189
Eric Christopherde5e1012011-03-11 01:05:58 +0000190 // For 64-bit since we have so many registers use the ILP scheduler, for
191 // 32-bit code use the register pressure specific scheduling.
192 if (Subtarget->is64Bit())
193 setSchedulingPreference(Sched::ILP);
194 else
195 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000196 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000197
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000198 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000199 // Setup Windows compiler runtime calls.
200 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000201 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000202 setLibcallName(RTLIB::SREM_I64, "_allrem");
203 setLibcallName(RTLIB::UREM_I64, "_aullrem");
204 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000205 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000206 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000207 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000208 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000209 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
210 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
211 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000212 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
213 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000214 }
215
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000216 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000217 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000218 setUseUnderscoreSetJmp(false);
219 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000220 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000221 // MS runtime is weird: it exports _setjmp, but longjmp!
222 setUseUnderscoreSetJmp(true);
223 setUseUnderscoreLongJmp(false);
224 } else {
225 setUseUnderscoreSetJmp(true);
226 setUseUnderscoreLongJmp(true);
227 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000228
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000229 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000231 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000233 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000235
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000237
Scott Michelfdc40a02009-02-17 22:15:04 +0000238 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000240 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000242 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
244 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000245
246 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
248 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
249 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
250 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
251 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
252 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000253
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000254 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
255 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000256 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
257 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
258 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000259
Evan Cheng25ab6902006-09-08 06:48:29 +0000260 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000262 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000263 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000264 // We have an algorithm for SSE2->double, and we turn this into a
265 // 64-bit FILD followed by conditional FADD for other targets.
266 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000267 // We have an algorithm for SSE2, and we turn this into a 64-bit
268 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000269 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000270 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000271
272 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
273 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
275 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000276
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000277 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000278 // SSE has no i16 to fp conversion, only i32
279 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000281 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000283 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000286 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000287 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
289 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000290 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000291
Dale Johannesen73328d12007-09-19 23:55:34 +0000292 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
293 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
295 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000296
Evan Cheng02568ff2006-01-30 22:13:22 +0000297 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
298 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
300 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000301
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000302 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000304 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000306 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
308 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000309 }
310
311 // Handle FP_TO_UINT by promoting the destination to a larger signed
312 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
314 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
315 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000316
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000320 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000321 // Since AVX is a superset of SSE3, only check for SSE here.
322 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 // Expand FP_TO_UINT into a select.
324 // FIXME: We would like to use a Custom expander here eventually to do
325 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000328 // With SSE3 we can use fisttpll to convert to a signed i64; without
329 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000332
Chris Lattner399610a2006-12-05 18:22:22 +0000333 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000334 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000335 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
336 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000337 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000338 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000339 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000340 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000341 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000342 }
Chris Lattner21f66852005-12-23 05:15:23 +0000343
Dan Gohmanb00ee212008-02-18 19:34:53 +0000344 // Scalar integer divide and remainder are lowered to use operations that
345 // produce two results, to match the available instructions. This exposes
346 // the two-result form to trivial CSE, which is able to combine x/y and x%y
347 // into a single instruction.
348 //
349 // Scalar integer multiply-high is also lowered to use two-result
350 // operations, to match the available instructions. However, plain multiply
351 // (low) operations are left as Legal, as there are single-result
352 // instructions for this in x86. Using the two-result multiply instructions
353 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000354 for (unsigned i = 0, e = 4; i != e; ++i) {
355 MVT VT = IntVTs[i];
356 setOperationAction(ISD::MULHS, VT, Expand);
357 setOperationAction(ISD::MULHU, VT, Expand);
358 setOperationAction(ISD::SDIV, VT, Expand);
359 setOperationAction(ISD::UDIV, VT, Expand);
360 setOperationAction(ISD::SREM, VT, Expand);
361 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000362
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000363 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000364 setOperationAction(ISD::ADDC, VT, Custom);
365 setOperationAction(ISD::ADDE, VT, Custom);
366 setOperationAction(ISD::SUBC, VT, Custom);
367 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000368 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
371 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
372 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
373 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000374 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
376 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
377 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
378 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
379 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
380 setOperationAction(ISD::FREM , MVT::f32 , Expand);
381 setOperationAction(ISD::FREM , MVT::f64 , Expand);
382 setOperationAction(ISD::FREM , MVT::f80 , Expand);
383 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000384
Chandler Carruth77821022011-12-24 12:12:34 +0000385 // Promote the i8 variants and force them on up to i32 which has a shorter
386 // encoding.
387 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
388 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
390 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000391 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000392 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
393 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
394 if (Subtarget->is64Bit())
395 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000396 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000397 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
398 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
399 if (Subtarget->is64Bit())
400 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
401 }
Craig Topper37f21672011-10-11 06:44:02 +0000402
403 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000404 // When promoting the i8 variants, force them to i32 for a shorter
405 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000406 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000407 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
409 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
411 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
412 if (Subtarget->is64Bit())
413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000414 } else {
415 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
416 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
417 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000418 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
419 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
420 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
421 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000422 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000423 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
424 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 }
426
Benjamin Kramer1292c222010-12-04 20:32:23 +0000427 if (Subtarget->hasPOPCNT()) {
428 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
429 } else {
430 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
431 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
432 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
433 if (Subtarget->is64Bit())
434 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
435 }
436
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
438 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000439
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000440 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000441 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000442 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000443 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000444 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
446 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
447 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
448 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
449 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000450 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
452 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
453 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
454 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000455 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000457 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000458 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000460
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000461 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
463 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
464 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
465 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000466 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
468 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000469 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000470 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
472 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
473 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
474 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000475 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000476 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000477 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
479 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
480 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000481 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
483 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
484 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000485 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000486
Craig Topper1accb7e2012-01-10 06:54:16 +0000487 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000489
Eric Christopher9a9d2752010-07-22 02:48:34 +0000490 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000491 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000492
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000493 // On X86 and X86-64, atomic operations are lowered to locked instructions.
494 // Locked instructions, in turn, have implicit fence semantics (all memory
495 // operations are flushed before issuing the locked instruction, and they
496 // are not buffered), so we can fold away the common pattern of
497 // fence-atomic-fence.
498 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000499
Mon P Wang63307c32008-05-05 19:05:59 +0000500 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000501 for (unsigned i = 0, e = 4; i != e; ++i) {
502 MVT VT = IntVTs[i];
503 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000505 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000506 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000507
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000508 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000509 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
512 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
513 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
514 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
515 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
516 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000517 }
518
Eli Friedman43f51ae2011-08-26 21:21:21 +0000519 if (Subtarget->hasCmpxchg16b()) {
520 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
521 }
522
Evan Cheng3c992d22006-03-07 02:02:57 +0000523 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000524 if (!Subtarget->isTargetDarwin() &&
525 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000526 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000528 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000529
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
531 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
532 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
533 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000534 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000535 setExceptionPointerRegister(X86::RAX);
536 setExceptionSelectorRegister(X86::RDX);
537 } else {
538 setExceptionPointerRegister(X86::EAX);
539 setExceptionSelectorRegister(X86::EDX);
540 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
542 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000543
Duncan Sands4a544a72011-09-06 13:37:06 +0000544 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
545 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000546
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000548
Nate Begemanacc398c2006-01-25 18:21:52 +0000549 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::VASTART , MVT::Other, Custom);
551 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000552 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 setOperationAction(ISD::VAARG , MVT::Other, Custom);
554 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000555 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 setOperationAction(ISD::VAARG , MVT::Other, Expand);
557 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000558 }
Evan Chengae642192007-03-02 23:16:35 +0000559
Owen Anderson825b72b2009-08-11 20:47:22 +0000560 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
561 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000562
563 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
564 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
565 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000566 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000567 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
568 MVT::i64 : MVT::i32, Custom);
569 else
570 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
571 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000572
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000573 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000574 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000575 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
577 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000578
Evan Cheng223547a2006-01-31 22:28:30 +0000579 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 setOperationAction(ISD::FABS , MVT::f64, Custom);
581 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000582
583 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000584 setOperationAction(ISD::FNEG , MVT::f64, Custom);
585 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000586
Evan Cheng68c47cb2007-01-05 07:55:56 +0000587 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000588 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
589 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000590
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000591 // Lower this to FGETSIGNx86 plus an AND.
592 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
593 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
594
Evan Chengd25e9e82006-02-02 00:28:23 +0000595 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 setOperationAction(ISD::FSIN , MVT::f64, Expand);
597 setOperationAction(ISD::FCOS , MVT::f64, Expand);
598 setOperationAction(ISD::FSIN , MVT::f32, Expand);
599 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000600
Chris Lattnera54aa942006-01-29 06:26:08 +0000601 // Expand FP immediates into loads from the stack, except for the special
602 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603 addLegalFPImmediate(APFloat(+0.0)); // xorpd
604 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000605 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606 // Use SSE for f32, x87 for f64.
607 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
609 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
611 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613
614 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618
619 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622
623 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::FSIN , MVT::f32, Expand);
625 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000626
Nate Begemane1795842008-02-14 08:57:00 +0000627 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000628 addLegalFPImmediate(APFloat(+0.0f)); // xorps
629 addLegalFPImmediate(APFloat(+0.0)); // FLD0
630 addLegalFPImmediate(APFloat(+1.0)); // FLD1
631 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
632 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
633
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000634 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
636 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000637 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000638 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000639 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000640 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
642 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000643
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
645 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
646 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
647 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000648
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000649 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
651 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000652 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000653 addLegalFPImmediate(APFloat(+0.0)); // FLD0
654 addLegalFPImmediate(APFloat(+1.0)); // FLD1
655 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
656 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000657 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
658 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
659 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
660 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000661 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000662
Cameron Zwarich33390842011-07-08 21:39:21 +0000663 // We don't support FMA.
664 setOperationAction(ISD::FMA, MVT::f64, Expand);
665 setOperationAction(ISD::FMA, MVT::f32, Expand);
666
Dale Johannesen59a58732007-08-05 18:49:15 +0000667 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000668 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
670 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
671 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000672 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000673 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000674 addLegalFPImmediate(TmpFlt); // FLD0
675 TmpFlt.changeSign();
676 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000677
678 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000679 APFloat TmpFlt2(+1.0);
680 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
681 &ignored);
682 addLegalFPImmediate(TmpFlt2); // FLD1
683 TmpFlt2.changeSign();
684 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
685 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000686
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000687 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
689 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000690 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000691
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000692 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
693 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
694 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
695 setOperationAction(ISD::FRINT, MVT::f80, Expand);
696 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000697 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000698 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000699
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000700 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
702 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
703 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000704
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 setOperationAction(ISD::FLOG, MVT::f80, Expand);
706 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
707 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
708 setOperationAction(ISD::FEXP, MVT::f80, Expand);
709 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000710
Mon P Wangf007a8b2008-11-06 05:31:54 +0000711 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000712 // (for widening) or expand (for scalarization). Then we will selectively
713 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000714 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
715 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
716 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000732 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
733 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000748 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000750 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000751 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000757 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000767 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000768 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
769 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
770 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
771 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000772 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000773 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
774 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
775 setTruncStoreAction((MVT::SimpleValueType)VT,
776 (MVT::SimpleValueType)InnerVT, Expand);
777 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
778 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
779 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000780 }
781
Evan Chengc7ce29b2009-02-13 22:36:38 +0000782 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
783 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000784 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000785 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000786 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000787 }
788
Dale Johannesen0488fb62010-09-30 23:57:10 +0000789 // MMX-sized vectors (other than x86mmx) are expected to be expanded
790 // into smaller operations.
791 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
792 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
793 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
794 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
795 setOperationAction(ISD::AND, MVT::v8i8, Expand);
796 setOperationAction(ISD::AND, MVT::v4i16, Expand);
797 setOperationAction(ISD::AND, MVT::v2i32, Expand);
798 setOperationAction(ISD::AND, MVT::v1i64, Expand);
799 setOperationAction(ISD::OR, MVT::v8i8, Expand);
800 setOperationAction(ISD::OR, MVT::v4i16, Expand);
801 setOperationAction(ISD::OR, MVT::v2i32, Expand);
802 setOperationAction(ISD::OR, MVT::v1i64, Expand);
803 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
804 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
805 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
806 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
807 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
808 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
809 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
810 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
811 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
812 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
813 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
814 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
815 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000816 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
817 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
818 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
819 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000820
Craig Topper1accb7e2012-01-10 06:54:16 +0000821 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000823
Owen Anderson825b72b2009-08-11 20:47:22 +0000824 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
825 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
826 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
827 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
828 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
829 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
830 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
831 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
832 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
833 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
834 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000835 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000836 }
837
Craig Topper1accb7e2012-01-10 06:54:16 +0000838 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000840
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000841 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
842 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
844 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
845 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
846 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000847
Owen Anderson825b72b2009-08-11 20:47:22 +0000848 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
849 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
850 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
851 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
852 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
853 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
854 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
855 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
856 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
857 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
858 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
859 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
860 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
861 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
862 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
863 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000864
Nadav Rotem354efd82011-09-18 14:57:03 +0000865 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000866 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
867 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
868 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000869
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
871 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
872 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
873 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
874 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000875
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000876 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
877 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
878 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
879 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
880 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
881
Evan Cheng2c3ae372006-04-12 21:21:57 +0000882 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000883 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
884 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000885 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000886 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000887 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000888 // Do not attempt to custom lower non-128-bit vectors
889 if (!VT.is128BitVector())
890 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 setOperationAction(ISD::BUILD_VECTOR,
892 VT.getSimpleVT().SimpleTy, Custom);
893 setOperationAction(ISD::VECTOR_SHUFFLE,
894 VT.getSimpleVT().SimpleTy, Custom);
895 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
896 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000897 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000898
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
900 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
901 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
902 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
903 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
904 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000905
Nate Begemancdd1eec2008-02-12 22:51:28 +0000906 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
908 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000909 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000910
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000911 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
913 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000914 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000915
916 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000917 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000918 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000919
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000922 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000924 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000926 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000928 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000930 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000931
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000933
Evan Cheng2c3ae372006-04-12 21:21:57 +0000934 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
936 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
937 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
938 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000939
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
941 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000942 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000943
Craig Topperd0a31172012-01-10 06:37:29 +0000944 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000945 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
946 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
947 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
948 setOperationAction(ISD::FRINT, MVT::f32, Legal);
949 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
950 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
951 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
952 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
953 setOperationAction(ISD::FRINT, MVT::f64, Legal);
954 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
955
Nate Begeman14d12ca2008-02-11 04:19:36 +0000956 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000958
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000959 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
960 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
961 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
962 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
963 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000964
Nate Begeman14d12ca2008-02-11 04:19:36 +0000965 // i8 and i16 vectors are custom , because the source register and source
966 // source memory operand types are not the same width. f32 vectors are
967 // custom since the immediate controlling the insert encodes additional
968 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
970 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
971 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
972 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000973
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
975 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
976 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
977 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000978
Pete Coopera77214a2011-11-14 19:38:42 +0000979 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000980 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000981 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000982 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
983 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000984 }
985 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000986
Craig Topper1accb7e2012-01-10 06:54:16 +0000987 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000988 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000989 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000990
Nadav Rotem43012222011-05-11 08:12:09 +0000991 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000992 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000993
Nadav Rotem43012222011-05-11 08:12:09 +0000994 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000995 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000996
997 if (Subtarget->hasAVX2()) {
998 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
999 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
1000
1001 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
1002 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
1003
1004 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1005 } else {
1006 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1007 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1008
1009 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1010 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1011
1012 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1013 }
Nadav Rotem43012222011-05-11 08:12:09 +00001014 }
1015
Craig Topperd0a31172012-01-10 06:37:29 +00001016 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001017 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001018
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001019 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001020 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1021 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1022 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1023 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1024 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1025 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001026
Owen Anderson825b72b2009-08-11 20:47:22 +00001027 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1029 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001030
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1032 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1033 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1034 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1035 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1036 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001037
Owen Anderson825b72b2009-08-11 20:47:22 +00001038 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1039 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1040 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1041 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1042 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1043 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001044
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001045 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1046 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001047 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001048
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001049 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1050 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1051 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1052 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1053 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1054 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1055
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1058
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001059 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1060 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1061
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001062 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001063 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001064
Duncan Sands28b77e92011-09-06 19:07:46 +00001065 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1066 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1067 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1068 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001069
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001070 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1071 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1072 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1073
Craig Topperaaa643c2011-11-09 07:28:55 +00001074 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1075 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1076 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1077 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001078
Craig Topperaaa643c2011-11-09 07:28:55 +00001079 if (Subtarget->hasAVX2()) {
1080 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1081 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1082 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1083 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001084
Craig Topperaaa643c2011-11-09 07:28:55 +00001085 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1086 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1087 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1088 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001089
Craig Topperaaa643c2011-11-09 07:28:55 +00001090 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1091 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1092 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001093 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001094
1095 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001096
1097 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1098 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1099
1100 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1101 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1102
1103 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001104 } else {
1105 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1106 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1107 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1108 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1109
1110 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1111 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1112 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1113 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1114
1115 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1116 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1117 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1118 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001119
1120 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1121 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1122
1123 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1124 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1125
1126 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001127 }
Craig Topper13894fa2011-08-24 06:14:18 +00001128
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001129 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001130 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001131 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1132 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1133 EVT VT = SVT;
1134
1135 // Extract subvector is special because the value type
1136 // (result) is 128-bit but the source is 256-bit wide.
1137 if (VT.is128BitVector())
1138 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1139
1140 // Do not attempt to custom lower other non-256-bit vectors
1141 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001142 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001143
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001144 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1145 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1146 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1147 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001148 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001149 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001150 }
1151
David Greene54d8eba2011-01-27 22:38:56 +00001152 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001153 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1154 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1155 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001156
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001157 // Do not attempt to promote non-256-bit vectors
1158 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001159 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001160
1161 setOperationAction(ISD::AND, SVT, Promote);
1162 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1163 setOperationAction(ISD::OR, SVT, Promote);
1164 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1165 setOperationAction(ISD::XOR, SVT, Promote);
1166 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1167 setOperationAction(ISD::LOAD, SVT, Promote);
1168 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1169 setOperationAction(ISD::SELECT, SVT, Promote);
1170 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001171 }
David Greene9b9838d2009-06-29 16:47:10 +00001172 }
1173
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001174 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1175 // of this type with custom code.
1176 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1177 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001178 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1179 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001180 }
1181
Evan Cheng6be2c582006-04-05 23:38:46 +00001182 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001183 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001184
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001185
Eli Friedman962f5492010-06-02 19:35:46 +00001186 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1187 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001188 //
Eli Friedman962f5492010-06-02 19:35:46 +00001189 // FIXME: We really should do custom legalization for addition and
1190 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1191 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001192 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1193 // Add/Sub/Mul with overflow operations are custom lowered.
1194 MVT VT = IntVTs[i];
1195 setOperationAction(ISD::SADDO, VT, Custom);
1196 setOperationAction(ISD::UADDO, VT, Custom);
1197 setOperationAction(ISD::SSUBO, VT, Custom);
1198 setOperationAction(ISD::USUBO, VT, Custom);
1199 setOperationAction(ISD::SMULO, VT, Custom);
1200 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001201 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001202
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001203 // There are no 8-bit 3-address imul/mul instructions
1204 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1205 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001206
Evan Chengd54f2d52009-03-31 19:38:51 +00001207 if (!Subtarget->is64Bit()) {
1208 // These libcalls are not available in 32-bit.
1209 setLibcallName(RTLIB::SHL_I128, 0);
1210 setLibcallName(RTLIB::SRL_I128, 0);
1211 setLibcallName(RTLIB::SRA_I128, 0);
1212 }
1213
Evan Cheng206ee9d2006-07-07 08:33:52 +00001214 // We have target-specific dag combine patterns for the following nodes:
1215 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001216 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001217 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001218 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001219 setTargetDAGCombine(ISD::SHL);
1220 setTargetDAGCombine(ISD::SRA);
1221 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001222 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001223 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001224 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001225 setTargetDAGCombine(ISD::FADD);
1226 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001227 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001228 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001229 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001230 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001231 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001232 if (Subtarget->is64Bit())
1233 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001234 if (Subtarget->hasBMI())
1235 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001236
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001237 computeRegisterProperties();
1238
Evan Cheng05219282011-01-06 06:52:41 +00001239 // On Darwin, -Os means optimize for size without hurting performance,
1240 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001241 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001242 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001243 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001244 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1245 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1246 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001247 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001248 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001249
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001250 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001251}
1252
Scott Michel5b8f82e2008-03-10 15:42:14 +00001253
Duncan Sands28b77e92011-09-06 19:07:46 +00001254EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1255 if (!VT.isVector()) return MVT::i8;
1256 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001257}
1258
1259
Evan Cheng29286502008-01-23 23:17:41 +00001260/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1261/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001262static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001263 if (MaxAlign == 16)
1264 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001265 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001266 if (VTy->getBitWidth() == 128)
1267 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001268 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001269 unsigned EltAlign = 0;
1270 getMaxByValAlign(ATy->getElementType(), EltAlign);
1271 if (EltAlign > MaxAlign)
1272 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001273 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001274 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1275 unsigned EltAlign = 0;
1276 getMaxByValAlign(STy->getElementType(i), EltAlign);
1277 if (EltAlign > MaxAlign)
1278 MaxAlign = EltAlign;
1279 if (MaxAlign == 16)
1280 break;
1281 }
1282 }
1283 return;
1284}
1285
1286/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1287/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001288/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1289/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001290unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001291 if (Subtarget->is64Bit()) {
1292 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001293 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001294 if (TyAlign > 8)
1295 return TyAlign;
1296 return 8;
1297 }
1298
Evan Cheng29286502008-01-23 23:17:41 +00001299 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001300 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001301 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001302 return Align;
1303}
Chris Lattner2b02a442007-02-25 08:29:00 +00001304
Evan Chengf0df0312008-05-15 08:39:06 +00001305/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001306/// and store operations as a result of memset, memcpy, and memmove
1307/// lowering. If DstAlign is zero that means it's safe to destination
1308/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1309/// means there isn't a need to check it against alignment requirement,
1310/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001311/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001312/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1313/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1314/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001315/// It returns EVT::Other if the type should be determined using generic
1316/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001317EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001318X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1319 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001320 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001321 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001322 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001323 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1324 // linux. This is because the stack realignment code can't handle certain
1325 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001326 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001327 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001328 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001329 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001330 (Subtarget->isUnalignedMemAccessFast() ||
1331 ((DstAlign == 0 || DstAlign >= 16) &&
1332 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001333 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001334 if (Subtarget->getStackAlignment() >= 32) {
1335 if (Subtarget->hasAVX2())
1336 return MVT::v8i32;
1337 if (Subtarget->hasAVX())
1338 return MVT::v8f32;
1339 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001340 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001341 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001342 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001343 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001344 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001345 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001347 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001348 // Do not use f64 to lower memcpy if source is string constant. It's
1349 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001350 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001351 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001352 }
Evan Chengf0df0312008-05-15 08:39:06 +00001353 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001354 return MVT::i64;
1355 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001356}
1357
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001358/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1359/// current function. The returned value is a member of the
1360/// MachineJumpTableInfo::JTEntryKind enum.
1361unsigned X86TargetLowering::getJumpTableEncoding() const {
1362 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1363 // symbol.
1364 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1365 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001366 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001367
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001368 // Otherwise, use the normal jump table encoding heuristics.
1369 return TargetLowering::getJumpTableEncoding();
1370}
1371
Chris Lattnerc64daab2010-01-26 05:02:42 +00001372const MCExpr *
1373X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1374 const MachineBasicBlock *MBB,
1375 unsigned uid,MCContext &Ctx) const{
1376 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1377 Subtarget->isPICStyleGOT());
1378 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1379 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001380 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1381 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001382}
1383
Evan Chengcc415862007-11-09 01:32:10 +00001384/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1385/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001386SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001387 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001388 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001389 // This doesn't have DebugLoc associated with it, but is not really the
1390 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001391 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001392 return Table;
1393}
1394
Chris Lattner589c6f62010-01-26 06:28:43 +00001395/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1396/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1397/// MCExpr.
1398const MCExpr *X86TargetLowering::
1399getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1400 MCContext &Ctx) const {
1401 // X86-64 uses RIP relative addressing based on the jump table label.
1402 if (Subtarget->isPICStyleRIPRel())
1403 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1404
1405 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001406 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001407}
1408
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001409// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001410std::pair<const TargetRegisterClass*, uint8_t>
1411X86TargetLowering::findRepresentativeClass(EVT VT) const{
1412 const TargetRegisterClass *RRC = 0;
1413 uint8_t Cost = 1;
1414 switch (VT.getSimpleVT().SimpleTy) {
1415 default:
1416 return TargetLowering::findRepresentativeClass(VT);
1417 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1418 RRC = (Subtarget->is64Bit()
1419 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1420 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001421 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001422 RRC = X86::VR64RegisterClass;
1423 break;
1424 case MVT::f32: case MVT::f64:
1425 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1426 case MVT::v4f32: case MVT::v2f64:
1427 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1428 case MVT::v4f64:
1429 RRC = X86::VR128RegisterClass;
1430 break;
1431 }
1432 return std::make_pair(RRC, Cost);
1433}
1434
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001435bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1436 unsigned &Offset) const {
1437 if (!Subtarget->isTargetLinux())
1438 return false;
1439
1440 if (Subtarget->is64Bit()) {
1441 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1442 Offset = 0x28;
1443 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1444 AddressSpace = 256;
1445 else
1446 AddressSpace = 257;
1447 } else {
1448 // %gs:0x14 on i386
1449 Offset = 0x14;
1450 AddressSpace = 256;
1451 }
1452 return true;
1453}
1454
1455
Chris Lattner2b02a442007-02-25 08:29:00 +00001456//===----------------------------------------------------------------------===//
1457// Return Value Calling Convention Implementation
1458//===----------------------------------------------------------------------===//
1459
Chris Lattner59ed56b2007-02-28 04:55:35 +00001460#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001461
Michael J. Spencerec38de22010-10-10 22:04:20 +00001462bool
Eric Christopher471e4222011-06-08 23:55:35 +00001463X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1464 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001465 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001466 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001467 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001468 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001469 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001470 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001471}
1472
Dan Gohman98ca4f22009-08-05 01:29:28 +00001473SDValue
1474X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001475 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001476 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001477 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001478 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001479 MachineFunction &MF = DAG.getMachineFunction();
1480 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001481
Chris Lattner9774c912007-02-27 05:28:59 +00001482 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001483 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484 RVLocs, *DAG.getContext());
1485 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001486
Evan Chengdcea1632010-02-04 02:40:39 +00001487 // Add the regs to the liveout set for the function.
1488 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1489 for (unsigned i = 0; i != RVLocs.size(); ++i)
1490 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1491 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001492
Dan Gohman475871a2008-07-27 21:46:04 +00001493 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001494
Dan Gohman475871a2008-07-27 21:46:04 +00001495 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001496 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1497 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001498 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1499 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001500
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001501 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001502 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1503 CCValAssign &VA = RVLocs[i];
1504 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001505 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001506 EVT ValVT = ValToCopy.getValueType();
1507
Dale Johannesenc4510512010-09-24 19:05:48 +00001508 // If this is x86-64, and we disabled SSE, we can't return FP values,
1509 // or SSE or MMX vectors.
1510 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1511 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001512 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001513 report_fatal_error("SSE register return with SSE disabled");
1514 }
1515 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1516 // llvm-gcc has never done it right and no one has noticed, so this
1517 // should be OK for now.
1518 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001519 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001520 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001521
Chris Lattner447ff682008-03-11 03:23:40 +00001522 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1523 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001524 if (VA.getLocReg() == X86::ST0 ||
1525 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001526 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1527 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001528 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001529 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001530 RetOps.push_back(ValToCopy);
1531 // Don't emit a copytoreg.
1532 continue;
1533 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001534
Evan Cheng242b38b2009-02-23 09:03:22 +00001535 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1536 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001537 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001538 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001539 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001540 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001541 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1542 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001543 // If we don't have SSE2 available, convert to v4f32 so the generated
1544 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001545 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001546 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001547 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001548 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001549 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001550
Dale Johannesendd64c412009-02-04 00:33:20 +00001551 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001552 Flag = Chain.getValue(1);
1553 }
Dan Gohman61a92132008-04-21 23:59:07 +00001554
1555 // The x86-64 ABI for returning structs by value requires that we copy
1556 // the sret argument into %rax for the return. We saved the argument into
1557 // a virtual register in the entry block, so now we copy the value out
1558 // and into %rax.
1559 if (Subtarget->is64Bit() &&
1560 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1561 MachineFunction &MF = DAG.getMachineFunction();
1562 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1563 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001564 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001565 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001566 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001567
Dale Johannesendd64c412009-02-04 00:33:20 +00001568 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001569 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001570
1571 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001572 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001573 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001574
Chris Lattner447ff682008-03-11 03:23:40 +00001575 RetOps[0] = Chain; // Update chain.
1576
1577 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001578 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001579 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001580
1581 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001582 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001583}
1584
Evan Cheng3d2125c2010-11-30 23:55:39 +00001585bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1586 if (N->getNumValues() != 1)
1587 return false;
1588 if (!N->hasNUsesOfValue(1, 0))
1589 return false;
1590
1591 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001592 if (Copy->getOpcode() != ISD::CopyToReg &&
1593 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001594 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001595
1596 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001597 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001598 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599 if (UI->getOpcode() != X86ISD::RET_FLAG)
1600 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001601 HasRet = true;
1602 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001603
Evan Cheng1bf891a2010-12-01 22:59:46 +00001604 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001605}
1606
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001607EVT
1608X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001609 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001610 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001611 // TODO: Is this also valid on 32-bit?
1612 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001613 ReturnMVT = MVT::i8;
1614 else
1615 ReturnMVT = MVT::i32;
1616
1617 EVT MinVT = getRegisterType(Context, ReturnMVT);
1618 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001619}
1620
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621/// LowerCallResult - Lower the result values of a call into the
1622/// appropriate copies out of appropriate physical registers.
1623///
1624SDValue
1625X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001626 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001627 const SmallVectorImpl<ISD::InputArg> &Ins,
1628 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001629 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001630
Chris Lattnere32bbf62007-02-28 07:09:55 +00001631 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001632 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001633 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001634 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1635 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001636 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001637
Chris Lattner3085e152007-02-25 08:59:22 +00001638 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001639 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001640 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001641 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001642
Torok Edwin3f142c32009-02-01 18:15:56 +00001643 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001644 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001645 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001646 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001647 }
1648
Evan Cheng79fb3b42009-02-20 20:43:02 +00001649 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001650
1651 // If this is a call to a function that returns an fp value on the floating
1652 // point stack, we must guarantee the the value is popped from the stack, so
1653 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001654 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001655 // instead.
1656 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1657 // If we prefer to use the value in xmm registers, copy it out as f80 and
1658 // use a truncate to move it from fp stack reg to xmm reg.
1659 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001660 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001661 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1662 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001663 Val = Chain.getValue(0);
1664
1665 // Round the f80 to the right size, which also moves it to the appropriate
1666 // xmm register.
1667 if (CopyVT != VA.getValVT())
1668 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1669 // This truncation won't change the value.
1670 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001671 } else {
1672 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1673 CopyVT, InFlag).getValue(1);
1674 Val = Chain.getValue(0);
1675 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001676 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001678 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001679
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001681}
1682
1683
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001684//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001685// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001686//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001687// StdCall calling convention seems to be standard for many Windows' API
1688// routines and around. It differs from C calling convention just a little:
1689// callee should clean up the stack, not caller. Symbols should be also
1690// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001691// For info on fast calling convention see Fast Calling Convention (tail call)
1692// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001693
Dan Gohman98ca4f22009-08-05 01:29:28 +00001694/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001695/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1697 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001698 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001699
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001701}
1702
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001703/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001704/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705static bool
1706ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1707 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001708 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001709
Dan Gohman98ca4f22009-08-05 01:29:28 +00001710 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001711}
1712
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001713/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1714/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001715/// the specific parameter attribute. The copy will be passed as a byval
1716/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001717static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001718CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001719 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1720 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001721 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001722
Dale Johannesendd64c412009-02-04 00:33:20 +00001723 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001724 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001725 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001726}
1727
Chris Lattner29689432010-03-11 00:22:57 +00001728/// IsTailCallConvention - Return true if the calling convention is one that
1729/// supports tail call optimization.
1730static bool IsTailCallConvention(CallingConv::ID CC) {
1731 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1732}
1733
Evan Cheng485fafc2011-03-21 01:19:09 +00001734bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001735 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001736 return false;
1737
1738 CallSite CS(CI);
1739 CallingConv::ID CalleeCC = CS.getCallingConv();
1740 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1741 return false;
1742
1743 return true;
1744}
1745
Evan Cheng0c439eb2010-01-27 00:07:07 +00001746/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1747/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001748static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1749 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001750 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001751}
1752
Dan Gohman98ca4f22009-08-05 01:29:28 +00001753SDValue
1754X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001755 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756 const SmallVectorImpl<ISD::InputArg> &Ins,
1757 DebugLoc dl, SelectionDAG &DAG,
1758 const CCValAssign &VA,
1759 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001760 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001761 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001763 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1764 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001765 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001766 EVT ValVT;
1767
1768 // If value is passed by pointer we have address passed instead of the value
1769 // itself.
1770 if (VA.getLocInfo() == CCValAssign::Indirect)
1771 ValVT = VA.getLocVT();
1772 else
1773 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001774
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001775 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001776 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001777 // In case of tail call optimization mark all arguments mutable. Since they
1778 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001779 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001780 unsigned Bytes = Flags.getByValSize();
1781 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1782 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001783 return DAG.getFrameIndex(FI, getPointerTy());
1784 } else {
1785 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001786 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001787 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1788 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001789 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001790 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001791 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001792}
1793
Dan Gohman475871a2008-07-27 21:46:04 +00001794SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001795X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001796 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797 bool isVarArg,
1798 const SmallVectorImpl<ISD::InputArg> &Ins,
1799 DebugLoc dl,
1800 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001801 SmallVectorImpl<SDValue> &InVals)
1802 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001803 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001804 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Gordon Henriksen86737662008-01-05 16:56:59 +00001806 const Function* Fn = MF.getFunction();
1807 if (Fn->hasExternalLinkage() &&
1808 Subtarget->isTargetCygMing() &&
1809 Fn->getName() == "main")
1810 FuncInfo->setForceFramePointer(true);
1811
Evan Cheng1bc78042006-04-26 01:20:17 +00001812 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001813 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001814 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001815 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001816
Chris Lattner29689432010-03-11 00:22:57 +00001817 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1818 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001819
Chris Lattner638402b2007-02-28 07:00:42 +00001820 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001821 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001822 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001823 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001824
1825 // Allocate shadow area for Win64
1826 if (IsWin64) {
1827 CCInfo.AllocateStack(32, 8);
1828 }
1829
Duncan Sands45907662010-10-31 13:21:44 +00001830 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001831
Chris Lattnerf39f7712007-02-28 05:46:49 +00001832 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001833 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001834 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1835 CCValAssign &VA = ArgLocs[i];
1836 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1837 // places.
1838 assert(VA.getValNo() != LastVal &&
1839 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001840 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001841 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001842
Chris Lattnerf39f7712007-02-28 05:46:49 +00001843 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001844 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001845 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001847 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001849 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001851 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001853 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001854 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1855 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001856 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001857 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001858 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001859 RC = X86::VR64RegisterClass;
1860 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001861 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001862
Devang Patel68e6bee2011-02-21 23:21:26 +00001863 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001864 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001865
Chris Lattnerf39f7712007-02-28 05:46:49 +00001866 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1867 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1868 // right size.
1869 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001870 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001871 DAG.getValueType(VA.getValVT()));
1872 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001873 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001874 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001875 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001876 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001877
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001878 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001879 // Handle MMX values passed in XMM regs.
1880 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001881 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1882 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001883 } else
1884 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001885 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001886 } else {
1887 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001889 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001890
1891 // If value is passed via pointer - do a load.
1892 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001893 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001894 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001895
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001897 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001898
Dan Gohman61a92132008-04-21 23:59:07 +00001899 // The x86-64 ABI for returning structs by value requires that we copy
1900 // the sret argument into %rax for the return. Save the argument into
1901 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001902 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001903 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1904 unsigned Reg = FuncInfo->getSRetReturnReg();
1905 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001906 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001907 FuncInfo->setSRetReturnReg(Reg);
1908 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001909 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001910 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001911 }
1912
Chris Lattnerf39f7712007-02-28 05:46:49 +00001913 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001914 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001915 if (FuncIsMadeTailCallSafe(CallConv,
1916 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001917 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001918
Evan Cheng1bc78042006-04-26 01:20:17 +00001919 // If the function takes variable number of arguments, make a frame index for
1920 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001921 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001922 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1923 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001924 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001925 }
1926 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001927 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1928
1929 // FIXME: We should really autogenerate these arrays
1930 static const unsigned GPR64ArgRegsWin64[] = {
1931 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001932 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001933 static const unsigned GPR64ArgRegs64Bit[] = {
1934 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1935 };
1936 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001937 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1938 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1939 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001940 const unsigned *GPR64ArgRegs;
1941 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001942
1943 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001944 // The XMM registers which might contain var arg parameters are shadowed
1945 // in their paired GPR. So we only need to save the GPR to their home
1946 // slots.
1947 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001949 } else {
1950 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1951 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001952
Chad Rosier30450e82011-12-22 22:35:21 +00001953 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1954 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001955 }
1956 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1957 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001958
Devang Patel578efa92009-06-05 21:57:13 +00001959 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001960 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001961 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001962 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1963 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001964 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001965 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001966 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001967 // Kernel mode asks for SSE to be disabled, so don't push them
1968 // on the stack.
1969 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001970
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001971 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001972 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001973 // Get to the caller-allocated home save location. Add 8 to account
1974 // for the return address.
1975 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001976 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001977 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001978 // Fixup to set vararg frame on shadow area (4 x i64).
1979 if (NumIntRegs < 4)
1980 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001981 } else {
1982 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001983 // registers, then we must store them to their spots on the stack so
1984 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001985 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1986 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1987 FuncInfo->setRegSaveFrameIndex(
1988 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001989 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001990 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001991
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001994 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1995 getPointerTy());
1996 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001997 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001998 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1999 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002000 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002001 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002002 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002003 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002004 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002005 MachinePointerInfo::getFixedStack(
2006 FuncInfo->getRegSaveFrameIndex(), Offset),
2007 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002008 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002009 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002011
Dan Gohmanface41a2009-08-16 21:24:25 +00002012 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2013 // Now store the XMM (fp + vector) parameter registers.
2014 SmallVector<SDValue, 11> SaveXMMOps;
2015 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002016
Devang Patel68e6bee2011-02-21 23:21:26 +00002017 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002018 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2019 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002020
Dan Gohman1e93df62010-04-17 14:41:14 +00002021 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2022 FuncInfo->getRegSaveFrameIndex()));
2023 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2024 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002025
Dan Gohmanface41a2009-08-16 21:24:25 +00002026 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002027 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002028 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002029 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2030 SaveXMMOps.push_back(Val);
2031 }
2032 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2033 MVT::Other,
2034 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002036
2037 if (!MemOps.empty())
2038 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2039 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002040 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002041 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002042
Gordon Henriksen86737662008-01-05 16:56:59 +00002043 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002044 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2045 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002046 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002047 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002048 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002049 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002050 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2051 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002052 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002053 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002054
Gordon Henriksen86737662008-01-05 16:56:59 +00002055 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002056 // RegSaveFrameIndex is X86-64 only.
2057 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002058 if (CallConv == CallingConv::X86_FastCall ||
2059 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002060 // fastcc functions can't have varargs.
2061 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002062 }
Evan Cheng25caf632006-05-23 21:06:34 +00002063
Rafael Espindola76927d752011-08-30 19:39:58 +00002064 FuncInfo->setArgumentStackSize(StackSize);
2065
Dan Gohman98ca4f22009-08-05 01:29:28 +00002066 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002067}
2068
Dan Gohman475871a2008-07-27 21:46:04 +00002069SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002070X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2071 SDValue StackPtr, SDValue Arg,
2072 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002073 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002074 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002075 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002076 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002077 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002078 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002079 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002080
2081 return DAG.getStore(Chain, dl, Arg, PtrOff,
2082 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002083 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002084}
2085
Bill Wendling64e87322009-01-16 19:25:27 +00002086/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002087/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002088SDValue
2089X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002090 SDValue &OutRetAddr, SDValue Chain,
2091 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002092 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002093 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002094 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002095 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002096
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002097 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002098 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002099 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002100 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002101}
2102
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002103/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002104/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002105static SDValue
2106EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002107 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002108 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002109 // Store the return address to the appropriate stack slot.
2110 if (!FPDiff) return Chain;
2111 // Calculate the new stack slot for the return address.
2112 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002113 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002114 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002115 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002116 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002117 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002118 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002119 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002120 return Chain;
2121}
2122
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002124X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002125 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002126 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002127 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002128 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 const SmallVectorImpl<ISD::InputArg> &Ins,
2130 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002131 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 MachineFunction &MF = DAG.getMachineFunction();
2133 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002134 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002135 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002137 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138
Nick Lewycky22de16d2012-01-19 00:34:10 +00002139 if (MF.getTarget().Options.DisableTailCalls)
2140 isTailCall = false;
2141
Evan Cheng5f941932010-02-05 02:21:12 +00002142 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002143 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002144 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2145 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002146 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002147
2148 // Sibcalls are automatically detected tailcalls which do not require
2149 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002150 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002151 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002152
2153 if (isTailCall)
2154 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002155 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002156
Chris Lattner29689432010-03-11 00:22:57 +00002157 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2158 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002159
Chris Lattner638402b2007-02-28 07:00:42 +00002160 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002161 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002162 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002164
2165 // Allocate shadow area for Win64
2166 if (IsWin64) {
2167 CCInfo.AllocateStack(32, 8);
2168 }
2169
Duncan Sands45907662010-10-31 13:21:44 +00002170 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002171
Chris Lattner423c5f42007-02-28 05:31:48 +00002172 // Get a count of how many bytes are to be pushed on the stack.
2173 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002174 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002175 // This is a sibcall. The memory operands are available in caller's
2176 // own caller's stack.
2177 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002178 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2179 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002180 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002181
Gordon Henriksen86737662008-01-05 16:56:59 +00002182 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002183 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002184 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002185 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002186 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2187 FPDiff = NumBytesCallerPushed - NumBytes;
2188
2189 // Set the delta of movement of the returnaddr stackslot.
2190 // But only set if delta is greater than previous delta.
2191 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2192 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2193 }
2194
Evan Chengf22f9b32010-02-06 03:28:46 +00002195 if (!IsSibcall)
2196 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002197
Dan Gohman475871a2008-07-27 21:46:04 +00002198 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002199 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002200 if (isTailCall && FPDiff)
2201 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2202 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002203
Dan Gohman475871a2008-07-27 21:46:04 +00002204 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2205 SmallVector<SDValue, 8> MemOpChains;
2206 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002207
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002208 // Walk the register/memloc assignments, inserting copies/loads. In the case
2209 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002210 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2211 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002212 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002213 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002214 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002215 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002216
Chris Lattner423c5f42007-02-28 05:31:48 +00002217 // Promote the value if needed.
2218 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002219 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002220 case CCValAssign::Full: break;
2221 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002222 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002223 break;
2224 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002225 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002226 break;
2227 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002228 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2229 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002230 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002231 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2232 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002233 } else
2234 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2235 break;
2236 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002237 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002238 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002239 case CCValAssign::Indirect: {
2240 // Store the argument.
2241 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002242 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002243 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002244 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002245 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002246 Arg = SpillSlot;
2247 break;
2248 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002249 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002250
Chris Lattner423c5f42007-02-28 05:31:48 +00002251 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002252 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2253 if (isVarArg && IsWin64) {
2254 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2255 // shadow reg if callee is a varargs function.
2256 unsigned ShadowReg = 0;
2257 switch (VA.getLocReg()) {
2258 case X86::XMM0: ShadowReg = X86::RCX; break;
2259 case X86::XMM1: ShadowReg = X86::RDX; break;
2260 case X86::XMM2: ShadowReg = X86::R8; break;
2261 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002262 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002263 if (ShadowReg)
2264 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002265 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002266 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002267 assert(VA.isMemLoc());
2268 if (StackPtr.getNode() == 0)
2269 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2270 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2271 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002272 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002273 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002274
Evan Cheng32fe1032006-05-25 00:59:30 +00002275 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002276 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002277 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002278
Evan Cheng347d5f72006-04-28 21:29:37 +00002279 // Build a sequence of copy-to-reg nodes chained together with token chain
2280 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002281 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002282 // Tail call byval lowering might overwrite argument registers so in case of
2283 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002284 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002285 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002286 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002287 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002288 InFlag = Chain.getValue(1);
2289 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002290
Chris Lattner88e1fd52009-07-09 04:24:46 +00002291 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002292 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2293 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002295 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2296 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002297 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002298 InFlag);
2299 InFlag = Chain.getValue(1);
2300 } else {
2301 // If we are tail calling and generating PIC/GOT style code load the
2302 // address of the callee into ECX. The value in ecx is used as target of
2303 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2304 // for tail calls on PIC/GOT architectures. Normally we would just put the
2305 // address of GOT into ebx and then call target@PLT. But for tail calls
2306 // ebx would be restored (since ebx is callee saved) before jumping to the
2307 // target@PLT.
2308
2309 // Note: The actual moving to ECX is done further down.
2310 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2311 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2312 !G->getGlobal()->hasProtectedVisibility())
2313 Callee = LowerGlobalAddress(Callee, DAG);
2314 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002315 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002316 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002317 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002318
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002319 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002320 // From AMD64 ABI document:
2321 // For calls that may call functions that use varargs or stdargs
2322 // (prototype-less calls or calls to functions containing ellipsis (...) in
2323 // the declaration) %al is used as hidden argument to specify the number
2324 // of SSE registers used. The contents of %al do not need to match exactly
2325 // the number of registers, but must be an ubound on the number of SSE
2326 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002327
Gordon Henriksen86737662008-01-05 16:56:59 +00002328 // Count the number of XMM registers allocated.
2329 static const unsigned XMMArgRegs[] = {
2330 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2331 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2332 };
2333 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002334 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002335 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002336
Dale Johannesendd64c412009-02-04 00:33:20 +00002337 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002338 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002339 InFlag = Chain.getValue(1);
2340 }
2341
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002342
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002343 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002344 if (isTailCall) {
2345 // Force all the incoming stack arguments to be loaded from the stack
2346 // before any new outgoing arguments are stored to the stack, because the
2347 // outgoing stack slots may alias the incoming argument stack slots, and
2348 // the alias isn't otherwise explicit. This is slightly more conservative
2349 // than necessary, because it means that each store effectively depends
2350 // on every argument instead of just those arguments it would clobber.
2351 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2352
Dan Gohman475871a2008-07-27 21:46:04 +00002353 SmallVector<SDValue, 8> MemOpChains2;
2354 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002355 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002356 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002357 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002358 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002359 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2360 CCValAssign &VA = ArgLocs[i];
2361 if (VA.isRegLoc())
2362 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002363 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002364 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002365 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002366 // Create frame index.
2367 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002368 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002369 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002370 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002371
Duncan Sands276dcbd2008-03-21 09:14:45 +00002372 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002373 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002374 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002375 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002376 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002377 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002378 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002379
Dan Gohman98ca4f22009-08-05 01:29:28 +00002380 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2381 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002382 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002383 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002384 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002385 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002386 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002387 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002388 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002389 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002390 }
2391 }
2392
2393 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002394 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002395 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002396
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002397 // Copy arguments to their registers.
2398 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002399 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002400 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002401 InFlag = Chain.getValue(1);
2402 }
Dan Gohman475871a2008-07-27 21:46:04 +00002403 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002404
Gordon Henriksen86737662008-01-05 16:56:59 +00002405 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002406 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002407 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002408 }
2409
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002410 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2411 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2412 // In the 64-bit large code model, we have to make all calls
2413 // through a register, since the call instruction's 32-bit
2414 // pc-relative offset may not be large enough to hold the whole
2415 // address.
2416 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002417 // If the callee is a GlobalAddress node (quite common, every direct call
2418 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2419 // it.
2420
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002421 // We should use extra load for direct calls to dllimported functions in
2422 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002423 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002424 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002425 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002426 bool ExtraLoad = false;
2427 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002428
Chris Lattner48a7d022009-07-09 05:02:21 +00002429 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2430 // external symbols most go through the PLT in PIC mode. If the symbol
2431 // has hidden or protected visibility, or if it is static or local, then
2432 // we don't need to use the PLT - we can directly call it.
2433 if (Subtarget->isTargetELF() &&
2434 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002435 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002436 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002437 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002438 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002439 (!Subtarget->getTargetTriple().isMacOSX() ||
2440 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002441 // PC-relative references to external symbols should go through $stub,
2442 // unless we're building with the leopard linker or later, which
2443 // automatically synthesizes these stubs.
2444 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002445 } else if (Subtarget->isPICStyleRIPRel() &&
2446 isa<Function>(GV) &&
2447 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2448 // If the function is marked as non-lazy, generate an indirect call
2449 // which loads from the GOT directly. This avoids runtime overhead
2450 // at the cost of eager binding (and one extra byte of encoding).
2451 OpFlags = X86II::MO_GOTPCREL;
2452 WrapperKind = X86ISD::WrapperRIP;
2453 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002454 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002455
Devang Patel0d881da2010-07-06 22:08:15 +00002456 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002458
2459 // Add a wrapper if needed.
2460 if (WrapperKind != ISD::DELETED_NODE)
2461 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2462 // Add extra indirection if needed.
2463 if (ExtraLoad)
2464 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2465 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002466 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002467 }
Bill Wendling056292f2008-09-16 21:48:12 +00002468 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002469 unsigned char OpFlags = 0;
2470
Evan Cheng1bf891a2010-12-01 22:59:46 +00002471 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2472 // external symbols should go through the PLT.
2473 if (Subtarget->isTargetELF() &&
2474 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2475 OpFlags = X86II::MO_PLT;
2476 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002477 (!Subtarget->getTargetTriple().isMacOSX() ||
2478 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002479 // PC-relative references to external symbols should go through $stub,
2480 // unless we're building with the leopard linker or later, which
2481 // automatically synthesizes these stubs.
2482 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002483 }
Eric Christopherfd179292009-08-27 18:07:15 +00002484
Chris Lattner48a7d022009-07-09 05:02:21 +00002485 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2486 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002487 }
2488
Chris Lattnerd96d0722007-02-25 06:40:16 +00002489 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002490 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002491 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002492
Evan Chengf22f9b32010-02-06 03:28:46 +00002493 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002494 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2495 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002496 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002497 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002498
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002499 Ops.push_back(Chain);
2500 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002501
Dan Gohman98ca4f22009-08-05 01:29:28 +00002502 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002503 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002504
Gordon Henriksen86737662008-01-05 16:56:59 +00002505 // Add argument registers to the end of the list so that they are known live
2506 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002507 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2508 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2509 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002510
Evan Cheng586ccac2008-03-18 23:36:35 +00002511 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002512 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002513 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2514
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002515 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002516 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002518
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002519 // Experimental: Add a register mask operand representing the call-preserved
2520 // registers.
2521 if (UseRegMask) {
2522 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2523 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2524 Ops.push_back(DAG.getRegisterMask(Mask));
2525 }
2526
Gabor Greifba36cb52008-08-28 21:40:38 +00002527 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002528 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002529
Dan Gohman98ca4f22009-08-05 01:29:28 +00002530 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002531 // We used to do:
2532 //// If this is the first return lowered for this function, add the regs
2533 //// to the liveout set for the function.
2534 // This isn't right, although it's probably harmless on x86; liveouts
2535 // should be computed from returns not tail calls. Consider a void
2536 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002537 return DAG.getNode(X86ISD::TC_RETURN, dl,
2538 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002539 }
2540
Dale Johannesenace16102009-02-03 19:33:06 +00002541 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002542 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002543
Chris Lattner2d297092006-05-23 18:50:38 +00002544 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002545 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002546 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2547 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002548 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002549 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2550 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002551 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002552 // pops the hidden struct pointer, so we have to push it back.
2553 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002554 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002555 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002556 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002557 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002558
Gordon Henriksenae636f82008-01-03 16:47:34 +00002559 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002560 if (!IsSibcall) {
2561 Chain = DAG.getCALLSEQ_END(Chain,
2562 DAG.getIntPtrConstant(NumBytes, true),
2563 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2564 true),
2565 InFlag);
2566 InFlag = Chain.getValue(1);
2567 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002568
Chris Lattner3085e152007-02-25 08:59:22 +00002569 // Handle result values, copying them out of physregs into vregs that we
2570 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002571 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2572 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002573}
2574
Evan Cheng25ab6902006-09-08 06:48:29 +00002575
2576//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002577// Fast Calling Convention (tail call) implementation
2578//===----------------------------------------------------------------------===//
2579
2580// Like std call, callee cleans arguments, convention except that ECX is
2581// reserved for storing the tail called function address. Only 2 registers are
2582// free for argument passing (inreg). Tail call optimization is performed
2583// provided:
2584// * tailcallopt is enabled
2585// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002586// On X86_64 architecture with GOT-style position independent code only local
2587// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002588// To keep the stack aligned according to platform abi the function
2589// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2590// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002591// If a tail called function callee has more arguments than the caller the
2592// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002593// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002594// original REtADDR, but before the saved framepointer or the spilled registers
2595// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2596// stack layout:
2597// arg1
2598// arg2
2599// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002600// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002601// move area ]
2602// (possible EBP)
2603// ESI
2604// EDI
2605// local1 ..
2606
2607/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2608/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002609unsigned
2610X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2611 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002612 MachineFunction &MF = DAG.getMachineFunction();
2613 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002614 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002615 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002616 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002617 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002618 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002619 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2620 // Number smaller than 12 so just add the difference.
2621 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2622 } else {
2623 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002624 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002625 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002626 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002627 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002628}
2629
Evan Cheng5f941932010-02-05 02:21:12 +00002630/// MatchingStackOffset - Return true if the given stack call argument is
2631/// already available in the same position (relatively) of the caller's
2632/// incoming argument stack.
2633static
2634bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2635 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2636 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002637 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2638 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002639 if (Arg.getOpcode() == ISD::CopyFromReg) {
2640 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002641 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002642 return false;
2643 MachineInstr *Def = MRI->getVRegDef(VR);
2644 if (!Def)
2645 return false;
2646 if (!Flags.isByVal()) {
2647 if (!TII->isLoadFromStackSlot(Def, FI))
2648 return false;
2649 } else {
2650 unsigned Opcode = Def->getOpcode();
2651 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2652 Def->getOperand(1).isFI()) {
2653 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002654 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002655 } else
2656 return false;
2657 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002658 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2659 if (Flags.isByVal())
2660 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002661 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002662 // define @foo(%struct.X* %A) {
2663 // tail call @bar(%struct.X* byval %A)
2664 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002665 return false;
2666 SDValue Ptr = Ld->getBasePtr();
2667 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2668 if (!FINode)
2669 return false;
2670 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002671 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002672 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002673 FI = FINode->getIndex();
2674 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002675 } else
2676 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002677
Evan Cheng4cae1332010-03-05 08:38:04 +00002678 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002679 if (!MFI->isFixedObjectIndex(FI))
2680 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002681 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002682}
2683
Dan Gohman98ca4f22009-08-05 01:29:28 +00002684/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2685/// for tail call optimization. Targets which want to do tail call
2686/// optimization should implement this function.
2687bool
2688X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002689 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002690 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002691 bool isCalleeStructRet,
2692 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002693 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002694 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002695 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002696 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002697 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002698 CalleeCC != CallingConv::C)
2699 return false;
2700
Evan Cheng7096ae42010-01-29 06:45:59 +00002701 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002702 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002703 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002704 CallingConv::ID CallerCC = CallerF->getCallingConv();
2705 bool CCMatch = CallerCC == CalleeCC;
2706
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002707 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002708 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002709 return true;
2710 return false;
2711 }
2712
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002713 // Look for obvious safe cases to perform tail call optimization that do not
2714 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002715
Evan Cheng2c12cb42010-03-26 16:26:03 +00002716 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2717 // emit a special epilogue.
2718 if (RegInfo->needsStackRealignment(MF))
2719 return false;
2720
Evan Chenga375d472010-03-15 18:54:48 +00002721 // Also avoid sibcall optimization if either caller or callee uses struct
2722 // return semantics.
2723 if (isCalleeStructRet || isCallerStructRet)
2724 return false;
2725
Chad Rosier2416da32011-06-24 21:15:36 +00002726 // An stdcall caller is expected to clean up its arguments; the callee
2727 // isn't going to do that.
2728 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2729 return false;
2730
Chad Rosier871f6642011-05-18 19:59:50 +00002731 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002732 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002733 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002734
2735 // Optimizing for varargs on Win64 is unlikely to be safe without
2736 // additional testing.
2737 if (Subtarget->isTargetWin64())
2738 return false;
2739
Chad Rosier871f6642011-05-18 19:59:50 +00002740 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002741 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2742 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002743
Chad Rosier871f6642011-05-18 19:59:50 +00002744 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2745 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2746 if (!ArgLocs[i].isRegLoc())
2747 return false;
2748 }
2749
Chad Rosier30450e82011-12-22 22:35:21 +00002750 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2751 // stack. Therefore, if it's not used by the call it is not safe to optimize
2752 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002753 bool Unused = false;
2754 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2755 if (!Ins[i].Used) {
2756 Unused = true;
2757 break;
2758 }
2759 }
2760 if (Unused) {
2761 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002762 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2763 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002764 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002765 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002766 CCValAssign &VA = RVLocs[i];
2767 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2768 return false;
2769 }
2770 }
2771
Evan Cheng13617962010-04-30 01:12:32 +00002772 // If the calling conventions do not match, then we'd better make sure the
2773 // results are returned in the same way as what the caller expects.
2774 if (!CCMatch) {
2775 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002776 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2777 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002778 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2779
2780 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002781 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2782 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002783 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2784
2785 if (RVLocs1.size() != RVLocs2.size())
2786 return false;
2787 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2788 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2789 return false;
2790 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2791 return false;
2792 if (RVLocs1[i].isRegLoc()) {
2793 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2794 return false;
2795 } else {
2796 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2797 return false;
2798 }
2799 }
2800 }
2801
Evan Chenga6bff982010-01-30 01:22:00 +00002802 // If the callee takes no arguments then go on to check the results of the
2803 // call.
2804 if (!Outs.empty()) {
2805 // Check if stack adjustment is needed. For now, do not do this if any
2806 // argument is passed on the stack.
2807 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002808 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2809 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002810
2811 // Allocate shadow area for Win64
2812 if (Subtarget->isTargetWin64()) {
2813 CCInfo.AllocateStack(32, 8);
2814 }
2815
Duncan Sands45907662010-10-31 13:21:44 +00002816 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002817 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002818 MachineFunction &MF = DAG.getMachineFunction();
2819 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2820 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002821
2822 // Check if the arguments are already laid out in the right way as
2823 // the caller's fixed stack objects.
2824 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002825 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2826 const X86InstrInfo *TII =
2827 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002828 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2829 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002830 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002831 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002832 if (VA.getLocInfo() == CCValAssign::Indirect)
2833 return false;
2834 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002835 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2836 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002837 return false;
2838 }
2839 }
2840 }
Evan Cheng9c044672010-05-29 01:35:22 +00002841
2842 // If the tailcall address may be in a register, then make sure it's
2843 // possible to register allocate for it. In 32-bit, the call address can
2844 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002845 // callee-saved registers are restored. These happen to be the same
2846 // registers used to pass 'inreg' arguments so watch out for those.
2847 if (!Subtarget->is64Bit() &&
2848 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002849 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002850 unsigned NumInRegs = 0;
2851 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2852 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002853 if (!VA.isRegLoc())
2854 continue;
2855 unsigned Reg = VA.getLocReg();
2856 switch (Reg) {
2857 default: break;
2858 case X86::EAX: case X86::EDX: case X86::ECX:
2859 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002860 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002861 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002862 }
2863 }
2864 }
Evan Chenga6bff982010-01-30 01:22:00 +00002865 }
Evan Chengb1712452010-01-27 06:25:16 +00002866
Evan Cheng86809cc2010-02-03 03:28:02 +00002867 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002868}
2869
Dan Gohman3df24e62008-09-03 23:12:08 +00002870FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002871X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2872 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002873}
2874
2875
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002876//===----------------------------------------------------------------------===//
2877// Other Lowering Hooks
2878//===----------------------------------------------------------------------===//
2879
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002880static bool MayFoldLoad(SDValue Op) {
2881 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2882}
2883
2884static bool MayFoldIntoStore(SDValue Op) {
2885 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2886}
2887
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002888static bool isTargetShuffle(unsigned Opcode) {
2889 switch(Opcode) {
2890 default: return false;
2891 case X86ISD::PSHUFD:
2892 case X86ISD::PSHUFHW:
2893 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002894 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002895 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002896 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002897 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002898 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002899 case X86ISD::MOVLPS:
2900 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002901 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002902 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002903 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002904 case X86ISD::MOVSS:
2905 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002906 case X86ISD::UNPCKL:
2907 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002908 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002909 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002910 return true;
2911 }
2912 return false;
2913}
2914
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002915static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002916 SDValue V1, SelectionDAG &DAG) {
2917 switch(Opc) {
2918 default: llvm_unreachable("Unknown x86 shuffle node");
2919 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002920 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002921 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002922 return DAG.getNode(Opc, dl, VT, V1);
2923 }
2924
2925 return SDValue();
2926}
2927
2928static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002929 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002930 switch(Opc) {
2931 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002932 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002933 case X86ISD::PSHUFHW:
2934 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002935 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002936 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2937 }
2938
2939 return SDValue();
2940}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002941
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002942static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2943 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2944 switch(Opc) {
2945 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002946 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002947 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002948 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002949 return DAG.getNode(Opc, dl, VT, V1, V2,
2950 DAG.getConstant(TargetMask, MVT::i8));
2951 }
2952 return SDValue();
2953}
2954
2955static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2956 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2957 switch(Opc) {
2958 default: llvm_unreachable("Unknown x86 shuffle node");
2959 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002960 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002961 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002962 case X86ISD::MOVLPS:
2963 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002964 case X86ISD::MOVSS:
2965 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002966 case X86ISD::UNPCKL:
2967 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002968 return DAG.getNode(Opc, dl, VT, V1, V2);
2969 }
2970 return SDValue();
2971}
2972
Dan Gohmand858e902010-04-17 15:26:15 +00002973SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002974 MachineFunction &MF = DAG.getMachineFunction();
2975 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2976 int ReturnAddrIndex = FuncInfo->getRAIndex();
2977
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002978 if (ReturnAddrIndex == 0) {
2979 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002980 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002981 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002982 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002983 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002984 }
2985
Evan Cheng25ab6902006-09-08 06:48:29 +00002986 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002987}
2988
2989
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002990bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2991 bool hasSymbolicDisplacement) {
2992 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002993 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002994 return false;
2995
2996 // If we don't have a symbolic displacement - we don't have any extra
2997 // restrictions.
2998 if (!hasSymbolicDisplacement)
2999 return true;
3000
3001 // FIXME: Some tweaks might be needed for medium code model.
3002 if (M != CodeModel::Small && M != CodeModel::Kernel)
3003 return false;
3004
3005 // For small code model we assume that latest object is 16MB before end of 31
3006 // bits boundary. We may also accept pretty large negative constants knowing
3007 // that all objects are in the positive half of address space.
3008 if (M == CodeModel::Small && Offset < 16*1024*1024)
3009 return true;
3010
3011 // For kernel code model we know that all object resist in the negative half
3012 // of 32bits address space. We may not accept negative offsets, since they may
3013 // be just off and we may accept pretty large positive ones.
3014 if (M == CodeModel::Kernel && Offset > 0)
3015 return true;
3016
3017 return false;
3018}
3019
Evan Chengef41ff62011-06-23 17:54:54 +00003020/// isCalleePop - Determines whether the callee is required to pop its
3021/// own arguments. Callee pop is necessary to support tail calls.
3022bool X86::isCalleePop(CallingConv::ID CallingConv,
3023 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3024 if (IsVarArg)
3025 return false;
3026
3027 switch (CallingConv) {
3028 default:
3029 return false;
3030 case CallingConv::X86_StdCall:
3031 return !is64Bit;
3032 case CallingConv::X86_FastCall:
3033 return !is64Bit;
3034 case CallingConv::X86_ThisCall:
3035 return !is64Bit;
3036 case CallingConv::Fast:
3037 return TailCallOpt;
3038 case CallingConv::GHC:
3039 return TailCallOpt;
3040 }
3041}
3042
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003043/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3044/// specific condition code, returning the condition code and the LHS/RHS of the
3045/// comparison to make.
3046static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3047 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003048 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003049 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3050 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3051 // X > -1 -> X == 0, jump !sign.
3052 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003053 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003054 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3055 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003056 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003057 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003058 // X < 1 -> X <= 0
3059 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003060 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003061 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003062 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003063
Evan Chengd9558e02006-01-06 00:43:03 +00003064 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003065 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003066 case ISD::SETEQ: return X86::COND_E;
3067 case ISD::SETGT: return X86::COND_G;
3068 case ISD::SETGE: return X86::COND_GE;
3069 case ISD::SETLT: return X86::COND_L;
3070 case ISD::SETLE: return X86::COND_LE;
3071 case ISD::SETNE: return X86::COND_NE;
3072 case ISD::SETULT: return X86::COND_B;
3073 case ISD::SETUGT: return X86::COND_A;
3074 case ISD::SETULE: return X86::COND_BE;
3075 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003076 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003077 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003078
Chris Lattner4c78e022008-12-23 23:42:27 +00003079 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003080
Chris Lattner4c78e022008-12-23 23:42:27 +00003081 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003082 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3083 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003084 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3085 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003086 }
3087
Chris Lattner4c78e022008-12-23 23:42:27 +00003088 switch (SetCCOpcode) {
3089 default: break;
3090 case ISD::SETOLT:
3091 case ISD::SETOLE:
3092 case ISD::SETUGT:
3093 case ISD::SETUGE:
3094 std::swap(LHS, RHS);
3095 break;
3096 }
3097
3098 // On a floating point condition, the flags are set as follows:
3099 // ZF PF CF op
3100 // 0 | 0 | 0 | X > Y
3101 // 0 | 0 | 1 | X < Y
3102 // 1 | 0 | 0 | X == Y
3103 // 1 | 1 | 1 | unordered
3104 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003105 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003106 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003107 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003108 case ISD::SETOLT: // flipped
3109 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003110 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003111 case ISD::SETOLE: // flipped
3112 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003113 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003114 case ISD::SETUGT: // flipped
3115 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003116 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003117 case ISD::SETUGE: // flipped
3118 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003119 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003120 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003121 case ISD::SETNE: return X86::COND_NE;
3122 case ISD::SETUO: return X86::COND_P;
3123 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003124 case ISD::SETOEQ:
3125 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003126 }
Evan Chengd9558e02006-01-06 00:43:03 +00003127}
3128
Evan Cheng4a460802006-01-11 00:33:36 +00003129/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3130/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003131/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003132static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003133 switch (X86CC) {
3134 default:
3135 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003136 case X86::COND_B:
3137 case X86::COND_BE:
3138 case X86::COND_E:
3139 case X86::COND_P:
3140 case X86::COND_A:
3141 case X86::COND_AE:
3142 case X86::COND_NE:
3143 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003144 return true;
3145 }
3146}
3147
Evan Chengeb2f9692009-10-27 19:56:55 +00003148/// isFPImmLegal - Returns true if the target can instruction select the
3149/// specified FP immediate natively. If false, the legalizer will
3150/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003151bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003152 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3153 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3154 return true;
3155 }
3156 return false;
3157}
3158
Nate Begeman9008ca62009-04-27 18:41:29 +00003159/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3160/// the specified range (L, H].
3161static bool isUndefOrInRange(int Val, int Low, int Hi) {
3162 return (Val < 0) || (Val >= Low && Val < Hi);
3163}
3164
3165/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3166/// specified value.
3167static bool isUndefOrEqual(int Val, int CmpVal) {
3168 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003169 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003170 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003171}
3172
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003173/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3174/// from position Pos and ending in Pos+Size, falls within the specified
3175/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003176static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003177 int Pos, int Size, int Low) {
3178 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3179 if (!isUndefOrEqual(Mask[i], Low))
3180 return false;
3181 return true;
3182}
3183
Nate Begeman9008ca62009-04-27 18:41:29 +00003184/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3185/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3186/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003187static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003188 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003190 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003191 return (Mask[0] < 2 && Mask[1] < 2);
3192 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003193}
3194
Nate Begeman9008ca62009-04-27 18:41:29 +00003195bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003196 return ::isPSHUFDMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003197}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003198
Nate Begeman9008ca62009-04-27 18:41:29 +00003199/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3200/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003201static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003202 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003203 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003204
Nate Begeman9008ca62009-04-27 18:41:29 +00003205 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003206 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3207 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003208
Evan Cheng506d3df2006-03-29 23:07:14 +00003209 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003210 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003211 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003212 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003213
Evan Cheng506d3df2006-03-29 23:07:14 +00003214 return true;
3215}
3216
Nate Begeman9008ca62009-04-27 18:41:29 +00003217bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003218 return ::isPSHUFHWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003219}
Evan Cheng506d3df2006-03-29 23:07:14 +00003220
Nate Begeman9008ca62009-04-27 18:41:29 +00003221/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3222/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003223static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003224 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003225 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003226
Rafael Espindola15684b22009-04-24 12:40:33 +00003227 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003228 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3229 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003230
Rafael Espindola15684b22009-04-24 12:40:33 +00003231 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003232 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003233 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003234 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003235
Rafael Espindola15684b22009-04-24 12:40:33 +00003236 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003237}
3238
Nate Begeman9008ca62009-04-27 18:41:29 +00003239bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003240 return ::isPSHUFLWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003241}
3242
Nate Begemana09008b2009-10-19 02:17:23 +00003243/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3244/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003245static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3246 const X86Subtarget *Subtarget) {
3247 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3248 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003249 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003250
Craig Topper0e2037b2012-01-20 05:53:00 +00003251 unsigned NumElts = VT.getVectorNumElements();
3252 unsigned NumLanes = VT.getSizeInBits()/128;
3253 unsigned NumLaneElts = NumElts/NumLanes;
3254
3255 // Do not handle 64-bit element shuffles with palignr.
3256 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003257 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003258
Craig Topper0e2037b2012-01-20 05:53:00 +00003259 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3260 unsigned i;
3261 for (i = 0; i != NumLaneElts; ++i) {
3262 if (Mask[i+l] >= 0)
3263 break;
3264 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003265
Craig Topper0e2037b2012-01-20 05:53:00 +00003266 // Lane is all undef, go to next lane
3267 if (i == NumLaneElts)
3268 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003269
Craig Topper0e2037b2012-01-20 05:53:00 +00003270 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003271
Craig Topper0e2037b2012-01-20 05:53:00 +00003272 // Make sure its in this lane in one of the sources
3273 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3274 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003275 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003276
3277 // If not lane 0, then we must match lane 0
3278 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3279 return false;
3280
3281 // Correct second source to be contiguous with first source
3282 if (Start >= (int)NumElts)
3283 Start -= NumElts - NumLaneElts;
3284
3285 // Make sure we're shifting in the right direction.
3286 if (Start <= (int)(i+l))
3287 return false;
3288
3289 Start -= i;
3290
3291 // Check the rest of the elements to see if they are consecutive.
3292 for (++i; i != NumLaneElts; ++i) {
3293 int Idx = Mask[i+l];
3294
3295 // Make sure its in this lane
3296 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3297 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3298 return false;
3299
3300 // If not lane 0, then we must match lane 0
3301 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3302 return false;
3303
3304 if (Idx >= (int)NumElts)
3305 Idx -= NumElts - NumLaneElts;
3306
3307 if (!isUndefOrEqual(Idx, Start+i))
3308 return false;
3309
3310 }
Nate Begemana09008b2009-10-19 02:17:23 +00003311 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003312
Nate Begemana09008b2009-10-19 02:17:23 +00003313 return true;
3314}
3315
Craig Topper1a7700a2012-01-19 08:19:12 +00003316/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3317/// the two vector operands have swapped position.
3318static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3319 unsigned NumElems) {
3320 for (unsigned i = 0; i != NumElems; ++i) {
3321 int idx = Mask[i];
3322 if (idx < 0)
3323 continue;
3324 else if (idx < (int)NumElems)
3325 Mask[i] = idx + NumElems;
3326 else
3327 Mask[i] = idx - NumElems;
3328 }
3329}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003330
Craig Topper1a7700a2012-01-19 08:19:12 +00003331/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3332/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3333/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3334/// reverse of what x86 shuffles want.
3335static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3336 bool Commuted = false) {
3337 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003338 return false;
3339
Craig Topper1a7700a2012-01-19 08:19:12 +00003340 unsigned NumElems = VT.getVectorNumElements();
3341 unsigned NumLanes = VT.getSizeInBits()/128;
3342 unsigned NumLaneElems = NumElems/NumLanes;
3343
3344 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003345 return false;
3346
3347 // VSHUFPSY divides the resulting vector into 4 chunks.
3348 // The sources are also splitted into 4 chunks, and each destination
3349 // chunk must come from a different source chunk.
3350 //
3351 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3352 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3353 //
3354 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3355 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3356 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003357 // VSHUFPDY divides the resulting vector into 4 chunks.
3358 // The sources are also splitted into 4 chunks, and each destination
3359 // chunk must come from a different source chunk.
3360 //
3361 // SRC1 => X3 X2 X1 X0
3362 // SRC2 => Y3 Y2 Y1 Y0
3363 //
3364 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3365 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003366 unsigned HalfLaneElems = NumLaneElems/2;
3367 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3368 for (unsigned i = 0; i != NumLaneElems; ++i) {
3369 int Idx = Mask[i+l];
3370 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3371 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3372 return false;
3373 // For VSHUFPSY, the mask of the second half must be the same as the
3374 // first but with the appropriate offsets. This works in the same way as
3375 // VPERMILPS works with masks.
3376 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3377 continue;
3378 if (!isUndefOrEqual(Idx, Mask[i]+l))
3379 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003380 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003381 }
3382
3383 return true;
3384}
3385
Craig Topper1a7700a2012-01-19 08:19:12 +00003386bool X86::isSHUFPMask(ShuffleVectorSDNode *N, bool HasAVX) {
3387 return ::isSHUFPMask(N->getMask(), N->getValueType(0), HasAVX);
Evan Cheng39623da2006-04-20 08:58:49 +00003388}
3389
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003390/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3391/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003392bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003393 EVT VT = N->getValueType(0);
3394 unsigned NumElems = VT.getVectorNumElements();
3395
3396 if (VT.getSizeInBits() != 128)
3397 return false;
3398
3399 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003400 return false;
3401
Evan Cheng2064a2b2006-03-28 06:50:32 +00003402 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003403 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3404 isUndefOrEqual(N->getMaskElt(1), 7) &&
3405 isUndefOrEqual(N->getMaskElt(2), 2) &&
3406 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003407}
3408
Nate Begeman0b10b912009-11-07 23:17:15 +00003409/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3410/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3411/// <2, 3, 2, 3>
3412bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003413 EVT VT = N->getValueType(0);
3414 unsigned NumElems = VT.getVectorNumElements();
3415
3416 if (VT.getSizeInBits() != 128)
3417 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003418
Nate Begeman0b10b912009-11-07 23:17:15 +00003419 if (NumElems != 4)
3420 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003421
Nate Begeman0b10b912009-11-07 23:17:15 +00003422 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003423 isUndefOrEqual(N->getMaskElt(1), 3) &&
3424 isUndefOrEqual(N->getMaskElt(2), 2) &&
3425 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003426}
3427
Evan Cheng5ced1d82006-04-06 23:23:56 +00003428/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3429/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003430bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003431 EVT VT = N->getValueType(0);
3432
3433 if (VT.getSizeInBits() != 128)
3434 return false;
3435
Nate Begeman9008ca62009-04-27 18:41:29 +00003436 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003437
Evan Cheng5ced1d82006-04-06 23:23:56 +00003438 if (NumElems != 2 && NumElems != 4)
3439 return false;
3440
Evan Chengc5cdff22006-04-07 21:53:05 +00003441 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003442 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003443 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003444
Evan Chengc5cdff22006-04-07 21:53:05 +00003445 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003446 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003447 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003448
3449 return true;
3450}
3451
Nate Begeman0b10b912009-11-07 23:17:15 +00003452/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3453/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3454bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003455 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003456
David Greenea20244d2011-03-02 17:23:43 +00003457 if ((NumElems != 2 && NumElems != 4)
3458 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003459 return false;
3460
Evan Chengc5cdff22006-04-07 21:53:05 +00003461 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003462 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003463 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003464
Nate Begeman9008ca62009-04-27 18:41:29 +00003465 for (unsigned i = 0; i < NumElems/2; ++i)
3466 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003467 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003468
3469 return true;
3470}
3471
Evan Cheng0038e592006-03-28 00:39:58 +00003472/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3473/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003474static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003475 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003476 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003477
3478 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3479 "Unsupported vector type for unpckh");
3480
Craig Topper6347e862011-11-21 06:57:39 +00003481 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003482 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003483 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003484
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003485 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3486 // independently on 128-bit lanes.
3487 unsigned NumLanes = VT.getSizeInBits()/128;
3488 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003489
Craig Topper94438ba2011-12-16 08:06:31 +00003490 for (unsigned l = 0; l != NumLanes; ++l) {
3491 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3492 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003493 i += 2, ++j) {
3494 int BitI = Mask[i];
3495 int BitI1 = Mask[i+1];
3496 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003497 return false;
David Greenea20244d2011-03-02 17:23:43 +00003498 if (V2IsSplat) {
3499 if (!isUndefOrEqual(BitI1, NumElts))
3500 return false;
3501 } else {
3502 if (!isUndefOrEqual(BitI1, j + NumElts))
3503 return false;
3504 }
Evan Cheng39623da2006-04-20 08:58:49 +00003505 }
Evan Cheng0038e592006-03-28 00:39:58 +00003506 }
David Greenea20244d2011-03-02 17:23:43 +00003507
Evan Cheng0038e592006-03-28 00:39:58 +00003508 return true;
3509}
3510
Craig Topper6347e862011-11-21 06:57:39 +00003511bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003512 return ::isUNPCKLMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003513}
3514
Evan Cheng4fcb9222006-03-28 02:43:26 +00003515/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3516/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003517static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003518 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003519 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003520
3521 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3522 "Unsupported vector type for unpckh");
3523
Craig Topper6347e862011-11-21 06:57:39 +00003524 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003525 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003526 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003527
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003528 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3529 // independently on 128-bit lanes.
3530 unsigned NumLanes = VT.getSizeInBits()/128;
3531 unsigned NumLaneElts = NumElts/NumLanes;
3532
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003533 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003534 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3535 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003536 int BitI = Mask[i];
3537 int BitI1 = Mask[i+1];
3538 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003539 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003540 if (V2IsSplat) {
3541 if (isUndefOrEqual(BitI1, NumElts))
3542 return false;
3543 } else {
3544 if (!isUndefOrEqual(BitI1, j+NumElts))
3545 return false;
3546 }
Evan Cheng39623da2006-04-20 08:58:49 +00003547 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003548 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003549 return true;
3550}
3551
Craig Topper6347e862011-11-21 06:57:39 +00003552bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003553 return ::isUNPCKHMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003554}
3555
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003556/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3557/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3558/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003559static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003560 bool HasAVX2) {
3561 unsigned NumElts = VT.getVectorNumElements();
3562
3563 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3564 "Unsupported vector type for unpckh");
3565
3566 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3567 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003568 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003569
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003570 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3571 // FIXME: Need a better way to get rid of this, there's no latency difference
3572 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3573 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003574 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003575 return false;
3576
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003577 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3578 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003579 unsigned NumLanes = VT.getSizeInBits()/128;
3580 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003581
Craig Topper94438ba2011-12-16 08:06:31 +00003582 for (unsigned l = 0; l != NumLanes; ++l) {
3583 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3584 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003585 i += 2, ++j) {
3586 int BitI = Mask[i];
3587 int BitI1 = Mask[i+1];
3588
3589 if (!isUndefOrEqual(BitI, j))
3590 return false;
3591 if (!isUndefOrEqual(BitI1, j))
3592 return false;
3593 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003594 }
David Greenea20244d2011-03-02 17:23:43 +00003595
Rafael Espindola15684b22009-04-24 12:40:33 +00003596 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003597}
3598
Craig Topper94438ba2011-12-16 08:06:31 +00003599bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003600 return ::isUNPCKL_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003601}
3602
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003603/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3604/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3605/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003606static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003607 unsigned NumElts = VT.getVectorNumElements();
3608
3609 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3610 "Unsupported vector type for unpckh");
3611
3612 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3613 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003614 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003615
Craig Topper94438ba2011-12-16 08:06:31 +00003616 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3617 // independently on 128-bit lanes.
3618 unsigned NumLanes = VT.getSizeInBits()/128;
3619 unsigned NumLaneElts = NumElts/NumLanes;
3620
3621 for (unsigned l = 0; l != NumLanes; ++l) {
3622 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3623 i != (l+1)*NumLaneElts; i += 2, ++j) {
3624 int BitI = Mask[i];
3625 int BitI1 = Mask[i+1];
3626 if (!isUndefOrEqual(BitI, j))
3627 return false;
3628 if (!isUndefOrEqual(BitI1, j))
3629 return false;
3630 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003631 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003632 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003633}
3634
Craig Topper94438ba2011-12-16 08:06:31 +00003635bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003636 return ::isUNPCKH_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003637}
3638
Evan Cheng017dcc62006-04-21 01:05:10 +00003639/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3640/// specifies a shuffle of elements that is suitable for input to MOVSS,
3641/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003642static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003643 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003644 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003645 if (VT.getSizeInBits() == 256)
3646 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003647
Craig Topperc612d792012-01-02 09:17:37 +00003648 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003649
Nate Begeman9008ca62009-04-27 18:41:29 +00003650 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003651 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003652
Craig Topperc612d792012-01-02 09:17:37 +00003653 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003654 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003655 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003656
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003657 return true;
3658}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003659
Nate Begeman9008ca62009-04-27 18:41:29 +00003660bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003661 return ::isMOVLMask(N->getMask(), N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003662}
3663
Craig Topper70b883b2011-11-28 10:14:51 +00003664/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003665/// as permutations between 128-bit chunks or halves. As an example: this
3666/// shuffle bellow:
3667/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3668/// The first half comes from the second half of V1 and the second half from the
3669/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003670static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003671 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003672 return false;
3673
3674 // The shuffle result is divided into half A and half B. In total the two
3675 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3676 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003677 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003678 bool MatchA = false, MatchB = false;
3679
3680 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003681 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003682 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3683 MatchA = true;
3684 break;
3685 }
3686 }
3687
3688 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003689 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003690 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3691 MatchB = true;
3692 break;
3693 }
3694 }
3695
3696 return MatchA && MatchB;
3697}
3698
Craig Topper70b883b2011-11-28 10:14:51 +00003699/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3700/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003701static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003702 EVT VT = SVOp->getValueType(0);
3703
Craig Topperc612d792012-01-02 09:17:37 +00003704 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003705
Craig Topperc612d792012-01-02 09:17:37 +00003706 unsigned FstHalf = 0, SndHalf = 0;
3707 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003708 if (SVOp->getMaskElt(i) > 0) {
3709 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3710 break;
3711 }
3712 }
Craig Topperc612d792012-01-02 09:17:37 +00003713 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003714 if (SVOp->getMaskElt(i) > 0) {
3715 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3716 break;
3717 }
3718 }
3719
3720 return (FstHalf | (SndHalf << 4));
3721}
3722
Craig Topper70b883b2011-11-28 10:14:51 +00003723/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003724/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3725/// Note that VPERMIL mask matching is different depending whether theunderlying
3726/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3727/// to the same elements of the low, but to the higher half of the source.
3728/// In VPERMILPD the two lanes could be shuffled independently of each other
3729/// with the same restriction that lanes can't be crossed.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003730static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003731 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003732 return false;
3733
Craig Topperc612d792012-01-02 09:17:37 +00003734 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003735 // Only match 256-bit with 32/64-bit types
3736 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003737 return false;
3738
Craig Topperc612d792012-01-02 09:17:37 +00003739 unsigned NumLanes = VT.getSizeInBits()/128;
3740 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003741 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003742 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003743 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003744 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003745 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003746 continue;
3747 // VPERMILPS handling
3748 if (Mask[i] < 0)
3749 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003750 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003751 return false;
3752 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003753 }
3754
3755 return true;
3756}
3757
Craig Topper70b883b2011-11-28 10:14:51 +00003758/// getShuffleVPERMILPImmediate - Return the appropriate immediate to shuffle
3759/// the specified VECTOR_MASK mask with VPERMILPS/D* instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003760static unsigned getShuffleVPERMILPImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003761 EVT VT = SVOp->getValueType(0);
3762
Craig Topperc612d792012-01-02 09:17:37 +00003763 unsigned NumElts = VT.getVectorNumElements();
3764 unsigned NumLanes = VT.getSizeInBits()/128;
3765 unsigned LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003766
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003767 // Although the mask is equal for both lanes do it twice to get the cases
3768 // where a mask will match because the same mask element is undef on the
3769 // first half but valid on the second. This would get pathological cases
3770 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Craig Topper70b883b2011-11-28 10:14:51 +00003771 unsigned Shift = (LaneSize == 4) ? 2 : 1;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003772 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003773 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topper70b883b2011-11-28 10:14:51 +00003774 int MaskElt = SVOp->getMaskElt(i);
3775 if (MaskElt < 0)
3776 continue;
3777 MaskElt %= LaneSize;
3778 unsigned Shamt = i;
3779 // VPERMILPSY, the mask of the first half must be equal to the second one
3780 if (NumElts == 8) Shamt %= LaneSize;
3781 Mask |= MaskElt << (Shamt*Shift);
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003782 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003783
3784 return Mask;
3785}
3786
Evan Cheng017dcc62006-04-21 01:05:10 +00003787/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3788/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003789/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003790static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003791 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003792 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003793 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003794 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003795
Nate Begeman9008ca62009-04-27 18:41:29 +00003796 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003797 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003798
Craig Topperc612d792012-01-02 09:17:37 +00003799 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003800 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3801 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3802 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003803 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003804
Evan Cheng39623da2006-04-20 08:58:49 +00003805 return true;
3806}
3807
Nate Begeman9008ca62009-04-27 18:41:29 +00003808static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003809 bool V2IsUndef = false) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003810 return isCommutedMOVLMask(N->getMask(), N->getValueType(0),
3811 V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003812}
3813
Evan Chengd9539472006-04-14 21:59:03 +00003814/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3815/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003816/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3817bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3818 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003819 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003820 return false;
3821
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003822 // The second vector must be undef
3823 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3824 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003825
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003826 EVT VT = N->getValueType(0);
3827 unsigned NumElems = VT.getVectorNumElements();
3828
3829 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3830 (VT.getSizeInBits() == 256 && NumElems != 8))
3831 return false;
3832
3833 // "i+1" is the value the indexed mask element must have
3834 for (unsigned i = 0; i < NumElems; i += 2)
3835 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3836 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003837 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003838
3839 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003840}
3841
3842/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3843/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003844/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3845bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3846 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003847 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003848 return false;
3849
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003850 // The second vector must be undef
3851 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3852 return false;
3853
3854 EVT VT = N->getValueType(0);
3855 unsigned NumElems = VT.getVectorNumElements();
3856
3857 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3858 (VT.getSizeInBits() == 256 && NumElems != 8))
3859 return false;
3860
3861 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003862 for (unsigned i = 0; i != NumElems; i += 2)
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003863 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3864 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003865 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003866
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003867 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003868}
3869
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003870/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3871/// specifies a shuffle of elements that is suitable for input to 256-bit
3872/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003873static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003874 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003875
Craig Topperbeabc6c2011-12-05 06:56:46 +00003876 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003877 return false;
3878
Craig Topperc612d792012-01-02 09:17:37 +00003879 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003880 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003881 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003882 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003883 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003884 return false;
3885 return true;
3886}
3887
Evan Cheng0b457f02008-09-25 20:50:48 +00003888/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003889/// specifies a shuffle of elements that is suitable for input to 128-bit
3890/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003891bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003892 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003893
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003894 if (VT.getSizeInBits() != 128)
3895 return false;
3896
Craig Topperc612d792012-01-02 09:17:37 +00003897 unsigned e = VT.getVectorNumElements() / 2;
3898 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003899 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003900 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003901 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003902 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003903 return false;
3904 return true;
3905}
3906
David Greenec38a03e2011-02-03 15:50:00 +00003907/// isVEXTRACTF128Index - Return true if the specified
3908/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3909/// suitable for input to VEXTRACTF128.
3910bool X86::isVEXTRACTF128Index(SDNode *N) {
3911 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3912 return false;
3913
3914 // The index should be aligned on a 128-bit boundary.
3915 uint64_t Index =
3916 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3917
3918 unsigned VL = N->getValueType(0).getVectorNumElements();
3919 unsigned VBits = N->getValueType(0).getSizeInBits();
3920 unsigned ElSize = VBits / VL;
3921 bool Result = (Index * ElSize) % 128 == 0;
3922
3923 return Result;
3924}
3925
David Greeneccacdc12011-02-04 16:08:29 +00003926/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3927/// operand specifies a subvector insert that is suitable for input to
3928/// VINSERTF128.
3929bool X86::isVINSERTF128Index(SDNode *N) {
3930 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3931 return false;
3932
3933 // The index should be aligned on a 128-bit boundary.
3934 uint64_t Index =
3935 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3936
3937 unsigned VL = N->getValueType(0).getVectorNumElements();
3938 unsigned VBits = N->getValueType(0).getSizeInBits();
3939 unsigned ElSize = VBits / VL;
3940 bool Result = (Index * ElSize) % 128 == 0;
3941
3942 return Result;
3943}
3944
Evan Cheng63d33002006-03-22 08:01:21 +00003945/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003946/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003947/// Handles 128-bit and 256-bit.
3948unsigned X86::getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
3949 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003950
Craig Topper1a7700a2012-01-19 08:19:12 +00003951 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3952 "Unsupported vector type for PSHUF/SHUFP");
3953
3954 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3955 // independently on 128-bit lanes.
3956 unsigned NumElts = VT.getVectorNumElements();
3957 unsigned NumLanes = VT.getSizeInBits()/128;
3958 unsigned NumLaneElts = NumElts/NumLanes;
3959
3960 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3961 "Only supports 2 or 4 elements per lane");
3962
3963 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003964 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003965 for (unsigned i = 0; i != NumElts; ++i) {
3966 int Elt = N->getMaskElt(i);
3967 if (Elt < 0) continue;
3968 Elt %= NumLaneElts;
3969 unsigned ShAmt = i << Shift;
3970 if (ShAmt >= 8) ShAmt -= 8;
3971 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003972 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003973
Evan Cheng63d33002006-03-22 08:01:21 +00003974 return Mask;
3975}
3976
Evan Cheng506d3df2006-03-29 23:07:14 +00003977/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003978/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003979unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003980 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003981 unsigned Mask = 0;
3982 // 8 nodes, but we only care about the last 4.
3983 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003984 int Val = SVOp->getMaskElt(i);
3985 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003986 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003987 if (i != 4)
3988 Mask <<= 2;
3989 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003990 return Mask;
3991}
3992
3993/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003994/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003995unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003996 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003997 unsigned Mask = 0;
3998 // 8 nodes, but we only care about the first 4.
3999 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004000 int Val = SVOp->getMaskElt(i);
4001 if (Val >= 0)
4002 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004003 if (i != 0)
4004 Mask <<= 2;
4005 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004006 return Mask;
4007}
4008
Nate Begemana09008b2009-10-19 02:17:23 +00004009/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4010/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004011static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4012 EVT VT = SVOp->getValueType(0);
4013 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004014
Craig Topper0e2037b2012-01-20 05:53:00 +00004015 unsigned NumElts = VT.getVectorNumElements();
4016 unsigned NumLanes = VT.getSizeInBits()/128;
4017 unsigned NumLaneElts = NumElts/NumLanes;
4018
4019 int Val = 0;
4020 unsigned i;
4021 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004022 Val = SVOp->getMaskElt(i);
4023 if (Val >= 0)
4024 break;
4025 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004026 if (Val >= (int)NumElts)
4027 Val -= NumElts - NumLaneElts;
4028
Eli Friedman63f8dde2011-07-25 21:36:45 +00004029 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004030 return (Val - i) * EltSize;
4031}
4032
David Greenec38a03e2011-02-03 15:50:00 +00004033/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4034/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4035/// instructions.
4036unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4037 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4038 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4039
4040 uint64_t Index =
4041 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4042
4043 EVT VecVT = N->getOperand(0).getValueType();
4044 EVT ElVT = VecVT.getVectorElementType();
4045
4046 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004047 return Index / NumElemsPerChunk;
4048}
4049
David Greeneccacdc12011-02-04 16:08:29 +00004050/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4051/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4052/// instructions.
4053unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4054 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4055 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4056
4057 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004058 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004059
4060 EVT VecVT = N->getValueType(0);
4061 EVT ElVT = VecVT.getVectorElementType();
4062
4063 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004064 return Index / NumElemsPerChunk;
4065}
4066
Evan Cheng37b73872009-07-30 08:33:02 +00004067/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4068/// constant +0.0.
4069bool X86::isZeroNode(SDValue Elt) {
4070 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004071 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004072 (isa<ConstantFPSDNode>(Elt) &&
4073 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4074}
4075
Nate Begeman9008ca62009-04-27 18:41:29 +00004076/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4077/// their permute mask.
4078static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4079 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004080 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004081 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004082 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004083
Nate Begeman5a5ca152009-04-29 05:20:52 +00004084 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004085 int idx = SVOp->getMaskElt(i);
4086 if (idx < 0)
4087 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004088 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004089 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004090 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004091 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004092 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004093 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4094 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004095}
4096
Evan Cheng533a0aa2006-04-19 20:35:22 +00004097/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4098/// match movhlps. The lower half elements should come from upper half of
4099/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004100/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004101static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004102 EVT VT = Op->getValueType(0);
4103 if (VT.getSizeInBits() != 128)
4104 return false;
4105 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004106 return false;
4107 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004108 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004109 return false;
4110 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004111 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004112 return false;
4113 return true;
4114}
4115
Evan Cheng5ced1d82006-04-06 23:23:56 +00004116/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004117/// is promoted to a vector. It also returns the LoadSDNode by reference if
4118/// required.
4119static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004120 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4121 return false;
4122 N = N->getOperand(0).getNode();
4123 if (!ISD::isNON_EXTLoad(N))
4124 return false;
4125 if (LD)
4126 *LD = cast<LoadSDNode>(N);
4127 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004128}
4129
Dan Gohman65fd6562011-11-03 21:49:52 +00004130// Test whether the given value is a vector value which will be legalized
4131// into a load.
4132static bool WillBeConstantPoolLoad(SDNode *N) {
4133 if (N->getOpcode() != ISD::BUILD_VECTOR)
4134 return false;
4135
4136 // Check for any non-constant elements.
4137 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4138 switch (N->getOperand(i).getNode()->getOpcode()) {
4139 case ISD::UNDEF:
4140 case ISD::ConstantFP:
4141 case ISD::Constant:
4142 break;
4143 default:
4144 return false;
4145 }
4146
4147 // Vectors of all-zeros and all-ones are materialized with special
4148 // instructions rather than being loaded.
4149 return !ISD::isBuildVectorAllZeros(N) &&
4150 !ISD::isBuildVectorAllOnes(N);
4151}
4152
Evan Cheng533a0aa2006-04-19 20:35:22 +00004153/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4154/// match movlp{s|d}. The lower half elements should come from lower half of
4155/// V1 (and in order), and the upper half elements should come from the upper
4156/// half of V2 (and in order). And since V1 will become the source of the
4157/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004158static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4159 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004160 EVT VT = Op->getValueType(0);
4161 if (VT.getSizeInBits() != 128)
4162 return false;
4163
Evan Cheng466685d2006-10-09 20:57:25 +00004164 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004165 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004166 // Is V2 is a vector load, don't do this transformation. We will try to use
4167 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004168 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004169 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004170
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004171 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004172
Evan Cheng533a0aa2006-04-19 20:35:22 +00004173 if (NumElems != 2 && NumElems != 4)
4174 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004175 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004176 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004177 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004178 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004179 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004180 return false;
4181 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004182}
4183
Evan Cheng39623da2006-04-20 08:58:49 +00004184/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4185/// all the same.
4186static bool isSplatVector(SDNode *N) {
4187 if (N->getOpcode() != ISD::BUILD_VECTOR)
4188 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004189
Dan Gohman475871a2008-07-27 21:46:04 +00004190 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004191 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4192 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004193 return false;
4194 return true;
4195}
4196
Evan Cheng213d2cf2007-05-17 18:45:50 +00004197/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004198/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004199/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004200static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004201 SDValue V1 = N->getOperand(0);
4202 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004203 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4204 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004205 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004206 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004207 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004208 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4209 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004210 if (Opc != ISD::BUILD_VECTOR ||
4211 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004212 return false;
4213 } else if (Idx >= 0) {
4214 unsigned Opc = V1.getOpcode();
4215 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4216 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004217 if (Opc != ISD::BUILD_VECTOR ||
4218 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004219 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004220 }
4221 }
4222 return true;
4223}
4224
4225/// getZeroVector - Returns a vector of specified type with all zero elements.
4226///
Craig Topper12216172012-01-13 08:12:35 +00004227static SDValue getZeroVector(EVT VT, bool HasSSE2, bool HasAVX2,
4228 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004229 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004230
Dale Johannesen0488fb62010-09-30 23:57:10 +00004231 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004232 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004233 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004234 if (VT.getSizeInBits() == 128) { // SSE
Craig Topper1accb7e2012-01-10 06:54:16 +00004235 if (HasSSE2) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004236 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4237 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4238 } else { // SSE1
4239 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4240 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4241 }
4242 } else if (VT.getSizeInBits() == 256) { // AVX
Craig Topper12216172012-01-13 08:12:35 +00004243 if (HasAVX2) { // AVX2
4244 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4245 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4246 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4247 } else {
4248 // 256-bit logic and arithmetic instructions in AVX are all
4249 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4250 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4251 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4252 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4253 }
Evan Chengf0df0312008-05-15 08:39:06 +00004254 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004255 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004256}
4257
Chris Lattner8a594482007-11-25 00:24:49 +00004258/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004259/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4260/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4261/// Then bitcast to their original type, ensuring they get CSE'd.
4262static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4263 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004264 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004265 assert((VT.is128BitVector() || VT.is256BitVector())
4266 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004267
Owen Anderson825b72b2009-08-11 20:47:22 +00004268 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004269 SDValue Vec;
4270 if (VT.getSizeInBits() == 256) {
4271 if (HasAVX2) { // AVX2
4272 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4273 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4274 } else { // AVX
4275 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4276 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4277 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4278 Vec = Insert128BitVector(InsV, Vec,
4279 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4280 }
4281 } else {
4282 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004283 }
4284
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004285 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004286}
4287
Evan Cheng39623da2006-04-20 08:58:49 +00004288/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4289/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004290static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004291 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004292 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004293
Evan Cheng39623da2006-04-20 08:58:49 +00004294 bool Changed = false;
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004295 SmallVector<int, 8> MaskVec(SVOp->getMask().begin(), SVOp->getMask().end());
Eric Christopherfd179292009-08-27 18:07:15 +00004296
Nate Begeman5a5ca152009-04-29 05:20:52 +00004297 for (unsigned i = 0; i != NumElems; ++i) {
4298 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004299 MaskVec[i] = NumElems;
4300 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004301 }
Evan Cheng39623da2006-04-20 08:58:49 +00004302 }
Evan Cheng39623da2006-04-20 08:58:49 +00004303 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004304 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4305 SVOp->getOperand(1), &MaskVec[0]);
4306 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004307}
4308
Evan Cheng017dcc62006-04-21 01:05:10 +00004309/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4310/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004311static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004312 SDValue V2) {
4313 unsigned NumElems = VT.getVectorNumElements();
4314 SmallVector<int, 8> Mask;
4315 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004316 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004317 Mask.push_back(i);
4318 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004319}
4320
Nate Begeman9008ca62009-04-27 18:41:29 +00004321/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004322static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 SDValue V2) {
4324 unsigned NumElems = VT.getVectorNumElements();
4325 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004326 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004327 Mask.push_back(i);
4328 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004329 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004330 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004331}
4332
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004333/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004334static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004335 SDValue V2) {
4336 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004337 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004338 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004339 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004340 Mask.push_back(i + Half);
4341 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004342 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004344}
4345
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004346// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004347// a generic shuffle instruction because the target has no such instructions.
4348// Generate shuffles which repeat i16 and i8 several times until they can be
4349// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004350static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004351 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004352 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004353 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004354
Nate Begeman9008ca62009-04-27 18:41:29 +00004355 while (NumElems > 4) {
4356 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004357 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004358 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004359 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004360 EltNo -= NumElems/2;
4361 }
4362 NumElems >>= 1;
4363 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004364 return V;
4365}
Eric Christopherfd179292009-08-27 18:07:15 +00004366
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004367/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4368static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4369 EVT VT = V.getValueType();
4370 DebugLoc dl = V.getDebugLoc();
4371 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4372 && "Vector size not supported");
4373
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004374 if (VT.getSizeInBits() == 128) {
4375 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004376 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004377 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4378 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004379 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004380 // To use VPERMILPS to splat scalars, the second half of indicies must
4381 // refer to the higher part, which is a duplication of the lower one,
4382 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004383 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4384 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004385
4386 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4387 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4388 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004389 }
4390
4391 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4392}
4393
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004394/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004395static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4396 EVT SrcVT = SV->getValueType(0);
4397 SDValue V1 = SV->getOperand(0);
4398 DebugLoc dl = SV->getDebugLoc();
4399
4400 int EltNo = SV->getSplatIndex();
4401 int NumElems = SrcVT.getVectorNumElements();
4402 unsigned Size = SrcVT.getSizeInBits();
4403
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004404 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4405 "Unknown how to promote splat for type");
4406
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004407 // Extract the 128-bit part containing the splat element and update
4408 // the splat element index when it refers to the higher register.
4409 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004410 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004411 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4412 if (Idx > 0)
4413 EltNo -= NumElems/2;
4414 }
4415
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004416 // All i16 and i8 vector types can't be used directly by a generic shuffle
4417 // instruction because the target has no such instruction. Generate shuffles
4418 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004419 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004420 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004421 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004422 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004423
4424 // Recreate the 256-bit vector and place the same 128-bit vector
4425 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004426 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004427 if (Size == 256) {
4428 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4429 DAG.getConstant(0, MVT::i32), DAG, dl);
4430 V1 = Insert128BitVector(InsV, V1,
4431 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4432 }
4433
4434 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004435}
4436
Evan Chengba05f722006-04-21 23:03:30 +00004437/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004438/// vector of zero or undef vector. This produces a shuffle where the low
4439/// element of V2 is swizzled into the zero/undef vector, landing at element
4440/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004441static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004442 bool IsZero,
4443 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004444 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004445 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004446 SDValue V1 = IsZero
4447 ? getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(), DAG,
4448 V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004449 unsigned NumElems = VT.getVectorNumElements();
4450 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004451 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004452 // If this is the insertion idx, put the low elt of V2 here.
4453 MaskVec.push_back(i == Idx ? NumElems : i);
4454 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004455}
4456
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004457/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4458/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004459static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4460 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004461 if (Depth == 6)
4462 return SDValue(); // Limit search depth.
4463
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004464 SDValue V = SDValue(N, 0);
4465 EVT VT = V.getValueType();
4466 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004467
4468 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4469 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4470 Index = SV->getMaskElt(Index);
4471
4472 if (Index < 0)
4473 return DAG.getUNDEF(VT.getVectorElementType());
4474
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004475 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004476 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004477 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004478 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004479
4480 // Recurse into target specific vector shuffles to find scalars.
4481 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004482 int NumElems = VT.getVectorNumElements();
4483 SmallVector<unsigned, 16> ShuffleMask;
4484 SDValue ImmN;
4485
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004486 switch(Opcode) {
Craig Topperb3982da2011-12-31 23:50:21 +00004487 case X86ISD::SHUFP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004488 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004489 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4490 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004491 break;
Craig Topper34671b82011-12-06 08:21:25 +00004492 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004493 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004494 break;
Craig Topper34671b82011-12-06 08:21:25 +00004495 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004496 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004497 break;
4498 case X86ISD::MOVHLPS:
4499 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4500 break;
4501 case X86ISD::MOVLHPS:
4502 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4503 break;
4504 case X86ISD::PSHUFD:
4505 ImmN = N->getOperand(N->getNumOperands()-1);
4506 DecodePSHUFMask(NumElems,
4507 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4508 ShuffleMask);
4509 break;
4510 case X86ISD::PSHUFHW:
4511 ImmN = N->getOperand(N->getNumOperands()-1);
4512 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4513 ShuffleMask);
4514 break;
4515 case X86ISD::PSHUFLW:
4516 ImmN = N->getOperand(N->getNumOperands()-1);
4517 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4518 ShuffleMask);
4519 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004520 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004521 case X86ISD::MOVSD: {
4522 // The index 0 always comes from the first element of the second source,
4523 // this is why MOVSS and MOVSD are used in the first place. The other
4524 // elements come from the other positions of the first source vector.
4525 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004526 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4527 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004528 }
Craig Topper316cd2a2011-11-30 06:25:25 +00004529 case X86ISD::VPERMILP:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004530 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper316cd2a2011-11-30 06:25:25 +00004531 DecodeVPERMILPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004532 ShuffleMask);
4533 break;
Craig Topperec24e612011-11-30 07:47:51 +00004534 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004535 ImmN = N->getOperand(N->getNumOperands()-1);
4536 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4537 ShuffleMask);
4538 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004539 case X86ISD::MOVDDUP:
4540 case X86ISD::MOVLHPD:
4541 case X86ISD::MOVLPD:
4542 case X86ISD::MOVLPS:
4543 case X86ISD::MOVSHDUP:
4544 case X86ISD::MOVSLDUP:
4545 case X86ISD::PALIGN:
4546 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004547 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004548 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004549 return SDValue();
4550 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004551
4552 Index = ShuffleMask[Index];
4553 if (Index < 0)
4554 return DAG.getUNDEF(VT.getVectorElementType());
4555
4556 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4557 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4558 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004559 }
4560
4561 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004562 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004563 V = V.getOperand(0);
4564 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004565 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004566
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004567 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004568 return SDValue();
4569 }
4570
4571 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4572 return (Index == 0) ? V.getOperand(0)
4573 : DAG.getUNDEF(VT.getVectorElementType());
4574
4575 if (V.getOpcode() == ISD::BUILD_VECTOR)
4576 return V.getOperand(Index);
4577
4578 return SDValue();
4579}
4580
4581/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4582/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004583/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004584static
4585unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4586 bool ZerosFromLeft, SelectionDAG &DAG) {
4587 int i = 0;
4588
4589 while (i < NumElems) {
4590 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004591 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004592 if (!(Elt.getNode() &&
4593 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4594 break;
4595 ++i;
4596 }
4597
4598 return i;
4599}
4600
4601/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4602/// MaskE correspond consecutively to elements from one of the vector operands,
4603/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4604static
4605bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4606 int OpIdx, int NumElems, unsigned &OpNum) {
4607 bool SeenV1 = false;
4608 bool SeenV2 = false;
4609
4610 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4611 int Idx = SVOp->getMaskElt(i);
4612 // Ignore undef indicies
4613 if (Idx < 0)
4614 continue;
4615
4616 if (Idx < NumElems)
4617 SeenV1 = true;
4618 else
4619 SeenV2 = true;
4620
4621 // Only accept consecutive elements from the same vector
4622 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4623 return false;
4624 }
4625
4626 OpNum = SeenV1 ? 0 : 1;
4627 return true;
4628}
4629
4630/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4631/// logical left shift of a vector.
4632static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4633 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4634 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4635 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4636 false /* check zeros from right */, DAG);
4637 unsigned OpSrc;
4638
4639 if (!NumZeros)
4640 return false;
4641
4642 // Considering the elements in the mask that are not consecutive zeros,
4643 // check if they consecutively come from only one of the source vectors.
4644 //
4645 // V1 = {X, A, B, C} 0
4646 // \ \ \ /
4647 // vector_shuffle V1, V2 <1, 2, 3, X>
4648 //
4649 if (!isShuffleMaskConsecutive(SVOp,
4650 0, // Mask Start Index
4651 NumElems-NumZeros-1, // Mask End Index
4652 NumZeros, // Where to start looking in the src vector
4653 NumElems, // Number of elements in vector
4654 OpSrc)) // Which source operand ?
4655 return false;
4656
4657 isLeft = false;
4658 ShAmt = NumZeros;
4659 ShVal = SVOp->getOperand(OpSrc);
4660 return true;
4661}
4662
4663/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4664/// logical left shift of a vector.
4665static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4666 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4667 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4668 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4669 true /* check zeros from left */, DAG);
4670 unsigned OpSrc;
4671
4672 if (!NumZeros)
4673 return false;
4674
4675 // Considering the elements in the mask that are not consecutive zeros,
4676 // check if they consecutively come from only one of the source vectors.
4677 //
4678 // 0 { A, B, X, X } = V2
4679 // / \ / /
4680 // vector_shuffle V1, V2 <X, X, 4, 5>
4681 //
4682 if (!isShuffleMaskConsecutive(SVOp,
4683 NumZeros, // Mask Start Index
4684 NumElems-1, // Mask End Index
4685 0, // Where to start looking in the src vector
4686 NumElems, // Number of elements in vector
4687 OpSrc)) // Which source operand ?
4688 return false;
4689
4690 isLeft = true;
4691 ShAmt = NumZeros;
4692 ShVal = SVOp->getOperand(OpSrc);
4693 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004694}
4695
4696/// isVectorShift - Returns true if the shuffle can be implemented as a
4697/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004698static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004699 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004700 // Although the logic below support any bitwidth size, there are no
4701 // shift instructions which handle more than 128-bit vectors.
4702 if (SVOp->getValueType(0).getSizeInBits() > 128)
4703 return false;
4704
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004705 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4706 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4707 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004708
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004709 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004710}
4711
Evan Chengc78d3b42006-04-24 18:01:45 +00004712/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4713///
Dan Gohman475871a2008-07-27 21:46:04 +00004714static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004715 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004716 SelectionDAG &DAG,
4717 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004718 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004719 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004720
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004721 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004722 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004723 bool First = true;
4724 for (unsigned i = 0; i < 16; ++i) {
4725 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4726 if (ThisIsNonZero && First) {
4727 if (NumZero)
Craig Topper12216172012-01-13 08:12:35 +00004728 V = getZeroVector(MVT::v8i16, /*HasSSE2*/ true, /*HasAVX2*/ false,
4729 DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004730 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004731 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004732 First = false;
4733 }
4734
4735 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004736 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004737 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4738 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004739 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004740 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004741 }
4742 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004743 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4744 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4745 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004746 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004747 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004748 } else
4749 ThisElt = LastElt;
4750
Gabor Greifba36cb52008-08-28 21:40:38 +00004751 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004752 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004753 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004754 }
4755 }
4756
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004757 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004758}
4759
Bill Wendlinga348c562007-03-22 18:42:45 +00004760/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004761///
Dan Gohman475871a2008-07-27 21:46:04 +00004762static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004763 unsigned NumNonZero, unsigned NumZero,
4764 SelectionDAG &DAG,
4765 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004766 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004767 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004768
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004769 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004770 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004771 bool First = true;
4772 for (unsigned i = 0; i < 8; ++i) {
4773 bool isNonZero = (NonZeros & (1 << i)) != 0;
4774 if (isNonZero) {
4775 if (First) {
4776 if (NumZero)
Craig Topper12216172012-01-13 08:12:35 +00004777 V = getZeroVector(MVT::v8i16, /*HasSSE2*/ true, /*HasAVX2*/ false,
4778 DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004779 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004780 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004781 First = false;
4782 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004783 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004784 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004785 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004786 }
4787 }
4788
4789 return V;
4790}
4791
Evan Chengf26ffe92008-05-29 08:22:04 +00004792/// getVShift - Return a vector logical shift node.
4793///
Owen Andersone50ed302009-08-10 22:56:29 +00004794static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004795 unsigned NumBits, SelectionDAG &DAG,
4796 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004797 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004798 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004799 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004800 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4801 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004802 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004803 DAG.getConstant(NumBits,
4804 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004805}
4806
Dan Gohman475871a2008-07-27 21:46:04 +00004807SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004808X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004809 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004810
Evan Chengc3630942009-12-09 21:00:30 +00004811 // Check if the scalar load can be widened into a vector load. And if
4812 // the address is "base + cst" see if the cst can be "absorbed" into
4813 // the shuffle mask.
4814 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4815 SDValue Ptr = LD->getBasePtr();
4816 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4817 return SDValue();
4818 EVT PVT = LD->getValueType(0);
4819 if (PVT != MVT::i32 && PVT != MVT::f32)
4820 return SDValue();
4821
4822 int FI = -1;
4823 int64_t Offset = 0;
4824 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4825 FI = FINode->getIndex();
4826 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004827 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004828 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4829 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4830 Offset = Ptr.getConstantOperandVal(1);
4831 Ptr = Ptr.getOperand(0);
4832 } else {
4833 return SDValue();
4834 }
4835
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004836 // FIXME: 256-bit vector instructions don't require a strict alignment,
4837 // improve this code to support it better.
4838 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004839 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004840 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004841 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004842 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004843 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004844 // Can't change the alignment. FIXME: It's possible to compute
4845 // the exact stack offset and reference FI + adjust offset instead.
4846 // If someone *really* cares about this. That's the way to implement it.
4847 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004848 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004849 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004850 }
4851 }
4852
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004853 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004854 // Ptr + (Offset & ~15).
4855 if (Offset < 0)
4856 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004857 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004858 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004859 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004860 if (StartOffset)
4861 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4862 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4863
4864 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004865 int NumElems = VT.getVectorNumElements();
4866
4867 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4868 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4869 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004870 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004871 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004872
4873 // Canonicalize it to a v4i32 or v8i32 shuffle.
4874 SmallVector<int, 8> Mask;
4875 for (int i = 0; i < NumElems; ++i)
4876 Mask.push_back(EltNo);
4877
4878 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4879 return DAG.getNode(ISD::BITCAST, dl, NVT,
4880 DAG.getVectorShuffle(CanonVT, dl, V1,
4881 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004882 }
4883
4884 return SDValue();
4885}
4886
Michael J. Spencerec38de22010-10-10 22:04:20 +00004887/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4888/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004889/// load which has the same value as a build_vector whose operands are 'elts'.
4890///
4891/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004892///
Nate Begeman1449f292010-03-24 22:19:06 +00004893/// FIXME: we'd also like to handle the case where the last elements are zero
4894/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4895/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004896static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004897 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004898 EVT EltVT = VT.getVectorElementType();
4899 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004900
Nate Begemanfdea31a2010-03-24 20:49:50 +00004901 LoadSDNode *LDBase = NULL;
4902 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004903
Nate Begeman1449f292010-03-24 22:19:06 +00004904 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004905 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004906 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004907 for (unsigned i = 0; i < NumElems; ++i) {
4908 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004909
Nate Begemanfdea31a2010-03-24 20:49:50 +00004910 if (!Elt.getNode() ||
4911 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4912 return SDValue();
4913 if (!LDBase) {
4914 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4915 return SDValue();
4916 LDBase = cast<LoadSDNode>(Elt.getNode());
4917 LastLoadedElt = i;
4918 continue;
4919 }
4920 if (Elt.getOpcode() == ISD::UNDEF)
4921 continue;
4922
4923 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4924 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4925 return SDValue();
4926 LastLoadedElt = i;
4927 }
Nate Begeman1449f292010-03-24 22:19:06 +00004928
4929 // If we have found an entire vector of loads and undefs, then return a large
4930 // load of the entire vector width starting at the base pointer. If we found
4931 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004932 if (LastLoadedElt == NumElems - 1) {
4933 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004934 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004935 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004936 LDBase->isVolatile(), LDBase->isNonTemporal(),
4937 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004938 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004939 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004940 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004941 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004942 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4943 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004944 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4945 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004946 SDValue ResNode =
4947 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4948 LDBase->getPointerInfo(),
4949 LDBase->getAlignment(),
4950 false/*isVolatile*/, true/*ReadMem*/,
4951 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004952 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004953 }
4954 return SDValue();
4955}
4956
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004957/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4958/// a vbroadcast node. We support two patterns:
4959/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4960/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4961/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004962/// The scalar load node is returned when a pattern is found,
4963/// or SDValue() otherwise.
Craig Toppera9376332012-01-10 08:23:59 +00004964static SDValue isVectorBroadcast(SDValue &Op, const X86Subtarget *Subtarget) {
4965 if (!Subtarget->hasAVX())
4966 return SDValue();
4967
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004968 EVT VT = Op.getValueType();
4969 SDValue V = Op;
4970
4971 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4972 V = V.getOperand(0);
4973
4974 //A suspected load to be broadcasted.
4975 SDValue Ld;
4976
4977 switch (V.getOpcode()) {
4978 default:
4979 // Unknown pattern found.
4980 return SDValue();
4981
4982 case ISD::BUILD_VECTOR: {
4983 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004984 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004985 return SDValue();
4986
4987 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004988
4989 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004990 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004991 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004992 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004993 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004994 }
4995
4996 case ISD::VECTOR_SHUFFLE: {
4997 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4998
4999 // Shuffles must have a splat mask where the first element is
5000 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005001 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005002 return SDValue();
5003
5004 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005005 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005006 return SDValue();
5007
5008 Ld = Sc.getOperand(0);
5009
5010 // The scalar_to_vector node and the suspected
5011 // load node must have exactly one user.
5012 if (!Sc.hasOneUse() || !Ld.hasOneUse())
5013 return SDValue();
5014 break;
5015 }
5016 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005017
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005018 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005019 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005020 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005021
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005022 bool Is256 = VT.getSizeInBits() == 256;
5023 bool Is128 = VT.getSizeInBits() == 128;
5024 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5025
5026 // VBroadcast to YMM
5027 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5028 return Ld;
5029
5030 // VBroadcast to XMM
5031 if (Is128 && (ScalarSize == 32))
5032 return Ld;
5033
Craig Toppera9376332012-01-10 08:23:59 +00005034 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
5035 // double since there is vbroadcastsd xmm
5036 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
5037 // VBroadcast to YMM
5038 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
5039 return Ld;
5040
5041 // VBroadcast to XMM
5042 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
5043 return Ld;
5044 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005045
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005046 // Unsupported broadcast.
5047 return SDValue();
5048}
5049
Evan Chengc3630942009-12-09 21:00:30 +00005050SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005051X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005052 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005053
David Greenef125a292011-02-08 19:04:41 +00005054 EVT VT = Op.getValueType();
5055 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005056 unsigned NumElems = Op.getNumOperands();
5057
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005058 // Vectors containing all zeros can be matched by pxor and xorps later
5059 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5060 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5061 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005062 if (Op.getValueType() == MVT::v4i32 ||
5063 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005064 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005065
Craig Topper12216172012-01-13 08:12:35 +00005066 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(),
5067 Subtarget->hasAVX2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005068 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005069
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005070 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005071 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5072 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005073 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005074 if (Op.getValueType() == MVT::v4i32 ||
5075 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005076 return Op;
5077
Craig Topper745a86b2011-11-19 22:34:59 +00005078 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005079 }
5080
Craig Toppera9376332012-01-10 08:23:59 +00005081 SDValue LD = isVectorBroadcast(Op, Subtarget);
5082 if (LD.getNode())
5083 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005084
Owen Andersone50ed302009-08-10 22:56:29 +00005085 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005086
Evan Cheng0db9fe62006-04-25 20:13:52 +00005087 unsigned NumZero = 0;
5088 unsigned NumNonZero = 0;
5089 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005090 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005091 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005092 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005093 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005094 if (Elt.getOpcode() == ISD::UNDEF)
5095 continue;
5096 Values.insert(Elt);
5097 if (Elt.getOpcode() != ISD::Constant &&
5098 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005099 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005100 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005101 NumZero++;
5102 else {
5103 NonZeros |= (1 << i);
5104 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005105 }
5106 }
5107
Chris Lattner97a2a562010-08-26 05:24:29 +00005108 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5109 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005110 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005111
Chris Lattner67f453a2008-03-09 05:42:06 +00005112 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005113 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005114 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005115 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005116
Chris Lattner62098042008-03-09 01:05:04 +00005117 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5118 // the value are obviously zero, truncate the value to i32 and do the
5119 // insertion that way. Only do this if the value is non-constant or if the
5120 // value is a constant being inserted into element 0. It is cheaper to do
5121 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005122 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005123 (!IsAllConstants || Idx == 0)) {
5124 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005125 // Handle SSE only.
5126 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5127 EVT VecVT = MVT::v4i32;
5128 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005129
Chris Lattner62098042008-03-09 01:05:04 +00005130 // Truncate the value (which may itself be a constant) to i32, and
5131 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005132 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005133 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005134 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005135
Chris Lattner62098042008-03-09 01:05:04 +00005136 // Now we have our 32-bit value zero extended in the low element of
5137 // a vector. If Idx != 0, swizzle it into place.
5138 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005139 SmallVector<int, 4> Mask;
5140 Mask.push_back(Idx);
5141 for (unsigned i = 1; i != VecElts; ++i)
5142 Mask.push_back(i);
5143 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005144 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005145 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005146 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005147 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005148 }
5149 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005150
Chris Lattner19f79692008-03-08 22:59:52 +00005151 // If we have a constant or non-constant insertion into the low element of
5152 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5153 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005154 // depending on what the source datatype is.
5155 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005156 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005157 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005158
5159 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005160 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005161 if (VT.getSizeInBits() == 256) {
Craig Topper12216172012-01-13 08:12:35 +00005162 SDValue ZeroVec = getZeroVector(VT, Subtarget->hasSSE2(),
5163 Subtarget->hasAVX2(), DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005164 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5165 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005166 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005167 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005168 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5169 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005170 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005171 }
5172
5173 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005174 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005175 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005176 if (VT.getSizeInBits() == 256) {
Craig Topper12216172012-01-13 08:12:35 +00005177 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget->hasSSE2(),
5178 Subtarget->hasAVX2(), DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005179 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5180 DAG, dl);
5181 } else {
5182 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005183 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005184 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005185 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005186 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005187 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005188
5189 // Is it a vector logical left shift?
5190 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005191 X86::isZeroNode(Op.getOperand(0)) &&
5192 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005193 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005194 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005195 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005196 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005197 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005198 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005199
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005200 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005201 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005202
Chris Lattner19f79692008-03-08 22:59:52 +00005203 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5204 // is a non-constant being inserted into an element other than the low one,
5205 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5206 // movd/movss) to move this into the low element, then shuffle it into
5207 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005208 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005209 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005210
Evan Cheng0db9fe62006-04-25 20:13:52 +00005211 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005212 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005213 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005214 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005215 MaskVec.push_back(i == Idx ? 0 : 1);
5216 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005217 }
5218 }
5219
Chris Lattner67f453a2008-03-09 05:42:06 +00005220 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005221 if (Values.size() == 1) {
5222 if (EVTBits == 32) {
5223 // Instead of a shuffle like this:
5224 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5225 // Check if it's possible to issue this instead.
5226 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5227 unsigned Idx = CountTrailingZeros_32(NonZeros);
5228 SDValue Item = Op.getOperand(Idx);
5229 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5230 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5231 }
Dan Gohman475871a2008-07-27 21:46:04 +00005232 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005233 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005234
Dan Gohmana3941172007-07-24 22:55:08 +00005235 // A vector full of immediates; various special cases are already
5236 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005237 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005238 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005239
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005240 // For AVX-length vectors, build the individual 128-bit pieces and use
5241 // shuffles to put them in place.
5242 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5243 SmallVector<SDValue, 32> V;
5244 for (unsigned i = 0; i < NumElems; ++i)
5245 V.push_back(Op.getOperand(i));
5246
5247 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5248
5249 // Build both the lower and upper subvector.
5250 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5251 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5252 NumElems/2);
5253
5254 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005255 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5256 DAG.getConstant(0, MVT::i32), DAG, dl);
5257 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005258 DAG, dl);
5259 }
5260
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005261 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005262 if (EVTBits == 64) {
5263 if (NumNonZero == 1) {
5264 // One half is zero or undef.
5265 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005266 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005267 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005268 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005269 }
Dan Gohman475871a2008-07-27 21:46:04 +00005270 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005271 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005272
5273 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005274 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005275 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005276 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005277 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005278 }
5279
Bill Wendling826f36f2007-03-28 00:57:11 +00005280 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005281 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005282 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005283 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005284 }
5285
5286 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005287 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005288 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005289 if (NumElems == 4 && NumZero > 0) {
5290 for (unsigned i = 0; i < 4; ++i) {
5291 bool isZero = !(NonZeros & (1 << i));
5292 if (isZero)
Craig Topper12216172012-01-13 08:12:35 +00005293 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
5294 DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005295 else
Dale Johannesenace16102009-02-03 19:33:06 +00005296 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005297 }
5298
5299 for (unsigned i = 0; i < 2; ++i) {
5300 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5301 default: break;
5302 case 0:
5303 V[i] = V[i*2]; // Must be a zero vector.
5304 break;
5305 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005306 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005307 break;
5308 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005309 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005310 break;
5311 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005312 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005313 break;
5314 }
5315 }
5316
Nate Begeman9008ca62009-04-27 18:41:29 +00005317 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005318 bool Reverse = (NonZeros & 0x3) == 2;
5319 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005320 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005321 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5322 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005323 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5324 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005325 }
5326
Nate Begemanfdea31a2010-03-24 20:49:50 +00005327 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5328 // Check for a build vector of consecutive loads.
5329 for (unsigned i = 0; i < NumElems; ++i)
5330 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005331
Nate Begemanfdea31a2010-03-24 20:49:50 +00005332 // Check for elements which are consecutive loads.
5333 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5334 if (LD.getNode())
5335 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005336
5337 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005338 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005339 SDValue Result;
5340 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5341 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5342 else
5343 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005344
Chris Lattner24faf612010-08-28 17:59:08 +00005345 for (unsigned i = 1; i < NumElems; ++i) {
5346 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5347 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005348 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005349 }
5350 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005351 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005352
Chris Lattner6e80e442010-08-28 17:15:43 +00005353 // Otherwise, expand into a number of unpckl*, start by extending each of
5354 // our (non-undef) elements to the full vector width with the element in the
5355 // bottom slot of the vector (which generates no code for SSE).
5356 for (unsigned i = 0; i < NumElems; ++i) {
5357 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5358 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5359 else
5360 V[i] = DAG.getUNDEF(VT);
5361 }
5362
5363 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005364 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5365 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5366 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005367 unsigned EltStride = NumElems >> 1;
5368 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005369 for (unsigned i = 0; i < EltStride; ++i) {
5370 // If V[i+EltStride] is undef and this is the first round of mixing,
5371 // then it is safe to just drop this shuffle: V[i] is already in the
5372 // right place, the one element (since it's the first round) being
5373 // inserted as undef can be dropped. This isn't safe for successive
5374 // rounds because they will permute elements within both vectors.
5375 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5376 EltStride == NumElems/2)
5377 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005378
Chris Lattner6e80e442010-08-28 17:15:43 +00005379 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005380 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005381 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005382 }
5383 return V[0];
5384 }
Dan Gohman475871a2008-07-27 21:46:04 +00005385 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005386}
5387
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005388// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5389// them in a MMX register. This is better than doing a stack convert.
5390static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005391 DebugLoc dl = Op.getDebugLoc();
5392 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005393
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005394 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5395 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5396 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005397 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005398 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5399 InVec = Op.getOperand(1);
5400 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5401 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005402 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005403 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5404 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5405 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005406 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005407 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5408 Mask[0] = 0; Mask[1] = 2;
5409 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5410 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005411 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005412}
5413
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005414// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5415// to create 256-bit vectors from two other 128-bit ones.
5416static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5417 DebugLoc dl = Op.getDebugLoc();
5418 EVT ResVT = Op.getValueType();
5419
5420 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5421
5422 SDValue V1 = Op.getOperand(0);
5423 SDValue V2 = Op.getOperand(1);
5424 unsigned NumElems = ResVT.getVectorNumElements();
5425
5426 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5427 DAG.getConstant(0, MVT::i32), DAG, dl);
5428 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5429 DAG, dl);
5430}
5431
5432SDValue
5433X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005434 EVT ResVT = Op.getValueType();
5435
5436 assert(Op.getNumOperands() == 2);
5437 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5438 "Unsupported CONCAT_VECTORS for value type");
5439
5440 // We support concatenate two MMX registers and place them in a MMX register.
5441 // This is better than doing a stack convert.
5442 if (ResVT.is128BitVector())
5443 return LowerMMXCONCAT_VECTORS(Op, DAG);
5444
5445 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5446 // from two other 128-bit ones.
5447 return LowerAVXCONCAT_VECTORS(Op, DAG);
5448}
5449
Nate Begemanb9a47b82009-02-23 08:49:38 +00005450// v8i16 shuffles - Prefer shuffles in the following order:
5451// 1. [all] pshuflw, pshufhw, optional move
5452// 2. [ssse3] 1 x pshufb
5453// 3. [ssse3] 2 x pshufb + 1 x por
5454// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005455SDValue
5456X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5457 SelectionDAG &DAG) const {
5458 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005459 SDValue V1 = SVOp->getOperand(0);
5460 SDValue V2 = SVOp->getOperand(1);
5461 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005462 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005463
Nate Begemanb9a47b82009-02-23 08:49:38 +00005464 // Determine if more than 1 of the words in each of the low and high quadwords
5465 // of the result come from the same quadword of one of the two inputs. Undef
5466 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005467 unsigned LoQuad[] = { 0, 0, 0, 0 };
5468 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005469 BitVector InputQuads(4);
5470 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005471 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005472 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005473 MaskVals.push_back(EltIdx);
5474 if (EltIdx < 0) {
5475 ++Quad[0];
5476 ++Quad[1];
5477 ++Quad[2];
5478 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005479 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005480 }
5481 ++Quad[EltIdx / 4];
5482 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005483 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005484
Nate Begemanb9a47b82009-02-23 08:49:38 +00005485 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005486 unsigned MaxQuad = 1;
5487 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005488 if (LoQuad[i] > MaxQuad) {
5489 BestLoQuad = i;
5490 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005491 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005492 }
5493
Nate Begemanb9a47b82009-02-23 08:49:38 +00005494 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005495 MaxQuad = 1;
5496 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005497 if (HiQuad[i] > MaxQuad) {
5498 BestHiQuad = i;
5499 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005500 }
5501 }
5502
Nate Begemanb9a47b82009-02-23 08:49:38 +00005503 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005504 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005505 // single pshufb instruction is necessary. If There are more than 2 input
5506 // quads, disable the next transformation since it does not help SSSE3.
5507 bool V1Used = InputQuads[0] || InputQuads[1];
5508 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005509 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005510 if (InputQuads.count() == 2 && V1Used && V2Used) {
5511 BestLoQuad = InputQuads.find_first();
5512 BestHiQuad = InputQuads.find_next(BestLoQuad);
5513 }
5514 if (InputQuads.count() > 2) {
5515 BestLoQuad = -1;
5516 BestHiQuad = -1;
5517 }
5518 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005519
Nate Begemanb9a47b82009-02-23 08:49:38 +00005520 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5521 // the shuffle mask. If a quad is scored as -1, that means that it contains
5522 // words from all 4 input quadwords.
5523 SDValue NewV;
5524 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005525 SmallVector<int, 8> MaskV;
5526 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5527 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005528 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005529 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5530 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5531 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005532
Nate Begemanb9a47b82009-02-23 08:49:38 +00005533 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5534 // source words for the shuffle, to aid later transformations.
5535 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005536 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005537 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005538 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005539 if (idx != (int)i)
5540 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005541 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005542 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005543 AllWordsInNewV = false;
5544 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005545 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005546
Nate Begemanb9a47b82009-02-23 08:49:38 +00005547 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5548 if (AllWordsInNewV) {
5549 for (int i = 0; i != 8; ++i) {
5550 int idx = MaskVals[i];
5551 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005552 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005553 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005554 if ((idx != i) && idx < 4)
5555 pshufhw = false;
5556 if ((idx != i) && idx > 3)
5557 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005558 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005559 V1 = NewV;
5560 V2Used = false;
5561 BestLoQuad = 0;
5562 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005563 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005564
Nate Begemanb9a47b82009-02-23 08:49:38 +00005565 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5566 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005567 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005568 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5569 unsigned TargetMask = 0;
5570 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005571 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005572 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5573 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5574 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005575 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005576 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005577 }
Eric Christopherfd179292009-08-27 18:07:15 +00005578
Nate Begemanb9a47b82009-02-23 08:49:38 +00005579 // If we have SSSE3, and all words of the result are from 1 input vector,
5580 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5581 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005582 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005583 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005584
Nate Begemanb9a47b82009-02-23 08:49:38 +00005585 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005586 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005587 // mask, and elements that come from V1 in the V2 mask, so that the two
5588 // results can be OR'd together.
5589 bool TwoInputs = V1Used && V2Used;
5590 for (unsigned i = 0; i != 8; ++i) {
5591 int EltIdx = MaskVals[i] * 2;
5592 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005593 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5594 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005595 continue;
5596 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005597 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5598 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005599 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005600 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005601 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005602 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005603 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005604 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005605 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005606
Nate Begemanb9a47b82009-02-23 08:49:38 +00005607 // Calculate the shuffle mask for the second input, shuffle it, and
5608 // OR it with the first shuffled input.
5609 pshufbMask.clear();
5610 for (unsigned i = 0; i != 8; ++i) {
5611 int EltIdx = MaskVals[i] * 2;
5612 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005613 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5614 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005615 continue;
5616 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5618 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005619 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005620 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005621 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005622 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005623 MVT::v16i8, &pshufbMask[0], 16));
5624 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005625 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005626 }
5627
5628 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5629 // and update MaskVals with new element order.
5630 BitVector InOrder(8);
5631 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005632 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005633 for (int i = 0; i != 4; ++i) {
5634 int idx = MaskVals[i];
5635 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005636 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005637 InOrder.set(i);
5638 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005639 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005640 InOrder.set(i);
5641 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005642 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005643 }
5644 }
5645 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005646 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005648 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005649
Craig Topperd0a31172012-01-10 06:37:29 +00005650 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005651 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5652 NewV.getOperand(0),
5653 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5654 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005655 }
Eric Christopherfd179292009-08-27 18:07:15 +00005656
Nate Begemanb9a47b82009-02-23 08:49:38 +00005657 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5658 // and update MaskVals with the new element order.
5659 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005660 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005661 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005662 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005663 for (unsigned i = 4; i != 8; ++i) {
5664 int idx = MaskVals[i];
5665 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005666 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005667 InOrder.set(i);
5668 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005669 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005670 InOrder.set(i);
5671 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005672 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005673 }
5674 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005675 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005676 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005677
Craig Topperd0a31172012-01-10 06:37:29 +00005678 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005679 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5680 NewV.getOperand(0),
5681 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5682 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005683 }
Eric Christopherfd179292009-08-27 18:07:15 +00005684
Nate Begemanb9a47b82009-02-23 08:49:38 +00005685 // In case BestHi & BestLo were both -1, which means each quadword has a word
5686 // from each of the four input quadwords, calculate the InOrder bitvector now
5687 // before falling through to the insert/extract cleanup.
5688 if (BestLoQuad == -1 && BestHiQuad == -1) {
5689 NewV = V1;
5690 for (int i = 0; i != 8; ++i)
5691 if (MaskVals[i] < 0 || MaskVals[i] == i)
5692 InOrder.set(i);
5693 }
Eric Christopherfd179292009-08-27 18:07:15 +00005694
Nate Begemanb9a47b82009-02-23 08:49:38 +00005695 // The other elements are put in the right place using pextrw and pinsrw.
5696 for (unsigned i = 0; i != 8; ++i) {
5697 if (InOrder[i])
5698 continue;
5699 int EltIdx = MaskVals[i];
5700 if (EltIdx < 0)
5701 continue;
5702 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005703 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005704 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005705 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005706 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005707 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005708 DAG.getIntPtrConstant(i));
5709 }
5710 return NewV;
5711}
5712
5713// v16i8 shuffles - Prefer shuffles in the following order:
5714// 1. [ssse3] 1 x pshufb
5715// 2. [ssse3] 2 x pshufb + 1 x por
5716// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5717static
Nate Begeman9008ca62009-04-27 18:41:29 +00005718SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005719 SelectionDAG &DAG,
5720 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005721 SDValue V1 = SVOp->getOperand(0);
5722 SDValue V2 = SVOp->getOperand(1);
5723 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005724 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005725
Nate Begemanb9a47b82009-02-23 08:49:38 +00005726 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005727 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005728 // present, fall back to case 3.
5729 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5730 bool V1Only = true;
5731 bool V2Only = true;
5732 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005733 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005734 if (EltIdx < 0)
5735 continue;
5736 if (EltIdx < 16)
5737 V2Only = false;
5738 else
5739 V1Only = false;
5740 }
Eric Christopherfd179292009-08-27 18:07:15 +00005741
Nate Begemanb9a47b82009-02-23 08:49:38 +00005742 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005743 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005744 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005745
Nate Begemanb9a47b82009-02-23 08:49:38 +00005746 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005747 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005748 //
5749 // Otherwise, we have elements from both input vectors, and must zero out
5750 // elements that come from V2 in the first mask, and V1 in the second mask
5751 // so that we can OR them together.
5752 bool TwoInputs = !(V1Only || V2Only);
5753 for (unsigned i = 0; i != 16; ++i) {
5754 int EltIdx = MaskVals[i];
5755 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005756 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005757 continue;
5758 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005759 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005760 }
5761 // If all the elements are from V2, assign it to V1 and return after
5762 // building the first pshufb.
5763 if (V2Only)
5764 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005765 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005766 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005767 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005768 if (!TwoInputs)
5769 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005770
Nate Begemanb9a47b82009-02-23 08:49:38 +00005771 // Calculate the shuffle mask for the second input, shuffle it, and
5772 // OR it with the first shuffled input.
5773 pshufbMask.clear();
5774 for (unsigned i = 0; i != 16; ++i) {
5775 int EltIdx = MaskVals[i];
5776 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005777 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005778 continue;
5779 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005781 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005782 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005783 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005784 MVT::v16i8, &pshufbMask[0], 16));
5785 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005786 }
Eric Christopherfd179292009-08-27 18:07:15 +00005787
Nate Begemanb9a47b82009-02-23 08:49:38 +00005788 // No SSSE3 - Calculate in place words and then fix all out of place words
5789 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5790 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005791 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5792 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005793 SDValue NewV = V2Only ? V2 : V1;
5794 for (int i = 0; i != 8; ++i) {
5795 int Elt0 = MaskVals[i*2];
5796 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005797
Nate Begemanb9a47b82009-02-23 08:49:38 +00005798 // This word of the result is all undef, skip it.
5799 if (Elt0 < 0 && Elt1 < 0)
5800 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005801
Nate Begemanb9a47b82009-02-23 08:49:38 +00005802 // This word of the result is already in the correct place, skip it.
5803 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5804 continue;
5805 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5806 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005807
Nate Begemanb9a47b82009-02-23 08:49:38 +00005808 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5809 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5810 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005811
5812 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5813 // using a single extract together, load it and store it.
5814 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005815 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005816 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005817 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005818 DAG.getIntPtrConstant(i));
5819 continue;
5820 }
5821
Nate Begemanb9a47b82009-02-23 08:49:38 +00005822 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005823 // source byte is not also odd, shift the extracted word left 8 bits
5824 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005825 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005826 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005827 DAG.getIntPtrConstant(Elt1 / 2));
5828 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005829 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005830 DAG.getConstant(8,
5831 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005832 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005833 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5834 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005835 }
5836 // If Elt0 is defined, extract it from the appropriate source. If the
5837 // source byte is not also even, shift the extracted word right 8 bits. If
5838 // Elt1 was also defined, OR the extracted values together before
5839 // inserting them in the result.
5840 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005841 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005842 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5843 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005844 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005845 DAG.getConstant(8,
5846 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005847 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005848 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5849 DAG.getConstant(0x00FF, MVT::i16));
5850 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005851 : InsElt0;
5852 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005853 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005854 DAG.getIntPtrConstant(i));
5855 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005856 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005857}
5858
Evan Cheng7a831ce2007-12-15 03:00:47 +00005859/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005860/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005861/// done when every pair / quad of shuffle mask elements point to elements in
5862/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005863/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005864static
Nate Begeman9008ca62009-04-27 18:41:29 +00005865SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005866 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005867 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005868 SDValue V1 = SVOp->getOperand(0);
5869 SDValue V2 = SVOp->getOperand(1);
5870 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005871 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005872 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005873 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005874 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005875 case MVT::v4f32: NewVT = MVT::v2f64; break;
5876 case MVT::v4i32: NewVT = MVT::v2i64; break;
5877 case MVT::v8i16: NewVT = MVT::v4i32; break;
5878 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005879 }
5880
Nate Begeman9008ca62009-04-27 18:41:29 +00005881 int Scale = NumElems / NewWidth;
5882 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005883 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005884 int StartIdx = -1;
5885 for (int j = 0; j < Scale; ++j) {
5886 int EltIdx = SVOp->getMaskElt(i+j);
5887 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005888 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005889 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005890 StartIdx = EltIdx - (EltIdx % Scale);
5891 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005892 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005893 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005894 if (StartIdx == -1)
5895 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005896 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005897 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005898 }
5899
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005900 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5901 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005902 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005903}
5904
Evan Chengd880b972008-05-09 21:53:03 +00005905/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005906///
Owen Andersone50ed302009-08-10 22:56:29 +00005907static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005908 SDValue SrcOp, SelectionDAG &DAG,
5909 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005910 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005911 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005912 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005913 LD = dyn_cast<LoadSDNode>(SrcOp);
5914 if (!LD) {
5915 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5916 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005917 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005918 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005919 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005920 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005921 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005922 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005923 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005924 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005925 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5926 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5927 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005928 SrcOp.getOperand(0)
5929 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005930 }
5931 }
5932 }
5933
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005934 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005935 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005936 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005937 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005938}
5939
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005940/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5941/// which could not be matched by any known target speficic shuffle
5942static SDValue
5943LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005944 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005945
Craig Topper8f35c132012-01-20 09:29:03 +00005946 unsigned NumElems = VT.getVectorNumElements();
5947 unsigned NumLaneElems = NumElems / 2;
5948
5949 int MinRange[2][2] = { { static_cast<int>(NumElems),
5950 static_cast<int>(NumElems) },
5951 { static_cast<int>(NumElems),
5952 static_cast<int>(NumElems) } };
5953 int MaxRange[2][2] = { { -1, -1 }, { -1, -1 } };
5954
5955 // Collect used ranges for each source in each lane
5956 for (unsigned l = 0; l < 2; ++l) {
5957 unsigned LaneStart = l*NumLaneElems;
5958 for (unsigned i = 0; i != NumLaneElems; ++i) {
5959 int Idx = SVOp->getMaskElt(i+LaneStart);
5960 if (Idx < 0)
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005961 continue;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005962
Craig Topper8f35c132012-01-20 09:29:03 +00005963 int Input = 0;
5964 if (Idx >= (int)NumElems) {
5965 Idx -= NumElems;
5966 Input = 1;
5967 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005968
Craig Topper8f35c132012-01-20 09:29:03 +00005969 if (Idx > MaxRange[l][Input])
5970 MaxRange[l][Input] = Idx;
5971 if (Idx < MinRange[l][Input])
5972 MinRange[l][Input] = Idx;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005973 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005974 }
5975
Craig Topper8f35c132012-01-20 09:29:03 +00005976 // Make sure each range is 128-bits
5977 int ExtractIdx[2][2] = { { -1, -1 }, { -1, -1 } };
5978 for (unsigned l = 0; l < 2; ++l) {
5979 for (unsigned Input = 0; Input < 2; ++Input) {
5980 if (MinRange[l][Input] == (int)NumElems && MaxRange[l][Input] < 0)
5981 continue;
5982
5983 if (MinRange[l][Input] >= 0 && MinRange[l][Input] < (int)NumLaneElems)
5984 ExtractIdx[l][Input] = 0;
5985 else if (MinRange[l][Input] >= (int)NumLaneElems &&
5986 MinRange[l][Input] < (int)NumElems)
5987 ExtractIdx[l][Input] = NumLaneElems;
5988 else
5989 return SDValue();
5990 }
5991 }
5992
5993 DebugLoc dl = SVOp->getDebugLoc();
5994 MVT EltVT = VT.getVectorElementType().getSimpleVT();
5995 EVT NVT = MVT::getVectorVT(EltVT, NumElems/2);
5996
5997 SDValue Ops[2][2];
5998 for (unsigned l = 0; l < 2; ++l) {
5999 for (unsigned Input = 0; Input < 2; ++Input) {
6000 if (ExtractIdx[l][Input] >= 0)
6001 Ops[l][Input] = Extract128BitVector(SVOp->getOperand(Input),
6002 DAG.getConstant(ExtractIdx[l][Input], MVT::i32),
6003 DAG, dl);
6004 else
6005 Ops[l][Input] = DAG.getUNDEF(NVT);
6006 }
6007 }
6008
6009 // Generate 128-bit shuffles
6010 SmallVector<int, 16> Mask1, Mask2;
6011 for (unsigned i = 0; i != NumLaneElems; ++i) {
6012 int Elt = SVOp->getMaskElt(i);
6013 if (Elt >= (int)NumElems) {
6014 Elt %= NumLaneElems;
6015 Elt += NumLaneElems;
6016 } else if (Elt >= 0) {
6017 Elt %= NumLaneElems;
6018 }
6019 Mask1.push_back(Elt);
6020 }
6021 for (unsigned i = NumLaneElems; i != NumElems; ++i) {
6022 int Elt = SVOp->getMaskElt(i);
6023 if (Elt >= (int)NumElems) {
6024 Elt %= NumLaneElems;
6025 Elt += NumLaneElems;
6026 } else if (Elt >= 0) {
6027 Elt %= NumLaneElems;
6028 }
6029 Mask2.push_back(Elt);
6030 }
6031
6032 SDValue Shuf1 = DAG.getVectorShuffle(NVT, dl, Ops[0][0], Ops[0][1], &Mask1[0]);
6033 SDValue Shuf2 = DAG.getVectorShuffle(NVT, dl, Ops[1][0], Ops[1][1], &Mask2[0]);
6034
6035 // Concatenate the result back
6036 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shuf1,
6037 DAG.getConstant(0, MVT::i32), DAG, dl);
6038 return Insert128BitVector(V, Shuf2, DAG.getConstant(NumElems/2, MVT::i32),
6039 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006040}
6041
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006042/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6043/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006044static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006045LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006046 SDValue V1 = SVOp->getOperand(0);
6047 SDValue V2 = SVOp->getOperand(1);
6048 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006049 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006050
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006051 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6052
Evan Chengace3c172008-07-22 21:13:36 +00006053 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006054 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006055 SmallVector<int, 8> Mask1(4U, -1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006056 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006057
Evan Chengace3c172008-07-22 21:13:36 +00006058 unsigned NumHi = 0;
6059 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006060 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006061 int Idx = PermMask[i];
6062 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006063 Locs[i] = std::make_pair(-1, -1);
6064 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006065 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6066 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006067 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006068 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006069 NumLo++;
6070 } else {
6071 Locs[i] = std::make_pair(1, NumHi);
6072 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006073 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006074 NumHi++;
6075 }
6076 }
6077 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006078
Evan Chengace3c172008-07-22 21:13:36 +00006079 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006080 // If no more than two elements come from either vector. This can be
6081 // implemented with two shuffles. First shuffle gather the elements.
6082 // The second shuffle, which takes the first shuffle as both of its
6083 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006084 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006085
Nate Begeman9008ca62009-04-27 18:41:29 +00006086 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006087
Evan Chengace3c172008-07-22 21:13:36 +00006088 for (unsigned i = 0; i != 4; ++i) {
6089 if (Locs[i].first == -1)
6090 continue;
6091 else {
6092 unsigned Idx = (i < 2) ? 0 : 4;
6093 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006094 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006095 }
6096 }
6097
Nate Begeman9008ca62009-04-27 18:41:29 +00006098 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006099 } else if (NumLo == 3 || NumHi == 3) {
6100 // Otherwise, we must have three elements from one vector, call it X, and
6101 // one element from the other, call it Y. First, use a shufps to build an
6102 // intermediate vector with the one element from Y and the element from X
6103 // that will be in the same half in the final destination (the indexes don't
6104 // matter). Then, use a shufps to build the final vector, taking the half
6105 // containing the element from Y from the intermediate, and the other half
6106 // from X.
6107 if (NumHi == 3) {
6108 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006109 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006110 std::swap(V1, V2);
6111 }
6112
6113 // Find the element from V2.
6114 unsigned HiIndex;
6115 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006116 int Val = PermMask[HiIndex];
6117 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006118 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006119 if (Val >= 4)
6120 break;
6121 }
6122
Nate Begeman9008ca62009-04-27 18:41:29 +00006123 Mask1[0] = PermMask[HiIndex];
6124 Mask1[1] = -1;
6125 Mask1[2] = PermMask[HiIndex^1];
6126 Mask1[3] = -1;
6127 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006128
6129 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006130 Mask1[0] = PermMask[0];
6131 Mask1[1] = PermMask[1];
6132 Mask1[2] = HiIndex & 1 ? 6 : 4;
6133 Mask1[3] = HiIndex & 1 ? 4 : 6;
6134 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006135 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006136 Mask1[0] = HiIndex & 1 ? 2 : 0;
6137 Mask1[1] = HiIndex & 1 ? 0 : 2;
6138 Mask1[2] = PermMask[2];
6139 Mask1[3] = PermMask[3];
6140 if (Mask1[2] >= 0)
6141 Mask1[2] += 4;
6142 if (Mask1[3] >= 0)
6143 Mask1[3] += 4;
6144 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006145 }
Evan Chengace3c172008-07-22 21:13:36 +00006146 }
6147
6148 // Break it into (shuffle shuffle_hi, shuffle_lo).
6149 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006150 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006151 SmallVector<int,8> LoMask(4U, -1);
6152 SmallVector<int,8> HiMask(4U, -1);
6153
6154 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006155 unsigned MaskIdx = 0;
6156 unsigned LoIdx = 0;
6157 unsigned HiIdx = 2;
6158 for (unsigned i = 0; i != 4; ++i) {
6159 if (i == 2) {
6160 MaskPtr = &HiMask;
6161 MaskIdx = 1;
6162 LoIdx = 0;
6163 HiIdx = 2;
6164 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006165 int Idx = PermMask[i];
6166 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006167 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006168 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006169 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006170 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006171 LoIdx++;
6172 } else {
6173 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006174 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006175 HiIdx++;
6176 }
6177 }
6178
Nate Begeman9008ca62009-04-27 18:41:29 +00006179 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6180 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6181 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006182 for (unsigned i = 0; i != 4; ++i) {
6183 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006184 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006185 } else {
6186 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006187 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006188 }
6189 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006190 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006191}
6192
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006193static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006194 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006195 V = V.getOperand(0);
6196 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6197 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006198 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6199 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6200 // BUILD_VECTOR (load), undef
6201 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006202 if (MayFoldLoad(V))
6203 return true;
6204 return false;
6205}
6206
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006207// FIXME: the version above should always be used. Since there's
6208// a bug where several vector shuffles can't be folded because the
6209// DAG is not updated during lowering and a node claims to have two
6210// uses while it only has one, use this version, and let isel match
6211// another instruction if the load really happens to have more than
6212// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006213// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006214static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006215 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006216 V = V.getOperand(0);
6217 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6218 V = V.getOperand(0);
6219 if (ISD::isNormalLoad(V.getNode()))
6220 return true;
6221 return false;
6222}
6223
6224/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6225/// a vector extract, and if both can be later optimized into a single load.
6226/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6227/// here because otherwise a target specific shuffle node is going to be
6228/// emitted for this shuffle, and the optimization not done.
6229/// FIXME: This is probably not the best approach, but fix the problem
6230/// until the right path is decided.
6231static
6232bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6233 const TargetLowering &TLI) {
6234 EVT VT = V.getValueType();
6235 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6236
6237 // Be sure that the vector shuffle is present in a pattern like this:
6238 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6239 if (!V.hasOneUse())
6240 return false;
6241
6242 SDNode *N = *V.getNode()->use_begin();
6243 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6244 return false;
6245
6246 SDValue EltNo = N->getOperand(1);
6247 if (!isa<ConstantSDNode>(EltNo))
6248 return false;
6249
6250 // If the bit convert changed the number of elements, it is unsafe
6251 // to examine the mask.
6252 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006253 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006254 EVT SrcVT = V.getOperand(0).getValueType();
6255 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6256 return false;
6257 V = V.getOperand(0);
6258 HasShuffleIntoBitcast = true;
6259 }
6260
6261 // Select the input vector, guarding against out of range extract vector.
6262 unsigned NumElems = VT.getVectorNumElements();
6263 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6264 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6265 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6266
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006267 // If we are accessing the upper part of a YMM register
6268 // then the EXTRACT_VECTOR_ELT is likely to be legalized to a sequence of
6269 // EXTRACT_SUBVECTOR + EXTRACT_VECTOR_ELT, which are not detected at this point
6270 // because the legalization of N did not happen yet.
Nadav Rotema16d4412012-01-17 09:31:09 +00006271 if (Idx >= (int)NumElems/2 && VT.getSizeInBits() == 256)
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006272 return false;
6273
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006274 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006275 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006276 V = V.getOperand(0);
6277
Craig Toppera51bb3a2012-01-02 08:46:48 +00006278 if (!ISD::isNormalLoad(V.getNode()))
6279 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006280
Craig Toppera51bb3a2012-01-02 08:46:48 +00006281 // Is the original load suitable?
6282 LoadSDNode *LN0 = cast<LoadSDNode>(V);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006283
Craig Toppera51bb3a2012-01-02 08:46:48 +00006284 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || LN0->isVolatile())
6285 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006286
Craig Toppera51bb3a2012-01-02 08:46:48 +00006287 if (!HasShuffleIntoBitcast)
6288 return true;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006289
Craig Toppera51bb3a2012-01-02 08:46:48 +00006290 // If there's a bitcast before the shuffle, check if the load type and
6291 // alignment is valid.
6292 unsigned Align = LN0->getAlignment();
6293 unsigned NewAlign =
6294 TLI.getTargetData()->getABITypeAlignment(
6295 VT.getTypeForEVT(*DAG.getContext()));
6296
6297 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6298 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006299
6300 return true;
6301}
6302
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006303static
Evan Cheng835580f2010-10-07 20:50:20 +00006304SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6305 EVT VT = Op.getValueType();
6306
6307 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006308 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6309 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006310 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6311 V1, DAG));
6312}
6313
6314static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006315SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006316 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006317 SDValue V1 = Op.getOperand(0);
6318 SDValue V2 = Op.getOperand(1);
6319 EVT VT = Op.getValueType();
6320
6321 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6322
Craig Topper1accb7e2012-01-10 06:54:16 +00006323 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006324 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6325
Evan Cheng0899f5c2011-08-31 02:05:24 +00006326 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6327 return DAG.getNode(ISD::BITCAST, dl, VT,
6328 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6329 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6330 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006331}
6332
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006333static
6334SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6335 SDValue V1 = Op.getOperand(0);
6336 SDValue V2 = Op.getOperand(1);
6337 EVT VT = Op.getValueType();
6338
6339 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6340 "unsupported shuffle type");
6341
6342 if (V2.getOpcode() == ISD::UNDEF)
6343 V2 = V1;
6344
6345 // v4i32 or v4f32
6346 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6347}
6348
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006349static
Craig Topper1accb7e2012-01-10 06:54:16 +00006350SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006351 SDValue V1 = Op.getOperand(0);
6352 SDValue V2 = Op.getOperand(1);
6353 EVT VT = Op.getValueType();
6354 unsigned NumElems = VT.getVectorNumElements();
6355
6356 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6357 // operand of these instructions is only memory, so check if there's a
6358 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6359 // same masks.
6360 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006361
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006362 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006363 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006364 CanFoldLoad = true;
6365
6366 // When V1 is a load, it can be folded later into a store in isel, example:
6367 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6368 // turns into:
6369 // (MOVLPSmr addr:$src1, VR128:$src2)
6370 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006371 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006372 CanFoldLoad = true;
6373
Dan Gohman65fd6562011-11-03 21:49:52 +00006374 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006375 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006376 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006377 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6378
6379 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006380 // If we don't care about the second element, procede to use movss.
6381 if (SVOp->getMaskElt(1) != -1)
6382 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006383 }
6384
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006385 // movl and movlp will both match v2i64, but v2i64 is never matched by
6386 // movl earlier because we make it strict to avoid messing with the movlp load
6387 // folding logic (see the code above getMOVLP call). Match it here then,
6388 // this is horrible, but will stay like this until we move all shuffle
6389 // matching to x86 specific nodes. Note that for the 1st condition all
6390 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006391 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006392 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6393 // as to remove this logic from here, as much as possible
6394 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006395 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006396 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006397 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006398
6399 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6400
6401 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006402 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006403 X86::getShuffleSHUFImmediate(SVOp), DAG);
6404}
6405
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006406static
6407SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006408 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006409 const X86Subtarget *Subtarget) {
6410 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6411 EVT VT = Op.getValueType();
6412 DebugLoc dl = Op.getDebugLoc();
6413 SDValue V1 = Op.getOperand(0);
6414 SDValue V2 = Op.getOperand(1);
6415
6416 if (isZeroShuffle(SVOp))
Craig Topper12216172012-01-13 08:12:35 +00006417 return getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
6418 DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006419
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006420 // Handle splat operations
6421 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006422 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006423 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006424 // Special case, this is the only place now where it's allowed to return
6425 // a vector_shuffle operation without using a target specific node, because
6426 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6427 // this be moved to DAGCombine instead?
6428 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006429 return Op;
6430
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006431 // Use vbroadcast whenever the splat comes from a foldable load
Craig Toppera9376332012-01-10 08:23:59 +00006432 SDValue LD = isVectorBroadcast(Op, Subtarget);
6433 if (LD.getNode())
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006434 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006435
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006436 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006437 if ((Size == 128 && NumElem <= 4) ||
6438 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006439 return SDValue();
6440
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006441 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006442 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006443 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006444
6445 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6446 // do it!
6447 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6448 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6449 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006450 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006451 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006452 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006453 // FIXME: Figure out a cleaner way to do this.
6454 // Try to make use of movq to zero out the top part.
6455 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6456 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6457 if (NewOp.getNode()) {
6458 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6459 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6460 DAG, Subtarget, dl);
6461 }
6462 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6463 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6464 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6465 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6466 DAG, Subtarget, dl);
6467 }
6468 }
6469 return SDValue();
6470}
6471
Dan Gohman475871a2008-07-27 21:46:04 +00006472SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006473X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006474 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006475 SDValue V1 = Op.getOperand(0);
6476 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006477 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006478 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006479 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006480 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006481 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006482 bool V1IsSplat = false;
6483 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006484 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006485 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006486 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006487 MachineFunction &MF = DAG.getMachineFunction();
6488 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006489
Craig Topper3426a3e2011-11-14 06:46:21 +00006490 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006491
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006492 if (V1IsUndef && V2IsUndef)
6493 return DAG.getUNDEF(VT);
6494
6495 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006496
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006497 // Vector shuffle lowering takes 3 steps:
6498 //
6499 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6500 // narrowing and commutation of operands should be handled.
6501 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6502 // shuffle nodes.
6503 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6504 // so the shuffle can be broken into other shuffles and the legalizer can
6505 // try the lowering again.
6506 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006507 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006508 // be matched during isel, all of them must be converted to a target specific
6509 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006510
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006511 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6512 // narrowing and commutation of operands should be handled. The actual code
6513 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006514 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006515 if (NewOp.getNode())
6516 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006517
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006518 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6519 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper94438ba2011-12-16 08:06:31 +00006520 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006521 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006522 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006523 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006524
Craig Topperd0a31172012-01-10 06:37:29 +00006525 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006526 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006527 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006528
Dale Johannesen0488fb62010-09-30 23:57:10 +00006529 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006530 return getMOVHighToLow(Op, dl, DAG);
6531
6532 // Use to match splats
Craig Topper1accb7e2012-01-10 06:54:16 +00006533 if (HasSSE2 && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006534 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006535 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006536
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006537 if (X86::isPSHUFDMask(SVOp)) {
6538 // The actual implementation will match the mask in the if above and then
6539 // during isel it can match several different instructions, not only pshufd
6540 // as its name says, sad but true, emulate the behavior for now...
6541 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6542 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6543
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006544 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6545
Craig Topper1accb7e2012-01-10 06:54:16 +00006546 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006547 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6548
Craig Topperb3982da2011-12-31 23:50:21 +00006549 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006550 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006551 }
Eric Christopherfd179292009-08-27 18:07:15 +00006552
Evan Chengf26ffe92008-05-29 08:22:04 +00006553 // Check if this can be converted into a logical shift.
6554 bool isLeft = false;
6555 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006556 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006557 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006558 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006559 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006560 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006561 EVT EltVT = VT.getVectorElementType();
6562 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006563 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006564 }
Eric Christopherfd179292009-08-27 18:07:15 +00006565
Nate Begeman9008ca62009-04-27 18:41:29 +00006566 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006567 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006568 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006569 if (!X86::isMOVLPMask(SVOp)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006570 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006571 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6572
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006573 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006574 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6575 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006576 }
Eric Christopherfd179292009-08-27 18:07:15 +00006577
Nate Begeman9008ca62009-04-27 18:41:29 +00006578 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006579 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006580 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006581
Dale Johannesen0488fb62010-09-30 23:57:10 +00006582 if (X86::isMOVHLPSMask(SVOp))
6583 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006584
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006585 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006586 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006587
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006588 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006589 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006590
Dale Johannesen0488fb62010-09-30 23:57:10 +00006591 if (X86::isMOVLPMask(SVOp))
Craig Topper1accb7e2012-01-10 06:54:16 +00006592 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006593
Nate Begeman9008ca62009-04-27 18:41:29 +00006594 if (ShouldXformToMOVHLPS(SVOp) ||
6595 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6596 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006597
Evan Chengf26ffe92008-05-29 08:22:04 +00006598 if (isShift) {
6599 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006600 EVT EltVT = VT.getVectorElementType();
6601 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006602 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006603 }
Eric Christopherfd179292009-08-27 18:07:15 +00006604
Evan Cheng9eca5e82006-10-25 21:49:50 +00006605 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006606 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6607 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006608 V1IsSplat = isSplatVector(V1.getNode());
6609 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006610
Chris Lattner8a594482007-11-25 00:24:49 +00006611 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006612 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006613 Op = CommuteVectorShuffle(SVOp, DAG);
6614 SVOp = cast<ShuffleVectorSDNode>(Op);
6615 V1 = SVOp->getOperand(0);
6616 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006617 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006618 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006619 }
6620
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006621 ArrayRef<int> M = SVOp->getMask();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006622
6623 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006624 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006625 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006626 return V1;
6627 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6628 // the instruction selector will not match, so get a canonical MOVL with
6629 // swapped operands to undo the commute.
6630 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006631 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006632
Craig Topperbeabc6c2011-12-05 06:56:46 +00006633 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006634 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006635
Craig Topperbeabc6c2011-12-05 06:56:46 +00006636 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006637 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006638
Evan Cheng9bbbb982006-10-25 20:48:19 +00006639 if (V2IsSplat) {
6640 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006641 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006642 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006643 SDValue NewMask = NormalizeMask(SVOp, DAG);
6644 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6645 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006646 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006647 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006648 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006649 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006650 }
6651 }
6652 }
6653
Evan Cheng9eca5e82006-10-25 21:49:50 +00006654 if (Commuted) {
6655 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006656 // FIXME: this seems wrong.
6657 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6658 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006659
Craig Topperc0d82852011-11-22 00:44:41 +00006660 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006661 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006662
Craig Topperc0d82852011-11-22 00:44:41 +00006663 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006664 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006665 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006666
Nate Begeman9008ca62009-04-27 18:41:29 +00006667 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006668 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006669 return CommuteVectorShuffle(SVOp, DAG);
6670
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006671 // The checks below are all present in isShuffleMaskLegal, but they are
6672 // inlined here right now to enable us to directly emit target specific
6673 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006674
Craig Topper0e2037b2012-01-20 05:53:00 +00006675 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006676 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006677 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006678 DAG);
6679
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006680 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6681 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006682 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006683 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006684 }
6685
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006686 if (isPSHUFHWMask(M, VT))
6687 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6688 X86::getShufflePSHUFHWImmediate(SVOp),
6689 DAG);
6690
6691 if (isPSHUFLWMask(M, VT))
6692 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6693 X86::getShufflePSHUFLWImmediate(SVOp),
6694 DAG);
6695
Craig Topper1a7700a2012-01-19 08:19:12 +00006696 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006697 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006698 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006699
Craig Topper94438ba2011-12-16 08:06:31 +00006700 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006701 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006702 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006703 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006704
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006705 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006706 // Generate target specific nodes for 128 or 256-bit shuffles only
6707 // supported in the AVX instruction set.
6708 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006709
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006710 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006711 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006712 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6713
Craig Topper70b883b2011-11-28 10:14:51 +00006714 // Handle VPERMILPS/D* permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006715 if (isVPERMILPMask(M, VT, HasAVX))
Craig Topper316cd2a2011-11-30 06:25:25 +00006716 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006717 getShuffleVPERMILPImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006718
Craig Topper70b883b2011-11-28 10:14:51 +00006719 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006720 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006721 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006722 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006723
6724 //===--------------------------------------------------------------------===//
6725 // Since no target specific shuffle was selected for this generic one,
6726 // lower it into other known shuffles. FIXME: this isn't true yet, but
6727 // this is the plan.
6728 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006729
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006730 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6731 if (VT == MVT::v8i16) {
6732 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6733 if (NewOp.getNode())
6734 return NewOp;
6735 }
6736
6737 if (VT == MVT::v16i8) {
6738 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6739 if (NewOp.getNode())
6740 return NewOp;
6741 }
6742
6743 // Handle all 128-bit wide vectors with 4 elements, and match them with
6744 // several different shuffle types.
6745 if (NumElems == 4 && VT.getSizeInBits() == 128)
6746 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6747
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006748 // Handle general 256-bit shuffles
6749 if (VT.is256BitVector())
6750 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6751
Dan Gohman475871a2008-07-27 21:46:04 +00006752 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006753}
6754
Dan Gohman475871a2008-07-27 21:46:04 +00006755SDValue
6756X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006757 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006758 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006759 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006760
6761 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6762 return SDValue();
6763
Duncan Sands83ec4b62008-06-06 12:08:01 +00006764 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006765 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006766 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006767 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006768 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006769 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006770 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006771 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6772 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6773 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006774 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6775 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006776 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006777 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006778 Op.getOperand(0)),
6779 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006780 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006781 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006782 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006783 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006784 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006785 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006786 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6787 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006788 // result has a single use which is a store or a bitcast to i32. And in
6789 // the case of a store, it's not worth it if the index is a constant 0,
6790 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006791 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006792 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006793 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006794 if ((User->getOpcode() != ISD::STORE ||
6795 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6796 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006797 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006798 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006799 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006800 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006801 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006802 Op.getOperand(0)),
6803 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006804 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006805 } else if (VT == MVT::i32 || VT == MVT::i64) {
6806 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006807 if (isa<ConstantSDNode>(Op.getOperand(1)))
6808 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006809 }
Dan Gohman475871a2008-07-27 21:46:04 +00006810 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006811}
6812
6813
Dan Gohman475871a2008-07-27 21:46:04 +00006814SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006815X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6816 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006817 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006818 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006819
David Greene74a579d2011-02-10 16:57:36 +00006820 SDValue Vec = Op.getOperand(0);
6821 EVT VecVT = Vec.getValueType();
6822
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006823 // If this is a 256-bit vector result, first extract the 128-bit vector and
6824 // then extract the element from the 128-bit vector.
6825 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006826 DebugLoc dl = Op.getNode()->getDebugLoc();
6827 unsigned NumElems = VecVT.getVectorNumElements();
6828 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006829 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6830
6831 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006832 bool Upper = IdxVal >= NumElems/2;
6833 Vec = Extract128BitVector(Vec,
6834 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006835
David Greene74a579d2011-02-10 16:57:36 +00006836 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006837 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006838 }
6839
6840 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6841
Craig Topperd0a31172012-01-10 06:37:29 +00006842 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006843 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006844 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006845 return Res;
6846 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006847
Owen Andersone50ed302009-08-10 22:56:29 +00006848 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006849 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006850 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006851 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006852 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006853 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006854 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006855 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6856 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006857 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006858 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006859 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006860 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006861 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006862 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006863 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006864 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006865 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006866 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006867 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006868 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006869 if (Idx == 0)
6870 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006871
Evan Cheng0db9fe62006-04-25 20:13:52 +00006872 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006873 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006874 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006875 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006876 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006877 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006878 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006879 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006880 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6881 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6882 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006883 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006884 if (Idx == 0)
6885 return Op;
6886
6887 // UNPCKHPD the element to the lowest double word, then movsd.
6888 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6889 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006890 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006891 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006892 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006893 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006894 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006895 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006896 }
6897
Dan Gohman475871a2008-07-27 21:46:04 +00006898 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006899}
6900
Dan Gohman475871a2008-07-27 21:46:04 +00006901SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006902X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6903 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006904 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006905 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006906 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006907
Dan Gohman475871a2008-07-27 21:46:04 +00006908 SDValue N0 = Op.getOperand(0);
6909 SDValue N1 = Op.getOperand(1);
6910 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006911
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006912 if (VT.getSizeInBits() == 256)
6913 return SDValue();
6914
Dan Gohman8a55ce42009-09-23 21:02:20 +00006915 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006916 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006917 unsigned Opc;
6918 if (VT == MVT::v8i16)
6919 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006920 else if (VT == MVT::v16i8)
6921 Opc = X86ISD::PINSRB;
6922 else
6923 Opc = X86ISD::PINSRB;
6924
Nate Begeman14d12ca2008-02-11 04:19:36 +00006925 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6926 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006927 if (N1.getValueType() != MVT::i32)
6928 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6929 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006930 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006931 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006932 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006933 // Bits [7:6] of the constant are the source select. This will always be
6934 // zero here. The DAG Combiner may combine an extract_elt index into these
6935 // bits. For example (insert (extract, 3), 2) could be matched by putting
6936 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006937 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006938 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006939 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006940 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006941 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006942 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006943 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006944 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006945 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6946 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006947 // PINSR* works with constant index.
6948 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006949 }
Dan Gohman475871a2008-07-27 21:46:04 +00006950 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006951}
6952
Dan Gohman475871a2008-07-27 21:46:04 +00006953SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006954X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006955 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006956 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006957
David Greene6b381262011-02-09 15:32:06 +00006958 DebugLoc dl = Op.getDebugLoc();
6959 SDValue N0 = Op.getOperand(0);
6960 SDValue N1 = Op.getOperand(1);
6961 SDValue N2 = Op.getOperand(2);
6962
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006963 // If this is a 256-bit vector result, first extract the 128-bit vector,
6964 // insert the element into the extracted half and then place it back.
6965 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006966 if (!isa<ConstantSDNode>(N2))
6967 return SDValue();
6968
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006969 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006970 unsigned NumElems = VT.getVectorNumElements();
6971 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006972 bool Upper = IdxVal >= NumElems/2;
6973 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6974 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006975
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006976 // Insert the element into the desired half.
6977 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6978 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006979
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006980 // Insert the changed part back to the 256-bit vector
6981 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006982 }
6983
Craig Topperd0a31172012-01-10 06:37:29 +00006984 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006985 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6986
Dan Gohman8a55ce42009-09-23 21:02:20 +00006987 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006988 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006989
Dan Gohman8a55ce42009-09-23 21:02:20 +00006990 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006991 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6992 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006993 if (N1.getValueType() != MVT::i32)
6994 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6995 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006996 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006997 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006998 }
Dan Gohman475871a2008-07-27 21:46:04 +00006999 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007000}
7001
Dan Gohman475871a2008-07-27 21:46:04 +00007002SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007003X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007004 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007005 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007006 EVT OpVT = Op.getValueType();
7007
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007008 // If this is a 256-bit vector result, first insert into a 128-bit
7009 // vector and then insert into the 256-bit vector.
7010 if (OpVT.getSizeInBits() > 128) {
7011 // Insert into a 128-bit vector.
7012 EVT VT128 = EVT::getVectorVT(*Context,
7013 OpVT.getVectorElementType(),
7014 OpVT.getVectorNumElements() / 2);
7015
7016 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7017
7018 // Insert the 128-bit vector.
7019 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7020 DAG.getConstant(0, MVT::i32),
7021 DAG, dl);
7022 }
7023
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007024 if (Op.getValueType() == MVT::v1i64 &&
7025 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007026 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007027
Owen Anderson825b72b2009-08-11 20:47:22 +00007028 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007029 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7030 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007031 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007032 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007033}
7034
David Greene91585092011-01-26 15:38:49 +00007035// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7036// a simple subregister reference or explicit instructions to grab
7037// upper bits of a vector.
7038SDValue
7039X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7040 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007041 DebugLoc dl = Op.getNode()->getDebugLoc();
7042 SDValue Vec = Op.getNode()->getOperand(0);
7043 SDValue Idx = Op.getNode()->getOperand(1);
7044
7045 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7046 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7047 return Extract128BitVector(Vec, Idx, DAG, dl);
7048 }
David Greene91585092011-01-26 15:38:49 +00007049 }
7050 return SDValue();
7051}
7052
David Greenecfe33c42011-01-26 19:13:22 +00007053// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7054// simple superregister reference or explicit instructions to insert
7055// the upper bits of a vector.
7056SDValue
7057X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7058 if (Subtarget->hasAVX()) {
7059 DebugLoc dl = Op.getNode()->getDebugLoc();
7060 SDValue Vec = Op.getNode()->getOperand(0);
7061 SDValue SubVec = Op.getNode()->getOperand(1);
7062 SDValue Idx = Op.getNode()->getOperand(2);
7063
7064 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7065 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007066 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007067 }
7068 }
7069 return SDValue();
7070}
7071
Bill Wendling056292f2008-09-16 21:48:12 +00007072// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7073// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7074// one of the above mentioned nodes. It has to be wrapped because otherwise
7075// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7076// be used to form addressing mode. These wrapped nodes will be selected
7077// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007078SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007079X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007080 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007081
Chris Lattner41621a22009-06-26 19:22:52 +00007082 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7083 // global base reg.
7084 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007085 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007086 CodeModel::Model M = getTargetMachine().getCodeModel();
7087
Chris Lattner4f066492009-07-11 20:29:19 +00007088 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007089 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007090 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007091 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007092 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007093 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007094 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007095
Evan Cheng1606e8e2009-03-13 07:51:59 +00007096 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007097 CP->getAlignment(),
7098 CP->getOffset(), OpFlag);
7099 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007100 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007101 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007102 if (OpFlag) {
7103 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007104 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007105 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007106 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007107 }
7108
7109 return Result;
7110}
7111
Dan Gohmand858e902010-04-17 15:26:15 +00007112SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007113 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007114
Chris Lattner18c59872009-06-27 04:16:01 +00007115 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7116 // global base reg.
7117 unsigned char OpFlag = 0;
7118 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007119 CodeModel::Model M = getTargetMachine().getCodeModel();
7120
Chris Lattner4f066492009-07-11 20:29:19 +00007121 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007122 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007123 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007124 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007125 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007126 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007127 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007128
Chris Lattner18c59872009-06-27 04:16:01 +00007129 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7130 OpFlag);
7131 DebugLoc DL = JT->getDebugLoc();
7132 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007133
Chris Lattner18c59872009-06-27 04:16:01 +00007134 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007135 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007136 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7137 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007138 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007139 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007140
Chris Lattner18c59872009-06-27 04:16:01 +00007141 return Result;
7142}
7143
7144SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007145X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007146 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007147
Chris Lattner18c59872009-06-27 04:16:01 +00007148 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7149 // global base reg.
7150 unsigned char OpFlag = 0;
7151 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007152 CodeModel::Model M = getTargetMachine().getCodeModel();
7153
Chris Lattner4f066492009-07-11 20:29:19 +00007154 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007155 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7156 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7157 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007158 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007159 } else if (Subtarget->isPICStyleGOT()) {
7160 OpFlag = X86II::MO_GOT;
7161 } else if (Subtarget->isPICStyleStubPIC()) {
7162 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7163 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7164 OpFlag = X86II::MO_DARWIN_NONLAZY;
7165 }
Eric Christopherfd179292009-08-27 18:07:15 +00007166
Chris Lattner18c59872009-06-27 04:16:01 +00007167 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007168
Chris Lattner18c59872009-06-27 04:16:01 +00007169 DebugLoc DL = Op.getDebugLoc();
7170 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007171
7172
Chris Lattner18c59872009-06-27 04:16:01 +00007173 // With PIC, the address is actually $g + Offset.
7174 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007175 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007176 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7177 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007178 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007179 Result);
7180 }
Eric Christopherfd179292009-08-27 18:07:15 +00007181
Eli Friedman586272d2011-08-11 01:48:05 +00007182 // For symbols that require a load from a stub to get the address, emit the
7183 // load.
7184 if (isGlobalStubReference(OpFlag))
7185 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007186 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007187
Chris Lattner18c59872009-06-27 04:16:01 +00007188 return Result;
7189}
7190
Dan Gohman475871a2008-07-27 21:46:04 +00007191SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007192X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007193 // Create the TargetBlockAddressAddress node.
7194 unsigned char OpFlags =
7195 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007196 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007197 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007198 DebugLoc dl = Op.getDebugLoc();
7199 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7200 /*isTarget=*/true, OpFlags);
7201
Dan Gohmanf705adb2009-10-30 01:28:02 +00007202 if (Subtarget->isPICStyleRIPRel() &&
7203 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007204 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7205 else
7206 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007207
Dan Gohman29cbade2009-11-20 23:18:13 +00007208 // With PIC, the address is actually $g + Offset.
7209 if (isGlobalRelativeToPICBase(OpFlags)) {
7210 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7211 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7212 Result);
7213 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007214
7215 return Result;
7216}
7217
7218SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007219X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007220 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007221 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007222 // Create the TargetGlobalAddress node, folding in the constant
7223 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007224 unsigned char OpFlags =
7225 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007226 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007227 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007228 if (OpFlags == X86II::MO_NO_FLAG &&
7229 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007230 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007231 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007232 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007233 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007234 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007235 }
Eric Christopherfd179292009-08-27 18:07:15 +00007236
Chris Lattner4f066492009-07-11 20:29:19 +00007237 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007238 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007239 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7240 else
7241 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007242
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007243 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007244 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007245 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7246 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007247 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007248 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007249
Chris Lattner36c25012009-07-10 07:34:39 +00007250 // For globals that require a load from a stub to get the address, emit the
7251 // load.
7252 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007253 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007254 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007255
Dan Gohman6520e202008-10-18 02:06:02 +00007256 // If there was a non-zero offset that we didn't fold, create an explicit
7257 // addition for it.
7258 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007259 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007260 DAG.getConstant(Offset, getPointerTy()));
7261
Evan Cheng0db9fe62006-04-25 20:13:52 +00007262 return Result;
7263}
7264
Evan Chengda43bcf2008-09-24 00:05:32 +00007265SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007266X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007267 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007268 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007269 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007270}
7271
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007272static SDValue
7273GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007274 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007275 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007276 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007277 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007278 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007279 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007280 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007281 GA->getOffset(),
7282 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007283 if (InFlag) {
7284 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007285 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007286 } else {
7287 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007288 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007289 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007290
7291 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007292 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007293
Rafael Espindola15f1b662009-04-24 12:59:40 +00007294 SDValue Flag = Chain.getValue(1);
7295 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007296}
7297
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007298// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007299static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007300LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007301 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007302 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007303 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7304 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007305 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007306 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007307 InFlag = Chain.getValue(1);
7308
Chris Lattnerb903bed2009-06-26 21:20:29 +00007309 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007310}
7311
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007312// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007313static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007314LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007315 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007316 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7317 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007318}
7319
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007320// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7321// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007322static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007323 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007324 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007325 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007326
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007327 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7328 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7329 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007330
Michael J. Spencerec38de22010-10-10 22:04:20 +00007331 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007332 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007333 MachinePointerInfo(Ptr),
7334 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007335
Chris Lattnerb903bed2009-06-26 21:20:29 +00007336 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007337 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7338 // initialexec.
7339 unsigned WrapperKind = X86ISD::Wrapper;
7340 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007341 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007342 } else if (is64Bit) {
7343 assert(model == TLSModel::InitialExec);
7344 OperandFlags = X86II::MO_GOTTPOFF;
7345 WrapperKind = X86ISD::WrapperRIP;
7346 } else {
7347 assert(model == TLSModel::InitialExec);
7348 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007349 }
Eric Christopherfd179292009-08-27 18:07:15 +00007350
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007351 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7352 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007353 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007354 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007355 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007356 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007357
Rafael Espindola9a580232009-02-27 13:37:18 +00007358 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007359 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007360 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007361
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007362 // The address of the thread local variable is the add of the thread
7363 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007364 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007365}
7366
Dan Gohman475871a2008-07-27 21:46:04 +00007367SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007368X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007369
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007370 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007371 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007372
Eric Christopher30ef0e52010-06-03 04:07:48 +00007373 if (Subtarget->isTargetELF()) {
7374 // TODO: implement the "local dynamic" model
7375 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007376
Eric Christopher30ef0e52010-06-03 04:07:48 +00007377 // If GV is an alias then use the aliasee for determining
7378 // thread-localness.
7379 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7380 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007381
7382 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007383 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007384
Eric Christopher30ef0e52010-06-03 04:07:48 +00007385 switch (model) {
7386 case TLSModel::GeneralDynamic:
7387 case TLSModel::LocalDynamic: // not implemented
7388 if (Subtarget->is64Bit())
7389 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7390 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007391
Eric Christopher30ef0e52010-06-03 04:07:48 +00007392 case TLSModel::InitialExec:
7393 case TLSModel::LocalExec:
7394 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7395 Subtarget->is64Bit());
7396 }
7397 } else if (Subtarget->isTargetDarwin()) {
7398 // Darwin only has one model of TLS. Lower to that.
7399 unsigned char OpFlag = 0;
7400 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7401 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007402
Eric Christopher30ef0e52010-06-03 04:07:48 +00007403 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7404 // global base reg.
7405 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7406 !Subtarget->is64Bit();
7407 if (PIC32)
7408 OpFlag = X86II::MO_TLVP_PIC_BASE;
7409 else
7410 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007411 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007412 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007413 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007414 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007415 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007416
Eric Christopher30ef0e52010-06-03 04:07:48 +00007417 // With PIC32, the address is actually $g + Offset.
7418 if (PIC32)
7419 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7420 DAG.getNode(X86ISD::GlobalBaseReg,
7421 DebugLoc(), getPointerTy()),
7422 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007423
Eric Christopher30ef0e52010-06-03 04:07:48 +00007424 // Lowering the machine isd will make sure everything is in the right
7425 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007426 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007427 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007428 SDValue Args[] = { Chain, Offset };
7429 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007430
Eric Christopher30ef0e52010-06-03 04:07:48 +00007431 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7432 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7433 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007434
Eric Christopher30ef0e52010-06-03 04:07:48 +00007435 // And our return value (tls address) is in the standard call return value
7436 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007437 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007438 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7439 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007440 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007441
Eric Christopher30ef0e52010-06-03 04:07:48 +00007442 assert(false &&
7443 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007444
Torok Edwinc23197a2009-07-14 16:55:14 +00007445 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007446 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007447}
7448
Evan Cheng0db9fe62006-04-25 20:13:52 +00007449
Chad Rosierb90d2a92012-01-03 23:19:12 +00007450/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7451/// and take a 2 x i32 value to shift plus a shift amount.
7452SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007453 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007454 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007455 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007456 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007457 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007458 SDValue ShOpLo = Op.getOperand(0);
7459 SDValue ShOpHi = Op.getOperand(1);
7460 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007461 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007462 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007463 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007464
Dan Gohman475871a2008-07-27 21:46:04 +00007465 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007466 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007467 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7468 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007469 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007470 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7471 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007472 }
Evan Chenge3413162006-01-09 18:33:28 +00007473
Owen Anderson825b72b2009-08-11 20:47:22 +00007474 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7475 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007476 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007477 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007478
Dan Gohman475871a2008-07-27 21:46:04 +00007479 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007480 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007481 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7482 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007483
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007484 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007485 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7486 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007487 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007488 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7489 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007490 }
7491
Dan Gohman475871a2008-07-27 21:46:04 +00007492 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007493 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007494}
Evan Chenga3195e82006-01-12 22:54:21 +00007495
Dan Gohmand858e902010-04-17 15:26:15 +00007496SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7497 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007498 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007499
Dale Johannesen0488fb62010-09-30 23:57:10 +00007500 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007501 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007502
Owen Anderson825b72b2009-08-11 20:47:22 +00007503 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007504 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007505
Eli Friedman36df4992009-05-27 00:47:34 +00007506 // These are really Legal; return the operand so the caller accepts it as
7507 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007508 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007509 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007510 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007511 Subtarget->is64Bit()) {
7512 return Op;
7513 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007514
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007515 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007516 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007517 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007518 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007519 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007520 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007521 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007522 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007523 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007524 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7525}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007526
Owen Andersone50ed302009-08-10 22:56:29 +00007527SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007528 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007529 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007530 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007531 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007532 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007533 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007534 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007535 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007536 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007537 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007538
Chris Lattner492a43e2010-09-22 01:28:21 +00007539 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007540
Stuart Hastings84be9582011-06-02 15:57:11 +00007541 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7542 MachineMemOperand *MMO;
7543 if (FI) {
7544 int SSFI = FI->getIndex();
7545 MMO =
7546 DAG.getMachineFunction()
7547 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7548 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7549 } else {
7550 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7551 StackSlot = StackSlot.getOperand(1);
7552 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007553 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007554 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7555 X86ISD::FILD, DL,
7556 Tys, Ops, array_lengthof(Ops),
7557 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007558
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007559 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007560 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007561 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007562
7563 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7564 // shouldn't be necessary except that RFP cannot be live across
7565 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007566 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007567 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7568 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007569 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007570 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007571 SDValue Ops[] = {
7572 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7573 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007574 MachineMemOperand *MMO =
7575 DAG.getMachineFunction()
7576 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007577 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007578
Chris Lattner492a43e2010-09-22 01:28:21 +00007579 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7580 Ops, array_lengthof(Ops),
7581 Op.getValueType(), MMO);
7582 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007583 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007584 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007585 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007586
Evan Cheng0db9fe62006-04-25 20:13:52 +00007587 return Result;
7588}
7589
Bill Wendling8b8a6362009-01-17 03:56:04 +00007590// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007591SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7592 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007593 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007594 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007595 movq %rax, %xmm0
7596 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7597 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7598 #ifdef __SSE3__
7599 haddpd %xmm0, %xmm0
7600 #else
7601 pshufd $0x4e, %xmm0, %xmm1
7602 addpd %xmm1, %xmm0
7603 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007604 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007605
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007606 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007607 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007608
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007609 // Build some magic constants.
Chad Rosier01d426e2011-12-15 01:16:09 +00007610 SmallVector<Constant*,4> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007611 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
Bill Wendling397ae212012-01-05 02:13:20 +00007612 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
Owen Andersoneed707b2009-07-24 23:12:02 +00007613 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7614 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007615 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007616 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007617
Chad Rosier01d426e2011-12-15 01:16:09 +00007618 SmallVector<Constant*,2> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007619 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007620 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Bill Wendling397ae212012-01-05 02:13:20 +00007621 CV1.push_back(
7622 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007623 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007624 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007625
Bill Wendling397ae212012-01-05 02:13:20 +00007626 // Load the 64-bit value into an XMM register.
7627 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7628 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007629 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007630 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007631 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007632 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7633 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7634 CLod0);
7635
Owen Anderson825b72b2009-08-11 20:47:22 +00007636 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007637 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007638 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007639 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007640 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007641 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007642
Craig Topperd0a31172012-01-10 06:37:29 +00007643 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007644 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7645 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7646 } else {
7647 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7648 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7649 S2F, 0x4E, DAG);
7650 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7651 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7652 Sub);
7653 }
7654
7655 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007656 DAG.getIntPtrConstant(0));
7657}
7658
Bill Wendling8b8a6362009-01-17 03:56:04 +00007659// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007660SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7661 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007662 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007663 // FP constant to bias correct the final result.
7664 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007665 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007666
7667 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007668 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007669 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007670
Eli Friedmanf3704762011-08-29 21:15:46 +00007671 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007672 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007673
Owen Anderson825b72b2009-08-11 20:47:22 +00007674 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007675 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007676 DAG.getIntPtrConstant(0));
7677
7678 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007679 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007680 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007681 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007682 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007683 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007684 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007685 MVT::v2f64, Bias)));
7686 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007687 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007688 DAG.getIntPtrConstant(0));
7689
7690 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007691 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007692
7693 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007694 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007695
Owen Anderson825b72b2009-08-11 20:47:22 +00007696 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007697 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007698 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007699 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007700 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007701 }
7702
7703 // Handle final rounding.
7704 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007705}
7706
Dan Gohmand858e902010-04-17 15:26:15 +00007707SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7708 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007709 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007710 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007711
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007712 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007713 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7714 // the optimization here.
7715 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007716 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007717
Owen Andersone50ed302009-08-10 22:56:29 +00007718 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007719 EVT DstVT = Op.getValueType();
7720 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007721 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007722 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007723 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007724 else if (Subtarget->is64Bit() &&
7725 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007726 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007727
7728 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007729 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007730 if (SrcVT == MVT::i32) {
7731 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7732 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7733 getPointerTy(), StackSlot, WordOff);
7734 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007735 StackSlot, MachinePointerInfo(),
7736 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007737 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007738 OffsetSlot, MachinePointerInfo(),
7739 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007740 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7741 return Fild;
7742 }
7743
7744 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7745 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007746 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007747 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007748 // For i64 source, we need to add the appropriate power of 2 if the input
7749 // was negative. This is the same as the optimization in
7750 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7751 // we must be careful to do the computation in x87 extended precision, not
7752 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007753 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7754 MachineMemOperand *MMO =
7755 DAG.getMachineFunction()
7756 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7757 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007758
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007759 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7760 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007761 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7762 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007763
7764 APInt FF(32, 0x5F800000ULL);
7765
7766 // Check whether the sign bit is set.
7767 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7768 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7769 ISD::SETLT);
7770
7771 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7772 SDValue FudgePtr = DAG.getConstantPool(
7773 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7774 getPointerTy());
7775
7776 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7777 SDValue Zero = DAG.getIntPtrConstant(0);
7778 SDValue Four = DAG.getIntPtrConstant(4);
7779 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7780 Zero, Four);
7781 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7782
7783 // Load the value out, extending it from f32 to f80.
7784 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007785 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007786 FudgePtr, MachinePointerInfo::getConstantPool(),
7787 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007788 // Extend everything to 80 bits to force it to be done on x87.
7789 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7790 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007791}
7792
Dan Gohman475871a2008-07-27 21:46:04 +00007793std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007794FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007795 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007796
Owen Andersone50ed302009-08-10 22:56:29 +00007797 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007798
7799 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007800 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7801 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007802 }
7803
Owen Anderson825b72b2009-08-11 20:47:22 +00007804 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7805 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007806 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007807
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007808 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007809 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007810 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007811 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007812 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007813 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007814 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007815 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007816
Evan Cheng87c89352007-10-15 20:11:21 +00007817 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7818 // stack slot.
7819 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007820 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007821 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007822 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007823
Michael J. Spencerec38de22010-10-10 22:04:20 +00007824
7825
Evan Cheng0db9fe62006-04-25 20:13:52 +00007826 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007827 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007828 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007829 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7830 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7831 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007832 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007833
Dan Gohman475871a2008-07-27 21:46:04 +00007834 SDValue Chain = DAG.getEntryNode();
7835 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007836 EVT TheVT = Op.getOperand(0).getValueType();
7837 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007838 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007839 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007840 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007841 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007842 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007843 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007844 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007845 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007846
Chris Lattner492a43e2010-09-22 01:28:21 +00007847 MachineMemOperand *MMO =
7848 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7849 MachineMemOperand::MOLoad, MemSize, MemSize);
7850 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7851 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007852 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007853 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007854 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7855 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007856
Chris Lattner07290932010-09-22 01:05:16 +00007857 MachineMemOperand *MMO =
7858 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7859 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007860
Evan Cheng0db9fe62006-04-25 20:13:52 +00007861 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007862 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007863 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7864 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007865
Chris Lattner27a6c732007-11-24 07:07:01 +00007866 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007867}
7868
Dan Gohmand858e902010-04-17 15:26:15 +00007869SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7870 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007871 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007872 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007873
Eli Friedman948e95a2009-05-23 09:59:16 +00007874 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007875 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007876 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7877 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007878
Chris Lattner27a6c732007-11-24 07:07:01 +00007879 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007880 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007881 FIST, StackSlot, MachinePointerInfo(),
7882 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007883}
7884
Dan Gohmand858e902010-04-17 15:26:15 +00007885SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7886 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007887 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7888 SDValue FIST = Vals.first, StackSlot = Vals.second;
7889 assert(FIST.getNode() && "Unexpected failure");
7890
7891 // Load the result.
7892 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007893 FIST, StackSlot, MachinePointerInfo(),
7894 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007895}
7896
Dan Gohmand858e902010-04-17 15:26:15 +00007897SDValue X86TargetLowering::LowerFABS(SDValue Op,
7898 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007899 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007900 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007901 EVT VT = Op.getValueType();
7902 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007903 if (VT.isVector())
7904 EltVT = VT.getVectorElementType();
Chad Rosier01d426e2011-12-15 01:16:09 +00007905 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007906 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007907 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007908 CV.assign(2, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007909 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007910 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007911 CV.assign(4, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007912 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007913 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007914 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007915 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007916 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007917 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007918 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007919}
7920
Dan Gohmand858e902010-04-17 15:26:15 +00007921SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007922 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007923 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007924 EVT VT = Op.getValueType();
7925 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007926 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7927 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007928 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007929 NumElts = VT.getVectorNumElements();
7930 }
7931 SmallVector<Constant*,8> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007932 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007933 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Chad Rosiera860b182011-12-15 01:02:25 +00007934 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007935 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007936 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Chad Rosiera860b182011-12-15 01:02:25 +00007937 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007938 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007939 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007940 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007941 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007942 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007943 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007944 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007945 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007946 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007947 DAG.getNode(ISD::XOR, dl, XORVT,
7948 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007949 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007950 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007951 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007952 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007953 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007954}
7955
Dan Gohmand858e902010-04-17 15:26:15 +00007956SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007957 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007958 SDValue Op0 = Op.getOperand(0);
7959 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007960 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007961 EVT VT = Op.getValueType();
7962 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007963
7964 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007965 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007966 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007967 SrcVT = VT;
7968 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007969 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007970 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007971 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007972 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007973 }
7974
7975 // At this point the operands and the result should have the same
7976 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007977
Evan Cheng68c47cb2007-01-05 07:55:56 +00007978 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007979 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007980 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007981 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7982 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007983 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007984 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7985 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7986 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7987 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007988 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007989 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007990 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007991 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007992 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007993 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007994 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007995
7996 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007997 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007998 // Op0 is MVT::f32, Op1 is MVT::f64.
7999 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8000 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8001 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008002 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008003 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008004 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008005 }
8006
Evan Cheng73d6cf12007-01-05 21:37:56 +00008007 // Clear first operand sign bit.
8008 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008009 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008010 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8011 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008012 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008013 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8014 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8015 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8016 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008017 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008018 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008019 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008020 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008021 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008022 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008023 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008024
8025 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008026 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008027}
8028
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008029SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8030 SDValue N0 = Op.getOperand(0);
8031 DebugLoc dl = Op.getDebugLoc();
8032 EVT VT = Op.getValueType();
8033
8034 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8035 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8036 DAG.getConstant(1, VT));
8037 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8038}
8039
Dan Gohman076aee32009-03-04 19:44:21 +00008040/// Emit nodes that will be selected as "test Op0,Op0", or something
8041/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008042SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008043 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008044 DebugLoc dl = Op.getDebugLoc();
8045
Dan Gohman31125812009-03-07 01:58:32 +00008046 // CF and OF aren't always set the way we want. Determine which
8047 // of these we need.
8048 bool NeedCF = false;
8049 bool NeedOF = false;
8050 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008051 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008052 case X86::COND_A: case X86::COND_AE:
8053 case X86::COND_B: case X86::COND_BE:
8054 NeedCF = true;
8055 break;
8056 case X86::COND_G: case X86::COND_GE:
8057 case X86::COND_L: case X86::COND_LE:
8058 case X86::COND_O: case X86::COND_NO:
8059 NeedOF = true;
8060 break;
Dan Gohman31125812009-03-07 01:58:32 +00008061 }
8062
Dan Gohman076aee32009-03-04 19:44:21 +00008063 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008064 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8065 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008066 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8067 // Emit a CMP with 0, which is the TEST pattern.
8068 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8069 DAG.getConstant(0, Op.getValueType()));
8070
8071 unsigned Opcode = 0;
8072 unsigned NumOperands = 0;
8073 switch (Op.getNode()->getOpcode()) {
8074 case ISD::ADD:
8075 // Due to an isel shortcoming, be conservative if this add is likely to be
8076 // selected as part of a load-modify-store instruction. When the root node
8077 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8078 // uses of other nodes in the match, such as the ADD in this case. This
8079 // leads to the ADD being left around and reselected, with the result being
8080 // two adds in the output. Alas, even if none our users are stores, that
8081 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8082 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8083 // climbing the DAG back to the root, and it doesn't seem to be worth the
8084 // effort.
8085 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008086 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8087 if (UI->getOpcode() != ISD::CopyToReg &&
8088 UI->getOpcode() != ISD::SETCC &&
8089 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008090 goto default_case;
8091
8092 if (ConstantSDNode *C =
8093 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8094 // An add of one will be selected as an INC.
8095 if (C->getAPIntValue() == 1) {
8096 Opcode = X86ISD::INC;
8097 NumOperands = 1;
8098 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008099 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008100
8101 // An add of negative one (subtract of one) will be selected as a DEC.
8102 if (C->getAPIntValue().isAllOnesValue()) {
8103 Opcode = X86ISD::DEC;
8104 NumOperands = 1;
8105 break;
8106 }
Dan Gohman076aee32009-03-04 19:44:21 +00008107 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008108
8109 // Otherwise use a regular EFLAGS-setting add.
8110 Opcode = X86ISD::ADD;
8111 NumOperands = 2;
8112 break;
8113 case ISD::AND: {
8114 // If the primary and result isn't used, don't bother using X86ISD::AND,
8115 // because a TEST instruction will be better.
8116 bool NonFlagUse = false;
8117 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8118 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8119 SDNode *User = *UI;
8120 unsigned UOpNo = UI.getOperandNo();
8121 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8122 // Look pass truncate.
8123 UOpNo = User->use_begin().getOperandNo();
8124 User = *User->use_begin();
8125 }
8126
8127 if (User->getOpcode() != ISD::BRCOND &&
8128 User->getOpcode() != ISD::SETCC &&
8129 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8130 NonFlagUse = true;
8131 break;
8132 }
Dan Gohman076aee32009-03-04 19:44:21 +00008133 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008134
8135 if (!NonFlagUse)
8136 break;
8137 }
8138 // FALL THROUGH
8139 case ISD::SUB:
8140 case ISD::OR:
8141 case ISD::XOR:
8142 // Due to the ISEL shortcoming noted above, be conservative if this op is
8143 // likely to be selected as part of a load-modify-store instruction.
8144 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8145 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8146 if (UI->getOpcode() == ISD::STORE)
8147 goto default_case;
8148
8149 // Otherwise use a regular EFLAGS-setting instruction.
8150 switch (Op.getNode()->getOpcode()) {
8151 default: llvm_unreachable("unexpected operator!");
8152 case ISD::SUB: Opcode = X86ISD::SUB; break;
8153 case ISD::OR: Opcode = X86ISD::OR; break;
8154 case ISD::XOR: Opcode = X86ISD::XOR; break;
8155 case ISD::AND: Opcode = X86ISD::AND; break;
8156 }
8157
8158 NumOperands = 2;
8159 break;
8160 case X86ISD::ADD:
8161 case X86ISD::SUB:
8162 case X86ISD::INC:
8163 case X86ISD::DEC:
8164 case X86ISD::OR:
8165 case X86ISD::XOR:
8166 case X86ISD::AND:
8167 return SDValue(Op.getNode(), 1);
8168 default:
8169 default_case:
8170 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008171 }
8172
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008173 if (Opcode == 0)
8174 // Emit a CMP with 0, which is the TEST pattern.
8175 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8176 DAG.getConstant(0, Op.getValueType()));
8177
8178 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8179 SmallVector<SDValue, 4> Ops;
8180 for (unsigned i = 0; i != NumOperands; ++i)
8181 Ops.push_back(Op.getOperand(i));
8182
8183 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8184 DAG.ReplaceAllUsesWith(Op, New);
8185 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008186}
8187
8188/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8189/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008190SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008191 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008192 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8193 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008194 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008195
8196 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008197 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008198}
8199
Evan Chengd40d03e2010-01-06 19:38:29 +00008200/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8201/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008202SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8203 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008204 SDValue Op0 = And.getOperand(0);
8205 SDValue Op1 = And.getOperand(1);
8206 if (Op0.getOpcode() == ISD::TRUNCATE)
8207 Op0 = Op0.getOperand(0);
8208 if (Op1.getOpcode() == ISD::TRUNCATE)
8209 Op1 = Op1.getOperand(0);
8210
Evan Chengd40d03e2010-01-06 19:38:29 +00008211 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008212 if (Op1.getOpcode() == ISD::SHL)
8213 std::swap(Op0, Op1);
8214 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008215 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8216 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008217 // If we looked past a truncate, check that it's only truncating away
8218 // known zeros.
8219 unsigned BitWidth = Op0.getValueSizeInBits();
8220 unsigned AndBitWidth = And.getValueSizeInBits();
8221 if (BitWidth > AndBitWidth) {
8222 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8223 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8224 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8225 return SDValue();
8226 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008227 LHS = Op1;
8228 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008229 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008230 } else if (Op1.getOpcode() == ISD::Constant) {
8231 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008232 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008233 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008234
8235 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008236 LHS = AndLHS.getOperand(0);
8237 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008238 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008239
8240 // Use BT if the immediate can't be encoded in a TEST instruction.
8241 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8242 LHS = AndLHS;
8243 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8244 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008245 }
Evan Cheng0488db92007-09-25 01:57:46 +00008246
Evan Chengd40d03e2010-01-06 19:38:29 +00008247 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008248 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008249 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008250 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008251 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008252 // Also promote i16 to i32 for performance / code size reason.
8253 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008254 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008255 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008256
Evan Chengd40d03e2010-01-06 19:38:29 +00008257 // If the operand types disagree, extend the shift amount to match. Since
8258 // BT ignores high bits (like shifts) we can use anyextend.
8259 if (LHS.getValueType() != RHS.getValueType())
8260 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008261
Evan Chengd40d03e2010-01-06 19:38:29 +00008262 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8263 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8264 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8265 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008266 }
8267
Evan Cheng54de3ea2010-01-05 06:52:31 +00008268 return SDValue();
8269}
8270
Dan Gohmand858e902010-04-17 15:26:15 +00008271SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008272
8273 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8274
Evan Cheng54de3ea2010-01-05 06:52:31 +00008275 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8276 SDValue Op0 = Op.getOperand(0);
8277 SDValue Op1 = Op.getOperand(1);
8278 DebugLoc dl = Op.getDebugLoc();
8279 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8280
8281 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008282 // Lower (X & (1 << N)) == 0 to BT(X, N).
8283 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8284 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008285 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008286 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008287 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008288 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8289 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8290 if (NewSetCC.getNode())
8291 return NewSetCC;
8292 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008293
Chris Lattner481eebc2010-12-19 21:23:48 +00008294 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8295 // these.
8296 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008297 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008298 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8299 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008300
Chris Lattner481eebc2010-12-19 21:23:48 +00008301 // If the input is a setcc, then reuse the input setcc or use a new one with
8302 // the inverted condition.
8303 if (Op0.getOpcode() == X86ISD::SETCC) {
8304 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8305 bool Invert = (CC == ISD::SETNE) ^
8306 cast<ConstantSDNode>(Op1)->isNullValue();
8307 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008308
Evan Cheng2c755ba2010-02-27 07:36:59 +00008309 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008310 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8311 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8312 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008313 }
8314
Evan Chenge5b51ac2010-04-17 06:13:15 +00008315 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008316 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008317 if (X86CC == X86::COND_INVALID)
8318 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008319
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008320 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008321 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008322 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008323}
8324
Craig Topper89af15e2011-09-18 08:03:58 +00008325// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008326// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008327static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008328 EVT VT = Op.getValueType();
8329
Duncan Sands28b77e92011-09-06 19:07:46 +00008330 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008331 "Unsupported value type for operation");
8332
8333 int NumElems = VT.getVectorNumElements();
8334 DebugLoc dl = Op.getDebugLoc();
8335 SDValue CC = Op.getOperand(2);
8336 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8337 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8338
8339 // Extract the LHS vectors
8340 SDValue LHS = Op.getOperand(0);
8341 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8342 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8343
8344 // Extract the RHS vectors
8345 SDValue RHS = Op.getOperand(1);
8346 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8347 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8348
8349 // Issue the operation on the smaller types and concatenate the result back
8350 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8351 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8352 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8353 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8354 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8355}
8356
8357
Dan Gohmand858e902010-04-17 15:26:15 +00008358SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008359 SDValue Cond;
8360 SDValue Op0 = Op.getOperand(0);
8361 SDValue Op1 = Op.getOperand(1);
8362 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008363 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008364 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8365 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008366 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008367
8368 if (isFP) {
8369 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008370 EVT EltVT = Op0.getValueType().getVectorElementType();
8371 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8372
8373 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008374 bool Swap = false;
8375
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008376 // SSE Condition code mapping:
8377 // 0 - EQ
8378 // 1 - LT
8379 // 2 - LE
8380 // 3 - UNORD
8381 // 4 - NEQ
8382 // 5 - NLT
8383 // 6 - NLE
8384 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008385 switch (SetCCOpcode) {
8386 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008387 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008388 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008389 case ISD::SETOGT:
8390 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008391 case ISD::SETLT:
8392 case ISD::SETOLT: SSECC = 1; break;
8393 case ISD::SETOGE:
8394 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008395 case ISD::SETLE:
8396 case ISD::SETOLE: SSECC = 2; break;
8397 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008398 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008399 case ISD::SETNE: SSECC = 4; break;
8400 case ISD::SETULE: Swap = true;
8401 case ISD::SETUGE: SSECC = 5; break;
8402 case ISD::SETULT: Swap = true;
8403 case ISD::SETUGT: SSECC = 6; break;
8404 case ISD::SETO: SSECC = 7; break;
8405 }
8406 if (Swap)
8407 std::swap(Op0, Op1);
8408
Nate Begemanfb8ead02008-07-25 19:05:58 +00008409 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008410 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008411 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008412 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008413 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8414 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008415 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008416 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008417 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008418 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8419 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008420 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008421 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008422 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008423 }
8424 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008425 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008426 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008427
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008428 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008429 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008430 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008431
Nate Begeman30a0de92008-07-17 16:51:19 +00008432 // We are handling one of the integer comparisons here. Since SSE only has
8433 // GT and EQ comparisons for integer, swapping operands and multiple
8434 // operations may be required for some comparisons.
8435 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8436 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008437
Craig Topper0a150352011-11-09 08:06:13 +00008438 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008439 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008440 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8441 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8442 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8443 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008444 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008445
Nate Begeman30a0de92008-07-17 16:51:19 +00008446 switch (SetCCOpcode) {
8447 default: break;
8448 case ISD::SETNE: Invert = true;
8449 case ISD::SETEQ: Opc = EQOpc; break;
8450 case ISD::SETLT: Swap = true;
8451 case ISD::SETGT: Opc = GTOpc; break;
8452 case ISD::SETGE: Swap = true;
8453 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8454 case ISD::SETULT: Swap = true;
8455 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8456 case ISD::SETUGE: Swap = true;
8457 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8458 }
8459 if (Swap)
8460 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008461
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008462 // Check that the operation in question is available (most are plain SSE2,
8463 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topperd0a31172012-01-10 06:37:29 +00008464 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008465 return SDValue();
Craig Topperd0a31172012-01-10 06:37:29 +00008466 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008467 return SDValue();
8468
Nate Begeman30a0de92008-07-17 16:51:19 +00008469 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8470 // bits of the inputs before performing those operations.
8471 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008472 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008473 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8474 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008475 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008476 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8477 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008478 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8479 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008480 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008481
Dale Johannesenace16102009-02-03 19:33:06 +00008482 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008483
8484 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008485 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008486 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008487
Nate Begeman30a0de92008-07-17 16:51:19 +00008488 return Result;
8489}
Evan Cheng0488db92007-09-25 01:57:46 +00008490
Evan Cheng370e5342008-12-03 08:38:43 +00008491// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008492static bool isX86LogicalCmp(SDValue Op) {
8493 unsigned Opc = Op.getNode()->getOpcode();
8494 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8495 return true;
8496 if (Op.getResNo() == 1 &&
8497 (Opc == X86ISD::ADD ||
8498 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008499 Opc == X86ISD::ADC ||
8500 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008501 Opc == X86ISD::SMUL ||
8502 Opc == X86ISD::UMUL ||
8503 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008504 Opc == X86ISD::DEC ||
8505 Opc == X86ISD::OR ||
8506 Opc == X86ISD::XOR ||
8507 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008508 return true;
8509
Chris Lattner9637d5b2010-12-05 07:49:54 +00008510 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8511 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008512
Dan Gohman076aee32009-03-04 19:44:21 +00008513 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008514}
8515
Chris Lattnera2b56002010-12-05 01:23:24 +00008516static bool isZero(SDValue V) {
8517 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8518 return C && C->isNullValue();
8519}
8520
Chris Lattner96908b12010-12-05 02:00:51 +00008521static bool isAllOnes(SDValue V) {
8522 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8523 return C && C->isAllOnesValue();
8524}
8525
Dan Gohmand858e902010-04-17 15:26:15 +00008526SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008527 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008528 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008529 SDValue Op1 = Op.getOperand(1);
8530 SDValue Op2 = Op.getOperand(2);
8531 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008532 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008533
Dan Gohman1a492952009-10-20 16:22:37 +00008534 if (Cond.getOpcode() == ISD::SETCC) {
8535 SDValue NewCond = LowerSETCC(Cond, DAG);
8536 if (NewCond.getNode())
8537 Cond = NewCond;
8538 }
Evan Cheng734503b2006-09-11 02:19:56 +00008539
Chris Lattnera2b56002010-12-05 01:23:24 +00008540 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008541 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008542 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008543 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008544 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008545 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8546 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008547 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008548
Chris Lattnera2b56002010-12-05 01:23:24 +00008549 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008550
8551 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008552 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8553 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008554
8555 SDValue CmpOp0 = Cmp.getOperand(0);
8556 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8557 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008558
Chris Lattner96908b12010-12-05 02:00:51 +00008559 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008560 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8561 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008562
Chris Lattner96908b12010-12-05 02:00:51 +00008563 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8564 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008565
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008566 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008567 if (N2C == 0 || !N2C->isNullValue())
8568 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8569 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008570 }
8571 }
8572
Chris Lattnera2b56002010-12-05 01:23:24 +00008573 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008574 if (Cond.getOpcode() == ISD::AND &&
8575 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8576 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008577 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008578 Cond = Cond.getOperand(0);
8579 }
8580
Evan Cheng3f41d662007-10-08 22:16:29 +00008581 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8582 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008583 unsigned CondOpcode = Cond.getOpcode();
8584 if (CondOpcode == X86ISD::SETCC ||
8585 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008586 CC = Cond.getOperand(0);
8587
Dan Gohman475871a2008-07-27 21:46:04 +00008588 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008589 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008590 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008591
Evan Cheng3f41d662007-10-08 22:16:29 +00008592 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008593 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008594 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008595 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008596
Chris Lattnerd1980a52009-03-12 06:52:53 +00008597 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8598 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008599 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008600 addTest = false;
8601 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008602 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8603 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8604 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8605 Cond.getOperand(0).getValueType() != MVT::i8)) {
8606 SDValue LHS = Cond.getOperand(0);
8607 SDValue RHS = Cond.getOperand(1);
8608 unsigned X86Opcode;
8609 unsigned X86Cond;
8610 SDVTList VTs;
8611 switch (CondOpcode) {
8612 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8613 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8614 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8615 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8616 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8617 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8618 default: llvm_unreachable("unexpected overflowing operator");
8619 }
8620 if (CondOpcode == ISD::UMULO)
8621 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8622 MVT::i32);
8623 else
8624 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8625
8626 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8627
8628 if (CondOpcode == ISD::UMULO)
8629 Cond = X86Op.getValue(2);
8630 else
8631 Cond = X86Op.getValue(1);
8632
8633 CC = DAG.getConstant(X86Cond, MVT::i8);
8634 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008635 }
8636
8637 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008638 // Look pass the truncate.
8639 if (Cond.getOpcode() == ISD::TRUNCATE)
8640 Cond = Cond.getOperand(0);
8641
8642 // We know the result of AND is compared against zero. Try to match
8643 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008644 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008645 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008646 if (NewSetCC.getNode()) {
8647 CC = NewSetCC.getOperand(0);
8648 Cond = NewSetCC.getOperand(1);
8649 addTest = false;
8650 }
8651 }
8652 }
8653
8654 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008655 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008656 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008657 }
8658
Benjamin Kramere915ff32010-12-22 23:09:28 +00008659 // a < b ? -1 : 0 -> RES = ~setcc_carry
8660 // a < b ? 0 : -1 -> RES = setcc_carry
8661 // a >= b ? -1 : 0 -> RES = setcc_carry
8662 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8663 if (Cond.getOpcode() == X86ISD::CMP) {
8664 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8665
8666 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8667 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8668 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8669 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8670 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8671 return DAG.getNOT(DL, Res, Res.getValueType());
8672 return Res;
8673 }
8674 }
8675
Evan Cheng0488db92007-09-25 01:57:46 +00008676 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8677 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008678 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008679 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008680 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008681}
8682
Evan Cheng370e5342008-12-03 08:38:43 +00008683// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8684// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8685// from the AND / OR.
8686static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8687 Opc = Op.getOpcode();
8688 if (Opc != ISD::OR && Opc != ISD::AND)
8689 return false;
8690 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8691 Op.getOperand(0).hasOneUse() &&
8692 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8693 Op.getOperand(1).hasOneUse());
8694}
8695
Evan Cheng961d6d42009-02-02 08:19:07 +00008696// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8697// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008698static bool isXor1OfSetCC(SDValue Op) {
8699 if (Op.getOpcode() != ISD::XOR)
8700 return false;
8701 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8702 if (N1C && N1C->getAPIntValue() == 1) {
8703 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8704 Op.getOperand(0).hasOneUse();
8705 }
8706 return false;
8707}
8708
Dan Gohmand858e902010-04-17 15:26:15 +00008709SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008710 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008711 SDValue Chain = Op.getOperand(0);
8712 SDValue Cond = Op.getOperand(1);
8713 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008714 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008715 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008716 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008717
Dan Gohman1a492952009-10-20 16:22:37 +00008718 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008719 // Check for setcc([su]{add,sub,mul}o == 0).
8720 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8721 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8722 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8723 Cond.getOperand(0).getResNo() == 1 &&
8724 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8725 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8726 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8727 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8728 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8729 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8730 Inverted = true;
8731 Cond = Cond.getOperand(0);
8732 } else {
8733 SDValue NewCond = LowerSETCC(Cond, DAG);
8734 if (NewCond.getNode())
8735 Cond = NewCond;
8736 }
Dan Gohman1a492952009-10-20 16:22:37 +00008737 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008738#if 0
8739 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008740 else if (Cond.getOpcode() == X86ISD::ADD ||
8741 Cond.getOpcode() == X86ISD::SUB ||
8742 Cond.getOpcode() == X86ISD::SMUL ||
8743 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008744 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008745#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008746
Evan Chengad9c0a32009-12-15 00:53:42 +00008747 // Look pass (and (setcc_carry (cmp ...)), 1).
8748 if (Cond.getOpcode() == ISD::AND &&
8749 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8750 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008751 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008752 Cond = Cond.getOperand(0);
8753 }
8754
Evan Cheng3f41d662007-10-08 22:16:29 +00008755 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8756 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008757 unsigned CondOpcode = Cond.getOpcode();
8758 if (CondOpcode == X86ISD::SETCC ||
8759 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008760 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008761
Dan Gohman475871a2008-07-27 21:46:04 +00008762 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008763 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008764 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008765 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008766 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008767 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008768 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008769 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008770 default: break;
8771 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008772 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008773 // These can only come from an arithmetic instruction with overflow,
8774 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008775 Cond = Cond.getNode()->getOperand(1);
8776 addTest = false;
8777 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008778 }
Evan Cheng0488db92007-09-25 01:57:46 +00008779 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008780 }
8781 CondOpcode = Cond.getOpcode();
8782 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8783 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8784 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8785 Cond.getOperand(0).getValueType() != MVT::i8)) {
8786 SDValue LHS = Cond.getOperand(0);
8787 SDValue RHS = Cond.getOperand(1);
8788 unsigned X86Opcode;
8789 unsigned X86Cond;
8790 SDVTList VTs;
8791 switch (CondOpcode) {
8792 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8793 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8794 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8795 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8796 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8797 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8798 default: llvm_unreachable("unexpected overflowing operator");
8799 }
8800 if (Inverted)
8801 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8802 if (CondOpcode == ISD::UMULO)
8803 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8804 MVT::i32);
8805 else
8806 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8807
8808 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8809
8810 if (CondOpcode == ISD::UMULO)
8811 Cond = X86Op.getValue(2);
8812 else
8813 Cond = X86Op.getValue(1);
8814
8815 CC = DAG.getConstant(X86Cond, MVT::i8);
8816 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008817 } else {
8818 unsigned CondOpc;
8819 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8820 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008821 if (CondOpc == ISD::OR) {
8822 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8823 // two branches instead of an explicit OR instruction with a
8824 // separate test.
8825 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008826 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008827 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008828 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008829 Chain, Dest, CC, Cmp);
8830 CC = Cond.getOperand(1).getOperand(0);
8831 Cond = Cmp;
8832 addTest = false;
8833 }
8834 } else { // ISD::AND
8835 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8836 // two branches instead of an explicit AND instruction with a
8837 // separate test. However, we only do this if this block doesn't
8838 // have a fall-through edge, because this requires an explicit
8839 // jmp when the condition is false.
8840 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008841 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008842 Op.getNode()->hasOneUse()) {
8843 X86::CondCode CCode =
8844 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8845 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008846 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008847 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008848 // Look for an unconditional branch following this conditional branch.
8849 // We need this because we need to reverse the successors in order
8850 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008851 if (User->getOpcode() == ISD::BR) {
8852 SDValue FalseBB = User->getOperand(1);
8853 SDNode *NewBR =
8854 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008855 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008856 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008857 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008858
Dale Johannesene4d209d2009-02-03 20:21:25 +00008859 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008860 Chain, Dest, CC, Cmp);
8861 X86::CondCode CCode =
8862 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8863 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008864 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008865 Cond = Cmp;
8866 addTest = false;
8867 }
8868 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008869 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008870 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8871 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8872 // It should be transformed during dag combiner except when the condition
8873 // is set by a arithmetics with overflow node.
8874 X86::CondCode CCode =
8875 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8876 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008877 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008878 Cond = Cond.getOperand(0).getOperand(1);
8879 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008880 } else if (Cond.getOpcode() == ISD::SETCC &&
8881 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8882 // For FCMP_OEQ, we can emit
8883 // two branches instead of an explicit AND instruction with a
8884 // separate test. However, we only do this if this block doesn't
8885 // have a fall-through edge, because this requires an explicit
8886 // jmp when the condition is false.
8887 if (Op.getNode()->hasOneUse()) {
8888 SDNode *User = *Op.getNode()->use_begin();
8889 // Look for an unconditional branch following this conditional branch.
8890 // We need this because we need to reverse the successors in order
8891 // to implement FCMP_OEQ.
8892 if (User->getOpcode() == ISD::BR) {
8893 SDValue FalseBB = User->getOperand(1);
8894 SDNode *NewBR =
8895 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8896 assert(NewBR == User);
8897 (void)NewBR;
8898 Dest = FalseBB;
8899
8900 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8901 Cond.getOperand(0), Cond.getOperand(1));
8902 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8903 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8904 Chain, Dest, CC, Cmp);
8905 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8906 Cond = Cmp;
8907 addTest = false;
8908 }
8909 }
8910 } else if (Cond.getOpcode() == ISD::SETCC &&
8911 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8912 // For FCMP_UNE, we can emit
8913 // two branches instead of an explicit AND instruction with a
8914 // separate test. However, we only do this if this block doesn't
8915 // have a fall-through edge, because this requires an explicit
8916 // jmp when the condition is false.
8917 if (Op.getNode()->hasOneUse()) {
8918 SDNode *User = *Op.getNode()->use_begin();
8919 // Look for an unconditional branch following this conditional branch.
8920 // We need this because we need to reverse the successors in order
8921 // to implement FCMP_UNE.
8922 if (User->getOpcode() == ISD::BR) {
8923 SDValue FalseBB = User->getOperand(1);
8924 SDNode *NewBR =
8925 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8926 assert(NewBR == User);
8927 (void)NewBR;
8928
8929 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8930 Cond.getOperand(0), Cond.getOperand(1));
8931 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8932 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8933 Chain, Dest, CC, Cmp);
8934 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8935 Cond = Cmp;
8936 addTest = false;
8937 Dest = FalseBB;
8938 }
8939 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008940 }
Evan Cheng0488db92007-09-25 01:57:46 +00008941 }
8942
8943 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008944 // Look pass the truncate.
8945 if (Cond.getOpcode() == ISD::TRUNCATE)
8946 Cond = Cond.getOperand(0);
8947
8948 // We know the result of AND is compared against zero. Try to match
8949 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008950 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008951 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8952 if (NewSetCC.getNode()) {
8953 CC = NewSetCC.getOperand(0);
8954 Cond = NewSetCC.getOperand(1);
8955 addTest = false;
8956 }
8957 }
8958 }
8959
8960 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008961 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008962 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008963 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008964 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008965 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008966}
8967
Anton Korobeynikove060b532007-04-17 19:34:00 +00008968
8969// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8970// Calls to _alloca is needed to probe the stack when allocating more than 4k
8971// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8972// that the guard pages used by the OS virtual memory manager are allocated in
8973// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008974SDValue
8975X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008976 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008977 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008978 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008979 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008980 "are being used");
8981 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008982 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008983
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008984 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008985 SDValue Chain = Op.getOperand(0);
8986 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008987 // FIXME: Ensure alignment here
8988
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008989 bool Is64Bit = Subtarget->is64Bit();
8990 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008991
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008992 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008993 MachineFunction &MF = DAG.getMachineFunction();
8994 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008995
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008996 if (Is64Bit) {
8997 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008998 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008999 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009000
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009001 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9002 I != E; I++)
9003 if (I->hasNestAttr())
9004 report_fatal_error("Cannot use segmented stacks with functions that "
9005 "have nested arguments.");
9006 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009007
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009008 const TargetRegisterClass *AddrRegClass =
9009 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9010 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9011 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9012 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9013 DAG.getRegister(Vreg, SPTy));
9014 SDValue Ops1[2] = { Value, Chain };
9015 return DAG.getMergeValues(Ops1, 2, dl);
9016 } else {
9017 SDValue Flag;
9018 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009019
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009020 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9021 Flag = Chain.getValue(1);
9022 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009023
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009024 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9025 Flag = Chain.getValue(1);
9026
9027 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9028
9029 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9030 return DAG.getMergeValues(Ops1, 2, dl);
9031 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009032}
9033
Dan Gohmand858e902010-04-17 15:26:15 +00009034SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009035 MachineFunction &MF = DAG.getMachineFunction();
9036 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9037
Dan Gohman69de1932008-02-06 22:27:42 +00009038 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009039 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009040
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009041 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009042 // vastart just stores the address of the VarArgsFrameIndex slot into the
9043 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009044 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9045 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009046 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9047 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009048 }
9049
9050 // __va_list_tag:
9051 // gp_offset (0 - 6 * 8)
9052 // fp_offset (48 - 48 + 8 * 16)
9053 // overflow_arg_area (point to parameters coming in memory).
9054 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009055 SmallVector<SDValue, 8> MemOps;
9056 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009057 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009058 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009059 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9060 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009061 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009062 MemOps.push_back(Store);
9063
9064 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009065 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009066 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009067 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009068 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9069 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009070 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009071 MemOps.push_back(Store);
9072
9073 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009074 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009075 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009076 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9077 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009078 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9079 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009080 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009081 MemOps.push_back(Store);
9082
9083 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009084 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009085 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009086 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9087 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009088 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9089 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009090 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009091 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009092 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009093}
9094
Dan Gohmand858e902010-04-17 15:26:15 +00009095SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009096 assert(Subtarget->is64Bit() &&
9097 "LowerVAARG only handles 64-bit va_arg!");
9098 assert((Subtarget->isTargetLinux() ||
9099 Subtarget->isTargetDarwin()) &&
9100 "Unhandled target in LowerVAARG");
9101 assert(Op.getNode()->getNumOperands() == 4);
9102 SDValue Chain = Op.getOperand(0);
9103 SDValue SrcPtr = Op.getOperand(1);
9104 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9105 unsigned Align = Op.getConstantOperandVal(3);
9106 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009107
Dan Gohman320afb82010-10-12 18:00:49 +00009108 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009109 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009110 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9111 uint8_t ArgMode;
9112
9113 // Decide which area this value should be read from.
9114 // TODO: Implement the AMD64 ABI in its entirety. This simple
9115 // selection mechanism works only for the basic types.
9116 if (ArgVT == MVT::f80) {
9117 llvm_unreachable("va_arg for f80 not yet implemented");
9118 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9119 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9120 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9121 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9122 } else {
9123 llvm_unreachable("Unhandled argument type in LowerVAARG");
9124 }
9125
9126 if (ArgMode == 2) {
9127 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009128 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009129 !(DAG.getMachineFunction()
9130 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009131 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009132 }
9133
9134 // Insert VAARG_64 node into the DAG
9135 // VAARG_64 returns two values: Variable Argument Address, Chain
9136 SmallVector<SDValue, 11> InstOps;
9137 InstOps.push_back(Chain);
9138 InstOps.push_back(SrcPtr);
9139 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9140 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9141 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9142 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9143 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9144 VTs, &InstOps[0], InstOps.size(),
9145 MVT::i64,
9146 MachinePointerInfo(SV),
9147 /*Align=*/0,
9148 /*Volatile=*/false,
9149 /*ReadMem=*/true,
9150 /*WriteMem=*/true);
9151 Chain = VAARG.getValue(1);
9152
9153 // Load the next argument and return it
9154 return DAG.getLoad(ArgVT, dl,
9155 Chain,
9156 VAARG,
9157 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009158 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009159}
9160
Dan Gohmand858e902010-04-17 15:26:15 +00009161SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009162 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009163 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009164 SDValue Chain = Op.getOperand(0);
9165 SDValue DstPtr = Op.getOperand(1);
9166 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009167 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9168 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009169 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009170
Chris Lattnere72f2022010-09-21 05:40:29 +00009171 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009172 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009173 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009174 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009175}
9176
Dan Gohman475871a2008-07-27 21:46:04 +00009177SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009178X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009179 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009180 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009181 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009182 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009183 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009184 case Intrinsic::x86_sse_comieq_ss:
9185 case Intrinsic::x86_sse_comilt_ss:
9186 case Intrinsic::x86_sse_comile_ss:
9187 case Intrinsic::x86_sse_comigt_ss:
9188 case Intrinsic::x86_sse_comige_ss:
9189 case Intrinsic::x86_sse_comineq_ss:
9190 case Intrinsic::x86_sse_ucomieq_ss:
9191 case Intrinsic::x86_sse_ucomilt_ss:
9192 case Intrinsic::x86_sse_ucomile_ss:
9193 case Intrinsic::x86_sse_ucomigt_ss:
9194 case Intrinsic::x86_sse_ucomige_ss:
9195 case Intrinsic::x86_sse_ucomineq_ss:
9196 case Intrinsic::x86_sse2_comieq_sd:
9197 case Intrinsic::x86_sse2_comilt_sd:
9198 case Intrinsic::x86_sse2_comile_sd:
9199 case Intrinsic::x86_sse2_comigt_sd:
9200 case Intrinsic::x86_sse2_comige_sd:
9201 case Intrinsic::x86_sse2_comineq_sd:
9202 case Intrinsic::x86_sse2_ucomieq_sd:
9203 case Intrinsic::x86_sse2_ucomilt_sd:
9204 case Intrinsic::x86_sse2_ucomile_sd:
9205 case Intrinsic::x86_sse2_ucomigt_sd:
9206 case Intrinsic::x86_sse2_ucomige_sd:
9207 case Intrinsic::x86_sse2_ucomineq_sd: {
9208 unsigned Opc = 0;
9209 ISD::CondCode CC = ISD::SETCC_INVALID;
9210 switch (IntNo) {
9211 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009212 case Intrinsic::x86_sse_comieq_ss:
9213 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009214 Opc = X86ISD::COMI;
9215 CC = ISD::SETEQ;
9216 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009217 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009218 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009219 Opc = X86ISD::COMI;
9220 CC = ISD::SETLT;
9221 break;
9222 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009223 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009224 Opc = X86ISD::COMI;
9225 CC = ISD::SETLE;
9226 break;
9227 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009228 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009229 Opc = X86ISD::COMI;
9230 CC = ISD::SETGT;
9231 break;
9232 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009233 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009234 Opc = X86ISD::COMI;
9235 CC = ISD::SETGE;
9236 break;
9237 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009238 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009239 Opc = X86ISD::COMI;
9240 CC = ISD::SETNE;
9241 break;
9242 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009243 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009244 Opc = X86ISD::UCOMI;
9245 CC = ISD::SETEQ;
9246 break;
9247 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009248 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009249 Opc = X86ISD::UCOMI;
9250 CC = ISD::SETLT;
9251 break;
9252 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009253 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009254 Opc = X86ISD::UCOMI;
9255 CC = ISD::SETLE;
9256 break;
9257 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009258 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009259 Opc = X86ISD::UCOMI;
9260 CC = ISD::SETGT;
9261 break;
9262 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009263 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009264 Opc = X86ISD::UCOMI;
9265 CC = ISD::SETGE;
9266 break;
9267 case Intrinsic::x86_sse_ucomineq_ss:
9268 case Intrinsic::x86_sse2_ucomineq_sd:
9269 Opc = X86ISD::UCOMI;
9270 CC = ISD::SETNE;
9271 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009272 }
Evan Cheng734503b2006-09-11 02:19:56 +00009273
Dan Gohman475871a2008-07-27 21:46:04 +00009274 SDValue LHS = Op.getOperand(1);
9275 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009276 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009277 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009278 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9279 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9280 DAG.getConstant(X86CC, MVT::i8), Cond);
9281 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009282 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009283 // Arithmetic intrinsics.
9284 case Intrinsic::x86_sse3_hadd_ps:
9285 case Intrinsic::x86_sse3_hadd_pd:
9286 case Intrinsic::x86_avx_hadd_ps_256:
9287 case Intrinsic::x86_avx_hadd_pd_256:
9288 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9289 Op.getOperand(1), Op.getOperand(2));
9290 case Intrinsic::x86_sse3_hsub_ps:
9291 case Intrinsic::x86_sse3_hsub_pd:
9292 case Intrinsic::x86_avx_hsub_ps_256:
9293 case Intrinsic::x86_avx_hsub_pd_256:
9294 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9295 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009296 case Intrinsic::x86_avx2_psllv_d:
9297 case Intrinsic::x86_avx2_psllv_q:
9298 case Intrinsic::x86_avx2_psllv_d_256:
9299 case Intrinsic::x86_avx2_psllv_q_256:
9300 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9301 Op.getOperand(1), Op.getOperand(2));
9302 case Intrinsic::x86_avx2_psrlv_d:
9303 case Intrinsic::x86_avx2_psrlv_q:
9304 case Intrinsic::x86_avx2_psrlv_d_256:
9305 case Intrinsic::x86_avx2_psrlv_q_256:
9306 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9307 Op.getOperand(1), Op.getOperand(2));
9308 case Intrinsic::x86_avx2_psrav_d:
9309 case Intrinsic::x86_avx2_psrav_d_256:
9310 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9311 Op.getOperand(1), Op.getOperand(2));
9312
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009313 // ptest and testp intrinsics. The intrinsic these come from are designed to
9314 // return an integer value, not just an instruction so lower it to the ptest
9315 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009316 case Intrinsic::x86_sse41_ptestz:
9317 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009318 case Intrinsic::x86_sse41_ptestnzc:
9319 case Intrinsic::x86_avx_ptestz_256:
9320 case Intrinsic::x86_avx_ptestc_256:
9321 case Intrinsic::x86_avx_ptestnzc_256:
9322 case Intrinsic::x86_avx_vtestz_ps:
9323 case Intrinsic::x86_avx_vtestc_ps:
9324 case Intrinsic::x86_avx_vtestnzc_ps:
9325 case Intrinsic::x86_avx_vtestz_pd:
9326 case Intrinsic::x86_avx_vtestc_pd:
9327 case Intrinsic::x86_avx_vtestnzc_pd:
9328 case Intrinsic::x86_avx_vtestz_ps_256:
9329 case Intrinsic::x86_avx_vtestc_ps_256:
9330 case Intrinsic::x86_avx_vtestnzc_ps_256:
9331 case Intrinsic::x86_avx_vtestz_pd_256:
9332 case Intrinsic::x86_avx_vtestc_pd_256:
9333 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9334 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009335 unsigned X86CC = 0;
9336 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009337 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009338 case Intrinsic::x86_avx_vtestz_ps:
9339 case Intrinsic::x86_avx_vtestz_pd:
9340 case Intrinsic::x86_avx_vtestz_ps_256:
9341 case Intrinsic::x86_avx_vtestz_pd_256:
9342 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009343 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009344 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009345 // ZF = 1
9346 X86CC = X86::COND_E;
9347 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009348 case Intrinsic::x86_avx_vtestc_ps:
9349 case Intrinsic::x86_avx_vtestc_pd:
9350 case Intrinsic::x86_avx_vtestc_ps_256:
9351 case Intrinsic::x86_avx_vtestc_pd_256:
9352 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009353 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009354 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009355 // CF = 1
9356 X86CC = X86::COND_B;
9357 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009358 case Intrinsic::x86_avx_vtestnzc_ps:
9359 case Intrinsic::x86_avx_vtestnzc_pd:
9360 case Intrinsic::x86_avx_vtestnzc_ps_256:
9361 case Intrinsic::x86_avx_vtestnzc_pd_256:
9362 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009363 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009364 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009365 // ZF and CF = 0
9366 X86CC = X86::COND_A;
9367 break;
9368 }
Eric Christopherfd179292009-08-27 18:07:15 +00009369
Eric Christopher71c67532009-07-29 00:28:05 +00009370 SDValue LHS = Op.getOperand(1);
9371 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009372 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9373 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009374 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9375 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9376 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009377 }
Evan Cheng5759f972008-05-04 09:15:50 +00009378
9379 // Fix vector shift instructions where the last operand is a non-immediate
9380 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009381 case Intrinsic::x86_avx2_pslli_w:
9382 case Intrinsic::x86_avx2_pslli_d:
9383 case Intrinsic::x86_avx2_pslli_q:
9384 case Intrinsic::x86_avx2_psrli_w:
9385 case Intrinsic::x86_avx2_psrli_d:
9386 case Intrinsic::x86_avx2_psrli_q:
9387 case Intrinsic::x86_avx2_psrai_w:
9388 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009389 case Intrinsic::x86_sse2_pslli_w:
9390 case Intrinsic::x86_sse2_pslli_d:
9391 case Intrinsic::x86_sse2_pslli_q:
9392 case Intrinsic::x86_sse2_psrli_w:
9393 case Intrinsic::x86_sse2_psrli_d:
9394 case Intrinsic::x86_sse2_psrli_q:
9395 case Intrinsic::x86_sse2_psrai_w:
9396 case Intrinsic::x86_sse2_psrai_d:
9397 case Intrinsic::x86_mmx_pslli_w:
9398 case Intrinsic::x86_mmx_pslli_d:
9399 case Intrinsic::x86_mmx_pslli_q:
9400 case Intrinsic::x86_mmx_psrli_w:
9401 case Intrinsic::x86_mmx_psrli_d:
9402 case Intrinsic::x86_mmx_psrli_q:
9403 case Intrinsic::x86_mmx_psrai_w:
9404 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009405 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009406 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009407 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009408
9409 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009410 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009411 switch (IntNo) {
9412 case Intrinsic::x86_sse2_pslli_w:
9413 NewIntNo = Intrinsic::x86_sse2_psll_w;
9414 break;
9415 case Intrinsic::x86_sse2_pslli_d:
9416 NewIntNo = Intrinsic::x86_sse2_psll_d;
9417 break;
9418 case Intrinsic::x86_sse2_pslli_q:
9419 NewIntNo = Intrinsic::x86_sse2_psll_q;
9420 break;
9421 case Intrinsic::x86_sse2_psrli_w:
9422 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9423 break;
9424 case Intrinsic::x86_sse2_psrli_d:
9425 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9426 break;
9427 case Intrinsic::x86_sse2_psrli_q:
9428 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9429 break;
9430 case Intrinsic::x86_sse2_psrai_w:
9431 NewIntNo = Intrinsic::x86_sse2_psra_w;
9432 break;
9433 case Intrinsic::x86_sse2_psrai_d:
9434 NewIntNo = Intrinsic::x86_sse2_psra_d;
9435 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009436 case Intrinsic::x86_avx2_pslli_w:
9437 NewIntNo = Intrinsic::x86_avx2_psll_w;
9438 break;
9439 case Intrinsic::x86_avx2_pslli_d:
9440 NewIntNo = Intrinsic::x86_avx2_psll_d;
9441 break;
9442 case Intrinsic::x86_avx2_pslli_q:
9443 NewIntNo = Intrinsic::x86_avx2_psll_q;
9444 break;
9445 case Intrinsic::x86_avx2_psrli_w:
9446 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9447 break;
9448 case Intrinsic::x86_avx2_psrli_d:
9449 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9450 break;
9451 case Intrinsic::x86_avx2_psrli_q:
9452 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9453 break;
9454 case Intrinsic::x86_avx2_psrai_w:
9455 NewIntNo = Intrinsic::x86_avx2_psra_w;
9456 break;
9457 case Intrinsic::x86_avx2_psrai_d:
9458 NewIntNo = Intrinsic::x86_avx2_psra_d;
9459 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009460 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009461 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009462 switch (IntNo) {
9463 case Intrinsic::x86_mmx_pslli_w:
9464 NewIntNo = Intrinsic::x86_mmx_psll_w;
9465 break;
9466 case Intrinsic::x86_mmx_pslli_d:
9467 NewIntNo = Intrinsic::x86_mmx_psll_d;
9468 break;
9469 case Intrinsic::x86_mmx_pslli_q:
9470 NewIntNo = Intrinsic::x86_mmx_psll_q;
9471 break;
9472 case Intrinsic::x86_mmx_psrli_w:
9473 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9474 break;
9475 case Intrinsic::x86_mmx_psrli_d:
9476 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9477 break;
9478 case Intrinsic::x86_mmx_psrli_q:
9479 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9480 break;
9481 case Intrinsic::x86_mmx_psrai_w:
9482 NewIntNo = Intrinsic::x86_mmx_psra_w;
9483 break;
9484 case Intrinsic::x86_mmx_psrai_d:
9485 NewIntNo = Intrinsic::x86_mmx_psra_d;
9486 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009487 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009488 }
9489 break;
9490 }
9491 }
Mon P Wangefa42202009-09-03 19:56:25 +00009492
9493 // The vector shift intrinsics with scalars uses 32b shift amounts but
9494 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9495 // to be zero.
9496 SDValue ShOps[4];
9497 ShOps[0] = ShAmt;
9498 ShOps[1] = DAG.getConstant(0, MVT::i32);
9499 if (ShAmtVT == MVT::v4i32) {
9500 ShOps[2] = DAG.getUNDEF(MVT::i32);
9501 ShOps[3] = DAG.getUNDEF(MVT::i32);
9502 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9503 } else {
9504 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009505// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009506 }
9507
Owen Andersone50ed302009-08-10 22:56:29 +00009508 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009509 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009510 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009511 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009512 Op.getOperand(1), ShAmt);
9513 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009514 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009515}
Evan Cheng72261582005-12-20 06:22:03 +00009516
Dan Gohmand858e902010-04-17 15:26:15 +00009517SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9518 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009519 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9520 MFI->setReturnAddressIsTaken(true);
9521
Bill Wendling64e87322009-01-16 19:25:27 +00009522 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009523 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009524
9525 if (Depth > 0) {
9526 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9527 SDValue Offset =
9528 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009529 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009530 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009531 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009532 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009533 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009534 }
9535
9536 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009537 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009538 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009539 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009540}
9541
Dan Gohmand858e902010-04-17 15:26:15 +00009542SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009543 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9544 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009545
Owen Andersone50ed302009-08-10 22:56:29 +00009546 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009547 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009548 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9549 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009550 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009551 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009552 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9553 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009554 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009555 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009556}
9557
Dan Gohman475871a2008-07-27 21:46:04 +00009558SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009559 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009560 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009561}
9562
Dan Gohmand858e902010-04-17 15:26:15 +00009563SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009564 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009565 SDValue Chain = Op.getOperand(0);
9566 SDValue Offset = Op.getOperand(1);
9567 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009568 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009569
Dan Gohmand8816272010-08-11 18:14:00 +00009570 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9571 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9572 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009573 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009574
Dan Gohmand8816272010-08-11 18:14:00 +00009575 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9576 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009577 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009578 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9579 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009580 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009581 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009582
Dale Johannesene4d209d2009-02-03 20:21:25 +00009583 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009584 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009585 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009586}
9587
Duncan Sands4a544a72011-09-06 13:37:06 +00009588SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9589 SelectionDAG &DAG) const {
9590 return Op.getOperand(0);
9591}
9592
9593SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9594 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009595 SDValue Root = Op.getOperand(0);
9596 SDValue Trmp = Op.getOperand(1); // trampoline
9597 SDValue FPtr = Op.getOperand(2); // nested function
9598 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009599 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009600
Dan Gohman69de1932008-02-06 22:27:42 +00009601 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009602
9603 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009604 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009605
9606 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009607 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9608 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009609
Evan Cheng0e6a0522011-07-18 20:57:22 +00009610 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9611 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009612
9613 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9614
9615 // Load the pointer to the nested function into R11.
9616 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009617 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009618 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009619 Addr, MachinePointerInfo(TrmpAddr),
9620 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009621
Owen Anderson825b72b2009-08-11 20:47:22 +00009622 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9623 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009624 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9625 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009626 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009627
9628 // Load the 'nest' parameter value into R10.
9629 // R10 is specified in X86CallingConv.td
9630 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009631 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9632 DAG.getConstant(10, MVT::i64));
9633 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009634 Addr, MachinePointerInfo(TrmpAddr, 10),
9635 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009636
Owen Anderson825b72b2009-08-11 20:47:22 +00009637 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9638 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009639 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9640 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009641 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009642
9643 // Jump to the nested function.
9644 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009645 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9646 DAG.getConstant(20, MVT::i64));
9647 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009648 Addr, MachinePointerInfo(TrmpAddr, 20),
9649 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009650
9651 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009652 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9653 DAG.getConstant(22, MVT::i64));
9654 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009655 MachinePointerInfo(TrmpAddr, 22),
9656 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009657
Duncan Sands4a544a72011-09-06 13:37:06 +00009658 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009659 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009660 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009661 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009662 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009663 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009664
9665 switch (CC) {
9666 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009667 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009668 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009669 case CallingConv::X86_StdCall: {
9670 // Pass 'nest' parameter in ECX.
9671 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009672 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009673
9674 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009675 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009676 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009677
Chris Lattner58d74912008-03-12 17:45:29 +00009678 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009679 unsigned InRegCount = 0;
9680 unsigned Idx = 1;
9681
9682 for (FunctionType::param_iterator I = FTy->param_begin(),
9683 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009684 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009685 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009686 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009687
9688 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009689 report_fatal_error("Nest register in use - reduce number of inreg"
9690 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009691 }
9692 }
9693 break;
9694 }
9695 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009696 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009697 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009698 // Pass 'nest' parameter in EAX.
9699 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009700 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009701 break;
9702 }
9703
Dan Gohman475871a2008-07-27 21:46:04 +00009704 SDValue OutChains[4];
9705 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009706
Owen Anderson825b72b2009-08-11 20:47:22 +00009707 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9708 DAG.getConstant(10, MVT::i32));
9709 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009710
Chris Lattnera62fe662010-02-05 19:20:30 +00009711 // This is storing the opcode for MOV32ri.
9712 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009713 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009714 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009715 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009716 Trmp, MachinePointerInfo(TrmpAddr),
9717 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009718
Owen Anderson825b72b2009-08-11 20:47:22 +00009719 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9720 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009721 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9722 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009723 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009724
Chris Lattnera62fe662010-02-05 19:20:30 +00009725 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009726 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9727 DAG.getConstant(5, MVT::i32));
9728 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009729 MachinePointerInfo(TrmpAddr, 5),
9730 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009731
Owen Anderson825b72b2009-08-11 20:47:22 +00009732 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9733 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009734 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9735 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009736 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009737
Duncan Sands4a544a72011-09-06 13:37:06 +00009738 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009739 }
9740}
9741
Dan Gohmand858e902010-04-17 15:26:15 +00009742SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9743 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009744 /*
9745 The rounding mode is in bits 11:10 of FPSR, and has the following
9746 settings:
9747 00 Round to nearest
9748 01 Round to -inf
9749 10 Round to +inf
9750 11 Round to 0
9751
9752 FLT_ROUNDS, on the other hand, expects the following:
9753 -1 Undefined
9754 0 Round to 0
9755 1 Round to nearest
9756 2 Round to +inf
9757 3 Round to -inf
9758
9759 To perform the conversion, we do:
9760 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9761 */
9762
9763 MachineFunction &MF = DAG.getMachineFunction();
9764 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009765 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009766 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009767 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009768 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009769
9770 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009771 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009772 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009773
Michael J. Spencerec38de22010-10-10 22:04:20 +00009774
Chris Lattner2156b792010-09-22 01:11:26 +00009775 MachineMemOperand *MMO =
9776 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9777 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009778
Chris Lattner2156b792010-09-22 01:11:26 +00009779 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9780 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9781 DAG.getVTList(MVT::Other),
9782 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009783
9784 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009785 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009786 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009787
9788 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009789 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009790 DAG.getNode(ISD::SRL, DL, MVT::i16,
9791 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009792 CWD, DAG.getConstant(0x800, MVT::i16)),
9793 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009794 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009795 DAG.getNode(ISD::SRL, DL, MVT::i16,
9796 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009797 CWD, DAG.getConstant(0x400, MVT::i16)),
9798 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009799
Dan Gohman475871a2008-07-27 21:46:04 +00009800 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009801 DAG.getNode(ISD::AND, DL, MVT::i16,
9802 DAG.getNode(ISD::ADD, DL, MVT::i16,
9803 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009804 DAG.getConstant(1, MVT::i16)),
9805 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009806
9807
Duncan Sands83ec4b62008-06-06 12:08:01 +00009808 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009809 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009810}
9811
Dan Gohmand858e902010-04-17 15:26:15 +00009812SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009813 EVT VT = Op.getValueType();
9814 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009815 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009816 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009817
9818 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009819 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009820 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009821 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009822 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009823 }
Evan Cheng18efe262007-12-14 02:13:44 +00009824
Evan Cheng152804e2007-12-14 08:30:15 +00009825 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009826 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009827 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009828
9829 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009830 SDValue Ops[] = {
9831 Op,
9832 DAG.getConstant(NumBits+NumBits-1, OpVT),
9833 DAG.getConstant(X86::COND_E, MVT::i8),
9834 Op.getValue(1)
9835 };
9836 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009837
9838 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009839 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009840
Owen Anderson825b72b2009-08-11 20:47:22 +00009841 if (VT == MVT::i8)
9842 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009843 return Op;
9844}
9845
Chandler Carruthacc068e2011-12-24 10:55:54 +00009846SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
9847 SelectionDAG &DAG) const {
9848 EVT VT = Op.getValueType();
9849 EVT OpVT = VT;
9850 unsigned NumBits = VT.getSizeInBits();
9851 DebugLoc dl = Op.getDebugLoc();
9852
9853 Op = Op.getOperand(0);
9854 if (VT == MVT::i8) {
9855 // Zero extend to i32 since there is not an i8 bsr.
9856 OpVT = MVT::i32;
9857 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
9858 }
9859
9860 // Issue a bsr (scan bits in reverse).
9861 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
9862 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
9863
9864 // And xor with NumBits-1.
9865 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
9866
9867 if (VT == MVT::i8)
9868 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
9869 return Op;
9870}
9871
Dan Gohmand858e902010-04-17 15:26:15 +00009872SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009873 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00009874 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009875 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009876 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +00009877
9878 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +00009879 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009880 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009881
9882 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009883 SDValue Ops[] = {
9884 Op,
Chandler Carruth77821022011-12-24 12:12:34 +00009885 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009886 DAG.getConstant(X86::COND_E, MVT::i8),
9887 Op.getValue(1)
9888 };
Chandler Carruth77821022011-12-24 12:12:34 +00009889 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +00009890}
9891
Craig Topper13894fa2011-08-24 06:14:18 +00009892// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
9893// ones, and then concatenate the result back.
9894static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00009895 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +00009896
9897 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
9898 "Unsupported value type for operation");
9899
9900 int NumElems = VT.getVectorNumElements();
9901 DebugLoc dl = Op.getDebugLoc();
9902 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
9903 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
9904
9905 // Extract the LHS vectors
9906 SDValue LHS = Op.getOperand(0);
9907 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
9908 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
9909
9910 // Extract the RHS vectors
9911 SDValue RHS = Op.getOperand(1);
9912 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
9913 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
9914
9915 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9916 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9917
9918 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9919 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
9920 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
9921}
9922
9923SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
9924 assert(Op.getValueType().getSizeInBits() == 256 &&
9925 Op.getValueType().isInteger() &&
9926 "Only handle AVX 256-bit vector integer operation");
9927 return Lower256IntArith(Op, DAG);
9928}
9929
9930SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
9931 assert(Op.getValueType().getSizeInBits() == 256 &&
9932 Op.getValueType().isInteger() &&
9933 "Only handle AVX 256-bit vector integer operation");
9934 return Lower256IntArith(Op, DAG);
9935}
9936
9937SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
9938 EVT VT = Op.getValueType();
9939
9940 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +00009941 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +00009942 return Lower256IntArith(Op, DAG);
9943
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009944 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009945
Craig Topperaaa643c2011-11-09 07:28:55 +00009946 SDValue A = Op.getOperand(0);
9947 SDValue B = Op.getOperand(1);
9948
9949 if (VT == MVT::v4i64) {
9950 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
9951
9952 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
9953 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
9954 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
9955 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
9956 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
9957 //
9958 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
9959 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
9960 // return AloBlo + AloBhi + AhiBlo;
9961
9962 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9963 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9964 A, DAG.getConstant(32, MVT::i32));
9965 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9966 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9967 B, DAG.getConstant(32, MVT::i32));
9968 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9969 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9970 A, B);
9971 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9972 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9973 A, Bhi);
9974 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9975 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9976 Ahi, B);
9977 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9978 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9979 AloBhi, DAG.getConstant(32, MVT::i32));
9980 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9981 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9982 AhiBlo, DAG.getConstant(32, MVT::i32));
9983 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9984 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
9985 return Res;
9986 }
9987
9988 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
9989
Mon P Wangaf9b9522008-12-18 21:42:19 +00009990 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
9991 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
9992 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
9993 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
9994 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
9995 //
9996 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
9997 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
9998 // return AloBlo + AloBhi + AhiBlo;
9999
Dale Johannesene4d209d2009-02-03 20:21:25 +000010000 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010001 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10002 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010003 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010004 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10005 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010006 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010007 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010008 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010009 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010010 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010011 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010012 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010013 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010014 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010015 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010016 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10017 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010018 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010019 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10020 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010021 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10022 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010023 return Res;
10024}
10025
Nadav Rotem43012222011-05-11 08:12:09 +000010026SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10027
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010028 EVT VT = Op.getValueType();
10029 DebugLoc dl = Op.getDebugLoc();
10030 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010031 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010032 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010033
Craig Topper1accb7e2012-01-10 06:54:16 +000010034 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010035 return SDValue();
10036
Nadav Rotem43012222011-05-11 08:12:09 +000010037 // Optimize shl/srl/sra with constant shift amount.
10038 if (isSplatVector(Amt.getNode())) {
10039 SDValue SclrAmt = Amt->getOperand(0);
10040 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10041 uint64_t ShiftAmt = C->getZExtValue();
10042
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010043 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10044 // Make a large shift.
10045 SDValue SHL =
10046 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10047 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10048 R, DAG.getConstant(ShiftAmt, MVT::i32));
10049 // Zero out the rightmost bits.
10050 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10051 MVT::i8));
10052 return DAG.getNode(ISD::AND, dl, VT, SHL,
10053 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10054 }
10055
Nadav Rotem43012222011-05-11 08:12:09 +000010056 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10057 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10058 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10059 R, DAG.getConstant(ShiftAmt, MVT::i32));
10060
10061 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10062 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10063 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10064 R, DAG.getConstant(ShiftAmt, MVT::i32));
10065
10066 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10067 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10068 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10069 R, DAG.getConstant(ShiftAmt, MVT::i32));
10070
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010071 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10072 // Make a large shift.
10073 SDValue SRL =
10074 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10075 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10076 R, DAG.getConstant(ShiftAmt, MVT::i32));
10077 // Zero out the leftmost bits.
10078 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10079 MVT::i8));
10080 return DAG.getNode(ISD::AND, dl, VT, SRL,
10081 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10082 }
10083
Nadav Rotem43012222011-05-11 08:12:09 +000010084 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10085 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10086 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10087 R, DAG.getConstant(ShiftAmt, MVT::i32));
10088
10089 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10090 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10091 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10092 R, DAG.getConstant(ShiftAmt, MVT::i32));
10093
10094 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10095 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10096 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10097 R, DAG.getConstant(ShiftAmt, MVT::i32));
10098
10099 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10100 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10101 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10102 R, DAG.getConstant(ShiftAmt, MVT::i32));
10103
10104 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10105 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10106 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10107 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010108
10109 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10110 if (ShiftAmt == 7) {
10111 // R s>> 7 === R s< 0
Craig Topper12216172012-01-13 08:12:35 +000010112 SDValue Zeros = getZeroVector(VT, /* HasSSE2 */true,
10113 /* HasAVX2 */false, DAG, dl);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010114 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10115 }
10116
10117 // R s>> a === ((R u>> a) ^ m) - m
10118 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10119 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10120 MVT::i8));
10121 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10122 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10123 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10124 return Res;
10125 }
Craig Topper46154eb2011-11-11 07:39:23 +000010126
Craig Topper0d86d462011-11-20 00:12:05 +000010127 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10128 if (Op.getOpcode() == ISD::SHL) {
10129 // Make a large shift.
10130 SDValue SHL =
10131 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10132 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10133 R, DAG.getConstant(ShiftAmt, MVT::i32));
10134 // Zero out the rightmost bits.
10135 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10136 MVT::i8));
10137 return DAG.getNode(ISD::AND, dl, VT, SHL,
10138 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010139 }
Craig Topper0d86d462011-11-20 00:12:05 +000010140 if (Op.getOpcode() == ISD::SRL) {
10141 // Make a large shift.
10142 SDValue SRL =
10143 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10144 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10145 R, DAG.getConstant(ShiftAmt, MVT::i32));
10146 // Zero out the leftmost bits.
10147 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10148 MVT::i8));
10149 return DAG.getNode(ISD::AND, dl, VT, SRL,
10150 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10151 }
10152 if (Op.getOpcode() == ISD::SRA) {
10153 if (ShiftAmt == 7) {
10154 // R s>> 7 === R s< 0
Craig Topper12216172012-01-13 08:12:35 +000010155 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */,
10156 true /* HasAVX2 */, DAG, dl);
Craig Topper0d86d462011-11-20 00:12:05 +000010157 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10158 }
10159
10160 // R s>> a === ((R u>> a) ^ m) - m
10161 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10162 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10163 MVT::i8));
10164 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10165 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10166 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10167 return Res;
10168 }
10169 }
Nadav Rotem43012222011-05-11 08:12:09 +000010170 }
10171 }
10172
10173 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010174 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010175 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10176 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10177 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10178
10179 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010180
Nate Begeman51409212010-07-28 00:21:48 +000010181 std::vector<Constant*> CV(4, CI);
10182 Constant *C = ConstantVector::get(CV);
10183 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10184 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010185 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010186 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010187
10188 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010189 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010190 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10191 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10192 }
Nadav Rotem43012222011-05-11 08:12:09 +000010193 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010194 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010195
Nate Begeman51409212010-07-28 00:21:48 +000010196 // a = a << 5;
10197 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10198 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10199 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10200
Lang Hames8b99c1e2011-12-17 01:08:46 +000010201 // Turn 'a' into a mask suitable for VSELECT
10202 SDValue VSelM = DAG.getConstant(0x80, VT);
10203 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10204 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10205 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10206 OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010207
Lang Hames8b99c1e2011-12-17 01:08:46 +000010208 SDValue CM1 = DAG.getConstant(0x0f, VT);
10209 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010210
Lang Hames8b99c1e2011-12-17 01:08:46 +000010211 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10212 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Nate Begeman51409212010-07-28 00:21:48 +000010213 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10214 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10215 DAG.getConstant(4, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010216 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10217
Nate Begeman51409212010-07-28 00:21:48 +000010218 // a += a
10219 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010220 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10221 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10222 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10223 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010224
Lang Hames8b99c1e2011-12-17 01:08:46 +000010225 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10226 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Nate Begeman51409212010-07-28 00:21:48 +000010227 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10228 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10229 DAG.getConstant(2, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010230 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10231
Nate Begeman51409212010-07-28 00:21:48 +000010232 // a += a
10233 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010234 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10235 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10236 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10237 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010238
Lang Hames8b99c1e2011-12-17 01:08:46 +000010239 // return VSELECT(r, r+r, a);
10240 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010241 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010242 return R;
10243 }
Craig Topper46154eb2011-11-11 07:39:23 +000010244
10245 // Decompose 256-bit shifts into smaller 128-bit shifts.
10246 if (VT.getSizeInBits() == 256) {
10247 int NumElems = VT.getVectorNumElements();
10248 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10249 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10250
10251 // Extract the two vectors
10252 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10253 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10254 DAG, dl);
10255
10256 // Recreate the shift amount vectors
10257 SDValue Amt1, Amt2;
10258 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10259 // Constant shift amount
10260 SmallVector<SDValue, 4> Amt1Csts;
10261 SmallVector<SDValue, 4> Amt2Csts;
10262 for (int i = 0; i < NumElems/2; ++i)
10263 Amt1Csts.push_back(Amt->getOperand(i));
10264 for (int i = NumElems/2; i < NumElems; ++i)
10265 Amt2Csts.push_back(Amt->getOperand(i));
10266
10267 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10268 &Amt1Csts[0], NumElems/2);
10269 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10270 &Amt2Csts[0], NumElems/2);
10271 } else {
10272 // Variable shift amount
10273 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10274 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10275 DAG, dl);
10276 }
10277
10278 // Issue new vector shifts for the smaller types
10279 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10280 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10281
10282 // Concatenate the result back
10283 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10284 }
10285
Nate Begeman51409212010-07-28 00:21:48 +000010286 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010287}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010288
Dan Gohmand858e902010-04-17 15:26:15 +000010289SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010290 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10291 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010292 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10293 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010294 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010295 SDValue LHS = N->getOperand(0);
10296 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010297 unsigned BaseOp = 0;
10298 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010299 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010300 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010301 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010302 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010303 // A subtract of one will be selected as a INC. Note that INC doesn't
10304 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010305 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10306 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010307 BaseOp = X86ISD::INC;
10308 Cond = X86::COND_O;
10309 break;
10310 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010311 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010312 Cond = X86::COND_O;
10313 break;
10314 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010315 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010316 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010317 break;
10318 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010319 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10320 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010321 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10322 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010323 BaseOp = X86ISD::DEC;
10324 Cond = X86::COND_O;
10325 break;
10326 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010327 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010328 Cond = X86::COND_O;
10329 break;
10330 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010331 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010332 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010333 break;
10334 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010335 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010336 Cond = X86::COND_O;
10337 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010338 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10339 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10340 MVT::i32);
10341 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010342
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010343 SDValue SetCC =
10344 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10345 DAG.getConstant(X86::COND_O, MVT::i32),
10346 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010347
Dan Gohman6e5fda22011-07-22 18:45:15 +000010348 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010349 }
Bill Wendling74c37652008-12-09 22:08:41 +000010350 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010351
Bill Wendling61edeb52008-12-02 01:06:39 +000010352 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010353 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010354 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010355
Bill Wendling61edeb52008-12-02 01:06:39 +000010356 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010357 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10358 DAG.getConstant(Cond, MVT::i32),
10359 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010360
Dan Gohman6e5fda22011-07-22 18:45:15 +000010361 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010362}
10363
Chad Rosier30450e82011-12-22 22:35:21 +000010364SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10365 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010366 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010367 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10368 EVT VT = Op.getValueType();
10369
Craig Topper1accb7e2012-01-10 06:54:16 +000010370 if (Subtarget->hasSSE2() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010371 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10372 ExtraVT.getScalarType().getSizeInBits();
10373 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10374
10375 unsigned SHLIntrinsicsID = 0;
10376 unsigned SRAIntrinsicsID = 0;
10377 switch (VT.getSimpleVT().SimpleTy) {
10378 default:
10379 return SDValue();
Craig Toppera124f942011-11-21 01:12:36 +000010380 case MVT::v4i32:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010381 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10382 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10383 break;
Craig Toppera124f942011-11-21 01:12:36 +000010384 case MVT::v8i16:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010385 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10386 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10387 break;
Craig Toppera124f942011-11-21 01:12:36 +000010388 case MVT::v8i32:
10389 case MVT::v16i16:
10390 if (!Subtarget->hasAVX())
10391 return SDValue();
10392 if (!Subtarget->hasAVX2()) {
10393 // needs to be split
10394 int NumElems = VT.getVectorNumElements();
10395 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10396 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10397
10398 // Extract the LHS vectors
10399 SDValue LHS = Op.getOperand(0);
10400 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10401 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10402
10403 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10404 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10405
10406 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10407 int ExtraNumElems = ExtraVT.getVectorNumElements();
10408 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10409 ExtraNumElems/2);
10410 SDValue Extra = DAG.getValueType(ExtraVT);
10411
10412 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10413 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10414
10415 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10416 }
10417 if (VT == MVT::v8i32) {
10418 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_d;
10419 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_d;
10420 } else {
10421 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_w;
10422 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_w;
10423 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010424 }
10425
10426 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10427 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
Craig Toppera124f942011-11-21 01:12:36 +000010428 Op.getOperand(0), ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010429
Nadav Rotema7934dd2011-10-10 19:31:45 +000010430 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10431 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10432 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010433 }
10434
10435 return SDValue();
10436}
10437
10438
Eric Christopher9a9d2752010-07-22 02:48:34 +000010439SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10440 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010441
Eric Christopher77ed1352011-07-08 00:04:56 +000010442 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10443 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010444 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010445 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010446 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010447 SDValue Ops[] = {
10448 DAG.getRegister(X86::ESP, MVT::i32), // Base
10449 DAG.getTargetConstant(1, MVT::i8), // Scale
10450 DAG.getRegister(0, MVT::i32), // Index
10451 DAG.getTargetConstant(0, MVT::i32), // Disp
10452 DAG.getRegister(0, MVT::i32), // Segment.
10453 Zero,
10454 Chain
10455 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010456 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010457 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10458 array_lengthof(Ops));
10459 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010460 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010461
Eric Christopher9a9d2752010-07-22 02:48:34 +000010462 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010463 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010464 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010465
Chris Lattner132929a2010-08-14 17:26:09 +000010466 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10467 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10468 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10469 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010470
Chris Lattner132929a2010-08-14 17:26:09 +000010471 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10472 if (!Op1 && !Op2 && !Op3 && Op4)
10473 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010474
Chris Lattner132929a2010-08-14 17:26:09 +000010475 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10476 if (Op1 && !Op2 && !Op3 && !Op4)
10477 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010478
10479 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010480 // (MFENCE)>;
10481 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010482}
10483
Eli Friedman14648462011-07-27 22:21:52 +000010484SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10485 SelectionDAG &DAG) const {
10486 DebugLoc dl = Op.getDebugLoc();
10487 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10488 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10489 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10490 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10491
10492 // The only fence that needs an instruction is a sequentially-consistent
10493 // cross-thread fence.
10494 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10495 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10496 // no-sse2). There isn't any reason to disable it if the target processor
10497 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010498 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010499 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10500
10501 SDValue Chain = Op.getOperand(0);
10502 SDValue Zero = DAG.getConstant(0, MVT::i32);
10503 SDValue Ops[] = {
10504 DAG.getRegister(X86::ESP, MVT::i32), // Base
10505 DAG.getTargetConstant(1, MVT::i8), // Scale
10506 DAG.getRegister(0, MVT::i32), // Index
10507 DAG.getTargetConstant(0, MVT::i32), // Disp
10508 DAG.getRegister(0, MVT::i32), // Segment.
10509 Zero,
10510 Chain
10511 };
10512 SDNode *Res =
10513 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10514 array_lengthof(Ops));
10515 return SDValue(Res, 0);
10516 }
10517
10518 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10519 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10520}
10521
10522
Dan Gohmand858e902010-04-17 15:26:15 +000010523SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010524 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010525 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010526 unsigned Reg = 0;
10527 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010528 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010529 default:
10530 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010531 case MVT::i8: Reg = X86::AL; size = 1; break;
10532 case MVT::i16: Reg = X86::AX; size = 2; break;
10533 case MVT::i32: Reg = X86::EAX; size = 4; break;
10534 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010535 assert(Subtarget->is64Bit() && "Node not type legal!");
10536 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010537 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010538 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010539 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010540 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010541 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010542 Op.getOperand(1),
10543 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010544 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010545 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010546 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010547 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10548 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10549 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010550 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010551 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010552 return cpOut;
10553}
10554
Duncan Sands1607f052008-12-01 11:39:25 +000010555SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010556 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010557 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010558 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010559 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010560 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010561 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010562 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10563 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010564 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010565 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10566 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010567 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010568 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010569 rdx.getValue(1)
10570 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010571 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010572}
10573
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010574SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010575 SelectionDAG &DAG) const {
10576 EVT SrcVT = Op.getOperand(0).getValueType();
10577 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010578 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010579 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010580 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010581 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010582 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010583 // i64 <=> MMX conversions are Legal.
10584 if (SrcVT==MVT::i64 && DstVT.isVector())
10585 return Op;
10586 if (DstVT==MVT::i64 && SrcVT.isVector())
10587 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010588 // MMX <=> MMX conversions are Legal.
10589 if (SrcVT.isVector() && DstVT.isVector())
10590 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010591 // All other conversions need to be expanded.
10592 return SDValue();
10593}
Chris Lattner5b856542010-12-20 00:59:46 +000010594
Dan Gohmand858e902010-04-17 15:26:15 +000010595SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010596 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010597 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010598 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010599 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010600 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010601 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010602 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010603 Node->getOperand(0),
10604 Node->getOperand(1), negOp,
10605 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010606 cast<AtomicSDNode>(Node)->getAlignment(),
10607 cast<AtomicSDNode>(Node)->getOrdering(),
10608 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010609}
10610
Eli Friedman327236c2011-08-24 20:50:09 +000010611static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10612 SDNode *Node = Op.getNode();
10613 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010614 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010615
10616 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010617 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10618 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10619 // (The only way to get a 16-byte store is cmpxchg16b)
10620 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10621 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10622 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010623 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10624 cast<AtomicSDNode>(Node)->getMemoryVT(),
10625 Node->getOperand(0),
10626 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010627 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010628 cast<AtomicSDNode>(Node)->getOrdering(),
10629 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010630 return Swap.getValue(1);
10631 }
10632 // Other atomic stores have a simple pattern.
10633 return Op;
10634}
10635
Chris Lattner5b856542010-12-20 00:59:46 +000010636static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10637 EVT VT = Op.getNode()->getValueType(0);
10638
10639 // Let legalize expand this if it isn't a legal type yet.
10640 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10641 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010642
Chris Lattner5b856542010-12-20 00:59:46 +000010643 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010644
Chris Lattner5b856542010-12-20 00:59:46 +000010645 unsigned Opc;
10646 bool ExtraOp = false;
10647 switch (Op.getOpcode()) {
10648 default: assert(0 && "Invalid code");
10649 case ISD::ADDC: Opc = X86ISD::ADD; break;
10650 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10651 case ISD::SUBC: Opc = X86ISD::SUB; break;
10652 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10653 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010654
Chris Lattner5b856542010-12-20 00:59:46 +000010655 if (!ExtraOp)
10656 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10657 Op.getOperand(1));
10658 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10659 Op.getOperand(1), Op.getOperand(2));
10660}
10661
Evan Cheng0db9fe62006-04-25 20:13:52 +000010662/// LowerOperation - Provide custom lowering hooks for some operations.
10663///
Dan Gohmand858e902010-04-17 15:26:15 +000010664SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010665 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010666 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010667 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010668 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010669 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010670 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10671 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010672 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010673 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010674 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010675 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10676 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10677 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010678 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010679 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010680 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10681 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10682 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010683 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010684 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010685 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010686 case ISD::SHL_PARTS:
10687 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010688 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010689 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010690 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010691 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010692 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010693 case ISD::FABS: return LowerFABS(Op, DAG);
10694 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010695 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010696 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010697 case ISD::SETCC: return LowerSETCC(Op, DAG);
10698 case ISD::SELECT: return LowerSELECT(Op, DAG);
10699 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010700 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010701 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010702 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010703 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010704 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010705 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10706 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010707 case ISD::FRAME_TO_ARGS_OFFSET:
10708 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010709 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010710 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010711 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10712 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010713 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010714 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010715 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010716 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010717 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010718 case ISD::SRA:
10719 case ISD::SRL:
10720 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010721 case ISD::SADDO:
10722 case ISD::UADDO:
10723 case ISD::SSUBO:
10724 case ISD::USUBO:
10725 case ISD::SMULO:
10726 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010727 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010728 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010729 case ISD::ADDC:
10730 case ISD::ADDE:
10731 case ISD::SUBC:
10732 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010733 case ISD::ADD: return LowerADD(Op, DAG);
10734 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010735 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010736}
10737
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010738static void ReplaceATOMIC_LOAD(SDNode *Node,
10739 SmallVectorImpl<SDValue> &Results,
10740 SelectionDAG &DAG) {
10741 DebugLoc dl = Node->getDebugLoc();
10742 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10743
10744 // Convert wide load -> cmpxchg8b/cmpxchg16b
10745 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10746 // (The only way to get a 16-byte load is cmpxchg16b)
10747 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010748 SDValue Zero = DAG.getConstant(0, VT);
10749 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010750 Node->getOperand(0),
10751 Node->getOperand(1), Zero, Zero,
10752 cast<AtomicSDNode>(Node)->getMemOperand(),
10753 cast<AtomicSDNode>(Node)->getOrdering(),
10754 cast<AtomicSDNode>(Node)->getSynchScope());
10755 Results.push_back(Swap.getValue(0));
10756 Results.push_back(Swap.getValue(1));
10757}
10758
Duncan Sands1607f052008-12-01 11:39:25 +000010759void X86TargetLowering::
10760ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010761 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010762 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010763 assert (Node->getValueType(0) == MVT::i64 &&
10764 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010765
10766 SDValue Chain = Node->getOperand(0);
10767 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010768 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010769 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010770 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010771 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010772 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010773 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010774 SDValue Result =
10775 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10776 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010777 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010778 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010779 Results.push_back(Result.getValue(2));
10780}
10781
Duncan Sands126d9072008-07-04 11:47:58 +000010782/// ReplaceNodeResults - Replace a node with an illegal result type
10783/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010784void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10785 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010786 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010787 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010788 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010789 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010790 assert(false && "Do not know how to custom type legalize this operation!");
10791 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010792 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010793 case ISD::ADDC:
10794 case ISD::ADDE:
10795 case ISD::SUBC:
10796 case ISD::SUBE:
10797 // We don't want to expand or promote these.
10798 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010799 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010800 std::pair<SDValue,SDValue> Vals =
10801 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010802 SDValue FIST = Vals.first, StackSlot = Vals.second;
10803 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010804 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010805 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010806 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010807 MachinePointerInfo(),
10808 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010809 }
10810 return;
10811 }
10812 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010813 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010814 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010815 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010816 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010817 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010818 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010819 eax.getValue(2));
10820 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10821 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010822 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010823 Results.push_back(edx.getValue(1));
10824 return;
10825 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010826 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010827 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010828 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010829 bool Regs64bit = T == MVT::i128;
10830 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010831 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010832 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10833 DAG.getConstant(0, HalfT));
10834 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10835 DAG.getConstant(1, HalfT));
10836 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10837 Regs64bit ? X86::RAX : X86::EAX,
10838 cpInL, SDValue());
10839 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10840 Regs64bit ? X86::RDX : X86::EDX,
10841 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010842 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010843 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10844 DAG.getConstant(0, HalfT));
10845 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10846 DAG.getConstant(1, HalfT));
10847 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10848 Regs64bit ? X86::RBX : X86::EBX,
10849 swapInL, cpInH.getValue(1));
10850 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10851 Regs64bit ? X86::RCX : X86::ECX,
10852 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010853 SDValue Ops[] = { swapInH.getValue(0),
10854 N->getOperand(1),
10855 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010856 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010857 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010858 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10859 X86ISD::LCMPXCHG8_DAG;
10860 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010861 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010862 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10863 Regs64bit ? X86::RAX : X86::EAX,
10864 HalfT, Result.getValue(1));
10865 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10866 Regs64bit ? X86::RDX : X86::EDX,
10867 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010868 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010869 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010870 Results.push_back(cpOutH.getValue(1));
10871 return;
10872 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010873 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010874 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10875 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010876 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010877 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10878 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010879 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010880 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10881 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010882 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010883 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10884 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010885 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010886 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10887 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010888 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010889 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10890 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010891 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010892 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10893 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010894 case ISD::ATOMIC_LOAD:
10895 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010896 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010897}
10898
Evan Cheng72261582005-12-20 06:22:03 +000010899const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10900 switch (Opcode) {
10901 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010902 case X86ISD::BSF: return "X86ISD::BSF";
10903 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010904 case X86ISD::SHLD: return "X86ISD::SHLD";
10905 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010906 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010907 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010908 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010909 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010910 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010911 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010912 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10913 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10914 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010915 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010916 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010917 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010918 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010919 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010920 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010921 case X86ISD::COMI: return "X86ISD::COMI";
10922 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010923 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010924 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010925 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10926 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010927 case X86ISD::CMOV: return "X86ISD::CMOV";
10928 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010929 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010930 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10931 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010932 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010933 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010934 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010935 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010936 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010937 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10938 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010939 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010940 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010941 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000010942 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000010943 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000010944 case X86ISD::HADD: return "X86ISD::HADD";
10945 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000010946 case X86ISD::FHADD: return "X86ISD::FHADD";
10947 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010948 case X86ISD::FMAX: return "X86ISD::FMAX";
10949 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010950 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10951 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010952 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010953 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010954 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010955 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010956 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010957 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10958 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010959 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
10960 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
10961 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
10962 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
10963 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
10964 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000010965 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
10966 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000010967 case X86ISD::VSHL: return "X86ISD::VSHL";
10968 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000010969 case X86ISD::CMPPD: return "X86ISD::CMPPD";
10970 case X86ISD::CMPPS: return "X86ISD::CMPPS";
10971 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
10972 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
10973 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
10974 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
10975 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
10976 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
10977 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
10978 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010979 case X86ISD::ADD: return "X86ISD::ADD";
10980 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000010981 case X86ISD::ADC: return "X86ISD::ADC";
10982 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000010983 case X86ISD::SMUL: return "X86ISD::SMUL";
10984 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000010985 case X86ISD::INC: return "X86ISD::INC";
10986 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000010987 case X86ISD::OR: return "X86ISD::OR";
10988 case X86ISD::XOR: return "X86ISD::XOR";
10989 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000010990 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000010991 case X86ISD::BLSI: return "X86ISD::BLSI";
10992 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
10993 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000010994 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000010995 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010996 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010997 case X86ISD::PALIGN: return "X86ISD::PALIGN";
10998 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
10999 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
11000 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
11001 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
11002 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
Craig Topperb3982da2011-12-31 23:50:21 +000011003 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011004 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011005 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011006 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011007 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11008 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011009 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11010 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11011 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
11012 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
11013 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
11014 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11015 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011016 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11017 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011018 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011019 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011020 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011021 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011022 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011023 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011024 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011025 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011026 }
11027}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011028
Chris Lattnerc9addb72007-03-30 23:15:24 +000011029// isLegalAddressingMode - Return true if the addressing mode represented
11030// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011031bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011032 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011033 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011034 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011035 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011036
Chris Lattnerc9addb72007-03-30 23:15:24 +000011037 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011038 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011039 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011040
Chris Lattnerc9addb72007-03-30 23:15:24 +000011041 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011042 unsigned GVFlags =
11043 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011044
Chris Lattnerdfed4132009-07-10 07:38:24 +000011045 // If a reference to this global requires an extra load, we can't fold it.
11046 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011047 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011048
Chris Lattnerdfed4132009-07-10 07:38:24 +000011049 // If BaseGV requires a register for the PIC base, we cannot also have a
11050 // BaseReg specified.
11051 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011052 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011053
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011054 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011055 if ((M != CodeModel::Small || R != Reloc::Static) &&
11056 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011057 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011058 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011059
Chris Lattnerc9addb72007-03-30 23:15:24 +000011060 switch (AM.Scale) {
11061 case 0:
11062 case 1:
11063 case 2:
11064 case 4:
11065 case 8:
11066 // These scales always work.
11067 break;
11068 case 3:
11069 case 5:
11070 case 9:
11071 // These scales are formed with basereg+scalereg. Only accept if there is
11072 // no basereg yet.
11073 if (AM.HasBaseReg)
11074 return false;
11075 break;
11076 default: // Other stuff never works.
11077 return false;
11078 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011079
Chris Lattnerc9addb72007-03-30 23:15:24 +000011080 return true;
11081}
11082
11083
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011084bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011085 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011086 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011087 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11088 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011089 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011090 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011091 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011092}
11093
Owen Andersone50ed302009-08-10 22:56:29 +000011094bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011095 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011096 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011097 unsigned NumBits1 = VT1.getSizeInBits();
11098 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011099 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011100 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011101 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011102}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011103
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011104bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011105 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011106 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011107}
11108
Owen Andersone50ed302009-08-10 22:56:29 +000011109bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011110 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011111 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011112}
11113
Owen Andersone50ed302009-08-10 22:56:29 +000011114bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011115 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011116 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011117}
11118
Evan Cheng60c07e12006-07-05 22:17:51 +000011119/// isShuffleMaskLegal - Targets can use this to indicate that they only
11120/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11121/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11122/// are assumed to be legal.
11123bool
Eric Christopherfd179292009-08-27 18:07:15 +000011124X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011125 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011126 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011127 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011128 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011129
Nate Begemana09008b2009-10-19 02:17:23 +000011130 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011131 return (VT.getVectorNumElements() == 2 ||
11132 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11133 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011134 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011135 isPSHUFDMask(M, VT) ||
11136 isPSHUFHWMask(M, VT) ||
11137 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011138 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011139 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11140 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011141 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11142 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011143}
11144
Dan Gohman7d8143f2008-04-09 20:09:42 +000011145bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011146X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011147 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011148 unsigned NumElts = VT.getVectorNumElements();
11149 // FIXME: This collection of masks seems suspect.
11150 if (NumElts == 2)
11151 return true;
11152 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11153 return (isMOVLMask(Mask, VT) ||
11154 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011155 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11156 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011157 }
11158 return false;
11159}
11160
11161//===----------------------------------------------------------------------===//
11162// X86 Scheduler Hooks
11163//===----------------------------------------------------------------------===//
11164
Mon P Wang63307c32008-05-05 19:05:59 +000011165// private utility function
11166MachineBasicBlock *
11167X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11168 MachineBasicBlock *MBB,
11169 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011170 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011171 unsigned LoadOpc,
11172 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011173 unsigned notOpc,
11174 unsigned EAXreg,
11175 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011176 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011177 // For the atomic bitwise operator, we generate
11178 // thisMBB:
11179 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011180 // ld t1 = [bitinstr.addr]
11181 // op t2 = t1, [bitinstr.val]
11182 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011183 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11184 // bz newMBB
11185 // fallthrough -->nextMBB
11186 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11187 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011188 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011189 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011190
Mon P Wang63307c32008-05-05 19:05:59 +000011191 /// First build the CFG
11192 MachineFunction *F = MBB->getParent();
11193 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011194 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11195 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11196 F->insert(MBBIter, newMBB);
11197 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011198
Dan Gohman14152b42010-07-06 20:24:04 +000011199 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11200 nextMBB->splice(nextMBB->begin(), thisMBB,
11201 llvm::next(MachineBasicBlock::iterator(bInstr)),
11202 thisMBB->end());
11203 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011204
Mon P Wang63307c32008-05-05 19:05:59 +000011205 // Update thisMBB to fall through to newMBB
11206 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011207
Mon P Wang63307c32008-05-05 19:05:59 +000011208 // newMBB jumps to itself and fall through to nextMBB
11209 newMBB->addSuccessor(nextMBB);
11210 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011211
Mon P Wang63307c32008-05-05 19:05:59 +000011212 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011213 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011214 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011215 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011216 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011217 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011218 int numArgs = bInstr->getNumOperands() - 1;
11219 for (int i=0; i < numArgs; ++i)
11220 argOpers[i] = &bInstr->getOperand(i+1);
11221
11222 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011223 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011224 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011225
Dale Johannesen140be2d2008-08-19 18:47:28 +000011226 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011227 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011228 for (int i=0; i <= lastAddrIndx; ++i)
11229 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011230
Dale Johannesen140be2d2008-08-19 18:47:28 +000011231 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011232 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011233 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011234 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011235 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011236 tt = t1;
11237
Dale Johannesen140be2d2008-08-19 18:47:28 +000011238 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011239 assert((argOpers[valArgIndx]->isReg() ||
11240 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011241 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011242 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011243 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011244 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011245 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011246 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011247 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011248
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011249 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011250 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011251
Dale Johannesene4d209d2009-02-03 20:21:25 +000011252 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011253 for (int i=0; i <= lastAddrIndx; ++i)
11254 (*MIB).addOperand(*argOpers[i]);
11255 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011256 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011257 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11258 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011259
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011260 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011261 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011262
Mon P Wang63307c32008-05-05 19:05:59 +000011263 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011264 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011265
Dan Gohman14152b42010-07-06 20:24:04 +000011266 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011267 return nextMBB;
11268}
11269
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011270// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011271MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011272X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11273 MachineBasicBlock *MBB,
11274 unsigned regOpcL,
11275 unsigned regOpcH,
11276 unsigned immOpcL,
11277 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011278 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011279 // For the atomic bitwise operator, we generate
11280 // thisMBB (instructions are in pairs, except cmpxchg8b)
11281 // ld t1,t2 = [bitinstr.addr]
11282 // newMBB:
11283 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11284 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011285 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011286 // mov ECX, EBX <- t5, t6
11287 // mov EAX, EDX <- t1, t2
11288 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11289 // mov t3, t4 <- EAX, EDX
11290 // bz newMBB
11291 // result in out1, out2
11292 // fallthrough -->nextMBB
11293
11294 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11295 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011296 const unsigned NotOpc = X86::NOT32r;
11297 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11298 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11299 MachineFunction::iterator MBBIter = MBB;
11300 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011301
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011302 /// First build the CFG
11303 MachineFunction *F = MBB->getParent();
11304 MachineBasicBlock *thisMBB = MBB;
11305 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11306 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11307 F->insert(MBBIter, newMBB);
11308 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011309
Dan Gohman14152b42010-07-06 20:24:04 +000011310 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11311 nextMBB->splice(nextMBB->begin(), thisMBB,
11312 llvm::next(MachineBasicBlock::iterator(bInstr)),
11313 thisMBB->end());
11314 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011315
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011316 // Update thisMBB to fall through to newMBB
11317 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011318
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011319 // newMBB jumps to itself and fall through to nextMBB
11320 newMBB->addSuccessor(nextMBB);
11321 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011322
Dale Johannesene4d209d2009-02-03 20:21:25 +000011323 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011324 // Insert instructions into newMBB based on incoming instruction
11325 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011326 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011327 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011328 MachineOperand& dest1Oper = bInstr->getOperand(0);
11329 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011330 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11331 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011332 argOpers[i] = &bInstr->getOperand(i+2);
11333
Dan Gohman71ea4e52010-05-14 21:01:44 +000011334 // We use some of the operands multiple times, so conservatively just
11335 // clear any kill flags that might be present.
11336 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11337 argOpers[i]->setIsKill(false);
11338 }
11339
Evan Chengad5b52f2010-01-08 19:14:57 +000011340 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011341 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011342
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011343 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011344 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011345 for (int i=0; i <= lastAddrIndx; ++i)
11346 (*MIB).addOperand(*argOpers[i]);
11347 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011348 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011349 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011350 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011351 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011352 MachineOperand newOp3 = *(argOpers[3]);
11353 if (newOp3.isImm())
11354 newOp3.setImm(newOp3.getImm()+4);
11355 else
11356 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011357 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011358 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011359
11360 // t3/4 are defined later, at the bottom of the loop
11361 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11362 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011363 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011364 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011365 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011366 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11367
Evan Cheng306b4ca2010-01-08 23:41:50 +000011368 // The subsequent operations should be using the destination registers of
11369 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011370 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011371 t1 = F->getRegInfo().createVirtualRegister(RC);
11372 t2 = F->getRegInfo().createVirtualRegister(RC);
11373 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11374 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011375 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011376 t1 = dest1Oper.getReg();
11377 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011378 }
11379
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011380 int valArgIndx = lastAddrIndx + 1;
11381 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011382 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011383 "invalid operand");
11384 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11385 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011386 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011387 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011388 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011389 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011390 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011391 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011392 (*MIB).addOperand(*argOpers[valArgIndx]);
11393 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011394 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011395 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011396 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011397 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011398 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011399 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011400 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011401 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011402 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011403 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011404
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011405 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011406 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011407 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011408 MIB.addReg(t2);
11409
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011410 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011411 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011412 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011413 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011414
Dale Johannesene4d209d2009-02-03 20:21:25 +000011415 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011416 for (int i=0; i <= lastAddrIndx; ++i)
11417 (*MIB).addOperand(*argOpers[i]);
11418
11419 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011420 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11421 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011422
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011423 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011424 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011425 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011426 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011427
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011428 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011429 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011430
Dan Gohman14152b42010-07-06 20:24:04 +000011431 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011432 return nextMBB;
11433}
11434
11435// private utility function
11436MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011437X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11438 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011439 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011440 // For the atomic min/max operator, we generate
11441 // thisMBB:
11442 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011443 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011444 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011445 // cmp t1, t2
11446 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011447 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011448 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11449 // bz newMBB
11450 // fallthrough -->nextMBB
11451 //
11452 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11453 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011454 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011455 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011456
Mon P Wang63307c32008-05-05 19:05:59 +000011457 /// First build the CFG
11458 MachineFunction *F = MBB->getParent();
11459 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011460 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11461 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11462 F->insert(MBBIter, newMBB);
11463 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011464
Dan Gohman14152b42010-07-06 20:24:04 +000011465 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11466 nextMBB->splice(nextMBB->begin(), thisMBB,
11467 llvm::next(MachineBasicBlock::iterator(mInstr)),
11468 thisMBB->end());
11469 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011470
Mon P Wang63307c32008-05-05 19:05:59 +000011471 // Update thisMBB to fall through to newMBB
11472 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011473
Mon P Wang63307c32008-05-05 19:05:59 +000011474 // newMBB jumps to newMBB and fall through to nextMBB
11475 newMBB->addSuccessor(nextMBB);
11476 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011477
Dale Johannesene4d209d2009-02-03 20:21:25 +000011478 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011479 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011480 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011481 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011482 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011483 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011484 int numArgs = mInstr->getNumOperands() - 1;
11485 for (int i=0; i < numArgs; ++i)
11486 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011487
Mon P Wang63307c32008-05-05 19:05:59 +000011488 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011489 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011490 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011491
Mon P Wangab3e7472008-05-05 22:56:23 +000011492 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011493 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011494 for (int i=0; i <= lastAddrIndx; ++i)
11495 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011496
Mon P Wang63307c32008-05-05 19:05:59 +000011497 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011498 assert((argOpers[valArgIndx]->isReg() ||
11499 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011500 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011501
11502 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011503 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011504 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011505 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011506 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011507 (*MIB).addOperand(*argOpers[valArgIndx]);
11508
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011509 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011510 MIB.addReg(t1);
11511
Dale Johannesene4d209d2009-02-03 20:21:25 +000011512 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011513 MIB.addReg(t1);
11514 MIB.addReg(t2);
11515
11516 // Generate movc
11517 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011518 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011519 MIB.addReg(t2);
11520 MIB.addReg(t1);
11521
11522 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011523 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011524 for (int i=0; i <= lastAddrIndx; ++i)
11525 (*MIB).addOperand(*argOpers[i]);
11526 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011527 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011528 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11529 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011530
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011531 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011532 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011533
Mon P Wang63307c32008-05-05 19:05:59 +000011534 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011535 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011536
Dan Gohman14152b42010-07-06 20:24:04 +000011537 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011538 return nextMBB;
11539}
11540
Eric Christopherf83a5de2009-08-27 18:08:16 +000011541// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011542// or XMM0_V32I8 in AVX all of this code can be replaced with that
11543// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011544MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011545X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011546 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011547 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011548 "Target must have SSE4.2 or AVX features enabled");
11549
Eric Christopherb120ab42009-08-18 22:50:32 +000011550 DebugLoc dl = MI->getDebugLoc();
11551 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011552 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011553 if (!Subtarget->hasAVX()) {
11554 if (memArg)
11555 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11556 else
11557 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11558 } else {
11559 if (memArg)
11560 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11561 else
11562 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11563 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011564
Eric Christopher41c902f2010-11-30 08:20:21 +000011565 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011566 for (unsigned i = 0; i < numArgs; ++i) {
11567 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011568 if (!(Op.isReg() && Op.isImplicit()))
11569 MIB.addOperand(Op);
11570 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011571 BuildMI(*BB, MI, dl,
11572 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11573 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011574 .addReg(X86::XMM0);
11575
Dan Gohman14152b42010-07-06 20:24:04 +000011576 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011577 return BB;
11578}
11579
11580MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011581X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011582 DebugLoc dl = MI->getDebugLoc();
11583 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011584
Eric Christopher228232b2010-11-30 07:20:12 +000011585 // Address into RAX/EAX, other two args into ECX, EDX.
11586 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11587 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11588 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11589 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011590 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011591
Eric Christopher228232b2010-11-30 07:20:12 +000011592 unsigned ValOps = X86::AddrNumOperands;
11593 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11594 .addReg(MI->getOperand(ValOps).getReg());
11595 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11596 .addReg(MI->getOperand(ValOps+1).getReg());
11597
11598 // The instruction doesn't actually take any operands though.
11599 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011600
Eric Christopher228232b2010-11-30 07:20:12 +000011601 MI->eraseFromParent(); // The pseudo is gone now.
11602 return BB;
11603}
11604
11605MachineBasicBlock *
11606X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011607 DebugLoc dl = MI->getDebugLoc();
11608 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011609
Eric Christopher228232b2010-11-30 07:20:12 +000011610 // First arg in ECX, the second in EAX.
11611 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11612 .addReg(MI->getOperand(0).getReg());
11613 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11614 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011615
Eric Christopher228232b2010-11-30 07:20:12 +000011616 // The instruction doesn't actually take any operands though.
11617 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011618
Eric Christopher228232b2010-11-30 07:20:12 +000011619 MI->eraseFromParent(); // The pseudo is gone now.
11620 return BB;
11621}
11622
11623MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011624X86TargetLowering::EmitVAARG64WithCustomInserter(
11625 MachineInstr *MI,
11626 MachineBasicBlock *MBB) const {
11627 // Emit va_arg instruction on X86-64.
11628
11629 // Operands to this pseudo-instruction:
11630 // 0 ) Output : destination address (reg)
11631 // 1-5) Input : va_list address (addr, i64mem)
11632 // 6 ) ArgSize : Size (in bytes) of vararg type
11633 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11634 // 8 ) Align : Alignment of type
11635 // 9 ) EFLAGS (implicit-def)
11636
11637 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11638 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11639
11640 unsigned DestReg = MI->getOperand(0).getReg();
11641 MachineOperand &Base = MI->getOperand(1);
11642 MachineOperand &Scale = MI->getOperand(2);
11643 MachineOperand &Index = MI->getOperand(3);
11644 MachineOperand &Disp = MI->getOperand(4);
11645 MachineOperand &Segment = MI->getOperand(5);
11646 unsigned ArgSize = MI->getOperand(6).getImm();
11647 unsigned ArgMode = MI->getOperand(7).getImm();
11648 unsigned Align = MI->getOperand(8).getImm();
11649
11650 // Memory Reference
11651 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11652 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11653 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11654
11655 // Machine Information
11656 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11657 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11658 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11659 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11660 DebugLoc DL = MI->getDebugLoc();
11661
11662 // struct va_list {
11663 // i32 gp_offset
11664 // i32 fp_offset
11665 // i64 overflow_area (address)
11666 // i64 reg_save_area (address)
11667 // }
11668 // sizeof(va_list) = 24
11669 // alignment(va_list) = 8
11670
11671 unsigned TotalNumIntRegs = 6;
11672 unsigned TotalNumXMMRegs = 8;
11673 bool UseGPOffset = (ArgMode == 1);
11674 bool UseFPOffset = (ArgMode == 2);
11675 unsigned MaxOffset = TotalNumIntRegs * 8 +
11676 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11677
11678 /* Align ArgSize to a multiple of 8 */
11679 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11680 bool NeedsAlign = (Align > 8);
11681
11682 MachineBasicBlock *thisMBB = MBB;
11683 MachineBasicBlock *overflowMBB;
11684 MachineBasicBlock *offsetMBB;
11685 MachineBasicBlock *endMBB;
11686
11687 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11688 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11689 unsigned OffsetReg = 0;
11690
11691 if (!UseGPOffset && !UseFPOffset) {
11692 // If we only pull from the overflow region, we don't create a branch.
11693 // We don't need to alter control flow.
11694 OffsetDestReg = 0; // unused
11695 OverflowDestReg = DestReg;
11696
11697 offsetMBB = NULL;
11698 overflowMBB = thisMBB;
11699 endMBB = thisMBB;
11700 } else {
11701 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11702 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11703 // If not, pull from overflow_area. (branch to overflowMBB)
11704 //
11705 // thisMBB
11706 // | .
11707 // | .
11708 // offsetMBB overflowMBB
11709 // | .
11710 // | .
11711 // endMBB
11712
11713 // Registers for the PHI in endMBB
11714 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11715 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11716
11717 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11718 MachineFunction *MF = MBB->getParent();
11719 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11720 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11721 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11722
11723 MachineFunction::iterator MBBIter = MBB;
11724 ++MBBIter;
11725
11726 // Insert the new basic blocks
11727 MF->insert(MBBIter, offsetMBB);
11728 MF->insert(MBBIter, overflowMBB);
11729 MF->insert(MBBIter, endMBB);
11730
11731 // Transfer the remainder of MBB and its successor edges to endMBB.
11732 endMBB->splice(endMBB->begin(), thisMBB,
11733 llvm::next(MachineBasicBlock::iterator(MI)),
11734 thisMBB->end());
11735 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11736
11737 // Make offsetMBB and overflowMBB successors of thisMBB
11738 thisMBB->addSuccessor(offsetMBB);
11739 thisMBB->addSuccessor(overflowMBB);
11740
11741 // endMBB is a successor of both offsetMBB and overflowMBB
11742 offsetMBB->addSuccessor(endMBB);
11743 overflowMBB->addSuccessor(endMBB);
11744
11745 // Load the offset value into a register
11746 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11747 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11748 .addOperand(Base)
11749 .addOperand(Scale)
11750 .addOperand(Index)
11751 .addDisp(Disp, UseFPOffset ? 4 : 0)
11752 .addOperand(Segment)
11753 .setMemRefs(MMOBegin, MMOEnd);
11754
11755 // Check if there is enough room left to pull this argument.
11756 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11757 .addReg(OffsetReg)
11758 .addImm(MaxOffset + 8 - ArgSizeA8);
11759
11760 // Branch to "overflowMBB" if offset >= max
11761 // Fall through to "offsetMBB" otherwise
11762 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11763 .addMBB(overflowMBB);
11764 }
11765
11766 // In offsetMBB, emit code to use the reg_save_area.
11767 if (offsetMBB) {
11768 assert(OffsetReg != 0);
11769
11770 // Read the reg_save_area address.
11771 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11772 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11773 .addOperand(Base)
11774 .addOperand(Scale)
11775 .addOperand(Index)
11776 .addDisp(Disp, 16)
11777 .addOperand(Segment)
11778 .setMemRefs(MMOBegin, MMOEnd);
11779
11780 // Zero-extend the offset
11781 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11782 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11783 .addImm(0)
11784 .addReg(OffsetReg)
11785 .addImm(X86::sub_32bit);
11786
11787 // Add the offset to the reg_save_area to get the final address.
11788 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11789 .addReg(OffsetReg64)
11790 .addReg(RegSaveReg);
11791
11792 // Compute the offset for the next argument
11793 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11794 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11795 .addReg(OffsetReg)
11796 .addImm(UseFPOffset ? 16 : 8);
11797
11798 // Store it back into the va_list.
11799 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11800 .addOperand(Base)
11801 .addOperand(Scale)
11802 .addOperand(Index)
11803 .addDisp(Disp, UseFPOffset ? 4 : 0)
11804 .addOperand(Segment)
11805 .addReg(NextOffsetReg)
11806 .setMemRefs(MMOBegin, MMOEnd);
11807
11808 // Jump to endMBB
11809 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11810 .addMBB(endMBB);
11811 }
11812
11813 //
11814 // Emit code to use overflow area
11815 //
11816
11817 // Load the overflow_area address into a register.
11818 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11819 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11820 .addOperand(Base)
11821 .addOperand(Scale)
11822 .addOperand(Index)
11823 .addDisp(Disp, 8)
11824 .addOperand(Segment)
11825 .setMemRefs(MMOBegin, MMOEnd);
11826
11827 // If we need to align it, do so. Otherwise, just copy the address
11828 // to OverflowDestReg.
11829 if (NeedsAlign) {
11830 // Align the overflow address
11831 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11832 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11833
11834 // aligned_addr = (addr + (align-1)) & ~(align-1)
11835 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11836 .addReg(OverflowAddrReg)
11837 .addImm(Align-1);
11838
11839 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11840 .addReg(TmpReg)
11841 .addImm(~(uint64_t)(Align-1));
11842 } else {
11843 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11844 .addReg(OverflowAddrReg);
11845 }
11846
11847 // Compute the next overflow address after this argument.
11848 // (the overflow address should be kept 8-byte aligned)
11849 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11850 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11851 .addReg(OverflowDestReg)
11852 .addImm(ArgSizeA8);
11853
11854 // Store the new overflow address.
11855 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11856 .addOperand(Base)
11857 .addOperand(Scale)
11858 .addOperand(Index)
11859 .addDisp(Disp, 8)
11860 .addOperand(Segment)
11861 .addReg(NextAddrReg)
11862 .setMemRefs(MMOBegin, MMOEnd);
11863
11864 // If we branched, emit the PHI to the front of endMBB.
11865 if (offsetMBB) {
11866 BuildMI(*endMBB, endMBB->begin(), DL,
11867 TII->get(X86::PHI), DestReg)
11868 .addReg(OffsetDestReg).addMBB(offsetMBB)
11869 .addReg(OverflowDestReg).addMBB(overflowMBB);
11870 }
11871
11872 // Erase the pseudo instruction
11873 MI->eraseFromParent();
11874
11875 return endMBB;
11876}
11877
11878MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011879X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11880 MachineInstr *MI,
11881 MachineBasicBlock *MBB) const {
11882 // Emit code to save XMM registers to the stack. The ABI says that the
11883 // number of registers to save is given in %al, so it's theoretically
11884 // possible to do an indirect jump trick to avoid saving all of them,
11885 // however this code takes a simpler approach and just executes all
11886 // of the stores if %al is non-zero. It's less code, and it's probably
11887 // easier on the hardware branch predictor, and stores aren't all that
11888 // expensive anyway.
11889
11890 // Create the new basic blocks. One block contains all the XMM stores,
11891 // and one block is the final destination regardless of whether any
11892 // stores were performed.
11893 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11894 MachineFunction *F = MBB->getParent();
11895 MachineFunction::iterator MBBIter = MBB;
11896 ++MBBIter;
11897 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11898 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11899 F->insert(MBBIter, XMMSaveMBB);
11900 F->insert(MBBIter, EndMBB);
11901
Dan Gohman14152b42010-07-06 20:24:04 +000011902 // Transfer the remainder of MBB and its successor edges to EndMBB.
11903 EndMBB->splice(EndMBB->begin(), MBB,
11904 llvm::next(MachineBasicBlock::iterator(MI)),
11905 MBB->end());
11906 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11907
Dan Gohmand6708ea2009-08-15 01:38:56 +000011908 // The original block will now fall through to the XMM save block.
11909 MBB->addSuccessor(XMMSaveMBB);
11910 // The XMMSaveMBB will fall through to the end block.
11911 XMMSaveMBB->addSuccessor(EndMBB);
11912
11913 // Now add the instructions.
11914 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11915 DebugLoc DL = MI->getDebugLoc();
11916
11917 unsigned CountReg = MI->getOperand(0).getReg();
11918 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11919 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11920
11921 if (!Subtarget->isTargetWin64()) {
11922 // If %al is 0, branch around the XMM save block.
11923 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011924 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011925 MBB->addSuccessor(EndMBB);
11926 }
11927
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011928 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011929 // In the XMM save block, save all the XMM argument registers.
11930 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11931 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011932 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011933 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011934 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011935 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011936 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011937 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011938 .addFrameIndex(RegSaveFrameIndex)
11939 .addImm(/*Scale=*/1)
11940 .addReg(/*IndexReg=*/0)
11941 .addImm(/*Disp=*/Offset)
11942 .addReg(/*Segment=*/0)
11943 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011944 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011945 }
11946
Dan Gohman14152b42010-07-06 20:24:04 +000011947 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011948
11949 return EndMBB;
11950}
Mon P Wang63307c32008-05-05 19:05:59 +000011951
Evan Cheng60c07e12006-07-05 22:17:51 +000011952MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000011953X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011954 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000011955 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11956 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000011957
Chris Lattner52600972009-09-02 05:57:00 +000011958 // To "insert" a SELECT_CC instruction, we actually have to insert the
11959 // diamond control-flow pattern. The incoming instruction knows the
11960 // destination vreg to set, the condition code register to branch on, the
11961 // true/false values to select between, and a branch opcode to use.
11962 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11963 MachineFunction::iterator It = BB;
11964 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000011965
Chris Lattner52600972009-09-02 05:57:00 +000011966 // thisMBB:
11967 // ...
11968 // TrueVal = ...
11969 // cmpTY ccX, r1, r2
11970 // bCC copy1MBB
11971 // fallthrough --> copy0MBB
11972 MachineBasicBlock *thisMBB = BB;
11973 MachineFunction *F = BB->getParent();
11974 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
11975 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000011976 F->insert(It, copy0MBB);
11977 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000011978
Bill Wendling730c07e2010-06-25 20:48:10 +000011979 // If the EFLAGS register isn't dead in the terminator, then claim that it's
11980 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000011981 if (!MI->killsRegister(X86::EFLAGS)) {
11982 copy0MBB->addLiveIn(X86::EFLAGS);
11983 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000011984 }
11985
Dan Gohman14152b42010-07-06 20:24:04 +000011986 // Transfer the remainder of BB and its successor edges to sinkMBB.
11987 sinkMBB->splice(sinkMBB->begin(), BB,
11988 llvm::next(MachineBasicBlock::iterator(MI)),
11989 BB->end());
11990 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
11991
11992 // Add the true and fallthrough blocks as its successors.
11993 BB->addSuccessor(copy0MBB);
11994 BB->addSuccessor(sinkMBB);
11995
11996 // Create the conditional branch instruction.
11997 unsigned Opc =
11998 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
11999 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12000
Chris Lattner52600972009-09-02 05:57:00 +000012001 // copy0MBB:
12002 // %FalseValue = ...
12003 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012004 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012005
Chris Lattner52600972009-09-02 05:57:00 +000012006 // sinkMBB:
12007 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12008 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012009 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12010 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012011 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12012 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12013
Dan Gohman14152b42010-07-06 20:24:04 +000012014 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012015 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012016}
12017
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012018MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012019X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12020 bool Is64Bit) const {
12021 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12022 DebugLoc DL = MI->getDebugLoc();
12023 MachineFunction *MF = BB->getParent();
12024 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12025
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012026 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012027
12028 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12029 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12030
12031 // BB:
12032 // ... [Till the alloca]
12033 // If stacklet is not large enough, jump to mallocMBB
12034 //
12035 // bumpMBB:
12036 // Allocate by subtracting from RSP
12037 // Jump to continueMBB
12038 //
12039 // mallocMBB:
12040 // Allocate by call to runtime
12041 //
12042 // continueMBB:
12043 // ...
12044 // [rest of original BB]
12045 //
12046
12047 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12048 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12049 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12050
12051 MachineRegisterInfo &MRI = MF->getRegInfo();
12052 const TargetRegisterClass *AddrRegClass =
12053 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12054
12055 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12056 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12057 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012058 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012059 sizeVReg = MI->getOperand(1).getReg(),
12060 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12061
12062 MachineFunction::iterator MBBIter = BB;
12063 ++MBBIter;
12064
12065 MF->insert(MBBIter, bumpMBB);
12066 MF->insert(MBBIter, mallocMBB);
12067 MF->insert(MBBIter, continueMBB);
12068
12069 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12070 (MachineBasicBlock::iterator(MI)), BB->end());
12071 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12072
12073 // Add code to the main basic block to check if the stack limit has been hit,
12074 // and if so, jump to mallocMBB otherwise to bumpMBB.
12075 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012076 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012077 .addReg(tmpSPVReg).addReg(sizeVReg);
12078 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012079 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012080 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012081 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12082
12083 // bumpMBB simply decreases the stack pointer, since we know the current
12084 // stacklet has enough space.
12085 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012086 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012087 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012088 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012089 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12090
12091 // Calls into a routine in libgcc to allocate more space from the heap.
12092 if (Is64Bit) {
12093 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12094 .addReg(sizeVReg);
12095 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12096 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12097 } else {
12098 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12099 .addImm(12);
12100 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12101 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12102 .addExternalSymbol("__morestack_allocate_stack_space");
12103 }
12104
12105 if (!Is64Bit)
12106 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12107 .addImm(16);
12108
12109 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12110 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12111 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12112
12113 // Set up the CFG correctly.
12114 BB->addSuccessor(bumpMBB);
12115 BB->addSuccessor(mallocMBB);
12116 mallocMBB->addSuccessor(continueMBB);
12117 bumpMBB->addSuccessor(continueMBB);
12118
12119 // Take care of the PHI nodes.
12120 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12121 MI->getOperand(0).getReg())
12122 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12123 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12124
12125 // Delete the original pseudo instruction.
12126 MI->eraseFromParent();
12127
12128 // And we're done.
12129 return continueMBB;
12130}
12131
12132MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012133X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012134 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012135 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12136 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012137
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012138 assert(!Subtarget->isTargetEnvMacho());
12139
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012140 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12141 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012142
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012143 if (Subtarget->isTargetWin64()) {
12144 if (Subtarget->isTargetCygMing()) {
12145 // ___chkstk(Mingw64):
12146 // Clobbers R10, R11, RAX and EFLAGS.
12147 // Updates RSP.
12148 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12149 .addExternalSymbol("___chkstk")
12150 .addReg(X86::RAX, RegState::Implicit)
12151 .addReg(X86::RSP, RegState::Implicit)
12152 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12153 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12154 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12155 } else {
12156 // __chkstk(MSVCRT): does not update stack pointer.
12157 // Clobbers R10, R11 and EFLAGS.
12158 // FIXME: RAX(allocated size) might be reused and not killed.
12159 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12160 .addExternalSymbol("__chkstk")
12161 .addReg(X86::RAX, RegState::Implicit)
12162 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12163 // RAX has the offset to subtracted from RSP.
12164 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12165 .addReg(X86::RSP)
12166 .addReg(X86::RAX);
12167 }
12168 } else {
12169 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012170 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12171
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012172 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12173 .addExternalSymbol(StackProbeSymbol)
12174 .addReg(X86::EAX, RegState::Implicit)
12175 .addReg(X86::ESP, RegState::Implicit)
12176 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12177 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12178 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12179 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012180
Dan Gohman14152b42010-07-06 20:24:04 +000012181 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012182 return BB;
12183}
Chris Lattner52600972009-09-02 05:57:00 +000012184
12185MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012186X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12187 MachineBasicBlock *BB) const {
12188 // This is pretty easy. We're taking the value that we received from
12189 // our load from the relocation, sticking it in either RDI (x86-64)
12190 // or EAX and doing an indirect call. The return value will then
12191 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012192 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012193 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012194 DebugLoc DL = MI->getDebugLoc();
12195 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012196
12197 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012198 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012199
Eric Christopher30ef0e52010-06-03 04:07:48 +000012200 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012201 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12202 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012203 .addReg(X86::RIP)
12204 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012205 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012206 MI->getOperand(3).getTargetFlags())
12207 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012208 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012209 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012210 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012211 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12212 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012213 .addReg(0)
12214 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012215 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012216 MI->getOperand(3).getTargetFlags())
12217 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012218 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012219 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012220 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012221 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12222 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012223 .addReg(TII->getGlobalBaseReg(F))
12224 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012225 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012226 MI->getOperand(3).getTargetFlags())
12227 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012228 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012229 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012230 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012231
Dan Gohman14152b42010-07-06 20:24:04 +000012232 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012233 return BB;
12234}
12235
12236MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012237X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012238 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012239 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012240 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012241 case X86::TAILJMPd64:
12242 case X86::TAILJMPr64:
12243 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012244 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012245 case X86::TCRETURNdi64:
12246 case X86::TCRETURNri64:
12247 case X86::TCRETURNmi64:
12248 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12249 // On AMD64, additional defs should be added before register allocation.
12250 if (!Subtarget->isTargetWin64()) {
12251 MI->addRegisterDefined(X86::RSI);
12252 MI->addRegisterDefined(X86::RDI);
12253 MI->addRegisterDefined(X86::XMM6);
12254 MI->addRegisterDefined(X86::XMM7);
12255 MI->addRegisterDefined(X86::XMM8);
12256 MI->addRegisterDefined(X86::XMM9);
12257 MI->addRegisterDefined(X86::XMM10);
12258 MI->addRegisterDefined(X86::XMM11);
12259 MI->addRegisterDefined(X86::XMM12);
12260 MI->addRegisterDefined(X86::XMM13);
12261 MI->addRegisterDefined(X86::XMM14);
12262 MI->addRegisterDefined(X86::XMM15);
12263 }
12264 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012265 case X86::WIN_ALLOCA:
12266 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012267 case X86::SEG_ALLOCA_32:
12268 return EmitLoweredSegAlloca(MI, BB, false);
12269 case X86::SEG_ALLOCA_64:
12270 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012271 case X86::TLSCall_32:
12272 case X86::TLSCall_64:
12273 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012274 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012275 case X86::CMOV_FR32:
12276 case X86::CMOV_FR64:
12277 case X86::CMOV_V4F32:
12278 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012279 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012280 case X86::CMOV_V8F32:
12281 case X86::CMOV_V4F64:
12282 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012283 case X86::CMOV_GR16:
12284 case X86::CMOV_GR32:
12285 case X86::CMOV_RFP32:
12286 case X86::CMOV_RFP64:
12287 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012288 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012289
Dale Johannesen849f2142007-07-03 00:53:03 +000012290 case X86::FP32_TO_INT16_IN_MEM:
12291 case X86::FP32_TO_INT32_IN_MEM:
12292 case X86::FP32_TO_INT64_IN_MEM:
12293 case X86::FP64_TO_INT16_IN_MEM:
12294 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012295 case X86::FP64_TO_INT64_IN_MEM:
12296 case X86::FP80_TO_INT16_IN_MEM:
12297 case X86::FP80_TO_INT32_IN_MEM:
12298 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012299 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12300 DebugLoc DL = MI->getDebugLoc();
12301
Evan Cheng60c07e12006-07-05 22:17:51 +000012302 // Change the floating point control register to use "round towards zero"
12303 // mode when truncating to an integer value.
12304 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012305 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012306 addFrameReference(BuildMI(*BB, MI, DL,
12307 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012308
12309 // Load the old value of the high byte of the control word...
12310 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012311 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012312 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012313 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012314
12315 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012316 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012317 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012318
12319 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012320 addFrameReference(BuildMI(*BB, MI, DL,
12321 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012322
12323 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012324 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012325 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012326
12327 // Get the X86 opcode to use.
12328 unsigned Opc;
12329 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012330 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012331 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12332 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12333 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12334 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12335 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12336 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012337 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12338 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12339 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012340 }
12341
12342 X86AddressMode AM;
12343 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012344 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012345 AM.BaseType = X86AddressMode::RegBase;
12346 AM.Base.Reg = Op.getReg();
12347 } else {
12348 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012349 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012350 }
12351 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012352 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012353 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012354 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012355 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012356 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012357 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012358 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012359 AM.GV = Op.getGlobal();
12360 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012361 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012362 }
Dan Gohman14152b42010-07-06 20:24:04 +000012363 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012364 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012365
12366 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012367 addFrameReference(BuildMI(*BB, MI, DL,
12368 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012369
Dan Gohman14152b42010-07-06 20:24:04 +000012370 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012371 return BB;
12372 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012373 // String/text processing lowering.
12374 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012375 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012376 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12377 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012378 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012379 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12380 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012381 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012382 return EmitPCMP(MI, BB, 5, false /* in mem */);
12383 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012384 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012385 return EmitPCMP(MI, BB, 5, true /* in mem */);
12386
Eric Christopher228232b2010-11-30 07:20:12 +000012387 // Thread synchronization.
12388 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012389 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012390 case X86::MWAIT:
12391 return EmitMwait(MI, BB);
12392
Eric Christopherb120ab42009-08-18 22:50:32 +000012393 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012394 case X86::ATOMAND32:
12395 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012396 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012397 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012398 X86::NOT32r, X86::EAX,
12399 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012400 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012401 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12402 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012403 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012404 X86::NOT32r, X86::EAX,
12405 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012406 case X86::ATOMXOR32:
12407 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012408 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012409 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012410 X86::NOT32r, X86::EAX,
12411 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012412 case X86::ATOMNAND32:
12413 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012414 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012415 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012416 X86::NOT32r, X86::EAX,
12417 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012418 case X86::ATOMMIN32:
12419 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12420 case X86::ATOMMAX32:
12421 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12422 case X86::ATOMUMIN32:
12423 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12424 case X86::ATOMUMAX32:
12425 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012426
12427 case X86::ATOMAND16:
12428 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12429 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012430 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012431 X86::NOT16r, X86::AX,
12432 X86::GR16RegisterClass);
12433 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012434 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012435 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012436 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012437 X86::NOT16r, X86::AX,
12438 X86::GR16RegisterClass);
12439 case X86::ATOMXOR16:
12440 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12441 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012442 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012443 X86::NOT16r, X86::AX,
12444 X86::GR16RegisterClass);
12445 case X86::ATOMNAND16:
12446 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12447 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012448 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012449 X86::NOT16r, X86::AX,
12450 X86::GR16RegisterClass, true);
12451 case X86::ATOMMIN16:
12452 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12453 case X86::ATOMMAX16:
12454 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12455 case X86::ATOMUMIN16:
12456 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12457 case X86::ATOMUMAX16:
12458 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12459
12460 case X86::ATOMAND8:
12461 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12462 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012463 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012464 X86::NOT8r, X86::AL,
12465 X86::GR8RegisterClass);
12466 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012467 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012468 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012469 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012470 X86::NOT8r, X86::AL,
12471 X86::GR8RegisterClass);
12472 case X86::ATOMXOR8:
12473 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12474 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012475 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012476 X86::NOT8r, X86::AL,
12477 X86::GR8RegisterClass);
12478 case X86::ATOMNAND8:
12479 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12480 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012481 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012482 X86::NOT8r, X86::AL,
12483 X86::GR8RegisterClass, true);
12484 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012485 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012486 case X86::ATOMAND64:
12487 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012488 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012489 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012490 X86::NOT64r, X86::RAX,
12491 X86::GR64RegisterClass);
12492 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012493 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12494 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012495 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012496 X86::NOT64r, X86::RAX,
12497 X86::GR64RegisterClass);
12498 case X86::ATOMXOR64:
12499 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012500 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012501 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012502 X86::NOT64r, X86::RAX,
12503 X86::GR64RegisterClass);
12504 case X86::ATOMNAND64:
12505 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12506 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012507 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012508 X86::NOT64r, X86::RAX,
12509 X86::GR64RegisterClass, true);
12510 case X86::ATOMMIN64:
12511 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12512 case X86::ATOMMAX64:
12513 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12514 case X86::ATOMUMIN64:
12515 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12516 case X86::ATOMUMAX64:
12517 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012518
12519 // This group does 64-bit operations on a 32-bit host.
12520 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012521 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012522 X86::AND32rr, X86::AND32rr,
12523 X86::AND32ri, X86::AND32ri,
12524 false);
12525 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012526 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012527 X86::OR32rr, X86::OR32rr,
12528 X86::OR32ri, X86::OR32ri,
12529 false);
12530 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012531 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012532 X86::XOR32rr, X86::XOR32rr,
12533 X86::XOR32ri, X86::XOR32ri,
12534 false);
12535 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012536 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012537 X86::AND32rr, X86::AND32rr,
12538 X86::AND32ri, X86::AND32ri,
12539 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012540 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012541 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012542 X86::ADD32rr, X86::ADC32rr,
12543 X86::ADD32ri, X86::ADC32ri,
12544 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012545 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012546 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012547 X86::SUB32rr, X86::SBB32rr,
12548 X86::SUB32ri, X86::SBB32ri,
12549 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012550 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012551 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012552 X86::MOV32rr, X86::MOV32rr,
12553 X86::MOV32ri, X86::MOV32ri,
12554 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012555 case X86::VASTART_SAVE_XMM_REGS:
12556 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012557
12558 case X86::VAARG_64:
12559 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012560 }
12561}
12562
12563//===----------------------------------------------------------------------===//
12564// X86 Optimization Hooks
12565//===----------------------------------------------------------------------===//
12566
Dan Gohman475871a2008-07-27 21:46:04 +000012567void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012568 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012569 APInt &KnownZero,
12570 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012571 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012572 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012573 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012574 assert((Opc >= ISD::BUILTIN_OP_END ||
12575 Opc == ISD::INTRINSIC_WO_CHAIN ||
12576 Opc == ISD::INTRINSIC_W_CHAIN ||
12577 Opc == ISD::INTRINSIC_VOID) &&
12578 "Should use MaskedValueIsZero if you don't know whether Op"
12579 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012580
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012581 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012582 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012583 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012584 case X86ISD::ADD:
12585 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012586 case X86ISD::ADC:
12587 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012588 case X86ISD::SMUL:
12589 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012590 case X86ISD::INC:
12591 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012592 case X86ISD::OR:
12593 case X86ISD::XOR:
12594 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012595 // These nodes' second result is a boolean.
12596 if (Op.getResNo() == 0)
12597 break;
12598 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012599 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012600 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12601 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012602 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012603 case ISD::INTRINSIC_WO_CHAIN: {
12604 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12605 unsigned NumLoBits = 0;
12606 switch (IntId) {
12607 default: break;
12608 case Intrinsic::x86_sse_movmsk_ps:
12609 case Intrinsic::x86_avx_movmsk_ps_256:
12610 case Intrinsic::x86_sse2_movmsk_pd:
12611 case Intrinsic::x86_avx_movmsk_pd_256:
12612 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012613 case Intrinsic::x86_sse2_pmovmskb_128:
12614 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012615 // High bits of movmskp{s|d}, pmovmskb are known zero.
12616 switch (IntId) {
12617 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12618 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12619 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12620 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12621 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12622 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012623 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012624 }
12625 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12626 Mask.getBitWidth() - NumLoBits);
12627 break;
12628 }
12629 }
12630 break;
12631 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012632 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012633}
Chris Lattner259e97c2006-01-31 19:43:35 +000012634
Owen Andersonbc146b02010-09-21 20:42:50 +000012635unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12636 unsigned Depth) const {
12637 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12638 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12639 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012640
Owen Andersonbc146b02010-09-21 20:42:50 +000012641 // Fallback case.
12642 return 1;
12643}
12644
Evan Cheng206ee9d2006-07-07 08:33:52 +000012645/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012646/// node is a GlobalAddress + offset.
12647bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012648 const GlobalValue* &GA,
12649 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012650 if (N->getOpcode() == X86ISD::Wrapper) {
12651 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012652 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012653 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012654 return true;
12655 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012656 }
Evan Chengad4196b2008-05-12 19:56:52 +000012657 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012658}
12659
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012660/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12661/// same as extracting the high 128-bit part of 256-bit vector and then
12662/// inserting the result into the low part of a new 256-bit vector
12663static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12664 EVT VT = SVOp->getValueType(0);
12665 int NumElems = VT.getVectorNumElements();
12666
12667 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12668 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12669 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12670 SVOp->getMaskElt(j) >= 0)
12671 return false;
12672
12673 return true;
12674}
12675
12676/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12677/// same as extracting the low 128-bit part of 256-bit vector and then
12678/// inserting the result into the high part of a new 256-bit vector
12679static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12680 EVT VT = SVOp->getValueType(0);
12681 int NumElems = VT.getVectorNumElements();
12682
12683 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12684 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12685 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12686 SVOp->getMaskElt(j) >= 0)
12687 return false;
12688
12689 return true;
12690}
12691
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012692/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12693static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012694 TargetLowering::DAGCombinerInfo &DCI,
12695 bool HasAVX2) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012696 DebugLoc dl = N->getDebugLoc();
12697 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12698 SDValue V1 = SVOp->getOperand(0);
12699 SDValue V2 = SVOp->getOperand(1);
12700 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012701 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012702
12703 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12704 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12705 //
12706 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012707 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012708 // V UNDEF BUILD_VECTOR UNDEF
12709 // \ / \ /
12710 // CONCAT_VECTOR CONCAT_VECTOR
12711 // \ /
12712 // \ /
12713 // RESULT: V + zero extended
12714 //
12715 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12716 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12717 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12718 return SDValue();
12719
12720 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12721 return SDValue();
12722
12723 // To match the shuffle mask, the first half of the mask should
12724 // be exactly the first vector, and all the rest a splat with the
12725 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012726 for (int i = 0; i < NumElems/2; ++i)
12727 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12728 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12729 return SDValue();
12730
Chad Rosier3d1161e2012-01-03 21:05:52 +000012731 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12732 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12733 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12734 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12735 SDValue ResNode =
12736 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12737 Ld->getMemoryVT(),
12738 Ld->getPointerInfo(),
12739 Ld->getAlignment(),
12740 false/*isVolatile*/, true/*ReadMem*/,
12741 false/*WriteMem*/);
12742 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12743 }
12744
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012745 // Emit a zeroed vector and insert the desired subvector on its
12746 // first half.
Craig Topper12216172012-01-13 08:12:35 +000012747 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */, HasAVX2, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012748 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12749 DAG.getConstant(0, MVT::i32), DAG, dl);
12750 return DCI.CombineTo(N, InsV);
12751 }
12752
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012753 //===--------------------------------------------------------------------===//
12754 // Combine some shuffles into subvector extracts and inserts:
12755 //
12756
12757 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12758 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12759 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12760 DAG, dl);
12761 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12762 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12763 return DCI.CombineTo(N, InsV);
12764 }
12765
12766 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12767 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12768 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12769 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12770 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12771 return DCI.CombineTo(N, InsV);
12772 }
12773
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012774 return SDValue();
12775}
12776
12777/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012778static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012779 TargetLowering::DAGCombinerInfo &DCI,
12780 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012781 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012782 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012783
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012784 // Don't create instructions with illegal types after legalize types has run.
12785 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12786 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12787 return SDValue();
12788
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012789 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12790 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12791 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Craig Topper12216172012-01-13 08:12:35 +000012792 return PerformShuffleCombine256(N, DAG, DCI, Subtarget->hasAVX2());
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012793
12794 // Only handle 128 wide vector from here on.
12795 if (VT.getSizeInBits() != 128)
12796 return SDValue();
12797
12798 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12799 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12800 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012801 SmallVector<SDValue, 16> Elts;
12802 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012803 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012804
Nate Begemanfdea31a2010-03-24 20:49:50 +000012805 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012806}
Evan Chengd880b972008-05-09 21:53:03 +000012807
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012808/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12809/// generation and convert it from being a bunch of shuffles and extracts
12810/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012811static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12812 const TargetLowering &TLI) {
12813 SDValue InputVector = N->getOperand(0);
12814
12815 // Only operate on vectors of 4 elements, where the alternative shuffling
12816 // gets to be more expensive.
12817 if (InputVector.getValueType() != MVT::v4i32)
12818 return SDValue();
12819
12820 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12821 // single use which is a sign-extend or zero-extend, and all elements are
12822 // used.
12823 SmallVector<SDNode *, 4> Uses;
12824 unsigned ExtractedElements = 0;
12825 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12826 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12827 if (UI.getUse().getResNo() != InputVector.getResNo())
12828 return SDValue();
12829
12830 SDNode *Extract = *UI;
12831 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12832 return SDValue();
12833
12834 if (Extract->getValueType(0) != MVT::i32)
12835 return SDValue();
12836 if (!Extract->hasOneUse())
12837 return SDValue();
12838 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12839 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12840 return SDValue();
12841 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12842 return SDValue();
12843
12844 // Record which element was extracted.
12845 ExtractedElements |=
12846 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12847
12848 Uses.push_back(Extract);
12849 }
12850
12851 // If not all the elements were used, this may not be worthwhile.
12852 if (ExtractedElements != 15)
12853 return SDValue();
12854
12855 // Ok, we've now decided to do the transformation.
12856 DebugLoc dl = InputVector.getDebugLoc();
12857
12858 // Store the value to a temporary stack slot.
12859 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000012860 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
12861 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012862
12863 // Replace each use (extract) with a load of the appropriate element.
12864 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
12865 UE = Uses.end(); UI != UE; ++UI) {
12866 SDNode *Extract = *UI;
12867
Nadav Rotem86694292011-05-17 08:31:57 +000012868 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012869 SDValue Idx = Extract->getOperand(1);
12870 unsigned EltSize =
12871 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
12872 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
12873 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
12874
Nadav Rotem86694292011-05-17 08:31:57 +000012875 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012876 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012877
12878 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000012879 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000012880 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000012881 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012882
12883 // Replace the exact with the load.
12884 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
12885 }
12886
12887 // The replacement was made in place; don't return anything.
12888 return SDValue();
12889}
12890
Duncan Sands6bcd2192011-09-17 16:49:39 +000012891/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
12892/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012893static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000012894 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000012895 const X86Subtarget *Subtarget) {
12896 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000012897 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000012898 // Get the LHS/RHS of the select.
12899 SDValue LHS = N->getOperand(1);
12900 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000012901 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000012902
Dan Gohman670e5392009-09-21 18:03:22 +000012903 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000012904 // instructions match the semantics of the common C idiom x<y?x:y but not
12905 // x<=y?x:y, because of how they handle negative zero (which can be
12906 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000012907 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
12908 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000012909 (Subtarget->hasSSE2() ||
12910 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012911 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012912
Chris Lattner47b4ce82009-03-11 05:48:52 +000012913 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000012914 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000012915 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
12916 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012917 switch (CC) {
12918 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012919 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012920 // Converting this to a min would handle NaNs incorrectly, and swapping
12921 // the operands would cause it to handle comparisons between positive
12922 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012923 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012924 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012925 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12926 break;
12927 std::swap(LHS, RHS);
12928 }
Dan Gohman670e5392009-09-21 18:03:22 +000012929 Opcode = X86ISD::FMIN;
12930 break;
12931 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012932 // Converting this to a min would handle comparisons between positive
12933 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012934 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012935 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
12936 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012937 Opcode = X86ISD::FMIN;
12938 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012939 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012940 // Converting this to a min would handle both negative zeros and NaNs
12941 // incorrectly, but we can swap the operands to fix both.
12942 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012943 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012944 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012945 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012946 Opcode = X86ISD::FMIN;
12947 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012948
Dan Gohman670e5392009-09-21 18:03:22 +000012949 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012950 // Converting this to a max would handle comparisons between positive
12951 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012952 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000012953 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012954 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012955 Opcode = X86ISD::FMAX;
12956 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012957 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012958 // Converting this to a max would handle NaNs incorrectly, and swapping
12959 // the operands would cause it to handle comparisons between positive
12960 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012961 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012962 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012963 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12964 break;
12965 std::swap(LHS, RHS);
12966 }
Dan Gohman670e5392009-09-21 18:03:22 +000012967 Opcode = X86ISD::FMAX;
12968 break;
12969 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012970 // Converting this to a max would handle both negative zeros and NaNs
12971 // incorrectly, but we can swap the operands to fix both.
12972 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012973 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012974 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012975 case ISD::SETGE:
12976 Opcode = X86ISD::FMAX;
12977 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000012978 }
Dan Gohman670e5392009-09-21 18:03:22 +000012979 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000012980 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
12981 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012982 switch (CC) {
12983 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012984 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012985 // Converting this to a min would handle comparisons between positive
12986 // and negative zero incorrectly, and swapping the operands would
12987 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012988 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012989 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000012990 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012991 break;
12992 std::swap(LHS, RHS);
12993 }
Dan Gohman670e5392009-09-21 18:03:22 +000012994 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000012995 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012996 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012997 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012998 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012999 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13000 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013001 Opcode = X86ISD::FMIN;
13002 break;
13003 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013004 // Converting this to a min would handle both negative zeros and NaNs
13005 // incorrectly, but we can swap the operands to fix both.
13006 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013007 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013008 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013009 case ISD::SETGE:
13010 Opcode = X86ISD::FMIN;
13011 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013012
Dan Gohman670e5392009-09-21 18:03:22 +000013013 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013014 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013015 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013016 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013017 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013018 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013019 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013020 // Converting this to a max would handle comparisons between positive
13021 // and negative zero incorrectly, and swapping the operands would
13022 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013023 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013024 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013025 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013026 break;
13027 std::swap(LHS, RHS);
13028 }
Dan Gohman670e5392009-09-21 18:03:22 +000013029 Opcode = X86ISD::FMAX;
13030 break;
13031 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013032 // Converting this to a max would handle both negative zeros and NaNs
13033 // incorrectly, but we can swap the operands to fix both.
13034 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013035 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013036 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013037 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013038 Opcode = X86ISD::FMAX;
13039 break;
13040 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013041 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013042
Chris Lattner47b4ce82009-03-11 05:48:52 +000013043 if (Opcode)
13044 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013045 }
Eric Christopherfd179292009-08-27 18:07:15 +000013046
Chris Lattnerd1980a52009-03-12 06:52:53 +000013047 // If this is a select between two integer constants, try to do some
13048 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013049 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13050 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013051 // Don't do this for crazy integer types.
13052 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13053 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013054 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013055 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013056
Chris Lattnercee56e72009-03-13 05:53:31 +000013057 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013058 // Efficiently invertible.
13059 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13060 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13061 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13062 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013063 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013064 }
Eric Christopherfd179292009-08-27 18:07:15 +000013065
Chris Lattnerd1980a52009-03-12 06:52:53 +000013066 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013067 if (FalseC->getAPIntValue() == 0 &&
13068 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013069 if (NeedsCondInvert) // Invert the condition if needed.
13070 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13071 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013072
Chris Lattnerd1980a52009-03-12 06:52:53 +000013073 // Zero extend the condition if needed.
13074 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013075
Chris Lattnercee56e72009-03-13 05:53:31 +000013076 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013077 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013078 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013079 }
Eric Christopherfd179292009-08-27 18:07:15 +000013080
Chris Lattner97a29a52009-03-13 05:22:11 +000013081 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013082 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013083 if (NeedsCondInvert) // Invert the condition if needed.
13084 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13085 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013086
Chris Lattner97a29a52009-03-13 05:22:11 +000013087 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013088 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13089 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013090 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013091 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013092 }
Eric Christopherfd179292009-08-27 18:07:15 +000013093
Chris Lattnercee56e72009-03-13 05:53:31 +000013094 // Optimize cases that will turn into an LEA instruction. This requires
13095 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013096 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013097 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013098 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013099
Chris Lattnercee56e72009-03-13 05:53:31 +000013100 bool isFastMultiplier = false;
13101 if (Diff < 10) {
13102 switch ((unsigned char)Diff) {
13103 default: break;
13104 case 1: // result = add base, cond
13105 case 2: // result = lea base( , cond*2)
13106 case 3: // result = lea base(cond, cond*2)
13107 case 4: // result = lea base( , cond*4)
13108 case 5: // result = lea base(cond, cond*4)
13109 case 8: // result = lea base( , cond*8)
13110 case 9: // result = lea base(cond, cond*8)
13111 isFastMultiplier = true;
13112 break;
13113 }
13114 }
Eric Christopherfd179292009-08-27 18:07:15 +000013115
Chris Lattnercee56e72009-03-13 05:53:31 +000013116 if (isFastMultiplier) {
13117 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13118 if (NeedsCondInvert) // Invert the condition if needed.
13119 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13120 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013121
Chris Lattnercee56e72009-03-13 05:53:31 +000013122 // Zero extend the condition if needed.
13123 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13124 Cond);
13125 // Scale the condition by the difference.
13126 if (Diff != 1)
13127 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13128 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013129
Chris Lattnercee56e72009-03-13 05:53:31 +000013130 // Add the base if non-zero.
13131 if (FalseC->getAPIntValue() != 0)
13132 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13133 SDValue(FalseC, 0));
13134 return Cond;
13135 }
Eric Christopherfd179292009-08-27 18:07:15 +000013136 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013137 }
13138 }
Eric Christopherfd179292009-08-27 18:07:15 +000013139
Evan Cheng56f582d2012-01-04 01:41:39 +000013140 // Canonicalize max and min:
13141 // (x > y) ? x : y -> (x >= y) ? x : y
13142 // (x < y) ? x : y -> (x <= y) ? x : y
13143 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13144 // the need for an extra compare
13145 // against zero. e.g.
13146 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13147 // subl %esi, %edi
13148 // testl %edi, %edi
13149 // movl $0, %eax
13150 // cmovgl %edi, %eax
13151 // =>
13152 // xorl %eax, %eax
13153 // subl %esi, $edi
13154 // cmovsl %eax, %edi
13155 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13156 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13157 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13158 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13159 switch (CC) {
13160 default: break;
13161 case ISD::SETLT:
13162 case ISD::SETGT: {
13163 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13164 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13165 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13166 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13167 }
13168 }
13169 }
13170
Nadav Rotemcc616562012-01-15 19:27:55 +000013171 // If we know that this node is legal then we know that it is going to be
13172 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13173 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13174 // to simplify previous instructions.
13175 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13176 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13177 !DCI.isBeforeLegalize() &&
13178 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13179 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13180 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13181 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13182
13183 APInt KnownZero, KnownOne;
13184 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13185 DCI.isBeforeLegalizeOps());
13186 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13187 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13188 DCI.CommitTargetLoweringOpt(TLO);
13189 }
13190
Dan Gohman475871a2008-07-27 21:46:04 +000013191 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013192}
13193
Chris Lattnerd1980a52009-03-12 06:52:53 +000013194/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13195static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13196 TargetLowering::DAGCombinerInfo &DCI) {
13197 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013198
Chris Lattnerd1980a52009-03-12 06:52:53 +000013199 // If the flag operand isn't dead, don't touch this CMOV.
13200 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13201 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013202
Evan Chengb5a55d92011-05-24 01:48:22 +000013203 SDValue FalseOp = N->getOperand(0);
13204 SDValue TrueOp = N->getOperand(1);
13205 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13206 SDValue Cond = N->getOperand(3);
13207 if (CC == X86::COND_E || CC == X86::COND_NE) {
13208 switch (Cond.getOpcode()) {
13209 default: break;
13210 case X86ISD::BSR:
13211 case X86ISD::BSF:
13212 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13213 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13214 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13215 }
13216 }
13217
Chris Lattnerd1980a52009-03-12 06:52:53 +000013218 // If this is a select between two integer constants, try to do some
13219 // optimizations. Note that the operands are ordered the opposite of SELECT
13220 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013221 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13222 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013223 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13224 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013225 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13226 CC = X86::GetOppositeBranchCondition(CC);
13227 std::swap(TrueC, FalseC);
13228 }
Eric Christopherfd179292009-08-27 18:07:15 +000013229
Chris Lattnerd1980a52009-03-12 06:52:53 +000013230 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013231 // This is efficient for any integer data type (including i8/i16) and
13232 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013233 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013234 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13235 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013236
Chris Lattnerd1980a52009-03-12 06:52:53 +000013237 // Zero extend the condition if needed.
13238 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013239
Chris Lattnerd1980a52009-03-12 06:52:53 +000013240 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13241 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013242 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013243 if (N->getNumValues() == 2) // Dead flag value?
13244 return DCI.CombineTo(N, Cond, SDValue());
13245 return Cond;
13246 }
Eric Christopherfd179292009-08-27 18:07:15 +000013247
Chris Lattnercee56e72009-03-13 05:53:31 +000013248 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13249 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013250 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013251 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13252 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013253
Chris Lattner97a29a52009-03-13 05:22:11 +000013254 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013255 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13256 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013257 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13258 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013259
Chris Lattner97a29a52009-03-13 05:22:11 +000013260 if (N->getNumValues() == 2) // Dead flag value?
13261 return DCI.CombineTo(N, Cond, SDValue());
13262 return Cond;
13263 }
Eric Christopherfd179292009-08-27 18:07:15 +000013264
Chris Lattnercee56e72009-03-13 05:53:31 +000013265 // Optimize cases that will turn into an LEA instruction. This requires
13266 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013267 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013268 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013269 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013270
Chris Lattnercee56e72009-03-13 05:53:31 +000013271 bool isFastMultiplier = false;
13272 if (Diff < 10) {
13273 switch ((unsigned char)Diff) {
13274 default: break;
13275 case 1: // result = add base, cond
13276 case 2: // result = lea base( , cond*2)
13277 case 3: // result = lea base(cond, cond*2)
13278 case 4: // result = lea base( , cond*4)
13279 case 5: // result = lea base(cond, cond*4)
13280 case 8: // result = lea base( , cond*8)
13281 case 9: // result = lea base(cond, cond*8)
13282 isFastMultiplier = true;
13283 break;
13284 }
13285 }
Eric Christopherfd179292009-08-27 18:07:15 +000013286
Chris Lattnercee56e72009-03-13 05:53:31 +000013287 if (isFastMultiplier) {
13288 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013289 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13290 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013291 // Zero extend the condition if needed.
13292 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13293 Cond);
13294 // Scale the condition by the difference.
13295 if (Diff != 1)
13296 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13297 DAG.getConstant(Diff, Cond.getValueType()));
13298
13299 // Add the base if non-zero.
13300 if (FalseC->getAPIntValue() != 0)
13301 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13302 SDValue(FalseC, 0));
13303 if (N->getNumValues() == 2) // Dead flag value?
13304 return DCI.CombineTo(N, Cond, SDValue());
13305 return Cond;
13306 }
Eric Christopherfd179292009-08-27 18:07:15 +000013307 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013308 }
13309 }
13310 return SDValue();
13311}
13312
13313
Evan Cheng0b0cd912009-03-28 05:57:29 +000013314/// PerformMulCombine - Optimize a single multiply with constant into two
13315/// in order to implement it with two cheaper instructions, e.g.
13316/// LEA + SHL, LEA + LEA.
13317static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13318 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013319 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13320 return SDValue();
13321
Owen Andersone50ed302009-08-10 22:56:29 +000013322 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013323 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013324 return SDValue();
13325
13326 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13327 if (!C)
13328 return SDValue();
13329 uint64_t MulAmt = C->getZExtValue();
13330 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13331 return SDValue();
13332
13333 uint64_t MulAmt1 = 0;
13334 uint64_t MulAmt2 = 0;
13335 if ((MulAmt % 9) == 0) {
13336 MulAmt1 = 9;
13337 MulAmt2 = MulAmt / 9;
13338 } else if ((MulAmt % 5) == 0) {
13339 MulAmt1 = 5;
13340 MulAmt2 = MulAmt / 5;
13341 } else if ((MulAmt % 3) == 0) {
13342 MulAmt1 = 3;
13343 MulAmt2 = MulAmt / 3;
13344 }
13345 if (MulAmt2 &&
13346 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13347 DebugLoc DL = N->getDebugLoc();
13348
13349 if (isPowerOf2_64(MulAmt2) &&
13350 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13351 // If second multiplifer is pow2, issue it first. We want the multiply by
13352 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13353 // is an add.
13354 std::swap(MulAmt1, MulAmt2);
13355
13356 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013357 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013358 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013359 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013360 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013361 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013362 DAG.getConstant(MulAmt1, VT));
13363
Eric Christopherfd179292009-08-27 18:07:15 +000013364 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013365 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013366 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013367 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013368 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013369 DAG.getConstant(MulAmt2, VT));
13370
13371 // Do not add new nodes to DAG combiner worklist.
13372 DCI.CombineTo(N, NewMul, false);
13373 }
13374 return SDValue();
13375}
13376
Evan Chengad9c0a32009-12-15 00:53:42 +000013377static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13378 SDValue N0 = N->getOperand(0);
13379 SDValue N1 = N->getOperand(1);
13380 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13381 EVT VT = N0.getValueType();
13382
13383 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13384 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013385 if (VT.isInteger() && !VT.isVector() &&
13386 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013387 N0.getOperand(1).getOpcode() == ISD::Constant) {
13388 SDValue N00 = N0.getOperand(0);
13389 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13390 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13391 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13392 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13393 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13394 APInt ShAmt = N1C->getAPIntValue();
13395 Mask = Mask.shl(ShAmt);
13396 if (Mask != 0)
13397 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13398 N00, DAG.getConstant(Mask, VT));
13399 }
13400 }
13401
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013402
13403 // Hardware support for vector shifts is sparse which makes us scalarize the
13404 // vector operations in many cases. Also, on sandybridge ADD is faster than
13405 // shl.
13406 // (shl V, 1) -> add V,V
13407 if (isSplatVector(N1.getNode())) {
13408 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13409 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13410 // We shift all of the values by one. In many cases we do not have
13411 // hardware support for this operation. This is better expressed as an ADD
13412 // of two values.
13413 if (N1C && (1 == N1C->getZExtValue())) {
13414 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13415 }
13416 }
13417
Evan Chengad9c0a32009-12-15 00:53:42 +000013418 return SDValue();
13419}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013420
Nate Begeman740ab032009-01-26 00:52:55 +000013421/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13422/// when possible.
13423static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13424 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013425 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013426 if (N->getOpcode() == ISD::SHL) {
13427 SDValue V = PerformSHLCombine(N, DAG);
13428 if (V.getNode()) return V;
13429 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013430
Nate Begeman740ab032009-01-26 00:52:55 +000013431 // On X86 with SSE2 support, we can transform this to a vector shift if
13432 // all elements are shifted by the same amount. We can't do this in legalize
13433 // because the a constant vector is typically transformed to a constant pool
13434 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013435 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013436 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013437
Craig Topper7be5dfd2011-11-12 09:58:49 +000013438 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13439 (!Subtarget->hasAVX2() ||
13440 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013441 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013442
Mon P Wang3becd092009-01-28 08:12:05 +000013443 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013444 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013445 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013446 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013447 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13448 unsigned NumElts = VT.getVectorNumElements();
13449 unsigned i = 0;
13450 for (; i != NumElts; ++i) {
13451 SDValue Arg = ShAmtOp.getOperand(i);
13452 if (Arg.getOpcode() == ISD::UNDEF) continue;
13453 BaseShAmt = Arg;
13454 break;
13455 }
Craig Topper37c26772012-01-17 04:44:50 +000013456 // Handle the case where the build_vector is all undef
13457 // FIXME: Should DAG allow this?
13458 if (i == NumElts)
13459 return SDValue();
13460
Mon P Wang3becd092009-01-28 08:12:05 +000013461 for (; i != NumElts; ++i) {
13462 SDValue Arg = ShAmtOp.getOperand(i);
13463 if (Arg.getOpcode() == ISD::UNDEF) continue;
13464 if (Arg != BaseShAmt) {
13465 return SDValue();
13466 }
13467 }
13468 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013469 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013470 SDValue InVec = ShAmtOp.getOperand(0);
13471 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13472 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13473 unsigned i = 0;
13474 for (; i != NumElts; ++i) {
13475 SDValue Arg = InVec.getOperand(i);
13476 if (Arg.getOpcode() == ISD::UNDEF) continue;
13477 BaseShAmt = Arg;
13478 break;
13479 }
13480 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13481 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013482 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013483 if (C->getZExtValue() == SplatIdx)
13484 BaseShAmt = InVec.getOperand(1);
13485 }
13486 }
13487 if (BaseShAmt.getNode() == 0)
13488 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13489 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013490 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013491 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013492
Mon P Wangefa42202009-09-03 19:56:25 +000013493 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013494 if (EltVT.bitsGT(MVT::i32))
13495 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13496 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013497 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013498
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013499 // The shift amount is identical so we can do a vector shift.
13500 SDValue ValOp = N->getOperand(0);
13501 switch (N->getOpcode()) {
13502 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013503 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013504 break;
13505 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013506 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013507 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013508 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013509 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013510 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013511 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013512 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013513 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013514 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013515 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013516 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013517 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013518 if (VT == MVT::v4i64)
13519 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13520 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13521 ValOp, BaseShAmt);
13522 if (VT == MVT::v8i32)
13523 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13524 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13525 ValOp, BaseShAmt);
13526 if (VT == MVT::v16i16)
13527 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13528 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13529 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013530 break;
13531 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013532 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013533 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013534 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013535 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013536 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013537 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013538 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013539 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013540 if (VT == MVT::v8i32)
13541 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13542 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13543 ValOp, BaseShAmt);
13544 if (VT == MVT::v16i16)
13545 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13546 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13547 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013548 break;
13549 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013550 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013551 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013552 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013553 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013554 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013555 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013556 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013557 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013558 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013559 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013560 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013561 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013562 if (VT == MVT::v4i64)
13563 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13564 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13565 ValOp, BaseShAmt);
13566 if (VT == MVT::v8i32)
13567 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13568 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13569 ValOp, BaseShAmt);
13570 if (VT == MVT::v16i16)
13571 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13572 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13573 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013574 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013575 }
13576 return SDValue();
13577}
13578
Nate Begemanb65c1752010-12-17 22:55:37 +000013579
Stuart Hastings865f0932011-06-03 23:53:54 +000013580// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13581// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13582// and friends. Likewise for OR -> CMPNEQSS.
13583static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13584 TargetLowering::DAGCombinerInfo &DCI,
13585 const X86Subtarget *Subtarget) {
13586 unsigned opcode;
13587
13588 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13589 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013590 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013591 SDValue N0 = N->getOperand(0);
13592 SDValue N1 = N->getOperand(1);
13593 SDValue CMP0 = N0->getOperand(1);
13594 SDValue CMP1 = N1->getOperand(1);
13595 DebugLoc DL = N->getDebugLoc();
13596
13597 // The SETCCs should both refer to the same CMP.
13598 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13599 return SDValue();
13600
13601 SDValue CMP00 = CMP0->getOperand(0);
13602 SDValue CMP01 = CMP0->getOperand(1);
13603 EVT VT = CMP00.getValueType();
13604
13605 if (VT == MVT::f32 || VT == MVT::f64) {
13606 bool ExpectingFlags = false;
13607 // Check for any users that want flags:
13608 for (SDNode::use_iterator UI = N->use_begin(),
13609 UE = N->use_end();
13610 !ExpectingFlags && UI != UE; ++UI)
13611 switch (UI->getOpcode()) {
13612 default:
13613 case ISD::BR_CC:
13614 case ISD::BRCOND:
13615 case ISD::SELECT:
13616 ExpectingFlags = true;
13617 break;
13618 case ISD::CopyToReg:
13619 case ISD::SIGN_EXTEND:
13620 case ISD::ZERO_EXTEND:
13621 case ISD::ANY_EXTEND:
13622 break;
13623 }
13624
13625 if (!ExpectingFlags) {
13626 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13627 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13628
13629 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13630 X86::CondCode tmp = cc0;
13631 cc0 = cc1;
13632 cc1 = tmp;
13633 }
13634
13635 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13636 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13637 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13638 X86ISD::NodeType NTOperator = is64BitFP ?
13639 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13640 // FIXME: need symbolic constants for these magic numbers.
13641 // See X86ATTInstPrinter.cpp:printSSECC().
13642 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13643 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13644 DAG.getConstant(x86cc, MVT::i8));
13645 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13646 OnesOrZeroesF);
13647 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13648 DAG.getConstant(1, MVT::i32));
13649 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13650 return OneBitOfTruth;
13651 }
13652 }
13653 }
13654 }
13655 return SDValue();
13656}
13657
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013658/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13659/// so it can be folded inside ANDNP.
13660static bool CanFoldXORWithAllOnes(const SDNode *N) {
13661 EVT VT = N->getValueType(0);
13662
13663 // Match direct AllOnes for 128 and 256-bit vectors
13664 if (ISD::isBuildVectorAllOnes(N))
13665 return true;
13666
13667 // Look through a bit convert.
13668 if (N->getOpcode() == ISD::BITCAST)
13669 N = N->getOperand(0).getNode();
13670
13671 // Sometimes the operand may come from a insert_subvector building a 256-bit
13672 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013673 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013674 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13675 SDValue V1 = N->getOperand(0);
13676 SDValue V2 = N->getOperand(1);
13677
13678 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13679 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13680 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13681 ISD::isBuildVectorAllOnes(V2.getNode()))
13682 return true;
13683 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013684
13685 return false;
13686}
13687
Nate Begemanb65c1752010-12-17 22:55:37 +000013688static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13689 TargetLowering::DAGCombinerInfo &DCI,
13690 const X86Subtarget *Subtarget) {
13691 if (DCI.isBeforeLegalizeOps())
13692 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013693
Stuart Hastings865f0932011-06-03 23:53:54 +000013694 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13695 if (R.getNode())
13696 return R;
13697
Craig Topper54a11172011-10-14 07:06:56 +000013698 EVT VT = N->getValueType(0);
13699
Craig Topperb4c94572011-10-21 06:55:01 +000013700 // Create ANDN, BLSI, and BLSR instructions
13701 // BLSI is X & (-X)
13702 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013703 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13704 SDValue N0 = N->getOperand(0);
13705 SDValue N1 = N->getOperand(1);
13706 DebugLoc DL = N->getDebugLoc();
13707
13708 // Check LHS for not
13709 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13710 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13711 // Check RHS for not
13712 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13713 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13714
Craig Topperb4c94572011-10-21 06:55:01 +000013715 // Check LHS for neg
13716 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13717 isZero(N0.getOperand(0)))
13718 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13719
13720 // Check RHS for neg
13721 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13722 isZero(N1.getOperand(0)))
13723 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13724
13725 // Check LHS for X-1
13726 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13727 isAllOnes(N0.getOperand(1)))
13728 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13729
13730 // Check RHS for X-1
13731 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13732 isAllOnes(N1.getOperand(1)))
13733 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13734
Craig Topper54a11172011-10-14 07:06:56 +000013735 return SDValue();
13736 }
13737
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013738 // Want to form ANDNP nodes:
13739 // 1) In the hopes of then easily combining them with OR and AND nodes
13740 // to form PBLEND/PSIGN.
13741 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013742 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013743 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013744
Nate Begemanb65c1752010-12-17 22:55:37 +000013745 SDValue N0 = N->getOperand(0);
13746 SDValue N1 = N->getOperand(1);
13747 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013748
Nate Begemanb65c1752010-12-17 22:55:37 +000013749 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013750 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013751 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13752 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013753 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013754
13755 // Check RHS for vnot
13756 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013757 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13758 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013759 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013760
Nate Begemanb65c1752010-12-17 22:55:37 +000013761 return SDValue();
13762}
13763
Evan Cheng760d1942010-01-04 21:22:48 +000013764static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013765 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013766 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013767 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013768 return SDValue();
13769
Stuart Hastings865f0932011-06-03 23:53:54 +000013770 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13771 if (R.getNode())
13772 return R;
13773
Evan Cheng760d1942010-01-04 21:22:48 +000013774 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013775
Evan Cheng760d1942010-01-04 21:22:48 +000013776 SDValue N0 = N->getOperand(0);
13777 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013778
Nate Begemanb65c1752010-12-17 22:55:37 +000013779 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013780 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000013781 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013782 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13783 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013784
Craig Topper1666cb62011-11-19 07:07:26 +000013785 // Canonicalize pandn to RHS
13786 if (N0.getOpcode() == X86ISD::ANDNP)
13787 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000013788 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000013789 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13790 SDValue Mask = N1.getOperand(0);
13791 SDValue X = N1.getOperand(1);
13792 SDValue Y;
13793 if (N0.getOperand(0) == Mask)
13794 Y = N0.getOperand(1);
13795 if (N0.getOperand(1) == Mask)
13796 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013797
Craig Topper1666cb62011-11-19 07:07:26 +000013798 // Check to see if the mask appeared in both the AND and ANDNP and
13799 if (!Y.getNode())
13800 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013801
Craig Topper1666cb62011-11-19 07:07:26 +000013802 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13803 if (Mask.getOpcode() != ISD::BITCAST ||
13804 X.getOpcode() != ISD::BITCAST ||
13805 Y.getOpcode() != ISD::BITCAST)
13806 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013807
Craig Topper1666cb62011-11-19 07:07:26 +000013808 // Look through mask bitcast.
13809 Mask = Mask.getOperand(0);
13810 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013811
Craig Topper1666cb62011-11-19 07:07:26 +000013812 // Validate that the Mask operand is a vector sra node. The sra node
13813 // will be an intrinsic.
13814 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13815 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013816
Craig Topper1666cb62011-11-19 07:07:26 +000013817 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13818 // there is no psrai.b
13819 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13820 case Intrinsic::x86_sse2_psrai_w:
13821 case Intrinsic::x86_sse2_psrai_d:
13822 case Intrinsic::x86_avx2_psrai_w:
13823 case Intrinsic::x86_avx2_psrai_d:
13824 break;
13825 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013826 }
Craig Topper1666cb62011-11-19 07:07:26 +000013827
13828 // Check that the SRA is all signbits.
13829 SDValue SraC = Mask.getOperand(2);
13830 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13831 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13832 if ((SraAmt + 1) != EltBits)
13833 return SDValue();
13834
13835 DebugLoc DL = N->getDebugLoc();
13836
13837 // Now we know we at least have a plendvb with the mask val. See if
13838 // we can form a psignb/w/d.
13839 // psign = x.type == y.type == mask.type && y = sub(0, x);
13840 X = X.getOperand(0);
13841 Y = Y.getOperand(0);
13842 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13843 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000013844 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
13845 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
13846 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
13847 Mask.getOperand(1));
13848 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000013849 }
13850 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000013851 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000013852 return SDValue();
13853
13854 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13855
13856 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13857 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13858 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013859 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013860 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013861 }
13862 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013863
Craig Topper1666cb62011-11-19 07:07:26 +000013864 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13865 return SDValue();
13866
Nate Begemanb65c1752010-12-17 22:55:37 +000013867 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013868 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13869 std::swap(N0, N1);
13870 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13871 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013872 if (!N0.hasOneUse() || !N1.hasOneUse())
13873 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013874
13875 SDValue ShAmt0 = N0.getOperand(1);
13876 if (ShAmt0.getValueType() != MVT::i8)
13877 return SDValue();
13878 SDValue ShAmt1 = N1.getOperand(1);
13879 if (ShAmt1.getValueType() != MVT::i8)
13880 return SDValue();
13881 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13882 ShAmt0 = ShAmt0.getOperand(0);
13883 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13884 ShAmt1 = ShAmt1.getOperand(0);
13885
13886 DebugLoc DL = N->getDebugLoc();
13887 unsigned Opc = X86ISD::SHLD;
13888 SDValue Op0 = N0.getOperand(0);
13889 SDValue Op1 = N1.getOperand(0);
13890 if (ShAmt0.getOpcode() == ISD::SUB) {
13891 Opc = X86ISD::SHRD;
13892 std::swap(Op0, Op1);
13893 std::swap(ShAmt0, ShAmt1);
13894 }
13895
Evan Cheng8b1190a2010-04-28 01:18:01 +000013896 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013897 if (ShAmt1.getOpcode() == ISD::SUB) {
13898 SDValue Sum = ShAmt1.getOperand(0);
13899 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013900 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13901 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13902 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13903 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013904 return DAG.getNode(Opc, DL, VT,
13905 Op0, Op1,
13906 DAG.getNode(ISD::TRUNCATE, DL,
13907 MVT::i8, ShAmt0));
13908 }
13909 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13910 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13911 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013912 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013913 return DAG.getNode(Opc, DL, VT,
13914 N0.getOperand(0), N1.getOperand(0),
13915 DAG.getNode(ISD::TRUNCATE, DL,
13916 MVT::i8, ShAmt0));
13917 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013918
Evan Cheng760d1942010-01-04 21:22:48 +000013919 return SDValue();
13920}
13921
Craig Topper3738ccd2011-12-27 06:27:23 +000013922// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000013923static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
13924 TargetLowering::DAGCombinerInfo &DCI,
13925 const X86Subtarget *Subtarget) {
13926 if (DCI.isBeforeLegalizeOps())
13927 return SDValue();
13928
13929 EVT VT = N->getValueType(0);
13930
13931 if (VT != MVT::i32 && VT != MVT::i64)
13932 return SDValue();
13933
Craig Topper3738ccd2011-12-27 06:27:23 +000013934 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
13935
Craig Topperb4c94572011-10-21 06:55:01 +000013936 // Create BLSMSK instructions by finding X ^ (X-1)
13937 SDValue N0 = N->getOperand(0);
13938 SDValue N1 = N->getOperand(1);
13939 DebugLoc DL = N->getDebugLoc();
13940
13941 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13942 isAllOnes(N0.getOperand(1)))
13943 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
13944
13945 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13946 isAllOnes(N1.getOperand(1)))
13947 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
13948
13949 return SDValue();
13950}
13951
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013952/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
13953static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
13954 const X86Subtarget *Subtarget) {
13955 LoadSDNode *Ld = cast<LoadSDNode>(N);
13956 EVT RegVT = Ld->getValueType(0);
13957 EVT MemVT = Ld->getMemoryVT();
13958 DebugLoc dl = Ld->getDebugLoc();
13959 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13960
13961 ISD::LoadExtType Ext = Ld->getExtensionType();
13962
Nadav Rotemca6f2962011-09-18 19:00:23 +000013963 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013964 // shuffle. We need SSE4 for the shuffles.
13965 // TODO: It is possible to support ZExt by zeroing the undef values
13966 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000013967 if (RegVT.isVector() && RegVT.isInteger() &&
13968 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013969 assert(MemVT != RegVT && "Cannot extend to the same type");
13970 assert(MemVT.isVector() && "Must load a vector from memory");
13971
13972 unsigned NumElems = RegVT.getVectorNumElements();
13973 unsigned RegSz = RegVT.getSizeInBits();
13974 unsigned MemSz = MemVT.getSizeInBits();
13975 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000013976 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013977 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
13978
13979 // Attempt to load the original value using a single load op.
13980 // Find a scalar type which is equal to the loaded word size.
13981 MVT SclrLoadTy = MVT::i8;
13982 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
13983 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
13984 MVT Tp = (MVT::SimpleValueType)tp;
13985 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
13986 SclrLoadTy = Tp;
13987 break;
13988 }
13989 }
13990
13991 // Proceed if a load word is found.
13992 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
13993
13994 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
13995 RegSz/SclrLoadTy.getSizeInBits());
13996
13997 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
13998 RegSz/MemVT.getScalarType().getSizeInBits());
13999 // Can't shuffle using an illegal type.
14000 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14001
14002 // Perform a single load.
14003 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14004 Ld->getBasePtr(),
14005 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014006 Ld->isNonTemporal(), Ld->isInvariant(),
14007 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014008
14009 // Insert the word loaded into a vector.
14010 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14011 LoadUnitVecVT, ScalarLoad);
14012
14013 // Bitcast the loaded value to a vector of the original element type, in
14014 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014015 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14016 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014017 unsigned SizeRatio = RegSz/MemSz;
14018
14019 // Redistribute the loaded elements into the different locations.
14020 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14021 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14022
14023 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14024 DAG.getUNDEF(SlicedVec.getValueType()),
14025 ShuffleVec.data());
14026
14027 // Bitcast to the requested type.
14028 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14029 // Replace the original load with the new sequence
14030 // and return the new chain.
14031 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14032 return SDValue(ScalarLoad.getNode(), 1);
14033 }
14034
14035 return SDValue();
14036}
14037
Chris Lattner149a4e52008-02-22 02:09:43 +000014038/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014039static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014040 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014041 StoreSDNode *St = cast<StoreSDNode>(N);
14042 EVT VT = St->getValue().getValueType();
14043 EVT StVT = St->getMemoryVT();
14044 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014045 SDValue StoredVal = St->getOperand(1);
14046 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14047
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014048 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014049 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14050 // 128-bit ones. If in the future the cost becomes only one memory access the
14051 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014052 if (VT.getSizeInBits() == 256 &&
14053 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14054 StoredVal.getNumOperands() == 2) {
14055
14056 SDValue Value0 = StoredVal.getOperand(0);
14057 SDValue Value1 = StoredVal.getOperand(1);
14058
14059 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14060 SDValue Ptr0 = St->getBasePtr();
14061 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14062
14063 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14064 St->getPointerInfo(), St->isVolatile(),
14065 St->isNonTemporal(), St->getAlignment());
14066 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14067 St->getPointerInfo(), St->isVolatile(),
14068 St->isNonTemporal(), St->getAlignment());
14069 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14070 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014071
14072 // Optimize trunc store (of multiple scalars) to shuffle and store.
14073 // First, pack all of the elements in one place. Next, store to memory
14074 // in fewer chunks.
14075 if (St->isTruncatingStore() && VT.isVector()) {
14076 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14077 unsigned NumElems = VT.getVectorNumElements();
14078 assert(StVT != VT && "Cannot truncate to the same type");
14079 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14080 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14081
14082 // From, To sizes and ElemCount must be pow of two
14083 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014084 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014085 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014086 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014087
Nadav Rotem614061b2011-08-10 19:30:14 +000014088 unsigned SizeRatio = FromSz / ToSz;
14089
14090 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14091
14092 // Create a type on which we perform the shuffle
14093 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14094 StVT.getScalarType(), NumElems*SizeRatio);
14095
14096 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14097
14098 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14099 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14100 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14101
14102 // Can't shuffle using an illegal type
14103 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14104
14105 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14106 DAG.getUNDEF(WideVec.getValueType()),
14107 ShuffleVec.data());
14108 // At this point all of the data is stored at the bottom of the
14109 // register. We now need to save it to mem.
14110
14111 // Find the largest store unit
14112 MVT StoreType = MVT::i8;
14113 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14114 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14115 MVT Tp = (MVT::SimpleValueType)tp;
14116 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14117 StoreType = Tp;
14118 }
14119
14120 // Bitcast the original vector into a vector of store-size units
14121 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14122 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14123 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14124 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14125 SmallVector<SDValue, 8> Chains;
14126 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14127 TLI.getPointerTy());
14128 SDValue Ptr = St->getBasePtr();
14129
14130 // Perform one or more big stores into memory.
14131 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14132 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14133 StoreType, ShuffWide,
14134 DAG.getIntPtrConstant(i));
14135 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14136 St->getPointerInfo(), St->isVolatile(),
14137 St->isNonTemporal(), St->getAlignment());
14138 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14139 Chains.push_back(Ch);
14140 }
14141
14142 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14143 Chains.size());
14144 }
14145
14146
Chris Lattner149a4e52008-02-22 02:09:43 +000014147 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14148 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014149 // A preferable solution to the general problem is to figure out the right
14150 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014151
14152 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014153 if (VT.getSizeInBits() != 64)
14154 return SDValue();
14155
Devang Patel578efa92009-06-05 21:57:13 +000014156 const Function *F = DAG.getMachineFunction().getFunction();
14157 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014158 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014159 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014160 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014161 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014162 isa<LoadSDNode>(St->getValue()) &&
14163 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14164 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014165 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014166 LoadSDNode *Ld = 0;
14167 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014168 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014169 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014170 // Must be a store of a load. We currently handle two cases: the load
14171 // is a direct child, and it's under an intervening TokenFactor. It is
14172 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014173 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014174 Ld = cast<LoadSDNode>(St->getChain());
14175 else if (St->getValue().hasOneUse() &&
14176 ChainVal->getOpcode() == ISD::TokenFactor) {
14177 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014178 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014179 TokenFactorIndex = i;
14180 Ld = cast<LoadSDNode>(St->getValue());
14181 } else
14182 Ops.push_back(ChainVal->getOperand(i));
14183 }
14184 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014185
Evan Cheng536e6672009-03-12 05:59:15 +000014186 if (!Ld || !ISD::isNormalLoad(Ld))
14187 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014188
Evan Cheng536e6672009-03-12 05:59:15 +000014189 // If this is not the MMX case, i.e. we are just turning i64 load/store
14190 // into f64 load/store, avoid the transformation if there are multiple
14191 // uses of the loaded value.
14192 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14193 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014194
Evan Cheng536e6672009-03-12 05:59:15 +000014195 DebugLoc LdDL = Ld->getDebugLoc();
14196 DebugLoc StDL = N->getDebugLoc();
14197 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14198 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14199 // pair instead.
14200 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014201 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014202 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14203 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014204 Ld->isNonTemporal(), Ld->isInvariant(),
14205 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014206 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014207 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014208 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014209 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014210 Ops.size());
14211 }
Evan Cheng536e6672009-03-12 05:59:15 +000014212 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014213 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014214 St->isVolatile(), St->isNonTemporal(),
14215 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014216 }
Evan Cheng536e6672009-03-12 05:59:15 +000014217
14218 // Otherwise, lower to two pairs of 32-bit loads / stores.
14219 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014220 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14221 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014222
Owen Anderson825b72b2009-08-11 20:47:22 +000014223 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014224 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014225 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014226 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014227 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014228 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014229 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014230 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014231 MinAlign(Ld->getAlignment(), 4));
14232
14233 SDValue NewChain = LoLd.getValue(1);
14234 if (TokenFactorIndex != -1) {
14235 Ops.push_back(LoLd);
14236 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014237 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014238 Ops.size());
14239 }
14240
14241 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014242 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14243 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014244
14245 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014246 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014247 St->isVolatile(), St->isNonTemporal(),
14248 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014249 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014250 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014251 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014252 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014253 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014254 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014255 }
Dan Gohman475871a2008-07-27 21:46:04 +000014256 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014257}
14258
Duncan Sands17470be2011-09-22 20:15:48 +000014259/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14260/// and return the operands for the horizontal operation in LHS and RHS. A
14261/// horizontal operation performs the binary operation on successive elements
14262/// of its first operand, then on successive elements of its second operand,
14263/// returning the resulting values in a vector. For example, if
14264/// A = < float a0, float a1, float a2, float a3 >
14265/// and
14266/// B = < float b0, float b1, float b2, float b3 >
14267/// then the result of doing a horizontal operation on A and B is
14268/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14269/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14270/// A horizontal-op B, for some already available A and B, and if so then LHS is
14271/// set to A, RHS to B, and the routine returns 'true'.
14272/// Note that the binary operation should have the property that if one of the
14273/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014274static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014275 // Look for the following pattern: if
14276 // A = < float a0, float a1, float a2, float a3 >
14277 // B = < float b0, float b1, float b2, float b3 >
14278 // and
14279 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14280 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14281 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14282 // which is A horizontal-op B.
14283
14284 // At least one of the operands should be a vector shuffle.
14285 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14286 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14287 return false;
14288
14289 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014290
14291 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14292 "Unsupported vector type for horizontal add/sub");
14293
14294 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14295 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014296 unsigned NumElts = VT.getVectorNumElements();
14297 unsigned NumLanes = VT.getSizeInBits()/128;
14298 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014299 assert((NumLaneElts % 2 == 0) &&
14300 "Vector type should have an even number of elements in each lane");
14301 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014302
14303 // View LHS in the form
14304 // LHS = VECTOR_SHUFFLE A, B, LMask
14305 // If LHS is not a shuffle then pretend it is the shuffle
14306 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14307 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14308 // type VT.
14309 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014310 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014311 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14312 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14313 A = LHS.getOperand(0);
14314 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14315 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014316 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14317 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014318 } else {
14319 if (LHS.getOpcode() != ISD::UNDEF)
14320 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014321 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014322 LMask[i] = i;
14323 }
14324
14325 // Likewise, view RHS in the form
14326 // RHS = VECTOR_SHUFFLE C, D, RMask
14327 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014328 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014329 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14330 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14331 C = RHS.getOperand(0);
14332 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14333 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014334 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14335 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014336 } else {
14337 if (RHS.getOpcode() != ISD::UNDEF)
14338 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014339 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014340 RMask[i] = i;
14341 }
14342
14343 // Check that the shuffles are both shuffling the same vectors.
14344 if (!(A == C && B == D) && !(A == D && B == C))
14345 return false;
14346
14347 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14348 if (!A.getNode() && !B.getNode())
14349 return false;
14350
14351 // If A and B occur in reverse order in RHS, then "swap" them (which means
14352 // rewriting the mask).
14353 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014354 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014355
14356 // At this point LHS and RHS are equivalent to
14357 // LHS = VECTOR_SHUFFLE A, B, LMask
14358 // RHS = VECTOR_SHUFFLE A, B, RMask
14359 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014360 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014361 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014362
Craig Topperf8363302011-12-02 08:18:41 +000014363 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014364 if (LIdx < 0 || RIdx < 0 ||
14365 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14366 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014367 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014368
Craig Topperf8363302011-12-02 08:18:41 +000014369 // Check that successive elements are being operated on. If not, this is
14370 // not a horizontal operation.
14371 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14372 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014373 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014374 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014375 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014376 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014377 }
14378
14379 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14380 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14381 return true;
14382}
14383
14384/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14385static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14386 const X86Subtarget *Subtarget) {
14387 EVT VT = N->getValueType(0);
14388 SDValue LHS = N->getOperand(0);
14389 SDValue RHS = N->getOperand(1);
14390
14391 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014392 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014393 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014394 isHorizontalBinOp(LHS, RHS, true))
14395 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14396 return SDValue();
14397}
14398
14399/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14400static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14401 const X86Subtarget *Subtarget) {
14402 EVT VT = N->getValueType(0);
14403 SDValue LHS = N->getOperand(0);
14404 SDValue RHS = N->getOperand(1);
14405
14406 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014407 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014408 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014409 isHorizontalBinOp(LHS, RHS, false))
14410 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14411 return SDValue();
14412}
14413
Chris Lattner6cf73262008-01-25 06:14:17 +000014414/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14415/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014416static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014417 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14418 // F[X]OR(0.0, x) -> x
14419 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014420 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14421 if (C->getValueAPF().isPosZero())
14422 return N->getOperand(1);
14423 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14424 if (C->getValueAPF().isPosZero())
14425 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014426 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014427}
14428
14429/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014430static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014431 // FAND(0.0, x) -> 0.0
14432 // FAND(x, 0.0) -> 0.0
14433 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14434 if (C->getValueAPF().isPosZero())
14435 return N->getOperand(0);
14436 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14437 if (C->getValueAPF().isPosZero())
14438 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014439 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014440}
14441
Dan Gohmane5af2d32009-01-29 01:59:02 +000014442static SDValue PerformBTCombine(SDNode *N,
14443 SelectionDAG &DAG,
14444 TargetLowering::DAGCombinerInfo &DCI) {
14445 // BT ignores high bits in the bit index operand.
14446 SDValue Op1 = N->getOperand(1);
14447 if (Op1.hasOneUse()) {
14448 unsigned BitWidth = Op1.getValueSizeInBits();
14449 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14450 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014451 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14452 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014453 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014454 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14455 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14456 DCI.CommitTargetLoweringOpt(TLO);
14457 }
14458 return SDValue();
14459}
Chris Lattner83e6c992006-10-04 06:57:07 +000014460
Eli Friedman7a5e5552009-06-07 06:52:44 +000014461static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14462 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014463 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014464 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014465 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014466 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014467 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014468 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014469 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014470 }
14471 return SDValue();
14472}
14473
Evan Cheng2e489c42009-12-16 00:53:11 +000014474static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14475 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14476 // (and (i32 x86isd::setcc_carry), 1)
14477 // This eliminates the zext. This transformation is necessary because
14478 // ISD::SETCC is always legalized to i8.
14479 DebugLoc dl = N->getDebugLoc();
14480 SDValue N0 = N->getOperand(0);
14481 EVT VT = N->getValueType(0);
14482 if (N0.getOpcode() == ISD::AND &&
14483 N0.hasOneUse() &&
14484 N0.getOperand(0).hasOneUse()) {
14485 SDValue N00 = N0.getOperand(0);
14486 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14487 return SDValue();
14488 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14489 if (!C || C->getZExtValue() != 1)
14490 return SDValue();
14491 return DAG.getNode(ISD::AND, dl, VT,
14492 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14493 N00.getOperand(0), N00.getOperand(1)),
14494 DAG.getConstant(1, VT));
14495 }
14496
14497 return SDValue();
14498}
14499
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014500// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14501static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14502 unsigned X86CC = N->getConstantOperandVal(0);
14503 SDValue EFLAG = N->getOperand(1);
14504 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014505
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014506 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14507 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14508 // cases.
14509 if (X86CC == X86::COND_B)
14510 return DAG.getNode(ISD::AND, DL, MVT::i8,
14511 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14512 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14513 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014514
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014515 return SDValue();
14516}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014517
Benjamin Kramer1396c402011-06-18 11:09:41 +000014518static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14519 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014520 SDValue Op0 = N->getOperand(0);
14521 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14522 // a 32-bit target where SSE doesn't support i64->FP operations.
14523 if (Op0.getOpcode() == ISD::LOAD) {
14524 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14525 EVT VT = Ld->getValueType(0);
14526 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14527 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14528 !XTLI->getSubtarget()->is64Bit() &&
14529 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014530 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14531 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014532 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14533 return FILDChain;
14534 }
14535 }
14536 return SDValue();
14537}
14538
Chris Lattner23a01992010-12-20 01:37:09 +000014539// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14540static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14541 X86TargetLowering::DAGCombinerInfo &DCI) {
14542 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14543 // the result is either zero or one (depending on the input carry bit).
14544 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14545 if (X86::isZeroNode(N->getOperand(0)) &&
14546 X86::isZeroNode(N->getOperand(1)) &&
14547 // We don't have a good way to replace an EFLAGS use, so only do this when
14548 // dead right now.
14549 SDValue(N, 1).use_empty()) {
14550 DebugLoc DL = N->getDebugLoc();
14551 EVT VT = N->getValueType(0);
14552 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14553 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14554 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14555 DAG.getConstant(X86::COND_B,MVT::i8),
14556 N->getOperand(2)),
14557 DAG.getConstant(1, VT));
14558 return DCI.CombineTo(N, Res1, CarryOut);
14559 }
14560
14561 return SDValue();
14562}
14563
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014564// fold (add Y, (sete X, 0)) -> adc 0, Y
14565// (add Y, (setne X, 0)) -> sbb -1, Y
14566// (sub (sete X, 0), Y) -> sbb 0, Y
14567// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014568static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014569 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014570
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014571 // Look through ZExts.
14572 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14573 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14574 return SDValue();
14575
14576 SDValue SetCC = Ext.getOperand(0);
14577 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14578 return SDValue();
14579
14580 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14581 if (CC != X86::COND_E && CC != X86::COND_NE)
14582 return SDValue();
14583
14584 SDValue Cmp = SetCC.getOperand(1);
14585 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014586 !X86::isZeroNode(Cmp.getOperand(1)) ||
14587 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014588 return SDValue();
14589
14590 SDValue CmpOp0 = Cmp.getOperand(0);
14591 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14592 DAG.getConstant(1, CmpOp0.getValueType()));
14593
14594 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14595 if (CC == X86::COND_NE)
14596 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14597 DL, OtherVal.getValueType(), OtherVal,
14598 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14599 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14600 DL, OtherVal.getValueType(), OtherVal,
14601 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14602}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014603
Craig Topper54f952a2011-11-19 09:02:40 +000014604/// PerformADDCombine - Do target-specific dag combines on integer adds.
14605static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14606 const X86Subtarget *Subtarget) {
14607 EVT VT = N->getValueType(0);
14608 SDValue Op0 = N->getOperand(0);
14609 SDValue Op1 = N->getOperand(1);
14610
14611 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014612 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014613 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014614 isHorizontalBinOp(Op0, Op1, true))
14615 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14616
14617 return OptimizeConditionalInDecrement(N, DAG);
14618}
14619
14620static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14621 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014622 SDValue Op0 = N->getOperand(0);
14623 SDValue Op1 = N->getOperand(1);
14624
14625 // X86 can't encode an immediate LHS of a sub. See if we can push the
14626 // negation into a preceding instruction.
14627 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014628 // If the RHS of the sub is a XOR with one use and a constant, invert the
14629 // immediate. Then add one to the LHS of the sub so we can turn
14630 // X-Y -> X+~Y+1, saving one register.
14631 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14632 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014633 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014634 EVT VT = Op0.getValueType();
14635 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14636 Op1.getOperand(0),
14637 DAG.getConstant(~XorC, VT));
14638 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014639 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014640 }
14641 }
14642
Craig Topper54f952a2011-11-19 09:02:40 +000014643 // Try to synthesize horizontal adds from adds of shuffles.
14644 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014645 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014646 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14647 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014648 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14649
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014650 return OptimizeConditionalInDecrement(N, DAG);
14651}
14652
Dan Gohman475871a2008-07-27 21:46:04 +000014653SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014654 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014655 SelectionDAG &DAG = DCI.DAG;
14656 switch (N->getOpcode()) {
14657 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014658 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014659 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014660 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000014661 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014662 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014663 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14664 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014665 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014666 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014667 case ISD::SHL:
14668 case ISD::SRA:
14669 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014670 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014671 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014672 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014673 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014674 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014675 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014676 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14677 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014678 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014679 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14680 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014681 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014682 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014683 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014684 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014685 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014686 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014687 case X86ISD::UNPCKH:
14688 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014689 case X86ISD::MOVHLPS:
14690 case X86ISD::MOVLHPS:
14691 case X86ISD::PSHUFD:
14692 case X86ISD::PSHUFHW:
14693 case X86ISD::PSHUFLW:
14694 case X86ISD::MOVSS:
14695 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014696 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014697 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014698 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014699 }
14700
Dan Gohman475871a2008-07-27 21:46:04 +000014701 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014702}
14703
Evan Chenge5b51ac2010-04-17 06:13:15 +000014704/// isTypeDesirableForOp - Return true if the target has native support for
14705/// the specified value type and it is 'desirable' to use the type for the
14706/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14707/// instruction encodings are longer and some i16 instructions are slow.
14708bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14709 if (!isTypeLegal(VT))
14710 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014711 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014712 return true;
14713
14714 switch (Opc) {
14715 default:
14716 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014717 case ISD::LOAD:
14718 case ISD::SIGN_EXTEND:
14719 case ISD::ZERO_EXTEND:
14720 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014721 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014722 case ISD::SRL:
14723 case ISD::SUB:
14724 case ISD::ADD:
14725 case ISD::MUL:
14726 case ISD::AND:
14727 case ISD::OR:
14728 case ISD::XOR:
14729 return false;
14730 }
14731}
14732
14733/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014734/// beneficial for dag combiner to promote the specified node. If true, it
14735/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014736bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014737 EVT VT = Op.getValueType();
14738 if (VT != MVT::i16)
14739 return false;
14740
Evan Cheng4c26e932010-04-19 19:29:22 +000014741 bool Promote = false;
14742 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014743 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014744 default: break;
14745 case ISD::LOAD: {
14746 LoadSDNode *LD = cast<LoadSDNode>(Op);
14747 // If the non-extending load has a single use and it's not live out, then it
14748 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014749 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14750 Op.hasOneUse()*/) {
14751 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14752 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14753 // The only case where we'd want to promote LOAD (rather then it being
14754 // promoted as an operand is when it's only use is liveout.
14755 if (UI->getOpcode() != ISD::CopyToReg)
14756 return false;
14757 }
14758 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014759 Promote = true;
14760 break;
14761 }
14762 case ISD::SIGN_EXTEND:
14763 case ISD::ZERO_EXTEND:
14764 case ISD::ANY_EXTEND:
14765 Promote = true;
14766 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014767 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014768 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014769 SDValue N0 = Op.getOperand(0);
14770 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014771 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014772 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014773 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014774 break;
14775 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014776 case ISD::ADD:
14777 case ISD::MUL:
14778 case ISD::AND:
14779 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014780 case ISD::XOR:
14781 Commute = true;
14782 // fallthrough
14783 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014784 SDValue N0 = Op.getOperand(0);
14785 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014786 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014787 return false;
14788 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014789 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014790 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014791 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014792 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014793 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014794 }
14795 }
14796
14797 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014798 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014799}
14800
Evan Cheng60c07e12006-07-05 22:17:51 +000014801//===----------------------------------------------------------------------===//
14802// X86 Inline Assembly Support
14803//===----------------------------------------------------------------------===//
14804
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014805namespace {
14806 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014807 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014808 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014809
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014810 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014811 StringRef piece(*args[i]);
14812 if (!s.startswith(piece)) // Check if the piece matches.
14813 return false;
14814
14815 s = s.substr(piece.size());
14816 StringRef::size_type pos = s.find_first_not_of(" \t");
14817 if (pos == 0) // We matched a prefix.
14818 return false;
14819
14820 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014821 }
14822
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014823 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014824 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014825 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014826}
14827
Chris Lattnerb8105652009-07-20 17:51:36 +000014828bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14829 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014830
14831 std::string AsmStr = IA->getAsmString();
14832
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014833 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
14834 if (!Ty || Ty->getBitWidth() % 16 != 0)
14835 return false;
14836
Chris Lattnerb8105652009-07-20 17:51:36 +000014837 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014838 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014839 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014840
14841 switch (AsmPieces.size()) {
14842 default: return false;
14843 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014844 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014845 // we will turn this bswap into something that will be lowered to logical
14846 // ops instead of emitting the bswap asm. For now, we don't support 486 or
14847 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014848 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014849 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
14850 matchAsm(AsmPieces[0], "bswapl", "$0") ||
14851 matchAsm(AsmPieces[0], "bswapq", "$0") ||
14852 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
14853 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
14854 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000014855 // No need to check constraints, nothing other than the equivalent of
14856 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000014857 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014858 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014859
Chris Lattnerb8105652009-07-20 17:51:36 +000014860 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014861 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014862 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014863 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
14864 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000014865 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014866 const std::string &ConstraintsStr = IA->getConstraintString();
14867 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014868 std::sort(AsmPieces.begin(), AsmPieces.end());
14869 if (AsmPieces.size() == 4 &&
14870 AsmPieces[0] == "~{cc}" &&
14871 AsmPieces[1] == "~{dirflag}" &&
14872 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014873 AsmPieces[3] == "~{fpsr}")
14874 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014875 }
14876 break;
14877 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014878 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014879 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014880 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
14881 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
14882 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014883 AsmPieces.clear();
14884 const std::string &ConstraintsStr = IA->getConstraintString();
14885 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
14886 std::sort(AsmPieces.begin(), AsmPieces.end());
14887 if (AsmPieces.size() == 4 &&
14888 AsmPieces[0] == "~{cc}" &&
14889 AsmPieces[1] == "~{dirflag}" &&
14890 AsmPieces[2] == "~{flags}" &&
14891 AsmPieces[3] == "~{fpsr}")
14892 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014893 }
Evan Cheng55d42002011-01-08 01:24:27 +000014894
14895 if (CI->getType()->isIntegerTy(64)) {
14896 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14897 if (Constraints.size() >= 2 &&
14898 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14899 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14900 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014901 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
14902 matchAsm(AsmPieces[1], "bswap", "%edx") &&
14903 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014904 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014905 }
14906 }
14907 break;
14908 }
14909 return false;
14910}
14911
14912
14913
Chris Lattnerf4dff842006-07-11 02:54:03 +000014914/// getConstraintType - Given a constraint letter, return the type of
14915/// constraint it is for this target.
14916X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000014917X86TargetLowering::getConstraintType(const std::string &Constraint) const {
14918 if (Constraint.size() == 1) {
14919 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000014920 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000014921 case 'q':
14922 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000014923 case 'f':
14924 case 't':
14925 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000014926 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000014927 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000014928 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000014929 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000014930 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000014931 case 'a':
14932 case 'b':
14933 case 'c':
14934 case 'd':
14935 case 'S':
14936 case 'D':
14937 case 'A':
14938 return C_Register;
14939 case 'I':
14940 case 'J':
14941 case 'K':
14942 case 'L':
14943 case 'M':
14944 case 'N':
14945 case 'G':
14946 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000014947 case 'e':
14948 case 'Z':
14949 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000014950 default:
14951 break;
14952 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000014953 }
Chris Lattner4234f572007-03-25 02:14:49 +000014954 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000014955}
14956
John Thompson44ab89e2010-10-29 17:29:13 +000014957/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000014958/// This object must already have been set up with the operand type
14959/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000014960TargetLowering::ConstraintWeight
14961 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000014962 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000014963 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014964 Value *CallOperandVal = info.CallOperandVal;
14965 // If we don't have a value, we can't do a match,
14966 // but allow it at the lowest weight.
14967 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000014968 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014969 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000014970 // Look at the constraint type.
14971 switch (*constraint) {
14972 default:
John Thompson44ab89e2010-10-29 17:29:13 +000014973 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
14974 case 'R':
14975 case 'q':
14976 case 'Q':
14977 case 'a':
14978 case 'b':
14979 case 'c':
14980 case 'd':
14981 case 'S':
14982 case 'D':
14983 case 'A':
14984 if (CallOperandVal->getType()->isIntegerTy())
14985 weight = CW_SpecificReg;
14986 break;
14987 case 'f':
14988 case 't':
14989 case 'u':
14990 if (type->isFloatingPointTy())
14991 weight = CW_SpecificReg;
14992 break;
14993 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000014994 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000014995 weight = CW_SpecificReg;
14996 break;
14997 case 'x':
14998 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000014999 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015000 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015001 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015002 break;
15003 case 'I':
15004 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15005 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015006 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015007 }
15008 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015009 case 'J':
15010 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15011 if (C->getZExtValue() <= 63)
15012 weight = CW_Constant;
15013 }
15014 break;
15015 case 'K':
15016 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15017 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15018 weight = CW_Constant;
15019 }
15020 break;
15021 case 'L':
15022 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15023 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15024 weight = CW_Constant;
15025 }
15026 break;
15027 case 'M':
15028 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15029 if (C->getZExtValue() <= 3)
15030 weight = CW_Constant;
15031 }
15032 break;
15033 case 'N':
15034 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15035 if (C->getZExtValue() <= 0xff)
15036 weight = CW_Constant;
15037 }
15038 break;
15039 case 'G':
15040 case 'C':
15041 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15042 weight = CW_Constant;
15043 }
15044 break;
15045 case 'e':
15046 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15047 if ((C->getSExtValue() >= -0x80000000LL) &&
15048 (C->getSExtValue() <= 0x7fffffffLL))
15049 weight = CW_Constant;
15050 }
15051 break;
15052 case 'Z':
15053 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15054 if (C->getZExtValue() <= 0xffffffff)
15055 weight = CW_Constant;
15056 }
15057 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015058 }
15059 return weight;
15060}
15061
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015062/// LowerXConstraint - try to replace an X constraint, which matches anything,
15063/// with another that has more specific requirements based on the type of the
15064/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015065const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015066LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015067 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15068 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015069 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015070 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015071 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015072 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015073 return "x";
15074 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015075
Chris Lattner5e764232008-04-26 23:02:14 +000015076 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015077}
15078
Chris Lattner48884cd2007-08-25 00:47:38 +000015079/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15080/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015081void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015082 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015083 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015084 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015085 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015086
Eric Christopher100c8332011-06-02 23:16:42 +000015087 // Only support length 1 constraints for now.
15088 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015089
Eric Christopher100c8332011-06-02 23:16:42 +000015090 char ConstraintLetter = Constraint[0];
15091 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015092 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015093 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015094 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015095 if (C->getZExtValue() <= 31) {
15096 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015097 break;
15098 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015099 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015100 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015101 case 'J':
15102 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015103 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015104 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15105 break;
15106 }
15107 }
15108 return;
15109 case 'K':
15110 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015111 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015112 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15113 break;
15114 }
15115 }
15116 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015117 case 'N':
15118 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015119 if (C->getZExtValue() <= 255) {
15120 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015121 break;
15122 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015123 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015124 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015125 case 'e': {
15126 // 32-bit signed value
15127 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015128 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15129 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015130 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015131 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015132 break;
15133 }
15134 // FIXME gcc accepts some relocatable values here too, but only in certain
15135 // memory models; it's complicated.
15136 }
15137 return;
15138 }
15139 case 'Z': {
15140 // 32-bit unsigned value
15141 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015142 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15143 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015144 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15145 break;
15146 }
15147 }
15148 // FIXME gcc accepts some relocatable values here too, but only in certain
15149 // memory models; it's complicated.
15150 return;
15151 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015152 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015153 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015154 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015155 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015156 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015157 break;
15158 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015159
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015160 // In any sort of PIC mode addresses need to be computed at runtime by
15161 // adding in a register or some sort of table lookup. These can't
15162 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015163 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015164 return;
15165
Chris Lattnerdc43a882007-05-03 16:52:29 +000015166 // If we are in non-pic codegen mode, we allow the address of a global (with
15167 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015168 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015169 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015170
Chris Lattner49921962009-05-08 18:23:14 +000015171 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15172 while (1) {
15173 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15174 Offset += GA->getOffset();
15175 break;
15176 } else if (Op.getOpcode() == ISD::ADD) {
15177 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15178 Offset += C->getZExtValue();
15179 Op = Op.getOperand(0);
15180 continue;
15181 }
15182 } else if (Op.getOpcode() == ISD::SUB) {
15183 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15184 Offset += -C->getZExtValue();
15185 Op = Op.getOperand(0);
15186 continue;
15187 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015188 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015189
Chris Lattner49921962009-05-08 18:23:14 +000015190 // Otherwise, this isn't something we can handle, reject it.
15191 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015192 }
Eric Christopherfd179292009-08-27 18:07:15 +000015193
Dan Gohman46510a72010-04-15 01:51:59 +000015194 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015195 // If we require an extra load to get this address, as in PIC mode, we
15196 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015197 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15198 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015199 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015200
Devang Patel0d881da2010-07-06 22:08:15 +000015201 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15202 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015203 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015204 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015205 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015206
Gabor Greifba36cb52008-08-28 21:40:38 +000015207 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015208 Ops.push_back(Result);
15209 return;
15210 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015211 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015212}
15213
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015214std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015215X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015216 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015217 // First, see if this is a constraint that directly corresponds to an LLVM
15218 // register class.
15219 if (Constraint.size() == 1) {
15220 // GCC Constraint Letters
15221 switch (Constraint[0]) {
15222 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015223 // TODO: Slight differences here in allocation order and leaving
15224 // RIP in the class. Do they matter any more here than they do
15225 // in the normal allocation?
15226 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15227 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015228 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015229 return std::make_pair(0U, X86::GR32RegisterClass);
15230 else if (VT == MVT::i16)
15231 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015232 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015233 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015234 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015235 return std::make_pair(0U, X86::GR64RegisterClass);
15236 break;
15237 }
15238 // 32-bit fallthrough
15239 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015240 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015241 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15242 else if (VT == MVT::i16)
15243 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015244 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015245 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15246 else if (VT == MVT::i64)
15247 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15248 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015249 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015250 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015251 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015252 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015253 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015254 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015255 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015256 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015257 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015258 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015259 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015260 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15261 if (VT == MVT::i16)
15262 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15263 if (VT == MVT::i32 || !Subtarget->is64Bit())
15264 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15265 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015266 case 'f': // FP Stack registers.
15267 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15268 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015269 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015270 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015271 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015272 return std::make_pair(0U, X86::RFP64RegisterClass);
15273 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015274 case 'y': // MMX_REGS if MMX allowed.
15275 if (!Subtarget->hasMMX()) break;
15276 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015277 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015278 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015279 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015280 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015281 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015282
Owen Anderson825b72b2009-08-11 20:47:22 +000015283 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015284 default: break;
15285 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015286 case MVT::f32:
15287 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015288 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015289 case MVT::f64:
15290 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015291 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015292 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015293 case MVT::v16i8:
15294 case MVT::v8i16:
15295 case MVT::v4i32:
15296 case MVT::v2i64:
15297 case MVT::v4f32:
15298 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015299 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015300 // AVX types.
15301 case MVT::v32i8:
15302 case MVT::v16i16:
15303 case MVT::v8i32:
15304 case MVT::v4i64:
15305 case MVT::v8f32:
15306 case MVT::v4f64:
15307 return std::make_pair(0U, X86::VR256RegisterClass);
15308
Chris Lattner0f65cad2007-04-09 05:49:22 +000015309 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015310 break;
15311 }
15312 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015313
Chris Lattnerf76d1802006-07-31 23:26:50 +000015314 // Use the default implementation in TargetLowering to convert the register
15315 // constraint into a member of a register class.
15316 std::pair<unsigned, const TargetRegisterClass*> Res;
15317 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015318
15319 // Not found as a standard register?
15320 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015321 // Map st(0) -> st(7) -> ST0
15322 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15323 tolower(Constraint[1]) == 's' &&
15324 tolower(Constraint[2]) == 't' &&
15325 Constraint[3] == '(' &&
15326 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15327 Constraint[5] == ')' &&
15328 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015329
Chris Lattner56d77c72009-09-13 22:41:48 +000015330 Res.first = X86::ST0+Constraint[4]-'0';
15331 Res.second = X86::RFP80RegisterClass;
15332 return Res;
15333 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015334
Chris Lattner56d77c72009-09-13 22:41:48 +000015335 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015336 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015337 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015338 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015339 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015340 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015341
15342 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015343 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015344 Res.first = X86::EFLAGS;
15345 Res.second = X86::CCRRegisterClass;
15346 return Res;
15347 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015348
Dale Johannesen330169f2008-11-13 21:52:36 +000015349 // 'A' means EAX + EDX.
15350 if (Constraint == "A") {
15351 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015352 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015353 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015354 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015355 return Res;
15356 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015357
Chris Lattnerf76d1802006-07-31 23:26:50 +000015358 // Otherwise, check to see if this is a register class of the wrong value
15359 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15360 // turn into {ax},{dx}.
15361 if (Res.second->hasType(VT))
15362 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015363
Chris Lattnerf76d1802006-07-31 23:26:50 +000015364 // All of the single-register GCC register classes map their values onto
15365 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15366 // really want an 8-bit or 32-bit register, map to the appropriate register
15367 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015368 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015369 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015370 unsigned DestReg = 0;
15371 switch (Res.first) {
15372 default: break;
15373 case X86::AX: DestReg = X86::AL; break;
15374 case X86::DX: DestReg = X86::DL; break;
15375 case X86::CX: DestReg = X86::CL; break;
15376 case X86::BX: DestReg = X86::BL; break;
15377 }
15378 if (DestReg) {
15379 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015380 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015381 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015382 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015383 unsigned DestReg = 0;
15384 switch (Res.first) {
15385 default: break;
15386 case X86::AX: DestReg = X86::EAX; break;
15387 case X86::DX: DestReg = X86::EDX; break;
15388 case X86::CX: DestReg = X86::ECX; break;
15389 case X86::BX: DestReg = X86::EBX; break;
15390 case X86::SI: DestReg = X86::ESI; break;
15391 case X86::DI: DestReg = X86::EDI; break;
15392 case X86::BP: DestReg = X86::EBP; break;
15393 case X86::SP: DestReg = X86::ESP; break;
15394 }
15395 if (DestReg) {
15396 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015397 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015398 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015399 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015400 unsigned DestReg = 0;
15401 switch (Res.first) {
15402 default: break;
15403 case X86::AX: DestReg = X86::RAX; break;
15404 case X86::DX: DestReg = X86::RDX; break;
15405 case X86::CX: DestReg = X86::RCX; break;
15406 case X86::BX: DestReg = X86::RBX; break;
15407 case X86::SI: DestReg = X86::RSI; break;
15408 case X86::DI: DestReg = X86::RDI; break;
15409 case X86::BP: DestReg = X86::RBP; break;
15410 case X86::SP: DestReg = X86::RSP; break;
15411 }
15412 if (DestReg) {
15413 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015414 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015415 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015416 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015417 } else if (Res.second == X86::FR32RegisterClass ||
15418 Res.second == X86::FR64RegisterClass ||
15419 Res.second == X86::VR128RegisterClass) {
15420 // Handle references to XMM physical registers that got mapped into the
15421 // wrong class. This can happen with constraints like {xmm0} where the
15422 // target independent register mapper will just pick the first match it can
15423 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015424 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015425 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015426 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015427 Res.second = X86::FR64RegisterClass;
15428 else if (X86::VR128RegisterClass->hasType(VT))
15429 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015430 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015431
Chris Lattnerf76d1802006-07-31 23:26:50 +000015432 return Res;
15433}