blob: 169daf6c00a6750b147b484a107933973712926f [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000046#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +000048#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000054#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000056using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000057
Evan Chengb1712452010-01-27 06:25:16 +000058STATISTIC(NumTailCalls, "Number of tail calls");
59
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +000060static cl::opt<bool> UseRegMask("x86-use-regmask",
61 cl::desc("Use register masks for x86 calls"));
62
Evan Cheng10e86422008-04-25 19:11:04 +000063// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000064static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000065 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000066
David Greenea5f26012011-02-07 19:36:54 +000067static SDValue Insert128BitVector(SDValue Result,
68 SDValue Vec,
69 SDValue Idx,
70 SelectionDAG &DAG,
71 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000072
David Greenea5f26012011-02-07 19:36:54 +000073static SDValue Extract128BitVector(SDValue Vec,
74 SDValue Idx,
75 SelectionDAG &DAG,
76 DebugLoc dl);
77
78/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
79/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000080/// simple subregister reference. Idx is an index in the 128 bits we
81/// want. It need not be aligned to a 128-bit bounday. That makes
82/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000083static SDValue Extract128BitVector(SDValue Vec,
84 SDValue Idx,
85 SelectionDAG &DAG,
86 DebugLoc dl) {
87 EVT VT = Vec.getValueType();
88 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000089 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000090 int Factor = VT.getSizeInBits()/128;
91 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
92 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000093
94 // Extract from UNDEF is UNDEF.
95 if (Vec.getOpcode() == ISD::UNDEF)
96 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
97
98 if (isa<ConstantSDNode>(Idx)) {
99 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
100
101 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
102 // we can match to VEXTRACTF128.
103 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
104
105 // This is the index of the first element of the 128-bit chunk
106 // we want.
107 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
108 * ElemsPerChunk);
109
110 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000111 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
112 VecIdx);
113
114 return Result;
115 }
116
117 return SDValue();
118}
119
120/// Generate a DAG to put 128-bits into a vector > 128 bits. This
121/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000122/// simple superregister reference. Idx is an index in the 128 bits
123/// we want. It need not be aligned to a 128-bit bounday. That makes
124/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000125static SDValue Insert128BitVector(SDValue Result,
126 SDValue Vec,
127 SDValue Idx,
128 SelectionDAG &DAG,
129 DebugLoc dl) {
130 if (isa<ConstantSDNode>(Idx)) {
131 EVT VT = Vec.getValueType();
132 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
133
134 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000135 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000136 EVT ResultVT = Result.getValueType();
137
138 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000140
141 // This is the index of the first element of the 128-bit chunk
142 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000143 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000144 * ElemsPerChunk);
145
146 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000147 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
148 VecIdx);
149 return Result;
150 }
151
152 return SDValue();
153}
154
Chris Lattnerf0144122009-07-28 03:13:23 +0000155static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000156 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
157 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000158
Evan Cheng2bffee22011-02-01 01:14:13 +0000159 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000160 if (is64Bit)
161 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000162 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000163 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000164
Evan Cheng203576a2011-07-20 19:50:42 +0000165 if (Subtarget->isTargetELF())
166 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000167 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000168 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000169 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000170}
171
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000172X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000173 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000174 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000175 X86ScalarSSEf64 = Subtarget->hasSSE2();
176 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000177 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000178
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000179 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000180 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000181
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000182 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000183 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000184
185 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000186 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000187 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
188 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000189
Eric Christopherde5e1012011-03-11 01:05:58 +0000190 // For 64-bit since we have so many registers use the ILP scheduler, for
191 // 32-bit code use the register pressure specific scheduling.
192 if (Subtarget->is64Bit())
193 setSchedulingPreference(Sched::ILP);
194 else
195 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000196 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000197
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000198 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000199 // Setup Windows compiler runtime calls.
200 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000201 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000202 setLibcallName(RTLIB::SREM_I64, "_allrem");
203 setLibcallName(RTLIB::UREM_I64, "_aullrem");
204 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000205 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000206 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000207 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000208 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000209 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
210 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
211 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000212 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
213 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000214 }
215
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000216 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000217 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000218 setUseUnderscoreSetJmp(false);
219 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000220 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000221 // MS runtime is weird: it exports _setjmp, but longjmp!
222 setUseUnderscoreSetJmp(true);
223 setUseUnderscoreLongJmp(false);
224 } else {
225 setUseUnderscoreSetJmp(true);
226 setUseUnderscoreLongJmp(true);
227 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000228
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000229 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000231 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000233 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000235
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000237
Scott Michelfdc40a02009-02-17 22:15:04 +0000238 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000240 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000242 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
244 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000245
246 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
248 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
249 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
250 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
251 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
252 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000253
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000254 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
255 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000256 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
257 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
258 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000259
Evan Cheng25ab6902006-09-08 06:48:29 +0000260 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000262 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000263 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000264 // We have an algorithm for SSE2->double, and we turn this into a
265 // 64-bit FILD followed by conditional FADD for other targets.
266 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000267 // We have an algorithm for SSE2, and we turn this into a 64-bit
268 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000269 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000270 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000271
272 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
273 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
275 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000276
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000277 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000278 // SSE has no i16 to fp conversion, only i32
279 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000281 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000283 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000286 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000287 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
289 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000290 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000291
Dale Johannesen73328d12007-09-19 23:55:34 +0000292 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
293 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
295 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000296
Evan Cheng02568ff2006-01-30 22:13:22 +0000297 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
298 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
300 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000301
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000302 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000304 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000306 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
308 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000309 }
310
311 // Handle FP_TO_UINT by promoting the destination to a larger signed
312 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
314 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
315 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000316
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000320 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000321 // Since AVX is a superset of SSE3, only check for SSE here.
322 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 // Expand FP_TO_UINT into a select.
324 // FIXME: We would like to use a Custom expander here eventually to do
325 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000328 // With SSE3 we can use fisttpll to convert to a signed i64; without
329 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000332
Chris Lattner399610a2006-12-05 18:22:22 +0000333 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000334 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000335 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
336 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000337 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000338 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000339 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000340 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000341 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000342 }
Chris Lattner21f66852005-12-23 05:15:23 +0000343
Dan Gohmanb00ee212008-02-18 19:34:53 +0000344 // Scalar integer divide and remainder are lowered to use operations that
345 // produce two results, to match the available instructions. This exposes
346 // the two-result form to trivial CSE, which is able to combine x/y and x%y
347 // into a single instruction.
348 //
349 // Scalar integer multiply-high is also lowered to use two-result
350 // operations, to match the available instructions. However, plain multiply
351 // (low) operations are left as Legal, as there are single-result
352 // instructions for this in x86. Using the two-result multiply instructions
353 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000354 for (unsigned i = 0, e = 4; i != e; ++i) {
355 MVT VT = IntVTs[i];
356 setOperationAction(ISD::MULHS, VT, Expand);
357 setOperationAction(ISD::MULHU, VT, Expand);
358 setOperationAction(ISD::SDIV, VT, Expand);
359 setOperationAction(ISD::UDIV, VT, Expand);
360 setOperationAction(ISD::SREM, VT, Expand);
361 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000362
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000363 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000364 setOperationAction(ISD::ADDC, VT, Custom);
365 setOperationAction(ISD::ADDE, VT, Custom);
366 setOperationAction(ISD::SUBC, VT, Custom);
367 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000368 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
371 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
372 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
373 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000374 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
376 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
377 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
378 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
379 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
380 setOperationAction(ISD::FREM , MVT::f32 , Expand);
381 setOperationAction(ISD::FREM , MVT::f64 , Expand);
382 setOperationAction(ISD::FREM , MVT::f80 , Expand);
383 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000384
Chandler Carruth77821022011-12-24 12:12:34 +0000385 // Promote the i8 variants and force them on up to i32 which has a shorter
386 // encoding.
387 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
388 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
390 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000391 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000392 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
393 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
394 if (Subtarget->is64Bit())
395 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000396 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000397 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
398 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
399 if (Subtarget->is64Bit())
400 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
401 }
Craig Topper37f21672011-10-11 06:44:02 +0000402
403 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000404 // When promoting the i8 variants, force them to i32 for a shorter
405 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000406 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000407 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
409 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
411 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
412 if (Subtarget->is64Bit())
413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000414 } else {
415 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
416 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
417 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000418 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
419 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
420 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
421 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000422 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000423 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
424 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 }
426
Benjamin Kramer1292c222010-12-04 20:32:23 +0000427 if (Subtarget->hasPOPCNT()) {
428 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
429 } else {
430 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
431 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
432 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
433 if (Subtarget->is64Bit())
434 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
435 }
436
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
438 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000439
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000440 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000441 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000442 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000443 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000444 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
446 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
447 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
448 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
449 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000450 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
452 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
453 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
454 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000455 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000457 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000458 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000460
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000461 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
463 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
464 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
465 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000466 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
468 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000469 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000470 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
472 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
473 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
474 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000475 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000476 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000477 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
479 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
480 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000481 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
483 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
484 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000485 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000486
Craig Topper1accb7e2012-01-10 06:54:16 +0000487 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000489
Eric Christopher9a9d2752010-07-22 02:48:34 +0000490 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000491 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000492
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000493 // On X86 and X86-64, atomic operations are lowered to locked instructions.
494 // Locked instructions, in turn, have implicit fence semantics (all memory
495 // operations are flushed before issuing the locked instruction, and they
496 // are not buffered), so we can fold away the common pattern of
497 // fence-atomic-fence.
498 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000499
Mon P Wang63307c32008-05-05 19:05:59 +0000500 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000501 for (unsigned i = 0, e = 4; i != e; ++i) {
502 MVT VT = IntVTs[i];
503 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000505 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000506 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000507
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000508 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000509 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
512 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
513 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
514 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
515 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
516 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000517 }
518
Eli Friedman43f51ae2011-08-26 21:21:21 +0000519 if (Subtarget->hasCmpxchg16b()) {
520 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
521 }
522
Evan Cheng3c992d22006-03-07 02:02:57 +0000523 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000524 if (!Subtarget->isTargetDarwin() &&
525 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000526 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000528 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000529
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
531 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
532 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
533 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000534 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000535 setExceptionPointerRegister(X86::RAX);
536 setExceptionSelectorRegister(X86::RDX);
537 } else {
538 setExceptionPointerRegister(X86::EAX);
539 setExceptionSelectorRegister(X86::EDX);
540 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
542 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000543
Duncan Sands4a544a72011-09-06 13:37:06 +0000544 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
545 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000546
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000548
Nate Begemanacc398c2006-01-25 18:21:52 +0000549 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::VASTART , MVT::Other, Custom);
551 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000552 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 setOperationAction(ISD::VAARG , MVT::Other, Custom);
554 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000555 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 setOperationAction(ISD::VAARG , MVT::Other, Expand);
557 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000558 }
Evan Chengae642192007-03-02 23:16:35 +0000559
Owen Anderson825b72b2009-08-11 20:47:22 +0000560 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
561 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000562
563 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
564 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
565 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000566 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000567 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
568 MVT::i64 : MVT::i32, Custom);
569 else
570 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
571 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000572
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000573 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000574 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000575 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
577 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000578
Evan Cheng223547a2006-01-31 22:28:30 +0000579 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 setOperationAction(ISD::FABS , MVT::f64, Custom);
581 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000582
583 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000584 setOperationAction(ISD::FNEG , MVT::f64, Custom);
585 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000586
Evan Cheng68c47cb2007-01-05 07:55:56 +0000587 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000588 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
589 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000590
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000591 // Lower this to FGETSIGNx86 plus an AND.
592 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
593 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
594
Evan Chengd25e9e82006-02-02 00:28:23 +0000595 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 setOperationAction(ISD::FSIN , MVT::f64, Expand);
597 setOperationAction(ISD::FCOS , MVT::f64, Expand);
598 setOperationAction(ISD::FSIN , MVT::f32, Expand);
599 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000600
Chris Lattnera54aa942006-01-29 06:26:08 +0000601 // Expand FP immediates into loads from the stack, except for the special
602 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603 addLegalFPImmediate(APFloat(+0.0)); // xorpd
604 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000605 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606 // Use SSE for f32, x87 for f64.
607 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
609 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
611 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613
614 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618
619 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622
623 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::FSIN , MVT::f32, Expand);
625 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000626
Nate Begemane1795842008-02-14 08:57:00 +0000627 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000628 addLegalFPImmediate(APFloat(+0.0f)); // xorps
629 addLegalFPImmediate(APFloat(+0.0)); // FLD0
630 addLegalFPImmediate(APFloat(+1.0)); // FLD1
631 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
632 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
633
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000634 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
636 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000637 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000638 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000639 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000640 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
642 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000643
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
645 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
646 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
647 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000648
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000649 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
651 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000652 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000653 addLegalFPImmediate(APFloat(+0.0)); // FLD0
654 addLegalFPImmediate(APFloat(+1.0)); // FLD1
655 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
656 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000657 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
658 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
659 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
660 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000661 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000662
Cameron Zwarich33390842011-07-08 21:39:21 +0000663 // We don't support FMA.
664 setOperationAction(ISD::FMA, MVT::f64, Expand);
665 setOperationAction(ISD::FMA, MVT::f32, Expand);
666
Dale Johannesen59a58732007-08-05 18:49:15 +0000667 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000668 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
670 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
671 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000672 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000673 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000674 addLegalFPImmediate(TmpFlt); // FLD0
675 TmpFlt.changeSign();
676 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000677
678 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000679 APFloat TmpFlt2(+1.0);
680 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
681 &ignored);
682 addLegalFPImmediate(TmpFlt2); // FLD1
683 TmpFlt2.changeSign();
684 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
685 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000686
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000687 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
689 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000690 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000691
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000692 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
693 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
694 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
695 setOperationAction(ISD::FRINT, MVT::f80, Expand);
696 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000697 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000698 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000699
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000700 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
702 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
703 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000704
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 setOperationAction(ISD::FLOG, MVT::f80, Expand);
706 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
707 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
708 setOperationAction(ISD::FEXP, MVT::f80, Expand);
709 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000710
Mon P Wangf007a8b2008-11-06 05:31:54 +0000711 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000712 // (for widening) or expand (for scalarization). Then we will selectively
713 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000714 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
715 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
716 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000732 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
733 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000748 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000750 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000751 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000757 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000767 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000768 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
769 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
770 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
771 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000772 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000773 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
774 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
775 setTruncStoreAction((MVT::SimpleValueType)VT,
776 (MVT::SimpleValueType)InnerVT, Expand);
777 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
778 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
779 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000780 }
781
Evan Chengc7ce29b2009-02-13 22:36:38 +0000782 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
783 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000784 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000785 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000786 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000787 }
788
Dale Johannesen0488fb62010-09-30 23:57:10 +0000789 // MMX-sized vectors (other than x86mmx) are expected to be expanded
790 // into smaller operations.
791 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
792 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
793 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
794 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
795 setOperationAction(ISD::AND, MVT::v8i8, Expand);
796 setOperationAction(ISD::AND, MVT::v4i16, Expand);
797 setOperationAction(ISD::AND, MVT::v2i32, Expand);
798 setOperationAction(ISD::AND, MVT::v1i64, Expand);
799 setOperationAction(ISD::OR, MVT::v8i8, Expand);
800 setOperationAction(ISD::OR, MVT::v4i16, Expand);
801 setOperationAction(ISD::OR, MVT::v2i32, Expand);
802 setOperationAction(ISD::OR, MVT::v1i64, Expand);
803 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
804 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
805 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
806 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
807 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
808 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
809 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
810 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
811 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
812 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
813 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
814 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
815 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000816 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
817 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
818 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
819 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000820
Craig Topper1accb7e2012-01-10 06:54:16 +0000821 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000823
Owen Anderson825b72b2009-08-11 20:47:22 +0000824 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
825 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
826 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
827 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
828 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
829 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
830 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
831 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
832 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
833 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
834 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000835 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000836 }
837
Craig Topper1accb7e2012-01-10 06:54:16 +0000838 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000840
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000841 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
842 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
844 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
845 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
846 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000847
Owen Anderson825b72b2009-08-11 20:47:22 +0000848 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
849 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
850 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
851 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
852 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
853 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
854 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
855 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
856 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
857 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
858 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
859 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
860 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
861 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
862 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
863 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000864
Nadav Rotem354efd82011-09-18 14:57:03 +0000865 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000866 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
867 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
868 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000869
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
871 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
872 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
873 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
874 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000875
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000876 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
877 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
878 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
879 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
880 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
881
Evan Cheng2c3ae372006-04-12 21:21:57 +0000882 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000883 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
884 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000885 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000886 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000887 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000888 // Do not attempt to custom lower non-128-bit vectors
889 if (!VT.is128BitVector())
890 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 setOperationAction(ISD::BUILD_VECTOR,
892 VT.getSimpleVT().SimpleTy, Custom);
893 setOperationAction(ISD::VECTOR_SHUFFLE,
894 VT.getSimpleVT().SimpleTy, Custom);
895 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
896 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000897 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000898
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
900 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
901 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
902 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
903 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
904 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000905
Nate Begemancdd1eec2008-02-12 22:51:28 +0000906 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
908 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000909 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000910
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000911 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
913 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000914 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000915
916 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000917 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000918 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000919
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000922 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000924 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000926 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000928 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000930 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000931
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000933
Evan Cheng2c3ae372006-04-12 21:21:57 +0000934 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
936 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
937 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
938 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000939
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
941 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000942 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000943
Craig Topperd0a31172012-01-10 06:37:29 +0000944 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000945 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
946 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
947 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
948 setOperationAction(ISD::FRINT, MVT::f32, Legal);
949 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
950 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
951 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
952 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
953 setOperationAction(ISD::FRINT, MVT::f64, Legal);
954 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
955
Nate Begeman14d12ca2008-02-11 04:19:36 +0000956 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000958
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000959 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
960 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
961 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
962 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
963 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000964
Nate Begeman14d12ca2008-02-11 04:19:36 +0000965 // i8 and i16 vectors are custom , because the source register and source
966 // source memory operand types are not the same width. f32 vectors are
967 // custom since the immediate controlling the insert encodes additional
968 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
970 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
971 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
972 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000973
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
975 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
976 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
977 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000978
Pete Coopera77214a2011-11-14 19:38:42 +0000979 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000980 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000981 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000982 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
983 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000984 }
985 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000986
Craig Topper1accb7e2012-01-10 06:54:16 +0000987 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000988 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000989 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000990
Nadav Rotem43012222011-05-11 08:12:09 +0000991 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000992 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000993
Nadav Rotem43012222011-05-11 08:12:09 +0000994 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000995 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000996
997 if (Subtarget->hasAVX2()) {
998 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
999 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
1000
1001 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
1002 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
1003
1004 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1005 } else {
1006 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1007 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1008
1009 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1010 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1011
1012 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1013 }
Nadav Rotem43012222011-05-11 08:12:09 +00001014 }
1015
Craig Topperd0a31172012-01-10 06:37:29 +00001016 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001017 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001018
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001019 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001020 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1021 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1022 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1023 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1024 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1025 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001026
Owen Anderson825b72b2009-08-11 20:47:22 +00001027 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1029 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001030
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1032 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1033 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1034 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1035 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1036 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001037
Owen Anderson825b72b2009-08-11 20:47:22 +00001038 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1039 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1040 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1041 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1042 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1043 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001044
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001045 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1046 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001047 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001048
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001049 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1050 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1051 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1052 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1053 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1054 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1055
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1058
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001059 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1060 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1061
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001062 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001063 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001064
Duncan Sands28b77e92011-09-06 19:07:46 +00001065 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1066 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1067 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1068 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001069
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001070 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1071 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1072 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1073
Craig Topperaaa643c2011-11-09 07:28:55 +00001074 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1075 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1076 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1077 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001078
Craig Topperaaa643c2011-11-09 07:28:55 +00001079 if (Subtarget->hasAVX2()) {
1080 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1081 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1082 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1083 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001084
Craig Topperaaa643c2011-11-09 07:28:55 +00001085 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1086 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1087 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1088 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001089
Craig Topperaaa643c2011-11-09 07:28:55 +00001090 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1091 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1092 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001093 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001094
1095 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001096
1097 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1098 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1099
1100 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1101 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1102
1103 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001104 } else {
1105 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1106 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1107 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1108 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1109
1110 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1111 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1112 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1113 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1114
1115 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1116 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1117 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1118 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001119
1120 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1121 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1122
1123 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1124 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1125
1126 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001127 }
Craig Topper13894fa2011-08-24 06:14:18 +00001128
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001129 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001130 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001131 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1132 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1133 EVT VT = SVT;
1134
1135 // Extract subvector is special because the value type
1136 // (result) is 128-bit but the source is 256-bit wide.
1137 if (VT.is128BitVector())
1138 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1139
1140 // Do not attempt to custom lower other non-256-bit vectors
1141 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001142 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001143
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001144 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1145 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1146 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1147 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001148 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001149 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001150 }
1151
David Greene54d8eba2011-01-27 22:38:56 +00001152 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001153 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1154 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1155 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001156
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001157 // Do not attempt to promote non-256-bit vectors
1158 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001159 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001160
1161 setOperationAction(ISD::AND, SVT, Promote);
1162 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1163 setOperationAction(ISD::OR, SVT, Promote);
1164 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1165 setOperationAction(ISD::XOR, SVT, Promote);
1166 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1167 setOperationAction(ISD::LOAD, SVT, Promote);
1168 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1169 setOperationAction(ISD::SELECT, SVT, Promote);
1170 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001171 }
David Greene9b9838d2009-06-29 16:47:10 +00001172 }
1173
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001174 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1175 // of this type with custom code.
1176 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1177 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001178 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1179 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001180 }
1181
Evan Cheng6be2c582006-04-05 23:38:46 +00001182 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001183 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001184
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001185
Eli Friedman962f5492010-06-02 19:35:46 +00001186 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1187 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001188 //
Eli Friedman962f5492010-06-02 19:35:46 +00001189 // FIXME: We really should do custom legalization for addition and
1190 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1191 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001192 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1193 // Add/Sub/Mul with overflow operations are custom lowered.
1194 MVT VT = IntVTs[i];
1195 setOperationAction(ISD::SADDO, VT, Custom);
1196 setOperationAction(ISD::UADDO, VT, Custom);
1197 setOperationAction(ISD::SSUBO, VT, Custom);
1198 setOperationAction(ISD::USUBO, VT, Custom);
1199 setOperationAction(ISD::SMULO, VT, Custom);
1200 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001201 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001202
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001203 // There are no 8-bit 3-address imul/mul instructions
1204 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1205 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001206
Evan Chengd54f2d52009-03-31 19:38:51 +00001207 if (!Subtarget->is64Bit()) {
1208 // These libcalls are not available in 32-bit.
1209 setLibcallName(RTLIB::SHL_I128, 0);
1210 setLibcallName(RTLIB::SRL_I128, 0);
1211 setLibcallName(RTLIB::SRA_I128, 0);
1212 }
1213
Evan Cheng206ee9d2006-07-07 08:33:52 +00001214 // We have target-specific dag combine patterns for the following nodes:
1215 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001216 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001217 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001218 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001219 setTargetDAGCombine(ISD::SHL);
1220 setTargetDAGCombine(ISD::SRA);
1221 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001222 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001223 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001224 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001225 setTargetDAGCombine(ISD::FADD);
1226 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001227 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001228 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001229 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001230 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001231 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001232 if (Subtarget->is64Bit())
1233 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001234 if (Subtarget->hasBMI())
1235 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001236
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001237 computeRegisterProperties();
1238
Evan Cheng05219282011-01-06 06:52:41 +00001239 // On Darwin, -Os means optimize for size without hurting performance,
1240 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001241 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001242 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001243 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001244 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1245 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1246 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001247 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001248 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001249
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001250 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001251}
1252
Scott Michel5b8f82e2008-03-10 15:42:14 +00001253
Duncan Sands28b77e92011-09-06 19:07:46 +00001254EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1255 if (!VT.isVector()) return MVT::i8;
1256 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001257}
1258
1259
Evan Cheng29286502008-01-23 23:17:41 +00001260/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1261/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001262static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001263 if (MaxAlign == 16)
1264 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001265 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001266 if (VTy->getBitWidth() == 128)
1267 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001268 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001269 unsigned EltAlign = 0;
1270 getMaxByValAlign(ATy->getElementType(), EltAlign);
1271 if (EltAlign > MaxAlign)
1272 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001273 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001274 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1275 unsigned EltAlign = 0;
1276 getMaxByValAlign(STy->getElementType(i), EltAlign);
1277 if (EltAlign > MaxAlign)
1278 MaxAlign = EltAlign;
1279 if (MaxAlign == 16)
1280 break;
1281 }
1282 }
1283 return;
1284}
1285
1286/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1287/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001288/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1289/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001290unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001291 if (Subtarget->is64Bit()) {
1292 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001293 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001294 if (TyAlign > 8)
1295 return TyAlign;
1296 return 8;
1297 }
1298
Evan Cheng29286502008-01-23 23:17:41 +00001299 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001300 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001301 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001302 return Align;
1303}
Chris Lattner2b02a442007-02-25 08:29:00 +00001304
Evan Chengf0df0312008-05-15 08:39:06 +00001305/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001306/// and store operations as a result of memset, memcpy, and memmove
1307/// lowering. If DstAlign is zero that means it's safe to destination
1308/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1309/// means there isn't a need to check it against alignment requirement,
1310/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001311/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001312/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1313/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1314/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001315/// It returns EVT::Other if the type should be determined using generic
1316/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001317EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001318X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1319 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001320 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001321 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001322 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001323 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1324 // linux. This is because the stack realignment code can't handle certain
1325 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001326 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001327 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001328 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001329 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001330 (Subtarget->isUnalignedMemAccessFast() ||
1331 ((DstAlign == 0 || DstAlign >= 16) &&
1332 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001333 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001334 if (Subtarget->getStackAlignment() >= 32) {
1335 if (Subtarget->hasAVX2())
1336 return MVT::v8i32;
1337 if (Subtarget->hasAVX())
1338 return MVT::v8f32;
1339 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001340 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001341 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001342 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001343 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001344 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001345 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001347 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001348 // Do not use f64 to lower memcpy if source is string constant. It's
1349 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001350 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001351 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001352 }
Evan Chengf0df0312008-05-15 08:39:06 +00001353 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001354 return MVT::i64;
1355 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001356}
1357
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001358/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1359/// current function. The returned value is a member of the
1360/// MachineJumpTableInfo::JTEntryKind enum.
1361unsigned X86TargetLowering::getJumpTableEncoding() const {
1362 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1363 // symbol.
1364 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1365 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001366 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001367
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001368 // Otherwise, use the normal jump table encoding heuristics.
1369 return TargetLowering::getJumpTableEncoding();
1370}
1371
Chris Lattnerc64daab2010-01-26 05:02:42 +00001372const MCExpr *
1373X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1374 const MachineBasicBlock *MBB,
1375 unsigned uid,MCContext &Ctx) const{
1376 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1377 Subtarget->isPICStyleGOT());
1378 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1379 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001380 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1381 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001382}
1383
Evan Chengcc415862007-11-09 01:32:10 +00001384/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1385/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001386SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001387 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001388 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001389 // This doesn't have DebugLoc associated with it, but is not really the
1390 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001391 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001392 return Table;
1393}
1394
Chris Lattner589c6f62010-01-26 06:28:43 +00001395/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1396/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1397/// MCExpr.
1398const MCExpr *X86TargetLowering::
1399getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1400 MCContext &Ctx) const {
1401 // X86-64 uses RIP relative addressing based on the jump table label.
1402 if (Subtarget->isPICStyleRIPRel())
1403 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1404
1405 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001406 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001407}
1408
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001409// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001410std::pair<const TargetRegisterClass*, uint8_t>
1411X86TargetLowering::findRepresentativeClass(EVT VT) const{
1412 const TargetRegisterClass *RRC = 0;
1413 uint8_t Cost = 1;
1414 switch (VT.getSimpleVT().SimpleTy) {
1415 default:
1416 return TargetLowering::findRepresentativeClass(VT);
1417 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1418 RRC = (Subtarget->is64Bit()
1419 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1420 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001421 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001422 RRC = X86::VR64RegisterClass;
1423 break;
1424 case MVT::f32: case MVT::f64:
1425 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1426 case MVT::v4f32: case MVT::v2f64:
1427 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1428 case MVT::v4f64:
1429 RRC = X86::VR128RegisterClass;
1430 break;
1431 }
1432 return std::make_pair(RRC, Cost);
1433}
1434
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001435bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1436 unsigned &Offset) const {
1437 if (!Subtarget->isTargetLinux())
1438 return false;
1439
1440 if (Subtarget->is64Bit()) {
1441 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1442 Offset = 0x28;
1443 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1444 AddressSpace = 256;
1445 else
1446 AddressSpace = 257;
1447 } else {
1448 // %gs:0x14 on i386
1449 Offset = 0x14;
1450 AddressSpace = 256;
1451 }
1452 return true;
1453}
1454
1455
Chris Lattner2b02a442007-02-25 08:29:00 +00001456//===----------------------------------------------------------------------===//
1457// Return Value Calling Convention Implementation
1458//===----------------------------------------------------------------------===//
1459
Chris Lattner59ed56b2007-02-28 04:55:35 +00001460#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001461
Michael J. Spencerec38de22010-10-10 22:04:20 +00001462bool
Eric Christopher471e4222011-06-08 23:55:35 +00001463X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1464 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001465 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001466 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001467 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001468 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001469 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001470 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001471}
1472
Dan Gohman98ca4f22009-08-05 01:29:28 +00001473SDValue
1474X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001475 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001476 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001477 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001478 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001479 MachineFunction &MF = DAG.getMachineFunction();
1480 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001481
Chris Lattner9774c912007-02-27 05:28:59 +00001482 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001483 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484 RVLocs, *DAG.getContext());
1485 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001486
Evan Chengdcea1632010-02-04 02:40:39 +00001487 // Add the regs to the liveout set for the function.
1488 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1489 for (unsigned i = 0; i != RVLocs.size(); ++i)
1490 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1491 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001492
Dan Gohman475871a2008-07-27 21:46:04 +00001493 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001494
Dan Gohman475871a2008-07-27 21:46:04 +00001495 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001496 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1497 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001498 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1499 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001500
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001501 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001502 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1503 CCValAssign &VA = RVLocs[i];
1504 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001505 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001506 EVT ValVT = ValToCopy.getValueType();
1507
Dale Johannesenc4510512010-09-24 19:05:48 +00001508 // If this is x86-64, and we disabled SSE, we can't return FP values,
1509 // or SSE or MMX vectors.
1510 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1511 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001512 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001513 report_fatal_error("SSE register return with SSE disabled");
1514 }
1515 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1516 // llvm-gcc has never done it right and no one has noticed, so this
1517 // should be OK for now.
1518 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001519 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001520 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001521
Chris Lattner447ff682008-03-11 03:23:40 +00001522 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1523 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001524 if (VA.getLocReg() == X86::ST0 ||
1525 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001526 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1527 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001528 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001529 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001530 RetOps.push_back(ValToCopy);
1531 // Don't emit a copytoreg.
1532 continue;
1533 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001534
Evan Cheng242b38b2009-02-23 09:03:22 +00001535 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1536 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001537 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001538 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001539 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001540 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001541 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1542 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001543 // If we don't have SSE2 available, convert to v4f32 so the generated
1544 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001545 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001546 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001547 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001548 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001549 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001550
Dale Johannesendd64c412009-02-04 00:33:20 +00001551 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001552 Flag = Chain.getValue(1);
1553 }
Dan Gohman61a92132008-04-21 23:59:07 +00001554
1555 // The x86-64 ABI for returning structs by value requires that we copy
1556 // the sret argument into %rax for the return. We saved the argument into
1557 // a virtual register in the entry block, so now we copy the value out
1558 // and into %rax.
1559 if (Subtarget->is64Bit() &&
1560 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1561 MachineFunction &MF = DAG.getMachineFunction();
1562 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1563 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001564 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001565 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001566 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001567
Dale Johannesendd64c412009-02-04 00:33:20 +00001568 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001569 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001570
1571 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001572 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001573 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001574
Chris Lattner447ff682008-03-11 03:23:40 +00001575 RetOps[0] = Chain; // Update chain.
1576
1577 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001578 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001579 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001580
1581 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001582 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001583}
1584
Evan Cheng3d2125c2010-11-30 23:55:39 +00001585bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1586 if (N->getNumValues() != 1)
1587 return false;
1588 if (!N->hasNUsesOfValue(1, 0))
1589 return false;
1590
1591 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001592 if (Copy->getOpcode() != ISD::CopyToReg &&
1593 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001594 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001595
1596 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001597 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001598 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599 if (UI->getOpcode() != X86ISD::RET_FLAG)
1600 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001601 HasRet = true;
1602 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001603
Evan Cheng1bf891a2010-12-01 22:59:46 +00001604 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001605}
1606
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001607EVT
1608X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001609 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001610 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001611 // TODO: Is this also valid on 32-bit?
1612 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001613 ReturnMVT = MVT::i8;
1614 else
1615 ReturnMVT = MVT::i32;
1616
1617 EVT MinVT = getRegisterType(Context, ReturnMVT);
1618 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001619}
1620
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621/// LowerCallResult - Lower the result values of a call into the
1622/// appropriate copies out of appropriate physical registers.
1623///
1624SDValue
1625X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001626 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001627 const SmallVectorImpl<ISD::InputArg> &Ins,
1628 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001629 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001630
Chris Lattnere32bbf62007-02-28 07:09:55 +00001631 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001632 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001633 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001634 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1635 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001636 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001637
Chris Lattner3085e152007-02-25 08:59:22 +00001638 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001639 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001640 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001641 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001642
Torok Edwin3f142c32009-02-01 18:15:56 +00001643 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001644 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001645 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001646 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001647 }
1648
Evan Cheng79fb3b42009-02-20 20:43:02 +00001649 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001650
1651 // If this is a call to a function that returns an fp value on the floating
1652 // point stack, we must guarantee the the value is popped from the stack, so
1653 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001654 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001655 // instead.
1656 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1657 // If we prefer to use the value in xmm registers, copy it out as f80 and
1658 // use a truncate to move it from fp stack reg to xmm reg.
1659 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001660 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001661 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1662 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001663 Val = Chain.getValue(0);
1664
1665 // Round the f80 to the right size, which also moves it to the appropriate
1666 // xmm register.
1667 if (CopyVT != VA.getValVT())
1668 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1669 // This truncation won't change the value.
1670 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001671 } else {
1672 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1673 CopyVT, InFlag).getValue(1);
1674 Val = Chain.getValue(0);
1675 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001676 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001678 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001679
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001681}
1682
1683
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001684//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001685// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001686//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001687// StdCall calling convention seems to be standard for many Windows' API
1688// routines and around. It differs from C calling convention just a little:
1689// callee should clean up the stack, not caller. Symbols should be also
1690// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001691// For info on fast calling convention see Fast Calling Convention (tail call)
1692// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001693
Dan Gohman98ca4f22009-08-05 01:29:28 +00001694/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001695/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1697 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001698 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001699
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001701}
1702
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001703/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001704/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705static bool
1706ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1707 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001708 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001709
Dan Gohman98ca4f22009-08-05 01:29:28 +00001710 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001711}
1712
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001713/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1714/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001715/// the specific parameter attribute. The copy will be passed as a byval
1716/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001717static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001718CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001719 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1720 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001721 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001722
Dale Johannesendd64c412009-02-04 00:33:20 +00001723 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001724 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001725 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001726}
1727
Chris Lattner29689432010-03-11 00:22:57 +00001728/// IsTailCallConvention - Return true if the calling convention is one that
1729/// supports tail call optimization.
1730static bool IsTailCallConvention(CallingConv::ID CC) {
1731 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1732}
1733
Evan Cheng485fafc2011-03-21 01:19:09 +00001734bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001735 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001736 return false;
1737
1738 CallSite CS(CI);
1739 CallingConv::ID CalleeCC = CS.getCallingConv();
1740 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1741 return false;
1742
1743 return true;
1744}
1745
Evan Cheng0c439eb2010-01-27 00:07:07 +00001746/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1747/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001748static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1749 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001750 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001751}
1752
Dan Gohman98ca4f22009-08-05 01:29:28 +00001753SDValue
1754X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001755 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756 const SmallVectorImpl<ISD::InputArg> &Ins,
1757 DebugLoc dl, SelectionDAG &DAG,
1758 const CCValAssign &VA,
1759 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001760 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001761 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001763 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1764 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001765 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001766 EVT ValVT;
1767
1768 // If value is passed by pointer we have address passed instead of the value
1769 // itself.
1770 if (VA.getLocInfo() == CCValAssign::Indirect)
1771 ValVT = VA.getLocVT();
1772 else
1773 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001774
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001775 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001776 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001777 // In case of tail call optimization mark all arguments mutable. Since they
1778 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001779 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001780 unsigned Bytes = Flags.getByValSize();
1781 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1782 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001783 return DAG.getFrameIndex(FI, getPointerTy());
1784 } else {
1785 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001786 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001787 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1788 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001789 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001790 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001791 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001792}
1793
Dan Gohman475871a2008-07-27 21:46:04 +00001794SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001795X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001796 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797 bool isVarArg,
1798 const SmallVectorImpl<ISD::InputArg> &Ins,
1799 DebugLoc dl,
1800 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001801 SmallVectorImpl<SDValue> &InVals)
1802 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001803 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001804 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Gordon Henriksen86737662008-01-05 16:56:59 +00001806 const Function* Fn = MF.getFunction();
1807 if (Fn->hasExternalLinkage() &&
1808 Subtarget->isTargetCygMing() &&
1809 Fn->getName() == "main")
1810 FuncInfo->setForceFramePointer(true);
1811
Evan Cheng1bc78042006-04-26 01:20:17 +00001812 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001813 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001814 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001815 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001816
Chris Lattner29689432010-03-11 00:22:57 +00001817 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1818 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001819
Chris Lattner638402b2007-02-28 07:00:42 +00001820 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001821 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001822 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001823 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001824
1825 // Allocate shadow area for Win64
1826 if (IsWin64) {
1827 CCInfo.AllocateStack(32, 8);
1828 }
1829
Duncan Sands45907662010-10-31 13:21:44 +00001830 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001831
Chris Lattnerf39f7712007-02-28 05:46:49 +00001832 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001833 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001834 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1835 CCValAssign &VA = ArgLocs[i];
1836 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1837 // places.
1838 assert(VA.getValNo() != LastVal &&
1839 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001840 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001841 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001842
Chris Lattnerf39f7712007-02-28 05:46:49 +00001843 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001844 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001845 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001847 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001849 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001851 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001853 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001854 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1855 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001856 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001857 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001858 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001859 RC = X86::VR64RegisterClass;
1860 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001861 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001862
Devang Patel68e6bee2011-02-21 23:21:26 +00001863 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001864 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001865
Chris Lattnerf39f7712007-02-28 05:46:49 +00001866 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1867 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1868 // right size.
1869 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001870 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001871 DAG.getValueType(VA.getValVT()));
1872 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001873 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001874 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001875 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001876 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001877
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001878 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001879 // Handle MMX values passed in XMM regs.
1880 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001881 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1882 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001883 } else
1884 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001885 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001886 } else {
1887 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001889 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001890
1891 // If value is passed via pointer - do a load.
1892 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001893 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001894 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001895
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001897 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001898
Dan Gohman61a92132008-04-21 23:59:07 +00001899 // The x86-64 ABI for returning structs by value requires that we copy
1900 // the sret argument into %rax for the return. Save the argument into
1901 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001902 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001903 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1904 unsigned Reg = FuncInfo->getSRetReturnReg();
1905 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001906 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001907 FuncInfo->setSRetReturnReg(Reg);
1908 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001909 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001910 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001911 }
1912
Chris Lattnerf39f7712007-02-28 05:46:49 +00001913 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001914 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001915 if (FuncIsMadeTailCallSafe(CallConv,
1916 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001917 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001918
Evan Cheng1bc78042006-04-26 01:20:17 +00001919 // If the function takes variable number of arguments, make a frame index for
1920 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001921 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001922 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1923 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001924 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001925 }
1926 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001927 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1928
1929 // FIXME: We should really autogenerate these arrays
1930 static const unsigned GPR64ArgRegsWin64[] = {
1931 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001932 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001933 static const unsigned GPR64ArgRegs64Bit[] = {
1934 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1935 };
1936 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001937 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1938 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1939 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001940 const unsigned *GPR64ArgRegs;
1941 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001942
1943 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001944 // The XMM registers which might contain var arg parameters are shadowed
1945 // in their paired GPR. So we only need to save the GPR to their home
1946 // slots.
1947 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001949 } else {
1950 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1951 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001952
Chad Rosier30450e82011-12-22 22:35:21 +00001953 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1954 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001955 }
1956 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1957 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001958
Devang Patel578efa92009-06-05 21:57:13 +00001959 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001960 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001961 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001962 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1963 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001964 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001965 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001966 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001967 // Kernel mode asks for SSE to be disabled, so don't push them
1968 // on the stack.
1969 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001970
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001971 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001972 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001973 // Get to the caller-allocated home save location. Add 8 to account
1974 // for the return address.
1975 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001976 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001977 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001978 // Fixup to set vararg frame on shadow area (4 x i64).
1979 if (NumIntRegs < 4)
1980 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001981 } else {
1982 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001983 // registers, then we must store them to their spots on the stack so
1984 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001985 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1986 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1987 FuncInfo->setRegSaveFrameIndex(
1988 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001989 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001990 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001991
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001994 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1995 getPointerTy());
1996 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001997 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001998 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1999 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002000 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002001 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002002 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002003 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002004 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002005 MachinePointerInfo::getFixedStack(
2006 FuncInfo->getRegSaveFrameIndex(), Offset),
2007 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002008 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002009 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002011
Dan Gohmanface41a2009-08-16 21:24:25 +00002012 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2013 // Now store the XMM (fp + vector) parameter registers.
2014 SmallVector<SDValue, 11> SaveXMMOps;
2015 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002016
Devang Patel68e6bee2011-02-21 23:21:26 +00002017 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002018 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2019 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002020
Dan Gohman1e93df62010-04-17 14:41:14 +00002021 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2022 FuncInfo->getRegSaveFrameIndex()));
2023 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2024 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002025
Dan Gohmanface41a2009-08-16 21:24:25 +00002026 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002027 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002028 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002029 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2030 SaveXMMOps.push_back(Val);
2031 }
2032 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2033 MVT::Other,
2034 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002036
2037 if (!MemOps.empty())
2038 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2039 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002040 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002041 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002042
Gordon Henriksen86737662008-01-05 16:56:59 +00002043 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002044 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2045 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002046 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002047 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002048 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002049 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002050 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2051 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002052 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002053 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002054
Gordon Henriksen86737662008-01-05 16:56:59 +00002055 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002056 // RegSaveFrameIndex is X86-64 only.
2057 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002058 if (CallConv == CallingConv::X86_FastCall ||
2059 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002060 // fastcc functions can't have varargs.
2061 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002062 }
Evan Cheng25caf632006-05-23 21:06:34 +00002063
Rafael Espindola76927d752011-08-30 19:39:58 +00002064 FuncInfo->setArgumentStackSize(StackSize);
2065
Dan Gohman98ca4f22009-08-05 01:29:28 +00002066 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002067}
2068
Dan Gohman475871a2008-07-27 21:46:04 +00002069SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002070X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2071 SDValue StackPtr, SDValue Arg,
2072 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002073 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002074 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002075 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002076 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002077 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002078 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002079 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002080
2081 return DAG.getStore(Chain, dl, Arg, PtrOff,
2082 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002083 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002084}
2085
Bill Wendling64e87322009-01-16 19:25:27 +00002086/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002087/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002088SDValue
2089X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002090 SDValue &OutRetAddr, SDValue Chain,
2091 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002092 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002093 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002094 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002095 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002096
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002097 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002098 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002099 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002100 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002101}
2102
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002103/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002104/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002105static SDValue
2106EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002107 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002108 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002109 // Store the return address to the appropriate stack slot.
2110 if (!FPDiff) return Chain;
2111 // Calculate the new stack slot for the return address.
2112 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002113 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002114 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002115 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002116 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002117 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002118 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002119 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002120 return Chain;
2121}
2122
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002124X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002125 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002126 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002127 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002128 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 const SmallVectorImpl<ISD::InputArg> &Ins,
2130 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002131 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 MachineFunction &MF = DAG.getMachineFunction();
2133 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002134 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002135 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002137 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138
Nick Lewycky22de16d2012-01-19 00:34:10 +00002139 if (MF.getTarget().Options.DisableTailCalls)
2140 isTailCall = false;
2141
Evan Cheng5f941932010-02-05 02:21:12 +00002142 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002143 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002144 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2145 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002146 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002147
2148 // Sibcalls are automatically detected tailcalls which do not require
2149 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002150 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002151 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002152
2153 if (isTailCall)
2154 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002155 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002156
Chris Lattner29689432010-03-11 00:22:57 +00002157 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2158 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002159
Chris Lattner638402b2007-02-28 07:00:42 +00002160 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002161 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002162 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002164
2165 // Allocate shadow area for Win64
2166 if (IsWin64) {
2167 CCInfo.AllocateStack(32, 8);
2168 }
2169
Duncan Sands45907662010-10-31 13:21:44 +00002170 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002171
Chris Lattner423c5f42007-02-28 05:31:48 +00002172 // Get a count of how many bytes are to be pushed on the stack.
2173 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002174 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002175 // This is a sibcall. The memory operands are available in caller's
2176 // own caller's stack.
2177 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002178 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2179 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002180 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002181
Gordon Henriksen86737662008-01-05 16:56:59 +00002182 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002183 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002184 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002185 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002186 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2187 FPDiff = NumBytesCallerPushed - NumBytes;
2188
2189 // Set the delta of movement of the returnaddr stackslot.
2190 // But only set if delta is greater than previous delta.
2191 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2192 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2193 }
2194
Evan Chengf22f9b32010-02-06 03:28:46 +00002195 if (!IsSibcall)
2196 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002197
Dan Gohman475871a2008-07-27 21:46:04 +00002198 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002199 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002200 if (isTailCall && FPDiff)
2201 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2202 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002203
Dan Gohman475871a2008-07-27 21:46:04 +00002204 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2205 SmallVector<SDValue, 8> MemOpChains;
2206 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002207
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002208 // Walk the register/memloc assignments, inserting copies/loads. In the case
2209 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002210 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2211 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002212 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002213 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002214 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002215 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002216
Chris Lattner423c5f42007-02-28 05:31:48 +00002217 // Promote the value if needed.
2218 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002219 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002220 case CCValAssign::Full: break;
2221 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002222 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002223 break;
2224 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002225 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002226 break;
2227 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002228 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2229 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002230 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002231 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2232 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002233 } else
2234 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2235 break;
2236 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002237 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002238 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002239 case CCValAssign::Indirect: {
2240 // Store the argument.
2241 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002242 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002243 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002244 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002245 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002246 Arg = SpillSlot;
2247 break;
2248 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002249 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002250
Chris Lattner423c5f42007-02-28 05:31:48 +00002251 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002252 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2253 if (isVarArg && IsWin64) {
2254 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2255 // shadow reg if callee is a varargs function.
2256 unsigned ShadowReg = 0;
2257 switch (VA.getLocReg()) {
2258 case X86::XMM0: ShadowReg = X86::RCX; break;
2259 case X86::XMM1: ShadowReg = X86::RDX; break;
2260 case X86::XMM2: ShadowReg = X86::R8; break;
2261 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002262 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002263 if (ShadowReg)
2264 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002265 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002266 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002267 assert(VA.isMemLoc());
2268 if (StackPtr.getNode() == 0)
2269 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2270 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2271 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002272 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002273 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002274
Evan Cheng32fe1032006-05-25 00:59:30 +00002275 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002276 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002277 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002278
Evan Cheng347d5f72006-04-28 21:29:37 +00002279 // Build a sequence of copy-to-reg nodes chained together with token chain
2280 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002281 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002282 // Tail call byval lowering might overwrite argument registers so in case of
2283 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002284 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002285 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002286 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002287 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002288 InFlag = Chain.getValue(1);
2289 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002290
Chris Lattner88e1fd52009-07-09 04:24:46 +00002291 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002292 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2293 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002295 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2296 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002297 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002298 InFlag);
2299 InFlag = Chain.getValue(1);
2300 } else {
2301 // If we are tail calling and generating PIC/GOT style code load the
2302 // address of the callee into ECX. The value in ecx is used as target of
2303 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2304 // for tail calls on PIC/GOT architectures. Normally we would just put the
2305 // address of GOT into ebx and then call target@PLT. But for tail calls
2306 // ebx would be restored (since ebx is callee saved) before jumping to the
2307 // target@PLT.
2308
2309 // Note: The actual moving to ECX is done further down.
2310 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2311 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2312 !G->getGlobal()->hasProtectedVisibility())
2313 Callee = LowerGlobalAddress(Callee, DAG);
2314 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002315 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002316 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002317 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002318
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002319 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002320 // From AMD64 ABI document:
2321 // For calls that may call functions that use varargs or stdargs
2322 // (prototype-less calls or calls to functions containing ellipsis (...) in
2323 // the declaration) %al is used as hidden argument to specify the number
2324 // of SSE registers used. The contents of %al do not need to match exactly
2325 // the number of registers, but must be an ubound on the number of SSE
2326 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002327
Gordon Henriksen86737662008-01-05 16:56:59 +00002328 // Count the number of XMM registers allocated.
2329 static const unsigned XMMArgRegs[] = {
2330 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2331 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2332 };
2333 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002334 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002335 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002336
Dale Johannesendd64c412009-02-04 00:33:20 +00002337 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002338 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002339 InFlag = Chain.getValue(1);
2340 }
2341
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002342
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002343 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002344 if (isTailCall) {
2345 // Force all the incoming stack arguments to be loaded from the stack
2346 // before any new outgoing arguments are stored to the stack, because the
2347 // outgoing stack slots may alias the incoming argument stack slots, and
2348 // the alias isn't otherwise explicit. This is slightly more conservative
2349 // than necessary, because it means that each store effectively depends
2350 // on every argument instead of just those arguments it would clobber.
2351 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2352
Dan Gohman475871a2008-07-27 21:46:04 +00002353 SmallVector<SDValue, 8> MemOpChains2;
2354 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002355 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002356 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002357 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002358 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002359 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2360 CCValAssign &VA = ArgLocs[i];
2361 if (VA.isRegLoc())
2362 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002363 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002364 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002365 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002366 // Create frame index.
2367 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002368 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002369 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002370 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002371
Duncan Sands276dcbd2008-03-21 09:14:45 +00002372 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002373 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002374 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002375 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002376 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002377 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002378 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002379
Dan Gohman98ca4f22009-08-05 01:29:28 +00002380 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2381 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002382 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002383 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002384 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002385 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002386 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002387 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002388 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002389 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002390 }
2391 }
2392
2393 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002394 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002395 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002396
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002397 // Copy arguments to their registers.
2398 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002399 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002400 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002401 InFlag = Chain.getValue(1);
2402 }
Dan Gohman475871a2008-07-27 21:46:04 +00002403 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002404
Gordon Henriksen86737662008-01-05 16:56:59 +00002405 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002406 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002407 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002408 }
2409
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002410 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2411 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2412 // In the 64-bit large code model, we have to make all calls
2413 // through a register, since the call instruction's 32-bit
2414 // pc-relative offset may not be large enough to hold the whole
2415 // address.
2416 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002417 // If the callee is a GlobalAddress node (quite common, every direct call
2418 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2419 // it.
2420
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002421 // We should use extra load for direct calls to dllimported functions in
2422 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002423 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002424 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002425 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002426 bool ExtraLoad = false;
2427 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002428
Chris Lattner48a7d022009-07-09 05:02:21 +00002429 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2430 // external symbols most go through the PLT in PIC mode. If the symbol
2431 // has hidden or protected visibility, or if it is static or local, then
2432 // we don't need to use the PLT - we can directly call it.
2433 if (Subtarget->isTargetELF() &&
2434 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002435 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002436 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002437 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002438 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002439 (!Subtarget->getTargetTriple().isMacOSX() ||
2440 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002441 // PC-relative references to external symbols should go through $stub,
2442 // unless we're building with the leopard linker or later, which
2443 // automatically synthesizes these stubs.
2444 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002445 } else if (Subtarget->isPICStyleRIPRel() &&
2446 isa<Function>(GV) &&
2447 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2448 // If the function is marked as non-lazy, generate an indirect call
2449 // which loads from the GOT directly. This avoids runtime overhead
2450 // at the cost of eager binding (and one extra byte of encoding).
2451 OpFlags = X86II::MO_GOTPCREL;
2452 WrapperKind = X86ISD::WrapperRIP;
2453 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002454 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002455
Devang Patel0d881da2010-07-06 22:08:15 +00002456 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002458
2459 // Add a wrapper if needed.
2460 if (WrapperKind != ISD::DELETED_NODE)
2461 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2462 // Add extra indirection if needed.
2463 if (ExtraLoad)
2464 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2465 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002466 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002467 }
Bill Wendling056292f2008-09-16 21:48:12 +00002468 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002469 unsigned char OpFlags = 0;
2470
Evan Cheng1bf891a2010-12-01 22:59:46 +00002471 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2472 // external symbols should go through the PLT.
2473 if (Subtarget->isTargetELF() &&
2474 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2475 OpFlags = X86II::MO_PLT;
2476 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002477 (!Subtarget->getTargetTriple().isMacOSX() ||
2478 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002479 // PC-relative references to external symbols should go through $stub,
2480 // unless we're building with the leopard linker or later, which
2481 // automatically synthesizes these stubs.
2482 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002483 }
Eric Christopherfd179292009-08-27 18:07:15 +00002484
Chris Lattner48a7d022009-07-09 05:02:21 +00002485 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2486 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002487 }
2488
Chris Lattnerd96d0722007-02-25 06:40:16 +00002489 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002490 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002491 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002492
Evan Chengf22f9b32010-02-06 03:28:46 +00002493 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002494 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2495 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002496 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002497 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002498
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002499 Ops.push_back(Chain);
2500 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002501
Dan Gohman98ca4f22009-08-05 01:29:28 +00002502 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002503 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002504
Gordon Henriksen86737662008-01-05 16:56:59 +00002505 // Add argument registers to the end of the list so that they are known live
2506 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002507 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2508 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2509 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002510
Evan Cheng586ccac2008-03-18 23:36:35 +00002511 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002512 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002513 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2514
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002515 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002516 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002518
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002519 // Experimental: Add a register mask operand representing the call-preserved
2520 // registers.
2521 if (UseRegMask) {
2522 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2523 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2524 Ops.push_back(DAG.getRegisterMask(Mask));
2525 }
2526
Gabor Greifba36cb52008-08-28 21:40:38 +00002527 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002528 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002529
Dan Gohman98ca4f22009-08-05 01:29:28 +00002530 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002531 // We used to do:
2532 //// If this is the first return lowered for this function, add the regs
2533 //// to the liveout set for the function.
2534 // This isn't right, although it's probably harmless on x86; liveouts
2535 // should be computed from returns not tail calls. Consider a void
2536 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002537 return DAG.getNode(X86ISD::TC_RETURN, dl,
2538 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002539 }
2540
Dale Johannesenace16102009-02-03 19:33:06 +00002541 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002542 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002543
Chris Lattner2d297092006-05-23 18:50:38 +00002544 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002545 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002546 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2547 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002548 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002549 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2550 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002551 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002552 // pops the hidden struct pointer, so we have to push it back.
2553 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002554 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002555 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002556 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002557 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002558
Gordon Henriksenae636f82008-01-03 16:47:34 +00002559 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002560 if (!IsSibcall) {
2561 Chain = DAG.getCALLSEQ_END(Chain,
2562 DAG.getIntPtrConstant(NumBytes, true),
2563 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2564 true),
2565 InFlag);
2566 InFlag = Chain.getValue(1);
2567 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002568
Chris Lattner3085e152007-02-25 08:59:22 +00002569 // Handle result values, copying them out of physregs into vregs that we
2570 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002571 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2572 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002573}
2574
Evan Cheng25ab6902006-09-08 06:48:29 +00002575
2576//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002577// Fast Calling Convention (tail call) implementation
2578//===----------------------------------------------------------------------===//
2579
2580// Like std call, callee cleans arguments, convention except that ECX is
2581// reserved for storing the tail called function address. Only 2 registers are
2582// free for argument passing (inreg). Tail call optimization is performed
2583// provided:
2584// * tailcallopt is enabled
2585// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002586// On X86_64 architecture with GOT-style position independent code only local
2587// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002588// To keep the stack aligned according to platform abi the function
2589// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2590// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002591// If a tail called function callee has more arguments than the caller the
2592// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002593// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002594// original REtADDR, but before the saved framepointer or the spilled registers
2595// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2596// stack layout:
2597// arg1
2598// arg2
2599// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002600// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002601// move area ]
2602// (possible EBP)
2603// ESI
2604// EDI
2605// local1 ..
2606
2607/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2608/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002609unsigned
2610X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2611 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002612 MachineFunction &MF = DAG.getMachineFunction();
2613 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002614 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002615 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002616 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002617 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002618 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002619 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2620 // Number smaller than 12 so just add the difference.
2621 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2622 } else {
2623 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002624 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002625 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002626 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002627 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002628}
2629
Evan Cheng5f941932010-02-05 02:21:12 +00002630/// MatchingStackOffset - Return true if the given stack call argument is
2631/// already available in the same position (relatively) of the caller's
2632/// incoming argument stack.
2633static
2634bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2635 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2636 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002637 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2638 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002639 if (Arg.getOpcode() == ISD::CopyFromReg) {
2640 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002641 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002642 return false;
2643 MachineInstr *Def = MRI->getVRegDef(VR);
2644 if (!Def)
2645 return false;
2646 if (!Flags.isByVal()) {
2647 if (!TII->isLoadFromStackSlot(Def, FI))
2648 return false;
2649 } else {
2650 unsigned Opcode = Def->getOpcode();
2651 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2652 Def->getOperand(1).isFI()) {
2653 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002654 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002655 } else
2656 return false;
2657 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002658 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2659 if (Flags.isByVal())
2660 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002661 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002662 // define @foo(%struct.X* %A) {
2663 // tail call @bar(%struct.X* byval %A)
2664 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002665 return false;
2666 SDValue Ptr = Ld->getBasePtr();
2667 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2668 if (!FINode)
2669 return false;
2670 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002671 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002672 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002673 FI = FINode->getIndex();
2674 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002675 } else
2676 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002677
Evan Cheng4cae1332010-03-05 08:38:04 +00002678 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002679 if (!MFI->isFixedObjectIndex(FI))
2680 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002681 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002682}
2683
Dan Gohman98ca4f22009-08-05 01:29:28 +00002684/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2685/// for tail call optimization. Targets which want to do tail call
2686/// optimization should implement this function.
2687bool
2688X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002689 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002690 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002691 bool isCalleeStructRet,
2692 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002693 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002694 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002695 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002696 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002697 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002698 CalleeCC != CallingConv::C)
2699 return false;
2700
Evan Cheng7096ae42010-01-29 06:45:59 +00002701 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002702 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002703 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002704 CallingConv::ID CallerCC = CallerF->getCallingConv();
2705 bool CCMatch = CallerCC == CalleeCC;
2706
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002707 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002708 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002709 return true;
2710 return false;
2711 }
2712
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002713 // Look for obvious safe cases to perform tail call optimization that do not
2714 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002715
Evan Cheng2c12cb42010-03-26 16:26:03 +00002716 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2717 // emit a special epilogue.
2718 if (RegInfo->needsStackRealignment(MF))
2719 return false;
2720
Evan Chenga375d472010-03-15 18:54:48 +00002721 // Also avoid sibcall optimization if either caller or callee uses struct
2722 // return semantics.
2723 if (isCalleeStructRet || isCallerStructRet)
2724 return false;
2725
Chad Rosier2416da32011-06-24 21:15:36 +00002726 // An stdcall caller is expected to clean up its arguments; the callee
2727 // isn't going to do that.
2728 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2729 return false;
2730
Chad Rosier871f6642011-05-18 19:59:50 +00002731 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002732 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002733 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002734
2735 // Optimizing for varargs on Win64 is unlikely to be safe without
2736 // additional testing.
2737 if (Subtarget->isTargetWin64())
2738 return false;
2739
Chad Rosier871f6642011-05-18 19:59:50 +00002740 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002741 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2742 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002743
Chad Rosier871f6642011-05-18 19:59:50 +00002744 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2745 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2746 if (!ArgLocs[i].isRegLoc())
2747 return false;
2748 }
2749
Chad Rosier30450e82011-12-22 22:35:21 +00002750 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2751 // stack. Therefore, if it's not used by the call it is not safe to optimize
2752 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002753 bool Unused = false;
2754 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2755 if (!Ins[i].Used) {
2756 Unused = true;
2757 break;
2758 }
2759 }
2760 if (Unused) {
2761 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002762 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2763 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002764 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002765 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002766 CCValAssign &VA = RVLocs[i];
2767 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2768 return false;
2769 }
2770 }
2771
Evan Cheng13617962010-04-30 01:12:32 +00002772 // If the calling conventions do not match, then we'd better make sure the
2773 // results are returned in the same way as what the caller expects.
2774 if (!CCMatch) {
2775 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002776 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2777 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002778 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2779
2780 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002781 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2782 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002783 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2784
2785 if (RVLocs1.size() != RVLocs2.size())
2786 return false;
2787 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2788 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2789 return false;
2790 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2791 return false;
2792 if (RVLocs1[i].isRegLoc()) {
2793 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2794 return false;
2795 } else {
2796 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2797 return false;
2798 }
2799 }
2800 }
2801
Evan Chenga6bff982010-01-30 01:22:00 +00002802 // If the callee takes no arguments then go on to check the results of the
2803 // call.
2804 if (!Outs.empty()) {
2805 // Check if stack adjustment is needed. For now, do not do this if any
2806 // argument is passed on the stack.
2807 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002808 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2809 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002810
2811 // Allocate shadow area for Win64
2812 if (Subtarget->isTargetWin64()) {
2813 CCInfo.AllocateStack(32, 8);
2814 }
2815
Duncan Sands45907662010-10-31 13:21:44 +00002816 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002817 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002818 MachineFunction &MF = DAG.getMachineFunction();
2819 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2820 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002821
2822 // Check if the arguments are already laid out in the right way as
2823 // the caller's fixed stack objects.
2824 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002825 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2826 const X86InstrInfo *TII =
2827 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002828 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2829 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002830 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002831 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002832 if (VA.getLocInfo() == CCValAssign::Indirect)
2833 return false;
2834 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002835 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2836 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002837 return false;
2838 }
2839 }
2840 }
Evan Cheng9c044672010-05-29 01:35:22 +00002841
2842 // If the tailcall address may be in a register, then make sure it's
2843 // possible to register allocate for it. In 32-bit, the call address can
2844 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002845 // callee-saved registers are restored. These happen to be the same
2846 // registers used to pass 'inreg' arguments so watch out for those.
2847 if (!Subtarget->is64Bit() &&
2848 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002849 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002850 unsigned NumInRegs = 0;
2851 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2852 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002853 if (!VA.isRegLoc())
2854 continue;
2855 unsigned Reg = VA.getLocReg();
2856 switch (Reg) {
2857 default: break;
2858 case X86::EAX: case X86::EDX: case X86::ECX:
2859 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002860 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002861 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002862 }
2863 }
2864 }
Evan Chenga6bff982010-01-30 01:22:00 +00002865 }
Evan Chengb1712452010-01-27 06:25:16 +00002866
Evan Cheng86809cc2010-02-03 03:28:02 +00002867 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002868}
2869
Dan Gohman3df24e62008-09-03 23:12:08 +00002870FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002871X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2872 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002873}
2874
2875
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002876//===----------------------------------------------------------------------===//
2877// Other Lowering Hooks
2878//===----------------------------------------------------------------------===//
2879
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002880static bool MayFoldLoad(SDValue Op) {
2881 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2882}
2883
2884static bool MayFoldIntoStore(SDValue Op) {
2885 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2886}
2887
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002888static bool isTargetShuffle(unsigned Opcode) {
2889 switch(Opcode) {
2890 default: return false;
2891 case X86ISD::PSHUFD:
2892 case X86ISD::PSHUFHW:
2893 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002894 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002895 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002896 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002897 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002898 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002899 case X86ISD::MOVLPS:
2900 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002901 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002902 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002903 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002904 case X86ISD::MOVSS:
2905 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002906 case X86ISD::UNPCKL:
2907 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002908 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002909 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002910 return true;
2911 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002912}
2913
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002914static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002915 SDValue V1, SelectionDAG &DAG) {
2916 switch(Opc) {
2917 default: llvm_unreachable("Unknown x86 shuffle node");
2918 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002919 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002920 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002921 return DAG.getNode(Opc, dl, VT, V1);
2922 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002923}
2924
2925static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002926 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002927 switch(Opc) {
2928 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002929 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002930 case X86ISD::PSHUFHW:
2931 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002932 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002933 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2934 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002935}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002936
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002937static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2938 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2939 switch(Opc) {
2940 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002941 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002942 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002943 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002944 return DAG.getNode(Opc, dl, VT, V1, V2,
2945 DAG.getConstant(TargetMask, MVT::i8));
2946 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002947}
2948
2949static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2950 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2951 switch(Opc) {
2952 default: llvm_unreachable("Unknown x86 shuffle node");
2953 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002954 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002955 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002956 case X86ISD::MOVLPS:
2957 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002958 case X86ISD::MOVSS:
2959 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002960 case X86ISD::UNPCKL:
2961 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002962 return DAG.getNode(Opc, dl, VT, V1, V2);
2963 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002964}
2965
Dan Gohmand858e902010-04-17 15:26:15 +00002966SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002967 MachineFunction &MF = DAG.getMachineFunction();
2968 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2969 int ReturnAddrIndex = FuncInfo->getRAIndex();
2970
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002971 if (ReturnAddrIndex == 0) {
2972 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002973 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002974 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002975 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002976 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002977 }
2978
Evan Cheng25ab6902006-09-08 06:48:29 +00002979 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002980}
2981
2982
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002983bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2984 bool hasSymbolicDisplacement) {
2985 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002986 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002987 return false;
2988
2989 // If we don't have a symbolic displacement - we don't have any extra
2990 // restrictions.
2991 if (!hasSymbolicDisplacement)
2992 return true;
2993
2994 // FIXME: Some tweaks might be needed for medium code model.
2995 if (M != CodeModel::Small && M != CodeModel::Kernel)
2996 return false;
2997
2998 // For small code model we assume that latest object is 16MB before end of 31
2999 // bits boundary. We may also accept pretty large negative constants knowing
3000 // that all objects are in the positive half of address space.
3001 if (M == CodeModel::Small && Offset < 16*1024*1024)
3002 return true;
3003
3004 // For kernel code model we know that all object resist in the negative half
3005 // of 32bits address space. We may not accept negative offsets, since they may
3006 // be just off and we may accept pretty large positive ones.
3007 if (M == CodeModel::Kernel && Offset > 0)
3008 return true;
3009
3010 return false;
3011}
3012
Evan Chengef41ff62011-06-23 17:54:54 +00003013/// isCalleePop - Determines whether the callee is required to pop its
3014/// own arguments. Callee pop is necessary to support tail calls.
3015bool X86::isCalleePop(CallingConv::ID CallingConv,
3016 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3017 if (IsVarArg)
3018 return false;
3019
3020 switch (CallingConv) {
3021 default:
3022 return false;
3023 case CallingConv::X86_StdCall:
3024 return !is64Bit;
3025 case CallingConv::X86_FastCall:
3026 return !is64Bit;
3027 case CallingConv::X86_ThisCall:
3028 return !is64Bit;
3029 case CallingConv::Fast:
3030 return TailCallOpt;
3031 case CallingConv::GHC:
3032 return TailCallOpt;
3033 }
3034}
3035
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003036/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3037/// specific condition code, returning the condition code and the LHS/RHS of the
3038/// comparison to make.
3039static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3040 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003041 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003042 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3043 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3044 // X > -1 -> X == 0, jump !sign.
3045 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003046 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003047 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3048 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003049 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003050 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003051 // X < 1 -> X <= 0
3052 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003053 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003054 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003055 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003056
Evan Chengd9558e02006-01-06 00:43:03 +00003057 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003058 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003059 case ISD::SETEQ: return X86::COND_E;
3060 case ISD::SETGT: return X86::COND_G;
3061 case ISD::SETGE: return X86::COND_GE;
3062 case ISD::SETLT: return X86::COND_L;
3063 case ISD::SETLE: return X86::COND_LE;
3064 case ISD::SETNE: return X86::COND_NE;
3065 case ISD::SETULT: return X86::COND_B;
3066 case ISD::SETUGT: return X86::COND_A;
3067 case ISD::SETULE: return X86::COND_BE;
3068 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003069 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003070 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003071
Chris Lattner4c78e022008-12-23 23:42:27 +00003072 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003073
Chris Lattner4c78e022008-12-23 23:42:27 +00003074 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003075 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3076 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003077 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3078 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003079 }
3080
Chris Lattner4c78e022008-12-23 23:42:27 +00003081 switch (SetCCOpcode) {
3082 default: break;
3083 case ISD::SETOLT:
3084 case ISD::SETOLE:
3085 case ISD::SETUGT:
3086 case ISD::SETUGE:
3087 std::swap(LHS, RHS);
3088 break;
3089 }
3090
3091 // On a floating point condition, the flags are set as follows:
3092 // ZF PF CF op
3093 // 0 | 0 | 0 | X > Y
3094 // 0 | 0 | 1 | X < Y
3095 // 1 | 0 | 0 | X == Y
3096 // 1 | 1 | 1 | unordered
3097 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003098 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003099 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003100 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003101 case ISD::SETOLT: // flipped
3102 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003103 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003104 case ISD::SETOLE: // flipped
3105 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003106 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003107 case ISD::SETUGT: // flipped
3108 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003109 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003110 case ISD::SETUGE: // flipped
3111 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003112 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003113 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003114 case ISD::SETNE: return X86::COND_NE;
3115 case ISD::SETUO: return X86::COND_P;
3116 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003117 case ISD::SETOEQ:
3118 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003119 }
Evan Chengd9558e02006-01-06 00:43:03 +00003120}
3121
Evan Cheng4a460802006-01-11 00:33:36 +00003122/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3123/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003124/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003125static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003126 switch (X86CC) {
3127 default:
3128 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003129 case X86::COND_B:
3130 case X86::COND_BE:
3131 case X86::COND_E:
3132 case X86::COND_P:
3133 case X86::COND_A:
3134 case X86::COND_AE:
3135 case X86::COND_NE:
3136 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003137 return true;
3138 }
3139}
3140
Evan Chengeb2f9692009-10-27 19:56:55 +00003141/// isFPImmLegal - Returns true if the target can instruction select the
3142/// specified FP immediate natively. If false, the legalizer will
3143/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003144bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003145 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3146 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3147 return true;
3148 }
3149 return false;
3150}
3151
Nate Begeman9008ca62009-04-27 18:41:29 +00003152/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3153/// the specified range (L, H].
3154static bool isUndefOrInRange(int Val, int Low, int Hi) {
3155 return (Val < 0) || (Val >= Low && Val < Hi);
3156}
3157
3158/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3159/// specified value.
3160static bool isUndefOrEqual(int Val, int CmpVal) {
3161 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003162 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003163 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003164}
3165
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003166/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3167/// from position Pos and ending in Pos+Size, falls within the specified
3168/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003169static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003170 int Pos, int Size, int Low) {
3171 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3172 if (!isUndefOrEqual(Mask[i], Low))
3173 return false;
3174 return true;
3175}
3176
Nate Begeman9008ca62009-04-27 18:41:29 +00003177/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3178/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3179/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003180static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003181 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003183 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003184 return (Mask[0] < 2 && Mask[1] < 2);
3185 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003186}
3187
Nate Begeman9008ca62009-04-27 18:41:29 +00003188bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003189 return ::isPSHUFDMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003190}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003191
Nate Begeman9008ca62009-04-27 18:41:29 +00003192/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3193/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003194static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003195 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003196 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003197
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003199 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3200 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003201
Evan Cheng506d3df2006-03-29 23:07:14 +00003202 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003203 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003204 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003205 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003206
Evan Cheng506d3df2006-03-29 23:07:14 +00003207 return true;
3208}
3209
Nate Begeman9008ca62009-04-27 18:41:29 +00003210bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003211 return ::isPSHUFHWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003212}
Evan Cheng506d3df2006-03-29 23:07:14 +00003213
Nate Begeman9008ca62009-04-27 18:41:29 +00003214/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3215/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003216static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003217 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003218 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003219
Rafael Espindola15684b22009-04-24 12:40:33 +00003220 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003221 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3222 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003223
Rafael Espindola15684b22009-04-24 12:40:33 +00003224 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003225 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003226 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003227 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003228
Rafael Espindola15684b22009-04-24 12:40:33 +00003229 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003230}
3231
Nate Begeman9008ca62009-04-27 18:41:29 +00003232bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003233 return ::isPSHUFLWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003234}
3235
Nate Begemana09008b2009-10-19 02:17:23 +00003236/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3237/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003238static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3239 const X86Subtarget *Subtarget) {
3240 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3241 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003242 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003243
Craig Topper0e2037b2012-01-20 05:53:00 +00003244 unsigned NumElts = VT.getVectorNumElements();
3245 unsigned NumLanes = VT.getSizeInBits()/128;
3246 unsigned NumLaneElts = NumElts/NumLanes;
3247
3248 // Do not handle 64-bit element shuffles with palignr.
3249 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003250 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003251
Craig Topper0e2037b2012-01-20 05:53:00 +00003252 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3253 unsigned i;
3254 for (i = 0; i != NumLaneElts; ++i) {
3255 if (Mask[i+l] >= 0)
3256 break;
3257 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003258
Craig Topper0e2037b2012-01-20 05:53:00 +00003259 // Lane is all undef, go to next lane
3260 if (i == NumLaneElts)
3261 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003262
Craig Topper0e2037b2012-01-20 05:53:00 +00003263 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003264
Craig Topper0e2037b2012-01-20 05:53:00 +00003265 // Make sure its in this lane in one of the sources
3266 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3267 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003268 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003269
3270 // If not lane 0, then we must match lane 0
3271 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3272 return false;
3273
3274 // Correct second source to be contiguous with first source
3275 if (Start >= (int)NumElts)
3276 Start -= NumElts - NumLaneElts;
3277
3278 // Make sure we're shifting in the right direction.
3279 if (Start <= (int)(i+l))
3280 return false;
3281
3282 Start -= i;
3283
3284 // Check the rest of the elements to see if they are consecutive.
3285 for (++i; i != NumLaneElts; ++i) {
3286 int Idx = Mask[i+l];
3287
3288 // Make sure its in this lane
3289 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3290 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3291 return false;
3292
3293 // If not lane 0, then we must match lane 0
3294 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3295 return false;
3296
3297 if (Idx >= (int)NumElts)
3298 Idx -= NumElts - NumLaneElts;
3299
3300 if (!isUndefOrEqual(Idx, Start+i))
3301 return false;
3302
3303 }
Nate Begemana09008b2009-10-19 02:17:23 +00003304 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003305
Nate Begemana09008b2009-10-19 02:17:23 +00003306 return true;
3307}
3308
Craig Topper1a7700a2012-01-19 08:19:12 +00003309/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3310/// the two vector operands have swapped position.
3311static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3312 unsigned NumElems) {
3313 for (unsigned i = 0; i != NumElems; ++i) {
3314 int idx = Mask[i];
3315 if (idx < 0)
3316 continue;
3317 else if (idx < (int)NumElems)
3318 Mask[i] = idx + NumElems;
3319 else
3320 Mask[i] = idx - NumElems;
3321 }
3322}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003323
Craig Topper1a7700a2012-01-19 08:19:12 +00003324/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3325/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3326/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3327/// reverse of what x86 shuffles want.
3328static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3329 bool Commuted = false) {
3330 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003331 return false;
3332
Craig Topper1a7700a2012-01-19 08:19:12 +00003333 unsigned NumElems = VT.getVectorNumElements();
3334 unsigned NumLanes = VT.getSizeInBits()/128;
3335 unsigned NumLaneElems = NumElems/NumLanes;
3336
3337 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003338 return false;
3339
3340 // VSHUFPSY divides the resulting vector into 4 chunks.
3341 // The sources are also splitted into 4 chunks, and each destination
3342 // chunk must come from a different source chunk.
3343 //
3344 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3345 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3346 //
3347 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3348 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3349 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003350 // VSHUFPDY divides the resulting vector into 4 chunks.
3351 // The sources are also splitted into 4 chunks, and each destination
3352 // chunk must come from a different source chunk.
3353 //
3354 // SRC1 => X3 X2 X1 X0
3355 // SRC2 => Y3 Y2 Y1 Y0
3356 //
3357 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3358 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003359 unsigned HalfLaneElems = NumLaneElems/2;
3360 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3361 for (unsigned i = 0; i != NumLaneElems; ++i) {
3362 int Idx = Mask[i+l];
3363 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3364 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3365 return false;
3366 // For VSHUFPSY, the mask of the second half must be the same as the
3367 // first but with the appropriate offsets. This works in the same way as
3368 // VPERMILPS works with masks.
3369 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3370 continue;
3371 if (!isUndefOrEqual(Idx, Mask[i]+l))
3372 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003373 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003374 }
3375
3376 return true;
3377}
3378
Craig Topper1a7700a2012-01-19 08:19:12 +00003379bool X86::isSHUFPMask(ShuffleVectorSDNode *N, bool HasAVX) {
3380 return ::isSHUFPMask(N->getMask(), N->getValueType(0), HasAVX);
Evan Cheng39623da2006-04-20 08:58:49 +00003381}
3382
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003383/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3384/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003385bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003386 EVT VT = N->getValueType(0);
3387 unsigned NumElems = VT.getVectorNumElements();
3388
3389 if (VT.getSizeInBits() != 128)
3390 return false;
3391
3392 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003393 return false;
3394
Evan Cheng2064a2b2006-03-28 06:50:32 +00003395 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3397 isUndefOrEqual(N->getMaskElt(1), 7) &&
3398 isUndefOrEqual(N->getMaskElt(2), 2) &&
3399 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003400}
3401
Nate Begeman0b10b912009-11-07 23:17:15 +00003402/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3403/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3404/// <2, 3, 2, 3>
3405bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003406 EVT VT = N->getValueType(0);
3407 unsigned NumElems = VT.getVectorNumElements();
3408
3409 if (VT.getSizeInBits() != 128)
3410 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003411
Nate Begeman0b10b912009-11-07 23:17:15 +00003412 if (NumElems != 4)
3413 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003414
Nate Begeman0b10b912009-11-07 23:17:15 +00003415 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003416 isUndefOrEqual(N->getMaskElt(1), 3) &&
3417 isUndefOrEqual(N->getMaskElt(2), 2) &&
3418 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003419}
3420
Evan Cheng5ced1d82006-04-06 23:23:56 +00003421/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3422/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003423bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003424 EVT VT = N->getValueType(0);
3425
3426 if (VT.getSizeInBits() != 128)
3427 return false;
3428
Nate Begeman9008ca62009-04-27 18:41:29 +00003429 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003430
Evan Cheng5ced1d82006-04-06 23:23:56 +00003431 if (NumElems != 2 && NumElems != 4)
3432 return false;
3433
Evan Chengc5cdff22006-04-07 21:53:05 +00003434 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003435 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003436 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003437
Evan Chengc5cdff22006-04-07 21:53:05 +00003438 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003439 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003440 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003441
3442 return true;
3443}
3444
Nate Begeman0b10b912009-11-07 23:17:15 +00003445/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3446/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3447bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003448 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003449
David Greenea20244d2011-03-02 17:23:43 +00003450 if ((NumElems != 2 && NumElems != 4)
3451 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003452 return false;
3453
Evan Chengc5cdff22006-04-07 21:53:05 +00003454 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003455 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003456 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003457
Nate Begeman9008ca62009-04-27 18:41:29 +00003458 for (unsigned i = 0; i < NumElems/2; ++i)
3459 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003460 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003461
3462 return true;
3463}
3464
Evan Cheng0038e592006-03-28 00:39:58 +00003465/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3466/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003467static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003468 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003469 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003470
3471 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3472 "Unsupported vector type for unpckh");
3473
Craig Topper6347e862011-11-21 06:57:39 +00003474 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003475 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003476 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003477
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003478 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3479 // independently on 128-bit lanes.
3480 unsigned NumLanes = VT.getSizeInBits()/128;
3481 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003482
Craig Topper94438ba2011-12-16 08:06:31 +00003483 for (unsigned l = 0; l != NumLanes; ++l) {
3484 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3485 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003486 i += 2, ++j) {
3487 int BitI = Mask[i];
3488 int BitI1 = Mask[i+1];
3489 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003490 return false;
David Greenea20244d2011-03-02 17:23:43 +00003491 if (V2IsSplat) {
3492 if (!isUndefOrEqual(BitI1, NumElts))
3493 return false;
3494 } else {
3495 if (!isUndefOrEqual(BitI1, j + NumElts))
3496 return false;
3497 }
Evan Cheng39623da2006-04-20 08:58:49 +00003498 }
Evan Cheng0038e592006-03-28 00:39:58 +00003499 }
David Greenea20244d2011-03-02 17:23:43 +00003500
Evan Cheng0038e592006-03-28 00:39:58 +00003501 return true;
3502}
3503
Craig Topper6347e862011-11-21 06:57:39 +00003504bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003505 return ::isUNPCKLMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003506}
3507
Evan Cheng4fcb9222006-03-28 02:43:26 +00003508/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3509/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003510static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003511 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003512 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003513
3514 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3515 "Unsupported vector type for unpckh");
3516
Craig Topper6347e862011-11-21 06:57:39 +00003517 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003518 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003519 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003520
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003521 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3522 // independently on 128-bit lanes.
3523 unsigned NumLanes = VT.getSizeInBits()/128;
3524 unsigned NumLaneElts = NumElts/NumLanes;
3525
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003526 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003527 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3528 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003529 int BitI = Mask[i];
3530 int BitI1 = Mask[i+1];
3531 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003532 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003533 if (V2IsSplat) {
3534 if (isUndefOrEqual(BitI1, NumElts))
3535 return false;
3536 } else {
3537 if (!isUndefOrEqual(BitI1, j+NumElts))
3538 return false;
3539 }
Evan Cheng39623da2006-04-20 08:58:49 +00003540 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003541 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003542 return true;
3543}
3544
Craig Topper6347e862011-11-21 06:57:39 +00003545bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003546 return ::isUNPCKHMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003547}
3548
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003549/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3550/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3551/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003552static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003553 bool HasAVX2) {
3554 unsigned NumElts = VT.getVectorNumElements();
3555
3556 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3557 "Unsupported vector type for unpckh");
3558
3559 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3560 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003561 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003562
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003563 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3564 // FIXME: Need a better way to get rid of this, there's no latency difference
3565 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3566 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003567 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003568 return false;
3569
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003570 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3571 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003572 unsigned NumLanes = VT.getSizeInBits()/128;
3573 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003574
Craig Topper94438ba2011-12-16 08:06:31 +00003575 for (unsigned l = 0; l != NumLanes; ++l) {
3576 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3577 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003578 i += 2, ++j) {
3579 int BitI = Mask[i];
3580 int BitI1 = Mask[i+1];
3581
3582 if (!isUndefOrEqual(BitI, j))
3583 return false;
3584 if (!isUndefOrEqual(BitI1, j))
3585 return false;
3586 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003587 }
David Greenea20244d2011-03-02 17:23:43 +00003588
Rafael Espindola15684b22009-04-24 12:40:33 +00003589 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003590}
3591
Craig Topper94438ba2011-12-16 08:06:31 +00003592bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003593 return ::isUNPCKL_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003594}
3595
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003596/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3597/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3598/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003599static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003600 unsigned NumElts = VT.getVectorNumElements();
3601
3602 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3603 "Unsupported vector type for unpckh");
3604
3605 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3606 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003607 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003608
Craig Topper94438ba2011-12-16 08:06:31 +00003609 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3610 // independently on 128-bit lanes.
3611 unsigned NumLanes = VT.getSizeInBits()/128;
3612 unsigned NumLaneElts = NumElts/NumLanes;
3613
3614 for (unsigned l = 0; l != NumLanes; ++l) {
3615 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3616 i != (l+1)*NumLaneElts; i += 2, ++j) {
3617 int BitI = Mask[i];
3618 int BitI1 = Mask[i+1];
3619 if (!isUndefOrEqual(BitI, j))
3620 return false;
3621 if (!isUndefOrEqual(BitI1, j))
3622 return false;
3623 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003624 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003625 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003626}
3627
Craig Topper94438ba2011-12-16 08:06:31 +00003628bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003629 return ::isUNPCKH_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003630}
3631
Evan Cheng017dcc62006-04-21 01:05:10 +00003632/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3633/// specifies a shuffle of elements that is suitable for input to MOVSS,
3634/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003635static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003636 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003637 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003638 if (VT.getSizeInBits() == 256)
3639 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003640
Craig Topperc612d792012-01-02 09:17:37 +00003641 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003642
Nate Begeman9008ca62009-04-27 18:41:29 +00003643 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003644 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003645
Craig Topperc612d792012-01-02 09:17:37 +00003646 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003647 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003648 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003649
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003650 return true;
3651}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003652
Nate Begeman9008ca62009-04-27 18:41:29 +00003653bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003654 return ::isMOVLMask(N->getMask(), N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003655}
3656
Craig Topper70b883b2011-11-28 10:14:51 +00003657/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003658/// as permutations between 128-bit chunks or halves. As an example: this
3659/// shuffle bellow:
3660/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3661/// The first half comes from the second half of V1 and the second half from the
3662/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003663static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003664 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003665 return false;
3666
3667 // The shuffle result is divided into half A and half B. In total the two
3668 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3669 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003670 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003671 bool MatchA = false, MatchB = false;
3672
3673 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003674 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003675 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3676 MatchA = true;
3677 break;
3678 }
3679 }
3680
3681 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003682 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003683 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3684 MatchB = true;
3685 break;
3686 }
3687 }
3688
3689 return MatchA && MatchB;
3690}
3691
Craig Topper70b883b2011-11-28 10:14:51 +00003692/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3693/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003694static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003695 EVT VT = SVOp->getValueType(0);
3696
Craig Topperc612d792012-01-02 09:17:37 +00003697 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003698
Craig Topperc612d792012-01-02 09:17:37 +00003699 unsigned FstHalf = 0, SndHalf = 0;
3700 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003701 if (SVOp->getMaskElt(i) > 0) {
3702 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3703 break;
3704 }
3705 }
Craig Topperc612d792012-01-02 09:17:37 +00003706 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003707 if (SVOp->getMaskElt(i) > 0) {
3708 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3709 break;
3710 }
3711 }
3712
3713 return (FstHalf | (SndHalf << 4));
3714}
3715
Craig Topper70b883b2011-11-28 10:14:51 +00003716/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003717/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3718/// Note that VPERMIL mask matching is different depending whether theunderlying
3719/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3720/// to the same elements of the low, but to the higher half of the source.
3721/// In VPERMILPD the two lanes could be shuffled independently of each other
3722/// with the same restriction that lanes can't be crossed.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003723static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003724 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003725 return false;
3726
Craig Topperc612d792012-01-02 09:17:37 +00003727 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003728 // Only match 256-bit with 32/64-bit types
3729 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003730 return false;
3731
Craig Topperc612d792012-01-02 09:17:37 +00003732 unsigned NumLanes = VT.getSizeInBits()/128;
3733 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003734 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003735 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003736 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003737 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003738 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003739 continue;
3740 // VPERMILPS handling
3741 if (Mask[i] < 0)
3742 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003743 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003744 return false;
3745 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003746 }
3747
3748 return true;
3749}
3750
Craig Topper70b883b2011-11-28 10:14:51 +00003751/// getShuffleVPERMILPImmediate - Return the appropriate immediate to shuffle
3752/// the specified VECTOR_MASK mask with VPERMILPS/D* instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003753static unsigned getShuffleVPERMILPImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003754 EVT VT = SVOp->getValueType(0);
3755
Craig Topperc612d792012-01-02 09:17:37 +00003756 unsigned NumElts = VT.getVectorNumElements();
3757 unsigned NumLanes = VT.getSizeInBits()/128;
3758 unsigned LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003759
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003760 // Although the mask is equal for both lanes do it twice to get the cases
3761 // where a mask will match because the same mask element is undef on the
3762 // first half but valid on the second. This would get pathological cases
3763 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Craig Topper70b883b2011-11-28 10:14:51 +00003764 unsigned Shift = (LaneSize == 4) ? 2 : 1;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003765 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003766 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topper70b883b2011-11-28 10:14:51 +00003767 int MaskElt = SVOp->getMaskElt(i);
3768 if (MaskElt < 0)
3769 continue;
3770 MaskElt %= LaneSize;
3771 unsigned Shamt = i;
3772 // VPERMILPSY, the mask of the first half must be equal to the second one
3773 if (NumElts == 8) Shamt %= LaneSize;
3774 Mask |= MaskElt << (Shamt*Shift);
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003775 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003776
3777 return Mask;
3778}
3779
Evan Cheng017dcc62006-04-21 01:05:10 +00003780/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3781/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003782/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003783static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003784 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003785 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003786 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003787 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003788
Nate Begeman9008ca62009-04-27 18:41:29 +00003789 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003790 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003791
Craig Topperc612d792012-01-02 09:17:37 +00003792 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003793 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3794 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3795 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003796 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003797
Evan Cheng39623da2006-04-20 08:58:49 +00003798 return true;
3799}
3800
Nate Begeman9008ca62009-04-27 18:41:29 +00003801static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003802 bool V2IsUndef = false) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003803 return isCommutedMOVLMask(N->getMask(), N->getValueType(0),
3804 V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003805}
3806
Evan Chengd9539472006-04-14 21:59:03 +00003807/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3808/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003809/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3810bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3811 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003812 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003813 return false;
3814
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003815 // The second vector must be undef
3816 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3817 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003818
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003819 EVT VT = N->getValueType(0);
3820 unsigned NumElems = VT.getVectorNumElements();
3821
3822 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3823 (VT.getSizeInBits() == 256 && NumElems != 8))
3824 return false;
3825
3826 // "i+1" is the value the indexed mask element must have
3827 for (unsigned i = 0; i < NumElems; i += 2)
3828 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3829 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003830 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003831
3832 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003833}
3834
3835/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3836/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003837/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3838bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3839 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003840 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003841 return false;
3842
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003843 // The second vector must be undef
3844 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3845 return false;
3846
3847 EVT VT = N->getValueType(0);
3848 unsigned NumElems = VT.getVectorNumElements();
3849
3850 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3851 (VT.getSizeInBits() == 256 && NumElems != 8))
3852 return false;
3853
3854 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003855 for (unsigned i = 0; i != NumElems; i += 2)
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003856 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3857 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003858 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003859
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003860 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003861}
3862
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003863/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3864/// specifies a shuffle of elements that is suitable for input to 256-bit
3865/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003866static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003867 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003868
Craig Topperbeabc6c2011-12-05 06:56:46 +00003869 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003870 return false;
3871
Craig Topperc612d792012-01-02 09:17:37 +00003872 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003873 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003874 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003875 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003876 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003877 return false;
3878 return true;
3879}
3880
Evan Cheng0b457f02008-09-25 20:50:48 +00003881/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003882/// specifies a shuffle of elements that is suitable for input to 128-bit
3883/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003884bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003885 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003886
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003887 if (VT.getSizeInBits() != 128)
3888 return false;
3889
Craig Topperc612d792012-01-02 09:17:37 +00003890 unsigned e = VT.getVectorNumElements() / 2;
3891 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003892 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003893 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003894 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003895 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003896 return false;
3897 return true;
3898}
3899
David Greenec38a03e2011-02-03 15:50:00 +00003900/// isVEXTRACTF128Index - Return true if the specified
3901/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3902/// suitable for input to VEXTRACTF128.
3903bool X86::isVEXTRACTF128Index(SDNode *N) {
3904 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3905 return false;
3906
3907 // The index should be aligned on a 128-bit boundary.
3908 uint64_t Index =
3909 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3910
3911 unsigned VL = N->getValueType(0).getVectorNumElements();
3912 unsigned VBits = N->getValueType(0).getSizeInBits();
3913 unsigned ElSize = VBits / VL;
3914 bool Result = (Index * ElSize) % 128 == 0;
3915
3916 return Result;
3917}
3918
David Greeneccacdc12011-02-04 16:08:29 +00003919/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3920/// operand specifies a subvector insert that is suitable for input to
3921/// VINSERTF128.
3922bool X86::isVINSERTF128Index(SDNode *N) {
3923 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3924 return false;
3925
3926 // The index should be aligned on a 128-bit boundary.
3927 uint64_t Index =
3928 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3929
3930 unsigned VL = N->getValueType(0).getVectorNumElements();
3931 unsigned VBits = N->getValueType(0).getSizeInBits();
3932 unsigned ElSize = VBits / VL;
3933 bool Result = (Index * ElSize) % 128 == 0;
3934
3935 return Result;
3936}
3937
Evan Cheng63d33002006-03-22 08:01:21 +00003938/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003939/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003940/// Handles 128-bit and 256-bit.
3941unsigned X86::getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
3942 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003943
Craig Topper1a7700a2012-01-19 08:19:12 +00003944 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3945 "Unsupported vector type for PSHUF/SHUFP");
3946
3947 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3948 // independently on 128-bit lanes.
3949 unsigned NumElts = VT.getVectorNumElements();
3950 unsigned NumLanes = VT.getSizeInBits()/128;
3951 unsigned NumLaneElts = NumElts/NumLanes;
3952
3953 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3954 "Only supports 2 or 4 elements per lane");
3955
3956 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003957 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003958 for (unsigned i = 0; i != NumElts; ++i) {
3959 int Elt = N->getMaskElt(i);
3960 if (Elt < 0) continue;
3961 Elt %= NumLaneElts;
3962 unsigned ShAmt = i << Shift;
3963 if (ShAmt >= 8) ShAmt -= 8;
3964 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003965 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003966
Evan Cheng63d33002006-03-22 08:01:21 +00003967 return Mask;
3968}
3969
Evan Cheng506d3df2006-03-29 23:07:14 +00003970/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003971/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003972unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003973 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003974 unsigned Mask = 0;
3975 // 8 nodes, but we only care about the last 4.
3976 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003977 int Val = SVOp->getMaskElt(i);
3978 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003979 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003980 if (i != 4)
3981 Mask <<= 2;
3982 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003983 return Mask;
3984}
3985
3986/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003987/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003988unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003989 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003990 unsigned Mask = 0;
3991 // 8 nodes, but we only care about the first 4.
3992 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003993 int Val = SVOp->getMaskElt(i);
3994 if (Val >= 0)
3995 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003996 if (i != 0)
3997 Mask <<= 2;
3998 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003999 return Mask;
4000}
4001
Nate Begemana09008b2009-10-19 02:17:23 +00004002/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4003/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004004static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4005 EVT VT = SVOp->getValueType(0);
4006 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004007
Craig Topper0e2037b2012-01-20 05:53:00 +00004008 unsigned NumElts = VT.getVectorNumElements();
4009 unsigned NumLanes = VT.getSizeInBits()/128;
4010 unsigned NumLaneElts = NumElts/NumLanes;
4011
4012 int Val = 0;
4013 unsigned i;
4014 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004015 Val = SVOp->getMaskElt(i);
4016 if (Val >= 0)
4017 break;
4018 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004019 if (Val >= (int)NumElts)
4020 Val -= NumElts - NumLaneElts;
4021
Eli Friedman63f8dde2011-07-25 21:36:45 +00004022 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004023 return (Val - i) * EltSize;
4024}
4025
David Greenec38a03e2011-02-03 15:50:00 +00004026/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4027/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4028/// instructions.
4029unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4030 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4031 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4032
4033 uint64_t Index =
4034 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4035
4036 EVT VecVT = N->getOperand(0).getValueType();
4037 EVT ElVT = VecVT.getVectorElementType();
4038
4039 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004040 return Index / NumElemsPerChunk;
4041}
4042
David Greeneccacdc12011-02-04 16:08:29 +00004043/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4044/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4045/// instructions.
4046unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4047 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4048 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4049
4050 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004051 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004052
4053 EVT VecVT = N->getValueType(0);
4054 EVT ElVT = VecVT.getVectorElementType();
4055
4056 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004057 return Index / NumElemsPerChunk;
4058}
4059
Evan Cheng37b73872009-07-30 08:33:02 +00004060/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4061/// constant +0.0.
4062bool X86::isZeroNode(SDValue Elt) {
4063 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004064 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004065 (isa<ConstantFPSDNode>(Elt) &&
4066 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4067}
4068
Nate Begeman9008ca62009-04-27 18:41:29 +00004069/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4070/// their permute mask.
4071static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4072 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004073 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004074 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004075 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004076
Nate Begeman5a5ca152009-04-29 05:20:52 +00004077 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004078 int idx = SVOp->getMaskElt(i);
4079 if (idx < 0)
4080 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004081 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004082 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004083 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004084 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004085 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004086 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4087 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004088}
4089
Evan Cheng533a0aa2006-04-19 20:35:22 +00004090/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4091/// match movhlps. The lower half elements should come from upper half of
4092/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004093/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004094static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004095 EVT VT = Op->getValueType(0);
4096 if (VT.getSizeInBits() != 128)
4097 return false;
4098 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004099 return false;
4100 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004101 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004102 return false;
4103 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004104 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004105 return false;
4106 return true;
4107}
4108
Evan Cheng5ced1d82006-04-06 23:23:56 +00004109/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004110/// is promoted to a vector. It also returns the LoadSDNode by reference if
4111/// required.
4112static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004113 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4114 return false;
4115 N = N->getOperand(0).getNode();
4116 if (!ISD::isNON_EXTLoad(N))
4117 return false;
4118 if (LD)
4119 *LD = cast<LoadSDNode>(N);
4120 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004121}
4122
Dan Gohman65fd6562011-11-03 21:49:52 +00004123// Test whether the given value is a vector value which will be legalized
4124// into a load.
4125static bool WillBeConstantPoolLoad(SDNode *N) {
4126 if (N->getOpcode() != ISD::BUILD_VECTOR)
4127 return false;
4128
4129 // Check for any non-constant elements.
4130 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4131 switch (N->getOperand(i).getNode()->getOpcode()) {
4132 case ISD::UNDEF:
4133 case ISD::ConstantFP:
4134 case ISD::Constant:
4135 break;
4136 default:
4137 return false;
4138 }
4139
4140 // Vectors of all-zeros and all-ones are materialized with special
4141 // instructions rather than being loaded.
4142 return !ISD::isBuildVectorAllZeros(N) &&
4143 !ISD::isBuildVectorAllOnes(N);
4144}
4145
Evan Cheng533a0aa2006-04-19 20:35:22 +00004146/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4147/// match movlp{s|d}. The lower half elements should come from lower half of
4148/// V1 (and in order), and the upper half elements should come from the upper
4149/// half of V2 (and in order). And since V1 will become the source of the
4150/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004151static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4152 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004153 EVT VT = Op->getValueType(0);
4154 if (VT.getSizeInBits() != 128)
4155 return false;
4156
Evan Cheng466685d2006-10-09 20:57:25 +00004157 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004158 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004159 // Is V2 is a vector load, don't do this transformation. We will try to use
4160 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004161 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004162 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004163
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004164 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004165
Evan Cheng533a0aa2006-04-19 20:35:22 +00004166 if (NumElems != 2 && NumElems != 4)
4167 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004168 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004169 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004170 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004171 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004172 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004173 return false;
4174 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004175}
4176
Evan Cheng39623da2006-04-20 08:58:49 +00004177/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4178/// all the same.
4179static bool isSplatVector(SDNode *N) {
4180 if (N->getOpcode() != ISD::BUILD_VECTOR)
4181 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004182
Dan Gohman475871a2008-07-27 21:46:04 +00004183 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004184 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4185 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004186 return false;
4187 return true;
4188}
4189
Evan Cheng213d2cf2007-05-17 18:45:50 +00004190/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004191/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004192/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004193static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004194 SDValue V1 = N->getOperand(0);
4195 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004196 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4197 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004198 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004199 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004200 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004201 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4202 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004203 if (Opc != ISD::BUILD_VECTOR ||
4204 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004205 return false;
4206 } else if (Idx >= 0) {
4207 unsigned Opc = V1.getOpcode();
4208 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4209 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004210 if (Opc != ISD::BUILD_VECTOR ||
4211 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004212 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004213 }
4214 }
4215 return true;
4216}
4217
4218/// getZeroVector - Returns a vector of specified type with all zero elements.
4219///
Craig Topper12216172012-01-13 08:12:35 +00004220static SDValue getZeroVector(EVT VT, bool HasSSE2, bool HasAVX2,
4221 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004222 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004223
Dale Johannesen0488fb62010-09-30 23:57:10 +00004224 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004225 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004226 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004227 if (VT.getSizeInBits() == 128) { // SSE
Craig Topper1accb7e2012-01-10 06:54:16 +00004228 if (HasSSE2) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004229 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4230 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4231 } else { // SSE1
4232 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4233 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4234 }
4235 } else if (VT.getSizeInBits() == 256) { // AVX
Craig Topper12216172012-01-13 08:12:35 +00004236 if (HasAVX2) { // AVX2
4237 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4238 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4239 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4240 } else {
4241 // 256-bit logic and arithmetic instructions in AVX are all
4242 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4243 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4244 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4245 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4246 }
Evan Chengf0df0312008-05-15 08:39:06 +00004247 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004248 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004249}
4250
Chris Lattner8a594482007-11-25 00:24:49 +00004251/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004252/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4253/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4254/// Then bitcast to their original type, ensuring they get CSE'd.
4255static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4256 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004257 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004258 assert((VT.is128BitVector() || VT.is256BitVector())
4259 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004260
Owen Anderson825b72b2009-08-11 20:47:22 +00004261 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004262 SDValue Vec;
4263 if (VT.getSizeInBits() == 256) {
4264 if (HasAVX2) { // AVX2
4265 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4266 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4267 } else { // AVX
4268 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4269 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4270 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4271 Vec = Insert128BitVector(InsV, Vec,
4272 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4273 }
4274 } else {
4275 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004276 }
4277
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004278 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004279}
4280
Evan Cheng39623da2006-04-20 08:58:49 +00004281/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4282/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004283static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004284 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004285 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004286
Evan Cheng39623da2006-04-20 08:58:49 +00004287 bool Changed = false;
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004288 SmallVector<int, 8> MaskVec(SVOp->getMask().begin(), SVOp->getMask().end());
Eric Christopherfd179292009-08-27 18:07:15 +00004289
Nate Begeman5a5ca152009-04-29 05:20:52 +00004290 for (unsigned i = 0; i != NumElems; ++i) {
4291 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004292 MaskVec[i] = NumElems;
4293 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004294 }
Evan Cheng39623da2006-04-20 08:58:49 +00004295 }
Evan Cheng39623da2006-04-20 08:58:49 +00004296 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004297 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4298 SVOp->getOperand(1), &MaskVec[0]);
4299 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004300}
4301
Evan Cheng017dcc62006-04-21 01:05:10 +00004302/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4303/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004304static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004305 SDValue V2) {
4306 unsigned NumElems = VT.getVectorNumElements();
4307 SmallVector<int, 8> Mask;
4308 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004309 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004310 Mask.push_back(i);
4311 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004312}
4313
Nate Begeman9008ca62009-04-27 18:41:29 +00004314/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004315static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004316 SDValue V2) {
4317 unsigned NumElems = VT.getVectorNumElements();
4318 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004319 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004320 Mask.push_back(i);
4321 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004322 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004324}
4325
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004326/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004327static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004328 SDValue V2) {
4329 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004330 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004331 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004332 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004333 Mask.push_back(i + Half);
4334 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004335 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004336 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004337}
4338
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004339// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004340// a generic shuffle instruction because the target has no such instructions.
4341// Generate shuffles which repeat i16 and i8 several times until they can be
4342// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004343static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004344 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004345 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004346 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004347
Nate Begeman9008ca62009-04-27 18:41:29 +00004348 while (NumElems > 4) {
4349 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004350 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004351 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004352 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004353 EltNo -= NumElems/2;
4354 }
4355 NumElems >>= 1;
4356 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004357 return V;
4358}
Eric Christopherfd179292009-08-27 18:07:15 +00004359
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004360/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4361static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4362 EVT VT = V.getValueType();
4363 DebugLoc dl = V.getDebugLoc();
4364 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4365 && "Vector size not supported");
4366
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004367 if (VT.getSizeInBits() == 128) {
4368 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004369 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004370 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4371 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004372 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004373 // To use VPERMILPS to splat scalars, the second half of indicies must
4374 // refer to the higher part, which is a duplication of the lower one,
4375 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004376 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4377 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004378
4379 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4380 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4381 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004382 }
4383
4384 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4385}
4386
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004387/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004388static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4389 EVT SrcVT = SV->getValueType(0);
4390 SDValue V1 = SV->getOperand(0);
4391 DebugLoc dl = SV->getDebugLoc();
4392
4393 int EltNo = SV->getSplatIndex();
4394 int NumElems = SrcVT.getVectorNumElements();
4395 unsigned Size = SrcVT.getSizeInBits();
4396
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004397 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4398 "Unknown how to promote splat for type");
4399
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004400 // Extract the 128-bit part containing the splat element and update
4401 // the splat element index when it refers to the higher register.
4402 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004403 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004404 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4405 if (Idx > 0)
4406 EltNo -= NumElems/2;
4407 }
4408
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004409 // All i16 and i8 vector types can't be used directly by a generic shuffle
4410 // instruction because the target has no such instruction. Generate shuffles
4411 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004412 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004413 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004414 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004415 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004416
4417 // Recreate the 256-bit vector and place the same 128-bit vector
4418 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004419 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004420 if (Size == 256) {
4421 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4422 DAG.getConstant(0, MVT::i32), DAG, dl);
4423 V1 = Insert128BitVector(InsV, V1,
4424 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4425 }
4426
4427 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004428}
4429
Evan Chengba05f722006-04-21 23:03:30 +00004430/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004431/// vector of zero or undef vector. This produces a shuffle where the low
4432/// element of V2 is swizzled into the zero/undef vector, landing at element
4433/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004434static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004435 bool IsZero,
4436 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004437 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004438 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004439 SDValue V1 = IsZero
4440 ? getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(), DAG,
4441 V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004442 unsigned NumElems = VT.getVectorNumElements();
4443 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004444 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004445 // If this is the insertion idx, put the low elt of V2 here.
4446 MaskVec.push_back(i == Idx ? NumElems : i);
4447 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004448}
4449
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004450/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4451/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004452static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4453 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004454 if (Depth == 6)
4455 return SDValue(); // Limit search depth.
4456
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004457 SDValue V = SDValue(N, 0);
4458 EVT VT = V.getValueType();
4459 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004460
4461 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4462 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4463 Index = SV->getMaskElt(Index);
4464
4465 if (Index < 0)
4466 return DAG.getUNDEF(VT.getVectorElementType());
4467
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004468 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004469 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004470 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004471 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004472
4473 // Recurse into target specific vector shuffles to find scalars.
4474 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004475 int NumElems = VT.getVectorNumElements();
4476 SmallVector<unsigned, 16> ShuffleMask;
4477 SDValue ImmN;
4478
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004479 switch(Opcode) {
Craig Topperb3982da2011-12-31 23:50:21 +00004480 case X86ISD::SHUFP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004481 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004482 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4483 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004484 break;
Craig Topper34671b82011-12-06 08:21:25 +00004485 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004486 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004487 break;
Craig Topper34671b82011-12-06 08:21:25 +00004488 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004489 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004490 break;
4491 case X86ISD::MOVHLPS:
4492 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4493 break;
4494 case X86ISD::MOVLHPS:
4495 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4496 break;
4497 case X86ISD::PSHUFD:
4498 ImmN = N->getOperand(N->getNumOperands()-1);
4499 DecodePSHUFMask(NumElems,
4500 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4501 ShuffleMask);
4502 break;
4503 case X86ISD::PSHUFHW:
4504 ImmN = N->getOperand(N->getNumOperands()-1);
4505 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4506 ShuffleMask);
4507 break;
4508 case X86ISD::PSHUFLW:
4509 ImmN = N->getOperand(N->getNumOperands()-1);
4510 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4511 ShuffleMask);
4512 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004513 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004514 case X86ISD::MOVSD: {
4515 // The index 0 always comes from the first element of the second source,
4516 // this is why MOVSS and MOVSD are used in the first place. The other
4517 // elements come from the other positions of the first source vector.
4518 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004519 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4520 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004521 }
Craig Topper316cd2a2011-11-30 06:25:25 +00004522 case X86ISD::VPERMILP:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004523 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper316cd2a2011-11-30 06:25:25 +00004524 DecodeVPERMILPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004525 ShuffleMask);
4526 break;
Craig Topperec24e612011-11-30 07:47:51 +00004527 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004528 ImmN = N->getOperand(N->getNumOperands()-1);
4529 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4530 ShuffleMask);
4531 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004532 case X86ISD::MOVDDUP:
4533 case X86ISD::MOVLHPD:
4534 case X86ISD::MOVLPD:
4535 case X86ISD::MOVLPS:
4536 case X86ISD::MOVSHDUP:
4537 case X86ISD::MOVSLDUP:
4538 case X86ISD::PALIGN:
4539 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004540 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004541 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004542 return SDValue();
4543 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004544
4545 Index = ShuffleMask[Index];
4546 if (Index < 0)
4547 return DAG.getUNDEF(VT.getVectorElementType());
4548
4549 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4550 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4551 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004552 }
4553
4554 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004555 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004556 V = V.getOperand(0);
4557 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004558 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004559
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004560 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004561 return SDValue();
4562 }
4563
4564 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4565 return (Index == 0) ? V.getOperand(0)
4566 : DAG.getUNDEF(VT.getVectorElementType());
4567
4568 if (V.getOpcode() == ISD::BUILD_VECTOR)
4569 return V.getOperand(Index);
4570
4571 return SDValue();
4572}
4573
4574/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4575/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004576/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004577static
4578unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4579 bool ZerosFromLeft, SelectionDAG &DAG) {
4580 int i = 0;
4581
4582 while (i < NumElems) {
4583 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004584 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004585 if (!(Elt.getNode() &&
4586 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4587 break;
4588 ++i;
4589 }
4590
4591 return i;
4592}
4593
4594/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4595/// MaskE correspond consecutively to elements from one of the vector operands,
4596/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4597static
4598bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4599 int OpIdx, int NumElems, unsigned &OpNum) {
4600 bool SeenV1 = false;
4601 bool SeenV2 = false;
4602
4603 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4604 int Idx = SVOp->getMaskElt(i);
4605 // Ignore undef indicies
4606 if (Idx < 0)
4607 continue;
4608
4609 if (Idx < NumElems)
4610 SeenV1 = true;
4611 else
4612 SeenV2 = true;
4613
4614 // Only accept consecutive elements from the same vector
4615 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4616 return false;
4617 }
4618
4619 OpNum = SeenV1 ? 0 : 1;
4620 return true;
4621}
4622
4623/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4624/// logical left shift of a vector.
4625static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4626 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4627 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4628 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4629 false /* check zeros from right */, DAG);
4630 unsigned OpSrc;
4631
4632 if (!NumZeros)
4633 return false;
4634
4635 // Considering the elements in the mask that are not consecutive zeros,
4636 // check if they consecutively come from only one of the source vectors.
4637 //
4638 // V1 = {X, A, B, C} 0
4639 // \ \ \ /
4640 // vector_shuffle V1, V2 <1, 2, 3, X>
4641 //
4642 if (!isShuffleMaskConsecutive(SVOp,
4643 0, // Mask Start Index
4644 NumElems-NumZeros-1, // Mask End Index
4645 NumZeros, // Where to start looking in the src vector
4646 NumElems, // Number of elements in vector
4647 OpSrc)) // Which source operand ?
4648 return false;
4649
4650 isLeft = false;
4651 ShAmt = NumZeros;
4652 ShVal = SVOp->getOperand(OpSrc);
4653 return true;
4654}
4655
4656/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4657/// logical left shift of a vector.
4658static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4659 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4660 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4661 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4662 true /* check zeros from left */, DAG);
4663 unsigned OpSrc;
4664
4665 if (!NumZeros)
4666 return false;
4667
4668 // Considering the elements in the mask that are not consecutive zeros,
4669 // check if they consecutively come from only one of the source vectors.
4670 //
4671 // 0 { A, B, X, X } = V2
4672 // / \ / /
4673 // vector_shuffle V1, V2 <X, X, 4, 5>
4674 //
4675 if (!isShuffleMaskConsecutive(SVOp,
4676 NumZeros, // Mask Start Index
4677 NumElems-1, // Mask End Index
4678 0, // Where to start looking in the src vector
4679 NumElems, // Number of elements in vector
4680 OpSrc)) // Which source operand ?
4681 return false;
4682
4683 isLeft = true;
4684 ShAmt = NumZeros;
4685 ShVal = SVOp->getOperand(OpSrc);
4686 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004687}
4688
4689/// isVectorShift - Returns true if the shuffle can be implemented as a
4690/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004691static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004692 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004693 // Although the logic below support any bitwidth size, there are no
4694 // shift instructions which handle more than 128-bit vectors.
4695 if (SVOp->getValueType(0).getSizeInBits() > 128)
4696 return false;
4697
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004698 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4699 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4700 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004701
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004702 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004703}
4704
Evan Chengc78d3b42006-04-24 18:01:45 +00004705/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4706///
Dan Gohman475871a2008-07-27 21:46:04 +00004707static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004708 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004709 SelectionDAG &DAG,
4710 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004711 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004712 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004713
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004714 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004715 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004716 bool First = true;
4717 for (unsigned i = 0; i < 16; ++i) {
4718 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4719 if (ThisIsNonZero && First) {
4720 if (NumZero)
Craig Topper12216172012-01-13 08:12:35 +00004721 V = getZeroVector(MVT::v8i16, /*HasSSE2*/ true, /*HasAVX2*/ false,
4722 DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004723 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004725 First = false;
4726 }
4727
4728 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004729 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004730 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4731 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004732 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004733 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004734 }
4735 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004736 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4737 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4738 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004739 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004740 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004741 } else
4742 ThisElt = LastElt;
4743
Gabor Greifba36cb52008-08-28 21:40:38 +00004744 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004745 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004746 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004747 }
4748 }
4749
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004750 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004751}
4752
Bill Wendlinga348c562007-03-22 18:42:45 +00004753/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004754///
Dan Gohman475871a2008-07-27 21:46:04 +00004755static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004756 unsigned NumNonZero, unsigned NumZero,
4757 SelectionDAG &DAG,
4758 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004759 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004760 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004761
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004762 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004763 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004764 bool First = true;
4765 for (unsigned i = 0; i < 8; ++i) {
4766 bool isNonZero = (NonZeros & (1 << i)) != 0;
4767 if (isNonZero) {
4768 if (First) {
4769 if (NumZero)
Craig Topper12216172012-01-13 08:12:35 +00004770 V = getZeroVector(MVT::v8i16, /*HasSSE2*/ true, /*HasAVX2*/ false,
4771 DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004772 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004773 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004774 First = false;
4775 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004776 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004777 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004778 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004779 }
4780 }
4781
4782 return V;
4783}
4784
Evan Chengf26ffe92008-05-29 08:22:04 +00004785/// getVShift - Return a vector logical shift node.
4786///
Owen Andersone50ed302009-08-10 22:56:29 +00004787static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004788 unsigned NumBits, SelectionDAG &DAG,
4789 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004790 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004791 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004792 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004793 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4794 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004795 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004796 DAG.getConstant(NumBits,
4797 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004798}
4799
Dan Gohman475871a2008-07-27 21:46:04 +00004800SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004801X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004802 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004803
Evan Chengc3630942009-12-09 21:00:30 +00004804 // Check if the scalar load can be widened into a vector load. And if
4805 // the address is "base + cst" see if the cst can be "absorbed" into
4806 // the shuffle mask.
4807 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4808 SDValue Ptr = LD->getBasePtr();
4809 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4810 return SDValue();
4811 EVT PVT = LD->getValueType(0);
4812 if (PVT != MVT::i32 && PVT != MVT::f32)
4813 return SDValue();
4814
4815 int FI = -1;
4816 int64_t Offset = 0;
4817 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4818 FI = FINode->getIndex();
4819 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004820 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004821 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4822 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4823 Offset = Ptr.getConstantOperandVal(1);
4824 Ptr = Ptr.getOperand(0);
4825 } else {
4826 return SDValue();
4827 }
4828
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004829 // FIXME: 256-bit vector instructions don't require a strict alignment,
4830 // improve this code to support it better.
4831 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004832 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004833 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004834 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004835 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004836 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004837 // Can't change the alignment. FIXME: It's possible to compute
4838 // the exact stack offset and reference FI + adjust offset instead.
4839 // If someone *really* cares about this. That's the way to implement it.
4840 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004841 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004842 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004843 }
4844 }
4845
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004846 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004847 // Ptr + (Offset & ~15).
4848 if (Offset < 0)
4849 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004850 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004851 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004852 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004853 if (StartOffset)
4854 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4855 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4856
4857 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004858 int NumElems = VT.getVectorNumElements();
4859
4860 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4861 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4862 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004863 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004864 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004865
4866 // Canonicalize it to a v4i32 or v8i32 shuffle.
4867 SmallVector<int, 8> Mask;
4868 for (int i = 0; i < NumElems; ++i)
4869 Mask.push_back(EltNo);
4870
4871 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4872 return DAG.getNode(ISD::BITCAST, dl, NVT,
4873 DAG.getVectorShuffle(CanonVT, dl, V1,
4874 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004875 }
4876
4877 return SDValue();
4878}
4879
Michael J. Spencerec38de22010-10-10 22:04:20 +00004880/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4881/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004882/// load which has the same value as a build_vector whose operands are 'elts'.
4883///
4884/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004885///
Nate Begeman1449f292010-03-24 22:19:06 +00004886/// FIXME: we'd also like to handle the case where the last elements are zero
4887/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4888/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004889static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004890 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004891 EVT EltVT = VT.getVectorElementType();
4892 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004893
Nate Begemanfdea31a2010-03-24 20:49:50 +00004894 LoadSDNode *LDBase = NULL;
4895 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004896
Nate Begeman1449f292010-03-24 22:19:06 +00004897 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004898 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004899 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004900 for (unsigned i = 0; i < NumElems; ++i) {
4901 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004902
Nate Begemanfdea31a2010-03-24 20:49:50 +00004903 if (!Elt.getNode() ||
4904 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4905 return SDValue();
4906 if (!LDBase) {
4907 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4908 return SDValue();
4909 LDBase = cast<LoadSDNode>(Elt.getNode());
4910 LastLoadedElt = i;
4911 continue;
4912 }
4913 if (Elt.getOpcode() == ISD::UNDEF)
4914 continue;
4915
4916 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4917 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4918 return SDValue();
4919 LastLoadedElt = i;
4920 }
Nate Begeman1449f292010-03-24 22:19:06 +00004921
4922 // If we have found an entire vector of loads and undefs, then return a large
4923 // load of the entire vector width starting at the base pointer. If we found
4924 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004925 if (LastLoadedElt == NumElems - 1) {
4926 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004927 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004928 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004929 LDBase->isVolatile(), LDBase->isNonTemporal(),
4930 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004931 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004932 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004933 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004934 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004935 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4936 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004937 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4938 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004939 SDValue ResNode =
4940 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4941 LDBase->getPointerInfo(),
4942 LDBase->getAlignment(),
4943 false/*isVolatile*/, true/*ReadMem*/,
4944 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004945 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004946 }
4947 return SDValue();
4948}
4949
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004950/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4951/// a vbroadcast node. We support two patterns:
4952/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4953/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4954/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004955/// The scalar load node is returned when a pattern is found,
4956/// or SDValue() otherwise.
Craig Toppera9376332012-01-10 08:23:59 +00004957static SDValue isVectorBroadcast(SDValue &Op, const X86Subtarget *Subtarget) {
4958 if (!Subtarget->hasAVX())
4959 return SDValue();
4960
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004961 EVT VT = Op.getValueType();
4962 SDValue V = Op;
4963
4964 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4965 V = V.getOperand(0);
4966
4967 //A suspected load to be broadcasted.
4968 SDValue Ld;
4969
4970 switch (V.getOpcode()) {
4971 default:
4972 // Unknown pattern found.
4973 return SDValue();
4974
4975 case ISD::BUILD_VECTOR: {
4976 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004977 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004978 return SDValue();
4979
4980 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004981
4982 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004983 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004984 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004985 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004986 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004987 }
4988
4989 case ISD::VECTOR_SHUFFLE: {
4990 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4991
4992 // Shuffles must have a splat mask where the first element is
4993 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004994 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004995 return SDValue();
4996
4997 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004998 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004999 return SDValue();
5000
5001 Ld = Sc.getOperand(0);
5002
5003 // The scalar_to_vector node and the suspected
5004 // load node must have exactly one user.
5005 if (!Sc.hasOneUse() || !Ld.hasOneUse())
5006 return SDValue();
5007 break;
5008 }
5009 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005010
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005011 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005012 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005013 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005014
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005015 bool Is256 = VT.getSizeInBits() == 256;
5016 bool Is128 = VT.getSizeInBits() == 128;
5017 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5018
5019 // VBroadcast to YMM
5020 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5021 return Ld;
5022
5023 // VBroadcast to XMM
5024 if (Is128 && (ScalarSize == 32))
5025 return Ld;
5026
Craig Toppera9376332012-01-10 08:23:59 +00005027 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
5028 // double since there is vbroadcastsd xmm
5029 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
5030 // VBroadcast to YMM
5031 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
5032 return Ld;
5033
5034 // VBroadcast to XMM
5035 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
5036 return Ld;
5037 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005038
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005039 // Unsupported broadcast.
5040 return SDValue();
5041}
5042
Evan Chengc3630942009-12-09 21:00:30 +00005043SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005044X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005045 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005046
David Greenef125a292011-02-08 19:04:41 +00005047 EVT VT = Op.getValueType();
5048 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005049 unsigned NumElems = Op.getNumOperands();
5050
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005051 // Vectors containing all zeros can be matched by pxor and xorps later
5052 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5053 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5054 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005055 if (Op.getValueType() == MVT::v4i32 ||
5056 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005057 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005058
Craig Topper12216172012-01-13 08:12:35 +00005059 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(),
5060 Subtarget->hasAVX2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005061 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005062
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005063 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005064 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5065 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005066 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005067 if (Op.getValueType() == MVT::v4i32 ||
5068 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005069 return Op;
5070
Craig Topper745a86b2011-11-19 22:34:59 +00005071 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005072 }
5073
Craig Toppera9376332012-01-10 08:23:59 +00005074 SDValue LD = isVectorBroadcast(Op, Subtarget);
5075 if (LD.getNode())
5076 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005077
Owen Andersone50ed302009-08-10 22:56:29 +00005078 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005079
Evan Cheng0db9fe62006-04-25 20:13:52 +00005080 unsigned NumZero = 0;
5081 unsigned NumNonZero = 0;
5082 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005083 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005084 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005085 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005086 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005087 if (Elt.getOpcode() == ISD::UNDEF)
5088 continue;
5089 Values.insert(Elt);
5090 if (Elt.getOpcode() != ISD::Constant &&
5091 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005092 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005093 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005094 NumZero++;
5095 else {
5096 NonZeros |= (1 << i);
5097 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005098 }
5099 }
5100
Chris Lattner97a2a562010-08-26 05:24:29 +00005101 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5102 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005103 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005104
Chris Lattner67f453a2008-03-09 05:42:06 +00005105 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005106 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005107 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005108 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005109
Chris Lattner62098042008-03-09 01:05:04 +00005110 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5111 // the value are obviously zero, truncate the value to i32 and do the
5112 // insertion that way. Only do this if the value is non-constant or if the
5113 // value is a constant being inserted into element 0. It is cheaper to do
5114 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005115 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005116 (!IsAllConstants || Idx == 0)) {
5117 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005118 // Handle SSE only.
5119 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5120 EVT VecVT = MVT::v4i32;
5121 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005122
Chris Lattner62098042008-03-09 01:05:04 +00005123 // Truncate the value (which may itself be a constant) to i32, and
5124 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005125 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005126 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005127 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005128
Chris Lattner62098042008-03-09 01:05:04 +00005129 // Now we have our 32-bit value zero extended in the low element of
5130 // a vector. If Idx != 0, swizzle it into place.
5131 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005132 SmallVector<int, 4> Mask;
5133 Mask.push_back(Idx);
5134 for (unsigned i = 1; i != VecElts; ++i)
5135 Mask.push_back(i);
5136 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005137 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005138 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005139 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005140 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005141 }
5142 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005143
Chris Lattner19f79692008-03-08 22:59:52 +00005144 // If we have a constant or non-constant insertion into the low element of
5145 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5146 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005147 // depending on what the source datatype is.
5148 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005149 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005150 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005151
5152 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005153 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005154 if (VT.getSizeInBits() == 256) {
Craig Topper12216172012-01-13 08:12:35 +00005155 SDValue ZeroVec = getZeroVector(VT, Subtarget->hasSSE2(),
5156 Subtarget->hasAVX2(), DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005157 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5158 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005159 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005160 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005161 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5162 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005163 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005164 }
5165
5166 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005167 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005168 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005169 if (VT.getSizeInBits() == 256) {
Craig Topper12216172012-01-13 08:12:35 +00005170 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget->hasSSE2(),
5171 Subtarget->hasAVX2(), DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005172 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5173 DAG, dl);
5174 } else {
5175 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005176 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005177 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005178 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005179 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005180 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005181
5182 // Is it a vector logical left shift?
5183 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005184 X86::isZeroNode(Op.getOperand(0)) &&
5185 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005186 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005187 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005188 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005189 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005190 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005191 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005192
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005193 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005194 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005195
Chris Lattner19f79692008-03-08 22:59:52 +00005196 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5197 // is a non-constant being inserted into an element other than the low one,
5198 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5199 // movd/movss) to move this into the low element, then shuffle it into
5200 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005201 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005202 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005203
Evan Cheng0db9fe62006-04-25 20:13:52 +00005204 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005205 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005206 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005207 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005208 MaskVec.push_back(i == Idx ? 0 : 1);
5209 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005210 }
5211 }
5212
Chris Lattner67f453a2008-03-09 05:42:06 +00005213 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005214 if (Values.size() == 1) {
5215 if (EVTBits == 32) {
5216 // Instead of a shuffle like this:
5217 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5218 // Check if it's possible to issue this instead.
5219 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5220 unsigned Idx = CountTrailingZeros_32(NonZeros);
5221 SDValue Item = Op.getOperand(Idx);
5222 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5223 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5224 }
Dan Gohman475871a2008-07-27 21:46:04 +00005225 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005226 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005227
Dan Gohmana3941172007-07-24 22:55:08 +00005228 // A vector full of immediates; various special cases are already
5229 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005230 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005231 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005232
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005233 // For AVX-length vectors, build the individual 128-bit pieces and use
5234 // shuffles to put them in place.
5235 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5236 SmallVector<SDValue, 32> V;
5237 for (unsigned i = 0; i < NumElems; ++i)
5238 V.push_back(Op.getOperand(i));
5239
5240 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5241
5242 // Build both the lower and upper subvector.
5243 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5244 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5245 NumElems/2);
5246
5247 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005248 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5249 DAG.getConstant(0, MVT::i32), DAG, dl);
5250 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005251 DAG, dl);
5252 }
5253
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005254 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005255 if (EVTBits == 64) {
5256 if (NumNonZero == 1) {
5257 // One half is zero or undef.
5258 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005259 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005260 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005261 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005262 }
Dan Gohman475871a2008-07-27 21:46:04 +00005263 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005264 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005265
5266 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005267 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005268 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005269 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005270 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005271 }
5272
Bill Wendling826f36f2007-03-28 00:57:11 +00005273 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005274 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005275 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005276 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005277 }
5278
5279 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005280 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005281 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005282 if (NumElems == 4 && NumZero > 0) {
5283 for (unsigned i = 0; i < 4; ++i) {
5284 bool isZero = !(NonZeros & (1 << i));
5285 if (isZero)
Craig Topper12216172012-01-13 08:12:35 +00005286 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
5287 DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005288 else
Dale Johannesenace16102009-02-03 19:33:06 +00005289 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005290 }
5291
5292 for (unsigned i = 0; i < 2; ++i) {
5293 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5294 default: break;
5295 case 0:
5296 V[i] = V[i*2]; // Must be a zero vector.
5297 break;
5298 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005299 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005300 break;
5301 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005302 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005303 break;
5304 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005305 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005306 break;
5307 }
5308 }
5309
Nate Begeman9008ca62009-04-27 18:41:29 +00005310 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005311 bool Reverse = (NonZeros & 0x3) == 2;
5312 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005313 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005314 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5315 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005316 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5317 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005318 }
5319
Nate Begemanfdea31a2010-03-24 20:49:50 +00005320 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5321 // Check for a build vector of consecutive loads.
5322 for (unsigned i = 0; i < NumElems; ++i)
5323 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005324
Nate Begemanfdea31a2010-03-24 20:49:50 +00005325 // Check for elements which are consecutive loads.
5326 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5327 if (LD.getNode())
5328 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005329
5330 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005331 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005332 SDValue Result;
5333 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5334 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5335 else
5336 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005337
Chris Lattner24faf612010-08-28 17:59:08 +00005338 for (unsigned i = 1; i < NumElems; ++i) {
5339 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5340 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005341 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005342 }
5343 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005344 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005345
Chris Lattner6e80e442010-08-28 17:15:43 +00005346 // Otherwise, expand into a number of unpckl*, start by extending each of
5347 // our (non-undef) elements to the full vector width with the element in the
5348 // bottom slot of the vector (which generates no code for SSE).
5349 for (unsigned i = 0; i < NumElems; ++i) {
5350 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5351 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5352 else
5353 V[i] = DAG.getUNDEF(VT);
5354 }
5355
5356 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005357 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5358 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5359 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005360 unsigned EltStride = NumElems >> 1;
5361 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005362 for (unsigned i = 0; i < EltStride; ++i) {
5363 // If V[i+EltStride] is undef and this is the first round of mixing,
5364 // then it is safe to just drop this shuffle: V[i] is already in the
5365 // right place, the one element (since it's the first round) being
5366 // inserted as undef can be dropped. This isn't safe for successive
5367 // rounds because they will permute elements within both vectors.
5368 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5369 EltStride == NumElems/2)
5370 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005371
Chris Lattner6e80e442010-08-28 17:15:43 +00005372 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005373 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005374 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005375 }
5376 return V[0];
5377 }
Dan Gohman475871a2008-07-27 21:46:04 +00005378 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005379}
5380
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005381// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5382// them in a MMX register. This is better than doing a stack convert.
5383static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005384 DebugLoc dl = Op.getDebugLoc();
5385 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005386
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005387 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5388 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5389 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005390 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005391 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5392 InVec = Op.getOperand(1);
5393 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5394 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005395 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005396 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5397 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5398 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005399 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005400 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5401 Mask[0] = 0; Mask[1] = 2;
5402 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5403 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005404 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005405}
5406
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005407// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5408// to create 256-bit vectors from two other 128-bit ones.
5409static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5410 DebugLoc dl = Op.getDebugLoc();
5411 EVT ResVT = Op.getValueType();
5412
5413 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5414
5415 SDValue V1 = Op.getOperand(0);
5416 SDValue V2 = Op.getOperand(1);
5417 unsigned NumElems = ResVT.getVectorNumElements();
5418
5419 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5420 DAG.getConstant(0, MVT::i32), DAG, dl);
5421 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5422 DAG, dl);
5423}
5424
5425SDValue
5426X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005427 EVT ResVT = Op.getValueType();
5428
5429 assert(Op.getNumOperands() == 2);
5430 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5431 "Unsupported CONCAT_VECTORS for value type");
5432
5433 // We support concatenate two MMX registers and place them in a MMX register.
5434 // This is better than doing a stack convert.
5435 if (ResVT.is128BitVector())
5436 return LowerMMXCONCAT_VECTORS(Op, DAG);
5437
5438 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5439 // from two other 128-bit ones.
5440 return LowerAVXCONCAT_VECTORS(Op, DAG);
5441}
5442
Nate Begemanb9a47b82009-02-23 08:49:38 +00005443// v8i16 shuffles - Prefer shuffles in the following order:
5444// 1. [all] pshuflw, pshufhw, optional move
5445// 2. [ssse3] 1 x pshufb
5446// 3. [ssse3] 2 x pshufb + 1 x por
5447// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005448SDValue
5449X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5450 SelectionDAG &DAG) const {
5451 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005452 SDValue V1 = SVOp->getOperand(0);
5453 SDValue V2 = SVOp->getOperand(1);
5454 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005455 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005456
Nate Begemanb9a47b82009-02-23 08:49:38 +00005457 // Determine if more than 1 of the words in each of the low and high quadwords
5458 // of the result come from the same quadword of one of the two inputs. Undef
5459 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005460 unsigned LoQuad[] = { 0, 0, 0, 0 };
5461 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005462 BitVector InputQuads(4);
5463 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005464 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005465 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005466 MaskVals.push_back(EltIdx);
5467 if (EltIdx < 0) {
5468 ++Quad[0];
5469 ++Quad[1];
5470 ++Quad[2];
5471 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005472 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005473 }
5474 ++Quad[EltIdx / 4];
5475 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005476 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005477
Nate Begemanb9a47b82009-02-23 08:49:38 +00005478 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005479 unsigned MaxQuad = 1;
5480 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005481 if (LoQuad[i] > MaxQuad) {
5482 BestLoQuad = i;
5483 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005484 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005485 }
5486
Nate Begemanb9a47b82009-02-23 08:49:38 +00005487 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005488 MaxQuad = 1;
5489 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005490 if (HiQuad[i] > MaxQuad) {
5491 BestHiQuad = i;
5492 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005493 }
5494 }
5495
Nate Begemanb9a47b82009-02-23 08:49:38 +00005496 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005497 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005498 // single pshufb instruction is necessary. If There are more than 2 input
5499 // quads, disable the next transformation since it does not help SSSE3.
5500 bool V1Used = InputQuads[0] || InputQuads[1];
5501 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005502 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005503 if (InputQuads.count() == 2 && V1Used && V2Used) {
5504 BestLoQuad = InputQuads.find_first();
5505 BestHiQuad = InputQuads.find_next(BestLoQuad);
5506 }
5507 if (InputQuads.count() > 2) {
5508 BestLoQuad = -1;
5509 BestHiQuad = -1;
5510 }
5511 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005512
Nate Begemanb9a47b82009-02-23 08:49:38 +00005513 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5514 // the shuffle mask. If a quad is scored as -1, that means that it contains
5515 // words from all 4 input quadwords.
5516 SDValue NewV;
5517 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005518 SmallVector<int, 8> MaskV;
5519 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5520 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005521 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005522 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5523 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5524 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005525
Nate Begemanb9a47b82009-02-23 08:49:38 +00005526 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5527 // source words for the shuffle, to aid later transformations.
5528 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005529 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005530 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005531 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005532 if (idx != (int)i)
5533 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005534 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005535 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005536 AllWordsInNewV = false;
5537 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005538 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005539
Nate Begemanb9a47b82009-02-23 08:49:38 +00005540 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5541 if (AllWordsInNewV) {
5542 for (int i = 0; i != 8; ++i) {
5543 int idx = MaskVals[i];
5544 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005545 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005546 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005547 if ((idx != i) && idx < 4)
5548 pshufhw = false;
5549 if ((idx != i) && idx > 3)
5550 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005551 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005552 V1 = NewV;
5553 V2Used = false;
5554 BestLoQuad = 0;
5555 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005556 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005557
Nate Begemanb9a47b82009-02-23 08:49:38 +00005558 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5559 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005560 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005561 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5562 unsigned TargetMask = 0;
5563 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005564 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005565 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5566 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5567 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005568 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005569 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005570 }
Eric Christopherfd179292009-08-27 18:07:15 +00005571
Nate Begemanb9a47b82009-02-23 08:49:38 +00005572 // If we have SSSE3, and all words of the result are from 1 input vector,
5573 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5574 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005575 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005576 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005577
Nate Begemanb9a47b82009-02-23 08:49:38 +00005578 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005579 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005580 // mask, and elements that come from V1 in the V2 mask, so that the two
5581 // results can be OR'd together.
5582 bool TwoInputs = V1Used && V2Used;
5583 for (unsigned i = 0; i != 8; ++i) {
5584 int EltIdx = MaskVals[i] * 2;
5585 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005586 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5587 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005588 continue;
5589 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005590 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5591 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005592 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005593 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005594 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005595 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005596 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005597 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005598 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005599
Nate Begemanb9a47b82009-02-23 08:49:38 +00005600 // Calculate the shuffle mask for the second input, shuffle it, and
5601 // OR it with the first shuffled input.
5602 pshufbMask.clear();
5603 for (unsigned i = 0; i != 8; ++i) {
5604 int EltIdx = MaskVals[i] * 2;
5605 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005606 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5607 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005608 continue;
5609 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005610 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5611 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005612 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005613 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005614 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005615 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005616 MVT::v16i8, &pshufbMask[0], 16));
5617 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005618 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005619 }
5620
5621 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5622 // and update MaskVals with new element order.
5623 BitVector InOrder(8);
5624 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005625 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005626 for (int i = 0; i != 4; ++i) {
5627 int idx = MaskVals[i];
5628 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005629 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005630 InOrder.set(i);
5631 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005632 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005633 InOrder.set(i);
5634 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005635 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005636 }
5637 }
5638 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005639 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005640 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005641 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005642
Craig Topperd0a31172012-01-10 06:37:29 +00005643 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005644 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5645 NewV.getOperand(0),
5646 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5647 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005648 }
Eric Christopherfd179292009-08-27 18:07:15 +00005649
Nate Begemanb9a47b82009-02-23 08:49:38 +00005650 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5651 // and update MaskVals with the new element order.
5652 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005653 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005654 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005655 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005656 for (unsigned i = 4; i != 8; ++i) {
5657 int idx = MaskVals[i];
5658 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005659 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005660 InOrder.set(i);
5661 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005662 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005663 InOrder.set(i);
5664 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005665 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005666 }
5667 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005668 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005669 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005670
Craig Topperd0a31172012-01-10 06:37:29 +00005671 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005672 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5673 NewV.getOperand(0),
5674 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5675 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005676 }
Eric Christopherfd179292009-08-27 18:07:15 +00005677
Nate Begemanb9a47b82009-02-23 08:49:38 +00005678 // In case BestHi & BestLo were both -1, which means each quadword has a word
5679 // from each of the four input quadwords, calculate the InOrder bitvector now
5680 // before falling through to the insert/extract cleanup.
5681 if (BestLoQuad == -1 && BestHiQuad == -1) {
5682 NewV = V1;
5683 for (int i = 0; i != 8; ++i)
5684 if (MaskVals[i] < 0 || MaskVals[i] == i)
5685 InOrder.set(i);
5686 }
Eric Christopherfd179292009-08-27 18:07:15 +00005687
Nate Begemanb9a47b82009-02-23 08:49:38 +00005688 // The other elements are put in the right place using pextrw and pinsrw.
5689 for (unsigned i = 0; i != 8; ++i) {
5690 if (InOrder[i])
5691 continue;
5692 int EltIdx = MaskVals[i];
5693 if (EltIdx < 0)
5694 continue;
5695 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005696 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005697 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005698 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005699 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005700 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005701 DAG.getIntPtrConstant(i));
5702 }
5703 return NewV;
5704}
5705
5706// v16i8 shuffles - Prefer shuffles in the following order:
5707// 1. [ssse3] 1 x pshufb
5708// 2. [ssse3] 2 x pshufb + 1 x por
5709// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5710static
Nate Begeman9008ca62009-04-27 18:41:29 +00005711SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005712 SelectionDAG &DAG,
5713 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005714 SDValue V1 = SVOp->getOperand(0);
5715 SDValue V2 = SVOp->getOperand(1);
5716 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005717 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005718
Nate Begemanb9a47b82009-02-23 08:49:38 +00005719 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005720 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005721 // present, fall back to case 3.
5722 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5723 bool V1Only = true;
5724 bool V2Only = true;
5725 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005726 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005727 if (EltIdx < 0)
5728 continue;
5729 if (EltIdx < 16)
5730 V2Only = false;
5731 else
5732 V1Only = false;
5733 }
Eric Christopherfd179292009-08-27 18:07:15 +00005734
Nate Begemanb9a47b82009-02-23 08:49:38 +00005735 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005736 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005737 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005738
Nate Begemanb9a47b82009-02-23 08:49:38 +00005739 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005740 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005741 //
5742 // Otherwise, we have elements from both input vectors, and must zero out
5743 // elements that come from V2 in the first mask, and V1 in the second mask
5744 // so that we can OR them together.
5745 bool TwoInputs = !(V1Only || V2Only);
5746 for (unsigned i = 0; i != 16; ++i) {
5747 int EltIdx = MaskVals[i];
5748 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005749 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005750 continue;
5751 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005752 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005753 }
5754 // If all the elements are from V2, assign it to V1 and return after
5755 // building the first pshufb.
5756 if (V2Only)
5757 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005758 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005759 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005760 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005761 if (!TwoInputs)
5762 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005763
Nate Begemanb9a47b82009-02-23 08:49:38 +00005764 // Calculate the shuffle mask for the second input, shuffle it, and
5765 // OR it with the first shuffled input.
5766 pshufbMask.clear();
5767 for (unsigned i = 0; i != 16; ++i) {
5768 int EltIdx = MaskVals[i];
5769 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005770 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005771 continue;
5772 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005773 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005774 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005775 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005776 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005777 MVT::v16i8, &pshufbMask[0], 16));
5778 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005779 }
Eric Christopherfd179292009-08-27 18:07:15 +00005780
Nate Begemanb9a47b82009-02-23 08:49:38 +00005781 // No SSSE3 - Calculate in place words and then fix all out of place words
5782 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5783 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005784 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5785 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005786 SDValue NewV = V2Only ? V2 : V1;
5787 for (int i = 0; i != 8; ++i) {
5788 int Elt0 = MaskVals[i*2];
5789 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005790
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 // This word of the result is all undef, skip it.
5792 if (Elt0 < 0 && Elt1 < 0)
5793 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005794
Nate Begemanb9a47b82009-02-23 08:49:38 +00005795 // This word of the result is already in the correct place, skip it.
5796 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5797 continue;
5798 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5799 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005800
Nate Begemanb9a47b82009-02-23 08:49:38 +00005801 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5802 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5803 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005804
5805 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5806 // using a single extract together, load it and store it.
5807 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005808 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005809 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005810 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005811 DAG.getIntPtrConstant(i));
5812 continue;
5813 }
5814
Nate Begemanb9a47b82009-02-23 08:49:38 +00005815 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005816 // source byte is not also odd, shift the extracted word left 8 bits
5817 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005818 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005819 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005820 DAG.getIntPtrConstant(Elt1 / 2));
5821 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005822 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005823 DAG.getConstant(8,
5824 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005825 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005826 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5827 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005828 }
5829 // If Elt0 is defined, extract it from the appropriate source. If the
5830 // source byte is not also even, shift the extracted word right 8 bits. If
5831 // Elt1 was also defined, OR the extracted values together before
5832 // inserting them in the result.
5833 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005834 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005835 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5836 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005837 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005838 DAG.getConstant(8,
5839 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005840 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005841 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5842 DAG.getConstant(0x00FF, MVT::i16));
5843 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005844 : InsElt0;
5845 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005846 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005847 DAG.getIntPtrConstant(i));
5848 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005849 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005850}
5851
Evan Cheng7a831ce2007-12-15 03:00:47 +00005852/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005853/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005854/// done when every pair / quad of shuffle mask elements point to elements in
5855/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005856/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005857static
Nate Begeman9008ca62009-04-27 18:41:29 +00005858SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005859 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005860 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005861 SDValue V1 = SVOp->getOperand(0);
5862 SDValue V2 = SVOp->getOperand(1);
5863 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005864 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005865 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005866 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005867 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005868 case MVT::v4f32: NewVT = MVT::v2f64; break;
5869 case MVT::v4i32: NewVT = MVT::v2i64; break;
5870 case MVT::v8i16: NewVT = MVT::v4i32; break;
5871 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005872 }
5873
Nate Begeman9008ca62009-04-27 18:41:29 +00005874 int Scale = NumElems / NewWidth;
5875 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005876 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005877 int StartIdx = -1;
5878 for (int j = 0; j < Scale; ++j) {
5879 int EltIdx = SVOp->getMaskElt(i+j);
5880 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005881 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005882 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005883 StartIdx = EltIdx - (EltIdx % Scale);
5884 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005885 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005886 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005887 if (StartIdx == -1)
5888 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005889 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005890 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005891 }
5892
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005893 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5894 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005895 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005896}
5897
Evan Chengd880b972008-05-09 21:53:03 +00005898/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005899///
Owen Andersone50ed302009-08-10 22:56:29 +00005900static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005901 SDValue SrcOp, SelectionDAG &DAG,
5902 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005903 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005904 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005905 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005906 LD = dyn_cast<LoadSDNode>(SrcOp);
5907 if (!LD) {
5908 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5909 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005910 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005911 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005912 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005913 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005914 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005915 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005916 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005917 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005918 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5919 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5920 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005921 SrcOp.getOperand(0)
5922 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005923 }
5924 }
5925 }
5926
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005927 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005928 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005929 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005930 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005931}
5932
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005933/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5934/// which could not be matched by any known target speficic shuffle
5935static SDValue
5936LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005937 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005938
Craig Topper8f35c132012-01-20 09:29:03 +00005939 unsigned NumElems = VT.getVectorNumElements();
5940 unsigned NumLaneElems = NumElems / 2;
5941
5942 int MinRange[2][2] = { { static_cast<int>(NumElems),
5943 static_cast<int>(NumElems) },
5944 { static_cast<int>(NumElems),
5945 static_cast<int>(NumElems) } };
5946 int MaxRange[2][2] = { { -1, -1 }, { -1, -1 } };
5947
5948 // Collect used ranges for each source in each lane
5949 for (unsigned l = 0; l < 2; ++l) {
5950 unsigned LaneStart = l*NumLaneElems;
5951 for (unsigned i = 0; i != NumLaneElems; ++i) {
5952 int Idx = SVOp->getMaskElt(i+LaneStart);
5953 if (Idx < 0)
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005954 continue;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005955
Craig Topper8f35c132012-01-20 09:29:03 +00005956 int Input = 0;
5957 if (Idx >= (int)NumElems) {
5958 Idx -= NumElems;
5959 Input = 1;
5960 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005961
Craig Topper8f35c132012-01-20 09:29:03 +00005962 if (Idx > MaxRange[l][Input])
5963 MaxRange[l][Input] = Idx;
5964 if (Idx < MinRange[l][Input])
5965 MinRange[l][Input] = Idx;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005966 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005967 }
5968
Craig Topper8f35c132012-01-20 09:29:03 +00005969 // Make sure each range is 128-bits
5970 int ExtractIdx[2][2] = { { -1, -1 }, { -1, -1 } };
5971 for (unsigned l = 0; l < 2; ++l) {
5972 for (unsigned Input = 0; Input < 2; ++Input) {
5973 if (MinRange[l][Input] == (int)NumElems && MaxRange[l][Input] < 0)
5974 continue;
5975
5976 if (MinRange[l][Input] >= 0 && MinRange[l][Input] < (int)NumLaneElems)
5977 ExtractIdx[l][Input] = 0;
5978 else if (MinRange[l][Input] >= (int)NumLaneElems &&
5979 MinRange[l][Input] < (int)NumElems)
5980 ExtractIdx[l][Input] = NumLaneElems;
5981 else
5982 return SDValue();
5983 }
5984 }
5985
5986 DebugLoc dl = SVOp->getDebugLoc();
5987 MVT EltVT = VT.getVectorElementType().getSimpleVT();
5988 EVT NVT = MVT::getVectorVT(EltVT, NumElems/2);
5989
5990 SDValue Ops[2][2];
5991 for (unsigned l = 0; l < 2; ++l) {
5992 for (unsigned Input = 0; Input < 2; ++Input) {
5993 if (ExtractIdx[l][Input] >= 0)
5994 Ops[l][Input] = Extract128BitVector(SVOp->getOperand(Input),
5995 DAG.getConstant(ExtractIdx[l][Input], MVT::i32),
5996 DAG, dl);
5997 else
5998 Ops[l][Input] = DAG.getUNDEF(NVT);
5999 }
6000 }
6001
6002 // Generate 128-bit shuffles
6003 SmallVector<int, 16> Mask1, Mask2;
6004 for (unsigned i = 0; i != NumLaneElems; ++i) {
6005 int Elt = SVOp->getMaskElt(i);
6006 if (Elt >= (int)NumElems) {
6007 Elt %= NumLaneElems;
6008 Elt += NumLaneElems;
6009 } else if (Elt >= 0) {
6010 Elt %= NumLaneElems;
6011 }
6012 Mask1.push_back(Elt);
6013 }
6014 for (unsigned i = NumLaneElems; i != NumElems; ++i) {
6015 int Elt = SVOp->getMaskElt(i);
6016 if (Elt >= (int)NumElems) {
6017 Elt %= NumLaneElems;
6018 Elt += NumLaneElems;
6019 } else if (Elt >= 0) {
6020 Elt %= NumLaneElems;
6021 }
6022 Mask2.push_back(Elt);
6023 }
6024
6025 SDValue Shuf1 = DAG.getVectorShuffle(NVT, dl, Ops[0][0], Ops[0][1], &Mask1[0]);
6026 SDValue Shuf2 = DAG.getVectorShuffle(NVT, dl, Ops[1][0], Ops[1][1], &Mask2[0]);
6027
6028 // Concatenate the result back
6029 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shuf1,
6030 DAG.getConstant(0, MVT::i32), DAG, dl);
6031 return Insert128BitVector(V, Shuf2, DAG.getConstant(NumElems/2, MVT::i32),
6032 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006033}
6034
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006035/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6036/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006037static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006038LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006039 SDValue V1 = SVOp->getOperand(0);
6040 SDValue V2 = SVOp->getOperand(1);
6041 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006042 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006043
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006044 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6045
Evan Chengace3c172008-07-22 21:13:36 +00006046 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006047 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006048 SmallVector<int, 8> Mask1(4U, -1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006049 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006050
Evan Chengace3c172008-07-22 21:13:36 +00006051 unsigned NumHi = 0;
6052 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006053 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006054 int Idx = PermMask[i];
6055 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006056 Locs[i] = std::make_pair(-1, -1);
6057 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006058 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6059 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006060 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006061 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006062 NumLo++;
6063 } else {
6064 Locs[i] = std::make_pair(1, NumHi);
6065 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006066 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006067 NumHi++;
6068 }
6069 }
6070 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006071
Evan Chengace3c172008-07-22 21:13:36 +00006072 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006073 // If no more than two elements come from either vector. This can be
6074 // implemented with two shuffles. First shuffle gather the elements.
6075 // The second shuffle, which takes the first shuffle as both of its
6076 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006077 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006078
Nate Begeman9008ca62009-04-27 18:41:29 +00006079 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006080
Evan Chengace3c172008-07-22 21:13:36 +00006081 for (unsigned i = 0; i != 4; ++i) {
6082 if (Locs[i].first == -1)
6083 continue;
6084 else {
6085 unsigned Idx = (i < 2) ? 0 : 4;
6086 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006087 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006088 }
6089 }
6090
Nate Begeman9008ca62009-04-27 18:41:29 +00006091 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006092 } else if (NumLo == 3 || NumHi == 3) {
6093 // Otherwise, we must have three elements from one vector, call it X, and
6094 // one element from the other, call it Y. First, use a shufps to build an
6095 // intermediate vector with the one element from Y and the element from X
6096 // that will be in the same half in the final destination (the indexes don't
6097 // matter). Then, use a shufps to build the final vector, taking the half
6098 // containing the element from Y from the intermediate, and the other half
6099 // from X.
6100 if (NumHi == 3) {
6101 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006102 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006103 std::swap(V1, V2);
6104 }
6105
6106 // Find the element from V2.
6107 unsigned HiIndex;
6108 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006109 int Val = PermMask[HiIndex];
6110 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006111 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006112 if (Val >= 4)
6113 break;
6114 }
6115
Nate Begeman9008ca62009-04-27 18:41:29 +00006116 Mask1[0] = PermMask[HiIndex];
6117 Mask1[1] = -1;
6118 Mask1[2] = PermMask[HiIndex^1];
6119 Mask1[3] = -1;
6120 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006121
6122 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006123 Mask1[0] = PermMask[0];
6124 Mask1[1] = PermMask[1];
6125 Mask1[2] = HiIndex & 1 ? 6 : 4;
6126 Mask1[3] = HiIndex & 1 ? 4 : 6;
6127 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006128 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006129 Mask1[0] = HiIndex & 1 ? 2 : 0;
6130 Mask1[1] = HiIndex & 1 ? 0 : 2;
6131 Mask1[2] = PermMask[2];
6132 Mask1[3] = PermMask[3];
6133 if (Mask1[2] >= 0)
6134 Mask1[2] += 4;
6135 if (Mask1[3] >= 0)
6136 Mask1[3] += 4;
6137 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006138 }
Evan Chengace3c172008-07-22 21:13:36 +00006139 }
6140
6141 // Break it into (shuffle shuffle_hi, shuffle_lo).
6142 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006143 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006144 SmallVector<int,8> LoMask(4U, -1);
6145 SmallVector<int,8> HiMask(4U, -1);
6146
6147 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006148 unsigned MaskIdx = 0;
6149 unsigned LoIdx = 0;
6150 unsigned HiIdx = 2;
6151 for (unsigned i = 0; i != 4; ++i) {
6152 if (i == 2) {
6153 MaskPtr = &HiMask;
6154 MaskIdx = 1;
6155 LoIdx = 0;
6156 HiIdx = 2;
6157 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006158 int Idx = PermMask[i];
6159 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006160 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006161 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006162 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006163 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006164 LoIdx++;
6165 } else {
6166 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006167 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006168 HiIdx++;
6169 }
6170 }
6171
Nate Begeman9008ca62009-04-27 18:41:29 +00006172 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6173 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6174 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006175 for (unsigned i = 0; i != 4; ++i) {
6176 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006177 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006178 } else {
6179 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006180 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006181 }
6182 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006183 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006184}
6185
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006186static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006187 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006188 V = V.getOperand(0);
6189 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6190 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006191 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6192 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6193 // BUILD_VECTOR (load), undef
6194 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006195 if (MayFoldLoad(V))
6196 return true;
6197 return false;
6198}
6199
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006200// FIXME: the version above should always be used. Since there's
6201// a bug where several vector shuffles can't be folded because the
6202// DAG is not updated during lowering and a node claims to have two
6203// uses while it only has one, use this version, and let isel match
6204// another instruction if the load really happens to have more than
6205// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006206// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006207static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006208 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006209 V = V.getOperand(0);
6210 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6211 V = V.getOperand(0);
6212 if (ISD::isNormalLoad(V.getNode()))
6213 return true;
6214 return false;
6215}
6216
6217/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6218/// a vector extract, and if both can be later optimized into a single load.
6219/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6220/// here because otherwise a target specific shuffle node is going to be
6221/// emitted for this shuffle, and the optimization not done.
6222/// FIXME: This is probably not the best approach, but fix the problem
6223/// until the right path is decided.
6224static
6225bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6226 const TargetLowering &TLI) {
6227 EVT VT = V.getValueType();
6228 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6229
6230 // Be sure that the vector shuffle is present in a pattern like this:
6231 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6232 if (!V.hasOneUse())
6233 return false;
6234
6235 SDNode *N = *V.getNode()->use_begin();
6236 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6237 return false;
6238
6239 SDValue EltNo = N->getOperand(1);
6240 if (!isa<ConstantSDNode>(EltNo))
6241 return false;
6242
6243 // If the bit convert changed the number of elements, it is unsafe
6244 // to examine the mask.
6245 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006246 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006247 EVT SrcVT = V.getOperand(0).getValueType();
6248 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6249 return false;
6250 V = V.getOperand(0);
6251 HasShuffleIntoBitcast = true;
6252 }
6253
6254 // Select the input vector, guarding against out of range extract vector.
6255 unsigned NumElems = VT.getVectorNumElements();
6256 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6257 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6258 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6259
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006260 // If we are accessing the upper part of a YMM register
6261 // then the EXTRACT_VECTOR_ELT is likely to be legalized to a sequence of
6262 // EXTRACT_SUBVECTOR + EXTRACT_VECTOR_ELT, which are not detected at this point
6263 // because the legalization of N did not happen yet.
Nadav Rotema16d4412012-01-17 09:31:09 +00006264 if (Idx >= (int)NumElems/2 && VT.getSizeInBits() == 256)
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006265 return false;
6266
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006267 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006268 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006269 V = V.getOperand(0);
6270
Craig Toppera51bb3a2012-01-02 08:46:48 +00006271 if (!ISD::isNormalLoad(V.getNode()))
6272 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006273
Craig Toppera51bb3a2012-01-02 08:46:48 +00006274 // Is the original load suitable?
6275 LoadSDNode *LN0 = cast<LoadSDNode>(V);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006276
Craig Toppera51bb3a2012-01-02 08:46:48 +00006277 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || LN0->isVolatile())
6278 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006279
Craig Toppera51bb3a2012-01-02 08:46:48 +00006280 if (!HasShuffleIntoBitcast)
6281 return true;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006282
Craig Toppera51bb3a2012-01-02 08:46:48 +00006283 // If there's a bitcast before the shuffle, check if the load type and
6284 // alignment is valid.
6285 unsigned Align = LN0->getAlignment();
6286 unsigned NewAlign =
6287 TLI.getTargetData()->getABITypeAlignment(
6288 VT.getTypeForEVT(*DAG.getContext()));
6289
6290 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6291 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006292
6293 return true;
6294}
6295
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006296static
Evan Cheng835580f2010-10-07 20:50:20 +00006297SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6298 EVT VT = Op.getValueType();
6299
6300 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006301 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6302 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006303 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6304 V1, DAG));
6305}
6306
6307static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006308SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006309 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006310 SDValue V1 = Op.getOperand(0);
6311 SDValue V2 = Op.getOperand(1);
6312 EVT VT = Op.getValueType();
6313
6314 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6315
Craig Topper1accb7e2012-01-10 06:54:16 +00006316 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006317 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6318
Evan Cheng0899f5c2011-08-31 02:05:24 +00006319 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6320 return DAG.getNode(ISD::BITCAST, dl, VT,
6321 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6322 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6323 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006324}
6325
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006326static
6327SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6328 SDValue V1 = Op.getOperand(0);
6329 SDValue V2 = Op.getOperand(1);
6330 EVT VT = Op.getValueType();
6331
6332 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6333 "unsupported shuffle type");
6334
6335 if (V2.getOpcode() == ISD::UNDEF)
6336 V2 = V1;
6337
6338 // v4i32 or v4f32
6339 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6340}
6341
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006342static
Craig Topper1accb7e2012-01-10 06:54:16 +00006343SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006344 SDValue V1 = Op.getOperand(0);
6345 SDValue V2 = Op.getOperand(1);
6346 EVT VT = Op.getValueType();
6347 unsigned NumElems = VT.getVectorNumElements();
6348
6349 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6350 // operand of these instructions is only memory, so check if there's a
6351 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6352 // same masks.
6353 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006354
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006355 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006356 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006357 CanFoldLoad = true;
6358
6359 // When V1 is a load, it can be folded later into a store in isel, example:
6360 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6361 // turns into:
6362 // (MOVLPSmr addr:$src1, VR128:$src2)
6363 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006364 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006365 CanFoldLoad = true;
6366
Dan Gohman65fd6562011-11-03 21:49:52 +00006367 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006368 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006369 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006370 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6371
6372 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006373 // If we don't care about the second element, procede to use movss.
6374 if (SVOp->getMaskElt(1) != -1)
6375 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006376 }
6377
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006378 // movl and movlp will both match v2i64, but v2i64 is never matched by
6379 // movl earlier because we make it strict to avoid messing with the movlp load
6380 // folding logic (see the code above getMOVLP call). Match it here then,
6381 // this is horrible, but will stay like this until we move all shuffle
6382 // matching to x86 specific nodes. Note that for the 1st condition all
6383 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006384 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006385 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6386 // as to remove this logic from here, as much as possible
6387 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006388 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006389 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006390 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006391
6392 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6393
6394 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006395 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006396 X86::getShuffleSHUFImmediate(SVOp), DAG);
6397}
6398
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006399static
6400SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006401 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006402 const X86Subtarget *Subtarget) {
6403 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6404 EVT VT = Op.getValueType();
6405 DebugLoc dl = Op.getDebugLoc();
6406 SDValue V1 = Op.getOperand(0);
6407 SDValue V2 = Op.getOperand(1);
6408
6409 if (isZeroShuffle(SVOp))
Craig Topper12216172012-01-13 08:12:35 +00006410 return getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
6411 DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006412
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006413 // Handle splat operations
6414 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006415 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006416 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006417 // Special case, this is the only place now where it's allowed to return
6418 // a vector_shuffle operation without using a target specific node, because
6419 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6420 // this be moved to DAGCombine instead?
6421 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006422 return Op;
6423
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006424 // Use vbroadcast whenever the splat comes from a foldable load
Craig Toppera9376332012-01-10 08:23:59 +00006425 SDValue LD = isVectorBroadcast(Op, Subtarget);
6426 if (LD.getNode())
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006427 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006428
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006429 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006430 if ((Size == 128 && NumElem <= 4) ||
6431 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006432 return SDValue();
6433
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006434 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006435 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006436 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006437
6438 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6439 // do it!
6440 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6441 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6442 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006443 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006444 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006445 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006446 // FIXME: Figure out a cleaner way to do this.
6447 // Try to make use of movq to zero out the top part.
6448 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6449 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6450 if (NewOp.getNode()) {
6451 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6452 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6453 DAG, Subtarget, dl);
6454 }
6455 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6456 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6457 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6458 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6459 DAG, Subtarget, dl);
6460 }
6461 }
6462 return SDValue();
6463}
6464
Dan Gohman475871a2008-07-27 21:46:04 +00006465SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006466X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006467 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006468 SDValue V1 = Op.getOperand(0);
6469 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006470 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006471 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006472 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006473 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006474 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006475 bool V1IsSplat = false;
6476 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006477 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006478 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006479 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006480 MachineFunction &MF = DAG.getMachineFunction();
6481 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006482
Craig Topper3426a3e2011-11-14 06:46:21 +00006483 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006484
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006485 if (V1IsUndef && V2IsUndef)
6486 return DAG.getUNDEF(VT);
6487
6488 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006489
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006490 // Vector shuffle lowering takes 3 steps:
6491 //
6492 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6493 // narrowing and commutation of operands should be handled.
6494 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6495 // shuffle nodes.
6496 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6497 // so the shuffle can be broken into other shuffles and the legalizer can
6498 // try the lowering again.
6499 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006500 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006501 // be matched during isel, all of them must be converted to a target specific
6502 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006503
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006504 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6505 // narrowing and commutation of operands should be handled. The actual code
6506 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006507 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006508 if (NewOp.getNode())
6509 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006510
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006511 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6512 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper94438ba2011-12-16 08:06:31 +00006513 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006514 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006515 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006516 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006517
Craig Topperd0a31172012-01-10 06:37:29 +00006518 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006519 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006520 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006521
Dale Johannesen0488fb62010-09-30 23:57:10 +00006522 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006523 return getMOVHighToLow(Op, dl, DAG);
6524
6525 // Use to match splats
Craig Topper1accb7e2012-01-10 06:54:16 +00006526 if (HasSSE2 && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006527 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006528 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006529
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006530 if (X86::isPSHUFDMask(SVOp)) {
6531 // The actual implementation will match the mask in the if above and then
6532 // during isel it can match several different instructions, not only pshufd
6533 // as its name says, sad but true, emulate the behavior for now...
6534 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6535 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6536
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006537 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6538
Craig Topper1accb7e2012-01-10 06:54:16 +00006539 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006540 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6541
Craig Topperb3982da2011-12-31 23:50:21 +00006542 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006543 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006544 }
Eric Christopherfd179292009-08-27 18:07:15 +00006545
Evan Chengf26ffe92008-05-29 08:22:04 +00006546 // Check if this can be converted into a logical shift.
6547 bool isLeft = false;
6548 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006549 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006550 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006551 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006552 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006553 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006554 EVT EltVT = VT.getVectorElementType();
6555 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006556 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006557 }
Eric Christopherfd179292009-08-27 18:07:15 +00006558
Nate Begeman9008ca62009-04-27 18:41:29 +00006559 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006560 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006561 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006562 if (!X86::isMOVLPMask(SVOp)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006563 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006564 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6565
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006566 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006567 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6568 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006569 }
Eric Christopherfd179292009-08-27 18:07:15 +00006570
Nate Begeman9008ca62009-04-27 18:41:29 +00006571 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006572 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006573 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006574
Dale Johannesen0488fb62010-09-30 23:57:10 +00006575 if (X86::isMOVHLPSMask(SVOp))
6576 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006577
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006578 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006579 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006580
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006581 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006582 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006583
Dale Johannesen0488fb62010-09-30 23:57:10 +00006584 if (X86::isMOVLPMask(SVOp))
Craig Topper1accb7e2012-01-10 06:54:16 +00006585 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006586
Nate Begeman9008ca62009-04-27 18:41:29 +00006587 if (ShouldXformToMOVHLPS(SVOp) ||
6588 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6589 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006590
Evan Chengf26ffe92008-05-29 08:22:04 +00006591 if (isShift) {
6592 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006593 EVT EltVT = VT.getVectorElementType();
6594 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006595 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006596 }
Eric Christopherfd179292009-08-27 18:07:15 +00006597
Evan Cheng9eca5e82006-10-25 21:49:50 +00006598 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006599 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6600 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006601 V1IsSplat = isSplatVector(V1.getNode());
6602 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006603
Chris Lattner8a594482007-11-25 00:24:49 +00006604 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006605 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006606 Op = CommuteVectorShuffle(SVOp, DAG);
6607 SVOp = cast<ShuffleVectorSDNode>(Op);
6608 V1 = SVOp->getOperand(0);
6609 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006610 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006611 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006612 }
6613
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006614 ArrayRef<int> M = SVOp->getMask();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006615
6616 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006617 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006618 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006619 return V1;
6620 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6621 // the instruction selector will not match, so get a canonical MOVL with
6622 // swapped operands to undo the commute.
6623 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006624 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006625
Craig Topperbeabc6c2011-12-05 06:56:46 +00006626 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006627 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006628
Craig Topperbeabc6c2011-12-05 06:56:46 +00006629 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006630 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006631
Evan Cheng9bbbb982006-10-25 20:48:19 +00006632 if (V2IsSplat) {
6633 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006634 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006635 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006636 SDValue NewMask = NormalizeMask(SVOp, DAG);
6637 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6638 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006639 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006640 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006641 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006642 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006643 }
6644 }
6645 }
6646
Evan Cheng9eca5e82006-10-25 21:49:50 +00006647 if (Commuted) {
6648 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006649 // FIXME: this seems wrong.
6650 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6651 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006652
Craig Topperc0d82852011-11-22 00:44:41 +00006653 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006654 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006655
Craig Topperc0d82852011-11-22 00:44:41 +00006656 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006657 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006658 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006659
Nate Begeman9008ca62009-04-27 18:41:29 +00006660 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006661 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006662 return CommuteVectorShuffle(SVOp, DAG);
6663
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006664 // The checks below are all present in isShuffleMaskLegal, but they are
6665 // inlined here right now to enable us to directly emit target specific
6666 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006667
Craig Topper0e2037b2012-01-20 05:53:00 +00006668 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006669 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006670 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006671 DAG);
6672
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006673 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6674 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006675 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006676 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006677 }
6678
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006679 if (isPSHUFHWMask(M, VT))
6680 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6681 X86::getShufflePSHUFHWImmediate(SVOp),
6682 DAG);
6683
6684 if (isPSHUFLWMask(M, VT))
6685 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6686 X86::getShufflePSHUFLWImmediate(SVOp),
6687 DAG);
6688
Craig Topper1a7700a2012-01-19 08:19:12 +00006689 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006690 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006691 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006692
Craig Topper94438ba2011-12-16 08:06:31 +00006693 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006694 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006695 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006696 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006697
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006698 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006699 // Generate target specific nodes for 128 or 256-bit shuffles only
6700 // supported in the AVX instruction set.
6701 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006702
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006703 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006704 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006705 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6706
Craig Topper70b883b2011-11-28 10:14:51 +00006707 // Handle VPERMILPS/D* permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006708 if (isVPERMILPMask(M, VT, HasAVX))
Craig Topper316cd2a2011-11-30 06:25:25 +00006709 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006710 getShuffleVPERMILPImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006711
Craig Topper70b883b2011-11-28 10:14:51 +00006712 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006713 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006714 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006715 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006716
6717 //===--------------------------------------------------------------------===//
6718 // Since no target specific shuffle was selected for this generic one,
6719 // lower it into other known shuffles. FIXME: this isn't true yet, but
6720 // this is the plan.
6721 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006722
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006723 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6724 if (VT == MVT::v8i16) {
6725 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6726 if (NewOp.getNode())
6727 return NewOp;
6728 }
6729
6730 if (VT == MVT::v16i8) {
6731 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6732 if (NewOp.getNode())
6733 return NewOp;
6734 }
6735
6736 // Handle all 128-bit wide vectors with 4 elements, and match them with
6737 // several different shuffle types.
6738 if (NumElems == 4 && VT.getSizeInBits() == 128)
6739 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6740
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006741 // Handle general 256-bit shuffles
6742 if (VT.is256BitVector())
6743 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6744
Dan Gohman475871a2008-07-27 21:46:04 +00006745 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006746}
6747
Dan Gohman475871a2008-07-27 21:46:04 +00006748SDValue
6749X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006750 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006751 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006752 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006753
6754 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6755 return SDValue();
6756
Duncan Sands83ec4b62008-06-06 12:08:01 +00006757 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006758 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006759 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006760 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006761 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006762 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006763 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006764 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6765 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6766 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006767 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6768 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006769 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006770 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006771 Op.getOperand(0)),
6772 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006773 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006774 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006775 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006776 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006777 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006778 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006779 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6780 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006781 // result has a single use which is a store or a bitcast to i32. And in
6782 // the case of a store, it's not worth it if the index is a constant 0,
6783 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006784 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006785 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006786 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006787 if ((User->getOpcode() != ISD::STORE ||
6788 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6789 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006790 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006791 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006792 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006793 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006794 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006795 Op.getOperand(0)),
6796 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006797 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006798 } else if (VT == MVT::i32 || VT == MVT::i64) {
6799 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006800 if (isa<ConstantSDNode>(Op.getOperand(1)))
6801 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006802 }
Dan Gohman475871a2008-07-27 21:46:04 +00006803 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006804}
6805
6806
Dan Gohman475871a2008-07-27 21:46:04 +00006807SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006808X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6809 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006810 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006811 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006812
David Greene74a579d2011-02-10 16:57:36 +00006813 SDValue Vec = Op.getOperand(0);
6814 EVT VecVT = Vec.getValueType();
6815
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006816 // If this is a 256-bit vector result, first extract the 128-bit vector and
6817 // then extract the element from the 128-bit vector.
6818 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006819 DebugLoc dl = Op.getNode()->getDebugLoc();
6820 unsigned NumElems = VecVT.getVectorNumElements();
6821 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006822 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6823
6824 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006825 bool Upper = IdxVal >= NumElems/2;
6826 Vec = Extract128BitVector(Vec,
6827 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006828
David Greene74a579d2011-02-10 16:57:36 +00006829 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006830 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006831 }
6832
6833 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6834
Craig Topperd0a31172012-01-10 06:37:29 +00006835 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006836 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006837 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006838 return Res;
6839 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006840
Owen Andersone50ed302009-08-10 22:56:29 +00006841 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006842 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006843 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006844 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006845 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006846 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006847 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006848 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6849 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006850 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006851 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006852 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006853 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006854 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006855 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006856 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006857 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006858 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006859 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006860 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006861 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006862 if (Idx == 0)
6863 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006864
Evan Cheng0db9fe62006-04-25 20:13:52 +00006865 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006866 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006867 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006868 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006869 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006870 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006871 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006872 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006873 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6874 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6875 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006876 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006877 if (Idx == 0)
6878 return Op;
6879
6880 // UNPCKHPD the element to the lowest double word, then movsd.
6881 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6882 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006883 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006884 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006885 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006886 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006887 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006888 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006889 }
6890
Dan Gohman475871a2008-07-27 21:46:04 +00006891 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006892}
6893
Dan Gohman475871a2008-07-27 21:46:04 +00006894SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006895X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6896 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006897 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006898 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006899 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006900
Dan Gohman475871a2008-07-27 21:46:04 +00006901 SDValue N0 = Op.getOperand(0);
6902 SDValue N1 = Op.getOperand(1);
6903 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006904
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006905 if (VT.getSizeInBits() == 256)
6906 return SDValue();
6907
Dan Gohman8a55ce42009-09-23 21:02:20 +00006908 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006909 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006910 unsigned Opc;
6911 if (VT == MVT::v8i16)
6912 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006913 else if (VT == MVT::v16i8)
6914 Opc = X86ISD::PINSRB;
6915 else
6916 Opc = X86ISD::PINSRB;
6917
Nate Begeman14d12ca2008-02-11 04:19:36 +00006918 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6919 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006920 if (N1.getValueType() != MVT::i32)
6921 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6922 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006923 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006924 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006925 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006926 // Bits [7:6] of the constant are the source select. This will always be
6927 // zero here. The DAG Combiner may combine an extract_elt index into these
6928 // bits. For example (insert (extract, 3), 2) could be matched by putting
6929 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006930 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006931 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006932 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006933 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006934 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006935 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006936 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006937 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006938 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6939 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006940 // PINSR* works with constant index.
6941 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006942 }
Dan Gohman475871a2008-07-27 21:46:04 +00006943 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006944}
6945
Dan Gohman475871a2008-07-27 21:46:04 +00006946SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006947X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006948 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006949 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006950
David Greene6b381262011-02-09 15:32:06 +00006951 DebugLoc dl = Op.getDebugLoc();
6952 SDValue N0 = Op.getOperand(0);
6953 SDValue N1 = Op.getOperand(1);
6954 SDValue N2 = Op.getOperand(2);
6955
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006956 // If this is a 256-bit vector result, first extract the 128-bit vector,
6957 // insert the element into the extracted half and then place it back.
6958 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006959 if (!isa<ConstantSDNode>(N2))
6960 return SDValue();
6961
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006962 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006963 unsigned NumElems = VT.getVectorNumElements();
6964 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006965 bool Upper = IdxVal >= NumElems/2;
6966 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6967 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006968
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006969 // Insert the element into the desired half.
6970 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6971 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006972
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006973 // Insert the changed part back to the 256-bit vector
6974 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006975 }
6976
Craig Topperd0a31172012-01-10 06:37:29 +00006977 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006978 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6979
Dan Gohman8a55ce42009-09-23 21:02:20 +00006980 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006981 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006982
Dan Gohman8a55ce42009-09-23 21:02:20 +00006983 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006984 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6985 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006986 if (N1.getValueType() != MVT::i32)
6987 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6988 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006989 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006990 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006991 }
Dan Gohman475871a2008-07-27 21:46:04 +00006992 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006993}
6994
Dan Gohman475871a2008-07-27 21:46:04 +00006995SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006996X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006997 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006998 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006999 EVT OpVT = Op.getValueType();
7000
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007001 // If this is a 256-bit vector result, first insert into a 128-bit
7002 // vector and then insert into the 256-bit vector.
7003 if (OpVT.getSizeInBits() > 128) {
7004 // Insert into a 128-bit vector.
7005 EVT VT128 = EVT::getVectorVT(*Context,
7006 OpVT.getVectorElementType(),
7007 OpVT.getVectorNumElements() / 2);
7008
7009 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7010
7011 // Insert the 128-bit vector.
7012 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7013 DAG.getConstant(0, MVT::i32),
7014 DAG, dl);
7015 }
7016
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007017 if (Op.getValueType() == MVT::v1i64 &&
7018 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007019 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007020
Owen Anderson825b72b2009-08-11 20:47:22 +00007021 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007022 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7023 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007024 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007025 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007026}
7027
David Greene91585092011-01-26 15:38:49 +00007028// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7029// a simple subregister reference or explicit instructions to grab
7030// upper bits of a vector.
7031SDValue
7032X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7033 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007034 DebugLoc dl = Op.getNode()->getDebugLoc();
7035 SDValue Vec = Op.getNode()->getOperand(0);
7036 SDValue Idx = Op.getNode()->getOperand(1);
7037
7038 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7039 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7040 return Extract128BitVector(Vec, Idx, DAG, dl);
7041 }
David Greene91585092011-01-26 15:38:49 +00007042 }
7043 return SDValue();
7044}
7045
David Greenecfe33c42011-01-26 19:13:22 +00007046// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7047// simple superregister reference or explicit instructions to insert
7048// the upper bits of a vector.
7049SDValue
7050X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7051 if (Subtarget->hasAVX()) {
7052 DebugLoc dl = Op.getNode()->getDebugLoc();
7053 SDValue Vec = Op.getNode()->getOperand(0);
7054 SDValue SubVec = Op.getNode()->getOperand(1);
7055 SDValue Idx = Op.getNode()->getOperand(2);
7056
7057 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7058 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007059 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007060 }
7061 }
7062 return SDValue();
7063}
7064
Bill Wendling056292f2008-09-16 21:48:12 +00007065// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7066// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7067// one of the above mentioned nodes. It has to be wrapped because otherwise
7068// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7069// be used to form addressing mode. These wrapped nodes will be selected
7070// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007071SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007072X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007073 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007074
Chris Lattner41621a22009-06-26 19:22:52 +00007075 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7076 // global base reg.
7077 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007078 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007079 CodeModel::Model M = getTargetMachine().getCodeModel();
7080
Chris Lattner4f066492009-07-11 20:29:19 +00007081 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007082 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007083 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007084 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007085 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007086 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007087 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007088
Evan Cheng1606e8e2009-03-13 07:51:59 +00007089 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007090 CP->getAlignment(),
7091 CP->getOffset(), OpFlag);
7092 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007093 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007094 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007095 if (OpFlag) {
7096 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007097 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007098 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007099 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007100 }
7101
7102 return Result;
7103}
7104
Dan Gohmand858e902010-04-17 15:26:15 +00007105SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007106 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007107
Chris Lattner18c59872009-06-27 04:16:01 +00007108 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7109 // global base reg.
7110 unsigned char OpFlag = 0;
7111 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007112 CodeModel::Model M = getTargetMachine().getCodeModel();
7113
Chris Lattner4f066492009-07-11 20:29:19 +00007114 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007115 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007116 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007117 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007118 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007119 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007120 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007121
Chris Lattner18c59872009-06-27 04:16:01 +00007122 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7123 OpFlag);
7124 DebugLoc DL = JT->getDebugLoc();
7125 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007126
Chris Lattner18c59872009-06-27 04:16:01 +00007127 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007128 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007129 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7130 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007131 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007132 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007133
Chris Lattner18c59872009-06-27 04:16:01 +00007134 return Result;
7135}
7136
7137SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007138X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007139 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007140
Chris Lattner18c59872009-06-27 04:16:01 +00007141 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7142 // global base reg.
7143 unsigned char OpFlag = 0;
7144 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007145 CodeModel::Model M = getTargetMachine().getCodeModel();
7146
Chris Lattner4f066492009-07-11 20:29:19 +00007147 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007148 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7149 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7150 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007151 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007152 } else if (Subtarget->isPICStyleGOT()) {
7153 OpFlag = X86II::MO_GOT;
7154 } else if (Subtarget->isPICStyleStubPIC()) {
7155 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7156 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7157 OpFlag = X86II::MO_DARWIN_NONLAZY;
7158 }
Eric Christopherfd179292009-08-27 18:07:15 +00007159
Chris Lattner18c59872009-06-27 04:16:01 +00007160 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007161
Chris Lattner18c59872009-06-27 04:16:01 +00007162 DebugLoc DL = Op.getDebugLoc();
7163 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007164
7165
Chris Lattner18c59872009-06-27 04:16:01 +00007166 // With PIC, the address is actually $g + Offset.
7167 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007168 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007169 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7170 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007171 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007172 Result);
7173 }
Eric Christopherfd179292009-08-27 18:07:15 +00007174
Eli Friedman586272d2011-08-11 01:48:05 +00007175 // For symbols that require a load from a stub to get the address, emit the
7176 // load.
7177 if (isGlobalStubReference(OpFlag))
7178 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007179 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007180
Chris Lattner18c59872009-06-27 04:16:01 +00007181 return Result;
7182}
7183
Dan Gohman475871a2008-07-27 21:46:04 +00007184SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007185X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007186 // Create the TargetBlockAddressAddress node.
7187 unsigned char OpFlags =
7188 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007189 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007190 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007191 DebugLoc dl = Op.getDebugLoc();
7192 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7193 /*isTarget=*/true, OpFlags);
7194
Dan Gohmanf705adb2009-10-30 01:28:02 +00007195 if (Subtarget->isPICStyleRIPRel() &&
7196 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007197 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7198 else
7199 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007200
Dan Gohman29cbade2009-11-20 23:18:13 +00007201 // With PIC, the address is actually $g + Offset.
7202 if (isGlobalRelativeToPICBase(OpFlags)) {
7203 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7204 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7205 Result);
7206 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007207
7208 return Result;
7209}
7210
7211SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007212X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007213 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007214 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007215 // Create the TargetGlobalAddress node, folding in the constant
7216 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007217 unsigned char OpFlags =
7218 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007219 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007220 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007221 if (OpFlags == X86II::MO_NO_FLAG &&
7222 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007223 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007224 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007225 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007226 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007227 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007228 }
Eric Christopherfd179292009-08-27 18:07:15 +00007229
Chris Lattner4f066492009-07-11 20:29:19 +00007230 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007231 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007232 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7233 else
7234 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007235
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007236 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007237 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007238 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7239 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007240 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007241 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007242
Chris Lattner36c25012009-07-10 07:34:39 +00007243 // For globals that require a load from a stub to get the address, emit the
7244 // load.
7245 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007246 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007247 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007248
Dan Gohman6520e202008-10-18 02:06:02 +00007249 // If there was a non-zero offset that we didn't fold, create an explicit
7250 // addition for it.
7251 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007252 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007253 DAG.getConstant(Offset, getPointerTy()));
7254
Evan Cheng0db9fe62006-04-25 20:13:52 +00007255 return Result;
7256}
7257
Evan Chengda43bcf2008-09-24 00:05:32 +00007258SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007259X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007260 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007261 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007262 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007263}
7264
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007265static SDValue
7266GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007267 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007268 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007269 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007270 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007271 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007272 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007273 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007274 GA->getOffset(),
7275 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007276 if (InFlag) {
7277 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007278 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007279 } else {
7280 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007281 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007282 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007283
7284 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007285 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007286
Rafael Espindola15f1b662009-04-24 12:59:40 +00007287 SDValue Flag = Chain.getValue(1);
7288 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007289}
7290
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007291// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007292static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007293LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007294 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007295 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007296 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7297 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007298 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007299 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007300 InFlag = Chain.getValue(1);
7301
Chris Lattnerb903bed2009-06-26 21:20:29 +00007302 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007303}
7304
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007305// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007306static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007307LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007308 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007309 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7310 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007311}
7312
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007313// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7314// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007315static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007316 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007317 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007318 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007319
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007320 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7321 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7322 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007323
Michael J. Spencerec38de22010-10-10 22:04:20 +00007324 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007325 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007326 MachinePointerInfo(Ptr),
7327 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007328
Chris Lattnerb903bed2009-06-26 21:20:29 +00007329 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007330 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7331 // initialexec.
7332 unsigned WrapperKind = X86ISD::Wrapper;
7333 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007334 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007335 } else if (is64Bit) {
7336 assert(model == TLSModel::InitialExec);
7337 OperandFlags = X86II::MO_GOTTPOFF;
7338 WrapperKind = X86ISD::WrapperRIP;
7339 } else {
7340 assert(model == TLSModel::InitialExec);
7341 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007342 }
Eric Christopherfd179292009-08-27 18:07:15 +00007343
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007344 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7345 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007346 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007347 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007348 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007349 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007350
Rafael Espindola9a580232009-02-27 13:37:18 +00007351 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007352 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007353 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007354
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007355 // The address of the thread local variable is the add of the thread
7356 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007357 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007358}
7359
Dan Gohman475871a2008-07-27 21:46:04 +00007360SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007361X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007362
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007363 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007364 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007365
Eric Christopher30ef0e52010-06-03 04:07:48 +00007366 if (Subtarget->isTargetELF()) {
7367 // TODO: implement the "local dynamic" model
7368 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007369
Eric Christopher30ef0e52010-06-03 04:07:48 +00007370 // If GV is an alias then use the aliasee for determining
7371 // thread-localness.
7372 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7373 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007374
7375 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007376 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007377
Eric Christopher30ef0e52010-06-03 04:07:48 +00007378 switch (model) {
7379 case TLSModel::GeneralDynamic:
7380 case TLSModel::LocalDynamic: // not implemented
7381 if (Subtarget->is64Bit())
7382 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7383 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007384
Eric Christopher30ef0e52010-06-03 04:07:48 +00007385 case TLSModel::InitialExec:
7386 case TLSModel::LocalExec:
7387 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7388 Subtarget->is64Bit());
7389 }
7390 } else if (Subtarget->isTargetDarwin()) {
7391 // Darwin only has one model of TLS. Lower to that.
7392 unsigned char OpFlag = 0;
7393 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7394 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007395
Eric Christopher30ef0e52010-06-03 04:07:48 +00007396 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7397 // global base reg.
7398 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7399 !Subtarget->is64Bit();
7400 if (PIC32)
7401 OpFlag = X86II::MO_TLVP_PIC_BASE;
7402 else
7403 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007404 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007405 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007406 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007407 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007408 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007409
Eric Christopher30ef0e52010-06-03 04:07:48 +00007410 // With PIC32, the address is actually $g + Offset.
7411 if (PIC32)
7412 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7413 DAG.getNode(X86ISD::GlobalBaseReg,
7414 DebugLoc(), getPointerTy()),
7415 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007416
Eric Christopher30ef0e52010-06-03 04:07:48 +00007417 // Lowering the machine isd will make sure everything is in the right
7418 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007419 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007420 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007421 SDValue Args[] = { Chain, Offset };
7422 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007423
Eric Christopher30ef0e52010-06-03 04:07:48 +00007424 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7425 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7426 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007427
Eric Christopher30ef0e52010-06-03 04:07:48 +00007428 // And our return value (tls address) is in the standard call return value
7429 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007430 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007431 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7432 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007433 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007434
David Blaikie4d6ccb52012-01-20 21:51:11 +00007435 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007436}
7437
Evan Cheng0db9fe62006-04-25 20:13:52 +00007438
Chad Rosierb90d2a92012-01-03 23:19:12 +00007439/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7440/// and take a 2 x i32 value to shift plus a shift amount.
7441SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007442 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007443 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007444 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007445 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007446 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007447 SDValue ShOpLo = Op.getOperand(0);
7448 SDValue ShOpHi = Op.getOperand(1);
7449 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007450 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007451 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007452 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007453
Dan Gohman475871a2008-07-27 21:46:04 +00007454 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007455 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007456 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7457 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007458 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007459 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7460 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007461 }
Evan Chenge3413162006-01-09 18:33:28 +00007462
Owen Anderson825b72b2009-08-11 20:47:22 +00007463 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7464 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007465 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007466 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007467
Dan Gohman475871a2008-07-27 21:46:04 +00007468 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007469 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007470 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7471 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007472
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007473 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007474 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7475 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007476 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007477 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7478 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007479 }
7480
Dan Gohman475871a2008-07-27 21:46:04 +00007481 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007482 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007483}
Evan Chenga3195e82006-01-12 22:54:21 +00007484
Dan Gohmand858e902010-04-17 15:26:15 +00007485SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7486 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007487 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007488
Dale Johannesen0488fb62010-09-30 23:57:10 +00007489 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007490 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007491
Owen Anderson825b72b2009-08-11 20:47:22 +00007492 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007493 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007494
Eli Friedman36df4992009-05-27 00:47:34 +00007495 // These are really Legal; return the operand so the caller accepts it as
7496 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007497 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007498 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007499 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007500 Subtarget->is64Bit()) {
7501 return Op;
7502 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007503
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007504 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007505 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007506 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007507 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007508 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007509 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007510 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007511 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007512 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007513 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7514}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007515
Owen Andersone50ed302009-08-10 22:56:29 +00007516SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007517 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007518 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007519 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007520 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007521 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007522 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007523 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007524 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007525 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007526 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007527
Chris Lattner492a43e2010-09-22 01:28:21 +00007528 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007529
Stuart Hastings84be9582011-06-02 15:57:11 +00007530 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7531 MachineMemOperand *MMO;
7532 if (FI) {
7533 int SSFI = FI->getIndex();
7534 MMO =
7535 DAG.getMachineFunction()
7536 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7537 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7538 } else {
7539 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7540 StackSlot = StackSlot.getOperand(1);
7541 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007542 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007543 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7544 X86ISD::FILD, DL,
7545 Tys, Ops, array_lengthof(Ops),
7546 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007547
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007548 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007549 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007550 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007551
7552 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7553 // shouldn't be necessary except that RFP cannot be live across
7554 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007555 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007556 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7557 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007558 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007559 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007560 SDValue Ops[] = {
7561 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7562 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007563 MachineMemOperand *MMO =
7564 DAG.getMachineFunction()
7565 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007566 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007567
Chris Lattner492a43e2010-09-22 01:28:21 +00007568 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7569 Ops, array_lengthof(Ops),
7570 Op.getValueType(), MMO);
7571 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007572 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007573 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007574 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007575
Evan Cheng0db9fe62006-04-25 20:13:52 +00007576 return Result;
7577}
7578
Bill Wendling8b8a6362009-01-17 03:56:04 +00007579// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007580SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7581 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007582 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007583 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007584 movq %rax, %xmm0
7585 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7586 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7587 #ifdef __SSE3__
7588 haddpd %xmm0, %xmm0
7589 #else
7590 pshufd $0x4e, %xmm0, %xmm1
7591 addpd %xmm1, %xmm0
7592 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007593 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007594
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007595 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007596 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007597
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007598 // Build some magic constants.
Chad Rosier01d426e2011-12-15 01:16:09 +00007599 SmallVector<Constant*,4> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007600 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
Bill Wendling397ae212012-01-05 02:13:20 +00007601 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
Owen Andersoneed707b2009-07-24 23:12:02 +00007602 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7603 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007604 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007605 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007606
Chad Rosier01d426e2011-12-15 01:16:09 +00007607 SmallVector<Constant*,2> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007608 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007609 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Bill Wendling397ae212012-01-05 02:13:20 +00007610 CV1.push_back(
7611 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007612 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007613 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007614
Bill Wendling397ae212012-01-05 02:13:20 +00007615 // Load the 64-bit value into an XMM register.
7616 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7617 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007618 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007619 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007620 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007621 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7622 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7623 CLod0);
7624
Owen Anderson825b72b2009-08-11 20:47:22 +00007625 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007626 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007627 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007628 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007629 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007630 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007631
Craig Topperd0a31172012-01-10 06:37:29 +00007632 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007633 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7634 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7635 } else {
7636 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7637 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7638 S2F, 0x4E, DAG);
7639 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7640 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7641 Sub);
7642 }
7643
7644 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007645 DAG.getIntPtrConstant(0));
7646}
7647
Bill Wendling8b8a6362009-01-17 03:56:04 +00007648// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007649SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7650 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007651 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007652 // FP constant to bias correct the final result.
7653 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007654 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007655
7656 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007657 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007658 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007659
Eli Friedmanf3704762011-08-29 21:15:46 +00007660 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007661 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007662
Owen Anderson825b72b2009-08-11 20:47:22 +00007663 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007664 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007665 DAG.getIntPtrConstant(0));
7666
7667 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007668 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007669 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007670 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007671 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007672 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007673 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007674 MVT::v2f64, Bias)));
7675 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007676 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007677 DAG.getIntPtrConstant(0));
7678
7679 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007680 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007681
7682 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007683 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007684
Owen Anderson825b72b2009-08-11 20:47:22 +00007685 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007686 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007687 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007688 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007689 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007690 }
7691
7692 // Handle final rounding.
7693 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007694}
7695
Dan Gohmand858e902010-04-17 15:26:15 +00007696SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7697 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007698 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007699 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007700
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007701 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007702 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7703 // the optimization here.
7704 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007705 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007706
Owen Andersone50ed302009-08-10 22:56:29 +00007707 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007708 EVT DstVT = Op.getValueType();
7709 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007710 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007711 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007712 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007713 else if (Subtarget->is64Bit() &&
7714 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007715 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007716
7717 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007718 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007719 if (SrcVT == MVT::i32) {
7720 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7721 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7722 getPointerTy(), StackSlot, WordOff);
7723 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007724 StackSlot, MachinePointerInfo(),
7725 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007726 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007727 OffsetSlot, MachinePointerInfo(),
7728 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007729 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7730 return Fild;
7731 }
7732
7733 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7734 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007735 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007736 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007737 // For i64 source, we need to add the appropriate power of 2 if the input
7738 // was negative. This is the same as the optimization in
7739 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7740 // we must be careful to do the computation in x87 extended precision, not
7741 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007742 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7743 MachineMemOperand *MMO =
7744 DAG.getMachineFunction()
7745 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7746 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007747
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007748 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7749 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007750 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7751 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007752
7753 APInt FF(32, 0x5F800000ULL);
7754
7755 // Check whether the sign bit is set.
7756 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7757 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7758 ISD::SETLT);
7759
7760 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7761 SDValue FudgePtr = DAG.getConstantPool(
7762 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7763 getPointerTy());
7764
7765 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7766 SDValue Zero = DAG.getIntPtrConstant(0);
7767 SDValue Four = DAG.getIntPtrConstant(4);
7768 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7769 Zero, Four);
7770 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7771
7772 // Load the value out, extending it from f32 to f80.
7773 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007774 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007775 FudgePtr, MachinePointerInfo::getConstantPool(),
7776 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007777 // Extend everything to 80 bits to force it to be done on x87.
7778 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7779 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007780}
7781
Dan Gohman475871a2008-07-27 21:46:04 +00007782std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007783FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007784 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007785
Owen Andersone50ed302009-08-10 22:56:29 +00007786 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007787
7788 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007789 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7790 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007791 }
7792
Owen Anderson825b72b2009-08-11 20:47:22 +00007793 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7794 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007795 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007796
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007797 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007798 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007799 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007800 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007801 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007802 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007803 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007804 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007805
Evan Cheng87c89352007-10-15 20:11:21 +00007806 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7807 // stack slot.
7808 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007809 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007810 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007811 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007812
Michael J. Spencerec38de22010-10-10 22:04:20 +00007813
7814
Evan Cheng0db9fe62006-04-25 20:13:52 +00007815 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007816 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007817 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007818 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7819 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7820 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007821 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007822
Dan Gohman475871a2008-07-27 21:46:04 +00007823 SDValue Chain = DAG.getEntryNode();
7824 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007825 EVT TheVT = Op.getOperand(0).getValueType();
7826 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007827 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007828 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007829 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007830 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007831 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007832 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007833 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007834 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007835
Chris Lattner492a43e2010-09-22 01:28:21 +00007836 MachineMemOperand *MMO =
7837 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7838 MachineMemOperand::MOLoad, MemSize, MemSize);
7839 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7840 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007841 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007842 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007843 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7844 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007845
Chris Lattner07290932010-09-22 01:05:16 +00007846 MachineMemOperand *MMO =
7847 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7848 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007849
Evan Cheng0db9fe62006-04-25 20:13:52 +00007850 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007851 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007852 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7853 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007854
Chris Lattner27a6c732007-11-24 07:07:01 +00007855 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007856}
7857
Dan Gohmand858e902010-04-17 15:26:15 +00007858SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7859 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007860 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007861 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007862
Eli Friedman948e95a2009-05-23 09:59:16 +00007863 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007864 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007865 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7866 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007867
Chris Lattner27a6c732007-11-24 07:07:01 +00007868 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007869 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007870 FIST, StackSlot, MachinePointerInfo(),
7871 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007872}
7873
Dan Gohmand858e902010-04-17 15:26:15 +00007874SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7875 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007876 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7877 SDValue FIST = Vals.first, StackSlot = Vals.second;
7878 assert(FIST.getNode() && "Unexpected failure");
7879
7880 // Load the result.
7881 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007882 FIST, StackSlot, MachinePointerInfo(),
7883 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007884}
7885
Dan Gohmand858e902010-04-17 15:26:15 +00007886SDValue X86TargetLowering::LowerFABS(SDValue Op,
7887 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007888 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007889 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007890 EVT VT = Op.getValueType();
7891 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007892 if (VT.isVector())
7893 EltVT = VT.getVectorElementType();
Chad Rosier01d426e2011-12-15 01:16:09 +00007894 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007895 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007896 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007897 CV.assign(2, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007898 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007899 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007900 CV.assign(4, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007901 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007902 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007903 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007904 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007905 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007906 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007907 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007908}
7909
Dan Gohmand858e902010-04-17 15:26:15 +00007910SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007911 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007912 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007913 EVT VT = Op.getValueType();
7914 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007915 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7916 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007917 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007918 NumElts = VT.getVectorNumElements();
7919 }
7920 SmallVector<Constant*,8> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007921 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007922 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Chad Rosiera860b182011-12-15 01:02:25 +00007923 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007924 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007925 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Chad Rosiera860b182011-12-15 01:02:25 +00007926 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007927 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007928 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007929 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007930 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007931 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007932 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007933 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007934 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007935 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007936 DAG.getNode(ISD::XOR, dl, XORVT,
7937 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007938 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007939 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007940 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007941 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007942 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007943}
7944
Dan Gohmand858e902010-04-17 15:26:15 +00007945SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007946 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007947 SDValue Op0 = Op.getOperand(0);
7948 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007949 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007950 EVT VT = Op.getValueType();
7951 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007952
7953 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007954 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007955 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007956 SrcVT = VT;
7957 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007958 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007959 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007960 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007961 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007962 }
7963
7964 // At this point the operands and the result should have the same
7965 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007966
Evan Cheng68c47cb2007-01-05 07:55:56 +00007967 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007968 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007969 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007970 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7971 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007972 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007973 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7974 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7975 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7976 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007977 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007978 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007979 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007980 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007981 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007982 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007983 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007984
7985 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007986 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007987 // Op0 is MVT::f32, Op1 is MVT::f64.
7988 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7989 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7990 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007991 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007992 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007993 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007994 }
7995
Evan Cheng73d6cf12007-01-05 21:37:56 +00007996 // Clear first operand sign bit.
7997 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007998 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007999 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8000 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008001 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008002 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8003 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8004 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8005 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008006 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008007 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008008 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008009 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008010 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008011 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008012 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008013
8014 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008015 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008016}
8017
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008018SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8019 SDValue N0 = Op.getOperand(0);
8020 DebugLoc dl = Op.getDebugLoc();
8021 EVT VT = Op.getValueType();
8022
8023 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8024 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8025 DAG.getConstant(1, VT));
8026 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8027}
8028
Dan Gohman076aee32009-03-04 19:44:21 +00008029/// Emit nodes that will be selected as "test Op0,Op0", or something
8030/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008031SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008032 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008033 DebugLoc dl = Op.getDebugLoc();
8034
Dan Gohman31125812009-03-07 01:58:32 +00008035 // CF and OF aren't always set the way we want. Determine which
8036 // of these we need.
8037 bool NeedCF = false;
8038 bool NeedOF = false;
8039 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008040 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008041 case X86::COND_A: case X86::COND_AE:
8042 case X86::COND_B: case X86::COND_BE:
8043 NeedCF = true;
8044 break;
8045 case X86::COND_G: case X86::COND_GE:
8046 case X86::COND_L: case X86::COND_LE:
8047 case X86::COND_O: case X86::COND_NO:
8048 NeedOF = true;
8049 break;
Dan Gohman31125812009-03-07 01:58:32 +00008050 }
8051
Dan Gohman076aee32009-03-04 19:44:21 +00008052 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008053 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8054 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008055 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8056 // Emit a CMP with 0, which is the TEST pattern.
8057 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8058 DAG.getConstant(0, Op.getValueType()));
8059
8060 unsigned Opcode = 0;
8061 unsigned NumOperands = 0;
8062 switch (Op.getNode()->getOpcode()) {
8063 case ISD::ADD:
8064 // Due to an isel shortcoming, be conservative if this add is likely to be
8065 // selected as part of a load-modify-store instruction. When the root node
8066 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8067 // uses of other nodes in the match, such as the ADD in this case. This
8068 // leads to the ADD being left around and reselected, with the result being
8069 // two adds in the output. Alas, even if none our users are stores, that
8070 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8071 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8072 // climbing the DAG back to the root, and it doesn't seem to be worth the
8073 // effort.
8074 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008075 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8076 if (UI->getOpcode() != ISD::CopyToReg &&
8077 UI->getOpcode() != ISD::SETCC &&
8078 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008079 goto default_case;
8080
8081 if (ConstantSDNode *C =
8082 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8083 // An add of one will be selected as an INC.
8084 if (C->getAPIntValue() == 1) {
8085 Opcode = X86ISD::INC;
8086 NumOperands = 1;
8087 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008088 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008089
8090 // An add of negative one (subtract of one) will be selected as a DEC.
8091 if (C->getAPIntValue().isAllOnesValue()) {
8092 Opcode = X86ISD::DEC;
8093 NumOperands = 1;
8094 break;
8095 }
Dan Gohman076aee32009-03-04 19:44:21 +00008096 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008097
8098 // Otherwise use a regular EFLAGS-setting add.
8099 Opcode = X86ISD::ADD;
8100 NumOperands = 2;
8101 break;
8102 case ISD::AND: {
8103 // If the primary and result isn't used, don't bother using X86ISD::AND,
8104 // because a TEST instruction will be better.
8105 bool NonFlagUse = false;
8106 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8107 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8108 SDNode *User = *UI;
8109 unsigned UOpNo = UI.getOperandNo();
8110 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8111 // Look pass truncate.
8112 UOpNo = User->use_begin().getOperandNo();
8113 User = *User->use_begin();
8114 }
8115
8116 if (User->getOpcode() != ISD::BRCOND &&
8117 User->getOpcode() != ISD::SETCC &&
8118 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8119 NonFlagUse = true;
8120 break;
8121 }
Dan Gohman076aee32009-03-04 19:44:21 +00008122 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008123
8124 if (!NonFlagUse)
8125 break;
8126 }
8127 // FALL THROUGH
8128 case ISD::SUB:
8129 case ISD::OR:
8130 case ISD::XOR:
8131 // Due to the ISEL shortcoming noted above, be conservative if this op is
8132 // likely to be selected as part of a load-modify-store instruction.
8133 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8134 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8135 if (UI->getOpcode() == ISD::STORE)
8136 goto default_case;
8137
8138 // Otherwise use a regular EFLAGS-setting instruction.
8139 switch (Op.getNode()->getOpcode()) {
8140 default: llvm_unreachable("unexpected operator!");
8141 case ISD::SUB: Opcode = X86ISD::SUB; break;
8142 case ISD::OR: Opcode = X86ISD::OR; break;
8143 case ISD::XOR: Opcode = X86ISD::XOR; break;
8144 case ISD::AND: Opcode = X86ISD::AND; break;
8145 }
8146
8147 NumOperands = 2;
8148 break;
8149 case X86ISD::ADD:
8150 case X86ISD::SUB:
8151 case X86ISD::INC:
8152 case X86ISD::DEC:
8153 case X86ISD::OR:
8154 case X86ISD::XOR:
8155 case X86ISD::AND:
8156 return SDValue(Op.getNode(), 1);
8157 default:
8158 default_case:
8159 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008160 }
8161
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008162 if (Opcode == 0)
8163 // Emit a CMP with 0, which is the TEST pattern.
8164 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8165 DAG.getConstant(0, Op.getValueType()));
8166
8167 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8168 SmallVector<SDValue, 4> Ops;
8169 for (unsigned i = 0; i != NumOperands; ++i)
8170 Ops.push_back(Op.getOperand(i));
8171
8172 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8173 DAG.ReplaceAllUsesWith(Op, New);
8174 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008175}
8176
8177/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8178/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008179SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008180 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008181 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8182 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008183 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008184
8185 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008186 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008187}
8188
Evan Chengd40d03e2010-01-06 19:38:29 +00008189/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8190/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008191SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8192 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008193 SDValue Op0 = And.getOperand(0);
8194 SDValue Op1 = And.getOperand(1);
8195 if (Op0.getOpcode() == ISD::TRUNCATE)
8196 Op0 = Op0.getOperand(0);
8197 if (Op1.getOpcode() == ISD::TRUNCATE)
8198 Op1 = Op1.getOperand(0);
8199
Evan Chengd40d03e2010-01-06 19:38:29 +00008200 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008201 if (Op1.getOpcode() == ISD::SHL)
8202 std::swap(Op0, Op1);
8203 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008204 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8205 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008206 // If we looked past a truncate, check that it's only truncating away
8207 // known zeros.
8208 unsigned BitWidth = Op0.getValueSizeInBits();
8209 unsigned AndBitWidth = And.getValueSizeInBits();
8210 if (BitWidth > AndBitWidth) {
8211 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8212 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8213 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8214 return SDValue();
8215 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008216 LHS = Op1;
8217 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008218 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008219 } else if (Op1.getOpcode() == ISD::Constant) {
8220 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008221 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008222 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008223
8224 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008225 LHS = AndLHS.getOperand(0);
8226 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008227 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008228
8229 // Use BT if the immediate can't be encoded in a TEST instruction.
8230 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8231 LHS = AndLHS;
8232 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8233 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008234 }
Evan Cheng0488db92007-09-25 01:57:46 +00008235
Evan Chengd40d03e2010-01-06 19:38:29 +00008236 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008237 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008238 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008239 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008240 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008241 // Also promote i16 to i32 for performance / code size reason.
8242 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008243 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008244 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008245
Evan Chengd40d03e2010-01-06 19:38:29 +00008246 // If the operand types disagree, extend the shift amount to match. Since
8247 // BT ignores high bits (like shifts) we can use anyextend.
8248 if (LHS.getValueType() != RHS.getValueType())
8249 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008250
Evan Chengd40d03e2010-01-06 19:38:29 +00008251 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8252 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8253 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8254 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008255 }
8256
Evan Cheng54de3ea2010-01-05 06:52:31 +00008257 return SDValue();
8258}
8259
Dan Gohmand858e902010-04-17 15:26:15 +00008260SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008261
8262 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8263
Evan Cheng54de3ea2010-01-05 06:52:31 +00008264 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8265 SDValue Op0 = Op.getOperand(0);
8266 SDValue Op1 = Op.getOperand(1);
8267 DebugLoc dl = Op.getDebugLoc();
8268 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8269
8270 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008271 // Lower (X & (1 << N)) == 0 to BT(X, N).
8272 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8273 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008274 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008275 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008276 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008277 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8278 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8279 if (NewSetCC.getNode())
8280 return NewSetCC;
8281 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008282
Chris Lattner481eebc2010-12-19 21:23:48 +00008283 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8284 // these.
8285 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008286 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008287 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8288 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008289
Chris Lattner481eebc2010-12-19 21:23:48 +00008290 // If the input is a setcc, then reuse the input setcc or use a new one with
8291 // the inverted condition.
8292 if (Op0.getOpcode() == X86ISD::SETCC) {
8293 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8294 bool Invert = (CC == ISD::SETNE) ^
8295 cast<ConstantSDNode>(Op1)->isNullValue();
8296 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008297
Evan Cheng2c755ba2010-02-27 07:36:59 +00008298 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008299 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8300 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8301 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008302 }
8303
Evan Chenge5b51ac2010-04-17 06:13:15 +00008304 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008305 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008306 if (X86CC == X86::COND_INVALID)
8307 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008308
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008309 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008310 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008311 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008312}
8313
Craig Topper89af15e2011-09-18 08:03:58 +00008314// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008315// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008316static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008317 EVT VT = Op.getValueType();
8318
Duncan Sands28b77e92011-09-06 19:07:46 +00008319 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008320 "Unsupported value type for operation");
8321
8322 int NumElems = VT.getVectorNumElements();
8323 DebugLoc dl = Op.getDebugLoc();
8324 SDValue CC = Op.getOperand(2);
8325 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8326 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8327
8328 // Extract the LHS vectors
8329 SDValue LHS = Op.getOperand(0);
8330 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8331 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8332
8333 // Extract the RHS vectors
8334 SDValue RHS = Op.getOperand(1);
8335 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8336 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8337
8338 // Issue the operation on the smaller types and concatenate the result back
8339 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8340 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8341 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8342 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8343 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8344}
8345
8346
Dan Gohmand858e902010-04-17 15:26:15 +00008347SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008348 SDValue Cond;
8349 SDValue Op0 = Op.getOperand(0);
8350 SDValue Op1 = Op.getOperand(1);
8351 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008352 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008353 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8354 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008355 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008356
8357 if (isFP) {
8358 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008359 EVT EltVT = Op0.getValueType().getVectorElementType();
8360 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8361
8362 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008363 bool Swap = false;
8364
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008365 // SSE Condition code mapping:
8366 // 0 - EQ
8367 // 1 - LT
8368 // 2 - LE
8369 // 3 - UNORD
8370 // 4 - NEQ
8371 // 5 - NLT
8372 // 6 - NLE
8373 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008374 switch (SetCCOpcode) {
8375 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008376 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008377 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008378 case ISD::SETOGT:
8379 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008380 case ISD::SETLT:
8381 case ISD::SETOLT: SSECC = 1; break;
8382 case ISD::SETOGE:
8383 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008384 case ISD::SETLE:
8385 case ISD::SETOLE: SSECC = 2; break;
8386 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008387 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008388 case ISD::SETNE: SSECC = 4; break;
8389 case ISD::SETULE: Swap = true;
8390 case ISD::SETUGE: SSECC = 5; break;
8391 case ISD::SETULT: Swap = true;
8392 case ISD::SETUGT: SSECC = 6; break;
8393 case ISD::SETO: SSECC = 7; break;
8394 }
8395 if (Swap)
8396 std::swap(Op0, Op1);
8397
Nate Begemanfb8ead02008-07-25 19:05:58 +00008398 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008399 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008400 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008401 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008402 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8403 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008404 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008405 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008406 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008407 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8408 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008409 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008410 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008411 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008412 }
8413 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008414 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008415 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008416
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008417 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008418 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008419 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008420
Nate Begeman30a0de92008-07-17 16:51:19 +00008421 // We are handling one of the integer comparisons here. Since SSE only has
8422 // GT and EQ comparisons for integer, swapping operands and multiple
8423 // operations may be required for some comparisons.
8424 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8425 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008426
Craig Topper0a150352011-11-09 08:06:13 +00008427 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008428 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008429 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8430 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8431 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8432 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008433 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008434
Nate Begeman30a0de92008-07-17 16:51:19 +00008435 switch (SetCCOpcode) {
8436 default: break;
8437 case ISD::SETNE: Invert = true;
8438 case ISD::SETEQ: Opc = EQOpc; break;
8439 case ISD::SETLT: Swap = true;
8440 case ISD::SETGT: Opc = GTOpc; break;
8441 case ISD::SETGE: Swap = true;
8442 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8443 case ISD::SETULT: Swap = true;
8444 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8445 case ISD::SETUGE: Swap = true;
8446 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8447 }
8448 if (Swap)
8449 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008450
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008451 // Check that the operation in question is available (most are plain SSE2,
8452 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topperd0a31172012-01-10 06:37:29 +00008453 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008454 return SDValue();
Craig Topperd0a31172012-01-10 06:37:29 +00008455 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008456 return SDValue();
8457
Nate Begeman30a0de92008-07-17 16:51:19 +00008458 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8459 // bits of the inputs before performing those operations.
8460 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008461 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008462 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8463 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008464 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008465 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8466 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008467 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8468 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008469 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008470
Dale Johannesenace16102009-02-03 19:33:06 +00008471 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008472
8473 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008474 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008475 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008476
Nate Begeman30a0de92008-07-17 16:51:19 +00008477 return Result;
8478}
Evan Cheng0488db92007-09-25 01:57:46 +00008479
Evan Cheng370e5342008-12-03 08:38:43 +00008480// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008481static bool isX86LogicalCmp(SDValue Op) {
8482 unsigned Opc = Op.getNode()->getOpcode();
8483 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8484 return true;
8485 if (Op.getResNo() == 1 &&
8486 (Opc == X86ISD::ADD ||
8487 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008488 Opc == X86ISD::ADC ||
8489 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008490 Opc == X86ISD::SMUL ||
8491 Opc == X86ISD::UMUL ||
8492 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008493 Opc == X86ISD::DEC ||
8494 Opc == X86ISD::OR ||
8495 Opc == X86ISD::XOR ||
8496 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008497 return true;
8498
Chris Lattner9637d5b2010-12-05 07:49:54 +00008499 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8500 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008501
Dan Gohman076aee32009-03-04 19:44:21 +00008502 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008503}
8504
Chris Lattnera2b56002010-12-05 01:23:24 +00008505static bool isZero(SDValue V) {
8506 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8507 return C && C->isNullValue();
8508}
8509
Chris Lattner96908b12010-12-05 02:00:51 +00008510static bool isAllOnes(SDValue V) {
8511 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8512 return C && C->isAllOnesValue();
8513}
8514
Dan Gohmand858e902010-04-17 15:26:15 +00008515SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008516 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008517 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008518 SDValue Op1 = Op.getOperand(1);
8519 SDValue Op2 = Op.getOperand(2);
8520 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008521 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008522
Dan Gohman1a492952009-10-20 16:22:37 +00008523 if (Cond.getOpcode() == ISD::SETCC) {
8524 SDValue NewCond = LowerSETCC(Cond, DAG);
8525 if (NewCond.getNode())
8526 Cond = NewCond;
8527 }
Evan Cheng734503b2006-09-11 02:19:56 +00008528
Chris Lattnera2b56002010-12-05 01:23:24 +00008529 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008530 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008531 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008532 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008533 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008534 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8535 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008536 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008537
Chris Lattnera2b56002010-12-05 01:23:24 +00008538 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008539
8540 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008541 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8542 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008543
8544 SDValue CmpOp0 = Cmp.getOperand(0);
8545 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8546 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008547
Chris Lattner96908b12010-12-05 02:00:51 +00008548 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008549 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8550 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008551
Chris Lattner96908b12010-12-05 02:00:51 +00008552 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8553 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008554
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008555 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008556 if (N2C == 0 || !N2C->isNullValue())
8557 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8558 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008559 }
8560 }
8561
Chris Lattnera2b56002010-12-05 01:23:24 +00008562 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008563 if (Cond.getOpcode() == ISD::AND &&
8564 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8565 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008566 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008567 Cond = Cond.getOperand(0);
8568 }
8569
Evan Cheng3f41d662007-10-08 22:16:29 +00008570 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8571 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008572 unsigned CondOpcode = Cond.getOpcode();
8573 if (CondOpcode == X86ISD::SETCC ||
8574 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008575 CC = Cond.getOperand(0);
8576
Dan Gohman475871a2008-07-27 21:46:04 +00008577 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008578 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008579 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008580
Evan Cheng3f41d662007-10-08 22:16:29 +00008581 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008582 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008583 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008584 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008585
Chris Lattnerd1980a52009-03-12 06:52:53 +00008586 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8587 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008588 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008589 addTest = false;
8590 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008591 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8592 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8593 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8594 Cond.getOperand(0).getValueType() != MVT::i8)) {
8595 SDValue LHS = Cond.getOperand(0);
8596 SDValue RHS = Cond.getOperand(1);
8597 unsigned X86Opcode;
8598 unsigned X86Cond;
8599 SDVTList VTs;
8600 switch (CondOpcode) {
8601 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8602 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8603 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8604 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8605 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8606 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8607 default: llvm_unreachable("unexpected overflowing operator");
8608 }
8609 if (CondOpcode == ISD::UMULO)
8610 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8611 MVT::i32);
8612 else
8613 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8614
8615 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8616
8617 if (CondOpcode == ISD::UMULO)
8618 Cond = X86Op.getValue(2);
8619 else
8620 Cond = X86Op.getValue(1);
8621
8622 CC = DAG.getConstant(X86Cond, MVT::i8);
8623 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008624 }
8625
8626 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008627 // Look pass the truncate.
8628 if (Cond.getOpcode() == ISD::TRUNCATE)
8629 Cond = Cond.getOperand(0);
8630
8631 // We know the result of AND is compared against zero. Try to match
8632 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008633 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008634 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008635 if (NewSetCC.getNode()) {
8636 CC = NewSetCC.getOperand(0);
8637 Cond = NewSetCC.getOperand(1);
8638 addTest = false;
8639 }
8640 }
8641 }
8642
8643 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008644 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008645 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008646 }
8647
Benjamin Kramere915ff32010-12-22 23:09:28 +00008648 // a < b ? -1 : 0 -> RES = ~setcc_carry
8649 // a < b ? 0 : -1 -> RES = setcc_carry
8650 // a >= b ? -1 : 0 -> RES = setcc_carry
8651 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8652 if (Cond.getOpcode() == X86ISD::CMP) {
8653 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8654
8655 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8656 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8657 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8658 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8659 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8660 return DAG.getNOT(DL, Res, Res.getValueType());
8661 return Res;
8662 }
8663 }
8664
Evan Cheng0488db92007-09-25 01:57:46 +00008665 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8666 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008667 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008668 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008669 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008670}
8671
Evan Cheng370e5342008-12-03 08:38:43 +00008672// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8673// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8674// from the AND / OR.
8675static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8676 Opc = Op.getOpcode();
8677 if (Opc != ISD::OR && Opc != ISD::AND)
8678 return false;
8679 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8680 Op.getOperand(0).hasOneUse() &&
8681 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8682 Op.getOperand(1).hasOneUse());
8683}
8684
Evan Cheng961d6d42009-02-02 08:19:07 +00008685// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8686// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008687static bool isXor1OfSetCC(SDValue Op) {
8688 if (Op.getOpcode() != ISD::XOR)
8689 return false;
8690 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8691 if (N1C && N1C->getAPIntValue() == 1) {
8692 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8693 Op.getOperand(0).hasOneUse();
8694 }
8695 return false;
8696}
8697
Dan Gohmand858e902010-04-17 15:26:15 +00008698SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008699 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008700 SDValue Chain = Op.getOperand(0);
8701 SDValue Cond = Op.getOperand(1);
8702 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008703 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008704 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008705 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008706
Dan Gohman1a492952009-10-20 16:22:37 +00008707 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008708 // Check for setcc([su]{add,sub,mul}o == 0).
8709 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8710 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8711 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8712 Cond.getOperand(0).getResNo() == 1 &&
8713 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8714 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8715 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8716 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8717 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8718 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8719 Inverted = true;
8720 Cond = Cond.getOperand(0);
8721 } else {
8722 SDValue NewCond = LowerSETCC(Cond, DAG);
8723 if (NewCond.getNode())
8724 Cond = NewCond;
8725 }
Dan Gohman1a492952009-10-20 16:22:37 +00008726 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008727#if 0
8728 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008729 else if (Cond.getOpcode() == X86ISD::ADD ||
8730 Cond.getOpcode() == X86ISD::SUB ||
8731 Cond.getOpcode() == X86ISD::SMUL ||
8732 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008733 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008734#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008735
Evan Chengad9c0a32009-12-15 00:53:42 +00008736 // Look pass (and (setcc_carry (cmp ...)), 1).
8737 if (Cond.getOpcode() == ISD::AND &&
8738 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8739 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008740 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008741 Cond = Cond.getOperand(0);
8742 }
8743
Evan Cheng3f41d662007-10-08 22:16:29 +00008744 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8745 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008746 unsigned CondOpcode = Cond.getOpcode();
8747 if (CondOpcode == X86ISD::SETCC ||
8748 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008749 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008750
Dan Gohman475871a2008-07-27 21:46:04 +00008751 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008752 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008753 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008754 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008755 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008756 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008757 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008758 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008759 default: break;
8760 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008761 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008762 // These can only come from an arithmetic instruction with overflow,
8763 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008764 Cond = Cond.getNode()->getOperand(1);
8765 addTest = false;
8766 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008767 }
Evan Cheng0488db92007-09-25 01:57:46 +00008768 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008769 }
8770 CondOpcode = Cond.getOpcode();
8771 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8772 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8773 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8774 Cond.getOperand(0).getValueType() != MVT::i8)) {
8775 SDValue LHS = Cond.getOperand(0);
8776 SDValue RHS = Cond.getOperand(1);
8777 unsigned X86Opcode;
8778 unsigned X86Cond;
8779 SDVTList VTs;
8780 switch (CondOpcode) {
8781 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8782 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8783 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8784 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8785 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8786 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8787 default: llvm_unreachable("unexpected overflowing operator");
8788 }
8789 if (Inverted)
8790 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8791 if (CondOpcode == ISD::UMULO)
8792 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8793 MVT::i32);
8794 else
8795 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8796
8797 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8798
8799 if (CondOpcode == ISD::UMULO)
8800 Cond = X86Op.getValue(2);
8801 else
8802 Cond = X86Op.getValue(1);
8803
8804 CC = DAG.getConstant(X86Cond, MVT::i8);
8805 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008806 } else {
8807 unsigned CondOpc;
8808 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8809 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008810 if (CondOpc == ISD::OR) {
8811 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8812 // two branches instead of an explicit OR instruction with a
8813 // separate test.
8814 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008815 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008816 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008817 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008818 Chain, Dest, CC, Cmp);
8819 CC = Cond.getOperand(1).getOperand(0);
8820 Cond = Cmp;
8821 addTest = false;
8822 }
8823 } else { // ISD::AND
8824 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8825 // two branches instead of an explicit AND instruction with a
8826 // separate test. However, we only do this if this block doesn't
8827 // have a fall-through edge, because this requires an explicit
8828 // jmp when the condition is false.
8829 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008830 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008831 Op.getNode()->hasOneUse()) {
8832 X86::CondCode CCode =
8833 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8834 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008835 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008836 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008837 // Look for an unconditional branch following this conditional branch.
8838 // We need this because we need to reverse the successors in order
8839 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008840 if (User->getOpcode() == ISD::BR) {
8841 SDValue FalseBB = User->getOperand(1);
8842 SDNode *NewBR =
8843 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008844 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008845 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008846 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008847
Dale Johannesene4d209d2009-02-03 20:21:25 +00008848 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008849 Chain, Dest, CC, Cmp);
8850 X86::CondCode CCode =
8851 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8852 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008853 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008854 Cond = Cmp;
8855 addTest = false;
8856 }
8857 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008858 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008859 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8860 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8861 // It should be transformed during dag combiner except when the condition
8862 // is set by a arithmetics with overflow node.
8863 X86::CondCode CCode =
8864 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8865 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008866 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008867 Cond = Cond.getOperand(0).getOperand(1);
8868 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008869 } else if (Cond.getOpcode() == ISD::SETCC &&
8870 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8871 // For FCMP_OEQ, we can emit
8872 // two branches instead of an explicit AND instruction with a
8873 // separate test. However, we only do this if this block doesn't
8874 // have a fall-through edge, because this requires an explicit
8875 // jmp when the condition is false.
8876 if (Op.getNode()->hasOneUse()) {
8877 SDNode *User = *Op.getNode()->use_begin();
8878 // Look for an unconditional branch following this conditional branch.
8879 // We need this because we need to reverse the successors in order
8880 // to implement FCMP_OEQ.
8881 if (User->getOpcode() == ISD::BR) {
8882 SDValue FalseBB = User->getOperand(1);
8883 SDNode *NewBR =
8884 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8885 assert(NewBR == User);
8886 (void)NewBR;
8887 Dest = FalseBB;
8888
8889 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8890 Cond.getOperand(0), Cond.getOperand(1));
8891 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8892 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8893 Chain, Dest, CC, Cmp);
8894 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8895 Cond = Cmp;
8896 addTest = false;
8897 }
8898 }
8899 } else if (Cond.getOpcode() == ISD::SETCC &&
8900 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8901 // For FCMP_UNE, we can emit
8902 // two branches instead of an explicit AND instruction with a
8903 // separate test. However, we only do this if this block doesn't
8904 // have a fall-through edge, because this requires an explicit
8905 // jmp when the condition is false.
8906 if (Op.getNode()->hasOneUse()) {
8907 SDNode *User = *Op.getNode()->use_begin();
8908 // Look for an unconditional branch following this conditional branch.
8909 // We need this because we need to reverse the successors in order
8910 // to implement FCMP_UNE.
8911 if (User->getOpcode() == ISD::BR) {
8912 SDValue FalseBB = User->getOperand(1);
8913 SDNode *NewBR =
8914 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8915 assert(NewBR == User);
8916 (void)NewBR;
8917
8918 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8919 Cond.getOperand(0), Cond.getOperand(1));
8920 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8921 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8922 Chain, Dest, CC, Cmp);
8923 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8924 Cond = Cmp;
8925 addTest = false;
8926 Dest = FalseBB;
8927 }
8928 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008929 }
Evan Cheng0488db92007-09-25 01:57:46 +00008930 }
8931
8932 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008933 // Look pass the truncate.
8934 if (Cond.getOpcode() == ISD::TRUNCATE)
8935 Cond = Cond.getOperand(0);
8936
8937 // We know the result of AND is compared against zero. Try to match
8938 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008939 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008940 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8941 if (NewSetCC.getNode()) {
8942 CC = NewSetCC.getOperand(0);
8943 Cond = NewSetCC.getOperand(1);
8944 addTest = false;
8945 }
8946 }
8947 }
8948
8949 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008950 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008951 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008952 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008953 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008954 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008955}
8956
Anton Korobeynikove060b532007-04-17 19:34:00 +00008957
8958// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8959// Calls to _alloca is needed to probe the stack when allocating more than 4k
8960// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8961// that the guard pages used by the OS virtual memory manager are allocated in
8962// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008963SDValue
8964X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008965 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008966 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008967 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008968 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008969 "are being used");
8970 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008971 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008972
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008973 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008974 SDValue Chain = Op.getOperand(0);
8975 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008976 // FIXME: Ensure alignment here
8977
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008978 bool Is64Bit = Subtarget->is64Bit();
8979 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008980
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008981 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008982 MachineFunction &MF = DAG.getMachineFunction();
8983 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008984
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008985 if (Is64Bit) {
8986 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008987 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008988 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008989
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008990 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8991 I != E; I++)
8992 if (I->hasNestAttr())
8993 report_fatal_error("Cannot use segmented stacks with functions that "
8994 "have nested arguments.");
8995 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008996
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008997 const TargetRegisterClass *AddrRegClass =
8998 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8999 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9000 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9001 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9002 DAG.getRegister(Vreg, SPTy));
9003 SDValue Ops1[2] = { Value, Chain };
9004 return DAG.getMergeValues(Ops1, 2, dl);
9005 } else {
9006 SDValue Flag;
9007 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009008
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009009 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9010 Flag = Chain.getValue(1);
9011 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009012
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009013 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9014 Flag = Chain.getValue(1);
9015
9016 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9017
9018 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9019 return DAG.getMergeValues(Ops1, 2, dl);
9020 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009021}
9022
Dan Gohmand858e902010-04-17 15:26:15 +00009023SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009024 MachineFunction &MF = DAG.getMachineFunction();
9025 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9026
Dan Gohman69de1932008-02-06 22:27:42 +00009027 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009028 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009029
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009030 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009031 // vastart just stores the address of the VarArgsFrameIndex slot into the
9032 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009033 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9034 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009035 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9036 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009037 }
9038
9039 // __va_list_tag:
9040 // gp_offset (0 - 6 * 8)
9041 // fp_offset (48 - 48 + 8 * 16)
9042 // overflow_arg_area (point to parameters coming in memory).
9043 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009044 SmallVector<SDValue, 8> MemOps;
9045 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009046 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009047 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009048 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9049 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009050 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009051 MemOps.push_back(Store);
9052
9053 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009054 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009055 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009056 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009057 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9058 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009059 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009060 MemOps.push_back(Store);
9061
9062 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009063 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009064 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009065 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9066 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009067 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9068 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009069 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009070 MemOps.push_back(Store);
9071
9072 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009073 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009074 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009075 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9076 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009077 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9078 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009079 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009080 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009081 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009082}
9083
Dan Gohmand858e902010-04-17 15:26:15 +00009084SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009085 assert(Subtarget->is64Bit() &&
9086 "LowerVAARG only handles 64-bit va_arg!");
9087 assert((Subtarget->isTargetLinux() ||
9088 Subtarget->isTargetDarwin()) &&
9089 "Unhandled target in LowerVAARG");
9090 assert(Op.getNode()->getNumOperands() == 4);
9091 SDValue Chain = Op.getOperand(0);
9092 SDValue SrcPtr = Op.getOperand(1);
9093 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9094 unsigned Align = Op.getConstantOperandVal(3);
9095 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009096
Dan Gohman320afb82010-10-12 18:00:49 +00009097 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009098 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009099 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9100 uint8_t ArgMode;
9101
9102 // Decide which area this value should be read from.
9103 // TODO: Implement the AMD64 ABI in its entirety. This simple
9104 // selection mechanism works only for the basic types.
9105 if (ArgVT == MVT::f80) {
9106 llvm_unreachable("va_arg for f80 not yet implemented");
9107 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9108 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9109 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9110 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9111 } else {
9112 llvm_unreachable("Unhandled argument type in LowerVAARG");
9113 }
9114
9115 if (ArgMode == 2) {
9116 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009117 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009118 !(DAG.getMachineFunction()
9119 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009120 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009121 }
9122
9123 // Insert VAARG_64 node into the DAG
9124 // VAARG_64 returns two values: Variable Argument Address, Chain
9125 SmallVector<SDValue, 11> InstOps;
9126 InstOps.push_back(Chain);
9127 InstOps.push_back(SrcPtr);
9128 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9129 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9130 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9131 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9132 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9133 VTs, &InstOps[0], InstOps.size(),
9134 MVT::i64,
9135 MachinePointerInfo(SV),
9136 /*Align=*/0,
9137 /*Volatile=*/false,
9138 /*ReadMem=*/true,
9139 /*WriteMem=*/true);
9140 Chain = VAARG.getValue(1);
9141
9142 // Load the next argument and return it
9143 return DAG.getLoad(ArgVT, dl,
9144 Chain,
9145 VAARG,
9146 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009147 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009148}
9149
Dan Gohmand858e902010-04-17 15:26:15 +00009150SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009151 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009152 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009153 SDValue Chain = Op.getOperand(0);
9154 SDValue DstPtr = Op.getOperand(1);
9155 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009156 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9157 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009158 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009159
Chris Lattnere72f2022010-09-21 05:40:29 +00009160 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009161 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009162 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009163 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009164}
9165
Dan Gohman475871a2008-07-27 21:46:04 +00009166SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009167X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009168 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009169 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009170 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009171 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009172 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009173 case Intrinsic::x86_sse_comieq_ss:
9174 case Intrinsic::x86_sse_comilt_ss:
9175 case Intrinsic::x86_sse_comile_ss:
9176 case Intrinsic::x86_sse_comigt_ss:
9177 case Intrinsic::x86_sse_comige_ss:
9178 case Intrinsic::x86_sse_comineq_ss:
9179 case Intrinsic::x86_sse_ucomieq_ss:
9180 case Intrinsic::x86_sse_ucomilt_ss:
9181 case Intrinsic::x86_sse_ucomile_ss:
9182 case Intrinsic::x86_sse_ucomigt_ss:
9183 case Intrinsic::x86_sse_ucomige_ss:
9184 case Intrinsic::x86_sse_ucomineq_ss:
9185 case Intrinsic::x86_sse2_comieq_sd:
9186 case Intrinsic::x86_sse2_comilt_sd:
9187 case Intrinsic::x86_sse2_comile_sd:
9188 case Intrinsic::x86_sse2_comigt_sd:
9189 case Intrinsic::x86_sse2_comige_sd:
9190 case Intrinsic::x86_sse2_comineq_sd:
9191 case Intrinsic::x86_sse2_ucomieq_sd:
9192 case Intrinsic::x86_sse2_ucomilt_sd:
9193 case Intrinsic::x86_sse2_ucomile_sd:
9194 case Intrinsic::x86_sse2_ucomigt_sd:
9195 case Intrinsic::x86_sse2_ucomige_sd:
9196 case Intrinsic::x86_sse2_ucomineq_sd: {
9197 unsigned Opc = 0;
9198 ISD::CondCode CC = ISD::SETCC_INVALID;
9199 switch (IntNo) {
9200 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009201 case Intrinsic::x86_sse_comieq_ss:
9202 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009203 Opc = X86ISD::COMI;
9204 CC = ISD::SETEQ;
9205 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009206 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009207 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009208 Opc = X86ISD::COMI;
9209 CC = ISD::SETLT;
9210 break;
9211 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009212 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009213 Opc = X86ISD::COMI;
9214 CC = ISD::SETLE;
9215 break;
9216 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009217 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009218 Opc = X86ISD::COMI;
9219 CC = ISD::SETGT;
9220 break;
9221 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009222 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009223 Opc = X86ISD::COMI;
9224 CC = ISD::SETGE;
9225 break;
9226 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009227 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009228 Opc = X86ISD::COMI;
9229 CC = ISD::SETNE;
9230 break;
9231 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009232 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009233 Opc = X86ISD::UCOMI;
9234 CC = ISD::SETEQ;
9235 break;
9236 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009237 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009238 Opc = X86ISD::UCOMI;
9239 CC = ISD::SETLT;
9240 break;
9241 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009242 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009243 Opc = X86ISD::UCOMI;
9244 CC = ISD::SETLE;
9245 break;
9246 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009247 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009248 Opc = X86ISD::UCOMI;
9249 CC = ISD::SETGT;
9250 break;
9251 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009252 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009253 Opc = X86ISD::UCOMI;
9254 CC = ISD::SETGE;
9255 break;
9256 case Intrinsic::x86_sse_ucomineq_ss:
9257 case Intrinsic::x86_sse2_ucomineq_sd:
9258 Opc = X86ISD::UCOMI;
9259 CC = ISD::SETNE;
9260 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009261 }
Evan Cheng734503b2006-09-11 02:19:56 +00009262
Dan Gohman475871a2008-07-27 21:46:04 +00009263 SDValue LHS = Op.getOperand(1);
9264 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009265 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009266 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009267 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9268 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9269 DAG.getConstant(X86CC, MVT::i8), Cond);
9270 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009271 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009272 // Arithmetic intrinsics.
9273 case Intrinsic::x86_sse3_hadd_ps:
9274 case Intrinsic::x86_sse3_hadd_pd:
9275 case Intrinsic::x86_avx_hadd_ps_256:
9276 case Intrinsic::x86_avx_hadd_pd_256:
9277 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9278 Op.getOperand(1), Op.getOperand(2));
9279 case Intrinsic::x86_sse3_hsub_ps:
9280 case Intrinsic::x86_sse3_hsub_pd:
9281 case Intrinsic::x86_avx_hsub_ps_256:
9282 case Intrinsic::x86_avx_hsub_pd_256:
9283 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9284 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009285 case Intrinsic::x86_avx2_psllv_d:
9286 case Intrinsic::x86_avx2_psllv_q:
9287 case Intrinsic::x86_avx2_psllv_d_256:
9288 case Intrinsic::x86_avx2_psllv_q_256:
9289 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9290 Op.getOperand(1), Op.getOperand(2));
9291 case Intrinsic::x86_avx2_psrlv_d:
9292 case Intrinsic::x86_avx2_psrlv_q:
9293 case Intrinsic::x86_avx2_psrlv_d_256:
9294 case Intrinsic::x86_avx2_psrlv_q_256:
9295 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9296 Op.getOperand(1), Op.getOperand(2));
9297 case Intrinsic::x86_avx2_psrav_d:
9298 case Intrinsic::x86_avx2_psrav_d_256:
9299 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9300 Op.getOperand(1), Op.getOperand(2));
9301
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009302 // ptest and testp intrinsics. The intrinsic these come from are designed to
9303 // return an integer value, not just an instruction so lower it to the ptest
9304 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009305 case Intrinsic::x86_sse41_ptestz:
9306 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009307 case Intrinsic::x86_sse41_ptestnzc:
9308 case Intrinsic::x86_avx_ptestz_256:
9309 case Intrinsic::x86_avx_ptestc_256:
9310 case Intrinsic::x86_avx_ptestnzc_256:
9311 case Intrinsic::x86_avx_vtestz_ps:
9312 case Intrinsic::x86_avx_vtestc_ps:
9313 case Intrinsic::x86_avx_vtestnzc_ps:
9314 case Intrinsic::x86_avx_vtestz_pd:
9315 case Intrinsic::x86_avx_vtestc_pd:
9316 case Intrinsic::x86_avx_vtestnzc_pd:
9317 case Intrinsic::x86_avx_vtestz_ps_256:
9318 case Intrinsic::x86_avx_vtestc_ps_256:
9319 case Intrinsic::x86_avx_vtestnzc_ps_256:
9320 case Intrinsic::x86_avx_vtestz_pd_256:
9321 case Intrinsic::x86_avx_vtestc_pd_256:
9322 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9323 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009324 unsigned X86CC = 0;
9325 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009326 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009327 case Intrinsic::x86_avx_vtestz_ps:
9328 case Intrinsic::x86_avx_vtestz_pd:
9329 case Intrinsic::x86_avx_vtestz_ps_256:
9330 case Intrinsic::x86_avx_vtestz_pd_256:
9331 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009332 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009333 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009334 // ZF = 1
9335 X86CC = X86::COND_E;
9336 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009337 case Intrinsic::x86_avx_vtestc_ps:
9338 case Intrinsic::x86_avx_vtestc_pd:
9339 case Intrinsic::x86_avx_vtestc_ps_256:
9340 case Intrinsic::x86_avx_vtestc_pd_256:
9341 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009342 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009343 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009344 // CF = 1
9345 X86CC = X86::COND_B;
9346 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009347 case Intrinsic::x86_avx_vtestnzc_ps:
9348 case Intrinsic::x86_avx_vtestnzc_pd:
9349 case Intrinsic::x86_avx_vtestnzc_ps_256:
9350 case Intrinsic::x86_avx_vtestnzc_pd_256:
9351 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009352 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009353 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009354 // ZF and CF = 0
9355 X86CC = X86::COND_A;
9356 break;
9357 }
Eric Christopherfd179292009-08-27 18:07:15 +00009358
Eric Christopher71c67532009-07-29 00:28:05 +00009359 SDValue LHS = Op.getOperand(1);
9360 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009361 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9362 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009363 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9364 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9365 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009366 }
Evan Cheng5759f972008-05-04 09:15:50 +00009367
9368 // Fix vector shift instructions where the last operand is a non-immediate
9369 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009370 case Intrinsic::x86_avx2_pslli_w:
9371 case Intrinsic::x86_avx2_pslli_d:
9372 case Intrinsic::x86_avx2_pslli_q:
9373 case Intrinsic::x86_avx2_psrli_w:
9374 case Intrinsic::x86_avx2_psrli_d:
9375 case Intrinsic::x86_avx2_psrli_q:
9376 case Intrinsic::x86_avx2_psrai_w:
9377 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009378 case Intrinsic::x86_sse2_pslli_w:
9379 case Intrinsic::x86_sse2_pslli_d:
9380 case Intrinsic::x86_sse2_pslli_q:
9381 case Intrinsic::x86_sse2_psrli_w:
9382 case Intrinsic::x86_sse2_psrli_d:
9383 case Intrinsic::x86_sse2_psrli_q:
9384 case Intrinsic::x86_sse2_psrai_w:
9385 case Intrinsic::x86_sse2_psrai_d:
9386 case Intrinsic::x86_mmx_pslli_w:
9387 case Intrinsic::x86_mmx_pslli_d:
9388 case Intrinsic::x86_mmx_pslli_q:
9389 case Intrinsic::x86_mmx_psrli_w:
9390 case Intrinsic::x86_mmx_psrli_d:
9391 case Intrinsic::x86_mmx_psrli_q:
9392 case Intrinsic::x86_mmx_psrai_w:
9393 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009394 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009395 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009396 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009397
9398 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009399 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009400 switch (IntNo) {
9401 case Intrinsic::x86_sse2_pslli_w:
9402 NewIntNo = Intrinsic::x86_sse2_psll_w;
9403 break;
9404 case Intrinsic::x86_sse2_pslli_d:
9405 NewIntNo = Intrinsic::x86_sse2_psll_d;
9406 break;
9407 case Intrinsic::x86_sse2_pslli_q:
9408 NewIntNo = Intrinsic::x86_sse2_psll_q;
9409 break;
9410 case Intrinsic::x86_sse2_psrli_w:
9411 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9412 break;
9413 case Intrinsic::x86_sse2_psrli_d:
9414 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9415 break;
9416 case Intrinsic::x86_sse2_psrli_q:
9417 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9418 break;
9419 case Intrinsic::x86_sse2_psrai_w:
9420 NewIntNo = Intrinsic::x86_sse2_psra_w;
9421 break;
9422 case Intrinsic::x86_sse2_psrai_d:
9423 NewIntNo = Intrinsic::x86_sse2_psra_d;
9424 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009425 case Intrinsic::x86_avx2_pslli_w:
9426 NewIntNo = Intrinsic::x86_avx2_psll_w;
9427 break;
9428 case Intrinsic::x86_avx2_pslli_d:
9429 NewIntNo = Intrinsic::x86_avx2_psll_d;
9430 break;
9431 case Intrinsic::x86_avx2_pslli_q:
9432 NewIntNo = Intrinsic::x86_avx2_psll_q;
9433 break;
9434 case Intrinsic::x86_avx2_psrli_w:
9435 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9436 break;
9437 case Intrinsic::x86_avx2_psrli_d:
9438 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9439 break;
9440 case Intrinsic::x86_avx2_psrli_q:
9441 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9442 break;
9443 case Intrinsic::x86_avx2_psrai_w:
9444 NewIntNo = Intrinsic::x86_avx2_psra_w;
9445 break;
9446 case Intrinsic::x86_avx2_psrai_d:
9447 NewIntNo = Intrinsic::x86_avx2_psra_d;
9448 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009449 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009450 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009451 switch (IntNo) {
9452 case Intrinsic::x86_mmx_pslli_w:
9453 NewIntNo = Intrinsic::x86_mmx_psll_w;
9454 break;
9455 case Intrinsic::x86_mmx_pslli_d:
9456 NewIntNo = Intrinsic::x86_mmx_psll_d;
9457 break;
9458 case Intrinsic::x86_mmx_pslli_q:
9459 NewIntNo = Intrinsic::x86_mmx_psll_q;
9460 break;
9461 case Intrinsic::x86_mmx_psrli_w:
9462 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9463 break;
9464 case Intrinsic::x86_mmx_psrli_d:
9465 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9466 break;
9467 case Intrinsic::x86_mmx_psrli_q:
9468 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9469 break;
9470 case Intrinsic::x86_mmx_psrai_w:
9471 NewIntNo = Intrinsic::x86_mmx_psra_w;
9472 break;
9473 case Intrinsic::x86_mmx_psrai_d:
9474 NewIntNo = Intrinsic::x86_mmx_psra_d;
9475 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009476 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009477 }
9478 break;
9479 }
9480 }
Mon P Wangefa42202009-09-03 19:56:25 +00009481
9482 // The vector shift intrinsics with scalars uses 32b shift amounts but
9483 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9484 // to be zero.
9485 SDValue ShOps[4];
9486 ShOps[0] = ShAmt;
9487 ShOps[1] = DAG.getConstant(0, MVT::i32);
9488 if (ShAmtVT == MVT::v4i32) {
9489 ShOps[2] = DAG.getUNDEF(MVT::i32);
9490 ShOps[3] = DAG.getUNDEF(MVT::i32);
9491 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9492 } else {
9493 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009494// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009495 }
9496
Owen Andersone50ed302009-08-10 22:56:29 +00009497 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009498 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009499 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009500 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009501 Op.getOperand(1), ShAmt);
9502 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009503 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009504}
Evan Cheng72261582005-12-20 06:22:03 +00009505
Dan Gohmand858e902010-04-17 15:26:15 +00009506SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9507 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009508 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9509 MFI->setReturnAddressIsTaken(true);
9510
Bill Wendling64e87322009-01-16 19:25:27 +00009511 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009512 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009513
9514 if (Depth > 0) {
9515 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9516 SDValue Offset =
9517 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009518 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009519 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009520 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009521 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009522 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009523 }
9524
9525 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009526 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009527 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009528 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009529}
9530
Dan Gohmand858e902010-04-17 15:26:15 +00009531SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009532 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9533 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009534
Owen Andersone50ed302009-08-10 22:56:29 +00009535 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009536 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009537 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9538 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009539 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009540 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009541 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9542 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009543 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009544 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009545}
9546
Dan Gohman475871a2008-07-27 21:46:04 +00009547SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009548 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009549 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009550}
9551
Dan Gohmand858e902010-04-17 15:26:15 +00009552SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009553 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009554 SDValue Chain = Op.getOperand(0);
9555 SDValue Offset = Op.getOperand(1);
9556 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009557 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009558
Dan Gohmand8816272010-08-11 18:14:00 +00009559 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9560 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9561 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009562 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009563
Dan Gohmand8816272010-08-11 18:14:00 +00009564 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9565 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009566 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009567 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9568 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009569 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009570 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009571
Dale Johannesene4d209d2009-02-03 20:21:25 +00009572 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009573 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009574 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009575}
9576
Duncan Sands4a544a72011-09-06 13:37:06 +00009577SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9578 SelectionDAG &DAG) const {
9579 return Op.getOperand(0);
9580}
9581
9582SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9583 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009584 SDValue Root = Op.getOperand(0);
9585 SDValue Trmp = Op.getOperand(1); // trampoline
9586 SDValue FPtr = Op.getOperand(2); // nested function
9587 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009588 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009589
Dan Gohman69de1932008-02-06 22:27:42 +00009590 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009591
9592 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009593 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009594
9595 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009596 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9597 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009598
Evan Cheng0e6a0522011-07-18 20:57:22 +00009599 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9600 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009601
9602 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9603
9604 // Load the pointer to the nested function into R11.
9605 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009606 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009607 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009608 Addr, MachinePointerInfo(TrmpAddr),
9609 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009610
Owen Anderson825b72b2009-08-11 20:47:22 +00009611 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9612 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009613 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9614 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009615 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009616
9617 // Load the 'nest' parameter value into R10.
9618 // R10 is specified in X86CallingConv.td
9619 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009620 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9621 DAG.getConstant(10, MVT::i64));
9622 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009623 Addr, MachinePointerInfo(TrmpAddr, 10),
9624 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009625
Owen Anderson825b72b2009-08-11 20:47:22 +00009626 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9627 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009628 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9629 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009630 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009631
9632 // Jump to the nested function.
9633 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009634 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9635 DAG.getConstant(20, MVT::i64));
9636 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009637 Addr, MachinePointerInfo(TrmpAddr, 20),
9638 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009639
9640 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009641 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9642 DAG.getConstant(22, MVT::i64));
9643 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009644 MachinePointerInfo(TrmpAddr, 22),
9645 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009646
Duncan Sands4a544a72011-09-06 13:37:06 +00009647 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009648 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009649 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009650 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009651 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009652 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009653
9654 switch (CC) {
9655 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009656 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009657 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009658 case CallingConv::X86_StdCall: {
9659 // Pass 'nest' parameter in ECX.
9660 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009661 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009662
9663 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009664 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009665 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009666
Chris Lattner58d74912008-03-12 17:45:29 +00009667 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009668 unsigned InRegCount = 0;
9669 unsigned Idx = 1;
9670
9671 for (FunctionType::param_iterator I = FTy->param_begin(),
9672 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009673 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009674 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009675 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009676
9677 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009678 report_fatal_error("Nest register in use - reduce number of inreg"
9679 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009680 }
9681 }
9682 break;
9683 }
9684 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009685 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009686 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009687 // Pass 'nest' parameter in EAX.
9688 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009689 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009690 break;
9691 }
9692
Dan Gohman475871a2008-07-27 21:46:04 +00009693 SDValue OutChains[4];
9694 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009695
Owen Anderson825b72b2009-08-11 20:47:22 +00009696 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9697 DAG.getConstant(10, MVT::i32));
9698 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009699
Chris Lattnera62fe662010-02-05 19:20:30 +00009700 // This is storing the opcode for MOV32ri.
9701 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009702 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009703 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009704 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009705 Trmp, MachinePointerInfo(TrmpAddr),
9706 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009707
Owen Anderson825b72b2009-08-11 20:47:22 +00009708 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9709 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009710 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9711 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009712 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009713
Chris Lattnera62fe662010-02-05 19:20:30 +00009714 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009715 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9716 DAG.getConstant(5, MVT::i32));
9717 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009718 MachinePointerInfo(TrmpAddr, 5),
9719 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009720
Owen Anderson825b72b2009-08-11 20:47:22 +00009721 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9722 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009723 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9724 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009725 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009726
Duncan Sands4a544a72011-09-06 13:37:06 +00009727 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009728 }
9729}
9730
Dan Gohmand858e902010-04-17 15:26:15 +00009731SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9732 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009733 /*
9734 The rounding mode is in bits 11:10 of FPSR, and has the following
9735 settings:
9736 00 Round to nearest
9737 01 Round to -inf
9738 10 Round to +inf
9739 11 Round to 0
9740
9741 FLT_ROUNDS, on the other hand, expects the following:
9742 -1 Undefined
9743 0 Round to 0
9744 1 Round to nearest
9745 2 Round to +inf
9746 3 Round to -inf
9747
9748 To perform the conversion, we do:
9749 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9750 */
9751
9752 MachineFunction &MF = DAG.getMachineFunction();
9753 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009754 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009755 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009756 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009757 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009758
9759 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009760 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009761 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009762
Michael J. Spencerec38de22010-10-10 22:04:20 +00009763
Chris Lattner2156b792010-09-22 01:11:26 +00009764 MachineMemOperand *MMO =
9765 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9766 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009767
Chris Lattner2156b792010-09-22 01:11:26 +00009768 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9769 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9770 DAG.getVTList(MVT::Other),
9771 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009772
9773 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009774 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009775 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009776
9777 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009778 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009779 DAG.getNode(ISD::SRL, DL, MVT::i16,
9780 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009781 CWD, DAG.getConstant(0x800, MVT::i16)),
9782 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009783 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009784 DAG.getNode(ISD::SRL, DL, MVT::i16,
9785 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009786 CWD, DAG.getConstant(0x400, MVT::i16)),
9787 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009788
Dan Gohman475871a2008-07-27 21:46:04 +00009789 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009790 DAG.getNode(ISD::AND, DL, MVT::i16,
9791 DAG.getNode(ISD::ADD, DL, MVT::i16,
9792 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009793 DAG.getConstant(1, MVT::i16)),
9794 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009795
9796
Duncan Sands83ec4b62008-06-06 12:08:01 +00009797 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009798 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009799}
9800
Dan Gohmand858e902010-04-17 15:26:15 +00009801SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009802 EVT VT = Op.getValueType();
9803 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009804 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009805 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009806
9807 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009808 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009809 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009810 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009811 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009812 }
Evan Cheng18efe262007-12-14 02:13:44 +00009813
Evan Cheng152804e2007-12-14 08:30:15 +00009814 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009815 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009816 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009817
9818 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009819 SDValue Ops[] = {
9820 Op,
9821 DAG.getConstant(NumBits+NumBits-1, OpVT),
9822 DAG.getConstant(X86::COND_E, MVT::i8),
9823 Op.getValue(1)
9824 };
9825 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009826
9827 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009828 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009829
Owen Anderson825b72b2009-08-11 20:47:22 +00009830 if (VT == MVT::i8)
9831 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009832 return Op;
9833}
9834
Chandler Carruthacc068e2011-12-24 10:55:54 +00009835SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
9836 SelectionDAG &DAG) const {
9837 EVT VT = Op.getValueType();
9838 EVT OpVT = VT;
9839 unsigned NumBits = VT.getSizeInBits();
9840 DebugLoc dl = Op.getDebugLoc();
9841
9842 Op = Op.getOperand(0);
9843 if (VT == MVT::i8) {
9844 // Zero extend to i32 since there is not an i8 bsr.
9845 OpVT = MVT::i32;
9846 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
9847 }
9848
9849 // Issue a bsr (scan bits in reverse).
9850 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
9851 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
9852
9853 // And xor with NumBits-1.
9854 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
9855
9856 if (VT == MVT::i8)
9857 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
9858 return Op;
9859}
9860
Dan Gohmand858e902010-04-17 15:26:15 +00009861SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009862 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00009863 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009864 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009865 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +00009866
9867 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +00009868 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009869 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009870
9871 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009872 SDValue Ops[] = {
9873 Op,
Chandler Carruth77821022011-12-24 12:12:34 +00009874 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009875 DAG.getConstant(X86::COND_E, MVT::i8),
9876 Op.getValue(1)
9877 };
Chandler Carruth77821022011-12-24 12:12:34 +00009878 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +00009879}
9880
Craig Topper13894fa2011-08-24 06:14:18 +00009881// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
9882// ones, and then concatenate the result back.
9883static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00009884 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +00009885
9886 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
9887 "Unsupported value type for operation");
9888
9889 int NumElems = VT.getVectorNumElements();
9890 DebugLoc dl = Op.getDebugLoc();
9891 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
9892 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
9893
9894 // Extract the LHS vectors
9895 SDValue LHS = Op.getOperand(0);
9896 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
9897 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
9898
9899 // Extract the RHS vectors
9900 SDValue RHS = Op.getOperand(1);
9901 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
9902 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
9903
9904 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9905 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9906
9907 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9908 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
9909 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
9910}
9911
9912SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
9913 assert(Op.getValueType().getSizeInBits() == 256 &&
9914 Op.getValueType().isInteger() &&
9915 "Only handle AVX 256-bit vector integer operation");
9916 return Lower256IntArith(Op, DAG);
9917}
9918
9919SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
9920 assert(Op.getValueType().getSizeInBits() == 256 &&
9921 Op.getValueType().isInteger() &&
9922 "Only handle AVX 256-bit vector integer operation");
9923 return Lower256IntArith(Op, DAG);
9924}
9925
9926SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
9927 EVT VT = Op.getValueType();
9928
9929 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +00009930 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +00009931 return Lower256IntArith(Op, DAG);
9932
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009933 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009934
Craig Topperaaa643c2011-11-09 07:28:55 +00009935 SDValue A = Op.getOperand(0);
9936 SDValue B = Op.getOperand(1);
9937
9938 if (VT == MVT::v4i64) {
9939 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
9940
9941 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
9942 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
9943 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
9944 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
9945 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
9946 //
9947 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
9948 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
9949 // return AloBlo + AloBhi + AhiBlo;
9950
9951 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9952 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9953 A, DAG.getConstant(32, MVT::i32));
9954 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9955 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9956 B, DAG.getConstant(32, MVT::i32));
9957 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9958 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9959 A, B);
9960 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9961 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9962 A, Bhi);
9963 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9964 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9965 Ahi, B);
9966 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9967 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9968 AloBhi, DAG.getConstant(32, MVT::i32));
9969 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9970 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9971 AhiBlo, DAG.getConstant(32, MVT::i32));
9972 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9973 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
9974 return Res;
9975 }
9976
9977 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
9978
Mon P Wangaf9b9522008-12-18 21:42:19 +00009979 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
9980 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
9981 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
9982 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
9983 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
9984 //
9985 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
9986 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
9987 // return AloBlo + AloBhi + AhiBlo;
9988
Dale Johannesene4d209d2009-02-03 20:21:25 +00009989 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009990 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9991 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009992 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009993 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9994 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009995 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009996 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009997 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009998 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009999 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010000 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010001 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010002 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010003 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010004 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010005 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10006 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010007 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010008 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10009 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010010 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10011 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010012 return Res;
10013}
10014
Nadav Rotem43012222011-05-11 08:12:09 +000010015SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10016
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010017 EVT VT = Op.getValueType();
10018 DebugLoc dl = Op.getDebugLoc();
10019 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010020 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010021 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010022
Craig Topper1accb7e2012-01-10 06:54:16 +000010023 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010024 return SDValue();
10025
Nadav Rotem43012222011-05-11 08:12:09 +000010026 // Optimize shl/srl/sra with constant shift amount.
10027 if (isSplatVector(Amt.getNode())) {
10028 SDValue SclrAmt = Amt->getOperand(0);
10029 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10030 uint64_t ShiftAmt = C->getZExtValue();
10031
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010032 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10033 // Make a large shift.
10034 SDValue SHL =
10035 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10036 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10037 R, DAG.getConstant(ShiftAmt, MVT::i32));
10038 // Zero out the rightmost bits.
10039 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10040 MVT::i8));
10041 return DAG.getNode(ISD::AND, dl, VT, SHL,
10042 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10043 }
10044
Nadav Rotem43012222011-05-11 08:12:09 +000010045 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10046 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10047 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10048 R, DAG.getConstant(ShiftAmt, MVT::i32));
10049
10050 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10051 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10052 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10053 R, DAG.getConstant(ShiftAmt, MVT::i32));
10054
10055 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10056 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10057 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10058 R, DAG.getConstant(ShiftAmt, MVT::i32));
10059
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010060 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10061 // Make a large shift.
10062 SDValue SRL =
10063 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10064 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10065 R, DAG.getConstant(ShiftAmt, MVT::i32));
10066 // Zero out the leftmost bits.
10067 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10068 MVT::i8));
10069 return DAG.getNode(ISD::AND, dl, VT, SRL,
10070 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10071 }
10072
Nadav Rotem43012222011-05-11 08:12:09 +000010073 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10074 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10075 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10076 R, DAG.getConstant(ShiftAmt, MVT::i32));
10077
10078 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10079 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10080 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10081 R, DAG.getConstant(ShiftAmt, MVT::i32));
10082
10083 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10084 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10085 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10086 R, DAG.getConstant(ShiftAmt, MVT::i32));
10087
10088 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10089 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10090 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10091 R, DAG.getConstant(ShiftAmt, MVT::i32));
10092
10093 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10094 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10095 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10096 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010097
10098 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10099 if (ShiftAmt == 7) {
10100 // R s>> 7 === R s< 0
Craig Topper12216172012-01-13 08:12:35 +000010101 SDValue Zeros = getZeroVector(VT, /* HasSSE2 */true,
10102 /* HasAVX2 */false, DAG, dl);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010103 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10104 }
10105
10106 // R s>> a === ((R u>> a) ^ m) - m
10107 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10108 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10109 MVT::i8));
10110 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10111 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10112 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10113 return Res;
10114 }
Craig Topper46154eb2011-11-11 07:39:23 +000010115
Craig Topper0d86d462011-11-20 00:12:05 +000010116 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10117 if (Op.getOpcode() == ISD::SHL) {
10118 // Make a large shift.
10119 SDValue SHL =
10120 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10121 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10122 R, DAG.getConstant(ShiftAmt, MVT::i32));
10123 // Zero out the rightmost bits.
10124 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10125 MVT::i8));
10126 return DAG.getNode(ISD::AND, dl, VT, SHL,
10127 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010128 }
Craig Topper0d86d462011-11-20 00:12:05 +000010129 if (Op.getOpcode() == ISD::SRL) {
10130 // Make a large shift.
10131 SDValue SRL =
10132 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10133 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10134 R, DAG.getConstant(ShiftAmt, MVT::i32));
10135 // Zero out the leftmost bits.
10136 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10137 MVT::i8));
10138 return DAG.getNode(ISD::AND, dl, VT, SRL,
10139 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10140 }
10141 if (Op.getOpcode() == ISD::SRA) {
10142 if (ShiftAmt == 7) {
10143 // R s>> 7 === R s< 0
Craig Topper12216172012-01-13 08:12:35 +000010144 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */,
10145 true /* HasAVX2 */, DAG, dl);
Craig Topper0d86d462011-11-20 00:12:05 +000010146 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10147 }
10148
10149 // R s>> a === ((R u>> a) ^ m) - m
10150 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10151 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10152 MVT::i8));
10153 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10154 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10155 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10156 return Res;
10157 }
10158 }
Nadav Rotem43012222011-05-11 08:12:09 +000010159 }
10160 }
10161
10162 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010163 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010164 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10165 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10166 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10167
10168 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010169
Nate Begeman51409212010-07-28 00:21:48 +000010170 std::vector<Constant*> CV(4, CI);
10171 Constant *C = ConstantVector::get(CV);
10172 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10173 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010174 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010175 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010176
10177 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010178 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010179 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10180 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10181 }
Nadav Rotem43012222011-05-11 08:12:09 +000010182 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010183 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010184
Nate Begeman51409212010-07-28 00:21:48 +000010185 // a = a << 5;
10186 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10187 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10188 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10189
Lang Hames8b99c1e2011-12-17 01:08:46 +000010190 // Turn 'a' into a mask suitable for VSELECT
10191 SDValue VSelM = DAG.getConstant(0x80, VT);
10192 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10193 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10194 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10195 OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010196
Lang Hames8b99c1e2011-12-17 01:08:46 +000010197 SDValue CM1 = DAG.getConstant(0x0f, VT);
10198 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010199
Lang Hames8b99c1e2011-12-17 01:08:46 +000010200 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10201 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Nate Begeman51409212010-07-28 00:21:48 +000010202 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10203 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10204 DAG.getConstant(4, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010205 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10206
Nate Begeman51409212010-07-28 00:21:48 +000010207 // a += a
10208 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010209 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10210 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10211 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10212 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010213
Lang Hames8b99c1e2011-12-17 01:08:46 +000010214 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10215 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Nate Begeman51409212010-07-28 00:21:48 +000010216 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10217 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10218 DAG.getConstant(2, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010219 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10220
Nate Begeman51409212010-07-28 00:21:48 +000010221 // a += a
10222 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010223 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10224 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10225 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10226 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010227
Lang Hames8b99c1e2011-12-17 01:08:46 +000010228 // return VSELECT(r, r+r, a);
10229 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010230 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010231 return R;
10232 }
Craig Topper46154eb2011-11-11 07:39:23 +000010233
10234 // Decompose 256-bit shifts into smaller 128-bit shifts.
10235 if (VT.getSizeInBits() == 256) {
10236 int NumElems = VT.getVectorNumElements();
10237 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10238 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10239
10240 // Extract the two vectors
10241 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10242 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10243 DAG, dl);
10244
10245 // Recreate the shift amount vectors
10246 SDValue Amt1, Amt2;
10247 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10248 // Constant shift amount
10249 SmallVector<SDValue, 4> Amt1Csts;
10250 SmallVector<SDValue, 4> Amt2Csts;
10251 for (int i = 0; i < NumElems/2; ++i)
10252 Amt1Csts.push_back(Amt->getOperand(i));
10253 for (int i = NumElems/2; i < NumElems; ++i)
10254 Amt2Csts.push_back(Amt->getOperand(i));
10255
10256 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10257 &Amt1Csts[0], NumElems/2);
10258 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10259 &Amt2Csts[0], NumElems/2);
10260 } else {
10261 // Variable shift amount
10262 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10263 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10264 DAG, dl);
10265 }
10266
10267 // Issue new vector shifts for the smaller types
10268 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10269 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10270
10271 // Concatenate the result back
10272 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10273 }
10274
Nate Begeman51409212010-07-28 00:21:48 +000010275 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010276}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010277
Dan Gohmand858e902010-04-17 15:26:15 +000010278SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010279 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10280 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010281 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10282 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010283 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010284 SDValue LHS = N->getOperand(0);
10285 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010286 unsigned BaseOp = 0;
10287 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010288 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010289 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010290 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010291 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010292 // A subtract of one will be selected as a INC. Note that INC doesn't
10293 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010294 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10295 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010296 BaseOp = X86ISD::INC;
10297 Cond = X86::COND_O;
10298 break;
10299 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010300 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010301 Cond = X86::COND_O;
10302 break;
10303 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010304 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010305 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010306 break;
10307 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010308 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10309 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010310 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10311 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010312 BaseOp = X86ISD::DEC;
10313 Cond = X86::COND_O;
10314 break;
10315 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010316 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010317 Cond = X86::COND_O;
10318 break;
10319 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010320 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010321 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010322 break;
10323 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010324 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010325 Cond = X86::COND_O;
10326 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010327 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10328 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10329 MVT::i32);
10330 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010331
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010332 SDValue SetCC =
10333 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10334 DAG.getConstant(X86::COND_O, MVT::i32),
10335 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010336
Dan Gohman6e5fda22011-07-22 18:45:15 +000010337 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010338 }
Bill Wendling74c37652008-12-09 22:08:41 +000010339 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010340
Bill Wendling61edeb52008-12-02 01:06:39 +000010341 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010342 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010343 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010344
Bill Wendling61edeb52008-12-02 01:06:39 +000010345 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010346 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10347 DAG.getConstant(Cond, MVT::i32),
10348 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010349
Dan Gohman6e5fda22011-07-22 18:45:15 +000010350 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010351}
10352
Chad Rosier30450e82011-12-22 22:35:21 +000010353SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10354 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010355 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010356 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10357 EVT VT = Op.getValueType();
10358
Craig Topper1accb7e2012-01-10 06:54:16 +000010359 if (Subtarget->hasSSE2() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010360 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10361 ExtraVT.getScalarType().getSizeInBits();
10362 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10363
10364 unsigned SHLIntrinsicsID = 0;
10365 unsigned SRAIntrinsicsID = 0;
10366 switch (VT.getSimpleVT().SimpleTy) {
10367 default:
10368 return SDValue();
Craig Toppera124f942011-11-21 01:12:36 +000010369 case MVT::v4i32:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010370 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10371 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10372 break;
Craig Toppera124f942011-11-21 01:12:36 +000010373 case MVT::v8i16:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010374 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10375 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10376 break;
Craig Toppera124f942011-11-21 01:12:36 +000010377 case MVT::v8i32:
10378 case MVT::v16i16:
10379 if (!Subtarget->hasAVX())
10380 return SDValue();
10381 if (!Subtarget->hasAVX2()) {
10382 // needs to be split
10383 int NumElems = VT.getVectorNumElements();
10384 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10385 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10386
10387 // Extract the LHS vectors
10388 SDValue LHS = Op.getOperand(0);
10389 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10390 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10391
10392 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10393 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10394
10395 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10396 int ExtraNumElems = ExtraVT.getVectorNumElements();
10397 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10398 ExtraNumElems/2);
10399 SDValue Extra = DAG.getValueType(ExtraVT);
10400
10401 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10402 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10403
10404 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10405 }
10406 if (VT == MVT::v8i32) {
10407 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_d;
10408 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_d;
10409 } else {
10410 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_w;
10411 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_w;
10412 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010413 }
10414
10415 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10416 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
Craig Toppera124f942011-11-21 01:12:36 +000010417 Op.getOperand(0), ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010418
Nadav Rotema7934dd2011-10-10 19:31:45 +000010419 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10420 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10421 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010422 }
10423
10424 return SDValue();
10425}
10426
10427
Eric Christopher9a9d2752010-07-22 02:48:34 +000010428SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10429 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010430
Eric Christopher77ed1352011-07-08 00:04:56 +000010431 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10432 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010433 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010434 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010435 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010436 SDValue Ops[] = {
10437 DAG.getRegister(X86::ESP, MVT::i32), // Base
10438 DAG.getTargetConstant(1, MVT::i8), // Scale
10439 DAG.getRegister(0, MVT::i32), // Index
10440 DAG.getTargetConstant(0, MVT::i32), // Disp
10441 DAG.getRegister(0, MVT::i32), // Segment.
10442 Zero,
10443 Chain
10444 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010445 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010446 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10447 array_lengthof(Ops));
10448 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010449 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010450
Eric Christopher9a9d2752010-07-22 02:48:34 +000010451 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010452 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010453 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010454
Chris Lattner132929a2010-08-14 17:26:09 +000010455 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10456 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10457 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10458 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010459
Chris Lattner132929a2010-08-14 17:26:09 +000010460 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10461 if (!Op1 && !Op2 && !Op3 && Op4)
10462 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010463
Chris Lattner132929a2010-08-14 17:26:09 +000010464 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10465 if (Op1 && !Op2 && !Op3 && !Op4)
10466 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010467
10468 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010469 // (MFENCE)>;
10470 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010471}
10472
Eli Friedman14648462011-07-27 22:21:52 +000010473SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10474 SelectionDAG &DAG) const {
10475 DebugLoc dl = Op.getDebugLoc();
10476 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10477 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10478 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10479 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10480
10481 // The only fence that needs an instruction is a sequentially-consistent
10482 // cross-thread fence.
10483 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10484 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10485 // no-sse2). There isn't any reason to disable it if the target processor
10486 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010487 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010488 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10489
10490 SDValue Chain = Op.getOperand(0);
10491 SDValue Zero = DAG.getConstant(0, MVT::i32);
10492 SDValue Ops[] = {
10493 DAG.getRegister(X86::ESP, MVT::i32), // Base
10494 DAG.getTargetConstant(1, MVT::i8), // Scale
10495 DAG.getRegister(0, MVT::i32), // Index
10496 DAG.getTargetConstant(0, MVT::i32), // Disp
10497 DAG.getRegister(0, MVT::i32), // Segment.
10498 Zero,
10499 Chain
10500 };
10501 SDNode *Res =
10502 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10503 array_lengthof(Ops));
10504 return SDValue(Res, 0);
10505 }
10506
10507 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10508 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10509}
10510
10511
Dan Gohmand858e902010-04-17 15:26:15 +000010512SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010513 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010514 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010515 unsigned Reg = 0;
10516 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010517 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010518 default:
10519 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010520 case MVT::i8: Reg = X86::AL; size = 1; break;
10521 case MVT::i16: Reg = X86::AX; size = 2; break;
10522 case MVT::i32: Reg = X86::EAX; size = 4; break;
10523 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010524 assert(Subtarget->is64Bit() && "Node not type legal!");
10525 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010526 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010527 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010528 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010529 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010530 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010531 Op.getOperand(1),
10532 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010533 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010534 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010535 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010536 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10537 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10538 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010539 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010540 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010541 return cpOut;
10542}
10543
Duncan Sands1607f052008-12-01 11:39:25 +000010544SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010545 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010546 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010547 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010548 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010549 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010550 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010551 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10552 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010553 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010554 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10555 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010556 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010557 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010558 rdx.getValue(1)
10559 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010560 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010561}
10562
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010563SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010564 SelectionDAG &DAG) const {
10565 EVT SrcVT = Op.getOperand(0).getValueType();
10566 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010567 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010568 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010569 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010570 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010571 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010572 // i64 <=> MMX conversions are Legal.
10573 if (SrcVT==MVT::i64 && DstVT.isVector())
10574 return Op;
10575 if (DstVT==MVT::i64 && SrcVT.isVector())
10576 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010577 // MMX <=> MMX conversions are Legal.
10578 if (SrcVT.isVector() && DstVT.isVector())
10579 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010580 // All other conversions need to be expanded.
10581 return SDValue();
10582}
Chris Lattner5b856542010-12-20 00:59:46 +000010583
Dan Gohmand858e902010-04-17 15:26:15 +000010584SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010585 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010586 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010587 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010588 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010589 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010590 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010591 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010592 Node->getOperand(0),
10593 Node->getOperand(1), negOp,
10594 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010595 cast<AtomicSDNode>(Node)->getAlignment(),
10596 cast<AtomicSDNode>(Node)->getOrdering(),
10597 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010598}
10599
Eli Friedman327236c2011-08-24 20:50:09 +000010600static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10601 SDNode *Node = Op.getNode();
10602 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010603 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010604
10605 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010606 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10607 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10608 // (The only way to get a 16-byte store is cmpxchg16b)
10609 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10610 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10611 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010612 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10613 cast<AtomicSDNode>(Node)->getMemoryVT(),
10614 Node->getOperand(0),
10615 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010616 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010617 cast<AtomicSDNode>(Node)->getOrdering(),
10618 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010619 return Swap.getValue(1);
10620 }
10621 // Other atomic stores have a simple pattern.
10622 return Op;
10623}
10624
Chris Lattner5b856542010-12-20 00:59:46 +000010625static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10626 EVT VT = Op.getNode()->getValueType(0);
10627
10628 // Let legalize expand this if it isn't a legal type yet.
10629 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10630 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010631
Chris Lattner5b856542010-12-20 00:59:46 +000010632 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010633
Chris Lattner5b856542010-12-20 00:59:46 +000010634 unsigned Opc;
10635 bool ExtraOp = false;
10636 switch (Op.getOpcode()) {
10637 default: assert(0 && "Invalid code");
10638 case ISD::ADDC: Opc = X86ISD::ADD; break;
10639 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10640 case ISD::SUBC: Opc = X86ISD::SUB; break;
10641 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10642 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010643
Chris Lattner5b856542010-12-20 00:59:46 +000010644 if (!ExtraOp)
10645 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10646 Op.getOperand(1));
10647 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10648 Op.getOperand(1), Op.getOperand(2));
10649}
10650
Evan Cheng0db9fe62006-04-25 20:13:52 +000010651/// LowerOperation - Provide custom lowering hooks for some operations.
10652///
Dan Gohmand858e902010-04-17 15:26:15 +000010653SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010654 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010655 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010656 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010657 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010658 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010659 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10660 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010661 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010662 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010663 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010664 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10665 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10666 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010667 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010668 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010669 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10670 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10671 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010672 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010673 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010674 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010675 case ISD::SHL_PARTS:
10676 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010677 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010678 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010679 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010680 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010681 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010682 case ISD::FABS: return LowerFABS(Op, DAG);
10683 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010684 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010685 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010686 case ISD::SETCC: return LowerSETCC(Op, DAG);
10687 case ISD::SELECT: return LowerSELECT(Op, DAG);
10688 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010689 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010690 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010691 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010692 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010693 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010694 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10695 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010696 case ISD::FRAME_TO_ARGS_OFFSET:
10697 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010698 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010699 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010700 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10701 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010702 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010703 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010704 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010705 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010706 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010707 case ISD::SRA:
10708 case ISD::SRL:
10709 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010710 case ISD::SADDO:
10711 case ISD::UADDO:
10712 case ISD::SSUBO:
10713 case ISD::USUBO:
10714 case ISD::SMULO:
10715 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010716 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010717 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010718 case ISD::ADDC:
10719 case ISD::ADDE:
10720 case ISD::SUBC:
10721 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010722 case ISD::ADD: return LowerADD(Op, DAG);
10723 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010724 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010725}
10726
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010727static void ReplaceATOMIC_LOAD(SDNode *Node,
10728 SmallVectorImpl<SDValue> &Results,
10729 SelectionDAG &DAG) {
10730 DebugLoc dl = Node->getDebugLoc();
10731 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10732
10733 // Convert wide load -> cmpxchg8b/cmpxchg16b
10734 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10735 // (The only way to get a 16-byte load is cmpxchg16b)
10736 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010737 SDValue Zero = DAG.getConstant(0, VT);
10738 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010739 Node->getOperand(0),
10740 Node->getOperand(1), Zero, Zero,
10741 cast<AtomicSDNode>(Node)->getMemOperand(),
10742 cast<AtomicSDNode>(Node)->getOrdering(),
10743 cast<AtomicSDNode>(Node)->getSynchScope());
10744 Results.push_back(Swap.getValue(0));
10745 Results.push_back(Swap.getValue(1));
10746}
10747
Duncan Sands1607f052008-12-01 11:39:25 +000010748void X86TargetLowering::
10749ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010750 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010751 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010752 assert (Node->getValueType(0) == MVT::i64 &&
10753 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010754
10755 SDValue Chain = Node->getOperand(0);
10756 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010757 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010758 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010759 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010760 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010761 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010762 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010763 SDValue Result =
10764 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10765 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010766 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010767 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010768 Results.push_back(Result.getValue(2));
10769}
10770
Duncan Sands126d9072008-07-04 11:47:58 +000010771/// ReplaceNodeResults - Replace a node with an illegal result type
10772/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010773void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10774 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010775 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010776 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010777 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010778 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010779 assert(false && "Do not know how to custom type legalize this operation!");
10780 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010781 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010782 case ISD::ADDC:
10783 case ISD::ADDE:
10784 case ISD::SUBC:
10785 case ISD::SUBE:
10786 // We don't want to expand or promote these.
10787 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010788 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010789 std::pair<SDValue,SDValue> Vals =
10790 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010791 SDValue FIST = Vals.first, StackSlot = Vals.second;
10792 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010793 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010794 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010795 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010796 MachinePointerInfo(),
10797 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010798 }
10799 return;
10800 }
10801 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010802 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010803 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010804 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010805 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010806 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010807 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010808 eax.getValue(2));
10809 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10810 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010811 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010812 Results.push_back(edx.getValue(1));
10813 return;
10814 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010815 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010816 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010817 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010818 bool Regs64bit = T == MVT::i128;
10819 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010820 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010821 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10822 DAG.getConstant(0, HalfT));
10823 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10824 DAG.getConstant(1, HalfT));
10825 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10826 Regs64bit ? X86::RAX : X86::EAX,
10827 cpInL, SDValue());
10828 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10829 Regs64bit ? X86::RDX : X86::EDX,
10830 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010831 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010832 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10833 DAG.getConstant(0, HalfT));
10834 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10835 DAG.getConstant(1, HalfT));
10836 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10837 Regs64bit ? X86::RBX : X86::EBX,
10838 swapInL, cpInH.getValue(1));
10839 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10840 Regs64bit ? X86::RCX : X86::ECX,
10841 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010842 SDValue Ops[] = { swapInH.getValue(0),
10843 N->getOperand(1),
10844 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010845 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010846 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010847 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10848 X86ISD::LCMPXCHG8_DAG;
10849 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010850 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010851 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10852 Regs64bit ? X86::RAX : X86::EAX,
10853 HalfT, Result.getValue(1));
10854 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10855 Regs64bit ? X86::RDX : X86::EDX,
10856 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010857 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010858 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010859 Results.push_back(cpOutH.getValue(1));
10860 return;
10861 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010862 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010863 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10864 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010865 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010866 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10867 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010868 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010869 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10870 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010871 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010872 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10873 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010874 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010875 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10876 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010877 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010878 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10879 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010880 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010881 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10882 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010883 case ISD::ATOMIC_LOAD:
10884 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010885 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010886}
10887
Evan Cheng72261582005-12-20 06:22:03 +000010888const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10889 switch (Opcode) {
10890 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010891 case X86ISD::BSF: return "X86ISD::BSF";
10892 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010893 case X86ISD::SHLD: return "X86ISD::SHLD";
10894 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010895 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010896 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010897 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010898 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010899 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010900 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010901 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10902 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10903 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010904 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010905 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010906 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010907 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010908 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010909 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010910 case X86ISD::COMI: return "X86ISD::COMI";
10911 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010912 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010913 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010914 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10915 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010916 case X86ISD::CMOV: return "X86ISD::CMOV";
10917 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010918 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010919 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10920 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010921 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010922 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010923 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010924 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010925 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010926 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10927 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010928 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010929 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010930 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000010931 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000010932 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000010933 case X86ISD::HADD: return "X86ISD::HADD";
10934 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000010935 case X86ISD::FHADD: return "X86ISD::FHADD";
10936 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010937 case X86ISD::FMAX: return "X86ISD::FMAX";
10938 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010939 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10940 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010941 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010942 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010943 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010944 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010945 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010946 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10947 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010948 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
10949 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
10950 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
10951 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
10952 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
10953 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000010954 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
10955 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000010956 case X86ISD::VSHL: return "X86ISD::VSHL";
10957 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000010958 case X86ISD::CMPPD: return "X86ISD::CMPPD";
10959 case X86ISD::CMPPS: return "X86ISD::CMPPS";
10960 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
10961 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
10962 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
10963 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
10964 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
10965 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
10966 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
10967 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010968 case X86ISD::ADD: return "X86ISD::ADD";
10969 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000010970 case X86ISD::ADC: return "X86ISD::ADC";
10971 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000010972 case X86ISD::SMUL: return "X86ISD::SMUL";
10973 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000010974 case X86ISD::INC: return "X86ISD::INC";
10975 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000010976 case X86ISD::OR: return "X86ISD::OR";
10977 case X86ISD::XOR: return "X86ISD::XOR";
10978 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000010979 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000010980 case X86ISD::BLSI: return "X86ISD::BLSI";
10981 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
10982 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000010983 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000010984 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010985 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010986 case X86ISD::PALIGN: return "X86ISD::PALIGN";
10987 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
10988 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
10989 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
10990 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
10991 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
Craig Topperb3982da2011-12-31 23:50:21 +000010992 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010993 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010994 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000010995 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000010996 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
10997 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010998 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
10999 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11000 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
11001 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
11002 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
11003 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11004 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011005 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11006 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011007 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011008 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011009 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011010 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011011 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011012 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011013 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011014 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011015 }
11016}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011017
Chris Lattnerc9addb72007-03-30 23:15:24 +000011018// isLegalAddressingMode - Return true if the addressing mode represented
11019// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011020bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011021 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011022 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011023 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011024 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011025
Chris Lattnerc9addb72007-03-30 23:15:24 +000011026 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011027 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011028 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011029
Chris Lattnerc9addb72007-03-30 23:15:24 +000011030 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011031 unsigned GVFlags =
11032 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011033
Chris Lattnerdfed4132009-07-10 07:38:24 +000011034 // If a reference to this global requires an extra load, we can't fold it.
11035 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011036 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011037
Chris Lattnerdfed4132009-07-10 07:38:24 +000011038 // If BaseGV requires a register for the PIC base, we cannot also have a
11039 // BaseReg specified.
11040 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011041 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011042
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011043 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011044 if ((M != CodeModel::Small || R != Reloc::Static) &&
11045 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011046 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011047 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011048
Chris Lattnerc9addb72007-03-30 23:15:24 +000011049 switch (AM.Scale) {
11050 case 0:
11051 case 1:
11052 case 2:
11053 case 4:
11054 case 8:
11055 // These scales always work.
11056 break;
11057 case 3:
11058 case 5:
11059 case 9:
11060 // These scales are formed with basereg+scalereg. Only accept if there is
11061 // no basereg yet.
11062 if (AM.HasBaseReg)
11063 return false;
11064 break;
11065 default: // Other stuff never works.
11066 return false;
11067 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011068
Chris Lattnerc9addb72007-03-30 23:15:24 +000011069 return true;
11070}
11071
11072
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011073bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011074 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011075 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011076 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11077 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011078 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011079 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011080 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011081}
11082
Owen Andersone50ed302009-08-10 22:56:29 +000011083bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011084 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011085 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011086 unsigned NumBits1 = VT1.getSizeInBits();
11087 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011088 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011089 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011090 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011091}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011092
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011093bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011094 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011095 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011096}
11097
Owen Andersone50ed302009-08-10 22:56:29 +000011098bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011099 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011100 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011101}
11102
Owen Andersone50ed302009-08-10 22:56:29 +000011103bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011104 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011105 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011106}
11107
Evan Cheng60c07e12006-07-05 22:17:51 +000011108/// isShuffleMaskLegal - Targets can use this to indicate that they only
11109/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11110/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11111/// are assumed to be legal.
11112bool
Eric Christopherfd179292009-08-27 18:07:15 +000011113X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011114 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011115 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011116 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011117 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011118
Nate Begemana09008b2009-10-19 02:17:23 +000011119 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011120 return (VT.getVectorNumElements() == 2 ||
11121 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11122 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011123 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011124 isPSHUFDMask(M, VT) ||
11125 isPSHUFHWMask(M, VT) ||
11126 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011127 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011128 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11129 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011130 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11131 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011132}
11133
Dan Gohman7d8143f2008-04-09 20:09:42 +000011134bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011135X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011136 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011137 unsigned NumElts = VT.getVectorNumElements();
11138 // FIXME: This collection of masks seems suspect.
11139 if (NumElts == 2)
11140 return true;
11141 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11142 return (isMOVLMask(Mask, VT) ||
11143 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011144 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11145 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011146 }
11147 return false;
11148}
11149
11150//===----------------------------------------------------------------------===//
11151// X86 Scheduler Hooks
11152//===----------------------------------------------------------------------===//
11153
Mon P Wang63307c32008-05-05 19:05:59 +000011154// private utility function
11155MachineBasicBlock *
11156X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11157 MachineBasicBlock *MBB,
11158 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011159 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011160 unsigned LoadOpc,
11161 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011162 unsigned notOpc,
11163 unsigned EAXreg,
11164 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011165 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011166 // For the atomic bitwise operator, we generate
11167 // thisMBB:
11168 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011169 // ld t1 = [bitinstr.addr]
11170 // op t2 = t1, [bitinstr.val]
11171 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011172 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11173 // bz newMBB
11174 // fallthrough -->nextMBB
11175 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11176 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011177 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011178 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011179
Mon P Wang63307c32008-05-05 19:05:59 +000011180 /// First build the CFG
11181 MachineFunction *F = MBB->getParent();
11182 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011183 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11184 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11185 F->insert(MBBIter, newMBB);
11186 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011187
Dan Gohman14152b42010-07-06 20:24:04 +000011188 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11189 nextMBB->splice(nextMBB->begin(), thisMBB,
11190 llvm::next(MachineBasicBlock::iterator(bInstr)),
11191 thisMBB->end());
11192 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011193
Mon P Wang63307c32008-05-05 19:05:59 +000011194 // Update thisMBB to fall through to newMBB
11195 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011196
Mon P Wang63307c32008-05-05 19:05:59 +000011197 // newMBB jumps to itself and fall through to nextMBB
11198 newMBB->addSuccessor(nextMBB);
11199 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011200
Mon P Wang63307c32008-05-05 19:05:59 +000011201 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011202 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011203 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011204 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011205 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011206 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011207 int numArgs = bInstr->getNumOperands() - 1;
11208 for (int i=0; i < numArgs; ++i)
11209 argOpers[i] = &bInstr->getOperand(i+1);
11210
11211 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011212 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011213 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011214
Dale Johannesen140be2d2008-08-19 18:47:28 +000011215 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011216 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011217 for (int i=0; i <= lastAddrIndx; ++i)
11218 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011219
Dale Johannesen140be2d2008-08-19 18:47:28 +000011220 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011221 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011222 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011223 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011224 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011225 tt = t1;
11226
Dale Johannesen140be2d2008-08-19 18:47:28 +000011227 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011228 assert((argOpers[valArgIndx]->isReg() ||
11229 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011230 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011231 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011232 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011233 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011234 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011235 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011236 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011237
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011238 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011239 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011240
Dale Johannesene4d209d2009-02-03 20:21:25 +000011241 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011242 for (int i=0; i <= lastAddrIndx; ++i)
11243 (*MIB).addOperand(*argOpers[i]);
11244 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011245 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011246 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11247 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011248
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011249 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011250 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011251
Mon P Wang63307c32008-05-05 19:05:59 +000011252 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011253 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011254
Dan Gohman14152b42010-07-06 20:24:04 +000011255 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011256 return nextMBB;
11257}
11258
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011259// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011260MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011261X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11262 MachineBasicBlock *MBB,
11263 unsigned regOpcL,
11264 unsigned regOpcH,
11265 unsigned immOpcL,
11266 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011267 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011268 // For the atomic bitwise operator, we generate
11269 // thisMBB (instructions are in pairs, except cmpxchg8b)
11270 // ld t1,t2 = [bitinstr.addr]
11271 // newMBB:
11272 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11273 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011274 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011275 // mov ECX, EBX <- t5, t6
11276 // mov EAX, EDX <- t1, t2
11277 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11278 // mov t3, t4 <- EAX, EDX
11279 // bz newMBB
11280 // result in out1, out2
11281 // fallthrough -->nextMBB
11282
11283 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11284 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011285 const unsigned NotOpc = X86::NOT32r;
11286 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11287 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11288 MachineFunction::iterator MBBIter = MBB;
11289 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011290
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011291 /// First build the CFG
11292 MachineFunction *F = MBB->getParent();
11293 MachineBasicBlock *thisMBB = MBB;
11294 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11295 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11296 F->insert(MBBIter, newMBB);
11297 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011298
Dan Gohman14152b42010-07-06 20:24:04 +000011299 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11300 nextMBB->splice(nextMBB->begin(), thisMBB,
11301 llvm::next(MachineBasicBlock::iterator(bInstr)),
11302 thisMBB->end());
11303 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011304
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011305 // Update thisMBB to fall through to newMBB
11306 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011307
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011308 // newMBB jumps to itself and fall through to nextMBB
11309 newMBB->addSuccessor(nextMBB);
11310 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011311
Dale Johannesene4d209d2009-02-03 20:21:25 +000011312 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011313 // Insert instructions into newMBB based on incoming instruction
11314 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011315 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011316 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011317 MachineOperand& dest1Oper = bInstr->getOperand(0);
11318 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011319 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11320 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011321 argOpers[i] = &bInstr->getOperand(i+2);
11322
Dan Gohman71ea4e52010-05-14 21:01:44 +000011323 // We use some of the operands multiple times, so conservatively just
11324 // clear any kill flags that might be present.
11325 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11326 argOpers[i]->setIsKill(false);
11327 }
11328
Evan Chengad5b52f2010-01-08 19:14:57 +000011329 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011330 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011331
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011332 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011333 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011334 for (int i=0; i <= lastAddrIndx; ++i)
11335 (*MIB).addOperand(*argOpers[i]);
11336 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011337 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011338 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011339 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011340 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011341 MachineOperand newOp3 = *(argOpers[3]);
11342 if (newOp3.isImm())
11343 newOp3.setImm(newOp3.getImm()+4);
11344 else
11345 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011346 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011347 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011348
11349 // t3/4 are defined later, at the bottom of the loop
11350 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11351 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011352 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011353 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011354 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011355 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11356
Evan Cheng306b4ca2010-01-08 23:41:50 +000011357 // The subsequent operations should be using the destination registers of
11358 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011359 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011360 t1 = F->getRegInfo().createVirtualRegister(RC);
11361 t2 = F->getRegInfo().createVirtualRegister(RC);
11362 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11363 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011364 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011365 t1 = dest1Oper.getReg();
11366 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011367 }
11368
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011369 int valArgIndx = lastAddrIndx + 1;
11370 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011371 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011372 "invalid operand");
11373 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11374 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011375 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011376 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011377 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011378 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011379 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011380 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011381 (*MIB).addOperand(*argOpers[valArgIndx]);
11382 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011383 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011384 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011385 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011386 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011387 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011388 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011389 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011390 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011391 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011392 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011393
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011394 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011395 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011396 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011397 MIB.addReg(t2);
11398
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011399 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011400 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011401 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011402 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011403
Dale Johannesene4d209d2009-02-03 20:21:25 +000011404 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011405 for (int i=0; i <= lastAddrIndx; ++i)
11406 (*MIB).addOperand(*argOpers[i]);
11407
11408 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011409 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11410 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011411
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011412 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011413 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011414 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011415 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011416
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011417 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011418 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011419
Dan Gohman14152b42010-07-06 20:24:04 +000011420 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011421 return nextMBB;
11422}
11423
11424// private utility function
11425MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011426X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11427 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011428 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011429 // For the atomic min/max operator, we generate
11430 // thisMBB:
11431 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011432 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011433 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011434 // cmp t1, t2
11435 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011436 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011437 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11438 // bz newMBB
11439 // fallthrough -->nextMBB
11440 //
11441 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11442 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011443 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011444 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011445
Mon P Wang63307c32008-05-05 19:05:59 +000011446 /// First build the CFG
11447 MachineFunction *F = MBB->getParent();
11448 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011449 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11450 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11451 F->insert(MBBIter, newMBB);
11452 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011453
Dan Gohman14152b42010-07-06 20:24:04 +000011454 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11455 nextMBB->splice(nextMBB->begin(), thisMBB,
11456 llvm::next(MachineBasicBlock::iterator(mInstr)),
11457 thisMBB->end());
11458 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011459
Mon P Wang63307c32008-05-05 19:05:59 +000011460 // Update thisMBB to fall through to newMBB
11461 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011462
Mon P Wang63307c32008-05-05 19:05:59 +000011463 // newMBB jumps to newMBB and fall through to nextMBB
11464 newMBB->addSuccessor(nextMBB);
11465 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011466
Dale Johannesene4d209d2009-02-03 20:21:25 +000011467 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011468 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011469 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011470 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011471 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011472 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011473 int numArgs = mInstr->getNumOperands() - 1;
11474 for (int i=0; i < numArgs; ++i)
11475 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011476
Mon P Wang63307c32008-05-05 19:05:59 +000011477 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011478 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011479 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011480
Mon P Wangab3e7472008-05-05 22:56:23 +000011481 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011482 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011483 for (int i=0; i <= lastAddrIndx; ++i)
11484 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011485
Mon P Wang63307c32008-05-05 19:05:59 +000011486 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011487 assert((argOpers[valArgIndx]->isReg() ||
11488 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011489 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011490
11491 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011492 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011493 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011494 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011495 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011496 (*MIB).addOperand(*argOpers[valArgIndx]);
11497
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011498 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011499 MIB.addReg(t1);
11500
Dale Johannesene4d209d2009-02-03 20:21:25 +000011501 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011502 MIB.addReg(t1);
11503 MIB.addReg(t2);
11504
11505 // Generate movc
11506 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011507 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011508 MIB.addReg(t2);
11509 MIB.addReg(t1);
11510
11511 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011512 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011513 for (int i=0; i <= lastAddrIndx; ++i)
11514 (*MIB).addOperand(*argOpers[i]);
11515 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011516 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011517 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11518 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011519
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011520 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011521 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011522
Mon P Wang63307c32008-05-05 19:05:59 +000011523 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011524 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011525
Dan Gohman14152b42010-07-06 20:24:04 +000011526 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011527 return nextMBB;
11528}
11529
Eric Christopherf83a5de2009-08-27 18:08:16 +000011530// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011531// or XMM0_V32I8 in AVX all of this code can be replaced with that
11532// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011533MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011534X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011535 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011536 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011537 "Target must have SSE4.2 or AVX features enabled");
11538
Eric Christopherb120ab42009-08-18 22:50:32 +000011539 DebugLoc dl = MI->getDebugLoc();
11540 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011541 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011542 if (!Subtarget->hasAVX()) {
11543 if (memArg)
11544 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11545 else
11546 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11547 } else {
11548 if (memArg)
11549 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11550 else
11551 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11552 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011553
Eric Christopher41c902f2010-11-30 08:20:21 +000011554 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011555 for (unsigned i = 0; i < numArgs; ++i) {
11556 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011557 if (!(Op.isReg() && Op.isImplicit()))
11558 MIB.addOperand(Op);
11559 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011560 BuildMI(*BB, MI, dl,
11561 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11562 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011563 .addReg(X86::XMM0);
11564
Dan Gohman14152b42010-07-06 20:24:04 +000011565 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011566 return BB;
11567}
11568
11569MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011570X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011571 DebugLoc dl = MI->getDebugLoc();
11572 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011573
Eric Christopher228232b2010-11-30 07:20:12 +000011574 // Address into RAX/EAX, other two args into ECX, EDX.
11575 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11576 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11577 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11578 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011579 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011580
Eric Christopher228232b2010-11-30 07:20:12 +000011581 unsigned ValOps = X86::AddrNumOperands;
11582 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11583 .addReg(MI->getOperand(ValOps).getReg());
11584 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11585 .addReg(MI->getOperand(ValOps+1).getReg());
11586
11587 // The instruction doesn't actually take any operands though.
11588 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011589
Eric Christopher228232b2010-11-30 07:20:12 +000011590 MI->eraseFromParent(); // The pseudo is gone now.
11591 return BB;
11592}
11593
11594MachineBasicBlock *
11595X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011596 DebugLoc dl = MI->getDebugLoc();
11597 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011598
Eric Christopher228232b2010-11-30 07:20:12 +000011599 // First arg in ECX, the second in EAX.
11600 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11601 .addReg(MI->getOperand(0).getReg());
11602 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11603 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011604
Eric Christopher228232b2010-11-30 07:20:12 +000011605 // The instruction doesn't actually take any operands though.
11606 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011607
Eric Christopher228232b2010-11-30 07:20:12 +000011608 MI->eraseFromParent(); // The pseudo is gone now.
11609 return BB;
11610}
11611
11612MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011613X86TargetLowering::EmitVAARG64WithCustomInserter(
11614 MachineInstr *MI,
11615 MachineBasicBlock *MBB) const {
11616 // Emit va_arg instruction on X86-64.
11617
11618 // Operands to this pseudo-instruction:
11619 // 0 ) Output : destination address (reg)
11620 // 1-5) Input : va_list address (addr, i64mem)
11621 // 6 ) ArgSize : Size (in bytes) of vararg type
11622 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11623 // 8 ) Align : Alignment of type
11624 // 9 ) EFLAGS (implicit-def)
11625
11626 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11627 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11628
11629 unsigned DestReg = MI->getOperand(0).getReg();
11630 MachineOperand &Base = MI->getOperand(1);
11631 MachineOperand &Scale = MI->getOperand(2);
11632 MachineOperand &Index = MI->getOperand(3);
11633 MachineOperand &Disp = MI->getOperand(4);
11634 MachineOperand &Segment = MI->getOperand(5);
11635 unsigned ArgSize = MI->getOperand(6).getImm();
11636 unsigned ArgMode = MI->getOperand(7).getImm();
11637 unsigned Align = MI->getOperand(8).getImm();
11638
11639 // Memory Reference
11640 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11641 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11642 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11643
11644 // Machine Information
11645 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11646 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11647 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11648 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11649 DebugLoc DL = MI->getDebugLoc();
11650
11651 // struct va_list {
11652 // i32 gp_offset
11653 // i32 fp_offset
11654 // i64 overflow_area (address)
11655 // i64 reg_save_area (address)
11656 // }
11657 // sizeof(va_list) = 24
11658 // alignment(va_list) = 8
11659
11660 unsigned TotalNumIntRegs = 6;
11661 unsigned TotalNumXMMRegs = 8;
11662 bool UseGPOffset = (ArgMode == 1);
11663 bool UseFPOffset = (ArgMode == 2);
11664 unsigned MaxOffset = TotalNumIntRegs * 8 +
11665 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11666
11667 /* Align ArgSize to a multiple of 8 */
11668 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11669 bool NeedsAlign = (Align > 8);
11670
11671 MachineBasicBlock *thisMBB = MBB;
11672 MachineBasicBlock *overflowMBB;
11673 MachineBasicBlock *offsetMBB;
11674 MachineBasicBlock *endMBB;
11675
11676 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11677 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11678 unsigned OffsetReg = 0;
11679
11680 if (!UseGPOffset && !UseFPOffset) {
11681 // If we only pull from the overflow region, we don't create a branch.
11682 // We don't need to alter control flow.
11683 OffsetDestReg = 0; // unused
11684 OverflowDestReg = DestReg;
11685
11686 offsetMBB = NULL;
11687 overflowMBB = thisMBB;
11688 endMBB = thisMBB;
11689 } else {
11690 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11691 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11692 // If not, pull from overflow_area. (branch to overflowMBB)
11693 //
11694 // thisMBB
11695 // | .
11696 // | .
11697 // offsetMBB overflowMBB
11698 // | .
11699 // | .
11700 // endMBB
11701
11702 // Registers for the PHI in endMBB
11703 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11704 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11705
11706 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11707 MachineFunction *MF = MBB->getParent();
11708 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11709 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11710 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11711
11712 MachineFunction::iterator MBBIter = MBB;
11713 ++MBBIter;
11714
11715 // Insert the new basic blocks
11716 MF->insert(MBBIter, offsetMBB);
11717 MF->insert(MBBIter, overflowMBB);
11718 MF->insert(MBBIter, endMBB);
11719
11720 // Transfer the remainder of MBB and its successor edges to endMBB.
11721 endMBB->splice(endMBB->begin(), thisMBB,
11722 llvm::next(MachineBasicBlock::iterator(MI)),
11723 thisMBB->end());
11724 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11725
11726 // Make offsetMBB and overflowMBB successors of thisMBB
11727 thisMBB->addSuccessor(offsetMBB);
11728 thisMBB->addSuccessor(overflowMBB);
11729
11730 // endMBB is a successor of both offsetMBB and overflowMBB
11731 offsetMBB->addSuccessor(endMBB);
11732 overflowMBB->addSuccessor(endMBB);
11733
11734 // Load the offset value into a register
11735 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11736 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11737 .addOperand(Base)
11738 .addOperand(Scale)
11739 .addOperand(Index)
11740 .addDisp(Disp, UseFPOffset ? 4 : 0)
11741 .addOperand(Segment)
11742 .setMemRefs(MMOBegin, MMOEnd);
11743
11744 // Check if there is enough room left to pull this argument.
11745 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11746 .addReg(OffsetReg)
11747 .addImm(MaxOffset + 8 - ArgSizeA8);
11748
11749 // Branch to "overflowMBB" if offset >= max
11750 // Fall through to "offsetMBB" otherwise
11751 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11752 .addMBB(overflowMBB);
11753 }
11754
11755 // In offsetMBB, emit code to use the reg_save_area.
11756 if (offsetMBB) {
11757 assert(OffsetReg != 0);
11758
11759 // Read the reg_save_area address.
11760 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11761 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11762 .addOperand(Base)
11763 .addOperand(Scale)
11764 .addOperand(Index)
11765 .addDisp(Disp, 16)
11766 .addOperand(Segment)
11767 .setMemRefs(MMOBegin, MMOEnd);
11768
11769 // Zero-extend the offset
11770 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11771 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11772 .addImm(0)
11773 .addReg(OffsetReg)
11774 .addImm(X86::sub_32bit);
11775
11776 // Add the offset to the reg_save_area to get the final address.
11777 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11778 .addReg(OffsetReg64)
11779 .addReg(RegSaveReg);
11780
11781 // Compute the offset for the next argument
11782 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11783 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11784 .addReg(OffsetReg)
11785 .addImm(UseFPOffset ? 16 : 8);
11786
11787 // Store it back into the va_list.
11788 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11789 .addOperand(Base)
11790 .addOperand(Scale)
11791 .addOperand(Index)
11792 .addDisp(Disp, UseFPOffset ? 4 : 0)
11793 .addOperand(Segment)
11794 .addReg(NextOffsetReg)
11795 .setMemRefs(MMOBegin, MMOEnd);
11796
11797 // Jump to endMBB
11798 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11799 .addMBB(endMBB);
11800 }
11801
11802 //
11803 // Emit code to use overflow area
11804 //
11805
11806 // Load the overflow_area address into a register.
11807 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11808 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11809 .addOperand(Base)
11810 .addOperand(Scale)
11811 .addOperand(Index)
11812 .addDisp(Disp, 8)
11813 .addOperand(Segment)
11814 .setMemRefs(MMOBegin, MMOEnd);
11815
11816 // If we need to align it, do so. Otherwise, just copy the address
11817 // to OverflowDestReg.
11818 if (NeedsAlign) {
11819 // Align the overflow address
11820 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11821 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11822
11823 // aligned_addr = (addr + (align-1)) & ~(align-1)
11824 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11825 .addReg(OverflowAddrReg)
11826 .addImm(Align-1);
11827
11828 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11829 .addReg(TmpReg)
11830 .addImm(~(uint64_t)(Align-1));
11831 } else {
11832 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11833 .addReg(OverflowAddrReg);
11834 }
11835
11836 // Compute the next overflow address after this argument.
11837 // (the overflow address should be kept 8-byte aligned)
11838 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11839 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11840 .addReg(OverflowDestReg)
11841 .addImm(ArgSizeA8);
11842
11843 // Store the new overflow address.
11844 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11845 .addOperand(Base)
11846 .addOperand(Scale)
11847 .addOperand(Index)
11848 .addDisp(Disp, 8)
11849 .addOperand(Segment)
11850 .addReg(NextAddrReg)
11851 .setMemRefs(MMOBegin, MMOEnd);
11852
11853 // If we branched, emit the PHI to the front of endMBB.
11854 if (offsetMBB) {
11855 BuildMI(*endMBB, endMBB->begin(), DL,
11856 TII->get(X86::PHI), DestReg)
11857 .addReg(OffsetDestReg).addMBB(offsetMBB)
11858 .addReg(OverflowDestReg).addMBB(overflowMBB);
11859 }
11860
11861 // Erase the pseudo instruction
11862 MI->eraseFromParent();
11863
11864 return endMBB;
11865}
11866
11867MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011868X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11869 MachineInstr *MI,
11870 MachineBasicBlock *MBB) const {
11871 // Emit code to save XMM registers to the stack. The ABI says that the
11872 // number of registers to save is given in %al, so it's theoretically
11873 // possible to do an indirect jump trick to avoid saving all of them,
11874 // however this code takes a simpler approach and just executes all
11875 // of the stores if %al is non-zero. It's less code, and it's probably
11876 // easier on the hardware branch predictor, and stores aren't all that
11877 // expensive anyway.
11878
11879 // Create the new basic blocks. One block contains all the XMM stores,
11880 // and one block is the final destination regardless of whether any
11881 // stores were performed.
11882 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11883 MachineFunction *F = MBB->getParent();
11884 MachineFunction::iterator MBBIter = MBB;
11885 ++MBBIter;
11886 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11887 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11888 F->insert(MBBIter, XMMSaveMBB);
11889 F->insert(MBBIter, EndMBB);
11890
Dan Gohman14152b42010-07-06 20:24:04 +000011891 // Transfer the remainder of MBB and its successor edges to EndMBB.
11892 EndMBB->splice(EndMBB->begin(), MBB,
11893 llvm::next(MachineBasicBlock::iterator(MI)),
11894 MBB->end());
11895 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11896
Dan Gohmand6708ea2009-08-15 01:38:56 +000011897 // The original block will now fall through to the XMM save block.
11898 MBB->addSuccessor(XMMSaveMBB);
11899 // The XMMSaveMBB will fall through to the end block.
11900 XMMSaveMBB->addSuccessor(EndMBB);
11901
11902 // Now add the instructions.
11903 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11904 DebugLoc DL = MI->getDebugLoc();
11905
11906 unsigned CountReg = MI->getOperand(0).getReg();
11907 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11908 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11909
11910 if (!Subtarget->isTargetWin64()) {
11911 // If %al is 0, branch around the XMM save block.
11912 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011913 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011914 MBB->addSuccessor(EndMBB);
11915 }
11916
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011917 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011918 // In the XMM save block, save all the XMM argument registers.
11919 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11920 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011921 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011922 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011923 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011924 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011925 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011926 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011927 .addFrameIndex(RegSaveFrameIndex)
11928 .addImm(/*Scale=*/1)
11929 .addReg(/*IndexReg=*/0)
11930 .addImm(/*Disp=*/Offset)
11931 .addReg(/*Segment=*/0)
11932 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011933 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011934 }
11935
Dan Gohman14152b42010-07-06 20:24:04 +000011936 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011937
11938 return EndMBB;
11939}
Mon P Wang63307c32008-05-05 19:05:59 +000011940
Evan Cheng60c07e12006-07-05 22:17:51 +000011941MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000011942X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011943 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000011944 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11945 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000011946
Chris Lattner52600972009-09-02 05:57:00 +000011947 // To "insert" a SELECT_CC instruction, we actually have to insert the
11948 // diamond control-flow pattern. The incoming instruction knows the
11949 // destination vreg to set, the condition code register to branch on, the
11950 // true/false values to select between, and a branch opcode to use.
11951 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11952 MachineFunction::iterator It = BB;
11953 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000011954
Chris Lattner52600972009-09-02 05:57:00 +000011955 // thisMBB:
11956 // ...
11957 // TrueVal = ...
11958 // cmpTY ccX, r1, r2
11959 // bCC copy1MBB
11960 // fallthrough --> copy0MBB
11961 MachineBasicBlock *thisMBB = BB;
11962 MachineFunction *F = BB->getParent();
11963 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
11964 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000011965 F->insert(It, copy0MBB);
11966 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000011967
Bill Wendling730c07e2010-06-25 20:48:10 +000011968 // If the EFLAGS register isn't dead in the terminator, then claim that it's
11969 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000011970 if (!MI->killsRegister(X86::EFLAGS)) {
11971 copy0MBB->addLiveIn(X86::EFLAGS);
11972 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000011973 }
11974
Dan Gohman14152b42010-07-06 20:24:04 +000011975 // Transfer the remainder of BB and its successor edges to sinkMBB.
11976 sinkMBB->splice(sinkMBB->begin(), BB,
11977 llvm::next(MachineBasicBlock::iterator(MI)),
11978 BB->end());
11979 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
11980
11981 // Add the true and fallthrough blocks as its successors.
11982 BB->addSuccessor(copy0MBB);
11983 BB->addSuccessor(sinkMBB);
11984
11985 // Create the conditional branch instruction.
11986 unsigned Opc =
11987 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
11988 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
11989
Chris Lattner52600972009-09-02 05:57:00 +000011990 // copy0MBB:
11991 // %FalseValue = ...
11992 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000011993 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000011994
Chris Lattner52600972009-09-02 05:57:00 +000011995 // sinkMBB:
11996 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
11997 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000011998 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
11999 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012000 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12001 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12002
Dan Gohman14152b42010-07-06 20:24:04 +000012003 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012004 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012005}
12006
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012007MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012008X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12009 bool Is64Bit) const {
12010 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12011 DebugLoc DL = MI->getDebugLoc();
12012 MachineFunction *MF = BB->getParent();
12013 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12014
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012015 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012016
12017 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12018 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12019
12020 // BB:
12021 // ... [Till the alloca]
12022 // If stacklet is not large enough, jump to mallocMBB
12023 //
12024 // bumpMBB:
12025 // Allocate by subtracting from RSP
12026 // Jump to continueMBB
12027 //
12028 // mallocMBB:
12029 // Allocate by call to runtime
12030 //
12031 // continueMBB:
12032 // ...
12033 // [rest of original BB]
12034 //
12035
12036 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12037 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12038 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12039
12040 MachineRegisterInfo &MRI = MF->getRegInfo();
12041 const TargetRegisterClass *AddrRegClass =
12042 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12043
12044 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12045 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12046 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012047 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012048 sizeVReg = MI->getOperand(1).getReg(),
12049 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12050
12051 MachineFunction::iterator MBBIter = BB;
12052 ++MBBIter;
12053
12054 MF->insert(MBBIter, bumpMBB);
12055 MF->insert(MBBIter, mallocMBB);
12056 MF->insert(MBBIter, continueMBB);
12057
12058 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12059 (MachineBasicBlock::iterator(MI)), BB->end());
12060 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12061
12062 // Add code to the main basic block to check if the stack limit has been hit,
12063 // and if so, jump to mallocMBB otherwise to bumpMBB.
12064 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012065 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012066 .addReg(tmpSPVReg).addReg(sizeVReg);
12067 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012068 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012069 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012070 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12071
12072 // bumpMBB simply decreases the stack pointer, since we know the current
12073 // stacklet has enough space.
12074 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012075 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012076 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012077 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012078 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12079
12080 // Calls into a routine in libgcc to allocate more space from the heap.
12081 if (Is64Bit) {
12082 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12083 .addReg(sizeVReg);
12084 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12085 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12086 } else {
12087 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12088 .addImm(12);
12089 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12090 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12091 .addExternalSymbol("__morestack_allocate_stack_space");
12092 }
12093
12094 if (!Is64Bit)
12095 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12096 .addImm(16);
12097
12098 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12099 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12100 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12101
12102 // Set up the CFG correctly.
12103 BB->addSuccessor(bumpMBB);
12104 BB->addSuccessor(mallocMBB);
12105 mallocMBB->addSuccessor(continueMBB);
12106 bumpMBB->addSuccessor(continueMBB);
12107
12108 // Take care of the PHI nodes.
12109 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12110 MI->getOperand(0).getReg())
12111 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12112 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12113
12114 // Delete the original pseudo instruction.
12115 MI->eraseFromParent();
12116
12117 // And we're done.
12118 return continueMBB;
12119}
12120
12121MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012122X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012123 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012124 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12125 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012126
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012127 assert(!Subtarget->isTargetEnvMacho());
12128
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012129 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12130 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012131
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012132 if (Subtarget->isTargetWin64()) {
12133 if (Subtarget->isTargetCygMing()) {
12134 // ___chkstk(Mingw64):
12135 // Clobbers R10, R11, RAX and EFLAGS.
12136 // Updates RSP.
12137 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12138 .addExternalSymbol("___chkstk")
12139 .addReg(X86::RAX, RegState::Implicit)
12140 .addReg(X86::RSP, RegState::Implicit)
12141 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12142 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12143 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12144 } else {
12145 // __chkstk(MSVCRT): does not update stack pointer.
12146 // Clobbers R10, R11 and EFLAGS.
12147 // FIXME: RAX(allocated size) might be reused and not killed.
12148 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12149 .addExternalSymbol("__chkstk")
12150 .addReg(X86::RAX, RegState::Implicit)
12151 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12152 // RAX has the offset to subtracted from RSP.
12153 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12154 .addReg(X86::RSP)
12155 .addReg(X86::RAX);
12156 }
12157 } else {
12158 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012159 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12160
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012161 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12162 .addExternalSymbol(StackProbeSymbol)
12163 .addReg(X86::EAX, RegState::Implicit)
12164 .addReg(X86::ESP, RegState::Implicit)
12165 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12166 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12167 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12168 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012169
Dan Gohman14152b42010-07-06 20:24:04 +000012170 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012171 return BB;
12172}
Chris Lattner52600972009-09-02 05:57:00 +000012173
12174MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012175X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12176 MachineBasicBlock *BB) const {
12177 // This is pretty easy. We're taking the value that we received from
12178 // our load from the relocation, sticking it in either RDI (x86-64)
12179 // or EAX and doing an indirect call. The return value will then
12180 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012181 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012182 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012183 DebugLoc DL = MI->getDebugLoc();
12184 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012185
12186 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012187 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012188
Eric Christopher30ef0e52010-06-03 04:07:48 +000012189 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012190 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12191 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012192 .addReg(X86::RIP)
12193 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012194 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012195 MI->getOperand(3).getTargetFlags())
12196 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012197 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012198 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012199 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012200 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12201 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012202 .addReg(0)
12203 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012204 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012205 MI->getOperand(3).getTargetFlags())
12206 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012207 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012208 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012209 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012210 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12211 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012212 .addReg(TII->getGlobalBaseReg(F))
12213 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012214 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012215 MI->getOperand(3).getTargetFlags())
12216 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012217 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012218 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012219 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012220
Dan Gohman14152b42010-07-06 20:24:04 +000012221 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012222 return BB;
12223}
12224
12225MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012226X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012227 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012228 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012229 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012230 case X86::TAILJMPd64:
12231 case X86::TAILJMPr64:
12232 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012233 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012234 case X86::TCRETURNdi64:
12235 case X86::TCRETURNri64:
12236 case X86::TCRETURNmi64:
12237 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12238 // On AMD64, additional defs should be added before register allocation.
12239 if (!Subtarget->isTargetWin64()) {
12240 MI->addRegisterDefined(X86::RSI);
12241 MI->addRegisterDefined(X86::RDI);
12242 MI->addRegisterDefined(X86::XMM6);
12243 MI->addRegisterDefined(X86::XMM7);
12244 MI->addRegisterDefined(X86::XMM8);
12245 MI->addRegisterDefined(X86::XMM9);
12246 MI->addRegisterDefined(X86::XMM10);
12247 MI->addRegisterDefined(X86::XMM11);
12248 MI->addRegisterDefined(X86::XMM12);
12249 MI->addRegisterDefined(X86::XMM13);
12250 MI->addRegisterDefined(X86::XMM14);
12251 MI->addRegisterDefined(X86::XMM15);
12252 }
12253 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012254 case X86::WIN_ALLOCA:
12255 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012256 case X86::SEG_ALLOCA_32:
12257 return EmitLoweredSegAlloca(MI, BB, false);
12258 case X86::SEG_ALLOCA_64:
12259 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012260 case X86::TLSCall_32:
12261 case X86::TLSCall_64:
12262 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012263 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012264 case X86::CMOV_FR32:
12265 case X86::CMOV_FR64:
12266 case X86::CMOV_V4F32:
12267 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012268 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012269 case X86::CMOV_V8F32:
12270 case X86::CMOV_V4F64:
12271 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012272 case X86::CMOV_GR16:
12273 case X86::CMOV_GR32:
12274 case X86::CMOV_RFP32:
12275 case X86::CMOV_RFP64:
12276 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012277 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012278
Dale Johannesen849f2142007-07-03 00:53:03 +000012279 case X86::FP32_TO_INT16_IN_MEM:
12280 case X86::FP32_TO_INT32_IN_MEM:
12281 case X86::FP32_TO_INT64_IN_MEM:
12282 case X86::FP64_TO_INT16_IN_MEM:
12283 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012284 case X86::FP64_TO_INT64_IN_MEM:
12285 case X86::FP80_TO_INT16_IN_MEM:
12286 case X86::FP80_TO_INT32_IN_MEM:
12287 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012288 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12289 DebugLoc DL = MI->getDebugLoc();
12290
Evan Cheng60c07e12006-07-05 22:17:51 +000012291 // Change the floating point control register to use "round towards zero"
12292 // mode when truncating to an integer value.
12293 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012294 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012295 addFrameReference(BuildMI(*BB, MI, DL,
12296 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012297
12298 // Load the old value of the high byte of the control word...
12299 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012300 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012301 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012302 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012303
12304 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012305 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012306 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012307
12308 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012309 addFrameReference(BuildMI(*BB, MI, DL,
12310 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012311
12312 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012313 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012314 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012315
12316 // Get the X86 opcode to use.
12317 unsigned Opc;
12318 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012319 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012320 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12321 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12322 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12323 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12324 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12325 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012326 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12327 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12328 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012329 }
12330
12331 X86AddressMode AM;
12332 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012333 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012334 AM.BaseType = X86AddressMode::RegBase;
12335 AM.Base.Reg = Op.getReg();
12336 } else {
12337 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012338 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012339 }
12340 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012341 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012342 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012343 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012344 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012345 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012346 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012347 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012348 AM.GV = Op.getGlobal();
12349 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012350 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012351 }
Dan Gohman14152b42010-07-06 20:24:04 +000012352 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012353 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012354
12355 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012356 addFrameReference(BuildMI(*BB, MI, DL,
12357 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012358
Dan Gohman14152b42010-07-06 20:24:04 +000012359 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012360 return BB;
12361 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012362 // String/text processing lowering.
12363 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012364 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012365 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12366 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012367 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012368 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12369 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012370 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012371 return EmitPCMP(MI, BB, 5, false /* in mem */);
12372 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012373 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012374 return EmitPCMP(MI, BB, 5, true /* in mem */);
12375
Eric Christopher228232b2010-11-30 07:20:12 +000012376 // Thread synchronization.
12377 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012378 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012379 case X86::MWAIT:
12380 return EmitMwait(MI, BB);
12381
Eric Christopherb120ab42009-08-18 22:50:32 +000012382 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012383 case X86::ATOMAND32:
12384 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012385 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012386 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012387 X86::NOT32r, X86::EAX,
12388 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012389 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012390 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12391 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012392 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012393 X86::NOT32r, X86::EAX,
12394 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012395 case X86::ATOMXOR32:
12396 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012397 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012398 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012399 X86::NOT32r, X86::EAX,
12400 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012401 case X86::ATOMNAND32:
12402 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012403 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012404 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012405 X86::NOT32r, X86::EAX,
12406 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012407 case X86::ATOMMIN32:
12408 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12409 case X86::ATOMMAX32:
12410 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12411 case X86::ATOMUMIN32:
12412 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12413 case X86::ATOMUMAX32:
12414 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012415
12416 case X86::ATOMAND16:
12417 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12418 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012419 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012420 X86::NOT16r, X86::AX,
12421 X86::GR16RegisterClass);
12422 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012423 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012424 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012425 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012426 X86::NOT16r, X86::AX,
12427 X86::GR16RegisterClass);
12428 case X86::ATOMXOR16:
12429 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12430 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012431 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012432 X86::NOT16r, X86::AX,
12433 X86::GR16RegisterClass);
12434 case X86::ATOMNAND16:
12435 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12436 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012437 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012438 X86::NOT16r, X86::AX,
12439 X86::GR16RegisterClass, true);
12440 case X86::ATOMMIN16:
12441 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12442 case X86::ATOMMAX16:
12443 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12444 case X86::ATOMUMIN16:
12445 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12446 case X86::ATOMUMAX16:
12447 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12448
12449 case X86::ATOMAND8:
12450 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12451 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012452 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012453 X86::NOT8r, X86::AL,
12454 X86::GR8RegisterClass);
12455 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012456 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012457 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012458 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012459 X86::NOT8r, X86::AL,
12460 X86::GR8RegisterClass);
12461 case X86::ATOMXOR8:
12462 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12463 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012464 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012465 X86::NOT8r, X86::AL,
12466 X86::GR8RegisterClass);
12467 case X86::ATOMNAND8:
12468 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12469 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012470 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012471 X86::NOT8r, X86::AL,
12472 X86::GR8RegisterClass, true);
12473 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012474 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012475 case X86::ATOMAND64:
12476 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012477 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012478 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012479 X86::NOT64r, X86::RAX,
12480 X86::GR64RegisterClass);
12481 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012482 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12483 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012484 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012485 X86::NOT64r, X86::RAX,
12486 X86::GR64RegisterClass);
12487 case X86::ATOMXOR64:
12488 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012489 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012490 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012491 X86::NOT64r, X86::RAX,
12492 X86::GR64RegisterClass);
12493 case X86::ATOMNAND64:
12494 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12495 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012496 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012497 X86::NOT64r, X86::RAX,
12498 X86::GR64RegisterClass, true);
12499 case X86::ATOMMIN64:
12500 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12501 case X86::ATOMMAX64:
12502 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12503 case X86::ATOMUMIN64:
12504 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12505 case X86::ATOMUMAX64:
12506 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012507
12508 // This group does 64-bit operations on a 32-bit host.
12509 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012510 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012511 X86::AND32rr, X86::AND32rr,
12512 X86::AND32ri, X86::AND32ri,
12513 false);
12514 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012515 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012516 X86::OR32rr, X86::OR32rr,
12517 X86::OR32ri, X86::OR32ri,
12518 false);
12519 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012520 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012521 X86::XOR32rr, X86::XOR32rr,
12522 X86::XOR32ri, X86::XOR32ri,
12523 false);
12524 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012525 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012526 X86::AND32rr, X86::AND32rr,
12527 X86::AND32ri, X86::AND32ri,
12528 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012529 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012530 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012531 X86::ADD32rr, X86::ADC32rr,
12532 X86::ADD32ri, X86::ADC32ri,
12533 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012534 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012535 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012536 X86::SUB32rr, X86::SBB32rr,
12537 X86::SUB32ri, X86::SBB32ri,
12538 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012539 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012540 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012541 X86::MOV32rr, X86::MOV32rr,
12542 X86::MOV32ri, X86::MOV32ri,
12543 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012544 case X86::VASTART_SAVE_XMM_REGS:
12545 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012546
12547 case X86::VAARG_64:
12548 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012549 }
12550}
12551
12552//===----------------------------------------------------------------------===//
12553// X86 Optimization Hooks
12554//===----------------------------------------------------------------------===//
12555
Dan Gohman475871a2008-07-27 21:46:04 +000012556void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012557 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012558 APInt &KnownZero,
12559 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012560 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012561 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012562 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012563 assert((Opc >= ISD::BUILTIN_OP_END ||
12564 Opc == ISD::INTRINSIC_WO_CHAIN ||
12565 Opc == ISD::INTRINSIC_W_CHAIN ||
12566 Opc == ISD::INTRINSIC_VOID) &&
12567 "Should use MaskedValueIsZero if you don't know whether Op"
12568 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012569
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012570 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012571 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012572 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012573 case X86ISD::ADD:
12574 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012575 case X86ISD::ADC:
12576 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012577 case X86ISD::SMUL:
12578 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012579 case X86ISD::INC:
12580 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012581 case X86ISD::OR:
12582 case X86ISD::XOR:
12583 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012584 // These nodes' second result is a boolean.
12585 if (Op.getResNo() == 0)
12586 break;
12587 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012588 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012589 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12590 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012591 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012592 case ISD::INTRINSIC_WO_CHAIN: {
12593 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12594 unsigned NumLoBits = 0;
12595 switch (IntId) {
12596 default: break;
12597 case Intrinsic::x86_sse_movmsk_ps:
12598 case Intrinsic::x86_avx_movmsk_ps_256:
12599 case Intrinsic::x86_sse2_movmsk_pd:
12600 case Intrinsic::x86_avx_movmsk_pd_256:
12601 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012602 case Intrinsic::x86_sse2_pmovmskb_128:
12603 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012604 // High bits of movmskp{s|d}, pmovmskb are known zero.
12605 switch (IntId) {
12606 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12607 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12608 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12609 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12610 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12611 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012612 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012613 }
12614 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12615 Mask.getBitWidth() - NumLoBits);
12616 break;
12617 }
12618 }
12619 break;
12620 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012621 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012622}
Chris Lattner259e97c2006-01-31 19:43:35 +000012623
Owen Andersonbc146b02010-09-21 20:42:50 +000012624unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12625 unsigned Depth) const {
12626 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12627 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12628 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012629
Owen Andersonbc146b02010-09-21 20:42:50 +000012630 // Fallback case.
12631 return 1;
12632}
12633
Evan Cheng206ee9d2006-07-07 08:33:52 +000012634/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012635/// node is a GlobalAddress + offset.
12636bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012637 const GlobalValue* &GA,
12638 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012639 if (N->getOpcode() == X86ISD::Wrapper) {
12640 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012641 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012642 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012643 return true;
12644 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012645 }
Evan Chengad4196b2008-05-12 19:56:52 +000012646 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012647}
12648
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012649/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12650/// same as extracting the high 128-bit part of 256-bit vector and then
12651/// inserting the result into the low part of a new 256-bit vector
12652static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12653 EVT VT = SVOp->getValueType(0);
12654 int NumElems = VT.getVectorNumElements();
12655
12656 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12657 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12658 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12659 SVOp->getMaskElt(j) >= 0)
12660 return false;
12661
12662 return true;
12663}
12664
12665/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12666/// same as extracting the low 128-bit part of 256-bit vector and then
12667/// inserting the result into the high part of a new 256-bit vector
12668static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12669 EVT VT = SVOp->getValueType(0);
12670 int NumElems = VT.getVectorNumElements();
12671
12672 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12673 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12674 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12675 SVOp->getMaskElt(j) >= 0)
12676 return false;
12677
12678 return true;
12679}
12680
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012681/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12682static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012683 TargetLowering::DAGCombinerInfo &DCI,
12684 bool HasAVX2) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012685 DebugLoc dl = N->getDebugLoc();
12686 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12687 SDValue V1 = SVOp->getOperand(0);
12688 SDValue V2 = SVOp->getOperand(1);
12689 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012690 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012691
12692 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12693 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12694 //
12695 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012696 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012697 // V UNDEF BUILD_VECTOR UNDEF
12698 // \ / \ /
12699 // CONCAT_VECTOR CONCAT_VECTOR
12700 // \ /
12701 // \ /
12702 // RESULT: V + zero extended
12703 //
12704 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12705 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12706 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12707 return SDValue();
12708
12709 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12710 return SDValue();
12711
12712 // To match the shuffle mask, the first half of the mask should
12713 // be exactly the first vector, and all the rest a splat with the
12714 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012715 for (int i = 0; i < NumElems/2; ++i)
12716 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12717 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12718 return SDValue();
12719
Chad Rosier3d1161e2012-01-03 21:05:52 +000012720 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12721 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12722 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12723 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12724 SDValue ResNode =
12725 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12726 Ld->getMemoryVT(),
12727 Ld->getPointerInfo(),
12728 Ld->getAlignment(),
12729 false/*isVolatile*/, true/*ReadMem*/,
12730 false/*WriteMem*/);
12731 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12732 }
12733
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012734 // Emit a zeroed vector and insert the desired subvector on its
12735 // first half.
Craig Topper12216172012-01-13 08:12:35 +000012736 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */, HasAVX2, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012737 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12738 DAG.getConstant(0, MVT::i32), DAG, dl);
12739 return DCI.CombineTo(N, InsV);
12740 }
12741
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012742 //===--------------------------------------------------------------------===//
12743 // Combine some shuffles into subvector extracts and inserts:
12744 //
12745
12746 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12747 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12748 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12749 DAG, dl);
12750 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12751 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12752 return DCI.CombineTo(N, InsV);
12753 }
12754
12755 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12756 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12757 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12758 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12759 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12760 return DCI.CombineTo(N, InsV);
12761 }
12762
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012763 return SDValue();
12764}
12765
12766/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012767static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012768 TargetLowering::DAGCombinerInfo &DCI,
12769 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012770 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012771 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012772
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012773 // Don't create instructions with illegal types after legalize types has run.
12774 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12775 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12776 return SDValue();
12777
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012778 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12779 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12780 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Craig Topper12216172012-01-13 08:12:35 +000012781 return PerformShuffleCombine256(N, DAG, DCI, Subtarget->hasAVX2());
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012782
12783 // Only handle 128 wide vector from here on.
12784 if (VT.getSizeInBits() != 128)
12785 return SDValue();
12786
12787 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12788 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12789 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012790 SmallVector<SDValue, 16> Elts;
12791 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012792 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012793
Nate Begemanfdea31a2010-03-24 20:49:50 +000012794 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012795}
Evan Chengd880b972008-05-09 21:53:03 +000012796
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012797/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12798/// generation and convert it from being a bunch of shuffles and extracts
12799/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012800static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12801 const TargetLowering &TLI) {
12802 SDValue InputVector = N->getOperand(0);
12803
12804 // Only operate on vectors of 4 elements, where the alternative shuffling
12805 // gets to be more expensive.
12806 if (InputVector.getValueType() != MVT::v4i32)
12807 return SDValue();
12808
12809 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12810 // single use which is a sign-extend or zero-extend, and all elements are
12811 // used.
12812 SmallVector<SDNode *, 4> Uses;
12813 unsigned ExtractedElements = 0;
12814 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12815 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12816 if (UI.getUse().getResNo() != InputVector.getResNo())
12817 return SDValue();
12818
12819 SDNode *Extract = *UI;
12820 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12821 return SDValue();
12822
12823 if (Extract->getValueType(0) != MVT::i32)
12824 return SDValue();
12825 if (!Extract->hasOneUse())
12826 return SDValue();
12827 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12828 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12829 return SDValue();
12830 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12831 return SDValue();
12832
12833 // Record which element was extracted.
12834 ExtractedElements |=
12835 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12836
12837 Uses.push_back(Extract);
12838 }
12839
12840 // If not all the elements were used, this may not be worthwhile.
12841 if (ExtractedElements != 15)
12842 return SDValue();
12843
12844 // Ok, we've now decided to do the transformation.
12845 DebugLoc dl = InputVector.getDebugLoc();
12846
12847 // Store the value to a temporary stack slot.
12848 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000012849 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
12850 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012851
12852 // Replace each use (extract) with a load of the appropriate element.
12853 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
12854 UE = Uses.end(); UI != UE; ++UI) {
12855 SDNode *Extract = *UI;
12856
Nadav Rotem86694292011-05-17 08:31:57 +000012857 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012858 SDValue Idx = Extract->getOperand(1);
12859 unsigned EltSize =
12860 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
12861 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
12862 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
12863
Nadav Rotem86694292011-05-17 08:31:57 +000012864 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012865 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012866
12867 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000012868 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000012869 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000012870 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012871
12872 // Replace the exact with the load.
12873 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
12874 }
12875
12876 // The replacement was made in place; don't return anything.
12877 return SDValue();
12878}
12879
Duncan Sands6bcd2192011-09-17 16:49:39 +000012880/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
12881/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012882static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000012883 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000012884 const X86Subtarget *Subtarget) {
12885 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000012886 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000012887 // Get the LHS/RHS of the select.
12888 SDValue LHS = N->getOperand(1);
12889 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000012890 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000012891
Dan Gohman670e5392009-09-21 18:03:22 +000012892 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000012893 // instructions match the semantics of the common C idiom x<y?x:y but not
12894 // x<=y?x:y, because of how they handle negative zero (which can be
12895 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000012896 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
12897 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000012898 (Subtarget->hasSSE2() ||
12899 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012900 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012901
Chris Lattner47b4ce82009-03-11 05:48:52 +000012902 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000012903 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000012904 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
12905 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012906 switch (CC) {
12907 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012908 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012909 // Converting this to a min would handle NaNs incorrectly, and swapping
12910 // the operands would cause it to handle comparisons between positive
12911 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012912 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012913 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012914 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12915 break;
12916 std::swap(LHS, RHS);
12917 }
Dan Gohman670e5392009-09-21 18:03:22 +000012918 Opcode = X86ISD::FMIN;
12919 break;
12920 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012921 // Converting this to a min would handle comparisons between positive
12922 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012923 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012924 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
12925 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012926 Opcode = X86ISD::FMIN;
12927 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012928 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012929 // Converting this to a min would handle both negative zeros and NaNs
12930 // incorrectly, but we can swap the operands to fix both.
12931 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012932 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012933 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012934 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012935 Opcode = X86ISD::FMIN;
12936 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012937
Dan Gohman670e5392009-09-21 18:03:22 +000012938 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012939 // Converting this to a max would handle comparisons between positive
12940 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012941 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000012942 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012943 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012944 Opcode = X86ISD::FMAX;
12945 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012946 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012947 // Converting this to a max would handle NaNs incorrectly, and swapping
12948 // the operands would cause it to handle comparisons between positive
12949 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012950 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012951 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012952 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12953 break;
12954 std::swap(LHS, RHS);
12955 }
Dan Gohman670e5392009-09-21 18:03:22 +000012956 Opcode = X86ISD::FMAX;
12957 break;
12958 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012959 // Converting this to a max would handle both negative zeros and NaNs
12960 // incorrectly, but we can swap the operands to fix both.
12961 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012962 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012963 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012964 case ISD::SETGE:
12965 Opcode = X86ISD::FMAX;
12966 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000012967 }
Dan Gohman670e5392009-09-21 18:03:22 +000012968 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000012969 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
12970 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012971 switch (CC) {
12972 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012973 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012974 // Converting this to a min would handle comparisons between positive
12975 // and negative zero incorrectly, and swapping the operands would
12976 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012977 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012978 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000012979 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012980 break;
12981 std::swap(LHS, RHS);
12982 }
Dan Gohman670e5392009-09-21 18:03:22 +000012983 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000012984 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012985 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012986 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012987 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012988 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
12989 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012990 Opcode = X86ISD::FMIN;
12991 break;
12992 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012993 // Converting this to a min would handle both negative zeros and NaNs
12994 // incorrectly, but we can swap the operands to fix both.
12995 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012996 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012997 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012998 case ISD::SETGE:
12999 Opcode = X86ISD::FMIN;
13000 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013001
Dan Gohman670e5392009-09-21 18:03:22 +000013002 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013003 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013004 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013005 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013006 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013007 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013008 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013009 // Converting this to a max would handle comparisons between positive
13010 // and negative zero incorrectly, and swapping the operands would
13011 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013012 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013013 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013014 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013015 break;
13016 std::swap(LHS, RHS);
13017 }
Dan Gohman670e5392009-09-21 18:03:22 +000013018 Opcode = X86ISD::FMAX;
13019 break;
13020 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013021 // Converting this to a max would handle both negative zeros and NaNs
13022 // incorrectly, but we can swap the operands to fix both.
13023 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013024 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013025 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013026 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013027 Opcode = X86ISD::FMAX;
13028 break;
13029 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013030 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013031
Chris Lattner47b4ce82009-03-11 05:48:52 +000013032 if (Opcode)
13033 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013034 }
Eric Christopherfd179292009-08-27 18:07:15 +000013035
Chris Lattnerd1980a52009-03-12 06:52:53 +000013036 // If this is a select between two integer constants, try to do some
13037 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013038 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13039 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013040 // Don't do this for crazy integer types.
13041 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13042 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013043 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013044 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013045
Chris Lattnercee56e72009-03-13 05:53:31 +000013046 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013047 // Efficiently invertible.
13048 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13049 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13050 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13051 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013052 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013053 }
Eric Christopherfd179292009-08-27 18:07:15 +000013054
Chris Lattnerd1980a52009-03-12 06:52:53 +000013055 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013056 if (FalseC->getAPIntValue() == 0 &&
13057 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013058 if (NeedsCondInvert) // Invert the condition if needed.
13059 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13060 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013061
Chris Lattnerd1980a52009-03-12 06:52:53 +000013062 // Zero extend the condition if needed.
13063 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013064
Chris Lattnercee56e72009-03-13 05:53:31 +000013065 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013066 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013067 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013068 }
Eric Christopherfd179292009-08-27 18:07:15 +000013069
Chris Lattner97a29a52009-03-13 05:22:11 +000013070 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013071 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013072 if (NeedsCondInvert) // Invert the condition if needed.
13073 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13074 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013075
Chris Lattner97a29a52009-03-13 05:22:11 +000013076 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013077 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13078 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013079 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013080 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013081 }
Eric Christopherfd179292009-08-27 18:07:15 +000013082
Chris Lattnercee56e72009-03-13 05:53:31 +000013083 // Optimize cases that will turn into an LEA instruction. This requires
13084 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013085 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013086 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013087 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013088
Chris Lattnercee56e72009-03-13 05:53:31 +000013089 bool isFastMultiplier = false;
13090 if (Diff < 10) {
13091 switch ((unsigned char)Diff) {
13092 default: break;
13093 case 1: // result = add base, cond
13094 case 2: // result = lea base( , cond*2)
13095 case 3: // result = lea base(cond, cond*2)
13096 case 4: // result = lea base( , cond*4)
13097 case 5: // result = lea base(cond, cond*4)
13098 case 8: // result = lea base( , cond*8)
13099 case 9: // result = lea base(cond, cond*8)
13100 isFastMultiplier = true;
13101 break;
13102 }
13103 }
Eric Christopherfd179292009-08-27 18:07:15 +000013104
Chris Lattnercee56e72009-03-13 05:53:31 +000013105 if (isFastMultiplier) {
13106 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13107 if (NeedsCondInvert) // Invert the condition if needed.
13108 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13109 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013110
Chris Lattnercee56e72009-03-13 05:53:31 +000013111 // Zero extend the condition if needed.
13112 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13113 Cond);
13114 // Scale the condition by the difference.
13115 if (Diff != 1)
13116 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13117 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013118
Chris Lattnercee56e72009-03-13 05:53:31 +000013119 // Add the base if non-zero.
13120 if (FalseC->getAPIntValue() != 0)
13121 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13122 SDValue(FalseC, 0));
13123 return Cond;
13124 }
Eric Christopherfd179292009-08-27 18:07:15 +000013125 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013126 }
13127 }
Eric Christopherfd179292009-08-27 18:07:15 +000013128
Evan Cheng56f582d2012-01-04 01:41:39 +000013129 // Canonicalize max and min:
13130 // (x > y) ? x : y -> (x >= y) ? x : y
13131 // (x < y) ? x : y -> (x <= y) ? x : y
13132 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13133 // the need for an extra compare
13134 // against zero. e.g.
13135 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13136 // subl %esi, %edi
13137 // testl %edi, %edi
13138 // movl $0, %eax
13139 // cmovgl %edi, %eax
13140 // =>
13141 // xorl %eax, %eax
13142 // subl %esi, $edi
13143 // cmovsl %eax, %edi
13144 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13145 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13146 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13147 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13148 switch (CC) {
13149 default: break;
13150 case ISD::SETLT:
13151 case ISD::SETGT: {
13152 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13153 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13154 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13155 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13156 }
13157 }
13158 }
13159
Nadav Rotemcc616562012-01-15 19:27:55 +000013160 // If we know that this node is legal then we know that it is going to be
13161 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13162 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13163 // to simplify previous instructions.
13164 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13165 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13166 !DCI.isBeforeLegalize() &&
13167 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13168 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13169 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13170 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13171
13172 APInt KnownZero, KnownOne;
13173 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13174 DCI.isBeforeLegalizeOps());
13175 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13176 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13177 DCI.CommitTargetLoweringOpt(TLO);
13178 }
13179
Dan Gohman475871a2008-07-27 21:46:04 +000013180 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013181}
13182
Chris Lattnerd1980a52009-03-12 06:52:53 +000013183/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13184static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13185 TargetLowering::DAGCombinerInfo &DCI) {
13186 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013187
Chris Lattnerd1980a52009-03-12 06:52:53 +000013188 // If the flag operand isn't dead, don't touch this CMOV.
13189 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13190 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013191
Evan Chengb5a55d92011-05-24 01:48:22 +000013192 SDValue FalseOp = N->getOperand(0);
13193 SDValue TrueOp = N->getOperand(1);
13194 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13195 SDValue Cond = N->getOperand(3);
13196 if (CC == X86::COND_E || CC == X86::COND_NE) {
13197 switch (Cond.getOpcode()) {
13198 default: break;
13199 case X86ISD::BSR:
13200 case X86ISD::BSF:
13201 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13202 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13203 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13204 }
13205 }
13206
Chris Lattnerd1980a52009-03-12 06:52:53 +000013207 // If this is a select between two integer constants, try to do some
13208 // optimizations. Note that the operands are ordered the opposite of SELECT
13209 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013210 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13211 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013212 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13213 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013214 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13215 CC = X86::GetOppositeBranchCondition(CC);
13216 std::swap(TrueC, FalseC);
13217 }
Eric Christopherfd179292009-08-27 18:07:15 +000013218
Chris Lattnerd1980a52009-03-12 06:52:53 +000013219 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013220 // This is efficient for any integer data type (including i8/i16) and
13221 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013222 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013223 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13224 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013225
Chris Lattnerd1980a52009-03-12 06:52:53 +000013226 // Zero extend the condition if needed.
13227 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013228
Chris Lattnerd1980a52009-03-12 06:52:53 +000013229 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13230 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013231 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013232 if (N->getNumValues() == 2) // Dead flag value?
13233 return DCI.CombineTo(N, Cond, SDValue());
13234 return Cond;
13235 }
Eric Christopherfd179292009-08-27 18:07:15 +000013236
Chris Lattnercee56e72009-03-13 05:53:31 +000013237 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13238 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013239 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013240 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13241 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013242
Chris Lattner97a29a52009-03-13 05:22:11 +000013243 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013244 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13245 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013246 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13247 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013248
Chris Lattner97a29a52009-03-13 05:22:11 +000013249 if (N->getNumValues() == 2) // Dead flag value?
13250 return DCI.CombineTo(N, Cond, SDValue());
13251 return Cond;
13252 }
Eric Christopherfd179292009-08-27 18:07:15 +000013253
Chris Lattnercee56e72009-03-13 05:53:31 +000013254 // Optimize cases that will turn into an LEA instruction. This requires
13255 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013256 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013257 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013258 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013259
Chris Lattnercee56e72009-03-13 05:53:31 +000013260 bool isFastMultiplier = false;
13261 if (Diff < 10) {
13262 switch ((unsigned char)Diff) {
13263 default: break;
13264 case 1: // result = add base, cond
13265 case 2: // result = lea base( , cond*2)
13266 case 3: // result = lea base(cond, cond*2)
13267 case 4: // result = lea base( , cond*4)
13268 case 5: // result = lea base(cond, cond*4)
13269 case 8: // result = lea base( , cond*8)
13270 case 9: // result = lea base(cond, cond*8)
13271 isFastMultiplier = true;
13272 break;
13273 }
13274 }
Eric Christopherfd179292009-08-27 18:07:15 +000013275
Chris Lattnercee56e72009-03-13 05:53:31 +000013276 if (isFastMultiplier) {
13277 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013278 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13279 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013280 // Zero extend the condition if needed.
13281 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13282 Cond);
13283 // Scale the condition by the difference.
13284 if (Diff != 1)
13285 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13286 DAG.getConstant(Diff, Cond.getValueType()));
13287
13288 // Add the base if non-zero.
13289 if (FalseC->getAPIntValue() != 0)
13290 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13291 SDValue(FalseC, 0));
13292 if (N->getNumValues() == 2) // Dead flag value?
13293 return DCI.CombineTo(N, Cond, SDValue());
13294 return Cond;
13295 }
Eric Christopherfd179292009-08-27 18:07:15 +000013296 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013297 }
13298 }
13299 return SDValue();
13300}
13301
13302
Evan Cheng0b0cd912009-03-28 05:57:29 +000013303/// PerformMulCombine - Optimize a single multiply with constant into two
13304/// in order to implement it with two cheaper instructions, e.g.
13305/// LEA + SHL, LEA + LEA.
13306static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13307 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013308 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13309 return SDValue();
13310
Owen Andersone50ed302009-08-10 22:56:29 +000013311 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013312 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013313 return SDValue();
13314
13315 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13316 if (!C)
13317 return SDValue();
13318 uint64_t MulAmt = C->getZExtValue();
13319 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13320 return SDValue();
13321
13322 uint64_t MulAmt1 = 0;
13323 uint64_t MulAmt2 = 0;
13324 if ((MulAmt % 9) == 0) {
13325 MulAmt1 = 9;
13326 MulAmt2 = MulAmt / 9;
13327 } else if ((MulAmt % 5) == 0) {
13328 MulAmt1 = 5;
13329 MulAmt2 = MulAmt / 5;
13330 } else if ((MulAmt % 3) == 0) {
13331 MulAmt1 = 3;
13332 MulAmt2 = MulAmt / 3;
13333 }
13334 if (MulAmt2 &&
13335 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13336 DebugLoc DL = N->getDebugLoc();
13337
13338 if (isPowerOf2_64(MulAmt2) &&
13339 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13340 // If second multiplifer is pow2, issue it first. We want the multiply by
13341 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13342 // is an add.
13343 std::swap(MulAmt1, MulAmt2);
13344
13345 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013346 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013347 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013348 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013349 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013350 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013351 DAG.getConstant(MulAmt1, VT));
13352
Eric Christopherfd179292009-08-27 18:07:15 +000013353 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013354 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013355 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013356 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013357 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013358 DAG.getConstant(MulAmt2, VT));
13359
13360 // Do not add new nodes to DAG combiner worklist.
13361 DCI.CombineTo(N, NewMul, false);
13362 }
13363 return SDValue();
13364}
13365
Evan Chengad9c0a32009-12-15 00:53:42 +000013366static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13367 SDValue N0 = N->getOperand(0);
13368 SDValue N1 = N->getOperand(1);
13369 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13370 EVT VT = N0.getValueType();
13371
13372 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13373 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013374 if (VT.isInteger() && !VT.isVector() &&
13375 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013376 N0.getOperand(1).getOpcode() == ISD::Constant) {
13377 SDValue N00 = N0.getOperand(0);
13378 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13379 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13380 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13381 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13382 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13383 APInt ShAmt = N1C->getAPIntValue();
13384 Mask = Mask.shl(ShAmt);
13385 if (Mask != 0)
13386 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13387 N00, DAG.getConstant(Mask, VT));
13388 }
13389 }
13390
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013391
13392 // Hardware support for vector shifts is sparse which makes us scalarize the
13393 // vector operations in many cases. Also, on sandybridge ADD is faster than
13394 // shl.
13395 // (shl V, 1) -> add V,V
13396 if (isSplatVector(N1.getNode())) {
13397 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13398 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13399 // We shift all of the values by one. In many cases we do not have
13400 // hardware support for this operation. This is better expressed as an ADD
13401 // of two values.
13402 if (N1C && (1 == N1C->getZExtValue())) {
13403 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13404 }
13405 }
13406
Evan Chengad9c0a32009-12-15 00:53:42 +000013407 return SDValue();
13408}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013409
Nate Begeman740ab032009-01-26 00:52:55 +000013410/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13411/// when possible.
13412static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13413 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013414 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013415 if (N->getOpcode() == ISD::SHL) {
13416 SDValue V = PerformSHLCombine(N, DAG);
13417 if (V.getNode()) return V;
13418 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013419
Nate Begeman740ab032009-01-26 00:52:55 +000013420 // On X86 with SSE2 support, we can transform this to a vector shift if
13421 // all elements are shifted by the same amount. We can't do this in legalize
13422 // because the a constant vector is typically transformed to a constant pool
13423 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013424 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013425 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013426
Craig Topper7be5dfd2011-11-12 09:58:49 +000013427 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13428 (!Subtarget->hasAVX2() ||
13429 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013430 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013431
Mon P Wang3becd092009-01-28 08:12:05 +000013432 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013433 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013434 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013435 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013436 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13437 unsigned NumElts = VT.getVectorNumElements();
13438 unsigned i = 0;
13439 for (; i != NumElts; ++i) {
13440 SDValue Arg = ShAmtOp.getOperand(i);
13441 if (Arg.getOpcode() == ISD::UNDEF) continue;
13442 BaseShAmt = Arg;
13443 break;
13444 }
Craig Topper37c26772012-01-17 04:44:50 +000013445 // Handle the case where the build_vector is all undef
13446 // FIXME: Should DAG allow this?
13447 if (i == NumElts)
13448 return SDValue();
13449
Mon P Wang3becd092009-01-28 08:12:05 +000013450 for (; i != NumElts; ++i) {
13451 SDValue Arg = ShAmtOp.getOperand(i);
13452 if (Arg.getOpcode() == ISD::UNDEF) continue;
13453 if (Arg != BaseShAmt) {
13454 return SDValue();
13455 }
13456 }
13457 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013458 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013459 SDValue InVec = ShAmtOp.getOperand(0);
13460 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13461 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13462 unsigned i = 0;
13463 for (; i != NumElts; ++i) {
13464 SDValue Arg = InVec.getOperand(i);
13465 if (Arg.getOpcode() == ISD::UNDEF) continue;
13466 BaseShAmt = Arg;
13467 break;
13468 }
13469 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13470 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013471 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013472 if (C->getZExtValue() == SplatIdx)
13473 BaseShAmt = InVec.getOperand(1);
13474 }
13475 }
13476 if (BaseShAmt.getNode() == 0)
13477 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13478 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013479 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013480 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013481
Mon P Wangefa42202009-09-03 19:56:25 +000013482 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013483 if (EltVT.bitsGT(MVT::i32))
13484 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13485 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013486 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013487
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013488 // The shift amount is identical so we can do a vector shift.
13489 SDValue ValOp = N->getOperand(0);
13490 switch (N->getOpcode()) {
13491 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013492 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013493 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013494 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013495 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013496 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013497 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013498 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013499 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013500 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013501 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013502 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013503 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013504 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013505 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013506 if (VT == MVT::v4i64)
13507 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13508 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13509 ValOp, BaseShAmt);
13510 if (VT == MVT::v8i32)
13511 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13512 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13513 ValOp, BaseShAmt);
13514 if (VT == MVT::v16i16)
13515 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13516 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13517 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013518 break;
13519 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013520 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013521 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013522 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013523 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013524 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013525 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013526 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013527 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013528 if (VT == MVT::v8i32)
13529 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13530 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13531 ValOp, BaseShAmt);
13532 if (VT == MVT::v16i16)
13533 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13534 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13535 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013536 break;
13537 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013538 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013539 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013540 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013541 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013542 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013543 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013544 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013545 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013546 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013547 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013548 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013549 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013550 if (VT == MVT::v4i64)
13551 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13552 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13553 ValOp, BaseShAmt);
13554 if (VT == MVT::v8i32)
13555 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13556 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13557 ValOp, BaseShAmt);
13558 if (VT == MVT::v16i16)
13559 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13560 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13561 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013562 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013563 }
13564 return SDValue();
13565}
13566
Nate Begemanb65c1752010-12-17 22:55:37 +000013567
Stuart Hastings865f0932011-06-03 23:53:54 +000013568// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13569// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13570// and friends. Likewise for OR -> CMPNEQSS.
13571static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13572 TargetLowering::DAGCombinerInfo &DCI,
13573 const X86Subtarget *Subtarget) {
13574 unsigned opcode;
13575
13576 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13577 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013578 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013579 SDValue N0 = N->getOperand(0);
13580 SDValue N1 = N->getOperand(1);
13581 SDValue CMP0 = N0->getOperand(1);
13582 SDValue CMP1 = N1->getOperand(1);
13583 DebugLoc DL = N->getDebugLoc();
13584
13585 // The SETCCs should both refer to the same CMP.
13586 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13587 return SDValue();
13588
13589 SDValue CMP00 = CMP0->getOperand(0);
13590 SDValue CMP01 = CMP0->getOperand(1);
13591 EVT VT = CMP00.getValueType();
13592
13593 if (VT == MVT::f32 || VT == MVT::f64) {
13594 bool ExpectingFlags = false;
13595 // Check for any users that want flags:
13596 for (SDNode::use_iterator UI = N->use_begin(),
13597 UE = N->use_end();
13598 !ExpectingFlags && UI != UE; ++UI)
13599 switch (UI->getOpcode()) {
13600 default:
13601 case ISD::BR_CC:
13602 case ISD::BRCOND:
13603 case ISD::SELECT:
13604 ExpectingFlags = true;
13605 break;
13606 case ISD::CopyToReg:
13607 case ISD::SIGN_EXTEND:
13608 case ISD::ZERO_EXTEND:
13609 case ISD::ANY_EXTEND:
13610 break;
13611 }
13612
13613 if (!ExpectingFlags) {
13614 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13615 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13616
13617 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13618 X86::CondCode tmp = cc0;
13619 cc0 = cc1;
13620 cc1 = tmp;
13621 }
13622
13623 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13624 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13625 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13626 X86ISD::NodeType NTOperator = is64BitFP ?
13627 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13628 // FIXME: need symbolic constants for these magic numbers.
13629 // See X86ATTInstPrinter.cpp:printSSECC().
13630 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13631 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13632 DAG.getConstant(x86cc, MVT::i8));
13633 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13634 OnesOrZeroesF);
13635 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13636 DAG.getConstant(1, MVT::i32));
13637 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13638 return OneBitOfTruth;
13639 }
13640 }
13641 }
13642 }
13643 return SDValue();
13644}
13645
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013646/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13647/// so it can be folded inside ANDNP.
13648static bool CanFoldXORWithAllOnes(const SDNode *N) {
13649 EVT VT = N->getValueType(0);
13650
13651 // Match direct AllOnes for 128 and 256-bit vectors
13652 if (ISD::isBuildVectorAllOnes(N))
13653 return true;
13654
13655 // Look through a bit convert.
13656 if (N->getOpcode() == ISD::BITCAST)
13657 N = N->getOperand(0).getNode();
13658
13659 // Sometimes the operand may come from a insert_subvector building a 256-bit
13660 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013661 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013662 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13663 SDValue V1 = N->getOperand(0);
13664 SDValue V2 = N->getOperand(1);
13665
13666 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13667 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13668 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13669 ISD::isBuildVectorAllOnes(V2.getNode()))
13670 return true;
13671 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013672
13673 return false;
13674}
13675
Nate Begemanb65c1752010-12-17 22:55:37 +000013676static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13677 TargetLowering::DAGCombinerInfo &DCI,
13678 const X86Subtarget *Subtarget) {
13679 if (DCI.isBeforeLegalizeOps())
13680 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013681
Stuart Hastings865f0932011-06-03 23:53:54 +000013682 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13683 if (R.getNode())
13684 return R;
13685
Craig Topper54a11172011-10-14 07:06:56 +000013686 EVT VT = N->getValueType(0);
13687
Craig Topperb4c94572011-10-21 06:55:01 +000013688 // Create ANDN, BLSI, and BLSR instructions
13689 // BLSI is X & (-X)
13690 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013691 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13692 SDValue N0 = N->getOperand(0);
13693 SDValue N1 = N->getOperand(1);
13694 DebugLoc DL = N->getDebugLoc();
13695
13696 // Check LHS for not
13697 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13698 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13699 // Check RHS for not
13700 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13701 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13702
Craig Topperb4c94572011-10-21 06:55:01 +000013703 // Check LHS for neg
13704 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13705 isZero(N0.getOperand(0)))
13706 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13707
13708 // Check RHS for neg
13709 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13710 isZero(N1.getOperand(0)))
13711 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13712
13713 // Check LHS for X-1
13714 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13715 isAllOnes(N0.getOperand(1)))
13716 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13717
13718 // Check RHS for X-1
13719 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13720 isAllOnes(N1.getOperand(1)))
13721 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13722
Craig Topper54a11172011-10-14 07:06:56 +000013723 return SDValue();
13724 }
13725
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013726 // Want to form ANDNP nodes:
13727 // 1) In the hopes of then easily combining them with OR and AND nodes
13728 // to form PBLEND/PSIGN.
13729 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013730 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013731 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013732
Nate Begemanb65c1752010-12-17 22:55:37 +000013733 SDValue N0 = N->getOperand(0);
13734 SDValue N1 = N->getOperand(1);
13735 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013736
Nate Begemanb65c1752010-12-17 22:55:37 +000013737 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013738 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013739 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13740 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013741 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013742
13743 // Check RHS for vnot
13744 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013745 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13746 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013747 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013748
Nate Begemanb65c1752010-12-17 22:55:37 +000013749 return SDValue();
13750}
13751
Evan Cheng760d1942010-01-04 21:22:48 +000013752static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013753 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013754 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013755 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013756 return SDValue();
13757
Stuart Hastings865f0932011-06-03 23:53:54 +000013758 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13759 if (R.getNode())
13760 return R;
13761
Evan Cheng760d1942010-01-04 21:22:48 +000013762 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013763
Evan Cheng760d1942010-01-04 21:22:48 +000013764 SDValue N0 = N->getOperand(0);
13765 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013766
Nate Begemanb65c1752010-12-17 22:55:37 +000013767 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013768 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000013769 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013770 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13771 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013772
Craig Topper1666cb62011-11-19 07:07:26 +000013773 // Canonicalize pandn to RHS
13774 if (N0.getOpcode() == X86ISD::ANDNP)
13775 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000013776 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000013777 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13778 SDValue Mask = N1.getOperand(0);
13779 SDValue X = N1.getOperand(1);
13780 SDValue Y;
13781 if (N0.getOperand(0) == Mask)
13782 Y = N0.getOperand(1);
13783 if (N0.getOperand(1) == Mask)
13784 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013785
Craig Topper1666cb62011-11-19 07:07:26 +000013786 // Check to see if the mask appeared in both the AND and ANDNP and
13787 if (!Y.getNode())
13788 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013789
Craig Topper1666cb62011-11-19 07:07:26 +000013790 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13791 if (Mask.getOpcode() != ISD::BITCAST ||
13792 X.getOpcode() != ISD::BITCAST ||
13793 Y.getOpcode() != ISD::BITCAST)
13794 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013795
Craig Topper1666cb62011-11-19 07:07:26 +000013796 // Look through mask bitcast.
13797 Mask = Mask.getOperand(0);
13798 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013799
Craig Topper1666cb62011-11-19 07:07:26 +000013800 // Validate that the Mask operand is a vector sra node. The sra node
13801 // will be an intrinsic.
13802 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13803 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013804
Craig Topper1666cb62011-11-19 07:07:26 +000013805 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13806 // there is no psrai.b
13807 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13808 case Intrinsic::x86_sse2_psrai_w:
13809 case Intrinsic::x86_sse2_psrai_d:
13810 case Intrinsic::x86_avx2_psrai_w:
13811 case Intrinsic::x86_avx2_psrai_d:
13812 break;
13813 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013814 }
Craig Topper1666cb62011-11-19 07:07:26 +000013815
13816 // Check that the SRA is all signbits.
13817 SDValue SraC = Mask.getOperand(2);
13818 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13819 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13820 if ((SraAmt + 1) != EltBits)
13821 return SDValue();
13822
13823 DebugLoc DL = N->getDebugLoc();
13824
13825 // Now we know we at least have a plendvb with the mask val. See if
13826 // we can form a psignb/w/d.
13827 // psign = x.type == y.type == mask.type && y = sub(0, x);
13828 X = X.getOperand(0);
13829 Y = Y.getOperand(0);
13830 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13831 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000013832 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
13833 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
13834 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
13835 Mask.getOperand(1));
13836 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000013837 }
13838 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000013839 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000013840 return SDValue();
13841
13842 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13843
13844 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13845 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13846 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013847 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013848 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013849 }
13850 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013851
Craig Topper1666cb62011-11-19 07:07:26 +000013852 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13853 return SDValue();
13854
Nate Begemanb65c1752010-12-17 22:55:37 +000013855 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013856 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13857 std::swap(N0, N1);
13858 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13859 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013860 if (!N0.hasOneUse() || !N1.hasOneUse())
13861 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013862
13863 SDValue ShAmt0 = N0.getOperand(1);
13864 if (ShAmt0.getValueType() != MVT::i8)
13865 return SDValue();
13866 SDValue ShAmt1 = N1.getOperand(1);
13867 if (ShAmt1.getValueType() != MVT::i8)
13868 return SDValue();
13869 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13870 ShAmt0 = ShAmt0.getOperand(0);
13871 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13872 ShAmt1 = ShAmt1.getOperand(0);
13873
13874 DebugLoc DL = N->getDebugLoc();
13875 unsigned Opc = X86ISD::SHLD;
13876 SDValue Op0 = N0.getOperand(0);
13877 SDValue Op1 = N1.getOperand(0);
13878 if (ShAmt0.getOpcode() == ISD::SUB) {
13879 Opc = X86ISD::SHRD;
13880 std::swap(Op0, Op1);
13881 std::swap(ShAmt0, ShAmt1);
13882 }
13883
Evan Cheng8b1190a2010-04-28 01:18:01 +000013884 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013885 if (ShAmt1.getOpcode() == ISD::SUB) {
13886 SDValue Sum = ShAmt1.getOperand(0);
13887 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013888 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13889 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13890 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13891 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013892 return DAG.getNode(Opc, DL, VT,
13893 Op0, Op1,
13894 DAG.getNode(ISD::TRUNCATE, DL,
13895 MVT::i8, ShAmt0));
13896 }
13897 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13898 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13899 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013900 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013901 return DAG.getNode(Opc, DL, VT,
13902 N0.getOperand(0), N1.getOperand(0),
13903 DAG.getNode(ISD::TRUNCATE, DL,
13904 MVT::i8, ShAmt0));
13905 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013906
Evan Cheng760d1942010-01-04 21:22:48 +000013907 return SDValue();
13908}
13909
Craig Topper3738ccd2011-12-27 06:27:23 +000013910// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000013911static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
13912 TargetLowering::DAGCombinerInfo &DCI,
13913 const X86Subtarget *Subtarget) {
13914 if (DCI.isBeforeLegalizeOps())
13915 return SDValue();
13916
13917 EVT VT = N->getValueType(0);
13918
13919 if (VT != MVT::i32 && VT != MVT::i64)
13920 return SDValue();
13921
Craig Topper3738ccd2011-12-27 06:27:23 +000013922 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
13923
Craig Topperb4c94572011-10-21 06:55:01 +000013924 // Create BLSMSK instructions by finding X ^ (X-1)
13925 SDValue N0 = N->getOperand(0);
13926 SDValue N1 = N->getOperand(1);
13927 DebugLoc DL = N->getDebugLoc();
13928
13929 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13930 isAllOnes(N0.getOperand(1)))
13931 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
13932
13933 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13934 isAllOnes(N1.getOperand(1)))
13935 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
13936
13937 return SDValue();
13938}
13939
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013940/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
13941static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
13942 const X86Subtarget *Subtarget) {
13943 LoadSDNode *Ld = cast<LoadSDNode>(N);
13944 EVT RegVT = Ld->getValueType(0);
13945 EVT MemVT = Ld->getMemoryVT();
13946 DebugLoc dl = Ld->getDebugLoc();
13947 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13948
13949 ISD::LoadExtType Ext = Ld->getExtensionType();
13950
Nadav Rotemca6f2962011-09-18 19:00:23 +000013951 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013952 // shuffle. We need SSE4 for the shuffles.
13953 // TODO: It is possible to support ZExt by zeroing the undef values
13954 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000013955 if (RegVT.isVector() && RegVT.isInteger() &&
13956 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013957 assert(MemVT != RegVT && "Cannot extend to the same type");
13958 assert(MemVT.isVector() && "Must load a vector from memory");
13959
13960 unsigned NumElems = RegVT.getVectorNumElements();
13961 unsigned RegSz = RegVT.getSizeInBits();
13962 unsigned MemSz = MemVT.getSizeInBits();
13963 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000013964 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013965 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
13966
13967 // Attempt to load the original value using a single load op.
13968 // Find a scalar type which is equal to the loaded word size.
13969 MVT SclrLoadTy = MVT::i8;
13970 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
13971 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
13972 MVT Tp = (MVT::SimpleValueType)tp;
13973 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
13974 SclrLoadTy = Tp;
13975 break;
13976 }
13977 }
13978
13979 // Proceed if a load word is found.
13980 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
13981
13982 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
13983 RegSz/SclrLoadTy.getSizeInBits());
13984
13985 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
13986 RegSz/MemVT.getScalarType().getSizeInBits());
13987 // Can't shuffle using an illegal type.
13988 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
13989
13990 // Perform a single load.
13991 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
13992 Ld->getBasePtr(),
13993 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013994 Ld->isNonTemporal(), Ld->isInvariant(),
13995 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013996
13997 // Insert the word loaded into a vector.
13998 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
13999 LoadUnitVecVT, ScalarLoad);
14000
14001 // Bitcast the loaded value to a vector of the original element type, in
14002 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014003 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14004 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014005 unsigned SizeRatio = RegSz/MemSz;
14006
14007 // Redistribute the loaded elements into the different locations.
14008 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14009 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14010
14011 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14012 DAG.getUNDEF(SlicedVec.getValueType()),
14013 ShuffleVec.data());
14014
14015 // Bitcast to the requested type.
14016 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14017 // Replace the original load with the new sequence
14018 // and return the new chain.
14019 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14020 return SDValue(ScalarLoad.getNode(), 1);
14021 }
14022
14023 return SDValue();
14024}
14025
Chris Lattner149a4e52008-02-22 02:09:43 +000014026/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014027static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014028 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014029 StoreSDNode *St = cast<StoreSDNode>(N);
14030 EVT VT = St->getValue().getValueType();
14031 EVT StVT = St->getMemoryVT();
14032 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014033 SDValue StoredVal = St->getOperand(1);
14034 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14035
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014036 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014037 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14038 // 128-bit ones. If in the future the cost becomes only one memory access the
14039 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014040 if (VT.getSizeInBits() == 256 &&
14041 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14042 StoredVal.getNumOperands() == 2) {
14043
14044 SDValue Value0 = StoredVal.getOperand(0);
14045 SDValue Value1 = StoredVal.getOperand(1);
14046
14047 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14048 SDValue Ptr0 = St->getBasePtr();
14049 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14050
14051 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14052 St->getPointerInfo(), St->isVolatile(),
14053 St->isNonTemporal(), St->getAlignment());
14054 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14055 St->getPointerInfo(), St->isVolatile(),
14056 St->isNonTemporal(), St->getAlignment());
14057 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14058 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014059
14060 // Optimize trunc store (of multiple scalars) to shuffle and store.
14061 // First, pack all of the elements in one place. Next, store to memory
14062 // in fewer chunks.
14063 if (St->isTruncatingStore() && VT.isVector()) {
14064 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14065 unsigned NumElems = VT.getVectorNumElements();
14066 assert(StVT != VT && "Cannot truncate to the same type");
14067 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14068 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14069
14070 // From, To sizes and ElemCount must be pow of two
14071 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014072 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014073 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014074 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014075
Nadav Rotem614061b2011-08-10 19:30:14 +000014076 unsigned SizeRatio = FromSz / ToSz;
14077
14078 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14079
14080 // Create a type on which we perform the shuffle
14081 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14082 StVT.getScalarType(), NumElems*SizeRatio);
14083
14084 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14085
14086 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14087 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14088 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14089
14090 // Can't shuffle using an illegal type
14091 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14092
14093 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14094 DAG.getUNDEF(WideVec.getValueType()),
14095 ShuffleVec.data());
14096 // At this point all of the data is stored at the bottom of the
14097 // register. We now need to save it to mem.
14098
14099 // Find the largest store unit
14100 MVT StoreType = MVT::i8;
14101 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14102 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14103 MVT Tp = (MVT::SimpleValueType)tp;
14104 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14105 StoreType = Tp;
14106 }
14107
14108 // Bitcast the original vector into a vector of store-size units
14109 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14110 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14111 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14112 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14113 SmallVector<SDValue, 8> Chains;
14114 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14115 TLI.getPointerTy());
14116 SDValue Ptr = St->getBasePtr();
14117
14118 // Perform one or more big stores into memory.
14119 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14120 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14121 StoreType, ShuffWide,
14122 DAG.getIntPtrConstant(i));
14123 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14124 St->getPointerInfo(), St->isVolatile(),
14125 St->isNonTemporal(), St->getAlignment());
14126 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14127 Chains.push_back(Ch);
14128 }
14129
14130 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14131 Chains.size());
14132 }
14133
14134
Chris Lattner149a4e52008-02-22 02:09:43 +000014135 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14136 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014137 // A preferable solution to the general problem is to figure out the right
14138 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014139
14140 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014141 if (VT.getSizeInBits() != 64)
14142 return SDValue();
14143
Devang Patel578efa92009-06-05 21:57:13 +000014144 const Function *F = DAG.getMachineFunction().getFunction();
14145 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014146 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014147 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014148 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014149 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014150 isa<LoadSDNode>(St->getValue()) &&
14151 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14152 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014153 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014154 LoadSDNode *Ld = 0;
14155 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014156 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014157 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014158 // Must be a store of a load. We currently handle two cases: the load
14159 // is a direct child, and it's under an intervening TokenFactor. It is
14160 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014161 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014162 Ld = cast<LoadSDNode>(St->getChain());
14163 else if (St->getValue().hasOneUse() &&
14164 ChainVal->getOpcode() == ISD::TokenFactor) {
14165 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014166 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014167 TokenFactorIndex = i;
14168 Ld = cast<LoadSDNode>(St->getValue());
14169 } else
14170 Ops.push_back(ChainVal->getOperand(i));
14171 }
14172 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014173
Evan Cheng536e6672009-03-12 05:59:15 +000014174 if (!Ld || !ISD::isNormalLoad(Ld))
14175 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014176
Evan Cheng536e6672009-03-12 05:59:15 +000014177 // If this is not the MMX case, i.e. we are just turning i64 load/store
14178 // into f64 load/store, avoid the transformation if there are multiple
14179 // uses of the loaded value.
14180 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14181 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014182
Evan Cheng536e6672009-03-12 05:59:15 +000014183 DebugLoc LdDL = Ld->getDebugLoc();
14184 DebugLoc StDL = N->getDebugLoc();
14185 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14186 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14187 // pair instead.
14188 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014189 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014190 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14191 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014192 Ld->isNonTemporal(), Ld->isInvariant(),
14193 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014194 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014195 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014196 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014197 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014198 Ops.size());
14199 }
Evan Cheng536e6672009-03-12 05:59:15 +000014200 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014201 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014202 St->isVolatile(), St->isNonTemporal(),
14203 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014204 }
Evan Cheng536e6672009-03-12 05:59:15 +000014205
14206 // Otherwise, lower to two pairs of 32-bit loads / stores.
14207 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014208 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14209 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014210
Owen Anderson825b72b2009-08-11 20:47:22 +000014211 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014212 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014213 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014214 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014215 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014216 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014217 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014218 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014219 MinAlign(Ld->getAlignment(), 4));
14220
14221 SDValue NewChain = LoLd.getValue(1);
14222 if (TokenFactorIndex != -1) {
14223 Ops.push_back(LoLd);
14224 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014225 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014226 Ops.size());
14227 }
14228
14229 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014230 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14231 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014232
14233 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014234 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014235 St->isVolatile(), St->isNonTemporal(),
14236 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014237 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014238 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014239 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014240 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014241 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014242 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014243 }
Dan Gohman475871a2008-07-27 21:46:04 +000014244 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014245}
14246
Duncan Sands17470be2011-09-22 20:15:48 +000014247/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14248/// and return the operands for the horizontal operation in LHS and RHS. A
14249/// horizontal operation performs the binary operation on successive elements
14250/// of its first operand, then on successive elements of its second operand,
14251/// returning the resulting values in a vector. For example, if
14252/// A = < float a0, float a1, float a2, float a3 >
14253/// and
14254/// B = < float b0, float b1, float b2, float b3 >
14255/// then the result of doing a horizontal operation on A and B is
14256/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14257/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14258/// A horizontal-op B, for some already available A and B, and if so then LHS is
14259/// set to A, RHS to B, and the routine returns 'true'.
14260/// Note that the binary operation should have the property that if one of the
14261/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014262static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014263 // Look for the following pattern: if
14264 // A = < float a0, float a1, float a2, float a3 >
14265 // B = < float b0, float b1, float b2, float b3 >
14266 // and
14267 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14268 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14269 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14270 // which is A horizontal-op B.
14271
14272 // At least one of the operands should be a vector shuffle.
14273 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14274 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14275 return false;
14276
14277 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014278
14279 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14280 "Unsupported vector type for horizontal add/sub");
14281
14282 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14283 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014284 unsigned NumElts = VT.getVectorNumElements();
14285 unsigned NumLanes = VT.getSizeInBits()/128;
14286 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014287 assert((NumLaneElts % 2 == 0) &&
14288 "Vector type should have an even number of elements in each lane");
14289 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014290
14291 // View LHS in the form
14292 // LHS = VECTOR_SHUFFLE A, B, LMask
14293 // If LHS is not a shuffle then pretend it is the shuffle
14294 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14295 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14296 // type VT.
14297 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014298 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014299 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14300 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14301 A = LHS.getOperand(0);
14302 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14303 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014304 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14305 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014306 } else {
14307 if (LHS.getOpcode() != ISD::UNDEF)
14308 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014309 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014310 LMask[i] = i;
14311 }
14312
14313 // Likewise, view RHS in the form
14314 // RHS = VECTOR_SHUFFLE C, D, RMask
14315 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014316 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014317 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14318 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14319 C = RHS.getOperand(0);
14320 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14321 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014322 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14323 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014324 } else {
14325 if (RHS.getOpcode() != ISD::UNDEF)
14326 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014327 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014328 RMask[i] = i;
14329 }
14330
14331 // Check that the shuffles are both shuffling the same vectors.
14332 if (!(A == C && B == D) && !(A == D && B == C))
14333 return false;
14334
14335 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14336 if (!A.getNode() && !B.getNode())
14337 return false;
14338
14339 // If A and B occur in reverse order in RHS, then "swap" them (which means
14340 // rewriting the mask).
14341 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014342 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014343
14344 // At this point LHS and RHS are equivalent to
14345 // LHS = VECTOR_SHUFFLE A, B, LMask
14346 // RHS = VECTOR_SHUFFLE A, B, RMask
14347 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014348 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014349 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014350
Craig Topperf8363302011-12-02 08:18:41 +000014351 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014352 if (LIdx < 0 || RIdx < 0 ||
14353 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14354 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014355 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014356
Craig Topperf8363302011-12-02 08:18:41 +000014357 // Check that successive elements are being operated on. If not, this is
14358 // not a horizontal operation.
14359 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14360 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014361 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014362 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014363 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014364 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014365 }
14366
14367 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14368 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14369 return true;
14370}
14371
14372/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14373static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14374 const X86Subtarget *Subtarget) {
14375 EVT VT = N->getValueType(0);
14376 SDValue LHS = N->getOperand(0);
14377 SDValue RHS = N->getOperand(1);
14378
14379 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014380 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014381 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014382 isHorizontalBinOp(LHS, RHS, true))
14383 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14384 return SDValue();
14385}
14386
14387/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14388static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14389 const X86Subtarget *Subtarget) {
14390 EVT VT = N->getValueType(0);
14391 SDValue LHS = N->getOperand(0);
14392 SDValue RHS = N->getOperand(1);
14393
14394 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014395 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014396 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014397 isHorizontalBinOp(LHS, RHS, false))
14398 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14399 return SDValue();
14400}
14401
Chris Lattner6cf73262008-01-25 06:14:17 +000014402/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14403/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014404static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014405 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14406 // F[X]OR(0.0, x) -> x
14407 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014408 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14409 if (C->getValueAPF().isPosZero())
14410 return N->getOperand(1);
14411 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14412 if (C->getValueAPF().isPosZero())
14413 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014414 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014415}
14416
14417/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014418static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014419 // FAND(0.0, x) -> 0.0
14420 // FAND(x, 0.0) -> 0.0
14421 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14422 if (C->getValueAPF().isPosZero())
14423 return N->getOperand(0);
14424 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14425 if (C->getValueAPF().isPosZero())
14426 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014427 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014428}
14429
Dan Gohmane5af2d32009-01-29 01:59:02 +000014430static SDValue PerformBTCombine(SDNode *N,
14431 SelectionDAG &DAG,
14432 TargetLowering::DAGCombinerInfo &DCI) {
14433 // BT ignores high bits in the bit index operand.
14434 SDValue Op1 = N->getOperand(1);
14435 if (Op1.hasOneUse()) {
14436 unsigned BitWidth = Op1.getValueSizeInBits();
14437 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14438 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014439 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14440 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014441 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014442 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14443 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14444 DCI.CommitTargetLoweringOpt(TLO);
14445 }
14446 return SDValue();
14447}
Chris Lattner83e6c992006-10-04 06:57:07 +000014448
Eli Friedman7a5e5552009-06-07 06:52:44 +000014449static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14450 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014451 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014452 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014453 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014454 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014455 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014456 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014457 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014458 }
14459 return SDValue();
14460}
14461
Evan Cheng2e489c42009-12-16 00:53:11 +000014462static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14463 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14464 // (and (i32 x86isd::setcc_carry), 1)
14465 // This eliminates the zext. This transformation is necessary because
14466 // ISD::SETCC is always legalized to i8.
14467 DebugLoc dl = N->getDebugLoc();
14468 SDValue N0 = N->getOperand(0);
14469 EVT VT = N->getValueType(0);
14470 if (N0.getOpcode() == ISD::AND &&
14471 N0.hasOneUse() &&
14472 N0.getOperand(0).hasOneUse()) {
14473 SDValue N00 = N0.getOperand(0);
14474 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14475 return SDValue();
14476 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14477 if (!C || C->getZExtValue() != 1)
14478 return SDValue();
14479 return DAG.getNode(ISD::AND, dl, VT,
14480 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14481 N00.getOperand(0), N00.getOperand(1)),
14482 DAG.getConstant(1, VT));
14483 }
14484
14485 return SDValue();
14486}
14487
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014488// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14489static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14490 unsigned X86CC = N->getConstantOperandVal(0);
14491 SDValue EFLAG = N->getOperand(1);
14492 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014493
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014494 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14495 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14496 // cases.
14497 if (X86CC == X86::COND_B)
14498 return DAG.getNode(ISD::AND, DL, MVT::i8,
14499 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14500 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14501 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014502
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014503 return SDValue();
14504}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014505
Benjamin Kramer1396c402011-06-18 11:09:41 +000014506static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14507 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014508 SDValue Op0 = N->getOperand(0);
14509 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14510 // a 32-bit target where SSE doesn't support i64->FP operations.
14511 if (Op0.getOpcode() == ISD::LOAD) {
14512 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14513 EVT VT = Ld->getValueType(0);
14514 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14515 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14516 !XTLI->getSubtarget()->is64Bit() &&
14517 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014518 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14519 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014520 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14521 return FILDChain;
14522 }
14523 }
14524 return SDValue();
14525}
14526
Chris Lattner23a01992010-12-20 01:37:09 +000014527// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14528static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14529 X86TargetLowering::DAGCombinerInfo &DCI) {
14530 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14531 // the result is either zero or one (depending on the input carry bit).
14532 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14533 if (X86::isZeroNode(N->getOperand(0)) &&
14534 X86::isZeroNode(N->getOperand(1)) &&
14535 // We don't have a good way to replace an EFLAGS use, so only do this when
14536 // dead right now.
14537 SDValue(N, 1).use_empty()) {
14538 DebugLoc DL = N->getDebugLoc();
14539 EVT VT = N->getValueType(0);
14540 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14541 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14542 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14543 DAG.getConstant(X86::COND_B,MVT::i8),
14544 N->getOperand(2)),
14545 DAG.getConstant(1, VT));
14546 return DCI.CombineTo(N, Res1, CarryOut);
14547 }
14548
14549 return SDValue();
14550}
14551
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014552// fold (add Y, (sete X, 0)) -> adc 0, Y
14553// (add Y, (setne X, 0)) -> sbb -1, Y
14554// (sub (sete X, 0), Y) -> sbb 0, Y
14555// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014556static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014557 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014558
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014559 // Look through ZExts.
14560 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14561 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14562 return SDValue();
14563
14564 SDValue SetCC = Ext.getOperand(0);
14565 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14566 return SDValue();
14567
14568 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14569 if (CC != X86::COND_E && CC != X86::COND_NE)
14570 return SDValue();
14571
14572 SDValue Cmp = SetCC.getOperand(1);
14573 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014574 !X86::isZeroNode(Cmp.getOperand(1)) ||
14575 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014576 return SDValue();
14577
14578 SDValue CmpOp0 = Cmp.getOperand(0);
14579 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14580 DAG.getConstant(1, CmpOp0.getValueType()));
14581
14582 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14583 if (CC == X86::COND_NE)
14584 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14585 DL, OtherVal.getValueType(), OtherVal,
14586 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14587 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14588 DL, OtherVal.getValueType(), OtherVal,
14589 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14590}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014591
Craig Topper54f952a2011-11-19 09:02:40 +000014592/// PerformADDCombine - Do target-specific dag combines on integer adds.
14593static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14594 const X86Subtarget *Subtarget) {
14595 EVT VT = N->getValueType(0);
14596 SDValue Op0 = N->getOperand(0);
14597 SDValue Op1 = N->getOperand(1);
14598
14599 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014600 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014601 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014602 isHorizontalBinOp(Op0, Op1, true))
14603 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14604
14605 return OptimizeConditionalInDecrement(N, DAG);
14606}
14607
14608static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14609 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014610 SDValue Op0 = N->getOperand(0);
14611 SDValue Op1 = N->getOperand(1);
14612
14613 // X86 can't encode an immediate LHS of a sub. See if we can push the
14614 // negation into a preceding instruction.
14615 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014616 // If the RHS of the sub is a XOR with one use and a constant, invert the
14617 // immediate. Then add one to the LHS of the sub so we can turn
14618 // X-Y -> X+~Y+1, saving one register.
14619 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14620 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014621 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014622 EVT VT = Op0.getValueType();
14623 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14624 Op1.getOperand(0),
14625 DAG.getConstant(~XorC, VT));
14626 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014627 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014628 }
14629 }
14630
Craig Topper54f952a2011-11-19 09:02:40 +000014631 // Try to synthesize horizontal adds from adds of shuffles.
14632 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014633 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014634 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14635 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014636 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14637
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014638 return OptimizeConditionalInDecrement(N, DAG);
14639}
14640
Dan Gohman475871a2008-07-27 21:46:04 +000014641SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014642 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014643 SelectionDAG &DAG = DCI.DAG;
14644 switch (N->getOpcode()) {
14645 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014646 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014647 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014648 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000014649 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014650 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014651 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14652 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014653 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014654 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014655 case ISD::SHL:
14656 case ISD::SRA:
14657 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014658 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014659 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014660 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014661 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014662 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014663 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014664 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14665 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014666 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014667 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14668 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014669 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014670 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014671 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014672 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014673 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014674 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014675 case X86ISD::UNPCKH:
14676 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014677 case X86ISD::MOVHLPS:
14678 case X86ISD::MOVLHPS:
14679 case X86ISD::PSHUFD:
14680 case X86ISD::PSHUFHW:
14681 case X86ISD::PSHUFLW:
14682 case X86ISD::MOVSS:
14683 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014684 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014685 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014686 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014687 }
14688
Dan Gohman475871a2008-07-27 21:46:04 +000014689 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014690}
14691
Evan Chenge5b51ac2010-04-17 06:13:15 +000014692/// isTypeDesirableForOp - Return true if the target has native support for
14693/// the specified value type and it is 'desirable' to use the type for the
14694/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14695/// instruction encodings are longer and some i16 instructions are slow.
14696bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14697 if (!isTypeLegal(VT))
14698 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014699 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014700 return true;
14701
14702 switch (Opc) {
14703 default:
14704 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014705 case ISD::LOAD:
14706 case ISD::SIGN_EXTEND:
14707 case ISD::ZERO_EXTEND:
14708 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014709 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014710 case ISD::SRL:
14711 case ISD::SUB:
14712 case ISD::ADD:
14713 case ISD::MUL:
14714 case ISD::AND:
14715 case ISD::OR:
14716 case ISD::XOR:
14717 return false;
14718 }
14719}
14720
14721/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014722/// beneficial for dag combiner to promote the specified node. If true, it
14723/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014724bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014725 EVT VT = Op.getValueType();
14726 if (VT != MVT::i16)
14727 return false;
14728
Evan Cheng4c26e932010-04-19 19:29:22 +000014729 bool Promote = false;
14730 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014731 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014732 default: break;
14733 case ISD::LOAD: {
14734 LoadSDNode *LD = cast<LoadSDNode>(Op);
14735 // If the non-extending load has a single use and it's not live out, then it
14736 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014737 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14738 Op.hasOneUse()*/) {
14739 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14740 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14741 // The only case where we'd want to promote LOAD (rather then it being
14742 // promoted as an operand is when it's only use is liveout.
14743 if (UI->getOpcode() != ISD::CopyToReg)
14744 return false;
14745 }
14746 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014747 Promote = true;
14748 break;
14749 }
14750 case ISD::SIGN_EXTEND:
14751 case ISD::ZERO_EXTEND:
14752 case ISD::ANY_EXTEND:
14753 Promote = true;
14754 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014755 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014756 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014757 SDValue N0 = Op.getOperand(0);
14758 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014759 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014760 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014761 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014762 break;
14763 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014764 case ISD::ADD:
14765 case ISD::MUL:
14766 case ISD::AND:
14767 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014768 case ISD::XOR:
14769 Commute = true;
14770 // fallthrough
14771 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014772 SDValue N0 = Op.getOperand(0);
14773 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014774 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014775 return false;
14776 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014777 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014778 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014779 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014780 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014781 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014782 }
14783 }
14784
14785 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014786 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014787}
14788
Evan Cheng60c07e12006-07-05 22:17:51 +000014789//===----------------------------------------------------------------------===//
14790// X86 Inline Assembly Support
14791//===----------------------------------------------------------------------===//
14792
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014793namespace {
14794 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014795 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014796 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014797
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014798 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014799 StringRef piece(*args[i]);
14800 if (!s.startswith(piece)) // Check if the piece matches.
14801 return false;
14802
14803 s = s.substr(piece.size());
14804 StringRef::size_type pos = s.find_first_not_of(" \t");
14805 if (pos == 0) // We matched a prefix.
14806 return false;
14807
14808 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014809 }
14810
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014811 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014812 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014813 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014814}
14815
Chris Lattnerb8105652009-07-20 17:51:36 +000014816bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14817 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014818
14819 std::string AsmStr = IA->getAsmString();
14820
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014821 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
14822 if (!Ty || Ty->getBitWidth() % 16 != 0)
14823 return false;
14824
Chris Lattnerb8105652009-07-20 17:51:36 +000014825 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014826 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014827 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014828
14829 switch (AsmPieces.size()) {
14830 default: return false;
14831 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014832 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014833 // we will turn this bswap into something that will be lowered to logical
14834 // ops instead of emitting the bswap asm. For now, we don't support 486 or
14835 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014836 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014837 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
14838 matchAsm(AsmPieces[0], "bswapl", "$0") ||
14839 matchAsm(AsmPieces[0], "bswapq", "$0") ||
14840 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
14841 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
14842 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000014843 // No need to check constraints, nothing other than the equivalent of
14844 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000014845 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014846 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014847
Chris Lattnerb8105652009-07-20 17:51:36 +000014848 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014849 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014850 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014851 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
14852 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000014853 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014854 const std::string &ConstraintsStr = IA->getConstraintString();
14855 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014856 std::sort(AsmPieces.begin(), AsmPieces.end());
14857 if (AsmPieces.size() == 4 &&
14858 AsmPieces[0] == "~{cc}" &&
14859 AsmPieces[1] == "~{dirflag}" &&
14860 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014861 AsmPieces[3] == "~{fpsr}")
14862 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014863 }
14864 break;
14865 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014866 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014867 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014868 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
14869 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
14870 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014871 AsmPieces.clear();
14872 const std::string &ConstraintsStr = IA->getConstraintString();
14873 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
14874 std::sort(AsmPieces.begin(), AsmPieces.end());
14875 if (AsmPieces.size() == 4 &&
14876 AsmPieces[0] == "~{cc}" &&
14877 AsmPieces[1] == "~{dirflag}" &&
14878 AsmPieces[2] == "~{flags}" &&
14879 AsmPieces[3] == "~{fpsr}")
14880 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014881 }
Evan Cheng55d42002011-01-08 01:24:27 +000014882
14883 if (CI->getType()->isIntegerTy(64)) {
14884 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14885 if (Constraints.size() >= 2 &&
14886 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14887 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14888 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014889 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
14890 matchAsm(AsmPieces[1], "bswap", "%edx") &&
14891 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014892 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014893 }
14894 }
14895 break;
14896 }
14897 return false;
14898}
14899
14900
14901
Chris Lattnerf4dff842006-07-11 02:54:03 +000014902/// getConstraintType - Given a constraint letter, return the type of
14903/// constraint it is for this target.
14904X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000014905X86TargetLowering::getConstraintType(const std::string &Constraint) const {
14906 if (Constraint.size() == 1) {
14907 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000014908 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000014909 case 'q':
14910 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000014911 case 'f':
14912 case 't':
14913 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000014914 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000014915 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000014916 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000014917 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000014918 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000014919 case 'a':
14920 case 'b':
14921 case 'c':
14922 case 'd':
14923 case 'S':
14924 case 'D':
14925 case 'A':
14926 return C_Register;
14927 case 'I':
14928 case 'J':
14929 case 'K':
14930 case 'L':
14931 case 'M':
14932 case 'N':
14933 case 'G':
14934 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000014935 case 'e':
14936 case 'Z':
14937 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000014938 default:
14939 break;
14940 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000014941 }
Chris Lattner4234f572007-03-25 02:14:49 +000014942 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000014943}
14944
John Thompson44ab89e2010-10-29 17:29:13 +000014945/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000014946/// This object must already have been set up with the operand type
14947/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000014948TargetLowering::ConstraintWeight
14949 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000014950 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000014951 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014952 Value *CallOperandVal = info.CallOperandVal;
14953 // If we don't have a value, we can't do a match,
14954 // but allow it at the lowest weight.
14955 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000014956 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014957 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000014958 // Look at the constraint type.
14959 switch (*constraint) {
14960 default:
John Thompson44ab89e2010-10-29 17:29:13 +000014961 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
14962 case 'R':
14963 case 'q':
14964 case 'Q':
14965 case 'a':
14966 case 'b':
14967 case 'c':
14968 case 'd':
14969 case 'S':
14970 case 'D':
14971 case 'A':
14972 if (CallOperandVal->getType()->isIntegerTy())
14973 weight = CW_SpecificReg;
14974 break;
14975 case 'f':
14976 case 't':
14977 case 'u':
14978 if (type->isFloatingPointTy())
14979 weight = CW_SpecificReg;
14980 break;
14981 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000014982 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000014983 weight = CW_SpecificReg;
14984 break;
14985 case 'x':
14986 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000014987 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000014988 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000014989 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014990 break;
14991 case 'I':
14992 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
14993 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000014994 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014995 }
14996 break;
John Thompson44ab89e2010-10-29 17:29:13 +000014997 case 'J':
14998 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14999 if (C->getZExtValue() <= 63)
15000 weight = CW_Constant;
15001 }
15002 break;
15003 case 'K':
15004 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15005 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15006 weight = CW_Constant;
15007 }
15008 break;
15009 case 'L':
15010 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15011 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15012 weight = CW_Constant;
15013 }
15014 break;
15015 case 'M':
15016 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15017 if (C->getZExtValue() <= 3)
15018 weight = CW_Constant;
15019 }
15020 break;
15021 case 'N':
15022 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15023 if (C->getZExtValue() <= 0xff)
15024 weight = CW_Constant;
15025 }
15026 break;
15027 case 'G':
15028 case 'C':
15029 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15030 weight = CW_Constant;
15031 }
15032 break;
15033 case 'e':
15034 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15035 if ((C->getSExtValue() >= -0x80000000LL) &&
15036 (C->getSExtValue() <= 0x7fffffffLL))
15037 weight = CW_Constant;
15038 }
15039 break;
15040 case 'Z':
15041 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15042 if (C->getZExtValue() <= 0xffffffff)
15043 weight = CW_Constant;
15044 }
15045 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015046 }
15047 return weight;
15048}
15049
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015050/// LowerXConstraint - try to replace an X constraint, which matches anything,
15051/// with another that has more specific requirements based on the type of the
15052/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015053const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015054LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015055 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15056 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015057 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015058 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015059 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015060 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015061 return "x";
15062 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015063
Chris Lattner5e764232008-04-26 23:02:14 +000015064 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015065}
15066
Chris Lattner48884cd2007-08-25 00:47:38 +000015067/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15068/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015069void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015070 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015071 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015072 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015073 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015074
Eric Christopher100c8332011-06-02 23:16:42 +000015075 // Only support length 1 constraints for now.
15076 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015077
Eric Christopher100c8332011-06-02 23:16:42 +000015078 char ConstraintLetter = Constraint[0];
15079 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015080 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015081 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015082 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015083 if (C->getZExtValue() <= 31) {
15084 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015085 break;
15086 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015087 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015088 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015089 case 'J':
15090 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015091 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015092 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15093 break;
15094 }
15095 }
15096 return;
15097 case 'K':
15098 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015099 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015100 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15101 break;
15102 }
15103 }
15104 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015105 case 'N':
15106 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015107 if (C->getZExtValue() <= 255) {
15108 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015109 break;
15110 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015111 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015112 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015113 case 'e': {
15114 // 32-bit signed value
15115 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015116 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15117 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015118 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015119 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015120 break;
15121 }
15122 // FIXME gcc accepts some relocatable values here too, but only in certain
15123 // memory models; it's complicated.
15124 }
15125 return;
15126 }
15127 case 'Z': {
15128 // 32-bit unsigned value
15129 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015130 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15131 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015132 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15133 break;
15134 }
15135 }
15136 // FIXME gcc accepts some relocatable values here too, but only in certain
15137 // memory models; it's complicated.
15138 return;
15139 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015140 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015141 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015142 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015143 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015144 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015145 break;
15146 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015147
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015148 // In any sort of PIC mode addresses need to be computed at runtime by
15149 // adding in a register or some sort of table lookup. These can't
15150 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015151 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015152 return;
15153
Chris Lattnerdc43a882007-05-03 16:52:29 +000015154 // If we are in non-pic codegen mode, we allow the address of a global (with
15155 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015156 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015157 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015158
Chris Lattner49921962009-05-08 18:23:14 +000015159 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15160 while (1) {
15161 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15162 Offset += GA->getOffset();
15163 break;
15164 } else if (Op.getOpcode() == ISD::ADD) {
15165 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15166 Offset += C->getZExtValue();
15167 Op = Op.getOperand(0);
15168 continue;
15169 }
15170 } else if (Op.getOpcode() == ISD::SUB) {
15171 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15172 Offset += -C->getZExtValue();
15173 Op = Op.getOperand(0);
15174 continue;
15175 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015176 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015177
Chris Lattner49921962009-05-08 18:23:14 +000015178 // Otherwise, this isn't something we can handle, reject it.
15179 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015180 }
Eric Christopherfd179292009-08-27 18:07:15 +000015181
Dan Gohman46510a72010-04-15 01:51:59 +000015182 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015183 // If we require an extra load to get this address, as in PIC mode, we
15184 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015185 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15186 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015187 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015188
Devang Patel0d881da2010-07-06 22:08:15 +000015189 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15190 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015191 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015192 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015193 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015194
Gabor Greifba36cb52008-08-28 21:40:38 +000015195 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015196 Ops.push_back(Result);
15197 return;
15198 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015199 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015200}
15201
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015202std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015203X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015204 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015205 // First, see if this is a constraint that directly corresponds to an LLVM
15206 // register class.
15207 if (Constraint.size() == 1) {
15208 // GCC Constraint Letters
15209 switch (Constraint[0]) {
15210 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015211 // TODO: Slight differences here in allocation order and leaving
15212 // RIP in the class. Do they matter any more here than they do
15213 // in the normal allocation?
15214 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15215 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015216 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015217 return std::make_pair(0U, X86::GR32RegisterClass);
15218 else if (VT == MVT::i16)
15219 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015220 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015221 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015222 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015223 return std::make_pair(0U, X86::GR64RegisterClass);
15224 break;
15225 }
15226 // 32-bit fallthrough
15227 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015228 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015229 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15230 else if (VT == MVT::i16)
15231 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015232 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015233 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15234 else if (VT == MVT::i64)
15235 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15236 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015237 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015238 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015239 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015240 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015241 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015242 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015243 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015244 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015245 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015246 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015247 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015248 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15249 if (VT == MVT::i16)
15250 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15251 if (VT == MVT::i32 || !Subtarget->is64Bit())
15252 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15253 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015254 case 'f': // FP Stack registers.
15255 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15256 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015257 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015258 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015259 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015260 return std::make_pair(0U, X86::RFP64RegisterClass);
15261 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015262 case 'y': // MMX_REGS if MMX allowed.
15263 if (!Subtarget->hasMMX()) break;
15264 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015265 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015266 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015267 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015268 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015269 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015270
Owen Anderson825b72b2009-08-11 20:47:22 +000015271 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015272 default: break;
15273 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015274 case MVT::f32:
15275 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015276 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015277 case MVT::f64:
15278 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015279 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015280 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015281 case MVT::v16i8:
15282 case MVT::v8i16:
15283 case MVT::v4i32:
15284 case MVT::v2i64:
15285 case MVT::v4f32:
15286 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015287 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015288 // AVX types.
15289 case MVT::v32i8:
15290 case MVT::v16i16:
15291 case MVT::v8i32:
15292 case MVT::v4i64:
15293 case MVT::v8f32:
15294 case MVT::v4f64:
15295 return std::make_pair(0U, X86::VR256RegisterClass);
15296
Chris Lattner0f65cad2007-04-09 05:49:22 +000015297 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015298 break;
15299 }
15300 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015301
Chris Lattnerf76d1802006-07-31 23:26:50 +000015302 // Use the default implementation in TargetLowering to convert the register
15303 // constraint into a member of a register class.
15304 std::pair<unsigned, const TargetRegisterClass*> Res;
15305 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015306
15307 // Not found as a standard register?
15308 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015309 // Map st(0) -> st(7) -> ST0
15310 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15311 tolower(Constraint[1]) == 's' &&
15312 tolower(Constraint[2]) == 't' &&
15313 Constraint[3] == '(' &&
15314 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15315 Constraint[5] == ')' &&
15316 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015317
Chris Lattner56d77c72009-09-13 22:41:48 +000015318 Res.first = X86::ST0+Constraint[4]-'0';
15319 Res.second = X86::RFP80RegisterClass;
15320 return Res;
15321 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015322
Chris Lattner56d77c72009-09-13 22:41:48 +000015323 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015324 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015325 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015326 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015327 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015328 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015329
15330 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015331 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015332 Res.first = X86::EFLAGS;
15333 Res.second = X86::CCRRegisterClass;
15334 return Res;
15335 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015336
Dale Johannesen330169f2008-11-13 21:52:36 +000015337 // 'A' means EAX + EDX.
15338 if (Constraint == "A") {
15339 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015340 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015341 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015342 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015343 return Res;
15344 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015345
Chris Lattnerf76d1802006-07-31 23:26:50 +000015346 // Otherwise, check to see if this is a register class of the wrong value
15347 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15348 // turn into {ax},{dx}.
15349 if (Res.second->hasType(VT))
15350 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015351
Chris Lattnerf76d1802006-07-31 23:26:50 +000015352 // All of the single-register GCC register classes map their values onto
15353 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15354 // really want an 8-bit or 32-bit register, map to the appropriate register
15355 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015356 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015357 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015358 unsigned DestReg = 0;
15359 switch (Res.first) {
15360 default: break;
15361 case X86::AX: DestReg = X86::AL; break;
15362 case X86::DX: DestReg = X86::DL; break;
15363 case X86::CX: DestReg = X86::CL; break;
15364 case X86::BX: DestReg = X86::BL; break;
15365 }
15366 if (DestReg) {
15367 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015368 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015369 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015370 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015371 unsigned DestReg = 0;
15372 switch (Res.first) {
15373 default: break;
15374 case X86::AX: DestReg = X86::EAX; break;
15375 case X86::DX: DestReg = X86::EDX; break;
15376 case X86::CX: DestReg = X86::ECX; break;
15377 case X86::BX: DestReg = X86::EBX; break;
15378 case X86::SI: DestReg = X86::ESI; break;
15379 case X86::DI: DestReg = X86::EDI; break;
15380 case X86::BP: DestReg = X86::EBP; break;
15381 case X86::SP: DestReg = X86::ESP; break;
15382 }
15383 if (DestReg) {
15384 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015385 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015386 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015387 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015388 unsigned DestReg = 0;
15389 switch (Res.first) {
15390 default: break;
15391 case X86::AX: DestReg = X86::RAX; break;
15392 case X86::DX: DestReg = X86::RDX; break;
15393 case X86::CX: DestReg = X86::RCX; break;
15394 case X86::BX: DestReg = X86::RBX; break;
15395 case X86::SI: DestReg = X86::RSI; break;
15396 case X86::DI: DestReg = X86::RDI; break;
15397 case X86::BP: DestReg = X86::RBP; break;
15398 case X86::SP: DestReg = X86::RSP; break;
15399 }
15400 if (DestReg) {
15401 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015402 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015403 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015404 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015405 } else if (Res.second == X86::FR32RegisterClass ||
15406 Res.second == X86::FR64RegisterClass ||
15407 Res.second == X86::VR128RegisterClass) {
15408 // Handle references to XMM physical registers that got mapped into the
15409 // wrong class. This can happen with constraints like {xmm0} where the
15410 // target independent register mapper will just pick the first match it can
15411 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015412 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015413 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015414 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015415 Res.second = X86::FR64RegisterClass;
15416 else if (X86::VR128RegisterClass->hasType(VT))
15417 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015418 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015419
Chris Lattnerf76d1802006-07-31 23:26:50 +000015420 return Res;
15421}