blob: d2407c6b3cfecde9f4d767264e753d63b10d19ee [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000215 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000220 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Chris Lattner2ac19022010-11-15 05:19:05 +0000234 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chengc4af4632010-11-17 20:13:28 +0000272// An 'and' node with a single use.
273def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
274 return N->hasOneUse();
275}]>;
276
277// An 'xor' node with a single use.
278def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
279 return N->hasOneUse();
280}]>;
281
Evan Chenga8e29892007-01-19 07:51:42 +0000282//===----------------------------------------------------------------------===//
283// Operand Definitions.
284//
285
286// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000287def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000288 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000289}
Evan Chenga8e29892007-01-19 07:51:42 +0000290
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000291// Call target.
292def bltarget : Operand<i32> {
293 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000294 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000295}
296
Evan Chenga8e29892007-01-19 07:51:42 +0000297// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000298def RegListAsmOperand : AsmOperandClass {
299 let Name = "RegList";
300 let SuperClasses = [];
301}
302
Bill Wendling0f630752010-11-17 04:32:08 +0000303def DPRRegListAsmOperand : AsmOperandClass {
304 let Name = "DPRRegList";
305 let SuperClasses = [];
306}
307
308def SPRRegListAsmOperand : AsmOperandClass {
309 let Name = "SPRRegList";
310 let SuperClasses = [];
311}
312
Bill Wendling04863d02010-11-13 10:40:19 +0000313def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000314 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000315 let ParserMatchClass = RegListAsmOperand;
316 let PrintMethod = "printRegisterList";
317}
318
Bill Wendling0f630752010-11-17 04:32:08 +0000319def dpr_reglist : Operand<i32> {
320 let EncoderMethod = "getRegisterListOpValue";
321 let ParserMatchClass = DPRRegListAsmOperand;
322 let PrintMethod = "printRegisterList";
323}
324
325def spr_reglist : Operand<i32> {
326 let EncoderMethod = "getRegisterListOpValue";
327 let ParserMatchClass = SPRRegListAsmOperand;
328 let PrintMethod = "printRegisterList";
329}
330
Evan Chenga8e29892007-01-19 07:51:42 +0000331// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
332def cpinst_operand : Operand<i32> {
333 let PrintMethod = "printCPInstOperand";
334}
335
Evan Chenga8e29892007-01-19 07:51:42 +0000336// Local PC labels.
337def pclabel : Operand<i32> {
338 let PrintMethod = "printPCLabel";
339}
340
Owen Anderson498ec202010-10-27 22:49:00 +0000341def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000342 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000343}
344
Jim Grosbachb35ad412010-10-13 19:56:10 +0000345// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
346def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000347 int32_t v = (int32_t)N->getZExtValue();
348 return v == 8 || v == 16 || v == 24; }]> {
349 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000350}
351
Bob Wilson22f5dc72010-08-16 18:27:34 +0000352// shift_imm: An integer that encodes a shift amount and the type of shift
353// (currently either asr or lsl) using the same encoding used for the
354// immediates in so_reg operands.
355def shift_imm : Operand<i32> {
356 let PrintMethod = "printShiftImmOperand";
357}
358
Evan Chenga8e29892007-01-19 07:51:42 +0000359// shifter_operand operands: so_reg and so_imm.
360def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000361 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000362 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000363 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000364 let PrintMethod = "printSORegOperand";
365 let MIOperandInfo = (ops GPR, GPR, i32imm);
366}
Evan Chengf40deed2010-10-27 23:41:30 +0000367def shift_so_reg : Operand<i32>, // reg reg imm
368 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
369 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000370 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000371 let PrintMethod = "printSORegOperand";
372 let MIOperandInfo = (ops GPR, GPR, i32imm);
373}
Evan Chenga8e29892007-01-19 07:51:42 +0000374
375// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
376// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
377// represented in the imm field in the same 12-bit form that they are encoded
378// into so_imm instructions: the 8-bit immediate is the least significant bits
379// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000380def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000381 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000382 let PrintMethod = "printSOImmOperand";
383}
384
Evan Chengc70d1842007-03-20 08:11:30 +0000385// Break so_imm's up into two pieces. This handles immediates with up to 16
386// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
387// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000388def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000389 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000390}]>;
391
392/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
393///
394def arm_i32imm : PatLeaf<(imm), [{
395 if (Subtarget->hasV6T2Ops())
396 return true;
397 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
398}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000399
400def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000401 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000403}]>;
404
405def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000406 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000408}]>;
409
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000410def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
411 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
412 }]> {
413 let PrintMethod = "printSOImm2PartOperand";
414}
415
416def so_neg_imm2part_1 : SDNodeXForm<imm, [{
417 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
418 return CurDAG->getTargetConstant(V, MVT::i32);
419}]>;
420
421def so_neg_imm2part_2 : SDNodeXForm<imm, [{
422 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
423 return CurDAG->getTargetConstant(V, MVT::i32);
424}]>;
425
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000426/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
427def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
428 return (int32_t)N->getZExtValue() < 32;
429}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000430
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000431/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
432def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
433 return (int32_t)N->getZExtValue() < 32;
434}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000435 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000436}
437
Jason W Kim837caa92010-11-18 23:37:15 +0000438// For movt/movw - sets the MC Encoder method.
439// The imm is split into imm{15-12}, imm{11-0}
440//
441def movt_imm : Operand<i32> {
442 let EncoderMethod = "getMovtImmOpValue";
443}
444
Evan Chenga8e29892007-01-19 07:51:42 +0000445// Define ARM specific addressing modes.
446
Jim Grosbach3e556122010-10-26 22:37:02 +0000447
448// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000449//
Jim Grosbach3e556122010-10-26 22:37:02 +0000450def addrmode_imm12 : Operand<i32>,
451 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000452 // 12-bit immediate operand. Note that instructions using this encode
453 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
454 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000455
Chris Lattner2ac19022010-11-15 05:19:05 +0000456 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000457 let PrintMethod = "printAddrModeImm12Operand";
458 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000459}
Jim Grosbach3e556122010-10-26 22:37:02 +0000460// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000461//
Jim Grosbach3e556122010-10-26 22:37:02 +0000462def ldst_so_reg : Operand<i32>,
463 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000464 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000465 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000466 let PrintMethod = "printAddrMode2Operand";
467 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
468}
469
Jim Grosbach3e556122010-10-26 22:37:02 +0000470// addrmode2 := reg +/- imm12
471// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000472//
473def addrmode2 : Operand<i32>,
474 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000475 string EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000476 let PrintMethod = "printAddrMode2Operand";
477 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
478}
479
480def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000481 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
482 [], [SDNPWantRoot]> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000483 string EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000484 let PrintMethod = "printAddrMode2OffsetOperand";
485 let MIOperandInfo = (ops GPR, i32imm);
486}
487
488// addrmode3 := reg +/- reg
489// addrmode3 := reg +/- imm8
490//
491def addrmode3 : Operand<i32>,
492 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000493 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000494 let PrintMethod = "printAddrMode3Operand";
495 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
496}
497
498def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000499 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
500 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000501 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000502 let PrintMethod = "printAddrMode3OffsetOperand";
503 let MIOperandInfo = (ops GPR, i32imm);
504}
505
Jim Grosbache6913602010-11-03 01:01:43 +0000506// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000507//
Jim Grosbache6913602010-11-03 01:01:43 +0000508def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000509 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000510 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000511}
512
Bill Wendling59914872010-11-08 00:39:58 +0000513def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000514 let Name = "MemMode5";
515 let SuperClasses = [];
516}
517
Evan Chenga8e29892007-01-19 07:51:42 +0000518// addrmode5 := reg +/- imm8*4
519//
520def addrmode5 : Operand<i32>,
521 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
522 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000523 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000524 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000525 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000526}
527
Bob Wilson8b024a52009-07-01 23:16:05 +0000528// addrmode6 := reg with optional writeback
529//
530def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000531 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000532 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000533 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000534 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000535}
536
537def am6offset : Operand<i32> {
538 let PrintMethod = "printAddrMode6OffsetOperand";
539 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000540 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000541}
542
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000543// Special version of addrmode6 to handle alignment encoding for VLD-dup
544// instructions, specifically VLD4-dup.
545def addrmode6dup : Operand<i32>,
546 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
547 let PrintMethod = "printAddrMode6Operand";
548 let MIOperandInfo = (ops GPR:$addr, i32imm);
549 let EncoderMethod = "getAddrMode6DupAddressOpValue";
550}
551
Evan Chenga8e29892007-01-19 07:51:42 +0000552// addrmodepc := pc + reg
553//
554def addrmodepc : Operand<i32>,
555 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
556 let PrintMethod = "printAddrModePCOperand";
557 let MIOperandInfo = (ops GPR, i32imm);
558}
559
Bob Wilson4f38b382009-08-21 21:58:55 +0000560def nohash_imm : Operand<i32> {
561 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000562}
563
Evan Chenga8e29892007-01-19 07:51:42 +0000564//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000565
Evan Cheng37f25d92008-08-28 23:39:26 +0000566include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000567
568//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000569// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000570//
571
Evan Cheng3924f782008-08-29 07:36:24 +0000572/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000573/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000574multiclass AsI1_bin_irs<bits<4> opcod, string opc,
575 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
576 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000577 // The register-immediate version is re-materializable. This is useful
578 // in particular for taking the address of a local.
579 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000580 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
581 iii, opc, "\t$Rd, $Rn, $imm",
582 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
583 bits<4> Rd;
584 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000585 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000586 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000587 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000588 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000589 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000590 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000591 }
Jim Grosbach62547262010-10-11 18:51:51 +0000592 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
593 iir, opc, "\t$Rd, $Rn, $Rm",
594 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000595 bits<4> Rd;
596 bits<4> Rn;
597 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000598 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000599 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000600 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000601 let Inst{15-12} = Rd;
602 let Inst{11-4} = 0b00000000;
603 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000604 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000605 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
606 iis, opc, "\t$Rd, $Rn, $shift",
607 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000608 bits<4> Rd;
609 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000610 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000611 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000612 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000613 let Inst{15-12} = Rd;
614 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000615 }
Evan Chenga8e29892007-01-19 07:51:42 +0000616}
617
Evan Cheng1e249e32009-06-25 20:59:23 +0000618/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000619/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000620let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000621multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
622 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
623 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000624 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
625 iii, opc, "\t$Rd, $Rn, $imm",
626 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
627 bits<4> Rd;
628 bits<4> Rn;
629 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000630 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000631 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000632 let Inst{19-16} = Rn;
633 let Inst{15-12} = Rd;
634 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000635 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000636 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
637 iir, opc, "\t$Rd, $Rn, $Rm",
638 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
639 bits<4> Rd;
640 bits<4> Rn;
641 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000642 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000643 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000644 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000645 let Inst{19-16} = Rn;
646 let Inst{15-12} = Rd;
647 let Inst{11-4} = 0b00000000;
648 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000649 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000650 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
651 iis, opc, "\t$Rd, $Rn, $shift",
652 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
653 bits<4> Rd;
654 bits<4> Rn;
655 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000656 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000657 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000658 let Inst{19-16} = Rn;
659 let Inst{15-12} = Rd;
660 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000661 }
Evan Cheng071a2792007-09-11 19:55:27 +0000662}
Evan Chengc85e8322007-07-05 07:13:32 +0000663}
664
665/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000666/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000667/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000668let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000669multiclass AI1_cmp_irs<bits<4> opcod, string opc,
670 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
671 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000672 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
673 opc, "\t$Rn, $imm",
674 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000675 bits<4> Rn;
676 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000677 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000678 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000679 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000680 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000681 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000682 }
683 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
684 opc, "\t$Rn, $Rm",
685 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000686 bits<4> Rn;
687 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000688 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000689 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000690 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000691 let Inst{19-16} = Rn;
692 let Inst{15-12} = 0b0000;
693 let Inst{11-4} = 0b00000000;
694 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000695 }
696 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
697 opc, "\t$Rn, $shift",
698 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000699 bits<4> Rn;
700 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000701 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000702 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000703 let Inst{19-16} = Rn;
704 let Inst{15-12} = 0b0000;
705 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000706 }
Evan Cheng071a2792007-09-11 19:55:27 +0000707}
Evan Chenga8e29892007-01-19 07:51:42 +0000708}
709
Evan Cheng576a3962010-09-25 00:49:35 +0000710/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000711/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000712/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000713multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000714 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
715 IIC_iEXTr, opc, "\t$Rd, $Rm",
716 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000717 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000718 bits<4> Rd;
719 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000720 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000721 let Inst{15-12} = Rd;
722 let Inst{11-10} = 0b00;
723 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000724 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000725 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
726 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
727 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000728 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000729 bits<4> Rd;
730 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000731 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000732 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000733 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000734 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000735 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000736 }
Evan Chenga8e29892007-01-19 07:51:42 +0000737}
738
Evan Cheng576a3962010-09-25 00:49:35 +0000739multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000740 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
741 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000742 [/* For disassembly only; pattern left blank */]>,
743 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000744 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000745 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000746 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000747 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
748 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000749 [/* For disassembly only; pattern left blank */]>,
750 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000751 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000752 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000753 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000754 }
755}
756
Evan Cheng576a3962010-09-25 00:49:35 +0000757/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000758/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000759multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000760 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
761 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
762 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000763 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000764 bits<4> Rd;
765 bits<4> Rm;
766 bits<4> Rn;
767 let Inst{19-16} = Rn;
768 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000769 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000770 let Inst{9-4} = 0b000111;
771 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000772 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000773 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
774 rot_imm:$rot),
775 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
776 [(set GPR:$Rd, (opnode GPR:$Rn,
777 (rotr GPR:$Rm, rot_imm:$rot)))]>,
778 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000779 bits<4> Rd;
780 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000781 bits<4> Rn;
782 bits<2> rot;
783 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000784 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000785 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000786 let Inst{9-4} = 0b000111;
787 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000788 }
Evan Chenga8e29892007-01-19 07:51:42 +0000789}
790
Johnny Chen2ec5e492010-02-22 21:50:40 +0000791// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000792multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000793 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
794 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000795 [/* For disassembly only; pattern left blank */]>,
796 Requires<[IsARM, HasV6]> {
797 let Inst{11-10} = 0b00;
798 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000799 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
800 rot_imm:$rot),
801 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000802 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000803 Requires<[IsARM, HasV6]> {
804 bits<4> Rn;
805 bits<2> rot;
806 let Inst{19-16} = Rn;
807 let Inst{11-10} = rot;
808 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000809}
810
Evan Cheng62674222009-06-25 23:34:10 +0000811/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
812let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000813multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
814 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000815 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
816 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
817 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000818 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000819 bits<4> Rd;
820 bits<4> Rn;
821 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000822 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000823 let Inst{15-12} = Rd;
824 let Inst{19-16} = Rn;
825 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000826 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000827 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
828 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
829 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000830 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000831 bits<4> Rd;
832 bits<4> Rn;
833 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000834 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000835 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000836 let isCommutable = Commutable;
837 let Inst{3-0} = Rm;
838 let Inst{15-12} = Rd;
839 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000840 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000841 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
842 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
843 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000844 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000845 bits<4> Rd;
846 bits<4> Rn;
847 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000848 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000849 let Inst{11-0} = shift;
850 let Inst{15-12} = Rd;
851 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000852 }
Jim Grosbache5165492009-11-09 00:11:35 +0000853}
854// Carry setting variants
855let Defs = [CPSR] in {
856multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
857 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000858 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
859 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
860 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000861 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000862 bits<4> Rd;
863 bits<4> Rn;
864 bits<12> imm;
865 let Inst{15-12} = Rd;
866 let Inst{19-16} = Rn;
867 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000868 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000869 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000870 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000871 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
872 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
873 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000874 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000875 bits<4> Rd;
876 bits<4> Rn;
877 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000878 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000879 let isCommutable = Commutable;
880 let Inst{3-0} = Rm;
881 let Inst{15-12} = Rd;
882 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000883 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000884 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000885 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000886 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
887 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
888 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000889 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000890 bits<4> Rd;
891 bits<4> Rn;
892 bits<12> shift;
893 let Inst{11-0} = shift;
894 let Inst{15-12} = Rd;
895 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000896 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000897 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000898 }
Evan Cheng071a2792007-09-11 19:55:27 +0000899}
Evan Chengc85e8322007-07-05 07:13:32 +0000900}
Jim Grosbache5165492009-11-09 00:11:35 +0000901}
Evan Chengc85e8322007-07-05 07:13:32 +0000902
Jim Grosbach3e556122010-10-26 22:37:02 +0000903let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000904multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000905 InstrItinClass iir, PatFrag opnode> {
906 // Note: We use the complex addrmode_imm12 rather than just an input
907 // GPR and a constrained immediate so that we can use this to match
908 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000909 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000910 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
911 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000912 bits<4> Rt;
913 bits<17> addr;
914 let Inst{23} = addr{12}; // U (add = ('U' == 1))
915 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000916 let Inst{15-12} = Rt;
917 let Inst{11-0} = addr{11-0}; // imm12
918 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000919 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000920 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
921 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000922 bits<4> Rt;
923 bits<17> shift;
924 let Inst{23} = shift{12}; // U (add = ('U' == 1))
925 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000926 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000927 let Inst{11-0} = shift{11-0};
928 }
929}
930}
931
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000932multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000933 InstrItinClass iir, PatFrag opnode> {
934 // Note: We use the complex addrmode_imm12 rather than just an input
935 // GPR and a constrained immediate so that we can use this to match
936 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000937 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000938 (ins GPR:$Rt, addrmode_imm12:$addr),
939 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
940 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
941 bits<4> Rt;
942 bits<17> addr;
943 let Inst{23} = addr{12}; // U (add = ('U' == 1))
944 let Inst{19-16} = addr{16-13}; // Rn
945 let Inst{15-12} = Rt;
946 let Inst{11-0} = addr{11-0}; // imm12
947 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000948 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000949 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
950 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
951 bits<4> Rt;
952 bits<17> shift;
953 let Inst{23} = shift{12}; // U (add = ('U' == 1))
954 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000955 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000956 let Inst{11-0} = shift{11-0};
957 }
958}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000959//===----------------------------------------------------------------------===//
960// Instructions
961//===----------------------------------------------------------------------===//
962
Evan Chenga8e29892007-01-19 07:51:42 +0000963//===----------------------------------------------------------------------===//
964// Miscellaneous Instructions.
965//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000966
Evan Chenga8e29892007-01-19 07:51:42 +0000967/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
968/// the function. The first operand is the ID# for this instruction, the second
969/// is the index into the MachineConstantPool that this is, the third is the
970/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000971let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000972def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000973PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000974 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000975
Jim Grosbach4642ad32010-02-22 23:10:38 +0000976// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
977// from removing one half of the matched pairs. That breaks PEI, which assumes
978// these will always be in pairs, and asserts if it finds otherwise. Better way?
979let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000980def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +0000981PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +0000982 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000983
Jim Grosbach64171712010-02-16 21:07:46 +0000984def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +0000985PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +0000986 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000987}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000988
Johnny Chenf4d81052010-02-12 22:53:19 +0000989def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000990 [/* For disassembly only; pattern left blank */]>,
991 Requires<[IsARM, HasV6T2]> {
992 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000993 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000994 let Inst{7-0} = 0b00000000;
995}
996
Johnny Chenf4d81052010-02-12 22:53:19 +0000997def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
998 [/* For disassembly only; pattern left blank */]>,
999 Requires<[IsARM, HasV6T2]> {
1000 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001001 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001002 let Inst{7-0} = 0b00000001;
1003}
1004
1005def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1006 [/* For disassembly only; pattern left blank */]>,
1007 Requires<[IsARM, HasV6T2]> {
1008 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001009 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001010 let Inst{7-0} = 0b00000010;
1011}
1012
1013def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1014 [/* For disassembly only; pattern left blank */]>,
1015 Requires<[IsARM, HasV6T2]> {
1016 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001017 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001018 let Inst{7-0} = 0b00000011;
1019}
1020
Johnny Chen2ec5e492010-02-22 21:50:40 +00001021def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1022 "\t$dst, $a, $b",
1023 [/* For disassembly only; pattern left blank */]>,
1024 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001025 bits<4> Rd;
1026 bits<4> Rn;
1027 bits<4> Rm;
1028 let Inst{3-0} = Rm;
1029 let Inst{15-12} = Rd;
1030 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001031 let Inst{27-20} = 0b01101000;
1032 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001033 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001034}
1035
Johnny Chenf4d81052010-02-12 22:53:19 +00001036def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1037 [/* For disassembly only; pattern left blank */]>,
1038 Requires<[IsARM, HasV6T2]> {
1039 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001040 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001041 let Inst{7-0} = 0b00000100;
1042}
1043
Johnny Chenc6f7b272010-02-11 18:12:29 +00001044// The i32imm operand $val can be used by a debugger to store more information
1045// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001046def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001047 [/* For disassembly only; pattern left blank */]>,
1048 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001049 bits<16> val;
1050 let Inst{3-0} = val{3-0};
1051 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001052 let Inst{27-20} = 0b00010010;
1053 let Inst{7-4} = 0b0111;
1054}
1055
Johnny Chenb98e1602010-02-12 18:55:33 +00001056// Change Processor State is a system instruction -- for disassembly only.
1057// The singleton $opt operand contains the following information:
1058// opt{4-0} = mode from Inst{4-0}
1059// opt{5} = changemode from Inst{17}
1060// opt{8-6} = AIF from Inst{8-6}
1061// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001062// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001063def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001064 [/* For disassembly only; pattern left blank */]>,
1065 Requires<[IsARM]> {
1066 let Inst{31-28} = 0b1111;
1067 let Inst{27-20} = 0b00010000;
1068 let Inst{16} = 0;
1069 let Inst{5} = 0;
1070}
1071
Johnny Chenb92a23f2010-02-21 04:42:01 +00001072// Preload signals the memory system of possible future data/instruction access.
1073// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001074multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001075
Evan Chengdfed19f2010-11-03 06:34:55 +00001076 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001077 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001078 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001079 bits<4> Rt;
1080 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001081 let Inst{31-26} = 0b111101;
1082 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001083 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001084 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001085 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001086 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001087 let Inst{19-16} = addr{16-13}; // Rn
1088 let Inst{15-12} = Rt;
1089 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001090 }
1091
Evan Chengdfed19f2010-11-03 06:34:55 +00001092 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001093 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001094 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001095 bits<4> Rt;
1096 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001097 let Inst{31-26} = 0b111101;
1098 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001099 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001100 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001101 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001102 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001103 let Inst{19-16} = shift{16-13}; // Rn
1104 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001105 }
1106}
1107
Evan Cheng416941d2010-11-04 05:19:35 +00001108defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1109defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1110defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001111
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001112def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1113 "setend\t$end",
1114 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001115 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001116 bits<1> end;
1117 let Inst{31-10} = 0b1111000100000001000000;
1118 let Inst{9} = end;
1119 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001120}
1121
Johnny Chenf4d81052010-02-12 22:53:19 +00001122def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001123 [/* For disassembly only; pattern left blank */]>,
1124 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001125 bits<4> opt;
1126 let Inst{27-4} = 0b001100100000111100001111;
1127 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001128}
1129
Johnny Chenba6e0332010-02-11 17:14:31 +00001130// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001131let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001132def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001133 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001134 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001135 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001136}
1137
Evan Cheng12c3a532008-11-06 17:48:05 +00001138// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001139let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001140def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1141 Size4Bytes, IIC_iALUr,
1142 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001143
Evan Cheng325474e2008-01-07 23:56:57 +00001144let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001145def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001146 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001147 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001148
Jim Grosbach53694262010-11-18 01:15:56 +00001149def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001150 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001151 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001152
Jim Grosbach53694262010-11-18 01:15:56 +00001153def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001154 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001155 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001156
Jim Grosbach53694262010-11-18 01:15:56 +00001157def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001158 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001159 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001160
Jim Grosbach53694262010-11-18 01:15:56 +00001161def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001162 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001163 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001164}
Chris Lattner13c63102008-01-06 05:55:01 +00001165let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001166def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001167 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001168
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001169def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001170 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001171
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001172def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001173 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001174}
Evan Cheng12c3a532008-11-06 17:48:05 +00001175} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001176
Evan Chenge07715c2009-06-23 05:25:29 +00001177
1178// LEApcrel - Load a pc-relative address into a register without offending the
1179// assembler.
Evan Chengea420b22010-05-19 01:52:25 +00001180let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001181let isReMaterializable = 1 in
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001182// FIXME: We want one cannonical LEApcrel instruction and to express one or
1183// both of these as pseudo-instructions that get expanded to it.
1184def LEApcrel : AXI1<0, (outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1185 MiscFrm, IIC_iALUi,
1186 "adr$p\t$Rd, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001187
Jim Grosbacha967d112010-06-21 21:27:27 +00001188} // neverHasSideEffects
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001189def LEApcrelJT : AXI1<0b0100, (outs GPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001190 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001191 MiscFrm, IIC_iALUi,
1192 "adr$p\t$Rd, #${label}_${id}", []> {
1193 bits<4> p;
1194 bits<4> Rd;
1195 let Inst{31-28} = p;
1196 let Inst{27-25} = 0b001;
1197 let Inst{20} = 0;
1198 let Inst{19-16} = 0b1111;
1199 let Inst{15-12} = Rd;
1200 // FIXME: Add label encoding/fixup
Evan Chengbc8a9452009-07-07 23:40:25 +00001201}
Evan Chenge07715c2009-06-23 05:25:29 +00001202
Evan Chenga8e29892007-01-19 07:51:42 +00001203//===----------------------------------------------------------------------===//
1204// Control Flow Instructions.
1205//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001206
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001207let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1208 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001209 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001210 "bx", "\tlr", [(ARMretflag)]>,
1211 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001212 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001213 }
1214
1215 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001216 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001217 "mov", "\tpc, lr", [(ARMretflag)]>,
1218 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001219 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001220 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001221}
Rafael Espindola27185192006-09-29 21:20:16 +00001222
Bob Wilson04ea6e52009-10-28 00:37:03 +00001223// Indirect branches
1224let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001225 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001226 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001227 [(brind GPR:$dst)]>,
1228 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001229 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001230 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001231 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001232 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001233
1234 // ARMV4 only
1235 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1236 [(brind GPR:$dst)]>,
1237 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001238 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001239 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001240 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001241 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001242}
1243
Evan Cheng1e0eab12010-11-29 22:43:27 +00001244// All calls clobber the non-callee saved registers. SP is marked as
1245// a use to prevent stack-pointer assignments that appear immediately
1246// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001247let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001248 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +00001249 Defs = [R0, R1, R2, R3, R12, LR,
1250 D0, D1, D2, D3, D4, D5, D6, D7,
1251 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001252 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1253 Uses = [SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001254 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001255 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001256 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001257 Requires<[IsARM, IsNotDarwin]> {
1258 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001259 bits<24> func;
1260 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001261 }
Evan Cheng277f0742007-06-19 21:05:09 +00001262
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001263 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001264 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001265 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001266 Requires<[IsARM, IsNotDarwin]> {
1267 bits<24> func;
1268 let Inst{23-0} = func;
1269 }
Evan Cheng277f0742007-06-19 21:05:09 +00001270
Evan Chenga8e29892007-01-19 07:51:42 +00001271 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001272 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001273 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001274 [(ARMcall GPR:$func)]>,
1275 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001276 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001277 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001278 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001279 }
1280
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001281 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001282 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbach817c1a62010-11-19 00:27:09 +00001283 // FIXME: x2 insn patterns like this need to be pseudo instructions.
Bob Wilson1665b0a2010-02-16 17:24:15 +00001284 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001285 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001286 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001287 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001288 bits<4> func;
1289 let Inst{27-4} = 0b000100101111111111110001;
1290 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001291 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001292
1293 // ARMv4
1294 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1295 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1296 [(ARMcall_nolink tGPR:$func)]>,
1297 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001298 bits<4> func;
1299 let Inst{27-4} = 0b000110100000111100000000;
1300 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001301 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001302}
1303
David Goodwin1a8f36e2009-08-12 18:31:53 +00001304let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001305 // On Darwin R9 is call-clobbered.
1306 // R7 is marked as a use to prevent frame-pointer assignments from being
1307 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001308 Defs = [R0, R1, R2, R3, R9, R12, LR,
1309 D0, D1, D2, D3, D4, D5, D6, D7,
1310 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001311 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1312 Uses = [R7, SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001313 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001314 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001315 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1316 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001317 bits<24> func;
1318 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001319 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001320
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001321 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001322 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001323 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001324 Requires<[IsARM, IsDarwin]> {
1325 bits<24> func;
1326 let Inst{23-0} = func;
1327 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001328
1329 // ARMv5T and above
1330 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001331 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001332 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001333 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001334 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach832859d2010-10-13 22:09:34 +00001335 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001336 }
1337
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001338 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001339 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1340 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001341 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001342 [(ARMcall_nolink tGPR:$func)]>,
1343 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001344 bits<4> func;
1345 let Inst{27-4} = 0b000100101111111111110001;
1346 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001347 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001348
1349 // ARMv4
1350 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1351 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1352 [(ARMcall_nolink tGPR:$func)]>,
1353 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001354 bits<4> func;
1355 let Inst{27-4} = 0b000110100000111100000000;
1356 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001357 }
Rafael Espindola35574632006-07-18 17:00:30 +00001358}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001359
Dale Johannesen51e28e62010-06-03 21:09:53 +00001360// Tail calls.
1361
Jim Grosbach832859d2010-10-13 22:09:34 +00001362// FIXME: These should probably be xformed into the non-TC versions of the
1363// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001364let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1365 // Darwin versions.
1366 let Defs = [R0, R1, R2, R3, R9, R12,
1367 D0, D1, D2, D3, D4, D5, D6, D7,
1368 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1369 D27, D28, D29, D30, D31, PC],
1370 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001371 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1372 Pseudo, IIC_Br,
1373 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001374
Evan Cheng6523d2f2010-06-19 00:11:54 +00001375 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1376 Pseudo, IIC_Br,
1377 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001378
Evan Cheng6523d2f2010-06-19 00:11:54 +00001379 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001380 IIC_Br, "b\t$dst @ TAILCALL",
1381 []>, Requires<[IsDarwin]>;
1382
1383 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001384 IIC_Br, "b.w\t$dst @ TAILCALL",
1385 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001386
Evan Cheng6523d2f2010-06-19 00:11:54 +00001387 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1388 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1389 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001390 bits<4> dst;
1391 let Inst{31-4} = 0b1110000100101111111111110001;
1392 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001393 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001394 }
1395
1396 // Non-Darwin versions (the difference is R9).
1397 let Defs = [R0, R1, R2, R3, R12,
1398 D0, D1, D2, D3, D4, D5, D6, D7,
1399 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1400 D27, D28, D29, D30, D31, PC],
1401 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001402 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1403 Pseudo, IIC_Br,
1404 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001405
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001406 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001407 Pseudo, IIC_Br,
1408 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001409
Evan Cheng6523d2f2010-06-19 00:11:54 +00001410 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1411 IIC_Br, "b\t$dst @ TAILCALL",
1412 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001413
Evan Cheng6523d2f2010-06-19 00:11:54 +00001414 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1415 IIC_Br, "b.w\t$dst @ TAILCALL",
1416 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001417
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001418 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001419 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1420 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001421 bits<4> dst;
1422 let Inst{31-4} = 0b1110000100101111111111110001;
1423 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001424 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001425 }
1426}
1427
David Goodwin1a8f36e2009-08-12 18:31:53 +00001428let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001429 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001430 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001431 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001432 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001433 "b\t$target", [(br bb:$target)]> {
1434 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001435 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001436 let Inst{23-0} = target;
1437 }
Evan Cheng44bec522007-05-15 01:29:07 +00001438
Jim Grosbach2dc77682010-11-29 18:37:44 +00001439 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1440 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001441 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001442 SizeSpecial, IIC_Br,
1443 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001444 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1445 // into i12 and rs suffixed versions.
1446 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001447 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001448 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001449 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001450 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001451 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001452 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001453 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001454 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001455 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001456 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001457 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001458
Evan Chengc85e8322007-07-05 07:13:32 +00001459 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001460 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001461 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001462 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001463 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1464 bits<24> target;
1465 let Inst{23-0} = target;
1466 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001467}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001468
Johnny Chena1e76212010-02-13 02:51:09 +00001469// Branch and Exchange Jazelle -- for disassembly only
1470def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1471 [/* For disassembly only; pattern left blank */]> {
1472 let Inst{23-20} = 0b0010;
1473 //let Inst{19-8} = 0xfff;
1474 let Inst{7-4} = 0b0010;
1475}
1476
Johnny Chen0296f3e2010-02-16 21:59:54 +00001477// Secure Monitor Call is a system instruction -- for disassembly only
1478def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1479 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001480 bits<4> opt;
1481 let Inst{23-4} = 0b01100000000000000111;
1482 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001483}
1484
Johnny Chen64dfb782010-02-16 20:04:27 +00001485// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001486let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001487def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001488 [/* For disassembly only; pattern left blank */]> {
1489 bits<24> svc;
1490 let Inst{23-0} = svc;
1491}
Johnny Chen85d5a892010-02-10 18:02:25 +00001492}
1493
Johnny Chenfb566792010-02-17 21:39:10 +00001494// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001495let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001496def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1497 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001498 [/* For disassembly only; pattern left blank */]> {
1499 let Inst{31-28} = 0b1111;
1500 let Inst{22-20} = 0b110; // W = 1
1501}
1502
Jim Grosbache6913602010-11-03 01:01:43 +00001503def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1504 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001505 [/* For disassembly only; pattern left blank */]> {
1506 let Inst{31-28} = 0b1111;
1507 let Inst{22-20} = 0b100; // W = 0
1508}
1509
Johnny Chenfb566792010-02-17 21:39:10 +00001510// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001511def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1512 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001513 [/* For disassembly only; pattern left blank */]> {
1514 let Inst{31-28} = 0b1111;
1515 let Inst{22-20} = 0b011; // W = 1
1516}
1517
Jim Grosbache6913602010-11-03 01:01:43 +00001518def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1519 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001520 [/* For disassembly only; pattern left blank */]> {
1521 let Inst{31-28} = 0b1111;
1522 let Inst{22-20} = 0b001; // W = 0
1523}
Chris Lattner39ee0362010-10-31 19:10:56 +00001524} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001525
Evan Chenga8e29892007-01-19 07:51:42 +00001526//===----------------------------------------------------------------------===//
1527// Load / store Instructions.
1528//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001529
Evan Chenga8e29892007-01-19 07:51:42 +00001530// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001531
1532
Evan Cheng7e2fe912010-10-28 06:47:08 +00001533defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001534 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001535defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001536 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001537defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001538 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001539defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001540 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001541
Evan Chengfa775d02007-03-19 07:20:03 +00001542// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001543let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1544 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001545def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001546 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1547 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001548 bits<4> Rt;
1549 bits<17> addr;
1550 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1551 let Inst{19-16} = 0b1111;
1552 let Inst{15-12} = Rt;
1553 let Inst{11-0} = addr{11-0}; // imm12
1554}
Evan Chengfa775d02007-03-19 07:20:03 +00001555
Evan Chenga8e29892007-01-19 07:51:42 +00001556// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001557def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001558 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1559 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001560
Evan Chenga8e29892007-01-19 07:51:42 +00001561// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001562def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001563 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1564 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001565
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001566def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001567 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1568 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001569
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001570let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1571 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001572// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1573// how to represent that such that tblgen is happy and we don't
1574// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001575// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001576def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1577 (ins addrmode3:$addr), LdMiscFrm,
1578 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001579 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001580}
Rafael Espindolac391d162006-10-23 20:34:27 +00001581
Evan Chenga8e29892007-01-19 07:51:42 +00001582// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001583multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001584 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1585 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001586 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1587 // {17-14} Rn
1588 // {13} 1 == Rm, 0 == imm12
1589 // {12} isAdd
1590 // {11-0} imm12/Rm
1591 bits<18> addr;
1592 let Inst{25} = addr{13};
1593 let Inst{23} = addr{12};
1594 let Inst{19-16} = addr{17-14};
1595 let Inst{11-0} = addr{11-0};
1596 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001597 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1598 (ins GPR:$Rn, am2offset:$offset),
1599 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001600 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1601 // {13} 1 == Rm, 0 == imm12
1602 // {12} isAdd
1603 // {11-0} imm12/Rm
1604 bits<14> offset;
1605 bits<4> Rn;
1606 let Inst{25} = offset{13};
1607 let Inst{23} = offset{12};
1608 let Inst{19-16} = Rn;
1609 let Inst{11-0} = offset{11-0};
1610 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001611}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001612
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001613let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001614defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1615defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001616}
Rafael Espindola450856d2006-12-12 00:37:38 +00001617
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001618multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1619 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1620 (ins addrmode3:$addr), IndexModePre,
1621 LdMiscFrm, itin,
1622 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1623 bits<14> addr;
1624 let Inst{23} = addr{8}; // U bit
1625 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1626 let Inst{19-16} = addr{12-9}; // Rn
1627 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1628 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1629 }
1630 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1631 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1632 LdMiscFrm, itin,
1633 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001634 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001635 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001636 let Inst{23} = offset{8}; // U bit
1637 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001638 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001639 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1640 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001641 }
1642}
Rafael Espindola4e307642006-09-08 16:59:47 +00001643
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001644let mayLoad = 1, neverHasSideEffects = 1 in {
1645defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1646defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1647defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1648let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1649defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1650} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001651
Johnny Chenadb561d2010-02-18 03:27:42 +00001652// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001653let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001654def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1655 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1656 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001657 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1658 let Inst{21} = 1; // overwrite
1659}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001660def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001661 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001662 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001663 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1664 let Inst{21} = 1; // overwrite
1665}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001666def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1667 (ins GPR:$base, am3offset:$offset), IndexModePost,
1668 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001669 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1670 let Inst{21} = 1; // overwrite
1671}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001672def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1673 (ins GPR:$base, am3offset:$offset), IndexModePost,
1674 LdMiscFrm, IIC_iLoad_bh_ru,
1675 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001676 let Inst{21} = 1; // overwrite
1677}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001678def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1679 (ins GPR:$base, am3offset:$offset), IndexModePost,
1680 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001681 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001682 let Inst{21} = 1; // overwrite
1683}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001684}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001685
Evan Chenga8e29892007-01-19 07:51:42 +00001686// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001687
1688// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001689def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001690 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1691 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001692
Evan Chenga8e29892007-01-19 07:51:42 +00001693// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001694let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1695 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001696def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001697 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001698 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001699
1700// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001701def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001702 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001703 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001704 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1705 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001706 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001707
Jim Grosbach953557f42010-11-19 21:35:06 +00001708def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001709 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001710 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001711 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1712 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001713 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001714
Jim Grosbacha1b41752010-11-19 22:06:57 +00001715def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1716 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1717 IndexModePre, StFrm, IIC_iStore_bh_ru,
1718 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1719 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1720 GPR:$Rn, am2offset:$offset))]>;
1721def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1722 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1723 IndexModePost, StFrm, IIC_iStore_bh_ru,
1724 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1725 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1726 GPR:$Rn, am2offset:$offset))]>;
1727
Jim Grosbach2dc77682010-11-29 18:37:44 +00001728def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1729 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1730 IndexModePre, StMiscFrm, IIC_iStore_ru,
1731 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1732 [(set GPR:$Rn_wb,
1733 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001734
Jim Grosbach2dc77682010-11-29 18:37:44 +00001735def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1736 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1737 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1738 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1739 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1740 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001741
Johnny Chen39a4bb32010-02-18 22:31:18 +00001742// For disassembly only
1743def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1744 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001745 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001746 "strd", "\t$src1, $src2, [$base, $offset]!",
1747 "$base = $base_wb", []>;
1748
1749// For disassembly only
1750def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1751 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001752 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001753 "strd", "\t$src1, $src2, [$base], $offset",
1754 "$base = $base_wb", []>;
1755
Johnny Chenad4df4c2010-03-01 19:22:00 +00001756// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001757
Jim Grosbach953557f42010-11-19 21:35:06 +00001758def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1759 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001760 IndexModeNone, StFrm, IIC_iStore_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001761 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001762 [/* For disassembly only; pattern left blank */]> {
1763 let Inst{21} = 1; // overwrite
1764}
1765
Jim Grosbach953557f42010-11-19 21:35:06 +00001766def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1767 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001768 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001769 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001770 [/* For disassembly only; pattern left blank */]> {
1771 let Inst{21} = 1; // overwrite
1772}
1773
Johnny Chenad4df4c2010-03-01 19:22:00 +00001774def STRHT: AI3sthpo<(outs GPR:$base_wb),
1775 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001776 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001777 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1778 [/* For disassembly only; pattern left blank */]> {
1779 let Inst{21} = 1; // overwrite
1780}
1781
Evan Chenga8e29892007-01-19 07:51:42 +00001782//===----------------------------------------------------------------------===//
1783// Load / store multiple Instructions.
1784//
1785
Bill Wendling6c470b82010-11-13 09:09:38 +00001786multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1787 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001788 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001789 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1790 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001791 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001792 let Inst{24-23} = 0b01; // Increment After
1793 let Inst{21} = 0; // No writeback
1794 let Inst{20} = L_bit;
1795 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001796 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001797 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1798 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001799 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001800 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001801 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001802 let Inst{20} = L_bit;
1803 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001804 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001805 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1806 IndexModeNone, f, itin,
1807 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1808 let Inst{24-23} = 0b00; // Decrement After
1809 let Inst{21} = 0; // No writeback
1810 let Inst{20} = L_bit;
1811 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001812 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001813 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1814 IndexModeUpd, f, itin_upd,
1815 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1816 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001817 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001818 let Inst{20} = L_bit;
1819 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001820 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001821 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1822 IndexModeNone, f, itin,
1823 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1824 let Inst{24-23} = 0b10; // Decrement Before
1825 let Inst{21} = 0; // No writeback
1826 let Inst{20} = L_bit;
1827 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001828 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001829 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1830 IndexModeUpd, f, itin_upd,
1831 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1832 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001833 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001834 let Inst{20} = L_bit;
1835 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001836 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001837 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1838 IndexModeNone, f, itin,
1839 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1840 let Inst{24-23} = 0b11; // Increment Before
1841 let Inst{21} = 0; // No writeback
1842 let Inst{20} = L_bit;
1843 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001844 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001845 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1846 IndexModeUpd, f, itin_upd,
1847 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1848 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001849 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001850 let Inst{20} = L_bit;
1851 }
1852}
1853
Bill Wendlingc93989a2010-11-13 11:20:05 +00001854let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001855
1856let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1857defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1858
1859let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1860defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1861
1862} // neverHasSideEffects
1863
Bill Wendling73fe34a2010-11-16 01:16:36 +00001864// Load / Store Multiple Mnemnoic Aliases
1865def : MnemonicAlias<"ldm", "ldmia">;
1866def : MnemonicAlias<"stm", "stmia">;
1867
1868// FIXME: remove when we have a way to marking a MI with these properties.
1869// FIXME: Should pc be an implicit operand like PICADD, etc?
1870let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1871 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling7b718782010-11-16 02:08:45 +00001872def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001873 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001874 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001875 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001876 "$Rn = $wb", []> {
1877 let Inst{24-23} = 0b01; // Increment After
1878 let Inst{21} = 1; // Writeback
1879 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001880}
Evan Chenga8e29892007-01-19 07:51:42 +00001881
Evan Chenga8e29892007-01-19 07:51:42 +00001882//===----------------------------------------------------------------------===//
1883// Move Instructions.
1884//
1885
Evan Chengcd799b92009-06-12 20:46:18 +00001886let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001887def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1888 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1889 bits<4> Rd;
1890 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001891
Johnny Chen04301522009-11-07 00:54:36 +00001892 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001893 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001894 let Inst{3-0} = Rm;
1895 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001896}
1897
Dale Johannesen38d5f042010-06-15 22:24:08 +00001898// A version for the smaller set of tail call registers.
1899let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001900def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001901 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1902 bits<4> Rd;
1903 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001904
Dale Johannesen38d5f042010-06-15 22:24:08 +00001905 let Inst{11-4} = 0b00000000;
1906 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001907 let Inst{3-0} = Rm;
1908 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001909}
1910
Evan Chengf40deed2010-10-27 23:41:30 +00001911def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001912 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001913 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1914 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001915 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001916 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001917 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001918 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001919 let Inst{25} = 0;
1920}
Evan Chenga2515702007-03-19 07:09:02 +00001921
Evan Chengc4af4632010-11-17 20:13:28 +00001922let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001923def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1924 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001925 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001926 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001927 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001928 let Inst{15-12} = Rd;
1929 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001930 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001931}
1932
Evan Chengc4af4632010-11-17 20:13:28 +00001933let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jason W Kim837caa92010-11-18 23:37:15 +00001934def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins movt_imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001935 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001936 "movw", "\t$Rd, $imm",
1937 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001938 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001939 bits<4> Rd;
1940 bits<16> imm;
1941 let Inst{15-12} = Rd;
1942 let Inst{11-0} = imm{11-0};
1943 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001944 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001945 let Inst{25} = 1;
1946}
1947
Jim Grosbach1de588d2010-10-14 18:54:27 +00001948let Constraints = "$src = $Rd" in
Jason W Kim837caa92010-11-18 23:37:15 +00001949def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, movt_imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001950 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001951 "movt", "\t$Rd, $imm",
1952 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001953 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001954 lo16AllZero:$imm))]>, UnaryDP,
1955 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001956 bits<4> Rd;
1957 bits<16> imm;
1958 let Inst{15-12} = Rd;
1959 let Inst{11-0} = imm{11-0};
1960 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001961 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001962 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001963}
Evan Cheng13ab0202007-07-10 18:08:01 +00001964
Evan Cheng20956592009-10-21 08:15:52 +00001965def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1966 Requires<[IsARM, HasV6T2]>;
1967
David Goodwinca01a8d2009-09-01 18:32:09 +00001968let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00001969def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001970 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1971 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001972
1973// These aren't really mov instructions, but we have to define them this way
1974// due to flag operands.
1975
Evan Cheng071a2792007-09-11 19:55:27 +00001976let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00001977def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001978 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1979 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00001980def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001981 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1982 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001983}
Evan Chenga8e29892007-01-19 07:51:42 +00001984
Evan Chenga8e29892007-01-19 07:51:42 +00001985//===----------------------------------------------------------------------===//
1986// Extend Instructions.
1987//
1988
1989// Sign extenders
1990
Evan Cheng576a3962010-09-25 00:49:35 +00001991defm SXTB : AI_ext_rrot<0b01101010,
1992 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1993defm SXTH : AI_ext_rrot<0b01101011,
1994 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001995
Evan Cheng576a3962010-09-25 00:49:35 +00001996defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001997 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001998defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001999 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002000
Johnny Chen2ec5e492010-02-22 21:50:40 +00002001// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002002defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002003
2004// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002005defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002006
2007// Zero extenders
2008
2009let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002010defm UXTB : AI_ext_rrot<0b01101110,
2011 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2012defm UXTH : AI_ext_rrot<0b01101111,
2013 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2014defm UXTB16 : AI_ext_rrot<0b01101100,
2015 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002016
Jim Grosbach542f6422010-07-28 23:25:44 +00002017// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2018// The transformation should probably be done as a combiner action
2019// instead so we can include a check for masking back in the upper
2020// eight bits of the source into the lower eight bits of the result.
2021//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2022// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002023def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002024 (UXTB16r_rot GPR:$Src, 8)>;
2025
Evan Cheng576a3962010-09-25 00:49:35 +00002026defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002027 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002028defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002029 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002030}
2031
Evan Chenga8e29892007-01-19 07:51:42 +00002032// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002033// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002034defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002035
Evan Chenga8e29892007-01-19 07:51:42 +00002036
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002037def SBFX : I<(outs GPR:$Rd),
2038 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002039 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002040 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002041 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002042 bits<4> Rd;
2043 bits<4> Rn;
2044 bits<5> lsb;
2045 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002046 let Inst{27-21} = 0b0111101;
2047 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002048 let Inst{20-16} = width;
2049 let Inst{15-12} = Rd;
2050 let Inst{11-7} = lsb;
2051 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002052}
2053
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002054def UBFX : I<(outs GPR:$Rd),
2055 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002056 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002057 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002058 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002059 bits<4> Rd;
2060 bits<4> Rn;
2061 bits<5> lsb;
2062 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002063 let Inst{27-21} = 0b0111111;
2064 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002065 let Inst{20-16} = width;
2066 let Inst{15-12} = Rd;
2067 let Inst{11-7} = lsb;
2068 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002069}
2070
Evan Chenga8e29892007-01-19 07:51:42 +00002071//===----------------------------------------------------------------------===//
2072// Arithmetic Instructions.
2073//
2074
Jim Grosbach26421962008-10-14 20:36:24 +00002075defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002076 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002077 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002078defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002079 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002080 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002081
Evan Chengc85e8322007-07-05 07:13:32 +00002082// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002083defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002084 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002085 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2086defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002087 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002088 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002089
Evan Cheng62674222009-06-25 23:34:10 +00002090defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002091 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002092defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002093 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00002094defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002095 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002096defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002097 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002098
Jim Grosbach84760882010-10-15 18:42:41 +00002099def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2100 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2101 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2102 bits<4> Rd;
2103 bits<4> Rn;
2104 bits<12> imm;
2105 let Inst{25} = 1;
2106 let Inst{15-12} = Rd;
2107 let Inst{19-16} = Rn;
2108 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002109}
Evan Cheng13ab0202007-07-10 18:08:01 +00002110
Bob Wilsoncff71782010-08-05 18:23:43 +00002111// The reg/reg form is only defined for the disassembler; for codegen it is
2112// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002113def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2114 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002115 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002116 bits<4> Rd;
2117 bits<4> Rn;
2118 bits<4> Rm;
2119 let Inst{11-4} = 0b00000000;
2120 let Inst{25} = 0;
2121 let Inst{3-0} = Rm;
2122 let Inst{15-12} = Rd;
2123 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002124}
2125
Jim Grosbach84760882010-10-15 18:42:41 +00002126def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2127 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2128 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2129 bits<4> Rd;
2130 bits<4> Rn;
2131 bits<12> shift;
2132 let Inst{25} = 0;
2133 let Inst{11-0} = shift;
2134 let Inst{15-12} = Rd;
2135 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002136}
Evan Chengc85e8322007-07-05 07:13:32 +00002137
2138// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00002139let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002140def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2141 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2142 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2143 bits<4> Rd;
2144 bits<4> Rn;
2145 bits<12> imm;
2146 let Inst{25} = 1;
2147 let Inst{20} = 1;
2148 let Inst{15-12} = Rd;
2149 let Inst{19-16} = Rn;
2150 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002151}
Jim Grosbach84760882010-10-15 18:42:41 +00002152def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2153 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2154 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2155 bits<4> Rd;
2156 bits<4> Rn;
2157 bits<12> shift;
2158 let Inst{25} = 0;
2159 let Inst{20} = 1;
2160 let Inst{11-0} = shift;
2161 let Inst{15-12} = Rd;
2162 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002163}
Evan Cheng071a2792007-09-11 19:55:27 +00002164}
Evan Chengc85e8322007-07-05 07:13:32 +00002165
Evan Cheng62674222009-06-25 23:34:10 +00002166let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002167def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2168 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2169 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002170 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002171 bits<4> Rd;
2172 bits<4> Rn;
2173 bits<12> imm;
2174 let Inst{25} = 1;
2175 let Inst{15-12} = Rd;
2176 let Inst{19-16} = Rn;
2177 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002178}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002179// The reg/reg form is only defined for the disassembler; for codegen it is
2180// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002181def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2182 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002183 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002184 bits<4> Rd;
2185 bits<4> Rn;
2186 bits<4> Rm;
2187 let Inst{11-4} = 0b00000000;
2188 let Inst{25} = 0;
2189 let Inst{3-0} = Rm;
2190 let Inst{15-12} = Rd;
2191 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002192}
Jim Grosbach84760882010-10-15 18:42:41 +00002193def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2194 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2195 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002196 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002197 bits<4> Rd;
2198 bits<4> Rn;
2199 bits<12> shift;
2200 let Inst{25} = 0;
2201 let Inst{11-0} = shift;
2202 let Inst{15-12} = Rd;
2203 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002204}
Evan Cheng62674222009-06-25 23:34:10 +00002205}
2206
2207// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002208let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002209def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2210 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2211 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002212 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002213 bits<4> Rd;
2214 bits<4> Rn;
2215 bits<12> imm;
2216 let Inst{25} = 1;
2217 let Inst{20} = 1;
2218 let Inst{15-12} = Rd;
2219 let Inst{19-16} = Rn;
2220 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002221}
Jim Grosbach84760882010-10-15 18:42:41 +00002222def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2223 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2224 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002225 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002226 bits<4> Rd;
2227 bits<4> Rn;
2228 bits<12> shift;
2229 let Inst{25} = 0;
2230 let Inst{20} = 1;
2231 let Inst{11-0} = shift;
2232 let Inst{15-12} = Rd;
2233 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002234}
Evan Cheng071a2792007-09-11 19:55:27 +00002235}
Evan Cheng2c614c52007-06-06 10:17:05 +00002236
Evan Chenga8e29892007-01-19 07:51:42 +00002237// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002238// The assume-no-carry-in form uses the negation of the input since add/sub
2239// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2240// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2241// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002242def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2243 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002244def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2245 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2246// The with-carry-in form matches bitwise not instead of the negation.
2247// Effectively, the inverse interpretation of the carry flag already accounts
2248// for part of the negation.
2249def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2250 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002251
2252// Note: These are implemented in C++ code, because they have to generate
2253// ADD/SUBrs instructions, which use a complex pattern that a xform function
2254// cannot produce.
2255// (mul X, 2^n+1) -> (add (X << n), X)
2256// (mul X, 2^n-1) -> (rsb X, (X << n))
2257
Johnny Chen667d1272010-02-22 18:50:54 +00002258// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002259// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002260class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002261 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002262 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2263 opc, "\t$Rd, $Rn, $Rm", pattern> {
2264 bits<4> Rd;
2265 bits<4> Rn;
2266 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002267 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002268 let Inst{11-4} = op11_4;
2269 let Inst{19-16} = Rn;
2270 let Inst{15-12} = Rd;
2271 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002272}
2273
Johnny Chen667d1272010-02-22 18:50:54 +00002274// Saturating add/subtract -- for disassembly only
2275
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002276def QADD : AAI<0b00010000, 0b00000101, "qadd",
2277 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2278def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2279 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2280def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2281def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2282
2283def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2284def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2285def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2286def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2287def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2288def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2289def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2290def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2291def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2292def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2293def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2294def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002295
2296// Signed/Unsigned add/subtract -- for disassembly only
2297
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002298def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2299def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2300def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2301def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2302def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2303def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2304def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2305def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2306def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2307def USAX : AAI<0b01100101, 0b11110101, "usax">;
2308def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2309def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002310
2311// Signed/Unsigned halving add/subtract -- for disassembly only
2312
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002313def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2314def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2315def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2316def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2317def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2318def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2319def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2320def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2321def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2322def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2323def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2324def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002325
Johnny Chenadc77332010-02-26 22:04:29 +00002326// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002327
Jim Grosbach70987fb2010-10-18 23:35:38 +00002328def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002329 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002330 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002331 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002332 bits<4> Rd;
2333 bits<4> Rn;
2334 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002335 let Inst{27-20} = 0b01111000;
2336 let Inst{15-12} = 0b1111;
2337 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002338 let Inst{19-16} = Rd;
2339 let Inst{11-8} = Rm;
2340 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002341}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002342def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002343 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002344 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002345 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002346 bits<4> Rd;
2347 bits<4> Rn;
2348 bits<4> Rm;
2349 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002350 let Inst{27-20} = 0b01111000;
2351 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002352 let Inst{19-16} = Rd;
2353 let Inst{15-12} = Ra;
2354 let Inst{11-8} = Rm;
2355 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002356}
2357
2358// Signed/Unsigned saturate -- for disassembly only
2359
Jim Grosbach70987fb2010-10-18 23:35:38 +00002360def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2361 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002362 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002363 bits<4> Rd;
2364 bits<5> sat_imm;
2365 bits<4> Rn;
2366 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002367 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002368 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002369 let Inst{20-16} = sat_imm;
2370 let Inst{15-12} = Rd;
2371 let Inst{11-7} = sh{7-3};
2372 let Inst{6} = sh{0};
2373 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002374}
2375
Jim Grosbach70987fb2010-10-18 23:35:38 +00002376def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2377 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002378 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002379 bits<4> Rd;
2380 bits<4> sat_imm;
2381 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002382 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002383 let Inst{11-4} = 0b11110011;
2384 let Inst{15-12} = Rd;
2385 let Inst{19-16} = sat_imm;
2386 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002387}
2388
Jim Grosbach70987fb2010-10-18 23:35:38 +00002389def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2390 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002391 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002392 bits<4> Rd;
2393 bits<5> sat_imm;
2394 bits<4> Rn;
2395 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002396 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002397 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002398 let Inst{15-12} = Rd;
2399 let Inst{11-7} = sh{7-3};
2400 let Inst{6} = sh{0};
2401 let Inst{20-16} = sat_imm;
2402 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002403}
2404
Jim Grosbach70987fb2010-10-18 23:35:38 +00002405def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2406 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002407 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002408 bits<4> Rd;
2409 bits<4> sat_imm;
2410 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002411 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002412 let Inst{11-4} = 0b11110011;
2413 let Inst{15-12} = Rd;
2414 let Inst{19-16} = sat_imm;
2415 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002416}
Evan Chenga8e29892007-01-19 07:51:42 +00002417
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002418def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2419def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002420
Evan Chenga8e29892007-01-19 07:51:42 +00002421//===----------------------------------------------------------------------===//
2422// Bitwise Instructions.
2423//
2424
Jim Grosbach26421962008-10-14 20:36:24 +00002425defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002426 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002427 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002428defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002429 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002430 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002431defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002432 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002433 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002434defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002435 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002436 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002437
Jim Grosbach3fea191052010-10-21 22:03:21 +00002438def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002439 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002440 "bfc", "\t$Rd, $imm", "$src = $Rd",
2441 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002442 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002443 bits<4> Rd;
2444 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002445 let Inst{27-21} = 0b0111110;
2446 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002447 let Inst{15-12} = Rd;
2448 let Inst{11-7} = imm{4-0}; // lsb
2449 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002450}
2451
Johnny Chenb2503c02010-02-17 06:31:48 +00002452// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002453def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002454 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002455 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2456 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002457 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002458 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002459 bits<4> Rd;
2460 bits<4> Rn;
2461 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002462 let Inst{27-21} = 0b0111110;
2463 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002464 let Inst{15-12} = Rd;
2465 let Inst{11-7} = imm{4-0}; // lsb
2466 let Inst{20-16} = imm{9-5}; // width
2467 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002468}
2469
Jim Grosbach36860462010-10-21 22:19:32 +00002470def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2471 "mvn", "\t$Rd, $Rm",
2472 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2473 bits<4> Rd;
2474 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002475 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002476 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002477 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002478 let Inst{15-12} = Rd;
2479 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002480}
Jim Grosbach36860462010-10-21 22:19:32 +00002481def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2482 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2483 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2484 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002485 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002486 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002487 let Inst{19-16} = 0b0000;
2488 let Inst{15-12} = Rd;
2489 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002490}
Evan Chengc4af4632010-11-17 20:13:28 +00002491let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002492def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2493 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2494 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2495 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002496 bits<12> imm;
2497 let Inst{25} = 1;
2498 let Inst{19-16} = 0b0000;
2499 let Inst{15-12} = Rd;
2500 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002501}
Evan Chenga8e29892007-01-19 07:51:42 +00002502
2503def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2504 (BICri GPR:$src, so_imm_not:$imm)>;
2505
2506//===----------------------------------------------------------------------===//
2507// Multiply Instructions.
2508//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002509class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2510 string opc, string asm, list<dag> pattern>
2511 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2512 bits<4> Rd;
2513 bits<4> Rm;
2514 bits<4> Rn;
2515 let Inst{19-16} = Rd;
2516 let Inst{11-8} = Rm;
2517 let Inst{3-0} = Rn;
2518}
2519class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2520 string opc, string asm, list<dag> pattern>
2521 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2522 bits<4> RdLo;
2523 bits<4> RdHi;
2524 bits<4> Rm;
2525 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002526 let Inst{19-16} = RdHi;
2527 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002528 let Inst{11-8} = Rm;
2529 let Inst{3-0} = Rn;
2530}
Evan Chenga8e29892007-01-19 07:51:42 +00002531
Evan Cheng8de898a2009-06-26 00:19:44 +00002532let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002533def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2534 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2535 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002536
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002537def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2538 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2539 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2540 bits<4> Ra;
2541 let Inst{15-12} = Ra;
2542}
Evan Chenga8e29892007-01-19 07:51:42 +00002543
Jim Grosbach65711012010-11-19 22:22:37 +00002544def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2545 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2546 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002547 Requires<[IsARM, HasV6T2]> {
2548 bits<4> Rd;
2549 bits<4> Rm;
2550 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002551 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002552 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002553 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002554 let Inst{11-8} = Rm;
2555 let Inst{3-0} = Rn;
2556}
Evan Chengedcbada2009-07-06 22:05:45 +00002557
Evan Chenga8e29892007-01-19 07:51:42 +00002558// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002559
Evan Chengcd799b92009-06-12 20:46:18 +00002560let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002561let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002562def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2563 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2564 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002565
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002566def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2567 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2568 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002569}
Evan Chenga8e29892007-01-19 07:51:42 +00002570
2571// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002572def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2573 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2574 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002575
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002576def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2577 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2578 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002579
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002580def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2581 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2582 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2583 Requires<[IsARM, HasV6]> {
2584 bits<4> RdLo;
2585 bits<4> RdHi;
2586 bits<4> Rm;
2587 bits<4> Rn;
2588 let Inst{19-16} = RdLo;
2589 let Inst{15-12} = RdHi;
2590 let Inst{11-8} = Rm;
2591 let Inst{3-0} = Rn;
2592}
Evan Chengcd799b92009-06-12 20:46:18 +00002593} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002594
2595// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002596def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2597 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2598 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002599 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002600 let Inst{15-12} = 0b1111;
2601}
Evan Cheng13ab0202007-07-10 18:08:01 +00002602
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002603def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2604 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002605 [/* For disassembly only; pattern left blank */]>,
2606 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002607 let Inst{15-12} = 0b1111;
2608}
2609
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002610def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2611 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2612 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2613 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2614 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002615
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002616def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2617 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2618 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002619 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002620 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002621
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002622def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2623 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2624 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2625 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2626 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002627
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002628def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2629 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2630 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002631 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002632 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002633
Raul Herbster37fb5b12007-08-30 23:25:47 +00002634multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002635 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2636 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2637 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2638 (sext_inreg GPR:$Rm, i16)))]>,
2639 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002640
Jim Grosbach3870b752010-10-22 18:35:16 +00002641 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2642 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2643 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2644 (sra GPR:$Rm, (i32 16))))]>,
2645 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002646
Jim Grosbach3870b752010-10-22 18:35:16 +00002647 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2648 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2649 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2650 (sext_inreg GPR:$Rm, i16)))]>,
2651 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002652
Jim Grosbach3870b752010-10-22 18:35:16 +00002653 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2654 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2655 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2656 (sra GPR:$Rm, (i32 16))))]>,
2657 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002658
Jim Grosbach3870b752010-10-22 18:35:16 +00002659 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2660 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2661 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2662 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2663 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002664
Jim Grosbach3870b752010-10-22 18:35:16 +00002665 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2666 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2667 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2668 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2669 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002670}
2671
Raul Herbster37fb5b12007-08-30 23:25:47 +00002672
2673multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002674 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002675 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2676 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2677 [(set GPR:$Rd, (add GPR:$Ra,
2678 (opnode (sext_inreg GPR:$Rn, i16),
2679 (sext_inreg GPR:$Rm, i16))))]>,
2680 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002681
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002682 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002683 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2684 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2685 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2686 (sra GPR:$Rm, (i32 16)))))]>,
2687 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002688
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002689 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002690 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2691 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2692 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2693 (sext_inreg GPR:$Rm, i16))))]>,
2694 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002695
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002696 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002697 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2698 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2699 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2700 (sra GPR:$Rm, (i32 16)))))]>,
2701 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002702
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002703 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002704 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2705 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2706 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2707 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2708 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002709
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002710 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002711 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2712 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2713 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2714 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2715 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002716}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002717
Raul Herbster37fb5b12007-08-30 23:25:47 +00002718defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2719defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002720
Johnny Chen83498e52010-02-12 21:59:23 +00002721// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002722def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2723 (ins GPR:$Rn, GPR:$Rm),
2724 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002725 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002726 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002727
Jim Grosbach3870b752010-10-22 18:35:16 +00002728def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2729 (ins GPR:$Rn, GPR:$Rm),
2730 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002731 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002732 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002733
Jim Grosbach3870b752010-10-22 18:35:16 +00002734def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2735 (ins GPR:$Rn, GPR:$Rm),
2736 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002737 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002738 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002739
Jim Grosbach3870b752010-10-22 18:35:16 +00002740def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2741 (ins GPR:$Rn, GPR:$Rm),
2742 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002743 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002744 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002745
Johnny Chen667d1272010-02-22 18:50:54 +00002746// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002747class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2748 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002749 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002750 bits<4> Rn;
2751 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002752 let Inst{4} = 1;
2753 let Inst{5} = swap;
2754 let Inst{6} = sub;
2755 let Inst{7} = 0;
2756 let Inst{21-20} = 0b00;
2757 let Inst{22} = long;
2758 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002759 let Inst{11-8} = Rm;
2760 let Inst{3-0} = Rn;
2761}
2762class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2763 InstrItinClass itin, string opc, string asm>
2764 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2765 bits<4> Rd;
2766 let Inst{15-12} = 0b1111;
2767 let Inst{19-16} = Rd;
2768}
2769class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2770 InstrItinClass itin, string opc, string asm>
2771 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2772 bits<4> Ra;
2773 let Inst{15-12} = Ra;
2774}
2775class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2776 InstrItinClass itin, string opc, string asm>
2777 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2778 bits<4> RdLo;
2779 bits<4> RdHi;
2780 let Inst{19-16} = RdHi;
2781 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002782}
2783
2784multiclass AI_smld<bit sub, string opc> {
2785
Jim Grosbach385e1362010-10-22 19:15:30 +00002786 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2787 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002788
Jim Grosbach385e1362010-10-22 19:15:30 +00002789 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2790 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002791
Jim Grosbach385e1362010-10-22 19:15:30 +00002792 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2793 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2794 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002795
Jim Grosbach385e1362010-10-22 19:15:30 +00002796 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2797 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2798 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002799
2800}
2801
2802defm SMLA : AI_smld<0, "smla">;
2803defm SMLS : AI_smld<1, "smls">;
2804
Johnny Chen2ec5e492010-02-22 21:50:40 +00002805multiclass AI_sdml<bit sub, string opc> {
2806
Jim Grosbach385e1362010-10-22 19:15:30 +00002807 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2808 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2809 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2810 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002811}
2812
2813defm SMUA : AI_sdml<0, "smua">;
2814defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002815
Evan Chenga8e29892007-01-19 07:51:42 +00002816//===----------------------------------------------------------------------===//
2817// Misc. Arithmetic Instructions.
2818//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002819
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002820def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2821 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2822 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002823
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002824def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2825 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2826 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2827 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002828
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002829def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2830 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2831 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002832
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002833def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2834 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2835 [(set GPR:$Rd,
2836 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2837 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2838 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2839 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2840 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002841
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002842def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2843 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2844 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002845 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002846 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2847 (shl GPR:$Rm, (i32 8))), i16))]>,
2848 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002849
Bob Wilsonf955f292010-08-17 17:23:19 +00002850def lsl_shift_imm : SDNodeXForm<imm, [{
2851 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2852 return CurDAG->getTargetConstant(Sh, MVT::i32);
2853}]>;
2854
2855def lsl_amt : PatLeaf<(i32 imm), [{
2856 return (N->getZExtValue() < 32);
2857}], lsl_shift_imm>;
2858
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002859def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2860 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2861 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2862 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2863 (and (shl GPR:$Rm, lsl_amt:$sh),
2864 0xFFFF0000)))]>,
2865 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002866
Evan Chenga8e29892007-01-19 07:51:42 +00002867// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002868def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2869 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2870def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2871 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002872
Bob Wilsonf955f292010-08-17 17:23:19 +00002873def asr_shift_imm : SDNodeXForm<imm, [{
2874 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2875 return CurDAG->getTargetConstant(Sh, MVT::i32);
2876}]>;
2877
2878def asr_amt : PatLeaf<(i32 imm), [{
2879 return (N->getZExtValue() <= 32);
2880}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002881
Bob Wilsondc66eda2010-08-16 22:26:55 +00002882// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2883// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002884def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2885 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2886 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2887 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2888 (and (sra GPR:$Rm, asr_amt:$sh),
2889 0xFFFF)))]>,
2890 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002891
Evan Chenga8e29892007-01-19 07:51:42 +00002892// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2893// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002894def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002895 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002896def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002897 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2898 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002899
Evan Chenga8e29892007-01-19 07:51:42 +00002900//===----------------------------------------------------------------------===//
2901// Comparison Instructions...
2902//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002903
Jim Grosbach26421962008-10-14 20:36:24 +00002904defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002905 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002906 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002907
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002908// FIXME: We have to be careful when using the CMN instruction and comparison
2909// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002910// results:
2911//
2912// rsbs r1, r1, 0
2913// cmp r0, r1
2914// mov r0, #0
2915// it ls
2916// mov r0, #1
2917//
2918// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002919//
Bill Wendling6165e872010-08-26 18:33:51 +00002920// cmn r0, r1
2921// mov r0, #0
2922// it ls
2923// mov r0, #1
2924//
2925// However, the CMN gives the *opposite* result when r1 is 0. This is because
2926// the carry flag is set in the CMP case but not in the CMN case. In short, the
2927// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2928// value of r0 and the carry bit (because the "carry bit" parameter to
2929// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2930// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2931// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2932// parameter to AddWithCarry is defined as 0).
2933//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002934// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002935//
2936// x = 0
2937// ~x = 0xFFFF FFFF
2938// ~x + 1 = 0x1 0000 0000
2939// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2940//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002941// Therefore, we should disable CMN when comparing against zero, until we can
2942// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2943// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002944//
2945// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2946//
2947// This is related to <rdar://problem/7569620>.
2948//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002949//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2950// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002951
Evan Chenga8e29892007-01-19 07:51:42 +00002952// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002953defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002954 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00002955 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002956defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002957 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00002958 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002959
David Goodwinc0309b42009-06-29 15:33:01 +00002960defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002961 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002962 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2963defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002964 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002965 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002966
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002967//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2968// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002969
David Goodwinc0309b42009-06-29 15:33:01 +00002970def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002971 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002972
Evan Cheng218977b2010-07-13 19:27:42 +00002973// Pseudo i64 compares for some floating point compares.
2974let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2975 Defs = [CPSR] in {
2976def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002977 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002978 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00002979 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2980
2981def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002982 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00002983 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2984} // usesCustomInserter
2985
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002986
Evan Chenga8e29892007-01-19 07:51:42 +00002987// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002988// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002989// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002990// FIXME: These should all be pseudo-instructions that get expanded to
2991// the normal MOV instructions. That would fix the dependency on
2992// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002993let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002994def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2995 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2996 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2997 RegConstraint<"$false = $Rd">, UnaryDP {
2998 bits<4> Rd;
2999 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003000 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003001 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003002 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00003003 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00003004 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003005}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00003006
Jim Grosbach27e90082010-10-29 19:28:17 +00003007def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3008 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3009 "mov", "\t$Rd, $shift",
3010 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3011 RegConstraint<"$false = $Rd">, UnaryDP {
3012 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00003013 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003014 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003015 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00003016 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003017 let Inst{15-12} = Rd;
3018 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003019}
3020
Evan Chengc4af4632010-11-17 20:13:28 +00003021let isMoveImm = 1 in
Jason W Kim837caa92010-11-18 23:37:15 +00003022def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, movt_imm:$imm),
Jim Grosbach27e90082010-10-29 19:28:17 +00003023 DPFrm, IIC_iMOVi,
3024 "movw", "\t$Rd, $imm",
3025 []>,
3026 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3027 UnaryDP {
3028 bits<4> Rd;
3029 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003030 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003031 let Inst{20} = 0;
3032 let Inst{19-16} = imm{15-12};
3033 let Inst{15-12} = Rd;
3034 let Inst{11-0} = imm{11-0};
3035}
3036
Evan Chengc4af4632010-11-17 20:13:28 +00003037let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003038def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3039 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3040 "mov", "\t$Rd, $imm",
3041 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3042 RegConstraint<"$false = $Rd">, UnaryDP {
3043 bits<4> Rd;
3044 bits<12> imm;
3045 let Inst{25} = 1;
3046 let Inst{20} = 0;
3047 let Inst{19-16} = 0b0000;
3048 let Inst{15-12} = Rd;
3049 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003050}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003051
Evan Cheng63f35442010-11-13 02:25:14 +00003052// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003053let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003054def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3055 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003056 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003057
Evan Chengc4af4632010-11-17 20:13:28 +00003058let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003059def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3060 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3061 "mvn", "\t$Rd, $imm",
3062 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3063 RegConstraint<"$false = $Rd">, UnaryDP {
3064 bits<4> Rd;
3065 bits<12> imm;
3066 let Inst{25} = 1;
3067 let Inst{20} = 0;
3068 let Inst{19-16} = 0b0000;
3069 let Inst{15-12} = Rd;
3070 let Inst{11-0} = imm;
3071}
Owen Andersonf523e472010-09-23 23:45:25 +00003072} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003073
Jim Grosbach3728e962009-12-10 00:11:09 +00003074//===----------------------------------------------------------------------===//
3075// Atomic operations intrinsics
3076//
3077
Bob Wilsonf74a4292010-10-30 00:54:37 +00003078def memb_opt : Operand<i32> {
3079 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003080}
Jim Grosbach3728e962009-12-10 00:11:09 +00003081
Bob Wilsonf74a4292010-10-30 00:54:37 +00003082// memory barriers protect the atomic sequences
3083let hasSideEffects = 1 in {
3084def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3085 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3086 Requires<[IsARM, HasDB]> {
3087 bits<4> opt;
3088 let Inst{31-4} = 0xf57ff05;
3089 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003090}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003091
Johnny Chen7def14f2010-08-11 23:35:12 +00003092def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003093 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003094 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003095 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003096 // FIXME: add encoding
3097}
Jim Grosbach3728e962009-12-10 00:11:09 +00003098}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003099
Bob Wilsonf74a4292010-10-30 00:54:37 +00003100def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3101 "dsb", "\t$opt",
3102 [/* For disassembly only; pattern left blank */]>,
3103 Requires<[IsARM, HasDB]> {
3104 bits<4> opt;
3105 let Inst{31-4} = 0xf57ff04;
3106 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003107}
3108
Johnny Chenfd6037d2010-02-18 00:19:08 +00003109// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003110def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3111 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003112 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003113 let Inst{3-0} = 0b1111;
3114}
3115
Jim Grosbach66869102009-12-11 18:52:41 +00003116let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003117 let Uses = [CPSR] in {
3118 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003119 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003120 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3121 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003122 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003123 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3124 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003125 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003126 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3127 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003128 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003129 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3130 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003131 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003132 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3133 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003134 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003135 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3136 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003137 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003138 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3139 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003140 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003141 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3142 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003143 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003144 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3145 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003146 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003147 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3148 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003149 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003150 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3151 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003152 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003153 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3154 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003155 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003156 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3157 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003158 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003159 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3160 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003161 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003162 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3163 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003164 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003165 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3166 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003167 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003168 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3169 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003170 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003171 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3172
3173 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003174 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003175 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3176 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003177 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003178 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3179 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003180 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003181 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3182
Jim Grosbache801dc42009-12-12 01:40:06 +00003183 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003184 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003185 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3186 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003187 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003188 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3189 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003190 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003191 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3192}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003193}
3194
3195let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003196def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3197 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003198 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003199def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3200 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003201 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003202def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3203 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003204 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003205def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003206 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003207 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003208 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003209}
3210
Jim Grosbach86875a22010-10-29 19:58:57 +00003211let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3212def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003213 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003214 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003215 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003216def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003217 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003218 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003219 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003220def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003221 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003222 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003223 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003224def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3225 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003226 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003227 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003228 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003229}
3230
Johnny Chenb9436272010-02-17 22:37:58 +00003231// Clear-Exclusive is for disassembly only.
3232def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3233 [/* For disassembly only; pattern left blank */]>,
3234 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003235 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003236}
3237
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003238// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3239let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003240def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3241 [/* For disassembly only; pattern left blank */]>;
3242def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3243 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003244}
3245
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003246//===----------------------------------------------------------------------===//
3247// TLS Instructions
3248//
3249
3250// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003251// FIXME: This needs to be a pseudo of some sort so that we can get the
3252// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003253let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00003254 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003255 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003256 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003257 [(set R0, ARMthread_pointer)]>;
3258}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003259
Evan Chenga8e29892007-01-19 07:51:42 +00003260//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003261// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003262// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003263// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003264// Since by its nature we may be coming from some other function to get
3265// here, and we're using the stack frame for the containing function to
3266// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003267// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003268// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003269// except for our own input by listing the relevant registers in Defs. By
3270// doing so, we also cause the prologue/epilogue code to actively preserve
3271// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003272// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003273//
3274// These are pseudo-instructions and are lowered to individual MC-insts, so
3275// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003276let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003277 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3278 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003279 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003280 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003281 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3282 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003283 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3284 Requires<[IsARM, HasVFP2]>;
3285}
3286
3287let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003288 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3289 hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003290 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3291 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003292 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3293 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003294}
3295
Jim Grosbach5eb19512010-05-22 01:06:18 +00003296// FIXME: Non-Darwin version(s)
3297let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3298 Defs = [ R7, LR, SP ] in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003299def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3300 NoItinerary,
Jim Grosbach5eb19512010-05-22 01:06:18 +00003301 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3302 Requires<[IsARM, IsDarwin]>;
3303}
3304
Jim Grosbache4ad3872010-10-19 23:27:08 +00003305// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003306// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003307// handled when the pseudo is expanded (which happens before any passes
3308// that need the instruction size).
3309let isBarrier = 1, hasSideEffects = 1 in
3310def Int_eh_sjlj_dispatchsetup :
Jim Grosbach99594eb2010-11-18 01:38:26 +00003311 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbache4ad3872010-10-19 23:27:08 +00003312 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3313 Requires<[IsDarwin]>;
3314
Jim Grosbach0e0da732009-05-12 23:59:14 +00003315//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003316// Non-Instruction Patterns
3317//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003318
Evan Chenga8e29892007-01-19 07:51:42 +00003319// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003320
Evan Cheng893d7fe2010-11-12 23:03:38 +00003321// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003322// This is a single pseudo instruction, the benefit is that it can be remat'd
3323// as a single unit instead of having to handle reg inputs.
3324// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003325let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003326def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng11c11f82010-11-12 23:46:13 +00003327 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003328 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003329
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003330// ConstantPool, GlobalAddress, and JumpTable
3331def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3332 Requires<[IsARM, DontUseMovt]>;
3333def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3334def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3335 Requires<[IsARM, UseMovt]>;
3336def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3337 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3338
Evan Chenga8e29892007-01-19 07:51:42 +00003339// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003340
Dale Johannesen51e28e62010-06-03 21:09:53 +00003341// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003342def : ARMPat<(ARMtcret tcGPR:$dst),
3343 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003344
3345def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3346 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3347
3348def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3349 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3350
Dale Johannesen38d5f042010-06-15 22:24:08 +00003351def : ARMPat<(ARMtcret tcGPR:$dst),
3352 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003353
3354def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3355 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3356
3357def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3358 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003359
Evan Chenga8e29892007-01-19 07:51:42 +00003360// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003361def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003362 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003363def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003364 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003365
Evan Chenga8e29892007-01-19 07:51:42 +00003366// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003367def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3368def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003369
Evan Chenga8e29892007-01-19 07:51:42 +00003370// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003371def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3372def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3373def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3374def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3375
Evan Chenga8e29892007-01-19 07:51:42 +00003376def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003377
Evan Cheng83b5cf02008-11-05 23:22:34 +00003378def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3379def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3380
Evan Cheng34b12d22007-01-19 20:27:35 +00003381// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003382def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3383 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003384 (SMULBB GPR:$a, GPR:$b)>;
3385def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3386 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003387def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3388 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003389 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003390def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003391 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003392def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3393 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003394 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003395def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003396 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003397def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3398 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003399 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003400def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003401 (SMULWB GPR:$a, GPR:$b)>;
3402
3403def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003404 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3405 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003406 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3407def : ARMV5TEPat<(add GPR:$acc,
3408 (mul sext_16_node:$a, sext_16_node:$b)),
3409 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3410def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003411 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3412 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003413 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3414def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003415 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003416 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3417def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003418 (mul (sra GPR:$a, (i32 16)),
3419 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003420 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3421def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003422 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003423 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3424def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003425 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3426 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003427 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3428def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003429 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003430 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3431
Evan Chenga8e29892007-01-19 07:51:42 +00003432//===----------------------------------------------------------------------===//
3433// Thumb Support
3434//
3435
3436include "ARMInstrThumb.td"
3437
3438//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003439// Thumb2 Support
3440//
3441
3442include "ARMInstrThumb2.td"
3443
3444//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003445// Floating Point Support
3446//
3447
3448include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003449
3450//===----------------------------------------------------------------------===//
3451// Advanced SIMD (NEON) Support
3452//
3453
3454include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003455
3456//===----------------------------------------------------------------------===//
3457// Coprocessor Instructions. For disassembly only.
3458//
3459
3460def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3461 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3462 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3463 [/* For disassembly only; pattern left blank */]> {
3464 let Inst{4} = 0;
3465}
3466
3467def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3468 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3469 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3470 [/* For disassembly only; pattern left blank */]> {
3471 let Inst{31-28} = 0b1111;
3472 let Inst{4} = 0;
3473}
3474
Johnny Chen64dfb782010-02-16 20:04:27 +00003475class ACI<dag oops, dag iops, string opc, string asm>
3476 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3477 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3478 let Inst{27-25} = 0b110;
3479}
3480
3481multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3482
3483 def _OFFSET : ACI<(outs),
3484 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3485 opc, "\tp$cop, cr$CRd, $addr"> {
3486 let Inst{31-28} = op31_28;
3487 let Inst{24} = 1; // P = 1
3488 let Inst{21} = 0; // W = 0
3489 let Inst{22} = 0; // D = 0
3490 let Inst{20} = load;
3491 }
3492
3493 def _PRE : ACI<(outs),
3494 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3495 opc, "\tp$cop, cr$CRd, $addr!"> {
3496 let Inst{31-28} = op31_28;
3497 let Inst{24} = 1; // P = 1
3498 let Inst{21} = 1; // W = 1
3499 let Inst{22} = 0; // D = 0
3500 let Inst{20} = load;
3501 }
3502
3503 def _POST : ACI<(outs),
3504 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3505 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3506 let Inst{31-28} = op31_28;
3507 let Inst{24} = 0; // P = 0
3508 let Inst{21} = 1; // W = 1
3509 let Inst{22} = 0; // D = 0
3510 let Inst{20} = load;
3511 }
3512
3513 def _OPTION : ACI<(outs),
3514 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3515 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3516 let Inst{31-28} = op31_28;
3517 let Inst{24} = 0; // P = 0
3518 let Inst{23} = 1; // U = 1
3519 let Inst{21} = 0; // W = 0
3520 let Inst{22} = 0; // D = 0
3521 let Inst{20} = load;
3522 }
3523
3524 def L_OFFSET : ACI<(outs),
3525 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003526 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003527 let Inst{31-28} = op31_28;
3528 let Inst{24} = 1; // P = 1
3529 let Inst{21} = 0; // W = 0
3530 let Inst{22} = 1; // D = 1
3531 let Inst{20} = load;
3532 }
3533
3534 def L_PRE : ACI<(outs),
3535 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003536 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003537 let Inst{31-28} = op31_28;
3538 let Inst{24} = 1; // P = 1
3539 let Inst{21} = 1; // W = 1
3540 let Inst{22} = 1; // D = 1
3541 let Inst{20} = load;
3542 }
3543
3544 def L_POST : ACI<(outs),
3545 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003546 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003547 let Inst{31-28} = op31_28;
3548 let Inst{24} = 0; // P = 0
3549 let Inst{21} = 1; // W = 1
3550 let Inst{22} = 1; // D = 1
3551 let Inst{20} = load;
3552 }
3553
3554 def L_OPTION : ACI<(outs),
3555 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003556 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003557 let Inst{31-28} = op31_28;
3558 let Inst{24} = 0; // P = 0
3559 let Inst{23} = 1; // U = 1
3560 let Inst{21} = 0; // W = 0
3561 let Inst{22} = 1; // D = 1
3562 let Inst{20} = load;
3563 }
3564}
3565
3566defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3567defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3568defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3569defm STC2 : LdStCop<0b1111, 0, "stc2">;
3570
Johnny Chen906d57f2010-02-12 01:44:23 +00003571def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3572 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3573 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3574 [/* For disassembly only; pattern left blank */]> {
3575 let Inst{20} = 0;
3576 let Inst{4} = 1;
3577}
3578
3579def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3580 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3581 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3582 [/* For disassembly only; pattern left blank */]> {
3583 let Inst{31-28} = 0b1111;
3584 let Inst{20} = 0;
3585 let Inst{4} = 1;
3586}
3587
3588def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3589 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3590 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3591 [/* For disassembly only; pattern left blank */]> {
3592 let Inst{20} = 1;
3593 let Inst{4} = 1;
3594}
3595
3596def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3597 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3598 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3599 [/* For disassembly only; pattern left blank */]> {
3600 let Inst{31-28} = 0b1111;
3601 let Inst{20} = 1;
3602 let Inst{4} = 1;
3603}
3604
3605def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3606 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3607 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3608 [/* For disassembly only; pattern left blank */]> {
3609 let Inst{23-20} = 0b0100;
3610}
3611
3612def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3613 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3614 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3615 [/* For disassembly only; pattern left blank */]> {
3616 let Inst{31-28} = 0b1111;
3617 let Inst{23-20} = 0b0100;
3618}
3619
3620def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3621 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3622 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3623 [/* For disassembly only; pattern left blank */]> {
3624 let Inst{23-20} = 0b0101;
3625}
3626
3627def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3628 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3629 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3630 [/* For disassembly only; pattern left blank */]> {
3631 let Inst{31-28} = 0b1111;
3632 let Inst{23-20} = 0b0101;
3633}
3634
Johnny Chenb98e1602010-02-12 18:55:33 +00003635//===----------------------------------------------------------------------===//
3636// Move between special register and ARM core register -- for disassembly only
3637//
3638
3639def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3640 [/* For disassembly only; pattern left blank */]> {
3641 let Inst{23-20} = 0b0000;
3642 let Inst{7-4} = 0b0000;
3643}
3644
3645def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3646 [/* For disassembly only; pattern left blank */]> {
3647 let Inst{23-20} = 0b0100;
3648 let Inst{7-4} = 0b0000;
3649}
3650
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003651def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3652 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003653 [/* For disassembly only; pattern left blank */]> {
3654 let Inst{23-20} = 0b0010;
3655 let Inst{7-4} = 0b0000;
3656}
3657
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003658def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3659 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003660 [/* For disassembly only; pattern left blank */]> {
3661 let Inst{23-20} = 0b0010;
3662 let Inst{7-4} = 0b0000;
3663}
3664
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003665def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3666 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003667 [/* For disassembly only; pattern left blank */]> {
3668 let Inst{23-20} = 0b0110;
3669 let Inst{7-4} = 0b0000;
3670}
3671
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003672def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3673 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003674 [/* For disassembly only; pattern left blank */]> {
3675 let Inst{23-20} = 0b0110;
3676 let Inst{7-4} = 0b0000;
3677}