blob: 339dbd7b818d9dd809a90d5aa309ec6aeda7ff3b [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000046#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +000048#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000054#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000055#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000057using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000058
Evan Chengb1712452010-01-27 06:25:16 +000059STATISTIC(NumTailCalls, "Number of tail calls");
60
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +000061static cl::opt<bool> UseRegMask("x86-use-regmask",
62 cl::desc("Use register masks for x86 calls"));
63
Evan Cheng10e86422008-04-25 19:11:04 +000064// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000065static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000066 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000067
David Greenea5f26012011-02-07 19:36:54 +000068/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
69/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000070/// simple subregister reference. Idx is an index in the 128 bits we
71/// want. It need not be aligned to a 128-bit bounday. That makes
72/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000073static SDValue Extract128BitVector(SDValue Vec,
74 SDValue Idx,
75 SelectionDAG &DAG,
76 DebugLoc dl) {
77 EVT VT = Vec.getValueType();
78 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000079 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000080 int Factor = VT.getSizeInBits()/128;
81 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
82 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000083
84 // Extract from UNDEF is UNDEF.
85 if (Vec.getOpcode() == ISD::UNDEF)
86 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
87
88 if (isa<ConstantSDNode>(Idx)) {
89 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
90
91 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
92 // we can match to VEXTRACTF128.
93 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
94
95 // This is the index of the first element of the 128-bit chunk
96 // we want.
97 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
98 * ElemsPerChunk);
99
100 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000101 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
102 VecIdx);
103
104 return Result;
105 }
106
107 return SDValue();
108}
109
110/// Generate a DAG to put 128-bits into a vector > 128 bits. This
111/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000112/// simple superregister reference. Idx is an index in the 128 bits
113/// we want. It need not be aligned to a 128-bit bounday. That makes
114/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000115static SDValue Insert128BitVector(SDValue Result,
116 SDValue Vec,
117 SDValue Idx,
118 SelectionDAG &DAG,
119 DebugLoc dl) {
120 if (isa<ConstantSDNode>(Idx)) {
121 EVT VT = Vec.getValueType();
122 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
123
124 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000125 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000126 EVT ResultVT = Result.getValueType();
127
128 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000129 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000130
131 // This is the index of the first element of the 128-bit chunk
132 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000133 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000134 * ElemsPerChunk);
135
136 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000137 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
138 VecIdx);
139 return Result;
140 }
141
142 return SDValue();
143}
144
Chris Lattnerf0144122009-07-28 03:13:23 +0000145static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000146 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
147 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000148
Evan Cheng2bffee22011-02-01 01:14:13 +0000149 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000150 if (is64Bit)
151 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000152 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000153 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000154
Evan Cheng203576a2011-07-20 19:50:42 +0000155 if (Subtarget->isTargetELF())
156 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000157 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000158 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000159 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000160}
161
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000162X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000163 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000164 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000165 X86ScalarSSEf64 = Subtarget->hasSSE2();
166 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000167 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000168
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000169 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000170 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000171
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000172 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000173 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000174
175 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000176 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000177 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
178 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000179
Eric Christopherde5e1012011-03-11 01:05:58 +0000180 // For 64-bit since we have so many registers use the ILP scheduler, for
181 // 32-bit code use the register pressure specific scheduling.
182 if (Subtarget->is64Bit())
183 setSchedulingPreference(Sched::ILP);
184 else
185 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000186 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000187
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000188 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000189 // Setup Windows compiler runtime calls.
190 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000191 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000192 setLibcallName(RTLIB::SREM_I64, "_allrem");
193 setLibcallName(RTLIB::UREM_I64, "_aullrem");
194 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000195 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000196 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000197 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000198 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000199 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
200 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
201 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000202 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
203 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000204 }
205
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000206 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000207 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000208 setUseUnderscoreSetJmp(false);
209 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000210 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000211 // MS runtime is weird: it exports _setjmp, but longjmp!
212 setUseUnderscoreSetJmp(true);
213 setUseUnderscoreLongJmp(false);
214 } else {
215 setUseUnderscoreSetJmp(true);
216 setUseUnderscoreLongJmp(true);
217 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000218
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000219 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000221 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000227
Scott Michelfdc40a02009-02-17 22:15:04 +0000228 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000230 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000232 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
234 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000235
236 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
238 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
239 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000243
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000244 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
245 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
247 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
248 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000249
Evan Cheng25ab6902006-09-08 06:48:29 +0000250 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000252 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000253 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000254 // We have an algorithm for SSE2->double, and we turn this into a
255 // 64-bit FILD followed by conditional FADD for other targets.
256 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000257 // We have an algorithm for SSE2, and we turn this into a 64-bit
258 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000259 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000260 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000261
262 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
263 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
265 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000266
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000267 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000268 // SSE has no i16 to fp conversion, only i32
269 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000273 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
275 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000276 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000277 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000280 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000281
Dale Johannesen73328d12007-09-19 23:55:34 +0000282 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
283 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000286
Evan Cheng02568ff2006-01-30 22:13:22 +0000287 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
288 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
290 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000291
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000292 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000294 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000296 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
298 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000299 }
300
301 // Handle FP_TO_UINT by promoting the destination to a larger signed
302 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
304 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
305 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000306
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
309 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000310 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000311 // Since AVX is a superset of SSE3, only check for SSE here.
312 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 // Expand FP_TO_UINT into a select.
314 // FIXME: We would like to use a Custom expander here eventually to do
315 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000318 // With SSE3 we can use fisttpll to convert to a signed i64; without
319 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000321 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000322
Chris Lattner399610a2006-12-05 18:22:22 +0000323 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000324 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000325 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
326 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000327 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000329 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000331 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000332 }
Chris Lattner21f66852005-12-23 05:15:23 +0000333
Dan Gohmanb00ee212008-02-18 19:34:53 +0000334 // Scalar integer divide and remainder are lowered to use operations that
335 // produce two results, to match the available instructions. This exposes
336 // the two-result form to trivial CSE, which is able to combine x/y and x%y
337 // into a single instruction.
338 //
339 // Scalar integer multiply-high is also lowered to use two-result
340 // operations, to match the available instructions. However, plain multiply
341 // (low) operations are left as Legal, as there are single-result
342 // instructions for this in x86. Using the two-result multiply instructions
343 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000344 for (unsigned i = 0, e = 4; i != e; ++i) {
345 MVT VT = IntVTs[i];
346 setOperationAction(ISD::MULHS, VT, Expand);
347 setOperationAction(ISD::MULHU, VT, Expand);
348 setOperationAction(ISD::SDIV, VT, Expand);
349 setOperationAction(ISD::UDIV, VT, Expand);
350 setOperationAction(ISD::SREM, VT, Expand);
351 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000352
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000353 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000354 setOperationAction(ISD::ADDC, VT, Custom);
355 setOperationAction(ISD::ADDE, VT, Custom);
356 setOperationAction(ISD::SUBC, VT, Custom);
357 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000358 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
361 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
362 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
363 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000364 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
366 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
367 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
369 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
370 setOperationAction(ISD::FREM , MVT::f32 , Expand);
371 setOperationAction(ISD::FREM , MVT::f64 , Expand);
372 setOperationAction(ISD::FREM , MVT::f80 , Expand);
373 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000374
Chandler Carruth77821022011-12-24 12:12:34 +0000375 // Promote the i8 variants and force them on up to i32 which has a shorter
376 // encoding.
377 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
378 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
379 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
380 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000382 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
384 if (Subtarget->is64Bit())
385 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000386 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000387 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
388 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
389 if (Subtarget->is64Bit())
390 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
391 }
Craig Topper37f21672011-10-11 06:44:02 +0000392
393 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000394 // When promoting the i8 variants, force them to i32 for a shorter
395 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000396 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000397 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
398 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
399 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000400 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
401 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
402 if (Subtarget->is64Bit())
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000404 } else {
405 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
406 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
407 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
411 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000412 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
414 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 }
416
Benjamin Kramer1292c222010-12-04 20:32:23 +0000417 if (Subtarget->hasPOPCNT()) {
418 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
419 } else {
420 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
421 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
422 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
423 if (Subtarget->is64Bit())
424 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
425 }
426
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
428 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000429
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000430 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000431 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000432 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000433 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000434 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
436 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
437 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
438 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
439 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000440 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
442 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
443 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
444 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000445 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000447 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000448 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000450
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
453 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
454 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
455 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000456 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
458 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000459 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000460 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
462 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
463 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
464 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000465 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000466 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000467 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
469 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
470 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000471 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000476
Craig Topper1accb7e2012-01-10 06:54:16 +0000477 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000479
Eric Christopher9a9d2752010-07-22 02:48:34 +0000480 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000481 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000482
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000483 // On X86 and X86-64, atomic operations are lowered to locked instructions.
484 // Locked instructions, in turn, have implicit fence semantics (all memory
485 // operations are flushed before issuing the locked instruction, and they
486 // are not buffered), so we can fold away the common pattern of
487 // fence-atomic-fence.
488 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000489
Mon P Wang63307c32008-05-05 19:05:59 +0000490 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000491 for (unsigned i = 0, e = 4; i != e; ++i) {
492 MVT VT = IntVTs[i];
493 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
494 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000495 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000496 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000497
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000498 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000499 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
501 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
502 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
503 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000507 }
508
Eli Friedman43f51ae2011-08-26 21:21:21 +0000509 if (Subtarget->hasCmpxchg16b()) {
510 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
511 }
512
Evan Cheng3c992d22006-03-07 02:02:57 +0000513 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000514 if (!Subtarget->isTargetDarwin() &&
515 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000516 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000518 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000519
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
521 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
522 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
523 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000524 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000525 setExceptionPointerRegister(X86::RAX);
526 setExceptionSelectorRegister(X86::RDX);
527 } else {
528 setExceptionPointerRegister(X86::EAX);
529 setExceptionSelectorRegister(X86::EDX);
530 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
532 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000533
Duncan Sands4a544a72011-09-06 13:37:06 +0000534 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
535 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000536
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000538
Nate Begemanacc398c2006-01-25 18:21:52 +0000539 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::VASTART , MVT::Other, Custom);
541 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000542 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::VAARG , MVT::Other, Custom);
544 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000545 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VAARG , MVT::Other, Expand);
547 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 }
Evan Chengae642192007-03-02 23:16:35 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
551 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000552
553 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
554 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
555 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000556 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000557 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
558 MVT::i64 : MVT::i32, Custom);
559 else
560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000562
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000563 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000564 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000565 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000566 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
567 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000568
Evan Cheng223547a2006-01-31 22:28:30 +0000569 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FABS , MVT::f64, Custom);
571 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000572
573 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FNEG , MVT::f64, Custom);
575 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
Evan Cheng68c47cb2007-01-05 07:55:56 +0000577 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
579 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000580
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000581 // Lower this to FGETSIGNx86 plus an AND.
582 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
583 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
584
Evan Chengd25e9e82006-02-02 00:28:23 +0000585 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FSIN , MVT::f64, Expand);
587 setOperationAction(ISD::FCOS , MVT::f64, Expand);
588 setOperationAction(ISD::FSIN , MVT::f32, Expand);
589 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590
Chris Lattnera54aa942006-01-29 06:26:08 +0000591 // Expand FP immediates into loads from the stack, except for the special
592 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000593 addLegalFPImmediate(APFloat(+0.0)); // xorpd
594 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000595 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596 // Use SSE for f32, x87 for f64.
597 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000598 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
599 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
601 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603
604 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
609 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
611 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FSIN , MVT::f32, Expand);
615 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
Nate Begemane1795842008-02-14 08:57:00 +0000617 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618 addLegalFPImmediate(APFloat(+0.0f)); // xorps
619 addLegalFPImmediate(APFloat(+0.0)); // FLD0
620 addLegalFPImmediate(APFloat(+1.0)); // FLD1
621 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
622 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
623
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000624 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
626 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000627 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000629 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000630 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
632 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
635 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
636 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
637 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000638
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000639 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
641 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000642 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000643 addLegalFPImmediate(APFloat(+0.0)); // FLD0
644 addLegalFPImmediate(APFloat(+1.0)); // FLD1
645 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
646 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000647 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000651 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000652
Cameron Zwarich33390842011-07-08 21:39:21 +0000653 // We don't support FMA.
654 setOperationAction(ISD::FMA, MVT::f64, Expand);
655 setOperationAction(ISD::FMA, MVT::f32, Expand);
656
Dale Johannesen59a58732007-08-05 18:49:15 +0000657 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000658 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
660 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
661 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000662 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000663 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 addLegalFPImmediate(TmpFlt); // FLD0
665 TmpFlt.changeSign();
666 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000667
668 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 APFloat TmpFlt2(+1.0);
670 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
671 &ignored);
672 addLegalFPImmediate(TmpFlt2); // FLD1
673 TmpFlt2.changeSign();
674 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
675 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000676
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000677 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
679 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000680 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000681
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000682 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
683 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
684 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
685 setOperationAction(ISD::FRINT, MVT::f80, Expand);
686 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000687 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000688 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000689
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000690 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
692 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
693 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FLOG, MVT::f80, Expand);
696 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
697 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
698 setOperationAction(ISD::FEXP, MVT::f80, Expand);
699 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000700
Mon P Wangf007a8b2008-11-06 05:31:54 +0000701 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000702 // (for widening) or expand (for scalarization). Then we will selectively
703 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
705 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
706 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000722 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
723 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000738 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000740 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000747 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000757 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000758 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000762 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000763 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
764 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
765 setTruncStoreAction((MVT::SimpleValueType)VT,
766 (MVT::SimpleValueType)InnerVT, Expand);
767 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
768 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
769 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000770 }
771
Evan Chengc7ce29b2009-02-13 22:36:38 +0000772 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
773 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000774 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000775 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000776 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000777 }
778
Dale Johannesen0488fb62010-09-30 23:57:10 +0000779 // MMX-sized vectors (other than x86mmx) are expected to be expanded
780 // into smaller operations.
781 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
782 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
783 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
784 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
785 setOperationAction(ISD::AND, MVT::v8i8, Expand);
786 setOperationAction(ISD::AND, MVT::v4i16, Expand);
787 setOperationAction(ISD::AND, MVT::v2i32, Expand);
788 setOperationAction(ISD::AND, MVT::v1i64, Expand);
789 setOperationAction(ISD::OR, MVT::v8i8, Expand);
790 setOperationAction(ISD::OR, MVT::v4i16, Expand);
791 setOperationAction(ISD::OR, MVT::v2i32, Expand);
792 setOperationAction(ISD::OR, MVT::v1i64, Expand);
793 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
794 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
795 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
796 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
797 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
802 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
803 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
804 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
805 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000806 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
807 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
808 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
809 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000810
Craig Topper1accb7e2012-01-10 06:54:16 +0000811 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
815 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
816 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
817 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
818 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
819 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
820 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
821 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
822 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
823 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
824 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000825 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000826 }
827
Craig Topper1accb7e2012-01-10 06:54:16 +0000828 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000830
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000831 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
832 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
834 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
835 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
836 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000837
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
839 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
840 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
841 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
842 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
843 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
844 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
845 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
846 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
847 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
848 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
849 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
850 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
851 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
852 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
853 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000854
Nadav Rotem354efd82011-09-18 14:57:03 +0000855 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000856 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
857 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
858 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000859
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
861 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
862 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
863 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000865
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000866 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
867 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
868 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
869 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
871
Evan Cheng2c3ae372006-04-12 21:21:57 +0000872 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
874 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000875 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000876 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000877 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000878 // Do not attempt to custom lower non-128-bit vectors
879 if (!VT.is128BitVector())
880 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 setOperationAction(ISD::BUILD_VECTOR,
882 VT.getSimpleVT().SimpleTy, Custom);
883 setOperationAction(ISD::VECTOR_SHUFFLE,
884 VT.getSimpleVT().SimpleTy, Custom);
885 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
886 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000887 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000888
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
890 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
891 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
892 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
893 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
894 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000895
Nate Begemancdd1eec2008-02-12 22:51:28 +0000896 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000899 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000900
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000901 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
903 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000904 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000905
906 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000907 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000908 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000909
Owen Andersond6662ad2009-08-10 20:46:15 +0000910 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000912 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000920 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000921
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000923
Evan Cheng2c3ae372006-04-12 21:21:57 +0000924 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
926 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
927 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
928 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000929
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
931 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000932 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000933
Craig Topperd0a31172012-01-10 06:37:29 +0000934 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000935 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
936 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
937 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
938 setOperationAction(ISD::FRINT, MVT::f32, Legal);
939 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
940 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
941 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
942 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
943 setOperationAction(ISD::FRINT, MVT::f64, Legal);
944 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
945
Nate Begeman14d12ca2008-02-11 04:19:36 +0000946 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000949 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
950 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
951 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
952 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
953 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000954
Nate Begeman14d12ca2008-02-11 04:19:36 +0000955 // i8 and i16 vectors are custom , because the source register and source
956 // source memory operand types are not the same width. f32 vectors are
957 // custom since the immediate controlling the insert encodes additional
958 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
960 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
961 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
962 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000963
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
965 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
966 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
967 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000968
Pete Coopera77214a2011-11-14 19:38:42 +0000969 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000970 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000971 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000972 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974 }
975 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000976
Craig Topper1accb7e2012-01-10 06:54:16 +0000977 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000978 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000979 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000980
Nadav Rotem43012222011-05-11 08:12:09 +0000981 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000982 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000983
Nadav Rotem43012222011-05-11 08:12:09 +0000984 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000985 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986
987 if (Subtarget->hasAVX2()) {
988 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
989 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
990
991 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
992 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
993
994 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
995 } else {
996 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
997 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
998
999 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1000 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1001
1002 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1003 }
Nadav Rotem43012222011-05-11 08:12:09 +00001004 }
1005
Craig Topperd0a31172012-01-10 06:37:29 +00001006 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001007 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001008
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001009 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001010 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1011 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1012 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1013 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1014 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1015 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001016
Owen Anderson825b72b2009-08-11 20:47:22 +00001017 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1019 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1022 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1023 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1024 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1025 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001027
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1029 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1030 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1031 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1032 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001034
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001035 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1036 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001037 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001038
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001039 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1040 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1041 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1042 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1045
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001046 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1047 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1048
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001049 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1050 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1051
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001053 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001054
Duncan Sands28b77e92011-09-06 19:07:46 +00001055 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1056 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1058 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001059
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001060 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1061 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1062 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1063
Craig Topperaaa643c2011-11-09 07:28:55 +00001064 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1065 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1066 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1067 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001068
Craig Topperaaa643c2011-11-09 07:28:55 +00001069 if (Subtarget->hasAVX2()) {
1070 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1071 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1072 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1073 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001074
Craig Topperaaa643c2011-11-09 07:28:55 +00001075 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1076 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1077 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1078 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001079
Craig Topperaaa643c2011-11-09 07:28:55 +00001080 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1081 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1082 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001083 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001084
1085 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 } else {
1095 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1096 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1097 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1098 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1099
1100 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1101 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1102 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1103 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1104
1105 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1106 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1107 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1108 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001109
1110 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1111 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1112
1113 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1114 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1115
1116 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001117 }
Craig Topper13894fa2011-08-24 06:14:18 +00001118
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001119 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001120 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001121 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1122 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1123 EVT VT = SVT;
1124
1125 // Extract subvector is special because the value type
1126 // (result) is 128-bit but the source is 256-bit wide.
1127 if (VT.is128BitVector())
1128 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1129
1130 // Do not attempt to custom lower other non-256-bit vectors
1131 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001132 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001133
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001134 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1135 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1136 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1137 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001138 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001139 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001140 }
1141
David Greene54d8eba2011-01-27 22:38:56 +00001142 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001143 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1144 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1145 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001146
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 // Do not attempt to promote non-256-bit vectors
1148 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001149 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001150
1151 setOperationAction(ISD::AND, SVT, Promote);
1152 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1153 setOperationAction(ISD::OR, SVT, Promote);
1154 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1155 setOperationAction(ISD::XOR, SVT, Promote);
1156 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1157 setOperationAction(ISD::LOAD, SVT, Promote);
1158 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1159 setOperationAction(ISD::SELECT, SVT, Promote);
1160 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001161 }
David Greene9b9838d2009-06-29 16:47:10 +00001162 }
1163
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001164 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1165 // of this type with custom code.
1166 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1167 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001168 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1169 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001170 }
1171
Evan Cheng6be2c582006-04-05 23:38:46 +00001172 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001174
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001175
Eli Friedman962f5492010-06-02 19:35:46 +00001176 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1177 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001178 //
Eli Friedman962f5492010-06-02 19:35:46 +00001179 // FIXME: We really should do custom legalization for addition and
1180 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1181 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001182 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1183 // Add/Sub/Mul with overflow operations are custom lowered.
1184 MVT VT = IntVTs[i];
1185 setOperationAction(ISD::SADDO, VT, Custom);
1186 setOperationAction(ISD::UADDO, VT, Custom);
1187 setOperationAction(ISD::SSUBO, VT, Custom);
1188 setOperationAction(ISD::USUBO, VT, Custom);
1189 setOperationAction(ISD::SMULO, VT, Custom);
1190 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001191 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001192
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001193 // There are no 8-bit 3-address imul/mul instructions
1194 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1195 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001196
Evan Chengd54f2d52009-03-31 19:38:51 +00001197 if (!Subtarget->is64Bit()) {
1198 // These libcalls are not available in 32-bit.
1199 setLibcallName(RTLIB::SHL_I128, 0);
1200 setLibcallName(RTLIB::SRL_I128, 0);
1201 setLibcallName(RTLIB::SRA_I128, 0);
1202 }
1203
Evan Cheng206ee9d2006-07-07 08:33:52 +00001204 // We have target-specific dag combine patterns for the following nodes:
1205 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001206 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001207 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001208 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001209 setTargetDAGCombine(ISD::SHL);
1210 setTargetDAGCombine(ISD::SRA);
1211 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001212 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001213 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001214 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001215 setTargetDAGCombine(ISD::FADD);
1216 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001217 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001218 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001219 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001220 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001221 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001222 if (Subtarget->is64Bit())
1223 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001224 if (Subtarget->hasBMI())
1225 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001226
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001227 computeRegisterProperties();
1228
Evan Cheng05219282011-01-06 06:52:41 +00001229 // On Darwin, -Os means optimize for size without hurting performance,
1230 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001231 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001232 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001233 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001234 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1235 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1236 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001237 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001238 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001239
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001240 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001241}
1242
Scott Michel5b8f82e2008-03-10 15:42:14 +00001243
Duncan Sands28b77e92011-09-06 19:07:46 +00001244EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1245 if (!VT.isVector()) return MVT::i8;
1246 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001247}
1248
1249
Evan Cheng29286502008-01-23 23:17:41 +00001250/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1251/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001252static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001253 if (MaxAlign == 16)
1254 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001255 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001256 if (VTy->getBitWidth() == 128)
1257 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001258 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001259 unsigned EltAlign = 0;
1260 getMaxByValAlign(ATy->getElementType(), EltAlign);
1261 if (EltAlign > MaxAlign)
1262 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001263 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001264 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1265 unsigned EltAlign = 0;
1266 getMaxByValAlign(STy->getElementType(i), EltAlign);
1267 if (EltAlign > MaxAlign)
1268 MaxAlign = EltAlign;
1269 if (MaxAlign == 16)
1270 break;
1271 }
1272 }
1273 return;
1274}
1275
1276/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1277/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001278/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1279/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001280unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001281 if (Subtarget->is64Bit()) {
1282 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001283 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001284 if (TyAlign > 8)
1285 return TyAlign;
1286 return 8;
1287 }
1288
Evan Cheng29286502008-01-23 23:17:41 +00001289 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001290 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001291 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001292 return Align;
1293}
Chris Lattner2b02a442007-02-25 08:29:00 +00001294
Evan Chengf0df0312008-05-15 08:39:06 +00001295/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001296/// and store operations as a result of memset, memcpy, and memmove
1297/// lowering. If DstAlign is zero that means it's safe to destination
1298/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1299/// means there isn't a need to check it against alignment requirement,
1300/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001301/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001302/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1303/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1304/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001305/// It returns EVT::Other if the type should be determined using generic
1306/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001307EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001308X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1309 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001310 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001311 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001312 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001313 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1314 // linux. This is because the stack realignment code can't handle certain
1315 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001316 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001317 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001318 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001319 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001320 (Subtarget->isUnalignedMemAccessFast() ||
1321 ((DstAlign == 0 || DstAlign >= 16) &&
1322 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001323 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001324 if (Subtarget->getStackAlignment() >= 32) {
1325 if (Subtarget->hasAVX2())
1326 return MVT::v8i32;
1327 if (Subtarget->hasAVX())
1328 return MVT::v8f32;
1329 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001330 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001331 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001332 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001333 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001334 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001335 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001336 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001337 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001338 // Do not use f64 to lower memcpy if source is string constant. It's
1339 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001340 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001341 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001342 }
Evan Chengf0df0312008-05-15 08:39:06 +00001343 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 return MVT::i64;
1345 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001346}
1347
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001348/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1349/// current function. The returned value is a member of the
1350/// MachineJumpTableInfo::JTEntryKind enum.
1351unsigned X86TargetLowering::getJumpTableEncoding() const {
1352 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1353 // symbol.
1354 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1355 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001356 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001357
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001358 // Otherwise, use the normal jump table encoding heuristics.
1359 return TargetLowering::getJumpTableEncoding();
1360}
1361
Chris Lattnerc64daab2010-01-26 05:02:42 +00001362const MCExpr *
1363X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1364 const MachineBasicBlock *MBB,
1365 unsigned uid,MCContext &Ctx) const{
1366 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1367 Subtarget->isPICStyleGOT());
1368 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1369 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001370 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1371 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001372}
1373
Evan Chengcc415862007-11-09 01:32:10 +00001374/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1375/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001376SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001377 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001378 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001379 // This doesn't have DebugLoc associated with it, but is not really the
1380 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001381 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001382 return Table;
1383}
1384
Chris Lattner589c6f62010-01-26 06:28:43 +00001385/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1386/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1387/// MCExpr.
1388const MCExpr *X86TargetLowering::
1389getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1390 MCContext &Ctx) const {
1391 // X86-64 uses RIP relative addressing based on the jump table label.
1392 if (Subtarget->isPICStyleRIPRel())
1393 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1394
1395 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001396 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001397}
1398
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001399// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001400std::pair<const TargetRegisterClass*, uint8_t>
1401X86TargetLowering::findRepresentativeClass(EVT VT) const{
1402 const TargetRegisterClass *RRC = 0;
1403 uint8_t Cost = 1;
1404 switch (VT.getSimpleVT().SimpleTy) {
1405 default:
1406 return TargetLowering::findRepresentativeClass(VT);
1407 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1408 RRC = (Subtarget->is64Bit()
1409 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1410 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001411 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001412 RRC = X86::VR64RegisterClass;
1413 break;
1414 case MVT::f32: case MVT::f64:
1415 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1416 case MVT::v4f32: case MVT::v2f64:
1417 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1418 case MVT::v4f64:
1419 RRC = X86::VR128RegisterClass;
1420 break;
1421 }
1422 return std::make_pair(RRC, Cost);
1423}
1424
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001425bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1426 unsigned &Offset) const {
1427 if (!Subtarget->isTargetLinux())
1428 return false;
1429
1430 if (Subtarget->is64Bit()) {
1431 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1432 Offset = 0x28;
1433 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1434 AddressSpace = 256;
1435 else
1436 AddressSpace = 257;
1437 } else {
1438 // %gs:0x14 on i386
1439 Offset = 0x14;
1440 AddressSpace = 256;
1441 }
1442 return true;
1443}
1444
1445
Chris Lattner2b02a442007-02-25 08:29:00 +00001446//===----------------------------------------------------------------------===//
1447// Return Value Calling Convention Implementation
1448//===----------------------------------------------------------------------===//
1449
Chris Lattner59ed56b2007-02-28 04:55:35 +00001450#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001451
Michael J. Spencerec38de22010-10-10 22:04:20 +00001452bool
Eric Christopher471e4222011-06-08 23:55:35 +00001453X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1454 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001455 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001456 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001457 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001458 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001459 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001460 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001461}
1462
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463SDValue
1464X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001465 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001466 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001467 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001468 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001469 MachineFunction &MF = DAG.getMachineFunction();
1470 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001471
Chris Lattner9774c912007-02-27 05:28:59 +00001472 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001473 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001474 RVLocs, *DAG.getContext());
1475 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001476
Evan Chengdcea1632010-02-04 02:40:39 +00001477 // Add the regs to the liveout set for the function.
1478 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1479 for (unsigned i = 0; i != RVLocs.size(); ++i)
1480 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1481 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001482
Dan Gohman475871a2008-07-27 21:46:04 +00001483 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001484
Dan Gohman475871a2008-07-27 21:46:04 +00001485 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001486 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1487 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001488 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1489 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001490
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001491 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001492 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1493 CCValAssign &VA = RVLocs[i];
1494 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001495 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001496 EVT ValVT = ValToCopy.getValueType();
1497
Dale Johannesenc4510512010-09-24 19:05:48 +00001498 // If this is x86-64, and we disabled SSE, we can't return FP values,
1499 // or SSE or MMX vectors.
1500 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1501 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001502 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001503 report_fatal_error("SSE register return with SSE disabled");
1504 }
1505 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1506 // llvm-gcc has never done it right and no one has noticed, so this
1507 // should be OK for now.
1508 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001509 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001510 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001511
Chris Lattner447ff682008-03-11 03:23:40 +00001512 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1513 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001514 if (VA.getLocReg() == X86::ST0 ||
1515 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001516 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1517 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001518 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001519 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001520 RetOps.push_back(ValToCopy);
1521 // Don't emit a copytoreg.
1522 continue;
1523 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001524
Evan Cheng242b38b2009-02-23 09:03:22 +00001525 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1526 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001527 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001528 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001529 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001530 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001531 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1532 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001533 // If we don't have SSE2 available, convert to v4f32 so the generated
1534 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001535 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001536 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001537 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001538 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001539 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001540
Dale Johannesendd64c412009-02-04 00:33:20 +00001541 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001542 Flag = Chain.getValue(1);
1543 }
Dan Gohman61a92132008-04-21 23:59:07 +00001544
1545 // The x86-64 ABI for returning structs by value requires that we copy
1546 // the sret argument into %rax for the return. We saved the argument into
1547 // a virtual register in the entry block, so now we copy the value out
1548 // and into %rax.
1549 if (Subtarget->is64Bit() &&
1550 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1551 MachineFunction &MF = DAG.getMachineFunction();
1552 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1553 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001554 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001555 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001556 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001557
Dale Johannesendd64c412009-02-04 00:33:20 +00001558 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001559 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001560
1561 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001562 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001563 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001564
Chris Lattner447ff682008-03-11 03:23:40 +00001565 RetOps[0] = Chain; // Update chain.
1566
1567 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001568 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001569 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001570
1571 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001572 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001573}
1574
Evan Cheng3d2125c2010-11-30 23:55:39 +00001575bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1576 if (N->getNumValues() != 1)
1577 return false;
1578 if (!N->hasNUsesOfValue(1, 0))
1579 return false;
1580
1581 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001582 if (Copy->getOpcode() != ISD::CopyToReg &&
1583 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001584 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001585
1586 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001587 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001588 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001589 if (UI->getOpcode() != X86ISD::RET_FLAG)
1590 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001591 HasRet = true;
1592 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001593
Evan Cheng1bf891a2010-12-01 22:59:46 +00001594 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001595}
1596
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001597EVT
1598X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001599 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001600 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001601 // TODO: Is this also valid on 32-bit?
1602 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001603 ReturnMVT = MVT::i8;
1604 else
1605 ReturnMVT = MVT::i32;
1606
1607 EVT MinVT = getRegisterType(Context, ReturnMVT);
1608 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001609}
1610
Dan Gohman98ca4f22009-08-05 01:29:28 +00001611/// LowerCallResult - Lower the result values of a call into the
1612/// appropriate copies out of appropriate physical registers.
1613///
1614SDValue
1615X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001616 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001617 const SmallVectorImpl<ISD::InputArg> &Ins,
1618 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001619 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001620
Chris Lattnere32bbf62007-02-28 07:09:55 +00001621 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001622 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001623 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001624 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1625 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001626 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001627
Chris Lattner3085e152007-02-25 08:59:22 +00001628 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001629 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001630 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001631 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001632
Torok Edwin3f142c32009-02-01 18:15:56 +00001633 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001634 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001635 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001636 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001637 }
1638
Evan Cheng79fb3b42009-02-20 20:43:02 +00001639 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001640
1641 // If this is a call to a function that returns an fp value on the floating
1642 // point stack, we must guarantee the the value is popped from the stack, so
1643 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001644 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001645 // instead.
1646 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1647 // If we prefer to use the value in xmm registers, copy it out as f80 and
1648 // use a truncate to move it from fp stack reg to xmm reg.
1649 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001650 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001651 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1652 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001653 Val = Chain.getValue(0);
1654
1655 // Round the f80 to the right size, which also moves it to the appropriate
1656 // xmm register.
1657 if (CopyVT != VA.getValVT())
1658 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1659 // This truncation won't change the value.
1660 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001661 } else {
1662 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1663 CopyVT, InFlag).getValue(1);
1664 Val = Chain.getValue(0);
1665 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001666 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001667 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001668 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001669
Dan Gohman98ca4f22009-08-05 01:29:28 +00001670 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001671}
1672
1673
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001674//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001675// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001676//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001677// StdCall calling convention seems to be standard for many Windows' API
1678// routines and around. It differs from C calling convention just a little:
1679// callee should clean up the stack, not caller. Symbols should be also
1680// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001681// For info on fast calling convention see Fast Calling Convention (tail call)
1682// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001683
Dan Gohman98ca4f22009-08-05 01:29:28 +00001684/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001685/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001686static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1687 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001688 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001689
Dan Gohman98ca4f22009-08-05 01:29:28 +00001690 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001691}
1692
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001693/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001694/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695static bool
1696ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1697 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001698 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001699
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001701}
1702
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001703/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1704/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001705/// the specific parameter attribute. The copy will be passed as a byval
1706/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001707static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001708CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001709 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1710 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001711 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001712
Dale Johannesendd64c412009-02-04 00:33:20 +00001713 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001714 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001715 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001716}
1717
Chris Lattner29689432010-03-11 00:22:57 +00001718/// IsTailCallConvention - Return true if the calling convention is one that
1719/// supports tail call optimization.
1720static bool IsTailCallConvention(CallingConv::ID CC) {
1721 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1722}
1723
Evan Cheng485fafc2011-03-21 01:19:09 +00001724bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001725 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001726 return false;
1727
1728 CallSite CS(CI);
1729 CallingConv::ID CalleeCC = CS.getCallingConv();
1730 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1731 return false;
1732
1733 return true;
1734}
1735
Evan Cheng0c439eb2010-01-27 00:07:07 +00001736/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1737/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001738static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1739 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001740 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001741}
1742
Dan Gohman98ca4f22009-08-05 01:29:28 +00001743SDValue
1744X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001745 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001746 const SmallVectorImpl<ISD::InputArg> &Ins,
1747 DebugLoc dl, SelectionDAG &DAG,
1748 const CCValAssign &VA,
1749 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001750 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001751 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001752 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001753 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1754 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001755 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001756 EVT ValVT;
1757
1758 // If value is passed by pointer we have address passed instead of the value
1759 // itself.
1760 if (VA.getLocInfo() == CCValAssign::Indirect)
1761 ValVT = VA.getLocVT();
1762 else
1763 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001764
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001765 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001766 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001767 // In case of tail call optimization mark all arguments mutable. Since they
1768 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001769 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001770 unsigned Bytes = Flags.getByValSize();
1771 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1772 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001773 return DAG.getFrameIndex(FI, getPointerTy());
1774 } else {
1775 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001776 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001777 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1778 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001779 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001780 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001781 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001782}
1783
Dan Gohman475871a2008-07-27 21:46:04 +00001784SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001785X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001786 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001787 bool isVarArg,
1788 const SmallVectorImpl<ISD::InputArg> &Ins,
1789 DebugLoc dl,
1790 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001791 SmallVectorImpl<SDValue> &InVals)
1792 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001793 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001794 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001795
Gordon Henriksen86737662008-01-05 16:56:59 +00001796 const Function* Fn = MF.getFunction();
1797 if (Fn->hasExternalLinkage() &&
1798 Subtarget->isTargetCygMing() &&
1799 Fn->getName() == "main")
1800 FuncInfo->setForceFramePointer(true);
1801
Evan Cheng1bc78042006-04-26 01:20:17 +00001802 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001803 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001804 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001805 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001806
Chris Lattner29689432010-03-11 00:22:57 +00001807 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1808 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001809
Chris Lattner638402b2007-02-28 07:00:42 +00001810 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001811 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001812 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001813 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001814
1815 // Allocate shadow area for Win64
1816 if (IsWin64) {
1817 CCInfo.AllocateStack(32, 8);
1818 }
1819
Duncan Sands45907662010-10-31 13:21:44 +00001820 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001821
Chris Lattnerf39f7712007-02-28 05:46:49 +00001822 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001823 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001824 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1825 CCValAssign &VA = ArgLocs[i];
1826 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1827 // places.
1828 assert(VA.getValNo() != LastVal &&
1829 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001830 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001831 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001832
Chris Lattnerf39f7712007-02-28 05:46:49 +00001833 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001834 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001835 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001836 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001837 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001838 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001839 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001840 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001841 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001842 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001843 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001844 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1845 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001846 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001847 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001848 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001849 RC = X86::VR64RegisterClass;
1850 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001851 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001852
Devang Patel68e6bee2011-02-21 23:21:26 +00001853 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001854 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001855
Chris Lattnerf39f7712007-02-28 05:46:49 +00001856 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1857 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1858 // right size.
1859 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001860 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001861 DAG.getValueType(VA.getValVT()));
1862 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001863 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001864 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001865 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001866 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001867
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001868 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001869 // Handle MMX values passed in XMM regs.
1870 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001871 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1872 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001873 } else
1874 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001875 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001876 } else {
1877 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001878 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001879 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001880
1881 // If value is passed via pointer - do a load.
1882 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001883 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001884 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001885
Dan Gohman98ca4f22009-08-05 01:29:28 +00001886 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001887 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001888
Dan Gohman61a92132008-04-21 23:59:07 +00001889 // The x86-64 ABI for returning structs by value requires that we copy
1890 // the sret argument into %rax for the return. Save the argument into
1891 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001892 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001893 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1894 unsigned Reg = FuncInfo->getSRetReturnReg();
1895 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001897 FuncInfo->setSRetReturnReg(Reg);
1898 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001901 }
1902
Chris Lattnerf39f7712007-02-28 05:46:49 +00001903 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001904 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001905 if (FuncIsMadeTailCallSafe(CallConv,
1906 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001907 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001908
Evan Cheng1bc78042006-04-26 01:20:17 +00001909 // If the function takes variable number of arguments, make a frame index for
1910 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001911 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001912 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1913 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001914 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001915 }
1916 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001917 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1918
1919 // FIXME: We should really autogenerate these arrays
1920 static const unsigned GPR64ArgRegsWin64[] = {
1921 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001922 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001923 static const unsigned GPR64ArgRegs64Bit[] = {
1924 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1925 };
1926 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001927 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1928 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1929 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001930 const unsigned *GPR64ArgRegs;
1931 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001932
1933 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001934 // The XMM registers which might contain var arg parameters are shadowed
1935 // in their paired GPR. So we only need to save the GPR to their home
1936 // slots.
1937 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001938 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001939 } else {
1940 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1941 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001942
Chad Rosier30450e82011-12-22 22:35:21 +00001943 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1944 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001945 }
1946 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1947 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948
Devang Patel578efa92009-06-05 21:57:13 +00001949 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001950 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001951 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001952 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1953 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001954 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001955 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001956 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001957 // Kernel mode asks for SSE to be disabled, so don't push them
1958 // on the stack.
1959 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001960
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001961 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001962 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001963 // Get to the caller-allocated home save location. Add 8 to account
1964 // for the return address.
1965 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001966 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001967 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001968 // Fixup to set vararg frame on shadow area (4 x i64).
1969 if (NumIntRegs < 4)
1970 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001971 } else {
1972 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001973 // registers, then we must store them to their spots on the stack so
1974 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001975 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1976 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1977 FuncInfo->setRegSaveFrameIndex(
1978 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001979 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001980 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001981
Gordon Henriksen86737662008-01-05 16:56:59 +00001982 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001983 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001984 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1985 getPointerTy());
1986 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001987 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001988 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1989 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001990 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001991 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001992 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001994 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001995 MachinePointerInfo::getFixedStack(
1996 FuncInfo->getRegSaveFrameIndex(), Offset),
1997 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001998 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001999 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002000 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002001
Dan Gohmanface41a2009-08-16 21:24:25 +00002002 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2003 // Now store the XMM (fp + vector) parameter registers.
2004 SmallVector<SDValue, 11> SaveXMMOps;
2005 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002006
Devang Patel68e6bee2011-02-21 23:21:26 +00002007 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002008 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2009 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002010
Dan Gohman1e93df62010-04-17 14:41:14 +00002011 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2012 FuncInfo->getRegSaveFrameIndex()));
2013 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2014 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002015
Dan Gohmanface41a2009-08-16 21:24:25 +00002016 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002017 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002018 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002019 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2020 SaveXMMOps.push_back(Val);
2021 }
2022 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2023 MVT::Other,
2024 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002025 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002026
2027 if (!MemOps.empty())
2028 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2029 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002030 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002031 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002032
Gordon Henriksen86737662008-01-05 16:56:59 +00002033 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002034 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2035 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002036 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002037 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002038 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002039 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002040 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2041 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002042 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002043 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002044
Gordon Henriksen86737662008-01-05 16:56:59 +00002045 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002046 // RegSaveFrameIndex is X86-64 only.
2047 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002048 if (CallConv == CallingConv::X86_FastCall ||
2049 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002050 // fastcc functions can't have varargs.
2051 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002052 }
Evan Cheng25caf632006-05-23 21:06:34 +00002053
Rafael Espindola76927d752011-08-30 19:39:58 +00002054 FuncInfo->setArgumentStackSize(StackSize);
2055
Dan Gohman98ca4f22009-08-05 01:29:28 +00002056 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002057}
2058
Dan Gohman475871a2008-07-27 21:46:04 +00002059SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002060X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2061 SDValue StackPtr, SDValue Arg,
2062 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002063 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002064 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002065 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002066 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002067 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002068 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002069 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002070
2071 return DAG.getStore(Chain, dl, Arg, PtrOff,
2072 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002073 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002074}
2075
Bill Wendling64e87322009-01-16 19:25:27 +00002076/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002077/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002078SDValue
2079X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002080 SDValue &OutRetAddr, SDValue Chain,
2081 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002082 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002083 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002084 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002085 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002086
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002087 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002088 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002089 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002090 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002091}
2092
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002093/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002094/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002095static SDValue
2096EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002097 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002098 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002099 // Store the return address to the appropriate stack slot.
2100 if (!FPDiff) return Chain;
2101 // Calculate the new stack slot for the return address.
2102 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002103 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002104 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002105 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002106 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002107 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002108 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002109 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002110 return Chain;
2111}
2112
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002114X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002115 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002116 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002117 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002118 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002119 const SmallVectorImpl<ISD::InputArg> &Ins,
2120 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002121 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 MachineFunction &MF = DAG.getMachineFunction();
2123 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002124 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002125 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002126 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002127 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002128
Nick Lewycky22de16d2012-01-19 00:34:10 +00002129 if (MF.getTarget().Options.DisableTailCalls)
2130 isTailCall = false;
2131
Evan Cheng5f941932010-02-05 02:21:12 +00002132 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002133 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002134 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2135 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002136 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002137
2138 // Sibcalls are automatically detected tailcalls which do not require
2139 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002140 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002141 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002142
2143 if (isTailCall)
2144 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002145 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002146
Chris Lattner29689432010-03-11 00:22:57 +00002147 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2148 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002149
Chris Lattner638402b2007-02-28 07:00:42 +00002150 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002151 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002152 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002153 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002154
2155 // Allocate shadow area for Win64
2156 if (IsWin64) {
2157 CCInfo.AllocateStack(32, 8);
2158 }
2159
Duncan Sands45907662010-10-31 13:21:44 +00002160 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002161
Chris Lattner423c5f42007-02-28 05:31:48 +00002162 // Get a count of how many bytes are to be pushed on the stack.
2163 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002164 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002165 // This is a sibcall. The memory operands are available in caller's
2166 // own caller's stack.
2167 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002168 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2169 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002170 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002171
Gordon Henriksen86737662008-01-05 16:56:59 +00002172 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002173 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002174 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002175 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002176 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2177 FPDiff = NumBytesCallerPushed - NumBytes;
2178
2179 // Set the delta of movement of the returnaddr stackslot.
2180 // But only set if delta is greater than previous delta.
2181 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2182 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2183 }
2184
Evan Chengf22f9b32010-02-06 03:28:46 +00002185 if (!IsSibcall)
2186 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002187
Dan Gohman475871a2008-07-27 21:46:04 +00002188 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002189 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002190 if (isTailCall && FPDiff)
2191 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2192 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002193
Dan Gohman475871a2008-07-27 21:46:04 +00002194 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2195 SmallVector<SDValue, 8> MemOpChains;
2196 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002197
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002198 // Walk the register/memloc assignments, inserting copies/loads. In the case
2199 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002200 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2201 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002202 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002203 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002204 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002205 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002206
Chris Lattner423c5f42007-02-28 05:31:48 +00002207 // Promote the value if needed.
2208 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002209 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002210 case CCValAssign::Full: break;
2211 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002212 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002213 break;
2214 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002215 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002216 break;
2217 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002218 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2219 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002220 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002221 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2222 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002223 } else
2224 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2225 break;
2226 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002227 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002228 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002229 case CCValAssign::Indirect: {
2230 // Store the argument.
2231 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002232 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002233 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002234 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002235 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002236 Arg = SpillSlot;
2237 break;
2238 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002239 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002240
Chris Lattner423c5f42007-02-28 05:31:48 +00002241 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002242 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2243 if (isVarArg && IsWin64) {
2244 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2245 // shadow reg if callee is a varargs function.
2246 unsigned ShadowReg = 0;
2247 switch (VA.getLocReg()) {
2248 case X86::XMM0: ShadowReg = X86::RCX; break;
2249 case X86::XMM1: ShadowReg = X86::RDX; break;
2250 case X86::XMM2: ShadowReg = X86::R8; break;
2251 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002252 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002253 if (ShadowReg)
2254 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002255 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002256 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002257 assert(VA.isMemLoc());
2258 if (StackPtr.getNode() == 0)
2259 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2260 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2261 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002262 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002263 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002264
Evan Cheng32fe1032006-05-25 00:59:30 +00002265 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002266 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002267 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002268
Evan Cheng347d5f72006-04-28 21:29:37 +00002269 // Build a sequence of copy-to-reg nodes chained together with token chain
2270 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002271 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002272 // Tail call byval lowering might overwrite argument registers so in case of
2273 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002274 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002275 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002276 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002277 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002278 InFlag = Chain.getValue(1);
2279 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002280
Chris Lattner88e1fd52009-07-09 04:24:46 +00002281 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002282 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2283 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002284 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002285 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2286 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002287 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002288 InFlag);
2289 InFlag = Chain.getValue(1);
2290 } else {
2291 // If we are tail calling and generating PIC/GOT style code load the
2292 // address of the callee into ECX. The value in ecx is used as target of
2293 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2294 // for tail calls on PIC/GOT architectures. Normally we would just put the
2295 // address of GOT into ebx and then call target@PLT. But for tail calls
2296 // ebx would be restored (since ebx is callee saved) before jumping to the
2297 // target@PLT.
2298
2299 // Note: The actual moving to ECX is done further down.
2300 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2301 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2302 !G->getGlobal()->hasProtectedVisibility())
2303 Callee = LowerGlobalAddress(Callee, DAG);
2304 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002305 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002306 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002307 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002308
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002309 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002310 // From AMD64 ABI document:
2311 // For calls that may call functions that use varargs or stdargs
2312 // (prototype-less calls or calls to functions containing ellipsis (...) in
2313 // the declaration) %al is used as hidden argument to specify the number
2314 // of SSE registers used. The contents of %al do not need to match exactly
2315 // the number of registers, but must be an ubound on the number of SSE
2316 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002317
Gordon Henriksen86737662008-01-05 16:56:59 +00002318 // Count the number of XMM registers allocated.
2319 static const unsigned XMMArgRegs[] = {
2320 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2321 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2322 };
2323 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002324 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002325 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002326
Dale Johannesendd64c412009-02-04 00:33:20 +00002327 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002328 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002329 InFlag = Chain.getValue(1);
2330 }
2331
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002332
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002333 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002334 if (isTailCall) {
2335 // Force all the incoming stack arguments to be loaded from the stack
2336 // before any new outgoing arguments are stored to the stack, because the
2337 // outgoing stack slots may alias the incoming argument stack slots, and
2338 // the alias isn't otherwise explicit. This is slightly more conservative
2339 // than necessary, because it means that each store effectively depends
2340 // on every argument instead of just those arguments it would clobber.
2341 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2342
Dan Gohman475871a2008-07-27 21:46:04 +00002343 SmallVector<SDValue, 8> MemOpChains2;
2344 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002345 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002346 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002347 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002348 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002349 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2350 CCValAssign &VA = ArgLocs[i];
2351 if (VA.isRegLoc())
2352 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002353 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002354 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002355 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002356 // Create frame index.
2357 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002358 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002359 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002360 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002361
Duncan Sands276dcbd2008-03-21 09:14:45 +00002362 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002363 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002364 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002365 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002366 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002367 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002368 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002369
Dan Gohman98ca4f22009-08-05 01:29:28 +00002370 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2371 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002372 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002373 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002374 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002375 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002376 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002377 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002378 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002379 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002380 }
2381 }
2382
2383 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002384 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002385 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002386
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002387 // Copy arguments to their registers.
2388 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002389 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002390 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002391 InFlag = Chain.getValue(1);
2392 }
Dan Gohman475871a2008-07-27 21:46:04 +00002393 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002394
Gordon Henriksen86737662008-01-05 16:56:59 +00002395 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002396 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002397 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002398 }
2399
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002400 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2401 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2402 // In the 64-bit large code model, we have to make all calls
2403 // through a register, since the call instruction's 32-bit
2404 // pc-relative offset may not be large enough to hold the whole
2405 // address.
2406 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002407 // If the callee is a GlobalAddress node (quite common, every direct call
2408 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2409 // it.
2410
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002411 // We should use extra load for direct calls to dllimported functions in
2412 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002413 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002414 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002415 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002416 bool ExtraLoad = false;
2417 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002418
Chris Lattner48a7d022009-07-09 05:02:21 +00002419 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2420 // external symbols most go through the PLT in PIC mode. If the symbol
2421 // has hidden or protected visibility, or if it is static or local, then
2422 // we don't need to use the PLT - we can directly call it.
2423 if (Subtarget->isTargetELF() &&
2424 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002425 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002426 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002427 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002428 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002429 (!Subtarget->getTargetTriple().isMacOSX() ||
2430 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002431 // PC-relative references to external symbols should go through $stub,
2432 // unless we're building with the leopard linker or later, which
2433 // automatically synthesizes these stubs.
2434 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002435 } else if (Subtarget->isPICStyleRIPRel() &&
2436 isa<Function>(GV) &&
2437 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2438 // If the function is marked as non-lazy, generate an indirect call
2439 // which loads from the GOT directly. This avoids runtime overhead
2440 // at the cost of eager binding (and one extra byte of encoding).
2441 OpFlags = X86II::MO_GOTPCREL;
2442 WrapperKind = X86ISD::WrapperRIP;
2443 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002444 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002445
Devang Patel0d881da2010-07-06 22:08:15 +00002446 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002447 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002448
2449 // Add a wrapper if needed.
2450 if (WrapperKind != ISD::DELETED_NODE)
2451 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2452 // Add extra indirection if needed.
2453 if (ExtraLoad)
2454 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2455 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002456 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 }
Bill Wendling056292f2008-09-16 21:48:12 +00002458 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002459 unsigned char OpFlags = 0;
2460
Evan Cheng1bf891a2010-12-01 22:59:46 +00002461 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2462 // external symbols should go through the PLT.
2463 if (Subtarget->isTargetELF() &&
2464 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2465 OpFlags = X86II::MO_PLT;
2466 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002467 (!Subtarget->getTargetTriple().isMacOSX() ||
2468 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002469 // PC-relative references to external symbols should go through $stub,
2470 // unless we're building with the leopard linker or later, which
2471 // automatically synthesizes these stubs.
2472 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002473 }
Eric Christopherfd179292009-08-27 18:07:15 +00002474
Chris Lattner48a7d022009-07-09 05:02:21 +00002475 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2476 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002477 }
2478
Chris Lattnerd96d0722007-02-25 06:40:16 +00002479 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002480 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002481 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002482
Evan Chengf22f9b32010-02-06 03:28:46 +00002483 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002484 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2485 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002486 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002487 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002488
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002489 Ops.push_back(Chain);
2490 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002491
Dan Gohman98ca4f22009-08-05 01:29:28 +00002492 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002493 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002494
Gordon Henriksen86737662008-01-05 16:56:59 +00002495 // Add argument registers to the end of the list so that they are known live
2496 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002497 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2498 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2499 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002500
Evan Cheng586ccac2008-03-18 23:36:35 +00002501 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002502 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002503 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2504
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002505 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002506 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002507 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002508
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002509 // Experimental: Add a register mask operand representing the call-preserved
2510 // registers.
2511 if (UseRegMask) {
2512 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2513 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2514 Ops.push_back(DAG.getRegisterMask(Mask));
2515 }
2516
Gabor Greifba36cb52008-08-28 21:40:38 +00002517 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002518 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002519
Dan Gohman98ca4f22009-08-05 01:29:28 +00002520 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002521 // We used to do:
2522 //// If this is the first return lowered for this function, add the regs
2523 //// to the liveout set for the function.
2524 // This isn't right, although it's probably harmless on x86; liveouts
2525 // should be computed from returns not tail calls. Consider a void
2526 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002527 return DAG.getNode(X86ISD::TC_RETURN, dl,
2528 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002529 }
2530
Dale Johannesenace16102009-02-03 19:33:06 +00002531 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002532 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002533
Chris Lattner2d297092006-05-23 18:50:38 +00002534 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002535 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002536 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2537 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002538 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002539 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2540 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002541 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002542 // pops the hidden struct pointer, so we have to push it back.
2543 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002544 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002545 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002546 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002547 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002548
Gordon Henriksenae636f82008-01-03 16:47:34 +00002549 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002550 if (!IsSibcall) {
2551 Chain = DAG.getCALLSEQ_END(Chain,
2552 DAG.getIntPtrConstant(NumBytes, true),
2553 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2554 true),
2555 InFlag);
2556 InFlag = Chain.getValue(1);
2557 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002558
Chris Lattner3085e152007-02-25 08:59:22 +00002559 // Handle result values, copying them out of physregs into vregs that we
2560 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002561 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2562 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002563}
2564
Evan Cheng25ab6902006-09-08 06:48:29 +00002565
2566//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002567// Fast Calling Convention (tail call) implementation
2568//===----------------------------------------------------------------------===//
2569
2570// Like std call, callee cleans arguments, convention except that ECX is
2571// reserved for storing the tail called function address. Only 2 registers are
2572// free for argument passing (inreg). Tail call optimization is performed
2573// provided:
2574// * tailcallopt is enabled
2575// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002576// On X86_64 architecture with GOT-style position independent code only local
2577// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002578// To keep the stack aligned according to platform abi the function
2579// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2580// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002581// If a tail called function callee has more arguments than the caller the
2582// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002583// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002584// original REtADDR, but before the saved framepointer or the spilled registers
2585// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2586// stack layout:
2587// arg1
2588// arg2
2589// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002590// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002591// move area ]
2592// (possible EBP)
2593// ESI
2594// EDI
2595// local1 ..
2596
2597/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2598/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002599unsigned
2600X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2601 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002602 MachineFunction &MF = DAG.getMachineFunction();
2603 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002604 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002605 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002606 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002607 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002608 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002609 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2610 // Number smaller than 12 so just add the difference.
2611 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2612 } else {
2613 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002614 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002615 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002616 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002617 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002618}
2619
Evan Cheng5f941932010-02-05 02:21:12 +00002620/// MatchingStackOffset - Return true if the given stack call argument is
2621/// already available in the same position (relatively) of the caller's
2622/// incoming argument stack.
2623static
2624bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2625 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2626 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002627 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2628 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002629 if (Arg.getOpcode() == ISD::CopyFromReg) {
2630 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002631 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002632 return false;
2633 MachineInstr *Def = MRI->getVRegDef(VR);
2634 if (!Def)
2635 return false;
2636 if (!Flags.isByVal()) {
2637 if (!TII->isLoadFromStackSlot(Def, FI))
2638 return false;
2639 } else {
2640 unsigned Opcode = Def->getOpcode();
2641 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2642 Def->getOperand(1).isFI()) {
2643 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002644 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002645 } else
2646 return false;
2647 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002648 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2649 if (Flags.isByVal())
2650 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002651 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002652 // define @foo(%struct.X* %A) {
2653 // tail call @bar(%struct.X* byval %A)
2654 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002655 return false;
2656 SDValue Ptr = Ld->getBasePtr();
2657 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2658 if (!FINode)
2659 return false;
2660 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002661 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002662 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002663 FI = FINode->getIndex();
2664 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002665 } else
2666 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002667
Evan Cheng4cae1332010-03-05 08:38:04 +00002668 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002669 if (!MFI->isFixedObjectIndex(FI))
2670 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002671 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002672}
2673
Dan Gohman98ca4f22009-08-05 01:29:28 +00002674/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2675/// for tail call optimization. Targets which want to do tail call
2676/// optimization should implement this function.
2677bool
2678X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002679 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002680 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002681 bool isCalleeStructRet,
2682 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002683 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002684 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002685 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002686 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002687 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002688 CalleeCC != CallingConv::C)
2689 return false;
2690
Evan Cheng7096ae42010-01-29 06:45:59 +00002691 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002692 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002693 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002694 CallingConv::ID CallerCC = CallerF->getCallingConv();
2695 bool CCMatch = CallerCC == CalleeCC;
2696
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002697 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002698 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002699 return true;
2700 return false;
2701 }
2702
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002703 // Look for obvious safe cases to perform tail call optimization that do not
2704 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002705
Evan Cheng2c12cb42010-03-26 16:26:03 +00002706 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2707 // emit a special epilogue.
2708 if (RegInfo->needsStackRealignment(MF))
2709 return false;
2710
Evan Chenga375d472010-03-15 18:54:48 +00002711 // Also avoid sibcall optimization if either caller or callee uses struct
2712 // return semantics.
2713 if (isCalleeStructRet || isCallerStructRet)
2714 return false;
2715
Chad Rosier2416da32011-06-24 21:15:36 +00002716 // An stdcall caller is expected to clean up its arguments; the callee
2717 // isn't going to do that.
2718 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2719 return false;
2720
Chad Rosier871f6642011-05-18 19:59:50 +00002721 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002722 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002723 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002724
2725 // Optimizing for varargs on Win64 is unlikely to be safe without
2726 // additional testing.
2727 if (Subtarget->isTargetWin64())
2728 return false;
2729
Chad Rosier871f6642011-05-18 19:59:50 +00002730 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002731 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2732 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002733
Chad Rosier871f6642011-05-18 19:59:50 +00002734 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2735 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2736 if (!ArgLocs[i].isRegLoc())
2737 return false;
2738 }
2739
Chad Rosier30450e82011-12-22 22:35:21 +00002740 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2741 // stack. Therefore, if it's not used by the call it is not safe to optimize
2742 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002743 bool Unused = false;
2744 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2745 if (!Ins[i].Used) {
2746 Unused = true;
2747 break;
2748 }
2749 }
2750 if (Unused) {
2751 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002752 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2753 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002754 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002755 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002756 CCValAssign &VA = RVLocs[i];
2757 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2758 return false;
2759 }
2760 }
2761
Evan Cheng13617962010-04-30 01:12:32 +00002762 // If the calling conventions do not match, then we'd better make sure the
2763 // results are returned in the same way as what the caller expects.
2764 if (!CCMatch) {
2765 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002766 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2767 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002768 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2769
2770 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002771 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2772 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002773 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2774
2775 if (RVLocs1.size() != RVLocs2.size())
2776 return false;
2777 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2778 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2779 return false;
2780 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2781 return false;
2782 if (RVLocs1[i].isRegLoc()) {
2783 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2784 return false;
2785 } else {
2786 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2787 return false;
2788 }
2789 }
2790 }
2791
Evan Chenga6bff982010-01-30 01:22:00 +00002792 // If the callee takes no arguments then go on to check the results of the
2793 // call.
2794 if (!Outs.empty()) {
2795 // Check if stack adjustment is needed. For now, do not do this if any
2796 // argument is passed on the stack.
2797 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002798 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2799 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002800
2801 // Allocate shadow area for Win64
2802 if (Subtarget->isTargetWin64()) {
2803 CCInfo.AllocateStack(32, 8);
2804 }
2805
Duncan Sands45907662010-10-31 13:21:44 +00002806 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002807 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002808 MachineFunction &MF = DAG.getMachineFunction();
2809 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2810 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002811
2812 // Check if the arguments are already laid out in the right way as
2813 // the caller's fixed stack objects.
2814 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002815 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2816 const X86InstrInfo *TII =
2817 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002818 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2819 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002820 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002821 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002822 if (VA.getLocInfo() == CCValAssign::Indirect)
2823 return false;
2824 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002825 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2826 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002827 return false;
2828 }
2829 }
2830 }
Evan Cheng9c044672010-05-29 01:35:22 +00002831
2832 // If the tailcall address may be in a register, then make sure it's
2833 // possible to register allocate for it. In 32-bit, the call address can
2834 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002835 // callee-saved registers are restored. These happen to be the same
2836 // registers used to pass 'inreg' arguments so watch out for those.
2837 if (!Subtarget->is64Bit() &&
2838 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002839 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002840 unsigned NumInRegs = 0;
2841 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2842 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002843 if (!VA.isRegLoc())
2844 continue;
2845 unsigned Reg = VA.getLocReg();
2846 switch (Reg) {
2847 default: break;
2848 case X86::EAX: case X86::EDX: case X86::ECX:
2849 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002850 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002851 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002852 }
2853 }
2854 }
Evan Chenga6bff982010-01-30 01:22:00 +00002855 }
Evan Chengb1712452010-01-27 06:25:16 +00002856
Evan Cheng86809cc2010-02-03 03:28:02 +00002857 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002858}
2859
Dan Gohman3df24e62008-09-03 23:12:08 +00002860FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002861X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2862 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002863}
2864
2865
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002866//===----------------------------------------------------------------------===//
2867// Other Lowering Hooks
2868//===----------------------------------------------------------------------===//
2869
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002870static bool MayFoldLoad(SDValue Op) {
2871 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2872}
2873
2874static bool MayFoldIntoStore(SDValue Op) {
2875 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2876}
2877
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002878static bool isTargetShuffle(unsigned Opcode) {
2879 switch(Opcode) {
2880 default: return false;
2881 case X86ISD::PSHUFD:
2882 case X86ISD::PSHUFHW:
2883 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002884 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002885 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002886 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002887 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002888 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002889 case X86ISD::MOVLPS:
2890 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002891 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002892 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002893 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002894 case X86ISD::MOVSS:
2895 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002896 case X86ISD::UNPCKL:
2897 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002898 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002899 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002900 return true;
2901 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002902}
2903
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002904static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002905 SDValue V1, SelectionDAG &DAG) {
2906 switch(Opc) {
2907 default: llvm_unreachable("Unknown x86 shuffle node");
2908 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002909 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002910 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002911 return DAG.getNode(Opc, dl, VT, V1);
2912 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002913}
2914
2915static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002916 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002917 switch(Opc) {
2918 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002919 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002920 case X86ISD::PSHUFHW:
2921 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002922 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002923 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2924 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002925}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002926
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002927static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2928 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2929 switch(Opc) {
2930 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002931 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002932 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002933 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002934 return DAG.getNode(Opc, dl, VT, V1, V2,
2935 DAG.getConstant(TargetMask, MVT::i8));
2936 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002937}
2938
2939static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2940 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2941 switch(Opc) {
2942 default: llvm_unreachable("Unknown x86 shuffle node");
2943 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002944 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002945 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002946 case X86ISD::MOVLPS:
2947 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002948 case X86ISD::MOVSS:
2949 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002950 case X86ISD::UNPCKL:
2951 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002952 return DAG.getNode(Opc, dl, VT, V1, V2);
2953 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002954}
2955
Dan Gohmand858e902010-04-17 15:26:15 +00002956SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002957 MachineFunction &MF = DAG.getMachineFunction();
2958 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2959 int ReturnAddrIndex = FuncInfo->getRAIndex();
2960
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002961 if (ReturnAddrIndex == 0) {
2962 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002963 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002964 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002965 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002966 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002967 }
2968
Evan Cheng25ab6902006-09-08 06:48:29 +00002969 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002970}
2971
2972
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002973bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2974 bool hasSymbolicDisplacement) {
2975 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002976 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002977 return false;
2978
2979 // If we don't have a symbolic displacement - we don't have any extra
2980 // restrictions.
2981 if (!hasSymbolicDisplacement)
2982 return true;
2983
2984 // FIXME: Some tweaks might be needed for medium code model.
2985 if (M != CodeModel::Small && M != CodeModel::Kernel)
2986 return false;
2987
2988 // For small code model we assume that latest object is 16MB before end of 31
2989 // bits boundary. We may also accept pretty large negative constants knowing
2990 // that all objects are in the positive half of address space.
2991 if (M == CodeModel::Small && Offset < 16*1024*1024)
2992 return true;
2993
2994 // For kernel code model we know that all object resist in the negative half
2995 // of 32bits address space. We may not accept negative offsets, since they may
2996 // be just off and we may accept pretty large positive ones.
2997 if (M == CodeModel::Kernel && Offset > 0)
2998 return true;
2999
3000 return false;
3001}
3002
Evan Chengef41ff62011-06-23 17:54:54 +00003003/// isCalleePop - Determines whether the callee is required to pop its
3004/// own arguments. Callee pop is necessary to support tail calls.
3005bool X86::isCalleePop(CallingConv::ID CallingConv,
3006 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3007 if (IsVarArg)
3008 return false;
3009
3010 switch (CallingConv) {
3011 default:
3012 return false;
3013 case CallingConv::X86_StdCall:
3014 return !is64Bit;
3015 case CallingConv::X86_FastCall:
3016 return !is64Bit;
3017 case CallingConv::X86_ThisCall:
3018 return !is64Bit;
3019 case CallingConv::Fast:
3020 return TailCallOpt;
3021 case CallingConv::GHC:
3022 return TailCallOpt;
3023 }
3024}
3025
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003026/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3027/// specific condition code, returning the condition code and the LHS/RHS of the
3028/// comparison to make.
3029static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3030 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003031 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003032 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3033 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3034 // X > -1 -> X == 0, jump !sign.
3035 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003036 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003037 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3038 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003039 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003040 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003041 // X < 1 -> X <= 0
3042 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003043 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003044 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003045 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003046
Evan Chengd9558e02006-01-06 00:43:03 +00003047 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003048 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003049 case ISD::SETEQ: return X86::COND_E;
3050 case ISD::SETGT: return X86::COND_G;
3051 case ISD::SETGE: return X86::COND_GE;
3052 case ISD::SETLT: return X86::COND_L;
3053 case ISD::SETLE: return X86::COND_LE;
3054 case ISD::SETNE: return X86::COND_NE;
3055 case ISD::SETULT: return X86::COND_B;
3056 case ISD::SETUGT: return X86::COND_A;
3057 case ISD::SETULE: return X86::COND_BE;
3058 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003059 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003060 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003061
Chris Lattner4c78e022008-12-23 23:42:27 +00003062 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003063
Chris Lattner4c78e022008-12-23 23:42:27 +00003064 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003065 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3066 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003067 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3068 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003069 }
3070
Chris Lattner4c78e022008-12-23 23:42:27 +00003071 switch (SetCCOpcode) {
3072 default: break;
3073 case ISD::SETOLT:
3074 case ISD::SETOLE:
3075 case ISD::SETUGT:
3076 case ISD::SETUGE:
3077 std::swap(LHS, RHS);
3078 break;
3079 }
3080
3081 // On a floating point condition, the flags are set as follows:
3082 // ZF PF CF op
3083 // 0 | 0 | 0 | X > Y
3084 // 0 | 0 | 1 | X < Y
3085 // 1 | 0 | 0 | X == Y
3086 // 1 | 1 | 1 | unordered
3087 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003088 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003089 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003090 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003091 case ISD::SETOLT: // flipped
3092 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003093 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003094 case ISD::SETOLE: // flipped
3095 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003096 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003097 case ISD::SETUGT: // flipped
3098 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003099 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003100 case ISD::SETUGE: // flipped
3101 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003102 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003103 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003104 case ISD::SETNE: return X86::COND_NE;
3105 case ISD::SETUO: return X86::COND_P;
3106 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003107 case ISD::SETOEQ:
3108 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003109 }
Evan Chengd9558e02006-01-06 00:43:03 +00003110}
3111
Evan Cheng4a460802006-01-11 00:33:36 +00003112/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3113/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003114/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003115static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003116 switch (X86CC) {
3117 default:
3118 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003119 case X86::COND_B:
3120 case X86::COND_BE:
3121 case X86::COND_E:
3122 case X86::COND_P:
3123 case X86::COND_A:
3124 case X86::COND_AE:
3125 case X86::COND_NE:
3126 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003127 return true;
3128 }
3129}
3130
Evan Chengeb2f9692009-10-27 19:56:55 +00003131/// isFPImmLegal - Returns true if the target can instruction select the
3132/// specified FP immediate natively. If false, the legalizer will
3133/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003134bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003135 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3136 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3137 return true;
3138 }
3139 return false;
3140}
3141
Nate Begeman9008ca62009-04-27 18:41:29 +00003142/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3143/// the specified range (L, H].
3144static bool isUndefOrInRange(int Val, int Low, int Hi) {
3145 return (Val < 0) || (Val >= Low && Val < Hi);
3146}
3147
3148/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3149/// specified value.
3150static bool isUndefOrEqual(int Val, int CmpVal) {
3151 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003152 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003154}
3155
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003156/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3157/// from position Pos and ending in Pos+Size, falls within the specified
3158/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003159static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003160 int Pos, int Size, int Low) {
3161 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3162 if (!isUndefOrEqual(Mask[i], Low))
3163 return false;
3164 return true;
3165}
3166
Nate Begeman9008ca62009-04-27 18:41:29 +00003167/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3168/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3169/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003170static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003171 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003172 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003173 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003174 return (Mask[0] < 2 && Mask[1] < 2);
3175 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003176}
3177
Nate Begeman9008ca62009-04-27 18:41:29 +00003178bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003179 return ::isPSHUFDMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003180}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003181
Nate Begeman9008ca62009-04-27 18:41:29 +00003182/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3183/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003184static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003185 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003186 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003187
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003189 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3190 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003191
Evan Cheng506d3df2006-03-29 23:07:14 +00003192 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003193 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003194 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003195 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003196
Evan Cheng506d3df2006-03-29 23:07:14 +00003197 return true;
3198}
3199
Nate Begeman9008ca62009-04-27 18:41:29 +00003200bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003201 return ::isPSHUFHWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003202}
Evan Cheng506d3df2006-03-29 23:07:14 +00003203
Nate Begeman9008ca62009-04-27 18:41:29 +00003204/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3205/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003206static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003207 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003208 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003209
Rafael Espindola15684b22009-04-24 12:40:33 +00003210 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003211 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3212 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003213
Rafael Espindola15684b22009-04-24 12:40:33 +00003214 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003215 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003216 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003217 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003218
Rafael Espindola15684b22009-04-24 12:40:33 +00003219 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003220}
3221
Nate Begeman9008ca62009-04-27 18:41:29 +00003222bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003223 return ::isPSHUFLWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003224}
3225
Nate Begemana09008b2009-10-19 02:17:23 +00003226/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3227/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003228static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3229 const X86Subtarget *Subtarget) {
3230 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3231 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003232 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003233
Craig Topper0e2037b2012-01-20 05:53:00 +00003234 unsigned NumElts = VT.getVectorNumElements();
3235 unsigned NumLanes = VT.getSizeInBits()/128;
3236 unsigned NumLaneElts = NumElts/NumLanes;
3237
3238 // Do not handle 64-bit element shuffles with palignr.
3239 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003240 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003241
Craig Topper0e2037b2012-01-20 05:53:00 +00003242 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3243 unsigned i;
3244 for (i = 0; i != NumLaneElts; ++i) {
3245 if (Mask[i+l] >= 0)
3246 break;
3247 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003248
Craig Topper0e2037b2012-01-20 05:53:00 +00003249 // Lane is all undef, go to next lane
3250 if (i == NumLaneElts)
3251 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003252
Craig Topper0e2037b2012-01-20 05:53:00 +00003253 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003254
Craig Topper0e2037b2012-01-20 05:53:00 +00003255 // Make sure its in this lane in one of the sources
3256 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3257 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003258 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003259
3260 // If not lane 0, then we must match lane 0
3261 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3262 return false;
3263
3264 // Correct second source to be contiguous with first source
3265 if (Start >= (int)NumElts)
3266 Start -= NumElts - NumLaneElts;
3267
3268 // Make sure we're shifting in the right direction.
3269 if (Start <= (int)(i+l))
3270 return false;
3271
3272 Start -= i;
3273
3274 // Check the rest of the elements to see if they are consecutive.
3275 for (++i; i != NumLaneElts; ++i) {
3276 int Idx = Mask[i+l];
3277
3278 // Make sure its in this lane
3279 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3280 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3281 return false;
3282
3283 // If not lane 0, then we must match lane 0
3284 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3285 return false;
3286
3287 if (Idx >= (int)NumElts)
3288 Idx -= NumElts - NumLaneElts;
3289
3290 if (!isUndefOrEqual(Idx, Start+i))
3291 return false;
3292
3293 }
Nate Begemana09008b2009-10-19 02:17:23 +00003294 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003295
Nate Begemana09008b2009-10-19 02:17:23 +00003296 return true;
3297}
3298
Craig Topper1a7700a2012-01-19 08:19:12 +00003299/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3300/// the two vector operands have swapped position.
3301static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3302 unsigned NumElems) {
3303 for (unsigned i = 0; i != NumElems; ++i) {
3304 int idx = Mask[i];
3305 if (idx < 0)
3306 continue;
3307 else if (idx < (int)NumElems)
3308 Mask[i] = idx + NumElems;
3309 else
3310 Mask[i] = idx - NumElems;
3311 }
3312}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003313
Craig Topper1a7700a2012-01-19 08:19:12 +00003314/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3315/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3316/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3317/// reverse of what x86 shuffles want.
3318static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3319 bool Commuted = false) {
3320 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003321 return false;
3322
Craig Topper1a7700a2012-01-19 08:19:12 +00003323 unsigned NumElems = VT.getVectorNumElements();
3324 unsigned NumLanes = VT.getSizeInBits()/128;
3325 unsigned NumLaneElems = NumElems/NumLanes;
3326
3327 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003328 return false;
3329
3330 // VSHUFPSY divides the resulting vector into 4 chunks.
3331 // The sources are also splitted into 4 chunks, and each destination
3332 // chunk must come from a different source chunk.
3333 //
3334 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3335 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3336 //
3337 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3338 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3339 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003340 // VSHUFPDY divides the resulting vector into 4 chunks.
3341 // The sources are also splitted into 4 chunks, and each destination
3342 // chunk must come from a different source chunk.
3343 //
3344 // SRC1 => X3 X2 X1 X0
3345 // SRC2 => Y3 Y2 Y1 Y0
3346 //
3347 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3348 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003349 unsigned HalfLaneElems = NumLaneElems/2;
3350 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3351 for (unsigned i = 0; i != NumLaneElems; ++i) {
3352 int Idx = Mask[i+l];
3353 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3354 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3355 return false;
3356 // For VSHUFPSY, the mask of the second half must be the same as the
3357 // first but with the appropriate offsets. This works in the same way as
3358 // VPERMILPS works with masks.
3359 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3360 continue;
3361 if (!isUndefOrEqual(Idx, Mask[i]+l))
3362 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003363 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003364 }
3365
3366 return true;
3367}
3368
Craig Topper1a7700a2012-01-19 08:19:12 +00003369bool X86::isSHUFPMask(ShuffleVectorSDNode *N, bool HasAVX) {
3370 return ::isSHUFPMask(N->getMask(), N->getValueType(0), HasAVX);
Evan Cheng39623da2006-04-20 08:58:49 +00003371}
3372
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003373/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3374/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003375bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003376 EVT VT = N->getValueType(0);
3377 unsigned NumElems = VT.getVectorNumElements();
3378
3379 if (VT.getSizeInBits() != 128)
3380 return false;
3381
3382 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003383 return false;
3384
Evan Cheng2064a2b2006-03-28 06:50:32 +00003385 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003386 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3387 isUndefOrEqual(N->getMaskElt(1), 7) &&
3388 isUndefOrEqual(N->getMaskElt(2), 2) &&
3389 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003390}
3391
Nate Begeman0b10b912009-11-07 23:17:15 +00003392/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3393/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3394/// <2, 3, 2, 3>
3395bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003396 EVT VT = N->getValueType(0);
3397 unsigned NumElems = VT.getVectorNumElements();
3398
3399 if (VT.getSizeInBits() != 128)
3400 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003401
Nate Begeman0b10b912009-11-07 23:17:15 +00003402 if (NumElems != 4)
3403 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003404
Nate Begeman0b10b912009-11-07 23:17:15 +00003405 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003406 isUndefOrEqual(N->getMaskElt(1), 3) &&
3407 isUndefOrEqual(N->getMaskElt(2), 2) &&
3408 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003409}
3410
Evan Cheng5ced1d82006-04-06 23:23:56 +00003411/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3412/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003413bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003414 EVT VT = N->getValueType(0);
3415
3416 if (VT.getSizeInBits() != 128)
3417 return false;
3418
Nate Begeman9008ca62009-04-27 18:41:29 +00003419 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003420
Evan Cheng5ced1d82006-04-06 23:23:56 +00003421 if (NumElems != 2 && NumElems != 4)
3422 return false;
3423
Evan Chengc5cdff22006-04-07 21:53:05 +00003424 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003425 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003426 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003427
Evan Chengc5cdff22006-04-07 21:53:05 +00003428 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003429 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003430 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003431
3432 return true;
3433}
3434
Nate Begeman0b10b912009-11-07 23:17:15 +00003435/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3436/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3437bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003438 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003439
David Greenea20244d2011-03-02 17:23:43 +00003440 if ((NumElems != 2 && NumElems != 4)
3441 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003442 return false;
3443
Evan Chengc5cdff22006-04-07 21:53:05 +00003444 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003445 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003446 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003447
Nate Begeman9008ca62009-04-27 18:41:29 +00003448 for (unsigned i = 0; i < NumElems/2; ++i)
3449 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003450 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003451
3452 return true;
3453}
3454
Evan Cheng0038e592006-03-28 00:39:58 +00003455/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3456/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003457static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003458 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003459 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003460
3461 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3462 "Unsupported vector type for unpckh");
3463
Craig Topper6347e862011-11-21 06:57:39 +00003464 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003465 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003466 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003467
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003468 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3469 // independently on 128-bit lanes.
3470 unsigned NumLanes = VT.getSizeInBits()/128;
3471 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003472
Craig Topper94438ba2011-12-16 08:06:31 +00003473 for (unsigned l = 0; l != NumLanes; ++l) {
3474 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3475 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003476 i += 2, ++j) {
3477 int BitI = Mask[i];
3478 int BitI1 = Mask[i+1];
3479 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003480 return false;
David Greenea20244d2011-03-02 17:23:43 +00003481 if (V2IsSplat) {
3482 if (!isUndefOrEqual(BitI1, NumElts))
3483 return false;
3484 } else {
3485 if (!isUndefOrEqual(BitI1, j + NumElts))
3486 return false;
3487 }
Evan Cheng39623da2006-04-20 08:58:49 +00003488 }
Evan Cheng0038e592006-03-28 00:39:58 +00003489 }
David Greenea20244d2011-03-02 17:23:43 +00003490
Evan Cheng0038e592006-03-28 00:39:58 +00003491 return true;
3492}
3493
Craig Topper6347e862011-11-21 06:57:39 +00003494bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003495 return ::isUNPCKLMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003496}
3497
Evan Cheng4fcb9222006-03-28 02:43:26 +00003498/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3499/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003500static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003501 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003502 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003503
3504 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3505 "Unsupported vector type for unpckh");
3506
Craig Topper6347e862011-11-21 06:57:39 +00003507 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003508 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003509 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003510
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003511 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3512 // independently on 128-bit lanes.
3513 unsigned NumLanes = VT.getSizeInBits()/128;
3514 unsigned NumLaneElts = NumElts/NumLanes;
3515
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003516 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003517 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3518 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003519 int BitI = Mask[i];
3520 int BitI1 = Mask[i+1];
3521 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003522 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003523 if (V2IsSplat) {
3524 if (isUndefOrEqual(BitI1, NumElts))
3525 return false;
3526 } else {
3527 if (!isUndefOrEqual(BitI1, j+NumElts))
3528 return false;
3529 }
Evan Cheng39623da2006-04-20 08:58:49 +00003530 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003531 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003532 return true;
3533}
3534
Craig Topper6347e862011-11-21 06:57:39 +00003535bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003536 return ::isUNPCKHMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003537}
3538
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003539/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3540/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3541/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003542static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003543 bool HasAVX2) {
3544 unsigned NumElts = VT.getVectorNumElements();
3545
3546 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3547 "Unsupported vector type for unpckh");
3548
3549 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3550 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003551 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003552
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003553 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3554 // FIXME: Need a better way to get rid of this, there's no latency difference
3555 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3556 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003557 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003558 return false;
3559
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003560 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3561 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003562 unsigned NumLanes = VT.getSizeInBits()/128;
3563 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003564
Craig Topper94438ba2011-12-16 08:06:31 +00003565 for (unsigned l = 0; l != NumLanes; ++l) {
3566 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3567 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003568 i += 2, ++j) {
3569 int BitI = Mask[i];
3570 int BitI1 = Mask[i+1];
3571
3572 if (!isUndefOrEqual(BitI, j))
3573 return false;
3574 if (!isUndefOrEqual(BitI1, j))
3575 return false;
3576 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003577 }
David Greenea20244d2011-03-02 17:23:43 +00003578
Rafael Espindola15684b22009-04-24 12:40:33 +00003579 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003580}
3581
Craig Topper94438ba2011-12-16 08:06:31 +00003582bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003583 return ::isUNPCKL_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003584}
3585
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003586/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3587/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3588/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003589static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003590 unsigned NumElts = VT.getVectorNumElements();
3591
3592 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3593 "Unsupported vector type for unpckh");
3594
3595 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3596 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003597 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003598
Craig Topper94438ba2011-12-16 08:06:31 +00003599 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3600 // independently on 128-bit lanes.
3601 unsigned NumLanes = VT.getSizeInBits()/128;
3602 unsigned NumLaneElts = NumElts/NumLanes;
3603
3604 for (unsigned l = 0; l != NumLanes; ++l) {
3605 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3606 i != (l+1)*NumLaneElts; i += 2, ++j) {
3607 int BitI = Mask[i];
3608 int BitI1 = Mask[i+1];
3609 if (!isUndefOrEqual(BitI, j))
3610 return false;
3611 if (!isUndefOrEqual(BitI1, j))
3612 return false;
3613 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003614 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003615 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003616}
3617
Craig Topper94438ba2011-12-16 08:06:31 +00003618bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003619 return ::isUNPCKH_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003620}
3621
Evan Cheng017dcc62006-04-21 01:05:10 +00003622/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3623/// specifies a shuffle of elements that is suitable for input to MOVSS,
3624/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003625static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003626 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003627 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003628 if (VT.getSizeInBits() == 256)
3629 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003630
Craig Topperc612d792012-01-02 09:17:37 +00003631 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003632
Nate Begeman9008ca62009-04-27 18:41:29 +00003633 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003634 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003635
Craig Topperc612d792012-01-02 09:17:37 +00003636 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003637 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003638 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003639
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003640 return true;
3641}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003642
Nate Begeman9008ca62009-04-27 18:41:29 +00003643bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003644 return ::isMOVLMask(N->getMask(), N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003645}
3646
Craig Topper70b883b2011-11-28 10:14:51 +00003647/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003648/// as permutations between 128-bit chunks or halves. As an example: this
3649/// shuffle bellow:
3650/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3651/// The first half comes from the second half of V1 and the second half from the
3652/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003653static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003654 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003655 return false;
3656
3657 // The shuffle result is divided into half A and half B. In total the two
3658 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3659 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003660 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003661 bool MatchA = false, MatchB = false;
3662
3663 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003664 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003665 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3666 MatchA = true;
3667 break;
3668 }
3669 }
3670
3671 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003672 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003673 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3674 MatchB = true;
3675 break;
3676 }
3677 }
3678
3679 return MatchA && MatchB;
3680}
3681
Craig Topper70b883b2011-11-28 10:14:51 +00003682/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3683/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003684static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003685 EVT VT = SVOp->getValueType(0);
3686
Craig Topperc612d792012-01-02 09:17:37 +00003687 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003688
Craig Topperc612d792012-01-02 09:17:37 +00003689 unsigned FstHalf = 0, SndHalf = 0;
3690 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003691 if (SVOp->getMaskElt(i) > 0) {
3692 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3693 break;
3694 }
3695 }
Craig Topperc612d792012-01-02 09:17:37 +00003696 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003697 if (SVOp->getMaskElt(i) > 0) {
3698 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3699 break;
3700 }
3701 }
3702
3703 return (FstHalf | (SndHalf << 4));
3704}
3705
Craig Topper70b883b2011-11-28 10:14:51 +00003706/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003707/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3708/// Note that VPERMIL mask matching is different depending whether theunderlying
3709/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3710/// to the same elements of the low, but to the higher half of the source.
3711/// In VPERMILPD the two lanes could be shuffled independently of each other
3712/// with the same restriction that lanes can't be crossed.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003713static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003714 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003715 return false;
3716
Craig Topperc612d792012-01-02 09:17:37 +00003717 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003718 // Only match 256-bit with 32/64-bit types
3719 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003720 return false;
3721
Craig Topperc612d792012-01-02 09:17:37 +00003722 unsigned NumLanes = VT.getSizeInBits()/128;
3723 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003724 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003725 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003726 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003727 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003728 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003729 continue;
3730 // VPERMILPS handling
3731 if (Mask[i] < 0)
3732 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003733 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003734 return false;
3735 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003736 }
3737
3738 return true;
3739}
3740
Craig Topper70b883b2011-11-28 10:14:51 +00003741/// getShuffleVPERMILPImmediate - Return the appropriate immediate to shuffle
3742/// the specified VECTOR_MASK mask with VPERMILPS/D* instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003743static unsigned getShuffleVPERMILPImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003744 EVT VT = SVOp->getValueType(0);
3745
Craig Topperc612d792012-01-02 09:17:37 +00003746 unsigned NumElts = VT.getVectorNumElements();
3747 unsigned NumLanes = VT.getSizeInBits()/128;
3748 unsigned LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003749
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003750 // Although the mask is equal for both lanes do it twice to get the cases
3751 // where a mask will match because the same mask element is undef on the
3752 // first half but valid on the second. This would get pathological cases
3753 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Craig Topper70b883b2011-11-28 10:14:51 +00003754 unsigned Shift = (LaneSize == 4) ? 2 : 1;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003755 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003756 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topper70b883b2011-11-28 10:14:51 +00003757 int MaskElt = SVOp->getMaskElt(i);
3758 if (MaskElt < 0)
3759 continue;
3760 MaskElt %= LaneSize;
3761 unsigned Shamt = i;
3762 // VPERMILPSY, the mask of the first half must be equal to the second one
3763 if (NumElts == 8) Shamt %= LaneSize;
3764 Mask |= MaskElt << (Shamt*Shift);
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003765 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003766
3767 return Mask;
3768}
3769
Evan Cheng017dcc62006-04-21 01:05:10 +00003770/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3771/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003772/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003773static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003774 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003775 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003776 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003777 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003778
Nate Begeman9008ca62009-04-27 18:41:29 +00003779 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003780 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003781
Craig Topperc612d792012-01-02 09:17:37 +00003782 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003783 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3784 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3785 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003786 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003787
Evan Cheng39623da2006-04-20 08:58:49 +00003788 return true;
3789}
3790
Nate Begeman9008ca62009-04-27 18:41:29 +00003791static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003792 bool V2IsUndef = false) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003793 return isCommutedMOVLMask(N->getMask(), N->getValueType(0),
3794 V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003795}
3796
Evan Chengd9539472006-04-14 21:59:03 +00003797/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3798/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003799/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3800bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3801 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003802 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003803 return false;
3804
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003805 // The second vector must be undef
3806 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3807 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003808
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003809 EVT VT = N->getValueType(0);
3810 unsigned NumElems = VT.getVectorNumElements();
3811
3812 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3813 (VT.getSizeInBits() == 256 && NumElems != 8))
3814 return false;
3815
3816 // "i+1" is the value the indexed mask element must have
3817 for (unsigned i = 0; i < NumElems; i += 2)
3818 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3819 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003820 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003821
3822 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003823}
3824
3825/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3826/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003827/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3828bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3829 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003830 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003831 return false;
3832
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003833 // The second vector must be undef
3834 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3835 return false;
3836
3837 EVT VT = N->getValueType(0);
3838 unsigned NumElems = VT.getVectorNumElements();
3839
3840 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3841 (VT.getSizeInBits() == 256 && NumElems != 8))
3842 return false;
3843
3844 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003845 for (unsigned i = 0; i != NumElems; i += 2)
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003846 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3847 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003848 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003849
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003850 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003851}
3852
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003853/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3854/// specifies a shuffle of elements that is suitable for input to 256-bit
3855/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003856static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003857 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003858
Craig Topperbeabc6c2011-12-05 06:56:46 +00003859 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003860 return false;
3861
Craig Topperc612d792012-01-02 09:17:37 +00003862 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003863 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003864 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003865 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003866 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003867 return false;
3868 return true;
3869}
3870
Evan Cheng0b457f02008-09-25 20:50:48 +00003871/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003872/// specifies a shuffle of elements that is suitable for input to 128-bit
3873/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003874bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003875 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003876
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003877 if (VT.getSizeInBits() != 128)
3878 return false;
3879
Craig Topperc612d792012-01-02 09:17:37 +00003880 unsigned e = VT.getVectorNumElements() / 2;
3881 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003882 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003883 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003884 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003885 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003886 return false;
3887 return true;
3888}
3889
David Greenec38a03e2011-02-03 15:50:00 +00003890/// isVEXTRACTF128Index - Return true if the specified
3891/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3892/// suitable for input to VEXTRACTF128.
3893bool X86::isVEXTRACTF128Index(SDNode *N) {
3894 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3895 return false;
3896
3897 // The index should be aligned on a 128-bit boundary.
3898 uint64_t Index =
3899 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3900
3901 unsigned VL = N->getValueType(0).getVectorNumElements();
3902 unsigned VBits = N->getValueType(0).getSizeInBits();
3903 unsigned ElSize = VBits / VL;
3904 bool Result = (Index * ElSize) % 128 == 0;
3905
3906 return Result;
3907}
3908
David Greeneccacdc12011-02-04 16:08:29 +00003909/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3910/// operand specifies a subvector insert that is suitable for input to
3911/// VINSERTF128.
3912bool X86::isVINSERTF128Index(SDNode *N) {
3913 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3914 return false;
3915
3916 // The index should be aligned on a 128-bit boundary.
3917 uint64_t Index =
3918 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3919
3920 unsigned VL = N->getValueType(0).getVectorNumElements();
3921 unsigned VBits = N->getValueType(0).getSizeInBits();
3922 unsigned ElSize = VBits / VL;
3923 bool Result = (Index * ElSize) % 128 == 0;
3924
3925 return Result;
3926}
3927
Evan Cheng63d33002006-03-22 08:01:21 +00003928/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003929/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003930/// Handles 128-bit and 256-bit.
3931unsigned X86::getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
3932 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003933
Craig Topper1a7700a2012-01-19 08:19:12 +00003934 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3935 "Unsupported vector type for PSHUF/SHUFP");
3936
3937 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3938 // independently on 128-bit lanes.
3939 unsigned NumElts = VT.getVectorNumElements();
3940 unsigned NumLanes = VT.getSizeInBits()/128;
3941 unsigned NumLaneElts = NumElts/NumLanes;
3942
3943 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3944 "Only supports 2 or 4 elements per lane");
3945
3946 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003947 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003948 for (unsigned i = 0; i != NumElts; ++i) {
3949 int Elt = N->getMaskElt(i);
3950 if (Elt < 0) continue;
3951 Elt %= NumLaneElts;
3952 unsigned ShAmt = i << Shift;
3953 if (ShAmt >= 8) ShAmt -= 8;
3954 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003955 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003956
Evan Cheng63d33002006-03-22 08:01:21 +00003957 return Mask;
3958}
3959
Evan Cheng506d3df2006-03-29 23:07:14 +00003960/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003961/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003962unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003963 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003964 unsigned Mask = 0;
3965 // 8 nodes, but we only care about the last 4.
3966 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003967 int Val = SVOp->getMaskElt(i);
3968 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003969 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003970 if (i != 4)
3971 Mask <<= 2;
3972 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003973 return Mask;
3974}
3975
3976/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003977/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003978unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003979 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003980 unsigned Mask = 0;
3981 // 8 nodes, but we only care about the first 4.
3982 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003983 int Val = SVOp->getMaskElt(i);
3984 if (Val >= 0)
3985 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003986 if (i != 0)
3987 Mask <<= 2;
3988 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003989 return Mask;
3990}
3991
Nate Begemana09008b2009-10-19 02:17:23 +00003992/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3993/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003994static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3995 EVT VT = SVOp->getValueType(0);
3996 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003997
Craig Topper0e2037b2012-01-20 05:53:00 +00003998 unsigned NumElts = VT.getVectorNumElements();
3999 unsigned NumLanes = VT.getSizeInBits()/128;
4000 unsigned NumLaneElts = NumElts/NumLanes;
4001
4002 int Val = 0;
4003 unsigned i;
4004 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004005 Val = SVOp->getMaskElt(i);
4006 if (Val >= 0)
4007 break;
4008 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004009 if (Val >= (int)NumElts)
4010 Val -= NumElts - NumLaneElts;
4011
Eli Friedman63f8dde2011-07-25 21:36:45 +00004012 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004013 return (Val - i) * EltSize;
4014}
4015
David Greenec38a03e2011-02-03 15:50:00 +00004016/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4017/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4018/// instructions.
4019unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4020 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4021 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4022
4023 uint64_t Index =
4024 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4025
4026 EVT VecVT = N->getOperand(0).getValueType();
4027 EVT ElVT = VecVT.getVectorElementType();
4028
4029 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004030 return Index / NumElemsPerChunk;
4031}
4032
David Greeneccacdc12011-02-04 16:08:29 +00004033/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4034/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4035/// instructions.
4036unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4037 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4038 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4039
4040 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004041 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004042
4043 EVT VecVT = N->getValueType(0);
4044 EVT ElVT = VecVT.getVectorElementType();
4045
4046 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004047 return Index / NumElemsPerChunk;
4048}
4049
Evan Cheng37b73872009-07-30 08:33:02 +00004050/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4051/// constant +0.0.
4052bool X86::isZeroNode(SDValue Elt) {
4053 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004054 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004055 (isa<ConstantFPSDNode>(Elt) &&
4056 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4057}
4058
Nate Begeman9008ca62009-04-27 18:41:29 +00004059/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4060/// their permute mask.
4061static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4062 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004063 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004064 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004065 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004066
Nate Begeman5a5ca152009-04-29 05:20:52 +00004067 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004068 int idx = SVOp->getMaskElt(i);
4069 if (idx < 0)
4070 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004071 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004072 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004073 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004074 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004075 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004076 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4077 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004078}
4079
Evan Cheng533a0aa2006-04-19 20:35:22 +00004080/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4081/// match movhlps. The lower half elements should come from upper half of
4082/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004083/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004084static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004085 EVT VT = Op->getValueType(0);
4086 if (VT.getSizeInBits() != 128)
4087 return false;
4088 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004089 return false;
4090 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004091 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004092 return false;
4093 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004094 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004095 return false;
4096 return true;
4097}
4098
Evan Cheng5ced1d82006-04-06 23:23:56 +00004099/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004100/// is promoted to a vector. It also returns the LoadSDNode by reference if
4101/// required.
4102static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004103 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4104 return false;
4105 N = N->getOperand(0).getNode();
4106 if (!ISD::isNON_EXTLoad(N))
4107 return false;
4108 if (LD)
4109 *LD = cast<LoadSDNode>(N);
4110 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004111}
4112
Dan Gohman65fd6562011-11-03 21:49:52 +00004113// Test whether the given value is a vector value which will be legalized
4114// into a load.
4115static bool WillBeConstantPoolLoad(SDNode *N) {
4116 if (N->getOpcode() != ISD::BUILD_VECTOR)
4117 return false;
4118
4119 // Check for any non-constant elements.
4120 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4121 switch (N->getOperand(i).getNode()->getOpcode()) {
4122 case ISD::UNDEF:
4123 case ISD::ConstantFP:
4124 case ISD::Constant:
4125 break;
4126 default:
4127 return false;
4128 }
4129
4130 // Vectors of all-zeros and all-ones are materialized with special
4131 // instructions rather than being loaded.
4132 return !ISD::isBuildVectorAllZeros(N) &&
4133 !ISD::isBuildVectorAllOnes(N);
4134}
4135
Evan Cheng533a0aa2006-04-19 20:35:22 +00004136/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4137/// match movlp{s|d}. The lower half elements should come from lower half of
4138/// V1 (and in order), and the upper half elements should come from the upper
4139/// half of V2 (and in order). And since V1 will become the source of the
4140/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004141static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4142 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004143 EVT VT = Op->getValueType(0);
4144 if (VT.getSizeInBits() != 128)
4145 return false;
4146
Evan Cheng466685d2006-10-09 20:57:25 +00004147 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004148 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004149 // Is V2 is a vector load, don't do this transformation. We will try to use
4150 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004151 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004152 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004153
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004154 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004155
Evan Cheng533a0aa2006-04-19 20:35:22 +00004156 if (NumElems != 2 && NumElems != 4)
4157 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004158 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004159 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004160 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004161 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004162 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004163 return false;
4164 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004165}
4166
Evan Cheng39623da2006-04-20 08:58:49 +00004167/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4168/// all the same.
4169static bool isSplatVector(SDNode *N) {
4170 if (N->getOpcode() != ISD::BUILD_VECTOR)
4171 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004172
Dan Gohman475871a2008-07-27 21:46:04 +00004173 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004174 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4175 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004176 return false;
4177 return true;
4178}
4179
Evan Cheng213d2cf2007-05-17 18:45:50 +00004180/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004181/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004182/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004183static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004184 SDValue V1 = N->getOperand(0);
4185 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004186 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4187 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004188 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004189 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004190 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004191 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4192 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004193 if (Opc != ISD::BUILD_VECTOR ||
4194 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004195 return false;
4196 } else if (Idx >= 0) {
4197 unsigned Opc = V1.getOpcode();
4198 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4199 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004200 if (Opc != ISD::BUILD_VECTOR ||
4201 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004202 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004203 }
4204 }
4205 return true;
4206}
4207
4208/// getZeroVector - Returns a vector of specified type with all zero elements.
4209///
Craig Topper12216172012-01-13 08:12:35 +00004210static SDValue getZeroVector(EVT VT, bool HasSSE2, bool HasAVX2,
4211 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004212 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004213
Dale Johannesen0488fb62010-09-30 23:57:10 +00004214 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004215 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004216 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004217 if (VT.getSizeInBits() == 128) { // SSE
Craig Topper1accb7e2012-01-10 06:54:16 +00004218 if (HasSSE2) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004219 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4220 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4221 } else { // SSE1
4222 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4223 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4224 }
4225 } else if (VT.getSizeInBits() == 256) { // AVX
Craig Topper12216172012-01-13 08:12:35 +00004226 if (HasAVX2) { // AVX2
4227 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4228 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4229 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4230 } else {
4231 // 256-bit logic and arithmetic instructions in AVX are all
4232 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4233 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4234 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4235 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4236 }
Evan Chengf0df0312008-05-15 08:39:06 +00004237 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004238 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004239}
4240
Chris Lattner8a594482007-11-25 00:24:49 +00004241/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004242/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4243/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4244/// Then bitcast to their original type, ensuring they get CSE'd.
4245static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4246 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004247 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004248 assert((VT.is128BitVector() || VT.is256BitVector())
4249 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004250
Owen Anderson825b72b2009-08-11 20:47:22 +00004251 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004252 SDValue Vec;
4253 if (VT.getSizeInBits() == 256) {
4254 if (HasAVX2) { // AVX2
4255 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4256 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4257 } else { // AVX
4258 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4259 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4260 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4261 Vec = Insert128BitVector(InsV, Vec,
4262 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4263 }
4264 } else {
4265 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004266 }
4267
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004268 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004269}
4270
Evan Cheng39623da2006-04-20 08:58:49 +00004271/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4272/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004273static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004274 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004275 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004276
Evan Cheng39623da2006-04-20 08:58:49 +00004277 bool Changed = false;
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004278 SmallVector<int, 8> MaskVec(SVOp->getMask().begin(), SVOp->getMask().end());
Eric Christopherfd179292009-08-27 18:07:15 +00004279
Nate Begeman5a5ca152009-04-29 05:20:52 +00004280 for (unsigned i = 0; i != NumElems; ++i) {
4281 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004282 MaskVec[i] = NumElems;
4283 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004284 }
Evan Cheng39623da2006-04-20 08:58:49 +00004285 }
Evan Cheng39623da2006-04-20 08:58:49 +00004286 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004287 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4288 SVOp->getOperand(1), &MaskVec[0]);
4289 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004290}
4291
Evan Cheng017dcc62006-04-21 01:05:10 +00004292/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4293/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004294static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004295 SDValue V2) {
4296 unsigned NumElems = VT.getVectorNumElements();
4297 SmallVector<int, 8> Mask;
4298 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004299 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004300 Mask.push_back(i);
4301 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004302}
4303
Nate Begeman9008ca62009-04-27 18:41:29 +00004304/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004305static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004306 SDValue V2) {
4307 unsigned NumElems = VT.getVectorNumElements();
4308 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004309 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004310 Mask.push_back(i);
4311 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004312 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004313 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004314}
4315
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004316/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004317static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004318 SDValue V2) {
4319 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004320 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004321 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004322 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 Mask.push_back(i + Half);
4324 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004325 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004326 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004327}
4328
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004329// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004330// a generic shuffle instruction because the target has no such instructions.
4331// Generate shuffles which repeat i16 and i8 several times until they can be
4332// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004333static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004334 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004335 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004336 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004337
Nate Begeman9008ca62009-04-27 18:41:29 +00004338 while (NumElems > 4) {
4339 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004340 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004342 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 EltNo -= NumElems/2;
4344 }
4345 NumElems >>= 1;
4346 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004347 return V;
4348}
Eric Christopherfd179292009-08-27 18:07:15 +00004349
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004350/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4351static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4352 EVT VT = V.getValueType();
4353 DebugLoc dl = V.getDebugLoc();
4354 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4355 && "Vector size not supported");
4356
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004357 if (VT.getSizeInBits() == 128) {
4358 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004359 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004360 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4361 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004362 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004363 // To use VPERMILPS to splat scalars, the second half of indicies must
4364 // refer to the higher part, which is a duplication of the lower one,
4365 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004366 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4367 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004368
4369 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4370 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4371 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004372 }
4373
4374 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4375}
4376
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004377/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004378static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4379 EVT SrcVT = SV->getValueType(0);
4380 SDValue V1 = SV->getOperand(0);
4381 DebugLoc dl = SV->getDebugLoc();
4382
4383 int EltNo = SV->getSplatIndex();
4384 int NumElems = SrcVT.getVectorNumElements();
4385 unsigned Size = SrcVT.getSizeInBits();
4386
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004387 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4388 "Unknown how to promote splat for type");
4389
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004390 // Extract the 128-bit part containing the splat element and update
4391 // the splat element index when it refers to the higher register.
4392 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004393 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004394 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4395 if (Idx > 0)
4396 EltNo -= NumElems/2;
4397 }
4398
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004399 // All i16 and i8 vector types can't be used directly by a generic shuffle
4400 // instruction because the target has no such instruction. Generate shuffles
4401 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004402 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004403 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004404 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004405 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004406
4407 // Recreate the 256-bit vector and place the same 128-bit vector
4408 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004409 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004410 if (Size == 256) {
4411 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4412 DAG.getConstant(0, MVT::i32), DAG, dl);
4413 V1 = Insert128BitVector(InsV, V1,
4414 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4415 }
4416
4417 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004418}
4419
Evan Chengba05f722006-04-21 23:03:30 +00004420/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004421/// vector of zero or undef vector. This produces a shuffle where the low
4422/// element of V2 is swizzled into the zero/undef vector, landing at element
4423/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004424static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004425 bool IsZero,
4426 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004427 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004428 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004429 SDValue V1 = IsZero
4430 ? getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(), DAG,
4431 V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004432 unsigned NumElems = VT.getVectorNumElements();
4433 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004434 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004435 // If this is the insertion idx, put the low elt of V2 here.
4436 MaskVec.push_back(i == Idx ? NumElems : i);
4437 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004438}
4439
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004440/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4441/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004442static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4443 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004444 if (Depth == 6)
4445 return SDValue(); // Limit search depth.
4446
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004447 SDValue V = SDValue(N, 0);
4448 EVT VT = V.getValueType();
4449 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004450
4451 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4452 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4453 Index = SV->getMaskElt(Index);
4454
4455 if (Index < 0)
4456 return DAG.getUNDEF(VT.getVectorElementType());
4457
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004458 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004459 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004460 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004461 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004462
4463 // Recurse into target specific vector shuffles to find scalars.
4464 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004465 int NumElems = VT.getVectorNumElements();
4466 SmallVector<unsigned, 16> ShuffleMask;
4467 SDValue ImmN;
4468
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004469 switch(Opcode) {
Craig Topperb3982da2011-12-31 23:50:21 +00004470 case X86ISD::SHUFP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004471 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004472 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4473 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004474 break;
Craig Topper34671b82011-12-06 08:21:25 +00004475 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004476 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004477 break;
Craig Topper34671b82011-12-06 08:21:25 +00004478 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004479 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004480 break;
4481 case X86ISD::MOVHLPS:
4482 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4483 break;
4484 case X86ISD::MOVLHPS:
4485 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4486 break;
4487 case X86ISD::PSHUFD:
4488 ImmN = N->getOperand(N->getNumOperands()-1);
4489 DecodePSHUFMask(NumElems,
4490 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4491 ShuffleMask);
4492 break;
4493 case X86ISD::PSHUFHW:
4494 ImmN = N->getOperand(N->getNumOperands()-1);
4495 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4496 ShuffleMask);
4497 break;
4498 case X86ISD::PSHUFLW:
4499 ImmN = N->getOperand(N->getNumOperands()-1);
4500 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4501 ShuffleMask);
4502 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004503 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004504 case X86ISD::MOVSD: {
4505 // The index 0 always comes from the first element of the second source,
4506 // this is why MOVSS and MOVSD are used in the first place. The other
4507 // elements come from the other positions of the first source vector.
4508 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004509 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4510 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004511 }
Craig Topper316cd2a2011-11-30 06:25:25 +00004512 case X86ISD::VPERMILP:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004513 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper316cd2a2011-11-30 06:25:25 +00004514 DecodeVPERMILPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004515 ShuffleMask);
4516 break;
Craig Topperec24e612011-11-30 07:47:51 +00004517 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004518 ImmN = N->getOperand(N->getNumOperands()-1);
4519 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4520 ShuffleMask);
4521 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004522 case X86ISD::MOVDDUP:
4523 case X86ISD::MOVLHPD:
4524 case X86ISD::MOVLPD:
4525 case X86ISD::MOVLPS:
4526 case X86ISD::MOVSHDUP:
4527 case X86ISD::MOVSLDUP:
4528 case X86ISD::PALIGN:
4529 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004530 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004531 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004532 return SDValue();
4533 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004534
4535 Index = ShuffleMask[Index];
4536 if (Index < 0)
4537 return DAG.getUNDEF(VT.getVectorElementType());
4538
4539 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4540 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4541 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004542 }
4543
4544 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004545 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004546 V = V.getOperand(0);
4547 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004548 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004549
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004550 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004551 return SDValue();
4552 }
4553
4554 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4555 return (Index == 0) ? V.getOperand(0)
4556 : DAG.getUNDEF(VT.getVectorElementType());
4557
4558 if (V.getOpcode() == ISD::BUILD_VECTOR)
4559 return V.getOperand(Index);
4560
4561 return SDValue();
4562}
4563
4564/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4565/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004566/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004567static
4568unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4569 bool ZerosFromLeft, SelectionDAG &DAG) {
4570 int i = 0;
4571
4572 while (i < NumElems) {
4573 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004574 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004575 if (!(Elt.getNode() &&
4576 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4577 break;
4578 ++i;
4579 }
4580
4581 return i;
4582}
4583
4584/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4585/// MaskE correspond consecutively to elements from one of the vector operands,
4586/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4587static
4588bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4589 int OpIdx, int NumElems, unsigned &OpNum) {
4590 bool SeenV1 = false;
4591 bool SeenV2 = false;
4592
4593 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4594 int Idx = SVOp->getMaskElt(i);
4595 // Ignore undef indicies
4596 if (Idx < 0)
4597 continue;
4598
4599 if (Idx < NumElems)
4600 SeenV1 = true;
4601 else
4602 SeenV2 = true;
4603
4604 // Only accept consecutive elements from the same vector
4605 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4606 return false;
4607 }
4608
4609 OpNum = SeenV1 ? 0 : 1;
4610 return true;
4611}
4612
4613/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4614/// logical left shift of a vector.
4615static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4616 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4617 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4618 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4619 false /* check zeros from right */, DAG);
4620 unsigned OpSrc;
4621
4622 if (!NumZeros)
4623 return false;
4624
4625 // Considering the elements in the mask that are not consecutive zeros,
4626 // check if they consecutively come from only one of the source vectors.
4627 //
4628 // V1 = {X, A, B, C} 0
4629 // \ \ \ /
4630 // vector_shuffle V1, V2 <1, 2, 3, X>
4631 //
4632 if (!isShuffleMaskConsecutive(SVOp,
4633 0, // Mask Start Index
4634 NumElems-NumZeros-1, // Mask End Index
4635 NumZeros, // Where to start looking in the src vector
4636 NumElems, // Number of elements in vector
4637 OpSrc)) // Which source operand ?
4638 return false;
4639
4640 isLeft = false;
4641 ShAmt = NumZeros;
4642 ShVal = SVOp->getOperand(OpSrc);
4643 return true;
4644}
4645
4646/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4647/// logical left shift of a vector.
4648static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4649 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4650 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4651 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4652 true /* check zeros from left */, DAG);
4653 unsigned OpSrc;
4654
4655 if (!NumZeros)
4656 return false;
4657
4658 // Considering the elements in the mask that are not consecutive zeros,
4659 // check if they consecutively come from only one of the source vectors.
4660 //
4661 // 0 { A, B, X, X } = V2
4662 // / \ / /
4663 // vector_shuffle V1, V2 <X, X, 4, 5>
4664 //
4665 if (!isShuffleMaskConsecutive(SVOp,
4666 NumZeros, // Mask Start Index
4667 NumElems-1, // Mask End Index
4668 0, // Where to start looking in the src vector
4669 NumElems, // Number of elements in vector
4670 OpSrc)) // Which source operand ?
4671 return false;
4672
4673 isLeft = true;
4674 ShAmt = NumZeros;
4675 ShVal = SVOp->getOperand(OpSrc);
4676 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004677}
4678
4679/// isVectorShift - Returns true if the shuffle can be implemented as a
4680/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004681static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004682 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004683 // Although the logic below support any bitwidth size, there are no
4684 // shift instructions which handle more than 128-bit vectors.
4685 if (SVOp->getValueType(0).getSizeInBits() > 128)
4686 return false;
4687
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004688 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4689 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4690 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004691
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004692 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004693}
4694
Evan Chengc78d3b42006-04-24 18:01:45 +00004695/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4696///
Dan Gohman475871a2008-07-27 21:46:04 +00004697static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004698 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004699 SelectionDAG &DAG,
4700 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004701 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004702 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004703
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004704 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004705 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004706 bool First = true;
4707 for (unsigned i = 0; i < 16; ++i) {
4708 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4709 if (ThisIsNonZero && First) {
4710 if (NumZero)
Craig Topper12216172012-01-13 08:12:35 +00004711 V = getZeroVector(MVT::v8i16, /*HasSSE2*/ true, /*HasAVX2*/ false,
4712 DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004713 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004714 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004715 First = false;
4716 }
4717
4718 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004719 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004720 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4721 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004722 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004723 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004724 }
4725 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004726 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4727 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4728 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004729 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004730 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004731 } else
4732 ThisElt = LastElt;
4733
Gabor Greifba36cb52008-08-28 21:40:38 +00004734 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004735 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004736 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004737 }
4738 }
4739
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004740 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004741}
4742
Bill Wendlinga348c562007-03-22 18:42:45 +00004743/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004744///
Dan Gohman475871a2008-07-27 21:46:04 +00004745static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004746 unsigned NumNonZero, unsigned NumZero,
4747 SelectionDAG &DAG,
4748 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004749 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004750 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004751
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004752 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004753 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004754 bool First = true;
4755 for (unsigned i = 0; i < 8; ++i) {
4756 bool isNonZero = (NonZeros & (1 << i)) != 0;
4757 if (isNonZero) {
4758 if (First) {
4759 if (NumZero)
Craig Topper12216172012-01-13 08:12:35 +00004760 V = getZeroVector(MVT::v8i16, /*HasSSE2*/ true, /*HasAVX2*/ false,
4761 DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004762 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004763 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004764 First = false;
4765 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004766 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004767 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004768 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004769 }
4770 }
4771
4772 return V;
4773}
4774
Evan Chengf26ffe92008-05-29 08:22:04 +00004775/// getVShift - Return a vector logical shift node.
4776///
Owen Andersone50ed302009-08-10 22:56:29 +00004777static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004778 unsigned NumBits, SelectionDAG &DAG,
4779 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004780 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004781 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004782 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004783 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4784 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004785 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004786 DAG.getConstant(NumBits,
4787 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004788}
4789
Dan Gohman475871a2008-07-27 21:46:04 +00004790SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004791X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004792 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004793
Evan Chengc3630942009-12-09 21:00:30 +00004794 // Check if the scalar load can be widened into a vector load. And if
4795 // the address is "base + cst" see if the cst can be "absorbed" into
4796 // the shuffle mask.
4797 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4798 SDValue Ptr = LD->getBasePtr();
4799 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4800 return SDValue();
4801 EVT PVT = LD->getValueType(0);
4802 if (PVT != MVT::i32 && PVT != MVT::f32)
4803 return SDValue();
4804
4805 int FI = -1;
4806 int64_t Offset = 0;
4807 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4808 FI = FINode->getIndex();
4809 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004810 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004811 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4812 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4813 Offset = Ptr.getConstantOperandVal(1);
4814 Ptr = Ptr.getOperand(0);
4815 } else {
4816 return SDValue();
4817 }
4818
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004819 // FIXME: 256-bit vector instructions don't require a strict alignment,
4820 // improve this code to support it better.
4821 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004822 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004823 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004824 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004825 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004826 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004827 // Can't change the alignment. FIXME: It's possible to compute
4828 // the exact stack offset and reference FI + adjust offset instead.
4829 // If someone *really* cares about this. That's the way to implement it.
4830 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004831 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004832 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004833 }
4834 }
4835
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004836 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004837 // Ptr + (Offset & ~15).
4838 if (Offset < 0)
4839 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004840 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004841 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004842 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004843 if (StartOffset)
4844 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4845 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4846
4847 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004848 int NumElems = VT.getVectorNumElements();
4849
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004850 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4851 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004852 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004853 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004854
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004855 SmallVector<int, 8> Mask;
4856 for (int i = 0; i < NumElems; ++i)
4857 Mask.push_back(EltNo);
4858
Craig Toppercc3000632012-01-30 07:50:31 +00004859 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004860 }
4861
4862 return SDValue();
4863}
4864
Michael J. Spencerec38de22010-10-10 22:04:20 +00004865/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4866/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004867/// load which has the same value as a build_vector whose operands are 'elts'.
4868///
4869/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004870///
Nate Begeman1449f292010-03-24 22:19:06 +00004871/// FIXME: we'd also like to handle the case where the last elements are zero
4872/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4873/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004874static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004875 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004876 EVT EltVT = VT.getVectorElementType();
4877 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004878
Nate Begemanfdea31a2010-03-24 20:49:50 +00004879 LoadSDNode *LDBase = NULL;
4880 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004881
Nate Begeman1449f292010-03-24 22:19:06 +00004882 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004883 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004884 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004885 for (unsigned i = 0; i < NumElems; ++i) {
4886 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004887
Nate Begemanfdea31a2010-03-24 20:49:50 +00004888 if (!Elt.getNode() ||
4889 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4890 return SDValue();
4891 if (!LDBase) {
4892 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4893 return SDValue();
4894 LDBase = cast<LoadSDNode>(Elt.getNode());
4895 LastLoadedElt = i;
4896 continue;
4897 }
4898 if (Elt.getOpcode() == ISD::UNDEF)
4899 continue;
4900
4901 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4902 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4903 return SDValue();
4904 LastLoadedElt = i;
4905 }
Nate Begeman1449f292010-03-24 22:19:06 +00004906
4907 // If we have found an entire vector of loads and undefs, then return a large
4908 // load of the entire vector width starting at the base pointer. If we found
4909 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004910 if (LastLoadedElt == NumElems - 1) {
4911 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004912 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004913 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004914 LDBase->isVolatile(), LDBase->isNonTemporal(),
4915 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004916 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004917 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004918 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004919 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004920 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4921 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004922 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4923 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004924 SDValue ResNode =
4925 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4926 LDBase->getPointerInfo(),
4927 LDBase->getAlignment(),
4928 false/*isVolatile*/, true/*ReadMem*/,
4929 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004930 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004931 }
4932 return SDValue();
4933}
4934
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004935/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4936/// a vbroadcast node. We support two patterns:
4937/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4938/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4939/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004940/// The scalar load node is returned when a pattern is found,
4941/// or SDValue() otherwise.
Craig Toppera9376332012-01-10 08:23:59 +00004942static SDValue isVectorBroadcast(SDValue &Op, const X86Subtarget *Subtarget) {
4943 if (!Subtarget->hasAVX())
4944 return SDValue();
4945
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004946 EVT VT = Op.getValueType();
4947 SDValue V = Op;
4948
4949 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4950 V = V.getOperand(0);
4951
4952 //A suspected load to be broadcasted.
4953 SDValue Ld;
4954
4955 switch (V.getOpcode()) {
4956 default:
4957 // Unknown pattern found.
4958 return SDValue();
4959
4960 case ISD::BUILD_VECTOR: {
4961 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004962 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004963 return SDValue();
4964
4965 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004966
4967 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004968 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004969 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004970 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004971 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004972 }
4973
4974 case ISD::VECTOR_SHUFFLE: {
4975 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4976
4977 // Shuffles must have a splat mask where the first element is
4978 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004979 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004980 return SDValue();
4981
4982 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004983 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004984 return SDValue();
4985
4986 Ld = Sc.getOperand(0);
4987
4988 // The scalar_to_vector node and the suspected
4989 // load node must have exactly one user.
4990 if (!Sc.hasOneUse() || !Ld.hasOneUse())
4991 return SDValue();
4992 break;
4993 }
4994 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004995
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004996 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004997 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004998 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004999
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005000 bool Is256 = VT.getSizeInBits() == 256;
5001 bool Is128 = VT.getSizeInBits() == 128;
5002 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5003
5004 // VBroadcast to YMM
5005 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5006 return Ld;
5007
5008 // VBroadcast to XMM
5009 if (Is128 && (ScalarSize == 32))
5010 return Ld;
5011
Craig Toppera9376332012-01-10 08:23:59 +00005012 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
5013 // double since there is vbroadcastsd xmm
5014 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
5015 // VBroadcast to YMM
5016 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
5017 return Ld;
5018
5019 // VBroadcast to XMM
5020 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
5021 return Ld;
5022 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005023
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005024 // Unsupported broadcast.
5025 return SDValue();
5026}
5027
Evan Chengc3630942009-12-09 21:00:30 +00005028SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005029X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005030 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005031
David Greenef125a292011-02-08 19:04:41 +00005032 EVT VT = Op.getValueType();
5033 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005034 unsigned NumElems = Op.getNumOperands();
5035
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005036 // Vectors containing all zeros can be matched by pxor and xorps later
5037 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5038 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5039 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005040 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005041 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005042
Craig Topper07a27622012-01-22 03:07:48 +00005043 return getZeroVector(VT, Subtarget->hasSSE2(),
Craig Topper12216172012-01-13 08:12:35 +00005044 Subtarget->hasAVX2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005045 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005046
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005047 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005048 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5049 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005050 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005051 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005052 return Op;
5053
Craig Topper07a27622012-01-22 03:07:48 +00005054 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005055 }
5056
Craig Toppera9376332012-01-10 08:23:59 +00005057 SDValue LD = isVectorBroadcast(Op, Subtarget);
5058 if (LD.getNode())
5059 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005060
Owen Andersone50ed302009-08-10 22:56:29 +00005061 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005062
Evan Cheng0db9fe62006-04-25 20:13:52 +00005063 unsigned NumZero = 0;
5064 unsigned NumNonZero = 0;
5065 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005066 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005067 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005068 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005069 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005070 if (Elt.getOpcode() == ISD::UNDEF)
5071 continue;
5072 Values.insert(Elt);
5073 if (Elt.getOpcode() != ISD::Constant &&
5074 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005075 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005076 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005077 NumZero++;
5078 else {
5079 NonZeros |= (1 << i);
5080 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005081 }
5082 }
5083
Chris Lattner97a2a562010-08-26 05:24:29 +00005084 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5085 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005086 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005087
Chris Lattner67f453a2008-03-09 05:42:06 +00005088 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005089 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005090 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005091 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005092
Chris Lattner62098042008-03-09 01:05:04 +00005093 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5094 // the value are obviously zero, truncate the value to i32 and do the
5095 // insertion that way. Only do this if the value is non-constant or if the
5096 // value is a constant being inserted into element 0. It is cheaper to do
5097 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005098 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005099 (!IsAllConstants || Idx == 0)) {
5100 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005101 // Handle SSE only.
5102 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5103 EVT VecVT = MVT::v4i32;
5104 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005105
Chris Lattner62098042008-03-09 01:05:04 +00005106 // Truncate the value (which may itself be a constant) to i32, and
5107 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005108 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005109 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005110 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005111
Chris Lattner62098042008-03-09 01:05:04 +00005112 // Now we have our 32-bit value zero extended in the low element of
5113 // a vector. If Idx != 0, swizzle it into place.
5114 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005115 SmallVector<int, 4> Mask;
5116 Mask.push_back(Idx);
5117 for (unsigned i = 1; i != VecElts; ++i)
5118 Mask.push_back(i);
5119 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005120 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005121 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005122 }
Craig Topper07a27622012-01-22 03:07:48 +00005123 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005124 }
5125 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005126
Chris Lattner19f79692008-03-08 22:59:52 +00005127 // If we have a constant or non-constant insertion into the low element of
5128 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5129 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005130 // depending on what the source datatype is.
5131 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005132 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005133 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005134
5135 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005136 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005137 if (VT.getSizeInBits() == 256) {
Craig Topper12216172012-01-13 08:12:35 +00005138 SDValue ZeroVec = getZeroVector(VT, Subtarget->hasSSE2(),
5139 Subtarget->hasAVX2(), DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005140 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5141 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005142 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005143 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005144 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5145 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005146 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005147 }
5148
5149 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005150 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005151 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005152 if (VT.getSizeInBits() == 256) {
Craig Topper12216172012-01-13 08:12:35 +00005153 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget->hasSSE2(),
5154 Subtarget->hasAVX2(), DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005155 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5156 DAG, dl);
5157 } else {
5158 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005159 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005160 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005161 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005162 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005163 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005164
5165 // Is it a vector logical left shift?
5166 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005167 X86::isZeroNode(Op.getOperand(0)) &&
5168 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005169 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005170 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005171 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005172 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005173 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005174 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005175
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005176 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005177 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005178
Chris Lattner19f79692008-03-08 22:59:52 +00005179 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5180 // is a non-constant being inserted into an element other than the low one,
5181 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5182 // movd/movss) to move this into the low element, then shuffle it into
5183 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005184 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005185 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005186
Evan Cheng0db9fe62006-04-25 20:13:52 +00005187 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005188 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005189 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005190 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005191 MaskVec.push_back(i == Idx ? 0 : 1);
5192 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005193 }
5194 }
5195
Chris Lattner67f453a2008-03-09 05:42:06 +00005196 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005197 if (Values.size() == 1) {
5198 if (EVTBits == 32) {
5199 // Instead of a shuffle like this:
5200 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5201 // Check if it's possible to issue this instead.
5202 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5203 unsigned Idx = CountTrailingZeros_32(NonZeros);
5204 SDValue Item = Op.getOperand(Idx);
5205 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5206 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5207 }
Dan Gohman475871a2008-07-27 21:46:04 +00005208 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005209 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005210
Dan Gohmana3941172007-07-24 22:55:08 +00005211 // A vector full of immediates; various special cases are already
5212 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005213 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005214 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005215
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005216 // For AVX-length vectors, build the individual 128-bit pieces and use
5217 // shuffles to put them in place.
5218 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5219 SmallVector<SDValue, 32> V;
5220 for (unsigned i = 0; i < NumElems; ++i)
5221 V.push_back(Op.getOperand(i));
5222
5223 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5224
5225 // Build both the lower and upper subvector.
5226 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5227 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5228 NumElems/2);
5229
5230 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005231 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5232 DAG.getConstant(0, MVT::i32), DAG, dl);
5233 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005234 DAG, dl);
5235 }
5236
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005237 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005238 if (EVTBits == 64) {
5239 if (NumNonZero == 1) {
5240 // One half is zero or undef.
5241 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005242 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005243 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005244 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005245 }
Dan Gohman475871a2008-07-27 21:46:04 +00005246 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005247 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005248
5249 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005250 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005251 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005252 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005253 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005254 }
5255
Bill Wendling826f36f2007-03-28 00:57:11 +00005256 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005257 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005258 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005259 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005260 }
5261
5262 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005263 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005264 if (NumElems == 4 && NumZero > 0) {
5265 for (unsigned i = 0; i < 4; ++i) {
5266 bool isZero = !(NonZeros & (1 << i));
5267 if (isZero)
Craig Topper12216172012-01-13 08:12:35 +00005268 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
5269 DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005270 else
Dale Johannesenace16102009-02-03 19:33:06 +00005271 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005272 }
5273
5274 for (unsigned i = 0; i < 2; ++i) {
5275 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5276 default: break;
5277 case 0:
5278 V[i] = V[i*2]; // Must be a zero vector.
5279 break;
5280 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005281 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005282 break;
5283 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005284 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005285 break;
5286 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005287 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005288 break;
5289 }
5290 }
5291
Benjamin Kramer9c683542012-01-30 15:16:21 +00005292 bool Reverse1 = (NonZeros & 0x3) == 2;
5293 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5294 int MaskVec[] = {
5295 Reverse1 ? 1 : 0,
5296 Reverse1 ? 0 : 1,
5297 Reverse2 ? 1-NumElems : NumElems,
5298 Reverse2 ? NumElems : 1+NumElems
5299 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005300 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005301 }
5302
Nate Begemanfdea31a2010-03-24 20:49:50 +00005303 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5304 // Check for a build vector of consecutive loads.
5305 for (unsigned i = 0; i < NumElems; ++i)
5306 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005307
Nate Begemanfdea31a2010-03-24 20:49:50 +00005308 // Check for elements which are consecutive loads.
5309 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5310 if (LD.getNode())
5311 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005312
5313 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005314 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005315 SDValue Result;
5316 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5317 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5318 else
5319 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005320
Chris Lattner24faf612010-08-28 17:59:08 +00005321 for (unsigned i = 1; i < NumElems; ++i) {
5322 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5323 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005324 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005325 }
5326 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005327 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005328
Chris Lattner6e80e442010-08-28 17:15:43 +00005329 // Otherwise, expand into a number of unpckl*, start by extending each of
5330 // our (non-undef) elements to the full vector width with the element in the
5331 // bottom slot of the vector (which generates no code for SSE).
5332 for (unsigned i = 0; i < NumElems; ++i) {
5333 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5334 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5335 else
5336 V[i] = DAG.getUNDEF(VT);
5337 }
5338
5339 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005340 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5341 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5342 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005343 unsigned EltStride = NumElems >> 1;
5344 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005345 for (unsigned i = 0; i < EltStride; ++i) {
5346 // If V[i+EltStride] is undef and this is the first round of mixing,
5347 // then it is safe to just drop this shuffle: V[i] is already in the
5348 // right place, the one element (since it's the first round) being
5349 // inserted as undef can be dropped. This isn't safe for successive
5350 // rounds because they will permute elements within both vectors.
5351 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5352 EltStride == NumElems/2)
5353 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005354
Chris Lattner6e80e442010-08-28 17:15:43 +00005355 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005356 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005357 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005358 }
5359 return V[0];
5360 }
Dan Gohman475871a2008-07-27 21:46:04 +00005361 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005362}
5363
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005364// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5365// them in a MMX register. This is better than doing a stack convert.
5366static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005367 DebugLoc dl = Op.getDebugLoc();
5368 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005369
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005370 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5371 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5372 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005373 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005374 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5375 InVec = Op.getOperand(1);
5376 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5377 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005378 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005379 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5380 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5381 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005382 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005383 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5384 Mask[0] = 0; Mask[1] = 2;
5385 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5386 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005387 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005388}
5389
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005390// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5391// to create 256-bit vectors from two other 128-bit ones.
5392static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5393 DebugLoc dl = Op.getDebugLoc();
5394 EVT ResVT = Op.getValueType();
5395
5396 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5397
5398 SDValue V1 = Op.getOperand(0);
5399 SDValue V2 = Op.getOperand(1);
5400 unsigned NumElems = ResVT.getVectorNumElements();
5401
5402 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5403 DAG.getConstant(0, MVT::i32), DAG, dl);
5404 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5405 DAG, dl);
5406}
5407
5408SDValue
5409X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005410 EVT ResVT = Op.getValueType();
5411
5412 assert(Op.getNumOperands() == 2);
5413 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5414 "Unsupported CONCAT_VECTORS for value type");
5415
5416 // We support concatenate two MMX registers and place them in a MMX register.
5417 // This is better than doing a stack convert.
5418 if (ResVT.is128BitVector())
5419 return LowerMMXCONCAT_VECTORS(Op, DAG);
5420
5421 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5422 // from two other 128-bit ones.
5423 return LowerAVXCONCAT_VECTORS(Op, DAG);
5424}
5425
Nate Begemanb9a47b82009-02-23 08:49:38 +00005426// v8i16 shuffles - Prefer shuffles in the following order:
5427// 1. [all] pshuflw, pshufhw, optional move
5428// 2. [ssse3] 1 x pshufb
5429// 3. [ssse3] 2 x pshufb + 1 x por
5430// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005431SDValue
5432X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5433 SelectionDAG &DAG) const {
5434 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005435 SDValue V1 = SVOp->getOperand(0);
5436 SDValue V2 = SVOp->getOperand(1);
5437 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005438 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005439
Nate Begemanb9a47b82009-02-23 08:49:38 +00005440 // Determine if more than 1 of the words in each of the low and high quadwords
5441 // of the result come from the same quadword of one of the two inputs. Undef
5442 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005443 unsigned LoQuad[] = { 0, 0, 0, 0 };
5444 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005445 BitVector InputQuads(4);
5446 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005447 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005448 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005449 MaskVals.push_back(EltIdx);
5450 if (EltIdx < 0) {
5451 ++Quad[0];
5452 ++Quad[1];
5453 ++Quad[2];
5454 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005455 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005456 }
5457 ++Quad[EltIdx / 4];
5458 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005459 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005460
Nate Begemanb9a47b82009-02-23 08:49:38 +00005461 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005462 unsigned MaxQuad = 1;
5463 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005464 if (LoQuad[i] > MaxQuad) {
5465 BestLoQuad = i;
5466 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005467 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005468 }
5469
Nate Begemanb9a47b82009-02-23 08:49:38 +00005470 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005471 MaxQuad = 1;
5472 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005473 if (HiQuad[i] > MaxQuad) {
5474 BestHiQuad = i;
5475 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005476 }
5477 }
5478
Nate Begemanb9a47b82009-02-23 08:49:38 +00005479 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005480 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005481 // single pshufb instruction is necessary. If There are more than 2 input
5482 // quads, disable the next transformation since it does not help SSSE3.
5483 bool V1Used = InputQuads[0] || InputQuads[1];
5484 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005485 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005486 if (InputQuads.count() == 2 && V1Used && V2Used) {
5487 BestLoQuad = InputQuads.find_first();
5488 BestHiQuad = InputQuads.find_next(BestLoQuad);
5489 }
5490 if (InputQuads.count() > 2) {
5491 BestLoQuad = -1;
5492 BestHiQuad = -1;
5493 }
5494 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005495
Nate Begemanb9a47b82009-02-23 08:49:38 +00005496 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5497 // the shuffle mask. If a quad is scored as -1, that means that it contains
5498 // words from all 4 input quadwords.
5499 SDValue NewV;
5500 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005501 int MaskV[] = {
5502 BestLoQuad < 0 ? 0 : BestLoQuad,
5503 BestHiQuad < 0 ? 1 : BestHiQuad
5504 };
Eric Christopherfd179292009-08-27 18:07:15 +00005505 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005506 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5507 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5508 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005509
Nate Begemanb9a47b82009-02-23 08:49:38 +00005510 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5511 // source words for the shuffle, to aid later transformations.
5512 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005513 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005514 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005515 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005516 if (idx != (int)i)
5517 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005518 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005519 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005520 AllWordsInNewV = false;
5521 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005522 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005523
Nate Begemanb9a47b82009-02-23 08:49:38 +00005524 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5525 if (AllWordsInNewV) {
5526 for (int i = 0; i != 8; ++i) {
5527 int idx = MaskVals[i];
5528 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005529 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005530 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005531 if ((idx != i) && idx < 4)
5532 pshufhw = false;
5533 if ((idx != i) && idx > 3)
5534 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005535 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005536 V1 = NewV;
5537 V2Used = false;
5538 BestLoQuad = 0;
5539 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005540 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005541
Nate Begemanb9a47b82009-02-23 08:49:38 +00005542 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5543 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005544 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005545 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5546 unsigned TargetMask = 0;
5547 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005548 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005549 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5550 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5551 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005552 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005553 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005554 }
Eric Christopherfd179292009-08-27 18:07:15 +00005555
Nate Begemanb9a47b82009-02-23 08:49:38 +00005556 // If we have SSSE3, and all words of the result are from 1 input vector,
5557 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5558 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005559 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005560 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005561
Nate Begemanb9a47b82009-02-23 08:49:38 +00005562 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005563 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005564 // mask, and elements that come from V1 in the V2 mask, so that the two
5565 // results can be OR'd together.
5566 bool TwoInputs = V1Used && V2Used;
5567 for (unsigned i = 0; i != 8; ++i) {
5568 int EltIdx = MaskVals[i] * 2;
5569 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005570 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5571 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005572 continue;
5573 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005574 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5575 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005576 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005577 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005578 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005579 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005580 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005581 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005582 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005583
Nate Begemanb9a47b82009-02-23 08:49:38 +00005584 // Calculate the shuffle mask for the second input, shuffle it, and
5585 // OR it with the first shuffled input.
5586 pshufbMask.clear();
5587 for (unsigned i = 0; i != 8; ++i) {
5588 int EltIdx = MaskVals[i] * 2;
5589 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005590 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5591 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005592 continue;
5593 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005594 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5595 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005596 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005597 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005598 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005599 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005600 MVT::v16i8, &pshufbMask[0], 16));
5601 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005602 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005603 }
5604
5605 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5606 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005607 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005608 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005609 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005610 for (int i = 0; i != 4; ++i) {
5611 int idx = MaskVals[i];
5612 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005613 InOrder.set(i);
5614 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005615 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005616 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005617 }
5618 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005619 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005620 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005621
Craig Topperd0a31172012-01-10 06:37:29 +00005622 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005623 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5624 NewV.getOperand(0),
5625 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5626 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005627 }
Eric Christopherfd179292009-08-27 18:07:15 +00005628
Nate Begemanb9a47b82009-02-23 08:49:38 +00005629 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5630 // and update MaskVals with the new element order.
5631 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005632 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005633 for (unsigned i = 4; i != 8; ++i) {
5634 int idx = MaskVals[i];
5635 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005636 InOrder.set(i);
5637 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005638 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005639 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005640 }
5641 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005643 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005644
Craig Topperd0a31172012-01-10 06:37:29 +00005645 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005646 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5647 NewV.getOperand(0),
5648 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5649 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005650 }
Eric Christopherfd179292009-08-27 18:07:15 +00005651
Nate Begemanb9a47b82009-02-23 08:49:38 +00005652 // In case BestHi & BestLo were both -1, which means each quadword has a word
5653 // from each of the four input quadwords, calculate the InOrder bitvector now
5654 // before falling through to the insert/extract cleanup.
5655 if (BestLoQuad == -1 && BestHiQuad == -1) {
5656 NewV = V1;
5657 for (int i = 0; i != 8; ++i)
5658 if (MaskVals[i] < 0 || MaskVals[i] == i)
5659 InOrder.set(i);
5660 }
Eric Christopherfd179292009-08-27 18:07:15 +00005661
Nate Begemanb9a47b82009-02-23 08:49:38 +00005662 // The other elements are put in the right place using pextrw and pinsrw.
5663 for (unsigned i = 0; i != 8; ++i) {
5664 if (InOrder[i])
5665 continue;
5666 int EltIdx = MaskVals[i];
5667 if (EltIdx < 0)
5668 continue;
5669 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005670 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005671 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005672 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005673 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005674 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005675 DAG.getIntPtrConstant(i));
5676 }
5677 return NewV;
5678}
5679
5680// v16i8 shuffles - Prefer shuffles in the following order:
5681// 1. [ssse3] 1 x pshufb
5682// 2. [ssse3] 2 x pshufb + 1 x por
5683// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5684static
Nate Begeman9008ca62009-04-27 18:41:29 +00005685SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005686 SelectionDAG &DAG,
5687 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005688 SDValue V1 = SVOp->getOperand(0);
5689 SDValue V2 = SVOp->getOperand(1);
5690 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005691 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005692
Nate Begemanb9a47b82009-02-23 08:49:38 +00005693 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005694 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005695 // present, fall back to case 3.
5696 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5697 bool V1Only = true;
5698 bool V2Only = true;
5699 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005700 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005701 if (EltIdx < 0)
5702 continue;
5703 if (EltIdx < 16)
5704 V2Only = false;
5705 else
5706 V1Only = false;
5707 }
Eric Christopherfd179292009-08-27 18:07:15 +00005708
Nate Begemanb9a47b82009-02-23 08:49:38 +00005709 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005710 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005712
Nate Begemanb9a47b82009-02-23 08:49:38 +00005713 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005714 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005715 //
5716 // Otherwise, we have elements from both input vectors, and must zero out
5717 // elements that come from V2 in the first mask, and V1 in the second mask
5718 // so that we can OR them together.
5719 bool TwoInputs = !(V1Only || V2Only);
5720 for (unsigned i = 0; i != 16; ++i) {
5721 int EltIdx = MaskVals[i];
5722 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005723 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005724 continue;
5725 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005726 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005727 }
5728 // If all the elements are from V2, assign it to V1 and return after
5729 // building the first pshufb.
5730 if (V2Only)
5731 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005732 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005733 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005734 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005735 if (!TwoInputs)
5736 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005737
Nate Begemanb9a47b82009-02-23 08:49:38 +00005738 // Calculate the shuffle mask for the second input, shuffle it, and
5739 // OR it with the first shuffled input.
5740 pshufbMask.clear();
5741 for (unsigned i = 0; i != 16; ++i) {
5742 int EltIdx = MaskVals[i];
5743 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005744 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005745 continue;
5746 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005747 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005748 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005749 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005750 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005751 MVT::v16i8, &pshufbMask[0], 16));
5752 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005753 }
Eric Christopherfd179292009-08-27 18:07:15 +00005754
Nate Begemanb9a47b82009-02-23 08:49:38 +00005755 // No SSSE3 - Calculate in place words and then fix all out of place words
5756 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5757 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005758 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5759 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005760 SDValue NewV = V2Only ? V2 : V1;
5761 for (int i = 0; i != 8; ++i) {
5762 int Elt0 = MaskVals[i*2];
5763 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005764
Nate Begemanb9a47b82009-02-23 08:49:38 +00005765 // This word of the result is all undef, skip it.
5766 if (Elt0 < 0 && Elt1 < 0)
5767 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005768
Nate Begemanb9a47b82009-02-23 08:49:38 +00005769 // This word of the result is already in the correct place, skip it.
5770 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5771 continue;
5772 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5773 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005774
Nate Begemanb9a47b82009-02-23 08:49:38 +00005775 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5776 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5777 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005778
5779 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5780 // using a single extract together, load it and store it.
5781 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005782 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005783 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005784 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005785 DAG.getIntPtrConstant(i));
5786 continue;
5787 }
5788
Nate Begemanb9a47b82009-02-23 08:49:38 +00005789 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005790 // source byte is not also odd, shift the extracted word left 8 bits
5791 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005792 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005793 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005794 DAG.getIntPtrConstant(Elt1 / 2));
5795 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005796 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005797 DAG.getConstant(8,
5798 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005799 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005800 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5801 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005802 }
5803 // If Elt0 is defined, extract it from the appropriate source. If the
5804 // source byte is not also even, shift the extracted word right 8 bits. If
5805 // Elt1 was also defined, OR the extracted values together before
5806 // inserting them in the result.
5807 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005808 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005809 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5810 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005811 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005812 DAG.getConstant(8,
5813 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005814 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005815 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5816 DAG.getConstant(0x00FF, MVT::i16));
5817 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005818 : InsElt0;
5819 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005820 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005821 DAG.getIntPtrConstant(i));
5822 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005823 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005824}
5825
Evan Cheng7a831ce2007-12-15 03:00:47 +00005826/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005827/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005828/// done when every pair / quad of shuffle mask elements point to elements in
5829/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005830/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005831static
Nate Begeman9008ca62009-04-27 18:41:29 +00005832SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005833 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005834 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005835 SDValue V1 = SVOp->getOperand(0);
5836 SDValue V2 = SVOp->getOperand(1);
5837 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005838 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005839 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005840 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005841 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005842 case MVT::v4f32: NewVT = MVT::v2f64; break;
5843 case MVT::v4i32: NewVT = MVT::v2i64; break;
5844 case MVT::v8i16: NewVT = MVT::v4i32; break;
5845 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005846 }
5847
Nate Begeman9008ca62009-04-27 18:41:29 +00005848 int Scale = NumElems / NewWidth;
5849 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005850 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005851 int StartIdx = -1;
5852 for (int j = 0; j < Scale; ++j) {
5853 int EltIdx = SVOp->getMaskElt(i+j);
5854 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005855 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005856 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005857 StartIdx = EltIdx - (EltIdx % Scale);
5858 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005859 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005860 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005861 if (StartIdx == -1)
5862 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005863 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005864 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005865 }
5866
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005867 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5868 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005869 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005870}
5871
Evan Chengd880b972008-05-09 21:53:03 +00005872/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005873///
Owen Andersone50ed302009-08-10 22:56:29 +00005874static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005875 SDValue SrcOp, SelectionDAG &DAG,
5876 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005877 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005878 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005879 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005880 LD = dyn_cast<LoadSDNode>(SrcOp);
5881 if (!LD) {
5882 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5883 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005884 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005885 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005886 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005887 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005888 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005889 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005890 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005891 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005892 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5893 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5894 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005895 SrcOp.getOperand(0)
5896 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005897 }
5898 }
5899 }
5900
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005901 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005902 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005903 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005904 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005905}
5906
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005907/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5908/// which could not be matched by any known target speficic shuffle
5909static SDValue
5910LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005911 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005912
Craig Topper8f35c132012-01-20 09:29:03 +00005913 unsigned NumElems = VT.getVectorNumElements();
5914 unsigned NumLaneElems = NumElems / 2;
5915
5916 int MinRange[2][2] = { { static_cast<int>(NumElems),
5917 static_cast<int>(NumElems) },
5918 { static_cast<int>(NumElems),
5919 static_cast<int>(NumElems) } };
5920 int MaxRange[2][2] = { { -1, -1 }, { -1, -1 } };
5921
5922 // Collect used ranges for each source in each lane
5923 for (unsigned l = 0; l < 2; ++l) {
5924 unsigned LaneStart = l*NumLaneElems;
5925 for (unsigned i = 0; i != NumLaneElems; ++i) {
5926 int Idx = SVOp->getMaskElt(i+LaneStart);
5927 if (Idx < 0)
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005928 continue;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005929
Craig Topper8f35c132012-01-20 09:29:03 +00005930 int Input = 0;
5931 if (Idx >= (int)NumElems) {
5932 Idx -= NumElems;
5933 Input = 1;
5934 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005935
Craig Topper8f35c132012-01-20 09:29:03 +00005936 if (Idx > MaxRange[l][Input])
5937 MaxRange[l][Input] = Idx;
5938 if (Idx < MinRange[l][Input])
5939 MinRange[l][Input] = Idx;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005940 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005941 }
5942
Craig Topper8f35c132012-01-20 09:29:03 +00005943 // Make sure each range is 128-bits
5944 int ExtractIdx[2][2] = { { -1, -1 }, { -1, -1 } };
5945 for (unsigned l = 0; l < 2; ++l) {
5946 for (unsigned Input = 0; Input < 2; ++Input) {
5947 if (MinRange[l][Input] == (int)NumElems && MaxRange[l][Input] < 0)
5948 continue;
5949
Craig Topperd9ec7252012-01-21 08:49:33 +00005950 if (MinRange[l][Input] >= 0 && MaxRange[l][Input] < (int)NumLaneElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005951 ExtractIdx[l][Input] = 0;
5952 else if (MinRange[l][Input] >= (int)NumLaneElems &&
Craig Topperd9ec7252012-01-21 08:49:33 +00005953 MaxRange[l][Input] < (int)NumElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005954 ExtractIdx[l][Input] = NumLaneElems;
5955 else
5956 return SDValue();
5957 }
5958 }
5959
5960 DebugLoc dl = SVOp->getDebugLoc();
5961 MVT EltVT = VT.getVectorElementType().getSimpleVT();
5962 EVT NVT = MVT::getVectorVT(EltVT, NumElems/2);
5963
5964 SDValue Ops[2][2];
5965 for (unsigned l = 0; l < 2; ++l) {
5966 for (unsigned Input = 0; Input < 2; ++Input) {
5967 if (ExtractIdx[l][Input] >= 0)
5968 Ops[l][Input] = Extract128BitVector(SVOp->getOperand(Input),
5969 DAG.getConstant(ExtractIdx[l][Input], MVT::i32),
5970 DAG, dl);
5971 else
5972 Ops[l][Input] = DAG.getUNDEF(NVT);
5973 }
5974 }
5975
5976 // Generate 128-bit shuffles
5977 SmallVector<int, 16> Mask1, Mask2;
5978 for (unsigned i = 0; i != NumLaneElems; ++i) {
5979 int Elt = SVOp->getMaskElt(i);
5980 if (Elt >= (int)NumElems) {
5981 Elt %= NumLaneElems;
5982 Elt += NumLaneElems;
5983 } else if (Elt >= 0) {
5984 Elt %= NumLaneElems;
5985 }
5986 Mask1.push_back(Elt);
5987 }
5988 for (unsigned i = NumLaneElems; i != NumElems; ++i) {
5989 int Elt = SVOp->getMaskElt(i);
5990 if (Elt >= (int)NumElems) {
5991 Elt %= NumLaneElems;
5992 Elt += NumLaneElems;
5993 } else if (Elt >= 0) {
5994 Elt %= NumLaneElems;
5995 }
5996 Mask2.push_back(Elt);
5997 }
5998
5999 SDValue Shuf1 = DAG.getVectorShuffle(NVT, dl, Ops[0][0], Ops[0][1], &Mask1[0]);
6000 SDValue Shuf2 = DAG.getVectorShuffle(NVT, dl, Ops[1][0], Ops[1][1], &Mask2[0]);
6001
6002 // Concatenate the result back
6003 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shuf1,
6004 DAG.getConstant(0, MVT::i32), DAG, dl);
6005 return Insert128BitVector(V, Shuf2, DAG.getConstant(NumElems/2, MVT::i32),
6006 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006007}
6008
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006009/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6010/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006011static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006012LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006013 SDValue V1 = SVOp->getOperand(0);
6014 SDValue V2 = SVOp->getOperand(1);
6015 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006016 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006017
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006018 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6019
Benjamin Kramer9c683542012-01-30 15:16:21 +00006020 std::pair<int, int> Locs[4];
6021 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006022 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006023
Evan Chengace3c172008-07-22 21:13:36 +00006024 unsigned NumHi = 0;
6025 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006026 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006027 int Idx = PermMask[i];
6028 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006029 Locs[i] = std::make_pair(-1, -1);
6030 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006031 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6032 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006033 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006034 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006035 NumLo++;
6036 } else {
6037 Locs[i] = std::make_pair(1, NumHi);
6038 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006039 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006040 NumHi++;
6041 }
6042 }
6043 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006044
Evan Chengace3c172008-07-22 21:13:36 +00006045 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006046 // If no more than two elements come from either vector. This can be
6047 // implemented with two shuffles. First shuffle gather the elements.
6048 // The second shuffle, which takes the first shuffle as both of its
6049 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006050 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006051
Benjamin Kramer9c683542012-01-30 15:16:21 +00006052 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006053
Benjamin Kramer9c683542012-01-30 15:16:21 +00006054 for (unsigned i = 0; i != 4; ++i)
6055 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006056 unsigned Idx = (i < 2) ? 0 : 4;
6057 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006058 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006059 }
Evan Chengace3c172008-07-22 21:13:36 +00006060
Nate Begeman9008ca62009-04-27 18:41:29 +00006061 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006062 } else if (NumLo == 3 || NumHi == 3) {
6063 // Otherwise, we must have three elements from one vector, call it X, and
6064 // one element from the other, call it Y. First, use a shufps to build an
6065 // intermediate vector with the one element from Y and the element from X
6066 // that will be in the same half in the final destination (the indexes don't
6067 // matter). Then, use a shufps to build the final vector, taking the half
6068 // containing the element from Y from the intermediate, and the other half
6069 // from X.
6070 if (NumHi == 3) {
6071 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006072 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006073 std::swap(V1, V2);
6074 }
6075
6076 // Find the element from V2.
6077 unsigned HiIndex;
6078 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006079 int Val = PermMask[HiIndex];
6080 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006081 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006082 if (Val >= 4)
6083 break;
6084 }
6085
Nate Begeman9008ca62009-04-27 18:41:29 +00006086 Mask1[0] = PermMask[HiIndex];
6087 Mask1[1] = -1;
6088 Mask1[2] = PermMask[HiIndex^1];
6089 Mask1[3] = -1;
6090 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006091
6092 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006093 Mask1[0] = PermMask[0];
6094 Mask1[1] = PermMask[1];
6095 Mask1[2] = HiIndex & 1 ? 6 : 4;
6096 Mask1[3] = HiIndex & 1 ? 4 : 6;
6097 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006098 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006099 Mask1[0] = HiIndex & 1 ? 2 : 0;
6100 Mask1[1] = HiIndex & 1 ? 0 : 2;
6101 Mask1[2] = PermMask[2];
6102 Mask1[3] = PermMask[3];
6103 if (Mask1[2] >= 0)
6104 Mask1[2] += 4;
6105 if (Mask1[3] >= 0)
6106 Mask1[3] += 4;
6107 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006108 }
Evan Chengace3c172008-07-22 21:13:36 +00006109 }
6110
6111 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006112 int LoMask[] = { -1, -1, -1, -1 };
6113 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006114
Benjamin Kramer9c683542012-01-30 15:16:21 +00006115 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006116 unsigned MaskIdx = 0;
6117 unsigned LoIdx = 0;
6118 unsigned HiIdx = 2;
6119 for (unsigned i = 0; i != 4; ++i) {
6120 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006121 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006122 MaskIdx = 1;
6123 LoIdx = 0;
6124 HiIdx = 2;
6125 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006126 int Idx = PermMask[i];
6127 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006128 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006129 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006130 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006131 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006132 LoIdx++;
6133 } else {
6134 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006135 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006136 HiIdx++;
6137 }
6138 }
6139
Nate Begeman9008ca62009-04-27 18:41:29 +00006140 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6141 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006142 int MaskOps[] = { -1, -1, -1, -1 };
6143 for (unsigned i = 0; i != 4; ++i)
6144 if (Locs[i].first != -1)
6145 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006146 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006147}
6148
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006149static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006150 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006151 V = V.getOperand(0);
6152 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6153 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006154 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6155 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6156 // BUILD_VECTOR (load), undef
6157 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006158 if (MayFoldLoad(V))
6159 return true;
6160 return false;
6161}
6162
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006163// FIXME: the version above should always be used. Since there's
6164// a bug where several vector shuffles can't be folded because the
6165// DAG is not updated during lowering and a node claims to have two
6166// uses while it only has one, use this version, and let isel match
6167// another instruction if the load really happens to have more than
6168// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006169// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006170static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006171 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006172 V = V.getOperand(0);
6173 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6174 V = V.getOperand(0);
6175 if (ISD::isNormalLoad(V.getNode()))
6176 return true;
6177 return false;
6178}
6179
6180/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6181/// a vector extract, and if both can be later optimized into a single load.
6182/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6183/// here because otherwise a target specific shuffle node is going to be
6184/// emitted for this shuffle, and the optimization not done.
6185/// FIXME: This is probably not the best approach, but fix the problem
6186/// until the right path is decided.
6187static
6188bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6189 const TargetLowering &TLI) {
6190 EVT VT = V.getValueType();
6191 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6192
6193 // Be sure that the vector shuffle is present in a pattern like this:
6194 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6195 if (!V.hasOneUse())
6196 return false;
6197
6198 SDNode *N = *V.getNode()->use_begin();
6199 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6200 return false;
6201
6202 SDValue EltNo = N->getOperand(1);
6203 if (!isa<ConstantSDNode>(EltNo))
6204 return false;
6205
6206 // If the bit convert changed the number of elements, it is unsafe
6207 // to examine the mask.
6208 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006209 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006210 EVT SrcVT = V.getOperand(0).getValueType();
6211 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6212 return false;
6213 V = V.getOperand(0);
6214 HasShuffleIntoBitcast = true;
6215 }
6216
6217 // Select the input vector, guarding against out of range extract vector.
6218 unsigned NumElems = VT.getVectorNumElements();
6219 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6220 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6221 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6222
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006223 // If we are accessing the upper part of a YMM register
6224 // then the EXTRACT_VECTOR_ELT is likely to be legalized to a sequence of
6225 // EXTRACT_SUBVECTOR + EXTRACT_VECTOR_ELT, which are not detected at this point
6226 // because the legalization of N did not happen yet.
Nadav Rotema16d4412012-01-17 09:31:09 +00006227 if (Idx >= (int)NumElems/2 && VT.getSizeInBits() == 256)
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006228 return false;
6229
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006230 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006231 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006232 V = V.getOperand(0);
6233
Craig Toppera51bb3a2012-01-02 08:46:48 +00006234 if (!ISD::isNormalLoad(V.getNode()))
6235 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006236
Craig Toppera51bb3a2012-01-02 08:46:48 +00006237 // Is the original load suitable?
6238 LoadSDNode *LN0 = cast<LoadSDNode>(V);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006239
Craig Toppera51bb3a2012-01-02 08:46:48 +00006240 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || LN0->isVolatile())
6241 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006242
Craig Toppera51bb3a2012-01-02 08:46:48 +00006243 if (!HasShuffleIntoBitcast)
6244 return true;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006245
Craig Toppera51bb3a2012-01-02 08:46:48 +00006246 // If there's a bitcast before the shuffle, check if the load type and
6247 // alignment is valid.
6248 unsigned Align = LN0->getAlignment();
6249 unsigned NewAlign =
6250 TLI.getTargetData()->getABITypeAlignment(
6251 VT.getTypeForEVT(*DAG.getContext()));
6252
6253 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6254 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006255
6256 return true;
6257}
6258
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006259static
Evan Cheng835580f2010-10-07 20:50:20 +00006260SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6261 EVT VT = Op.getValueType();
6262
6263 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006264 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6265 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006266 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6267 V1, DAG));
6268}
6269
6270static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006271SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006272 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006273 SDValue V1 = Op.getOperand(0);
6274 SDValue V2 = Op.getOperand(1);
6275 EVT VT = Op.getValueType();
6276
6277 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6278
Craig Topper1accb7e2012-01-10 06:54:16 +00006279 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006280 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6281
Evan Cheng0899f5c2011-08-31 02:05:24 +00006282 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6283 return DAG.getNode(ISD::BITCAST, dl, VT,
6284 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6285 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6286 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006287}
6288
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006289static
6290SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6291 SDValue V1 = Op.getOperand(0);
6292 SDValue V2 = Op.getOperand(1);
6293 EVT VT = Op.getValueType();
6294
6295 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6296 "unsupported shuffle type");
6297
6298 if (V2.getOpcode() == ISD::UNDEF)
6299 V2 = V1;
6300
6301 // v4i32 or v4f32
6302 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6303}
6304
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006305static
Craig Topper1accb7e2012-01-10 06:54:16 +00006306SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006307 SDValue V1 = Op.getOperand(0);
6308 SDValue V2 = Op.getOperand(1);
6309 EVT VT = Op.getValueType();
6310 unsigned NumElems = VT.getVectorNumElements();
6311
6312 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6313 // operand of these instructions is only memory, so check if there's a
6314 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6315 // same masks.
6316 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006317
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006318 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006319 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006320 CanFoldLoad = true;
6321
6322 // When V1 is a load, it can be folded later into a store in isel, example:
6323 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6324 // turns into:
6325 // (MOVLPSmr addr:$src1, VR128:$src2)
6326 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006327 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006328 CanFoldLoad = true;
6329
Dan Gohman65fd6562011-11-03 21:49:52 +00006330 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006331 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006332 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006333 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6334
6335 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006336 // If we don't care about the second element, procede to use movss.
6337 if (SVOp->getMaskElt(1) != -1)
6338 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006339 }
6340
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006341 // movl and movlp will both match v2i64, but v2i64 is never matched by
6342 // movl earlier because we make it strict to avoid messing with the movlp load
6343 // folding logic (see the code above getMOVLP call). Match it here then,
6344 // this is horrible, but will stay like this until we move all shuffle
6345 // matching to x86 specific nodes. Note that for the 1st condition all
6346 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006347 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006348 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6349 // as to remove this logic from here, as much as possible
6350 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006351 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006352 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006353 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006354
6355 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6356
6357 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006358 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006359 X86::getShuffleSHUFImmediate(SVOp), DAG);
6360}
6361
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006362static
6363SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006364 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006365 const X86Subtarget *Subtarget) {
6366 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6367 EVT VT = Op.getValueType();
6368 DebugLoc dl = Op.getDebugLoc();
6369 SDValue V1 = Op.getOperand(0);
6370 SDValue V2 = Op.getOperand(1);
6371
6372 if (isZeroShuffle(SVOp))
Craig Topper12216172012-01-13 08:12:35 +00006373 return getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
6374 DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006375
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006376 // Handle splat operations
6377 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006378 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006379 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006380 // Special case, this is the only place now where it's allowed to return
6381 // a vector_shuffle operation without using a target specific node, because
6382 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6383 // this be moved to DAGCombine instead?
6384 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006385 return Op;
6386
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006387 // Use vbroadcast whenever the splat comes from a foldable load
Craig Toppera9376332012-01-10 08:23:59 +00006388 SDValue LD = isVectorBroadcast(Op, Subtarget);
6389 if (LD.getNode())
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006390 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006391
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006392 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006393 if ((Size == 128 && NumElem <= 4) ||
6394 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006395 return SDValue();
6396
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006397 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006398 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006399 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006400
6401 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6402 // do it!
6403 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6404 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6405 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006406 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006407 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006408 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006409 // FIXME: Figure out a cleaner way to do this.
6410 // Try to make use of movq to zero out the top part.
6411 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6412 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6413 if (NewOp.getNode()) {
6414 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6415 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6416 DAG, Subtarget, dl);
6417 }
6418 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6419 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6420 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6421 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6422 DAG, Subtarget, dl);
6423 }
6424 }
6425 return SDValue();
6426}
6427
Dan Gohman475871a2008-07-27 21:46:04 +00006428SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006429X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006430 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006431 SDValue V1 = Op.getOperand(0);
6432 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006433 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006434 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006435 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006436 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006437 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006438 bool V1IsSplat = false;
6439 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006440 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006441 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006442 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006443 MachineFunction &MF = DAG.getMachineFunction();
6444 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006445
Craig Topper3426a3e2011-11-14 06:46:21 +00006446 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006447
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006448 if (V1IsUndef && V2IsUndef)
6449 return DAG.getUNDEF(VT);
6450
6451 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006452
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006453 // Vector shuffle lowering takes 3 steps:
6454 //
6455 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6456 // narrowing and commutation of operands should be handled.
6457 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6458 // shuffle nodes.
6459 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6460 // so the shuffle can be broken into other shuffles and the legalizer can
6461 // try the lowering again.
6462 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006463 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006464 // be matched during isel, all of them must be converted to a target specific
6465 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006466
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006467 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6468 // narrowing and commutation of operands should be handled. The actual code
6469 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006470 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006471 if (NewOp.getNode())
6472 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006473
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006474 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6475 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper94438ba2011-12-16 08:06:31 +00006476 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006477 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006478 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006479 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006480
Craig Topperd0a31172012-01-10 06:37:29 +00006481 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006482 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006483 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006484
Dale Johannesen0488fb62010-09-30 23:57:10 +00006485 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006486 return getMOVHighToLow(Op, dl, DAG);
6487
6488 // Use to match splats
Craig Topper1accb7e2012-01-10 06:54:16 +00006489 if (HasSSE2 && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006490 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006491 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006492
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006493 if (X86::isPSHUFDMask(SVOp)) {
6494 // The actual implementation will match the mask in the if above and then
6495 // during isel it can match several different instructions, not only pshufd
6496 // as its name says, sad but true, emulate the behavior for now...
6497 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6498 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6499
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006500 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6501
Craig Topper1accb7e2012-01-10 06:54:16 +00006502 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006503 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6504
Craig Topperb3982da2011-12-31 23:50:21 +00006505 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006506 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006507 }
Eric Christopherfd179292009-08-27 18:07:15 +00006508
Evan Chengf26ffe92008-05-29 08:22:04 +00006509 // Check if this can be converted into a logical shift.
6510 bool isLeft = false;
6511 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006512 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006513 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006514 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006515 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006516 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006517 EVT EltVT = VT.getVectorElementType();
6518 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006519 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006520 }
Eric Christopherfd179292009-08-27 18:07:15 +00006521
Nate Begeman9008ca62009-04-27 18:41:29 +00006522 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006523 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006524 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006525 if (!X86::isMOVLPMask(SVOp)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006526 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006527 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6528
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006529 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006530 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6531 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006532 }
Eric Christopherfd179292009-08-27 18:07:15 +00006533
Nate Begeman9008ca62009-04-27 18:41:29 +00006534 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006535 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006536 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006537
Dale Johannesen0488fb62010-09-30 23:57:10 +00006538 if (X86::isMOVHLPSMask(SVOp))
6539 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006540
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006541 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006542 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006543
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006544 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006545 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006546
Dale Johannesen0488fb62010-09-30 23:57:10 +00006547 if (X86::isMOVLPMask(SVOp))
Craig Topper1accb7e2012-01-10 06:54:16 +00006548 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006549
Nate Begeman9008ca62009-04-27 18:41:29 +00006550 if (ShouldXformToMOVHLPS(SVOp) ||
6551 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6552 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006553
Evan Chengf26ffe92008-05-29 08:22:04 +00006554 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006555 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006556 EVT EltVT = VT.getVectorElementType();
6557 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006558 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006559 }
Eric Christopherfd179292009-08-27 18:07:15 +00006560
Evan Cheng9eca5e82006-10-25 21:49:50 +00006561 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006562 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6563 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006564 V1IsSplat = isSplatVector(V1.getNode());
6565 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006566
Chris Lattner8a594482007-11-25 00:24:49 +00006567 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006568 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006569 Op = CommuteVectorShuffle(SVOp, DAG);
6570 SVOp = cast<ShuffleVectorSDNode>(Op);
6571 V1 = SVOp->getOperand(0);
6572 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006573 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006574 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006575 }
6576
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006577 ArrayRef<int> M = SVOp->getMask();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006578
6579 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006580 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006581 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006582 return V1;
6583 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6584 // the instruction selector will not match, so get a canonical MOVL with
6585 // swapped operands to undo the commute.
6586 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006587 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006588
Craig Topperbeabc6c2011-12-05 06:56:46 +00006589 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006590 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006591
Craig Topperbeabc6c2011-12-05 06:56:46 +00006592 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006593 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006594
Evan Cheng9bbbb982006-10-25 20:48:19 +00006595 if (V2IsSplat) {
6596 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006597 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006598 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006599 SDValue NewMask = NormalizeMask(SVOp, DAG);
6600 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6601 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006602 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006603 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006604 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006605 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006606 }
6607 }
6608 }
6609
Evan Cheng9eca5e82006-10-25 21:49:50 +00006610 if (Commuted) {
6611 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006612 // FIXME: this seems wrong.
6613 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6614 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006615
Craig Topperc0d82852011-11-22 00:44:41 +00006616 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006617 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006618
Craig Topperc0d82852011-11-22 00:44:41 +00006619 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006620 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006621 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006622
Nate Begeman9008ca62009-04-27 18:41:29 +00006623 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006624 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006625 return CommuteVectorShuffle(SVOp, DAG);
6626
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006627 // The checks below are all present in isShuffleMaskLegal, but they are
6628 // inlined here right now to enable us to directly emit target specific
6629 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006630
Craig Topper0e2037b2012-01-20 05:53:00 +00006631 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006632 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006633 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006634 DAG);
6635
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006636 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6637 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006638 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006639 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006640 }
6641
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006642 if (isPSHUFHWMask(M, VT))
6643 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6644 X86::getShufflePSHUFHWImmediate(SVOp),
6645 DAG);
6646
6647 if (isPSHUFLWMask(M, VT))
6648 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6649 X86::getShufflePSHUFLWImmediate(SVOp),
6650 DAG);
6651
Craig Topper1a7700a2012-01-19 08:19:12 +00006652 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006653 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006654 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006655
Craig Topper94438ba2011-12-16 08:06:31 +00006656 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006657 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006658 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006659 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006660
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006661 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006662 // Generate target specific nodes for 128 or 256-bit shuffles only
6663 // supported in the AVX instruction set.
6664 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006665
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006666 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006667 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006668 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6669
Craig Topper70b883b2011-11-28 10:14:51 +00006670 // Handle VPERMILPS/D* permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006671 if (isVPERMILPMask(M, VT, HasAVX))
Craig Topper316cd2a2011-11-30 06:25:25 +00006672 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006673 getShuffleVPERMILPImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006674
Craig Topper70b883b2011-11-28 10:14:51 +00006675 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006676 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006677 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006678 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006679
6680 //===--------------------------------------------------------------------===//
6681 // Since no target specific shuffle was selected for this generic one,
6682 // lower it into other known shuffles. FIXME: this isn't true yet, but
6683 // this is the plan.
6684 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006685
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006686 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6687 if (VT == MVT::v8i16) {
6688 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6689 if (NewOp.getNode())
6690 return NewOp;
6691 }
6692
6693 if (VT == MVT::v16i8) {
6694 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6695 if (NewOp.getNode())
6696 return NewOp;
6697 }
6698
6699 // Handle all 128-bit wide vectors with 4 elements, and match them with
6700 // several different shuffle types.
6701 if (NumElems == 4 && VT.getSizeInBits() == 128)
6702 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6703
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006704 // Handle general 256-bit shuffles
6705 if (VT.is256BitVector())
6706 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6707
Dan Gohman475871a2008-07-27 21:46:04 +00006708 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006709}
6710
Dan Gohman475871a2008-07-27 21:46:04 +00006711SDValue
6712X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006713 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006714 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006715 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006716
6717 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6718 return SDValue();
6719
Duncan Sands83ec4b62008-06-06 12:08:01 +00006720 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006721 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006722 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006723 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006724 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006725 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006726 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006727 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6728 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6729 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006730 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6731 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006732 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006733 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006734 Op.getOperand(0)),
6735 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006736 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006737 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006738 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006739 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006740 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006741 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006742 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6743 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006744 // result has a single use which is a store or a bitcast to i32. And in
6745 // the case of a store, it's not worth it if the index is a constant 0,
6746 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006747 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006748 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006749 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006750 if ((User->getOpcode() != ISD::STORE ||
6751 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6752 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006753 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006754 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006755 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006756 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006757 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006758 Op.getOperand(0)),
6759 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006760 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006761 } else if (VT == MVT::i32 || VT == MVT::i64) {
6762 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006763 if (isa<ConstantSDNode>(Op.getOperand(1)))
6764 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006765 }
Dan Gohman475871a2008-07-27 21:46:04 +00006766 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006767}
6768
6769
Dan Gohman475871a2008-07-27 21:46:04 +00006770SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006771X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6772 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006773 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006774 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006775
David Greene74a579d2011-02-10 16:57:36 +00006776 SDValue Vec = Op.getOperand(0);
6777 EVT VecVT = Vec.getValueType();
6778
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006779 // If this is a 256-bit vector result, first extract the 128-bit vector and
6780 // then extract the element from the 128-bit vector.
6781 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006782 DebugLoc dl = Op.getNode()->getDebugLoc();
6783 unsigned NumElems = VecVT.getVectorNumElements();
6784 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006785 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6786
6787 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006788 bool Upper = IdxVal >= NumElems/2;
6789 Vec = Extract128BitVector(Vec,
6790 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006791
David Greene74a579d2011-02-10 16:57:36 +00006792 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006793 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006794 }
6795
6796 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6797
Craig Topperd0a31172012-01-10 06:37:29 +00006798 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006799 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006800 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006801 return Res;
6802 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006803
Owen Andersone50ed302009-08-10 22:56:29 +00006804 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006805 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006806 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006807 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006808 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006809 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006810 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006811 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6812 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006813 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006814 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006815 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006816 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006817 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006818 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006819 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006820 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006821 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006822 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006823 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006824 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006825 if (Idx == 0)
6826 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006827
Evan Cheng0db9fe62006-04-25 20:13:52 +00006828 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006829 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006830 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006831 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006832 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006833 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006834 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006835 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006836 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6837 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6838 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006839 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006840 if (Idx == 0)
6841 return Op;
6842
6843 // UNPCKHPD the element to the lowest double word, then movsd.
6844 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6845 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006846 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006847 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006848 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006849 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006850 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006851 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006852 }
6853
Dan Gohman475871a2008-07-27 21:46:04 +00006854 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006855}
6856
Dan Gohman475871a2008-07-27 21:46:04 +00006857SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006858X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6859 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006860 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006861 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006862 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006863
Dan Gohman475871a2008-07-27 21:46:04 +00006864 SDValue N0 = Op.getOperand(0);
6865 SDValue N1 = Op.getOperand(1);
6866 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006867
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006868 if (VT.getSizeInBits() == 256)
6869 return SDValue();
6870
Dan Gohman8a55ce42009-09-23 21:02:20 +00006871 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006872 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006873 unsigned Opc;
6874 if (VT == MVT::v8i16)
6875 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006876 else if (VT == MVT::v16i8)
6877 Opc = X86ISD::PINSRB;
6878 else
6879 Opc = X86ISD::PINSRB;
6880
Nate Begeman14d12ca2008-02-11 04:19:36 +00006881 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6882 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006883 if (N1.getValueType() != MVT::i32)
6884 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6885 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006886 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006887 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006888 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006889 // Bits [7:6] of the constant are the source select. This will always be
6890 // zero here. The DAG Combiner may combine an extract_elt index into these
6891 // bits. For example (insert (extract, 3), 2) could be matched by putting
6892 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006893 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006894 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006895 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006896 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006897 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006898 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006899 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006900 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006901 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6902 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006903 // PINSR* works with constant index.
6904 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006905 }
Dan Gohman475871a2008-07-27 21:46:04 +00006906 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006907}
6908
Dan Gohman475871a2008-07-27 21:46:04 +00006909SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006910X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006911 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006912 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006913
David Greene6b381262011-02-09 15:32:06 +00006914 DebugLoc dl = Op.getDebugLoc();
6915 SDValue N0 = Op.getOperand(0);
6916 SDValue N1 = Op.getOperand(1);
6917 SDValue N2 = Op.getOperand(2);
6918
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006919 // If this is a 256-bit vector result, first extract the 128-bit vector,
6920 // insert the element into the extracted half and then place it back.
6921 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006922 if (!isa<ConstantSDNode>(N2))
6923 return SDValue();
6924
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006925 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006926 unsigned NumElems = VT.getVectorNumElements();
6927 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006928 bool Upper = IdxVal >= NumElems/2;
6929 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6930 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006931
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006932 // Insert the element into the desired half.
6933 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6934 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006935
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006936 // Insert the changed part back to the 256-bit vector
6937 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006938 }
6939
Craig Topperd0a31172012-01-10 06:37:29 +00006940 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006941 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6942
Dan Gohman8a55ce42009-09-23 21:02:20 +00006943 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006944 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006945
Dan Gohman8a55ce42009-09-23 21:02:20 +00006946 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006947 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6948 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006949 if (N1.getValueType() != MVT::i32)
6950 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6951 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006952 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006953 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006954 }
Dan Gohman475871a2008-07-27 21:46:04 +00006955 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006956}
6957
Dan Gohman475871a2008-07-27 21:46:04 +00006958SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006959X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006960 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006961 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006962 EVT OpVT = Op.getValueType();
6963
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006964 // If this is a 256-bit vector result, first insert into a 128-bit
6965 // vector and then insert into the 256-bit vector.
6966 if (OpVT.getSizeInBits() > 128) {
6967 // Insert into a 128-bit vector.
6968 EVT VT128 = EVT::getVectorVT(*Context,
6969 OpVT.getVectorElementType(),
6970 OpVT.getVectorNumElements() / 2);
6971
6972 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6973
6974 // Insert the 128-bit vector.
6975 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6976 DAG.getConstant(0, MVT::i32),
6977 DAG, dl);
6978 }
6979
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006980 if (Op.getValueType() == MVT::v1i64 &&
6981 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006982 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006983
Owen Anderson825b72b2009-08-11 20:47:22 +00006984 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006985 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6986 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006987 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006988 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006989}
6990
David Greene91585092011-01-26 15:38:49 +00006991// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6992// a simple subregister reference or explicit instructions to grab
6993// upper bits of a vector.
6994SDValue
6995X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6996 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006997 DebugLoc dl = Op.getNode()->getDebugLoc();
6998 SDValue Vec = Op.getNode()->getOperand(0);
6999 SDValue Idx = Op.getNode()->getOperand(1);
7000
7001 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7002 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7003 return Extract128BitVector(Vec, Idx, DAG, dl);
7004 }
David Greene91585092011-01-26 15:38:49 +00007005 }
7006 return SDValue();
7007}
7008
David Greenecfe33c42011-01-26 19:13:22 +00007009// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7010// simple superregister reference or explicit instructions to insert
7011// the upper bits of a vector.
7012SDValue
7013X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7014 if (Subtarget->hasAVX()) {
7015 DebugLoc dl = Op.getNode()->getDebugLoc();
7016 SDValue Vec = Op.getNode()->getOperand(0);
7017 SDValue SubVec = Op.getNode()->getOperand(1);
7018 SDValue Idx = Op.getNode()->getOperand(2);
7019
7020 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7021 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007022 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007023 }
7024 }
7025 return SDValue();
7026}
7027
Bill Wendling056292f2008-09-16 21:48:12 +00007028// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7029// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7030// one of the above mentioned nodes. It has to be wrapped because otherwise
7031// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7032// be used to form addressing mode. These wrapped nodes will be selected
7033// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007034SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007035X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007036 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007037
Chris Lattner41621a22009-06-26 19:22:52 +00007038 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7039 // global base reg.
7040 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007041 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007042 CodeModel::Model M = getTargetMachine().getCodeModel();
7043
Chris Lattner4f066492009-07-11 20:29:19 +00007044 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007045 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007046 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007047 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007048 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007049 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007050 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007051
Evan Cheng1606e8e2009-03-13 07:51:59 +00007052 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007053 CP->getAlignment(),
7054 CP->getOffset(), OpFlag);
7055 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007056 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007057 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007058 if (OpFlag) {
7059 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007060 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007061 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007062 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007063 }
7064
7065 return Result;
7066}
7067
Dan Gohmand858e902010-04-17 15:26:15 +00007068SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007069 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007070
Chris Lattner18c59872009-06-27 04:16:01 +00007071 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7072 // global base reg.
7073 unsigned char OpFlag = 0;
7074 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007075 CodeModel::Model M = getTargetMachine().getCodeModel();
7076
Chris Lattner4f066492009-07-11 20:29:19 +00007077 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007078 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007079 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007080 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007081 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007082 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007083 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007084
Chris Lattner18c59872009-06-27 04:16:01 +00007085 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7086 OpFlag);
7087 DebugLoc DL = JT->getDebugLoc();
7088 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007089
Chris Lattner18c59872009-06-27 04:16:01 +00007090 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007091 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007092 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7093 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007094 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007095 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007096
Chris Lattner18c59872009-06-27 04:16:01 +00007097 return Result;
7098}
7099
7100SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007101X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007102 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007103
Chris Lattner18c59872009-06-27 04:16:01 +00007104 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7105 // global base reg.
7106 unsigned char OpFlag = 0;
7107 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007108 CodeModel::Model M = getTargetMachine().getCodeModel();
7109
Chris Lattner4f066492009-07-11 20:29:19 +00007110 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007111 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7112 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7113 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007114 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007115 } else if (Subtarget->isPICStyleGOT()) {
7116 OpFlag = X86II::MO_GOT;
7117 } else if (Subtarget->isPICStyleStubPIC()) {
7118 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7119 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7120 OpFlag = X86II::MO_DARWIN_NONLAZY;
7121 }
Eric Christopherfd179292009-08-27 18:07:15 +00007122
Chris Lattner18c59872009-06-27 04:16:01 +00007123 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007124
Chris Lattner18c59872009-06-27 04:16:01 +00007125 DebugLoc DL = Op.getDebugLoc();
7126 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007127
7128
Chris Lattner18c59872009-06-27 04:16:01 +00007129 // With PIC, the address is actually $g + Offset.
7130 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007131 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007132 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7133 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007134 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007135 Result);
7136 }
Eric Christopherfd179292009-08-27 18:07:15 +00007137
Eli Friedman586272d2011-08-11 01:48:05 +00007138 // For symbols that require a load from a stub to get the address, emit the
7139 // load.
7140 if (isGlobalStubReference(OpFlag))
7141 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007142 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007143
Chris Lattner18c59872009-06-27 04:16:01 +00007144 return Result;
7145}
7146
Dan Gohman475871a2008-07-27 21:46:04 +00007147SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007148X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007149 // Create the TargetBlockAddressAddress node.
7150 unsigned char OpFlags =
7151 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007152 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007153 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007154 DebugLoc dl = Op.getDebugLoc();
7155 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7156 /*isTarget=*/true, OpFlags);
7157
Dan Gohmanf705adb2009-10-30 01:28:02 +00007158 if (Subtarget->isPICStyleRIPRel() &&
7159 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007160 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7161 else
7162 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007163
Dan Gohman29cbade2009-11-20 23:18:13 +00007164 // With PIC, the address is actually $g + Offset.
7165 if (isGlobalRelativeToPICBase(OpFlags)) {
7166 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7167 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7168 Result);
7169 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007170
7171 return Result;
7172}
7173
7174SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007175X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007176 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007177 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007178 // Create the TargetGlobalAddress node, folding in the constant
7179 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007180 unsigned char OpFlags =
7181 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007182 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007183 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007184 if (OpFlags == X86II::MO_NO_FLAG &&
7185 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007186 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007187 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007188 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007189 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007190 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007191 }
Eric Christopherfd179292009-08-27 18:07:15 +00007192
Chris Lattner4f066492009-07-11 20:29:19 +00007193 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007194 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007195 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7196 else
7197 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007198
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007199 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007200 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007201 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7202 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007203 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007204 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007205
Chris Lattner36c25012009-07-10 07:34:39 +00007206 // For globals that require a load from a stub to get the address, emit the
7207 // load.
7208 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007209 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007210 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007211
Dan Gohman6520e202008-10-18 02:06:02 +00007212 // If there was a non-zero offset that we didn't fold, create an explicit
7213 // addition for it.
7214 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007215 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007216 DAG.getConstant(Offset, getPointerTy()));
7217
Evan Cheng0db9fe62006-04-25 20:13:52 +00007218 return Result;
7219}
7220
Evan Chengda43bcf2008-09-24 00:05:32 +00007221SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007222X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007223 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007224 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007225 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007226}
7227
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007228static SDValue
7229GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007230 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007231 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007232 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007233 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007234 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007235 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007236 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007237 GA->getOffset(),
7238 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007239 if (InFlag) {
7240 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007241 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007242 } else {
7243 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007244 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007245 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007246
7247 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007248 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007249
Rafael Espindola15f1b662009-04-24 12:59:40 +00007250 SDValue Flag = Chain.getValue(1);
7251 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007252}
7253
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007254// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007255static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007256LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007257 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007258 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007259 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7260 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007261 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007262 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007263 InFlag = Chain.getValue(1);
7264
Chris Lattnerb903bed2009-06-26 21:20:29 +00007265 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007266}
7267
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007268// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007269static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007270LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007271 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007272 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7273 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007274}
7275
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007276// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7277// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007278static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007279 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007280 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007281 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007282
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007283 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7284 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7285 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007286
Michael J. Spencerec38de22010-10-10 22:04:20 +00007287 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007288 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007289 MachinePointerInfo(Ptr),
7290 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007291
Chris Lattnerb903bed2009-06-26 21:20:29 +00007292 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007293 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7294 // initialexec.
7295 unsigned WrapperKind = X86ISD::Wrapper;
7296 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007297 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007298 } else if (is64Bit) {
7299 assert(model == TLSModel::InitialExec);
7300 OperandFlags = X86II::MO_GOTTPOFF;
7301 WrapperKind = X86ISD::WrapperRIP;
7302 } else {
7303 assert(model == TLSModel::InitialExec);
7304 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007305 }
Eric Christopherfd179292009-08-27 18:07:15 +00007306
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007307 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7308 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007309 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007310 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007311 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007312 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007313
Rafael Espindola9a580232009-02-27 13:37:18 +00007314 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007315 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007316 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007317
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007318 // The address of the thread local variable is the add of the thread
7319 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007320 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007321}
7322
Dan Gohman475871a2008-07-27 21:46:04 +00007323SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007324X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007325
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007326 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007327 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007328
Eric Christopher30ef0e52010-06-03 04:07:48 +00007329 if (Subtarget->isTargetELF()) {
7330 // TODO: implement the "local dynamic" model
7331 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007332
Eric Christopher30ef0e52010-06-03 04:07:48 +00007333 // If GV is an alias then use the aliasee for determining
7334 // thread-localness.
7335 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7336 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007337
7338 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007339 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007340
Eric Christopher30ef0e52010-06-03 04:07:48 +00007341 switch (model) {
7342 case TLSModel::GeneralDynamic:
7343 case TLSModel::LocalDynamic: // not implemented
7344 if (Subtarget->is64Bit())
7345 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7346 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007347
Eric Christopher30ef0e52010-06-03 04:07:48 +00007348 case TLSModel::InitialExec:
7349 case TLSModel::LocalExec:
7350 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7351 Subtarget->is64Bit());
7352 }
7353 } else if (Subtarget->isTargetDarwin()) {
7354 // Darwin only has one model of TLS. Lower to that.
7355 unsigned char OpFlag = 0;
7356 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7357 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007358
Eric Christopher30ef0e52010-06-03 04:07:48 +00007359 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7360 // global base reg.
7361 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7362 !Subtarget->is64Bit();
7363 if (PIC32)
7364 OpFlag = X86II::MO_TLVP_PIC_BASE;
7365 else
7366 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007367 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007368 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007369 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007370 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007371 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007372
Eric Christopher30ef0e52010-06-03 04:07:48 +00007373 // With PIC32, the address is actually $g + Offset.
7374 if (PIC32)
7375 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7376 DAG.getNode(X86ISD::GlobalBaseReg,
7377 DebugLoc(), getPointerTy()),
7378 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007379
Eric Christopher30ef0e52010-06-03 04:07:48 +00007380 // Lowering the machine isd will make sure everything is in the right
7381 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007382 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007383 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007384 SDValue Args[] = { Chain, Offset };
7385 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007386
Eric Christopher30ef0e52010-06-03 04:07:48 +00007387 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7388 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7389 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007390
Eric Christopher30ef0e52010-06-03 04:07:48 +00007391 // And our return value (tls address) is in the standard call return value
7392 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007393 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007394 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7395 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007396 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007397
David Blaikie4d6ccb52012-01-20 21:51:11 +00007398 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007399}
7400
Evan Cheng0db9fe62006-04-25 20:13:52 +00007401
Chad Rosierb90d2a92012-01-03 23:19:12 +00007402/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7403/// and take a 2 x i32 value to shift plus a shift amount.
7404SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007405 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007406 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007407 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007408 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007409 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007410 SDValue ShOpLo = Op.getOperand(0);
7411 SDValue ShOpHi = Op.getOperand(1);
7412 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007413 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007414 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007415 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007416
Dan Gohman475871a2008-07-27 21:46:04 +00007417 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007418 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007419 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7420 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007421 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007422 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7423 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007424 }
Evan Chenge3413162006-01-09 18:33:28 +00007425
Owen Anderson825b72b2009-08-11 20:47:22 +00007426 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7427 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007428 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007429 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007430
Dan Gohman475871a2008-07-27 21:46:04 +00007431 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007432 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007433 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7434 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007435
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007436 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007437 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7438 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007439 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007440 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7441 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007442 }
7443
Dan Gohman475871a2008-07-27 21:46:04 +00007444 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007445 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007446}
Evan Chenga3195e82006-01-12 22:54:21 +00007447
Dan Gohmand858e902010-04-17 15:26:15 +00007448SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7449 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007450 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007451
Dale Johannesen0488fb62010-09-30 23:57:10 +00007452 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007453 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007454
Owen Anderson825b72b2009-08-11 20:47:22 +00007455 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007456 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007457
Eli Friedman36df4992009-05-27 00:47:34 +00007458 // These are really Legal; return the operand so the caller accepts it as
7459 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007460 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007461 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007462 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007463 Subtarget->is64Bit()) {
7464 return Op;
7465 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007466
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007467 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007468 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007469 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007470 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007471 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007472 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007473 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007474 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007475 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007476 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7477}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007478
Owen Andersone50ed302009-08-10 22:56:29 +00007479SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007480 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007481 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007482 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007483 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007484 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007485 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007486 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007487 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007488 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007489 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007490
Chris Lattner492a43e2010-09-22 01:28:21 +00007491 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007492
Stuart Hastings84be9582011-06-02 15:57:11 +00007493 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7494 MachineMemOperand *MMO;
7495 if (FI) {
7496 int SSFI = FI->getIndex();
7497 MMO =
7498 DAG.getMachineFunction()
7499 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7500 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7501 } else {
7502 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7503 StackSlot = StackSlot.getOperand(1);
7504 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007505 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007506 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7507 X86ISD::FILD, DL,
7508 Tys, Ops, array_lengthof(Ops),
7509 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007510
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007511 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007512 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007513 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007514
7515 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7516 // shouldn't be necessary except that RFP cannot be live across
7517 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007518 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007519 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7520 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007521 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007522 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007523 SDValue Ops[] = {
7524 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7525 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007526 MachineMemOperand *MMO =
7527 DAG.getMachineFunction()
7528 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007529 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007530
Chris Lattner492a43e2010-09-22 01:28:21 +00007531 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7532 Ops, array_lengthof(Ops),
7533 Op.getValueType(), MMO);
7534 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007535 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007536 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007537 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007538
Evan Cheng0db9fe62006-04-25 20:13:52 +00007539 return Result;
7540}
7541
Bill Wendling8b8a6362009-01-17 03:56:04 +00007542// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007543SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7544 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007545 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007546 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007547 movq %rax, %xmm0
7548 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7549 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7550 #ifdef __SSE3__
7551 haddpd %xmm0, %xmm0
7552 #else
7553 pshufd $0x4e, %xmm0, %xmm1
7554 addpd %xmm1, %xmm0
7555 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007556 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007557
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007558 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007559 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007560
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007561 // Build some magic constants.
Chad Rosier01d426e2011-12-15 01:16:09 +00007562 SmallVector<Constant*,4> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007563 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
Bill Wendling397ae212012-01-05 02:13:20 +00007564 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
Owen Andersoneed707b2009-07-24 23:12:02 +00007565 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7566 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007567 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007568 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007569
Chris Lattner97484792012-01-25 09:56:22 +00007570 SmallVector<Constant*,2> CV1;
7571 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007572 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007573 CV1.push_back(
7574 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7575 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007576 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007577
Bill Wendling397ae212012-01-05 02:13:20 +00007578 // Load the 64-bit value into an XMM register.
7579 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7580 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007581 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007582 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007583 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007584 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7585 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7586 CLod0);
7587
Owen Anderson825b72b2009-08-11 20:47:22 +00007588 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007589 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007590 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007591 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007592 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007593 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007594
Craig Topperd0a31172012-01-10 06:37:29 +00007595 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007596 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7597 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7598 } else {
7599 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7600 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7601 S2F, 0x4E, DAG);
7602 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7603 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7604 Sub);
7605 }
7606
7607 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007608 DAG.getIntPtrConstant(0));
7609}
7610
Bill Wendling8b8a6362009-01-17 03:56:04 +00007611// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007612SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7613 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007614 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007615 // FP constant to bias correct the final result.
7616 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007617 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007618
7619 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007620 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007621 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007622
Eli Friedmanf3704762011-08-29 21:15:46 +00007623 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007624 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007625
Owen Anderson825b72b2009-08-11 20:47:22 +00007626 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007627 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007628 DAG.getIntPtrConstant(0));
7629
7630 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007631 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007632 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007633 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007634 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007635 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007636 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007637 MVT::v2f64, Bias)));
7638 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007639 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007640 DAG.getIntPtrConstant(0));
7641
7642 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007643 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007644
7645 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007646 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007647
Owen Anderson825b72b2009-08-11 20:47:22 +00007648 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007649 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007650 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007651 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007652 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007653 }
7654
7655 // Handle final rounding.
7656 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007657}
7658
Dan Gohmand858e902010-04-17 15:26:15 +00007659SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7660 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007661 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007662 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007663
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007664 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007665 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7666 // the optimization here.
7667 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007668 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007669
Owen Andersone50ed302009-08-10 22:56:29 +00007670 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007671 EVT DstVT = Op.getValueType();
7672 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007673 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007674 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007675 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007676 else if (Subtarget->is64Bit() &&
7677 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007678 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007679
7680 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007681 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007682 if (SrcVT == MVT::i32) {
7683 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7684 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7685 getPointerTy(), StackSlot, WordOff);
7686 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007687 StackSlot, MachinePointerInfo(),
7688 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007689 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007690 OffsetSlot, MachinePointerInfo(),
7691 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007692 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7693 return Fild;
7694 }
7695
7696 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7697 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007698 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007699 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007700 // For i64 source, we need to add the appropriate power of 2 if the input
7701 // was negative. This is the same as the optimization in
7702 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7703 // we must be careful to do the computation in x87 extended precision, not
7704 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007705 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7706 MachineMemOperand *MMO =
7707 DAG.getMachineFunction()
7708 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7709 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007710
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007711 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7712 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007713 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7714 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007715
7716 APInt FF(32, 0x5F800000ULL);
7717
7718 // Check whether the sign bit is set.
7719 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7720 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7721 ISD::SETLT);
7722
7723 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7724 SDValue FudgePtr = DAG.getConstantPool(
7725 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7726 getPointerTy());
7727
7728 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7729 SDValue Zero = DAG.getIntPtrConstant(0);
7730 SDValue Four = DAG.getIntPtrConstant(4);
7731 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7732 Zero, Four);
7733 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7734
7735 // Load the value out, extending it from f32 to f80.
7736 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007737 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007738 FudgePtr, MachinePointerInfo::getConstantPool(),
7739 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007740 // Extend everything to 80 bits to force it to be done on x87.
7741 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7742 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007743}
7744
Dan Gohman475871a2008-07-27 21:46:04 +00007745std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007746FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007747 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007748
Owen Andersone50ed302009-08-10 22:56:29 +00007749 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007750
7751 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007752 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7753 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007754 }
7755
Owen Anderson825b72b2009-08-11 20:47:22 +00007756 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7757 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007758 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007759
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007760 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007761 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007762 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007763 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007764 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007765 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007766 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007767 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007768
Evan Cheng87c89352007-10-15 20:11:21 +00007769 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7770 // stack slot.
7771 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007772 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007773 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007774 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007775
Michael J. Spencerec38de22010-10-10 22:04:20 +00007776
7777
Evan Cheng0db9fe62006-04-25 20:13:52 +00007778 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007779 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007780 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007781 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7782 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7783 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007784 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007785
Dan Gohman475871a2008-07-27 21:46:04 +00007786 SDValue Chain = DAG.getEntryNode();
7787 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007788 EVT TheVT = Op.getOperand(0).getValueType();
7789 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007790 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007791 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007792 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007793 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007794 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007795 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007796 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007797 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007798
Chris Lattner492a43e2010-09-22 01:28:21 +00007799 MachineMemOperand *MMO =
7800 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7801 MachineMemOperand::MOLoad, MemSize, MemSize);
7802 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7803 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007804 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007805 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007806 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7807 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007808
Chris Lattner07290932010-09-22 01:05:16 +00007809 MachineMemOperand *MMO =
7810 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7811 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007812
Evan Cheng0db9fe62006-04-25 20:13:52 +00007813 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007814 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007815 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7816 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007817
Chris Lattner27a6c732007-11-24 07:07:01 +00007818 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007819}
7820
Dan Gohmand858e902010-04-17 15:26:15 +00007821SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7822 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007823 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007824 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007825
Eli Friedman948e95a2009-05-23 09:59:16 +00007826 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007827 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007828 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7829 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007830
Chris Lattner27a6c732007-11-24 07:07:01 +00007831 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007832 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007833 FIST, StackSlot, MachinePointerInfo(),
7834 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007835}
7836
Dan Gohmand858e902010-04-17 15:26:15 +00007837SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7838 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007839 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7840 SDValue FIST = Vals.first, StackSlot = Vals.second;
7841 assert(FIST.getNode() && "Unexpected failure");
7842
7843 // Load the result.
7844 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007845 FIST, StackSlot, MachinePointerInfo(),
7846 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007847}
7848
Dan Gohmand858e902010-04-17 15:26:15 +00007849SDValue X86TargetLowering::LowerFABS(SDValue Op,
7850 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007851 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007852 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007853 EVT VT = Op.getValueType();
7854 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007855 if (VT.isVector())
7856 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007857 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007858 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007859 C = ConstantVector::getSplat(2,
7860 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007861 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007862 C = ConstantVector::getSplat(4,
7863 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007864 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007865 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007866 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007867 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007868 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007869 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007870}
7871
Dan Gohmand858e902010-04-17 15:26:15 +00007872SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007873 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007874 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007875 EVT VT = Op.getValueType();
7876 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007877 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7878 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007879 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007880 NumElts = VT.getVectorNumElements();
7881 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007882 Constant *C;
7883 if (EltVT == MVT::f64)
7884 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7885 else
7886 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7887 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007888 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007889 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007890 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007891 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007892 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007893 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007894 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007895 DAG.getNode(ISD::XOR, dl, XORVT,
7896 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007897 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007898 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007899 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007900 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007901 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007902}
7903
Dan Gohmand858e902010-04-17 15:26:15 +00007904SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007905 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007906 SDValue Op0 = Op.getOperand(0);
7907 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007908 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007909 EVT VT = Op.getValueType();
7910 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007911
7912 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007913 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007914 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007915 SrcVT = VT;
7916 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007917 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007918 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007919 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007920 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007921 }
7922
7923 // At this point the operands and the result should have the same
7924 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007925
Evan Cheng68c47cb2007-01-05 07:55:56 +00007926 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007927 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007928 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007929 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7930 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007931 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007932 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7933 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7934 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7935 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007936 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007937 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007938 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007939 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007940 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007941 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007942 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007943
7944 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007945 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007946 // Op0 is MVT::f32, Op1 is MVT::f64.
7947 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7948 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7949 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007950 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007951 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007952 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007953 }
7954
Evan Cheng73d6cf12007-01-05 21:37:56 +00007955 // Clear first operand sign bit.
7956 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007957 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007958 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7959 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007960 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007961 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7962 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7963 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7964 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007965 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007966 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007967 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007968 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007969 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007970 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007971 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007972
7973 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007974 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007975}
7976
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007977SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7978 SDValue N0 = Op.getOperand(0);
7979 DebugLoc dl = Op.getDebugLoc();
7980 EVT VT = Op.getValueType();
7981
7982 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7983 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7984 DAG.getConstant(1, VT));
7985 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7986}
7987
Dan Gohman076aee32009-03-04 19:44:21 +00007988/// Emit nodes that will be selected as "test Op0,Op0", or something
7989/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007990SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007991 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007992 DebugLoc dl = Op.getDebugLoc();
7993
Dan Gohman31125812009-03-07 01:58:32 +00007994 // CF and OF aren't always set the way we want. Determine which
7995 // of these we need.
7996 bool NeedCF = false;
7997 bool NeedOF = false;
7998 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007999 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008000 case X86::COND_A: case X86::COND_AE:
8001 case X86::COND_B: case X86::COND_BE:
8002 NeedCF = true;
8003 break;
8004 case X86::COND_G: case X86::COND_GE:
8005 case X86::COND_L: case X86::COND_LE:
8006 case X86::COND_O: case X86::COND_NO:
8007 NeedOF = true;
8008 break;
Dan Gohman31125812009-03-07 01:58:32 +00008009 }
8010
Dan Gohman076aee32009-03-04 19:44:21 +00008011 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008012 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8013 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008014 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8015 // Emit a CMP with 0, which is the TEST pattern.
8016 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8017 DAG.getConstant(0, Op.getValueType()));
8018
8019 unsigned Opcode = 0;
8020 unsigned NumOperands = 0;
8021 switch (Op.getNode()->getOpcode()) {
8022 case ISD::ADD:
8023 // Due to an isel shortcoming, be conservative if this add is likely to be
8024 // selected as part of a load-modify-store instruction. When the root node
8025 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8026 // uses of other nodes in the match, such as the ADD in this case. This
8027 // leads to the ADD being left around and reselected, with the result being
8028 // two adds in the output. Alas, even if none our users are stores, that
8029 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8030 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8031 // climbing the DAG back to the root, and it doesn't seem to be worth the
8032 // effort.
8033 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008034 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8035 if (UI->getOpcode() != ISD::CopyToReg &&
8036 UI->getOpcode() != ISD::SETCC &&
8037 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008038 goto default_case;
8039
8040 if (ConstantSDNode *C =
8041 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8042 // An add of one will be selected as an INC.
8043 if (C->getAPIntValue() == 1) {
8044 Opcode = X86ISD::INC;
8045 NumOperands = 1;
8046 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008047 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008048
8049 // An add of negative one (subtract of one) will be selected as a DEC.
8050 if (C->getAPIntValue().isAllOnesValue()) {
8051 Opcode = X86ISD::DEC;
8052 NumOperands = 1;
8053 break;
8054 }
Dan Gohman076aee32009-03-04 19:44:21 +00008055 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008056
8057 // Otherwise use a regular EFLAGS-setting add.
8058 Opcode = X86ISD::ADD;
8059 NumOperands = 2;
8060 break;
8061 case ISD::AND: {
8062 // If the primary and result isn't used, don't bother using X86ISD::AND,
8063 // because a TEST instruction will be better.
8064 bool NonFlagUse = false;
8065 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8066 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8067 SDNode *User = *UI;
8068 unsigned UOpNo = UI.getOperandNo();
8069 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8070 // Look pass truncate.
8071 UOpNo = User->use_begin().getOperandNo();
8072 User = *User->use_begin();
8073 }
8074
8075 if (User->getOpcode() != ISD::BRCOND &&
8076 User->getOpcode() != ISD::SETCC &&
8077 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8078 NonFlagUse = true;
8079 break;
8080 }
Dan Gohman076aee32009-03-04 19:44:21 +00008081 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008082
8083 if (!NonFlagUse)
8084 break;
8085 }
8086 // FALL THROUGH
8087 case ISD::SUB:
8088 case ISD::OR:
8089 case ISD::XOR:
8090 // Due to the ISEL shortcoming noted above, be conservative if this op is
8091 // likely to be selected as part of a load-modify-store instruction.
8092 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8093 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8094 if (UI->getOpcode() == ISD::STORE)
8095 goto default_case;
8096
8097 // Otherwise use a regular EFLAGS-setting instruction.
8098 switch (Op.getNode()->getOpcode()) {
8099 default: llvm_unreachable("unexpected operator!");
8100 case ISD::SUB: Opcode = X86ISD::SUB; break;
8101 case ISD::OR: Opcode = X86ISD::OR; break;
8102 case ISD::XOR: Opcode = X86ISD::XOR; break;
8103 case ISD::AND: Opcode = X86ISD::AND; break;
8104 }
8105
8106 NumOperands = 2;
8107 break;
8108 case X86ISD::ADD:
8109 case X86ISD::SUB:
8110 case X86ISD::INC:
8111 case X86ISD::DEC:
8112 case X86ISD::OR:
8113 case X86ISD::XOR:
8114 case X86ISD::AND:
8115 return SDValue(Op.getNode(), 1);
8116 default:
8117 default_case:
8118 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008119 }
8120
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008121 if (Opcode == 0)
8122 // Emit a CMP with 0, which is the TEST pattern.
8123 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8124 DAG.getConstant(0, Op.getValueType()));
8125
8126 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8127 SmallVector<SDValue, 4> Ops;
8128 for (unsigned i = 0; i != NumOperands; ++i)
8129 Ops.push_back(Op.getOperand(i));
8130
8131 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8132 DAG.ReplaceAllUsesWith(Op, New);
8133 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008134}
8135
8136/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8137/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008138SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008139 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008140 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8141 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008142 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008143
8144 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008145 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008146}
8147
Evan Chengd40d03e2010-01-06 19:38:29 +00008148/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8149/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008150SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8151 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008152 SDValue Op0 = And.getOperand(0);
8153 SDValue Op1 = And.getOperand(1);
8154 if (Op0.getOpcode() == ISD::TRUNCATE)
8155 Op0 = Op0.getOperand(0);
8156 if (Op1.getOpcode() == ISD::TRUNCATE)
8157 Op1 = Op1.getOperand(0);
8158
Evan Chengd40d03e2010-01-06 19:38:29 +00008159 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008160 if (Op1.getOpcode() == ISD::SHL)
8161 std::swap(Op0, Op1);
8162 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008163 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8164 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008165 // If we looked past a truncate, check that it's only truncating away
8166 // known zeros.
8167 unsigned BitWidth = Op0.getValueSizeInBits();
8168 unsigned AndBitWidth = And.getValueSizeInBits();
8169 if (BitWidth > AndBitWidth) {
8170 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8171 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8172 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8173 return SDValue();
8174 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008175 LHS = Op1;
8176 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008177 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008178 } else if (Op1.getOpcode() == ISD::Constant) {
8179 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008180 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008181 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008182
8183 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008184 LHS = AndLHS.getOperand(0);
8185 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008186 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008187
8188 // Use BT if the immediate can't be encoded in a TEST instruction.
8189 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8190 LHS = AndLHS;
8191 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8192 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008193 }
Evan Cheng0488db92007-09-25 01:57:46 +00008194
Evan Chengd40d03e2010-01-06 19:38:29 +00008195 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008196 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008197 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008198 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008199 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008200 // Also promote i16 to i32 for performance / code size reason.
8201 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008202 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008203 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008204
Evan Chengd40d03e2010-01-06 19:38:29 +00008205 // If the operand types disagree, extend the shift amount to match. Since
8206 // BT ignores high bits (like shifts) we can use anyextend.
8207 if (LHS.getValueType() != RHS.getValueType())
8208 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008209
Evan Chengd40d03e2010-01-06 19:38:29 +00008210 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8211 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8212 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8213 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008214 }
8215
Evan Cheng54de3ea2010-01-05 06:52:31 +00008216 return SDValue();
8217}
8218
Dan Gohmand858e902010-04-17 15:26:15 +00008219SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008220
8221 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8222
Evan Cheng54de3ea2010-01-05 06:52:31 +00008223 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8224 SDValue Op0 = Op.getOperand(0);
8225 SDValue Op1 = Op.getOperand(1);
8226 DebugLoc dl = Op.getDebugLoc();
8227 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8228
8229 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008230 // Lower (X & (1 << N)) == 0 to BT(X, N).
8231 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8232 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008233 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008234 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008235 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008236 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8237 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8238 if (NewSetCC.getNode())
8239 return NewSetCC;
8240 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008241
Chris Lattner481eebc2010-12-19 21:23:48 +00008242 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8243 // these.
8244 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008245 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008246 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8247 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008248
Chris Lattner481eebc2010-12-19 21:23:48 +00008249 // If the input is a setcc, then reuse the input setcc or use a new one with
8250 // the inverted condition.
8251 if (Op0.getOpcode() == X86ISD::SETCC) {
8252 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8253 bool Invert = (CC == ISD::SETNE) ^
8254 cast<ConstantSDNode>(Op1)->isNullValue();
8255 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008256
Evan Cheng2c755ba2010-02-27 07:36:59 +00008257 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008258 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8259 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8260 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008261 }
8262
Evan Chenge5b51ac2010-04-17 06:13:15 +00008263 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008264 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008265 if (X86CC == X86::COND_INVALID)
8266 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008267
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008268 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008269 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008270 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008271}
8272
Craig Topper89af15e2011-09-18 08:03:58 +00008273// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008274// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008275static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008276 EVT VT = Op.getValueType();
8277
Duncan Sands28b77e92011-09-06 19:07:46 +00008278 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008279 "Unsupported value type for operation");
8280
8281 int NumElems = VT.getVectorNumElements();
8282 DebugLoc dl = Op.getDebugLoc();
8283 SDValue CC = Op.getOperand(2);
8284 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8285 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8286
8287 // Extract the LHS vectors
8288 SDValue LHS = Op.getOperand(0);
8289 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8290 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8291
8292 // Extract the RHS vectors
8293 SDValue RHS = Op.getOperand(1);
8294 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8295 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8296
8297 // Issue the operation on the smaller types and concatenate the result back
8298 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8299 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8300 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8301 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8302 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8303}
8304
8305
Dan Gohmand858e902010-04-17 15:26:15 +00008306SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008307 SDValue Cond;
8308 SDValue Op0 = Op.getOperand(0);
8309 SDValue Op1 = Op.getOperand(1);
8310 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008311 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008312 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8313 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008314 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008315
8316 if (isFP) {
8317 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008318 EVT EltVT = Op0.getValueType().getVectorElementType();
8319 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8320
Nate Begeman30a0de92008-07-17 16:51:19 +00008321 bool Swap = false;
8322
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008323 // SSE Condition code mapping:
8324 // 0 - EQ
8325 // 1 - LT
8326 // 2 - LE
8327 // 3 - UNORD
8328 // 4 - NEQ
8329 // 5 - NLT
8330 // 6 - NLE
8331 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008332 switch (SetCCOpcode) {
8333 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008334 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008335 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008336 case ISD::SETOGT:
8337 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008338 case ISD::SETLT:
8339 case ISD::SETOLT: SSECC = 1; break;
8340 case ISD::SETOGE:
8341 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008342 case ISD::SETLE:
8343 case ISD::SETOLE: SSECC = 2; break;
8344 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008345 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008346 case ISD::SETNE: SSECC = 4; break;
8347 case ISD::SETULE: Swap = true;
8348 case ISD::SETUGE: SSECC = 5; break;
8349 case ISD::SETULT: Swap = true;
8350 case ISD::SETUGT: SSECC = 6; break;
8351 case ISD::SETO: SSECC = 7; break;
8352 }
8353 if (Swap)
8354 std::swap(Op0, Op1);
8355
Nate Begemanfb8ead02008-07-25 19:05:58 +00008356 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008357 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008358 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008359 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008360 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8361 DAG.getConstant(3, MVT::i8));
8362 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8363 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008364 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008365 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008366 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008367 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8368 DAG.getConstant(7, MVT::i8));
8369 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8370 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008371 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008372 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008373 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008374 }
8375 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008376 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8377 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008378 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008379
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008380 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008381 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008382 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008383
Nate Begeman30a0de92008-07-17 16:51:19 +00008384 // We are handling one of the integer comparisons here. Since SSE only has
8385 // GT and EQ comparisons for integer, swapping operands and multiple
8386 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008387 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008388 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008389
Nate Begeman30a0de92008-07-17 16:51:19 +00008390 switch (SetCCOpcode) {
8391 default: break;
8392 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008393 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008394 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008395 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008396 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008397 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008398 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008399 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008400 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008401 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008402 }
8403 if (Swap)
8404 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008405
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008406 // Check that the operation in question is available (most are plain SSE2,
8407 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008408 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008409 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008410 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008411 return SDValue();
8412
Nate Begeman30a0de92008-07-17 16:51:19 +00008413 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8414 // bits of the inputs before performing those operations.
8415 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008416 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008417 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8418 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008419 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008420 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8421 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008422 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8423 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008424 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008425
Dale Johannesenace16102009-02-03 19:33:06 +00008426 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008427
8428 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008429 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008430 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008431
Nate Begeman30a0de92008-07-17 16:51:19 +00008432 return Result;
8433}
Evan Cheng0488db92007-09-25 01:57:46 +00008434
Evan Cheng370e5342008-12-03 08:38:43 +00008435// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008436static bool isX86LogicalCmp(SDValue Op) {
8437 unsigned Opc = Op.getNode()->getOpcode();
8438 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8439 return true;
8440 if (Op.getResNo() == 1 &&
8441 (Opc == X86ISD::ADD ||
8442 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008443 Opc == X86ISD::ADC ||
8444 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008445 Opc == X86ISD::SMUL ||
8446 Opc == X86ISD::UMUL ||
8447 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008448 Opc == X86ISD::DEC ||
8449 Opc == X86ISD::OR ||
8450 Opc == X86ISD::XOR ||
8451 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008452 return true;
8453
Chris Lattner9637d5b2010-12-05 07:49:54 +00008454 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8455 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008456
Dan Gohman076aee32009-03-04 19:44:21 +00008457 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008458}
8459
Chris Lattnera2b56002010-12-05 01:23:24 +00008460static bool isZero(SDValue V) {
8461 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8462 return C && C->isNullValue();
8463}
8464
Chris Lattner96908b12010-12-05 02:00:51 +00008465static bool isAllOnes(SDValue V) {
8466 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8467 return C && C->isAllOnesValue();
8468}
8469
Dan Gohmand858e902010-04-17 15:26:15 +00008470SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008471 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008472 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008473 SDValue Op1 = Op.getOperand(1);
8474 SDValue Op2 = Op.getOperand(2);
8475 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008476 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008477
Dan Gohman1a492952009-10-20 16:22:37 +00008478 if (Cond.getOpcode() == ISD::SETCC) {
8479 SDValue NewCond = LowerSETCC(Cond, DAG);
8480 if (NewCond.getNode())
8481 Cond = NewCond;
8482 }
Evan Cheng734503b2006-09-11 02:19:56 +00008483
Chris Lattnera2b56002010-12-05 01:23:24 +00008484 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008485 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008486 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008487 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008488 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008489 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8490 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008491 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008492
Chris Lattnera2b56002010-12-05 01:23:24 +00008493 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008494
8495 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008496 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8497 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008498
8499 SDValue CmpOp0 = Cmp.getOperand(0);
8500 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8501 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008502
Chris Lattner96908b12010-12-05 02:00:51 +00008503 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008504 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8505 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008506
Chris Lattner96908b12010-12-05 02:00:51 +00008507 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8508 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008509
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008510 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008511 if (N2C == 0 || !N2C->isNullValue())
8512 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8513 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008514 }
8515 }
8516
Chris Lattnera2b56002010-12-05 01:23:24 +00008517 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008518 if (Cond.getOpcode() == ISD::AND &&
8519 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8520 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008521 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008522 Cond = Cond.getOperand(0);
8523 }
8524
Evan Cheng3f41d662007-10-08 22:16:29 +00008525 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8526 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008527 unsigned CondOpcode = Cond.getOpcode();
8528 if (CondOpcode == X86ISD::SETCC ||
8529 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008530 CC = Cond.getOperand(0);
8531
Dan Gohman475871a2008-07-27 21:46:04 +00008532 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008533 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008534 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008535
Evan Cheng3f41d662007-10-08 22:16:29 +00008536 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008537 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008538 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008539 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008540
Chris Lattnerd1980a52009-03-12 06:52:53 +00008541 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8542 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008543 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008544 addTest = false;
8545 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008546 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8547 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8548 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8549 Cond.getOperand(0).getValueType() != MVT::i8)) {
8550 SDValue LHS = Cond.getOperand(0);
8551 SDValue RHS = Cond.getOperand(1);
8552 unsigned X86Opcode;
8553 unsigned X86Cond;
8554 SDVTList VTs;
8555 switch (CondOpcode) {
8556 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8557 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8558 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8559 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8560 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8561 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8562 default: llvm_unreachable("unexpected overflowing operator");
8563 }
8564 if (CondOpcode == ISD::UMULO)
8565 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8566 MVT::i32);
8567 else
8568 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8569
8570 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8571
8572 if (CondOpcode == ISD::UMULO)
8573 Cond = X86Op.getValue(2);
8574 else
8575 Cond = X86Op.getValue(1);
8576
8577 CC = DAG.getConstant(X86Cond, MVT::i8);
8578 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008579 }
8580
8581 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008582 // Look pass the truncate.
8583 if (Cond.getOpcode() == ISD::TRUNCATE)
8584 Cond = Cond.getOperand(0);
8585
8586 // We know the result of AND is compared against zero. Try to match
8587 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008588 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008589 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008590 if (NewSetCC.getNode()) {
8591 CC = NewSetCC.getOperand(0);
8592 Cond = NewSetCC.getOperand(1);
8593 addTest = false;
8594 }
8595 }
8596 }
8597
8598 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008599 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008600 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008601 }
8602
Benjamin Kramere915ff32010-12-22 23:09:28 +00008603 // a < b ? -1 : 0 -> RES = ~setcc_carry
8604 // a < b ? 0 : -1 -> RES = setcc_carry
8605 // a >= b ? -1 : 0 -> RES = setcc_carry
8606 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8607 if (Cond.getOpcode() == X86ISD::CMP) {
8608 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8609
8610 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8611 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8612 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8613 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8614 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8615 return DAG.getNOT(DL, Res, Res.getValueType());
8616 return Res;
8617 }
8618 }
8619
Evan Cheng0488db92007-09-25 01:57:46 +00008620 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8621 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008622 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008623 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008624 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008625}
8626
Evan Cheng370e5342008-12-03 08:38:43 +00008627// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8628// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8629// from the AND / OR.
8630static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8631 Opc = Op.getOpcode();
8632 if (Opc != ISD::OR && Opc != ISD::AND)
8633 return false;
8634 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8635 Op.getOperand(0).hasOneUse() &&
8636 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8637 Op.getOperand(1).hasOneUse());
8638}
8639
Evan Cheng961d6d42009-02-02 08:19:07 +00008640// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8641// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008642static bool isXor1OfSetCC(SDValue Op) {
8643 if (Op.getOpcode() != ISD::XOR)
8644 return false;
8645 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8646 if (N1C && N1C->getAPIntValue() == 1) {
8647 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8648 Op.getOperand(0).hasOneUse();
8649 }
8650 return false;
8651}
8652
Dan Gohmand858e902010-04-17 15:26:15 +00008653SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008654 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008655 SDValue Chain = Op.getOperand(0);
8656 SDValue Cond = Op.getOperand(1);
8657 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008658 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008659 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008660 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008661
Dan Gohman1a492952009-10-20 16:22:37 +00008662 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008663 // Check for setcc([su]{add,sub,mul}o == 0).
8664 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8665 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8666 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8667 Cond.getOperand(0).getResNo() == 1 &&
8668 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8669 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8670 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8671 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8672 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8673 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8674 Inverted = true;
8675 Cond = Cond.getOperand(0);
8676 } else {
8677 SDValue NewCond = LowerSETCC(Cond, DAG);
8678 if (NewCond.getNode())
8679 Cond = NewCond;
8680 }
Dan Gohman1a492952009-10-20 16:22:37 +00008681 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008682#if 0
8683 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008684 else if (Cond.getOpcode() == X86ISD::ADD ||
8685 Cond.getOpcode() == X86ISD::SUB ||
8686 Cond.getOpcode() == X86ISD::SMUL ||
8687 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008688 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008689#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008690
Evan Chengad9c0a32009-12-15 00:53:42 +00008691 // Look pass (and (setcc_carry (cmp ...)), 1).
8692 if (Cond.getOpcode() == ISD::AND &&
8693 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8694 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008695 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008696 Cond = Cond.getOperand(0);
8697 }
8698
Evan Cheng3f41d662007-10-08 22:16:29 +00008699 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8700 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008701 unsigned CondOpcode = Cond.getOpcode();
8702 if (CondOpcode == X86ISD::SETCC ||
8703 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008704 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008705
Dan Gohman475871a2008-07-27 21:46:04 +00008706 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008707 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008708 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008709 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008710 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008711 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008712 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008713 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008714 default: break;
8715 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008716 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008717 // These can only come from an arithmetic instruction with overflow,
8718 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008719 Cond = Cond.getNode()->getOperand(1);
8720 addTest = false;
8721 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008722 }
Evan Cheng0488db92007-09-25 01:57:46 +00008723 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008724 }
8725 CondOpcode = Cond.getOpcode();
8726 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8727 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8728 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8729 Cond.getOperand(0).getValueType() != MVT::i8)) {
8730 SDValue LHS = Cond.getOperand(0);
8731 SDValue RHS = Cond.getOperand(1);
8732 unsigned X86Opcode;
8733 unsigned X86Cond;
8734 SDVTList VTs;
8735 switch (CondOpcode) {
8736 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8737 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8738 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8739 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8740 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8741 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8742 default: llvm_unreachable("unexpected overflowing operator");
8743 }
8744 if (Inverted)
8745 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8746 if (CondOpcode == ISD::UMULO)
8747 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8748 MVT::i32);
8749 else
8750 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8751
8752 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8753
8754 if (CondOpcode == ISD::UMULO)
8755 Cond = X86Op.getValue(2);
8756 else
8757 Cond = X86Op.getValue(1);
8758
8759 CC = DAG.getConstant(X86Cond, MVT::i8);
8760 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008761 } else {
8762 unsigned CondOpc;
8763 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8764 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008765 if (CondOpc == ISD::OR) {
8766 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8767 // two branches instead of an explicit OR instruction with a
8768 // separate test.
8769 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008770 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008771 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008772 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008773 Chain, Dest, CC, Cmp);
8774 CC = Cond.getOperand(1).getOperand(0);
8775 Cond = Cmp;
8776 addTest = false;
8777 }
8778 } else { // ISD::AND
8779 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8780 // two branches instead of an explicit AND instruction with a
8781 // separate test. However, we only do this if this block doesn't
8782 // have a fall-through edge, because this requires an explicit
8783 // jmp when the condition is false.
8784 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008785 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008786 Op.getNode()->hasOneUse()) {
8787 X86::CondCode CCode =
8788 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8789 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008790 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008791 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008792 // Look for an unconditional branch following this conditional branch.
8793 // We need this because we need to reverse the successors in order
8794 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008795 if (User->getOpcode() == ISD::BR) {
8796 SDValue FalseBB = User->getOperand(1);
8797 SDNode *NewBR =
8798 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008799 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008800 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008801 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008802
Dale Johannesene4d209d2009-02-03 20:21:25 +00008803 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008804 Chain, Dest, CC, Cmp);
8805 X86::CondCode CCode =
8806 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8807 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008808 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008809 Cond = Cmp;
8810 addTest = false;
8811 }
8812 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008813 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008814 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8815 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8816 // It should be transformed during dag combiner except when the condition
8817 // is set by a arithmetics with overflow node.
8818 X86::CondCode CCode =
8819 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8820 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008821 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008822 Cond = Cond.getOperand(0).getOperand(1);
8823 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008824 } else if (Cond.getOpcode() == ISD::SETCC &&
8825 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8826 // For FCMP_OEQ, we can emit
8827 // two branches instead of an explicit AND instruction with a
8828 // separate test. However, we only do this if this block doesn't
8829 // have a fall-through edge, because this requires an explicit
8830 // jmp when the condition is false.
8831 if (Op.getNode()->hasOneUse()) {
8832 SDNode *User = *Op.getNode()->use_begin();
8833 // Look for an unconditional branch following this conditional branch.
8834 // We need this because we need to reverse the successors in order
8835 // to implement FCMP_OEQ.
8836 if (User->getOpcode() == ISD::BR) {
8837 SDValue FalseBB = User->getOperand(1);
8838 SDNode *NewBR =
8839 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8840 assert(NewBR == User);
8841 (void)NewBR;
8842 Dest = FalseBB;
8843
8844 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8845 Cond.getOperand(0), Cond.getOperand(1));
8846 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8847 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8848 Chain, Dest, CC, Cmp);
8849 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8850 Cond = Cmp;
8851 addTest = false;
8852 }
8853 }
8854 } else if (Cond.getOpcode() == ISD::SETCC &&
8855 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8856 // For FCMP_UNE, we can emit
8857 // two branches instead of an explicit AND instruction with a
8858 // separate test. However, we only do this if this block doesn't
8859 // have a fall-through edge, because this requires an explicit
8860 // jmp when the condition is false.
8861 if (Op.getNode()->hasOneUse()) {
8862 SDNode *User = *Op.getNode()->use_begin();
8863 // Look for an unconditional branch following this conditional branch.
8864 // We need this because we need to reverse the successors in order
8865 // to implement FCMP_UNE.
8866 if (User->getOpcode() == ISD::BR) {
8867 SDValue FalseBB = User->getOperand(1);
8868 SDNode *NewBR =
8869 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8870 assert(NewBR == User);
8871 (void)NewBR;
8872
8873 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8874 Cond.getOperand(0), Cond.getOperand(1));
8875 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8876 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8877 Chain, Dest, CC, Cmp);
8878 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8879 Cond = Cmp;
8880 addTest = false;
8881 Dest = FalseBB;
8882 }
8883 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008884 }
Evan Cheng0488db92007-09-25 01:57:46 +00008885 }
8886
8887 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008888 // Look pass the truncate.
8889 if (Cond.getOpcode() == ISD::TRUNCATE)
8890 Cond = Cond.getOperand(0);
8891
8892 // We know the result of AND is compared against zero. Try to match
8893 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008894 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008895 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8896 if (NewSetCC.getNode()) {
8897 CC = NewSetCC.getOperand(0);
8898 Cond = NewSetCC.getOperand(1);
8899 addTest = false;
8900 }
8901 }
8902 }
8903
8904 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008905 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008906 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008907 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008908 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008909 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008910}
8911
Anton Korobeynikove060b532007-04-17 19:34:00 +00008912
8913// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8914// Calls to _alloca is needed to probe the stack when allocating more than 4k
8915// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8916// that the guard pages used by the OS virtual memory manager are allocated in
8917// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008918SDValue
8919X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008920 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008921 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008922 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008923 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008924 "are being used");
8925 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008926 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008927
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008928 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008929 SDValue Chain = Op.getOperand(0);
8930 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008931 // FIXME: Ensure alignment here
8932
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008933 bool Is64Bit = Subtarget->is64Bit();
8934 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008935
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008936 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008937 MachineFunction &MF = DAG.getMachineFunction();
8938 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008939
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008940 if (Is64Bit) {
8941 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008942 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008943 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008944
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008945 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8946 I != E; I++)
8947 if (I->hasNestAttr())
8948 report_fatal_error("Cannot use segmented stacks with functions that "
8949 "have nested arguments.");
8950 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008951
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008952 const TargetRegisterClass *AddrRegClass =
8953 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8954 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8955 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8956 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8957 DAG.getRegister(Vreg, SPTy));
8958 SDValue Ops1[2] = { Value, Chain };
8959 return DAG.getMergeValues(Ops1, 2, dl);
8960 } else {
8961 SDValue Flag;
8962 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008963
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008964 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
8965 Flag = Chain.getValue(1);
8966 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008967
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008968 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
8969 Flag = Chain.getValue(1);
8970
8971 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
8972
8973 SDValue Ops1[2] = { Chain.getValue(0), Chain };
8974 return DAG.getMergeValues(Ops1, 2, dl);
8975 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008976}
8977
Dan Gohmand858e902010-04-17 15:26:15 +00008978SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008979 MachineFunction &MF = DAG.getMachineFunction();
8980 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8981
Dan Gohman69de1932008-02-06 22:27:42 +00008982 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008983 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008984
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008985 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008986 // vastart just stores the address of the VarArgsFrameIndex slot into the
8987 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008988 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8989 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008990 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8991 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008992 }
8993
8994 // __va_list_tag:
8995 // gp_offset (0 - 6 * 8)
8996 // fp_offset (48 - 48 + 8 * 16)
8997 // overflow_arg_area (point to parameters coming in memory).
8998 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00008999 SmallVector<SDValue, 8> MemOps;
9000 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009001 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009002 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009003 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9004 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009005 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009006 MemOps.push_back(Store);
9007
9008 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009009 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009010 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009011 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009012 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9013 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009014 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009015 MemOps.push_back(Store);
9016
9017 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009018 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009019 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009020 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9021 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009022 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9023 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009024 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009025 MemOps.push_back(Store);
9026
9027 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009028 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009029 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009030 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9031 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009032 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9033 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009034 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009035 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009036 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009037}
9038
Dan Gohmand858e902010-04-17 15:26:15 +00009039SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009040 assert(Subtarget->is64Bit() &&
9041 "LowerVAARG only handles 64-bit va_arg!");
9042 assert((Subtarget->isTargetLinux() ||
9043 Subtarget->isTargetDarwin()) &&
9044 "Unhandled target in LowerVAARG");
9045 assert(Op.getNode()->getNumOperands() == 4);
9046 SDValue Chain = Op.getOperand(0);
9047 SDValue SrcPtr = Op.getOperand(1);
9048 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9049 unsigned Align = Op.getConstantOperandVal(3);
9050 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009051
Dan Gohman320afb82010-10-12 18:00:49 +00009052 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009053 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009054 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9055 uint8_t ArgMode;
9056
9057 // Decide which area this value should be read from.
9058 // TODO: Implement the AMD64 ABI in its entirety. This simple
9059 // selection mechanism works only for the basic types.
9060 if (ArgVT == MVT::f80) {
9061 llvm_unreachable("va_arg for f80 not yet implemented");
9062 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9063 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9064 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9065 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9066 } else {
9067 llvm_unreachable("Unhandled argument type in LowerVAARG");
9068 }
9069
9070 if (ArgMode == 2) {
9071 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009072 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009073 !(DAG.getMachineFunction()
9074 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009075 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009076 }
9077
9078 // Insert VAARG_64 node into the DAG
9079 // VAARG_64 returns two values: Variable Argument Address, Chain
9080 SmallVector<SDValue, 11> InstOps;
9081 InstOps.push_back(Chain);
9082 InstOps.push_back(SrcPtr);
9083 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9084 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9085 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9086 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9087 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9088 VTs, &InstOps[0], InstOps.size(),
9089 MVT::i64,
9090 MachinePointerInfo(SV),
9091 /*Align=*/0,
9092 /*Volatile=*/false,
9093 /*ReadMem=*/true,
9094 /*WriteMem=*/true);
9095 Chain = VAARG.getValue(1);
9096
9097 // Load the next argument and return it
9098 return DAG.getLoad(ArgVT, dl,
9099 Chain,
9100 VAARG,
9101 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009102 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009103}
9104
Dan Gohmand858e902010-04-17 15:26:15 +00009105SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009106 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009107 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009108 SDValue Chain = Op.getOperand(0);
9109 SDValue DstPtr = Op.getOperand(1);
9110 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009111 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9112 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009113 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009114
Chris Lattnere72f2022010-09-21 05:40:29 +00009115 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009116 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009117 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009118 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009119}
9120
Craig Topper80e46362012-01-23 06:16:53 +00009121// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9122// may or may not be a constant. Takes immediate version of shift as input.
9123static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9124 SDValue SrcOp, SDValue ShAmt,
9125 SelectionDAG &DAG) {
9126 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9127
9128 if (isa<ConstantSDNode>(ShAmt)) {
9129 switch (Opc) {
9130 default: llvm_unreachable("Unknown target vector shift node");
9131 case X86ISD::VSHLI:
9132 case X86ISD::VSRLI:
9133 case X86ISD::VSRAI:
9134 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9135 }
9136 }
9137
9138 // Change opcode to non-immediate version
9139 switch (Opc) {
9140 default: llvm_unreachable("Unknown target vector shift node");
9141 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9142 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9143 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9144 }
9145
9146 // Need to build a vector containing shift amount
9147 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9148 SDValue ShOps[4];
9149 ShOps[0] = ShAmt;
9150 ShOps[1] = DAG.getConstant(0, MVT::i32);
9151 ShOps[2] = DAG.getUNDEF(MVT::i32);
9152 ShOps[3] = DAG.getUNDEF(MVT::i32);
9153 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9154 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9155 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9156}
9157
Dan Gohman475871a2008-07-27 21:46:04 +00009158SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009159X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009160 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009161 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009162 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009163 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009164 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009165 case Intrinsic::x86_sse_comieq_ss:
9166 case Intrinsic::x86_sse_comilt_ss:
9167 case Intrinsic::x86_sse_comile_ss:
9168 case Intrinsic::x86_sse_comigt_ss:
9169 case Intrinsic::x86_sse_comige_ss:
9170 case Intrinsic::x86_sse_comineq_ss:
9171 case Intrinsic::x86_sse_ucomieq_ss:
9172 case Intrinsic::x86_sse_ucomilt_ss:
9173 case Intrinsic::x86_sse_ucomile_ss:
9174 case Intrinsic::x86_sse_ucomigt_ss:
9175 case Intrinsic::x86_sse_ucomige_ss:
9176 case Intrinsic::x86_sse_ucomineq_ss:
9177 case Intrinsic::x86_sse2_comieq_sd:
9178 case Intrinsic::x86_sse2_comilt_sd:
9179 case Intrinsic::x86_sse2_comile_sd:
9180 case Intrinsic::x86_sse2_comigt_sd:
9181 case Intrinsic::x86_sse2_comige_sd:
9182 case Intrinsic::x86_sse2_comineq_sd:
9183 case Intrinsic::x86_sse2_ucomieq_sd:
9184 case Intrinsic::x86_sse2_ucomilt_sd:
9185 case Intrinsic::x86_sse2_ucomile_sd:
9186 case Intrinsic::x86_sse2_ucomigt_sd:
9187 case Intrinsic::x86_sse2_ucomige_sd:
9188 case Intrinsic::x86_sse2_ucomineq_sd: {
9189 unsigned Opc = 0;
9190 ISD::CondCode CC = ISD::SETCC_INVALID;
9191 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009192 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009193 case Intrinsic::x86_sse_comieq_ss:
9194 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009195 Opc = X86ISD::COMI;
9196 CC = ISD::SETEQ;
9197 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009198 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009199 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009200 Opc = X86ISD::COMI;
9201 CC = ISD::SETLT;
9202 break;
9203 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009204 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009205 Opc = X86ISD::COMI;
9206 CC = ISD::SETLE;
9207 break;
9208 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009209 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009210 Opc = X86ISD::COMI;
9211 CC = ISD::SETGT;
9212 break;
9213 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009214 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009215 Opc = X86ISD::COMI;
9216 CC = ISD::SETGE;
9217 break;
9218 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009219 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009220 Opc = X86ISD::COMI;
9221 CC = ISD::SETNE;
9222 break;
9223 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009224 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009225 Opc = X86ISD::UCOMI;
9226 CC = ISD::SETEQ;
9227 break;
9228 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009229 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009230 Opc = X86ISD::UCOMI;
9231 CC = ISD::SETLT;
9232 break;
9233 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009234 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009235 Opc = X86ISD::UCOMI;
9236 CC = ISD::SETLE;
9237 break;
9238 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009239 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009240 Opc = X86ISD::UCOMI;
9241 CC = ISD::SETGT;
9242 break;
9243 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009244 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009245 Opc = X86ISD::UCOMI;
9246 CC = ISD::SETGE;
9247 break;
9248 case Intrinsic::x86_sse_ucomineq_ss:
9249 case Intrinsic::x86_sse2_ucomineq_sd:
9250 Opc = X86ISD::UCOMI;
9251 CC = ISD::SETNE;
9252 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009253 }
Evan Cheng734503b2006-09-11 02:19:56 +00009254
Dan Gohman475871a2008-07-27 21:46:04 +00009255 SDValue LHS = Op.getOperand(1);
9256 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009257 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009258 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009259 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9260 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9261 DAG.getConstant(X86CC, MVT::i8), Cond);
9262 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009263 }
Craig Topper86c7c582012-01-30 01:10:15 +00009264 // XOP comparison intrinsics
9265 case Intrinsic::x86_xop_vpcomltb:
9266 case Intrinsic::x86_xop_vpcomltw:
9267 case Intrinsic::x86_xop_vpcomltd:
9268 case Intrinsic::x86_xop_vpcomltq:
9269 case Intrinsic::x86_xop_vpcomltub:
9270 case Intrinsic::x86_xop_vpcomltuw:
9271 case Intrinsic::x86_xop_vpcomltud:
9272 case Intrinsic::x86_xop_vpcomltuq:
9273 case Intrinsic::x86_xop_vpcomleb:
9274 case Intrinsic::x86_xop_vpcomlew:
9275 case Intrinsic::x86_xop_vpcomled:
9276 case Intrinsic::x86_xop_vpcomleq:
9277 case Intrinsic::x86_xop_vpcomleub:
9278 case Intrinsic::x86_xop_vpcomleuw:
9279 case Intrinsic::x86_xop_vpcomleud:
9280 case Intrinsic::x86_xop_vpcomleuq:
9281 case Intrinsic::x86_xop_vpcomgtb:
9282 case Intrinsic::x86_xop_vpcomgtw:
9283 case Intrinsic::x86_xop_vpcomgtd:
9284 case Intrinsic::x86_xop_vpcomgtq:
9285 case Intrinsic::x86_xop_vpcomgtub:
9286 case Intrinsic::x86_xop_vpcomgtuw:
9287 case Intrinsic::x86_xop_vpcomgtud:
9288 case Intrinsic::x86_xop_vpcomgtuq:
9289 case Intrinsic::x86_xop_vpcomgeb:
9290 case Intrinsic::x86_xop_vpcomgew:
9291 case Intrinsic::x86_xop_vpcomged:
9292 case Intrinsic::x86_xop_vpcomgeq:
9293 case Intrinsic::x86_xop_vpcomgeub:
9294 case Intrinsic::x86_xop_vpcomgeuw:
9295 case Intrinsic::x86_xop_vpcomgeud:
9296 case Intrinsic::x86_xop_vpcomgeuq:
9297 case Intrinsic::x86_xop_vpcomeqb:
9298 case Intrinsic::x86_xop_vpcomeqw:
9299 case Intrinsic::x86_xop_vpcomeqd:
9300 case Intrinsic::x86_xop_vpcomeqq:
9301 case Intrinsic::x86_xop_vpcomequb:
9302 case Intrinsic::x86_xop_vpcomequw:
9303 case Intrinsic::x86_xop_vpcomequd:
9304 case Intrinsic::x86_xop_vpcomequq:
9305 case Intrinsic::x86_xop_vpcomneb:
9306 case Intrinsic::x86_xop_vpcomnew:
9307 case Intrinsic::x86_xop_vpcomned:
9308 case Intrinsic::x86_xop_vpcomneq:
9309 case Intrinsic::x86_xop_vpcomneub:
9310 case Intrinsic::x86_xop_vpcomneuw:
9311 case Intrinsic::x86_xop_vpcomneud:
9312 case Intrinsic::x86_xop_vpcomneuq:
9313 case Intrinsic::x86_xop_vpcomfalseb:
9314 case Intrinsic::x86_xop_vpcomfalsew:
9315 case Intrinsic::x86_xop_vpcomfalsed:
9316 case Intrinsic::x86_xop_vpcomfalseq:
9317 case Intrinsic::x86_xop_vpcomfalseub:
9318 case Intrinsic::x86_xop_vpcomfalseuw:
9319 case Intrinsic::x86_xop_vpcomfalseud:
9320 case Intrinsic::x86_xop_vpcomfalseuq:
9321 case Intrinsic::x86_xop_vpcomtrueb:
9322 case Intrinsic::x86_xop_vpcomtruew:
9323 case Intrinsic::x86_xop_vpcomtrued:
9324 case Intrinsic::x86_xop_vpcomtrueq:
9325 case Intrinsic::x86_xop_vpcomtrueub:
9326 case Intrinsic::x86_xop_vpcomtrueuw:
9327 case Intrinsic::x86_xop_vpcomtrueud:
9328 case Intrinsic::x86_xop_vpcomtrueuq: {
9329 unsigned CC = 0;
9330 unsigned Opc = 0;
9331
9332 switch (IntNo) {
9333 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9334 case Intrinsic::x86_xop_vpcomltb:
9335 case Intrinsic::x86_xop_vpcomltw:
9336 case Intrinsic::x86_xop_vpcomltd:
9337 case Intrinsic::x86_xop_vpcomltq:
9338 CC = 0;
9339 Opc = X86ISD::VPCOM;
9340 break;
9341 case Intrinsic::x86_xop_vpcomltub:
9342 case Intrinsic::x86_xop_vpcomltuw:
9343 case Intrinsic::x86_xop_vpcomltud:
9344 case Intrinsic::x86_xop_vpcomltuq:
9345 CC = 0;
9346 Opc = X86ISD::VPCOMU;
9347 break;
9348 case Intrinsic::x86_xop_vpcomleb:
9349 case Intrinsic::x86_xop_vpcomlew:
9350 case Intrinsic::x86_xop_vpcomled:
9351 case Intrinsic::x86_xop_vpcomleq:
9352 CC = 1;
9353 Opc = X86ISD::VPCOM;
9354 break;
9355 case Intrinsic::x86_xop_vpcomleub:
9356 case Intrinsic::x86_xop_vpcomleuw:
9357 case Intrinsic::x86_xop_vpcomleud:
9358 case Intrinsic::x86_xop_vpcomleuq:
9359 CC = 1;
9360 Opc = X86ISD::VPCOMU;
9361 break;
9362 case Intrinsic::x86_xop_vpcomgtb:
9363 case Intrinsic::x86_xop_vpcomgtw:
9364 case Intrinsic::x86_xop_vpcomgtd:
9365 case Intrinsic::x86_xop_vpcomgtq:
9366 CC = 2;
9367 Opc = X86ISD::VPCOM;
9368 break;
9369 case Intrinsic::x86_xop_vpcomgtub:
9370 case Intrinsic::x86_xop_vpcomgtuw:
9371 case Intrinsic::x86_xop_vpcomgtud:
9372 case Intrinsic::x86_xop_vpcomgtuq:
9373 CC = 2;
9374 Opc = X86ISD::VPCOMU;
9375 break;
9376 case Intrinsic::x86_xop_vpcomgeb:
9377 case Intrinsic::x86_xop_vpcomgew:
9378 case Intrinsic::x86_xop_vpcomged:
9379 case Intrinsic::x86_xop_vpcomgeq:
9380 CC = 3;
9381 Opc = X86ISD::VPCOM;
9382 break;
9383 case Intrinsic::x86_xop_vpcomgeub:
9384 case Intrinsic::x86_xop_vpcomgeuw:
9385 case Intrinsic::x86_xop_vpcomgeud:
9386 case Intrinsic::x86_xop_vpcomgeuq:
9387 CC = 3;
9388 Opc = X86ISD::VPCOMU;
9389 break;
9390 case Intrinsic::x86_xop_vpcomeqb:
9391 case Intrinsic::x86_xop_vpcomeqw:
9392 case Intrinsic::x86_xop_vpcomeqd:
9393 case Intrinsic::x86_xop_vpcomeqq:
9394 CC = 4;
9395 Opc = X86ISD::VPCOM;
9396 break;
9397 case Intrinsic::x86_xop_vpcomequb:
9398 case Intrinsic::x86_xop_vpcomequw:
9399 case Intrinsic::x86_xop_vpcomequd:
9400 case Intrinsic::x86_xop_vpcomequq:
9401 CC = 4;
9402 Opc = X86ISD::VPCOMU;
9403 break;
9404 case Intrinsic::x86_xop_vpcomneb:
9405 case Intrinsic::x86_xop_vpcomnew:
9406 case Intrinsic::x86_xop_vpcomned:
9407 case Intrinsic::x86_xop_vpcomneq:
9408 CC = 5;
9409 Opc = X86ISD::VPCOM;
9410 break;
9411 case Intrinsic::x86_xop_vpcomneub:
9412 case Intrinsic::x86_xop_vpcomneuw:
9413 case Intrinsic::x86_xop_vpcomneud:
9414 case Intrinsic::x86_xop_vpcomneuq:
9415 CC = 5;
9416 Opc = X86ISD::VPCOMU;
9417 break;
9418 case Intrinsic::x86_xop_vpcomfalseb:
9419 case Intrinsic::x86_xop_vpcomfalsew:
9420 case Intrinsic::x86_xop_vpcomfalsed:
9421 case Intrinsic::x86_xop_vpcomfalseq:
9422 CC = 6;
9423 Opc = X86ISD::VPCOM;
9424 break;
9425 case Intrinsic::x86_xop_vpcomfalseub:
9426 case Intrinsic::x86_xop_vpcomfalseuw:
9427 case Intrinsic::x86_xop_vpcomfalseud:
9428 case Intrinsic::x86_xop_vpcomfalseuq:
9429 CC = 6;
9430 Opc = X86ISD::VPCOMU;
9431 break;
9432 case Intrinsic::x86_xop_vpcomtrueb:
9433 case Intrinsic::x86_xop_vpcomtruew:
9434 case Intrinsic::x86_xop_vpcomtrued:
9435 case Intrinsic::x86_xop_vpcomtrueq:
9436 CC = 7;
9437 Opc = X86ISD::VPCOM;
9438 break;
9439 case Intrinsic::x86_xop_vpcomtrueub:
9440 case Intrinsic::x86_xop_vpcomtrueuw:
9441 case Intrinsic::x86_xop_vpcomtrueud:
9442 case Intrinsic::x86_xop_vpcomtrueuq:
9443 CC = 7;
9444 Opc = X86ISD::VPCOMU;
9445 break;
9446 }
9447
9448 SDValue LHS = Op.getOperand(1);
9449 SDValue RHS = Op.getOperand(2);
9450 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9451 DAG.getConstant(CC, MVT::i8));
9452 }
9453
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009454 // Arithmetic intrinsics.
9455 case Intrinsic::x86_sse3_hadd_ps:
9456 case Intrinsic::x86_sse3_hadd_pd:
9457 case Intrinsic::x86_avx_hadd_ps_256:
9458 case Intrinsic::x86_avx_hadd_pd_256:
9459 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9460 Op.getOperand(1), Op.getOperand(2));
9461 case Intrinsic::x86_sse3_hsub_ps:
9462 case Intrinsic::x86_sse3_hsub_pd:
9463 case Intrinsic::x86_avx_hsub_ps_256:
9464 case Intrinsic::x86_avx_hsub_pd_256:
9465 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9466 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009467 case Intrinsic::x86_ssse3_phadd_w_128:
9468 case Intrinsic::x86_ssse3_phadd_d_128:
9469 case Intrinsic::x86_avx2_phadd_w:
9470 case Intrinsic::x86_avx2_phadd_d:
9471 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9472 Op.getOperand(1), Op.getOperand(2));
9473 case Intrinsic::x86_ssse3_phsub_w_128:
9474 case Intrinsic::x86_ssse3_phsub_d_128:
9475 case Intrinsic::x86_avx2_phsub_w:
9476 case Intrinsic::x86_avx2_phsub_d:
9477 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9478 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009479 case Intrinsic::x86_avx2_psllv_d:
9480 case Intrinsic::x86_avx2_psllv_q:
9481 case Intrinsic::x86_avx2_psllv_d_256:
9482 case Intrinsic::x86_avx2_psllv_q_256:
9483 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9484 Op.getOperand(1), Op.getOperand(2));
9485 case Intrinsic::x86_avx2_psrlv_d:
9486 case Intrinsic::x86_avx2_psrlv_q:
9487 case Intrinsic::x86_avx2_psrlv_d_256:
9488 case Intrinsic::x86_avx2_psrlv_q_256:
9489 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9490 Op.getOperand(1), Op.getOperand(2));
9491 case Intrinsic::x86_avx2_psrav_d:
9492 case Intrinsic::x86_avx2_psrav_d_256:
9493 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9494 Op.getOperand(1), Op.getOperand(2));
Craig Topper7925e252012-01-23 08:18:28 +00009495 case Intrinsic::x86_sse2_pcmpeq_b:
9496 case Intrinsic::x86_sse2_pcmpeq_w:
9497 case Intrinsic::x86_sse2_pcmpeq_d:
9498 case Intrinsic::x86_sse41_pcmpeqq:
9499 case Intrinsic::x86_avx2_pcmpeq_b:
9500 case Intrinsic::x86_avx2_pcmpeq_w:
9501 case Intrinsic::x86_avx2_pcmpeq_d:
9502 case Intrinsic::x86_avx2_pcmpeq_q:
9503 return DAG.getNode(X86ISD::PCMPEQ, dl, Op.getValueType(),
9504 Op.getOperand(1), Op.getOperand(2));
9505 case Intrinsic::x86_sse2_pcmpgt_b:
9506 case Intrinsic::x86_sse2_pcmpgt_w:
9507 case Intrinsic::x86_sse2_pcmpgt_d:
9508 case Intrinsic::x86_sse42_pcmpgtq:
9509 case Intrinsic::x86_avx2_pcmpgt_b:
9510 case Intrinsic::x86_avx2_pcmpgt_w:
9511 case Intrinsic::x86_avx2_pcmpgt_d:
9512 case Intrinsic::x86_avx2_pcmpgt_q:
9513 return DAG.getNode(X86ISD::PCMPGT, dl, Op.getValueType(),
9514 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009515 case Intrinsic::x86_ssse3_pshuf_b_128:
9516 case Intrinsic::x86_avx2_pshuf_b:
9517 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9518 Op.getOperand(1), Op.getOperand(2));
9519 case Intrinsic::x86_ssse3_psign_b_128:
9520 case Intrinsic::x86_ssse3_psign_w_128:
9521 case Intrinsic::x86_ssse3_psign_d_128:
9522 case Intrinsic::x86_avx2_psign_b:
9523 case Intrinsic::x86_avx2_psign_w:
9524 case Intrinsic::x86_avx2_psign_d:
9525 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9526 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009527 case Intrinsic::x86_sse41_insertps:
9528 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9529 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9530 case Intrinsic::x86_avx_vperm2f128_ps_256:
9531 case Intrinsic::x86_avx_vperm2f128_pd_256:
9532 case Intrinsic::x86_avx_vperm2f128_si_256:
9533 case Intrinsic::x86_avx2_vperm2i128:
9534 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9535 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper98fc7292011-11-19 17:46:46 +00009536
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009537 // ptest and testp intrinsics. The intrinsic these come from are designed to
9538 // return an integer value, not just an instruction so lower it to the ptest
9539 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009540 case Intrinsic::x86_sse41_ptestz:
9541 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009542 case Intrinsic::x86_sse41_ptestnzc:
9543 case Intrinsic::x86_avx_ptestz_256:
9544 case Intrinsic::x86_avx_ptestc_256:
9545 case Intrinsic::x86_avx_ptestnzc_256:
9546 case Intrinsic::x86_avx_vtestz_ps:
9547 case Intrinsic::x86_avx_vtestc_ps:
9548 case Intrinsic::x86_avx_vtestnzc_ps:
9549 case Intrinsic::x86_avx_vtestz_pd:
9550 case Intrinsic::x86_avx_vtestc_pd:
9551 case Intrinsic::x86_avx_vtestnzc_pd:
9552 case Intrinsic::x86_avx_vtestz_ps_256:
9553 case Intrinsic::x86_avx_vtestc_ps_256:
9554 case Intrinsic::x86_avx_vtestnzc_ps_256:
9555 case Intrinsic::x86_avx_vtestz_pd_256:
9556 case Intrinsic::x86_avx_vtestc_pd_256:
9557 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9558 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009559 unsigned X86CC = 0;
9560 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009561 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009562 case Intrinsic::x86_avx_vtestz_ps:
9563 case Intrinsic::x86_avx_vtestz_pd:
9564 case Intrinsic::x86_avx_vtestz_ps_256:
9565 case Intrinsic::x86_avx_vtestz_pd_256:
9566 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009567 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009568 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009569 // ZF = 1
9570 X86CC = X86::COND_E;
9571 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009572 case Intrinsic::x86_avx_vtestc_ps:
9573 case Intrinsic::x86_avx_vtestc_pd:
9574 case Intrinsic::x86_avx_vtestc_ps_256:
9575 case Intrinsic::x86_avx_vtestc_pd_256:
9576 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009577 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009578 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009579 // CF = 1
9580 X86CC = X86::COND_B;
9581 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009582 case Intrinsic::x86_avx_vtestnzc_ps:
9583 case Intrinsic::x86_avx_vtestnzc_pd:
9584 case Intrinsic::x86_avx_vtestnzc_ps_256:
9585 case Intrinsic::x86_avx_vtestnzc_pd_256:
9586 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009587 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009588 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009589 // ZF and CF = 0
9590 X86CC = X86::COND_A;
9591 break;
9592 }
Eric Christopherfd179292009-08-27 18:07:15 +00009593
Eric Christopher71c67532009-07-29 00:28:05 +00009594 SDValue LHS = Op.getOperand(1);
9595 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009596 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9597 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009598 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9599 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9600 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009601 }
Evan Cheng5759f972008-05-04 09:15:50 +00009602
Craig Topper80e46362012-01-23 06:16:53 +00009603 // SSE/AVX shift intrinsics
9604 case Intrinsic::x86_sse2_psll_w:
9605 case Intrinsic::x86_sse2_psll_d:
9606 case Intrinsic::x86_sse2_psll_q:
9607 case Intrinsic::x86_avx2_psll_w:
9608 case Intrinsic::x86_avx2_psll_d:
9609 case Intrinsic::x86_avx2_psll_q:
9610 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9611 Op.getOperand(1), Op.getOperand(2));
9612 case Intrinsic::x86_sse2_psrl_w:
9613 case Intrinsic::x86_sse2_psrl_d:
9614 case Intrinsic::x86_sse2_psrl_q:
9615 case Intrinsic::x86_avx2_psrl_w:
9616 case Intrinsic::x86_avx2_psrl_d:
9617 case Intrinsic::x86_avx2_psrl_q:
9618 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9619 Op.getOperand(1), Op.getOperand(2));
9620 case Intrinsic::x86_sse2_psra_w:
9621 case Intrinsic::x86_sse2_psra_d:
9622 case Intrinsic::x86_avx2_psra_w:
9623 case Intrinsic::x86_avx2_psra_d:
9624 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9625 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009626 case Intrinsic::x86_sse2_pslli_w:
9627 case Intrinsic::x86_sse2_pslli_d:
9628 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009629 case Intrinsic::x86_avx2_pslli_w:
9630 case Intrinsic::x86_avx2_pslli_d:
9631 case Intrinsic::x86_avx2_pslli_q:
9632 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9633 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009634 case Intrinsic::x86_sse2_psrli_w:
9635 case Intrinsic::x86_sse2_psrli_d:
9636 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009637 case Intrinsic::x86_avx2_psrli_w:
9638 case Intrinsic::x86_avx2_psrli_d:
9639 case Intrinsic::x86_avx2_psrli_q:
9640 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9641 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009642 case Intrinsic::x86_sse2_psrai_w:
9643 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009644 case Intrinsic::x86_avx2_psrai_w:
9645 case Intrinsic::x86_avx2_psrai_d:
9646 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9647 Op.getOperand(1), Op.getOperand(2), DAG);
9648 // Fix vector shift instructions where the last operand is a non-immediate
9649 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009650 case Intrinsic::x86_mmx_pslli_w:
9651 case Intrinsic::x86_mmx_pslli_d:
9652 case Intrinsic::x86_mmx_pslli_q:
9653 case Intrinsic::x86_mmx_psrli_w:
9654 case Intrinsic::x86_mmx_psrli_d:
9655 case Intrinsic::x86_mmx_psrli_q:
9656 case Intrinsic::x86_mmx_psrai_w:
9657 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009658 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009659 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009660 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009661
9662 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009663 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009664 case Intrinsic::x86_mmx_pslli_w:
9665 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009666 break;
Craig Topper80e46362012-01-23 06:16:53 +00009667 case Intrinsic::x86_mmx_pslli_d:
9668 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009669 break;
Craig Topper80e46362012-01-23 06:16:53 +00009670 case Intrinsic::x86_mmx_pslli_q:
9671 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009672 break;
Craig Topper80e46362012-01-23 06:16:53 +00009673 case Intrinsic::x86_mmx_psrli_w:
9674 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009675 break;
Craig Topper80e46362012-01-23 06:16:53 +00009676 case Intrinsic::x86_mmx_psrli_d:
9677 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009678 break;
Craig Topper80e46362012-01-23 06:16:53 +00009679 case Intrinsic::x86_mmx_psrli_q:
9680 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009681 break;
Craig Topper80e46362012-01-23 06:16:53 +00009682 case Intrinsic::x86_mmx_psrai_w:
9683 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009684 break;
Craig Topper80e46362012-01-23 06:16:53 +00009685 case Intrinsic::x86_mmx_psrai_d:
9686 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009687 break;
Craig Topper80e46362012-01-23 06:16:53 +00009688 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009689 }
Mon P Wangefa42202009-09-03 19:56:25 +00009690
9691 // The vector shift intrinsics with scalars uses 32b shift amounts but
9692 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9693 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009694 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9695 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009696// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009697
Owen Andersone50ed302009-08-10 22:56:29 +00009698 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009699 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009700 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009701 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009702 Op.getOperand(1), ShAmt);
9703 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009704 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009705}
Evan Cheng72261582005-12-20 06:22:03 +00009706
Dan Gohmand858e902010-04-17 15:26:15 +00009707SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9708 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009709 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9710 MFI->setReturnAddressIsTaken(true);
9711
Bill Wendling64e87322009-01-16 19:25:27 +00009712 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009713 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009714
9715 if (Depth > 0) {
9716 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9717 SDValue Offset =
9718 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009719 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009720 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009721 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009722 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009723 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009724 }
9725
9726 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009727 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009728 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009729 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009730}
9731
Dan Gohmand858e902010-04-17 15:26:15 +00009732SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009733 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9734 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009735
Owen Andersone50ed302009-08-10 22:56:29 +00009736 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009737 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009738 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9739 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009740 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009741 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009742 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9743 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009744 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009745 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009746}
9747
Dan Gohman475871a2008-07-27 21:46:04 +00009748SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009749 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009750 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009751}
9752
Dan Gohmand858e902010-04-17 15:26:15 +00009753SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009754 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009755 SDValue Chain = Op.getOperand(0);
9756 SDValue Offset = Op.getOperand(1);
9757 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009758 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009759
Dan Gohmand8816272010-08-11 18:14:00 +00009760 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9761 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9762 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009763 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009764
Dan Gohmand8816272010-08-11 18:14:00 +00009765 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9766 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009767 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009768 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9769 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009770 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009771 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009772
Dale Johannesene4d209d2009-02-03 20:21:25 +00009773 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009774 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009775 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009776}
9777
Duncan Sands4a544a72011-09-06 13:37:06 +00009778SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9779 SelectionDAG &DAG) const {
9780 return Op.getOperand(0);
9781}
9782
9783SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9784 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009785 SDValue Root = Op.getOperand(0);
9786 SDValue Trmp = Op.getOperand(1); // trampoline
9787 SDValue FPtr = Op.getOperand(2); // nested function
9788 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009789 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009790
Dan Gohman69de1932008-02-06 22:27:42 +00009791 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009792
9793 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009794 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009795
9796 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009797 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9798 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009799
Evan Cheng0e6a0522011-07-18 20:57:22 +00009800 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9801 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009802
9803 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9804
9805 // Load the pointer to the nested function into R11.
9806 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009807 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009808 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009809 Addr, MachinePointerInfo(TrmpAddr),
9810 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009811
Owen Anderson825b72b2009-08-11 20:47:22 +00009812 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9813 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009814 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9815 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009816 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009817
9818 // Load the 'nest' parameter value into R10.
9819 // R10 is specified in X86CallingConv.td
9820 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009821 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9822 DAG.getConstant(10, MVT::i64));
9823 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009824 Addr, MachinePointerInfo(TrmpAddr, 10),
9825 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009826
Owen Anderson825b72b2009-08-11 20:47:22 +00009827 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9828 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009829 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9830 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009831 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009832
9833 // Jump to the nested function.
9834 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009835 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9836 DAG.getConstant(20, MVT::i64));
9837 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009838 Addr, MachinePointerInfo(TrmpAddr, 20),
9839 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009840
9841 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009842 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9843 DAG.getConstant(22, MVT::i64));
9844 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009845 MachinePointerInfo(TrmpAddr, 22),
9846 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009847
Duncan Sands4a544a72011-09-06 13:37:06 +00009848 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009849 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009850 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009851 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009852 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009853 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009854
9855 switch (CC) {
9856 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009857 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009858 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009859 case CallingConv::X86_StdCall: {
9860 // Pass 'nest' parameter in ECX.
9861 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009862 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009863
9864 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009865 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009866 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009867
Chris Lattner58d74912008-03-12 17:45:29 +00009868 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009869 unsigned InRegCount = 0;
9870 unsigned Idx = 1;
9871
9872 for (FunctionType::param_iterator I = FTy->param_begin(),
9873 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009874 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009875 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009876 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009877
9878 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009879 report_fatal_error("Nest register in use - reduce number of inreg"
9880 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009881 }
9882 }
9883 break;
9884 }
9885 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009886 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009887 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009888 // Pass 'nest' parameter in EAX.
9889 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009890 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009891 break;
9892 }
9893
Dan Gohman475871a2008-07-27 21:46:04 +00009894 SDValue OutChains[4];
9895 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009896
Owen Anderson825b72b2009-08-11 20:47:22 +00009897 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9898 DAG.getConstant(10, MVT::i32));
9899 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009900
Chris Lattnera62fe662010-02-05 19:20:30 +00009901 // This is storing the opcode for MOV32ri.
9902 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009903 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009904 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009905 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009906 Trmp, MachinePointerInfo(TrmpAddr),
9907 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009908
Owen Anderson825b72b2009-08-11 20:47:22 +00009909 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9910 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009911 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9912 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009913 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009914
Chris Lattnera62fe662010-02-05 19:20:30 +00009915 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009916 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9917 DAG.getConstant(5, MVT::i32));
9918 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009919 MachinePointerInfo(TrmpAddr, 5),
9920 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009921
Owen Anderson825b72b2009-08-11 20:47:22 +00009922 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9923 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009924 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9925 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009926 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009927
Duncan Sands4a544a72011-09-06 13:37:06 +00009928 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009929 }
9930}
9931
Dan Gohmand858e902010-04-17 15:26:15 +00009932SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9933 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009934 /*
9935 The rounding mode is in bits 11:10 of FPSR, and has the following
9936 settings:
9937 00 Round to nearest
9938 01 Round to -inf
9939 10 Round to +inf
9940 11 Round to 0
9941
9942 FLT_ROUNDS, on the other hand, expects the following:
9943 -1 Undefined
9944 0 Round to 0
9945 1 Round to nearest
9946 2 Round to +inf
9947 3 Round to -inf
9948
9949 To perform the conversion, we do:
9950 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9951 */
9952
9953 MachineFunction &MF = DAG.getMachineFunction();
9954 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009955 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009956 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009957 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009958 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009959
9960 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009961 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009962 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009963
Michael J. Spencerec38de22010-10-10 22:04:20 +00009964
Chris Lattner2156b792010-09-22 01:11:26 +00009965 MachineMemOperand *MMO =
9966 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9967 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009968
Chris Lattner2156b792010-09-22 01:11:26 +00009969 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9970 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9971 DAG.getVTList(MVT::Other),
9972 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009973
9974 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009975 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009976 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009977
9978 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009979 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009980 DAG.getNode(ISD::SRL, DL, MVT::i16,
9981 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009982 CWD, DAG.getConstant(0x800, MVT::i16)),
9983 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009984 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009985 DAG.getNode(ISD::SRL, DL, MVT::i16,
9986 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009987 CWD, DAG.getConstant(0x400, MVT::i16)),
9988 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009989
Dan Gohman475871a2008-07-27 21:46:04 +00009990 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009991 DAG.getNode(ISD::AND, DL, MVT::i16,
9992 DAG.getNode(ISD::ADD, DL, MVT::i16,
9993 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009994 DAG.getConstant(1, MVT::i16)),
9995 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009996
9997
Duncan Sands83ec4b62008-06-06 12:08:01 +00009998 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009999 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010000}
10001
Dan Gohmand858e902010-04-17 15:26:15 +000010002SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010003 EVT VT = Op.getValueType();
10004 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010005 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010006 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010007
10008 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010009 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010010 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010011 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010012 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010013 }
Evan Cheng18efe262007-12-14 02:13:44 +000010014
Evan Cheng152804e2007-12-14 08:30:15 +000010015 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010016 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010017 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010018
10019 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010020 SDValue Ops[] = {
10021 Op,
10022 DAG.getConstant(NumBits+NumBits-1, OpVT),
10023 DAG.getConstant(X86::COND_E, MVT::i8),
10024 Op.getValue(1)
10025 };
10026 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010027
10028 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010029 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010030
Owen Anderson825b72b2009-08-11 20:47:22 +000010031 if (VT == MVT::i8)
10032 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010033 return Op;
10034}
10035
Chandler Carruthacc068e2011-12-24 10:55:54 +000010036SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10037 SelectionDAG &DAG) const {
10038 EVT VT = Op.getValueType();
10039 EVT OpVT = VT;
10040 unsigned NumBits = VT.getSizeInBits();
10041 DebugLoc dl = Op.getDebugLoc();
10042
10043 Op = Op.getOperand(0);
10044 if (VT == MVT::i8) {
10045 // Zero extend to i32 since there is not an i8 bsr.
10046 OpVT = MVT::i32;
10047 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10048 }
10049
10050 // Issue a bsr (scan bits in reverse).
10051 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10052 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10053
10054 // And xor with NumBits-1.
10055 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10056
10057 if (VT == MVT::i8)
10058 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10059 return Op;
10060}
10061
Dan Gohmand858e902010-04-17 15:26:15 +000010062SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010063 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010064 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010065 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010066 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010067
10068 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010069 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010070 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010071
10072 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010073 SDValue Ops[] = {
10074 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010075 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010076 DAG.getConstant(X86::COND_E, MVT::i8),
10077 Op.getValue(1)
10078 };
Chandler Carruth77821022011-12-24 12:12:34 +000010079 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010080}
10081
Craig Topper13894fa2011-08-24 06:14:18 +000010082// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10083// ones, and then concatenate the result back.
10084static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010085 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010086
10087 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10088 "Unsupported value type for operation");
10089
10090 int NumElems = VT.getVectorNumElements();
10091 DebugLoc dl = Op.getDebugLoc();
10092 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10093 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10094
10095 // Extract the LHS vectors
10096 SDValue LHS = Op.getOperand(0);
10097 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10098 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10099
10100 // Extract the RHS vectors
10101 SDValue RHS = Op.getOperand(1);
10102 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10103 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10104
10105 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10106 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10107
10108 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10109 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10110 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10111}
10112
10113SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10114 assert(Op.getValueType().getSizeInBits() == 256 &&
10115 Op.getValueType().isInteger() &&
10116 "Only handle AVX 256-bit vector integer operation");
10117 return Lower256IntArith(Op, DAG);
10118}
10119
10120SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10121 assert(Op.getValueType().getSizeInBits() == 256 &&
10122 Op.getValueType().isInteger() &&
10123 "Only handle AVX 256-bit vector integer operation");
10124 return Lower256IntArith(Op, DAG);
10125}
10126
10127SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10128 EVT VT = Op.getValueType();
10129
10130 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010131 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010132 return Lower256IntArith(Op, DAG);
10133
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010134 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010135
Craig Topperaaa643c2011-11-09 07:28:55 +000010136 SDValue A = Op.getOperand(0);
10137 SDValue B = Op.getOperand(1);
10138
10139 if (VT == MVT::v4i64) {
10140 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
10141
10142 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
10143 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
10144 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
10145 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
10146 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
10147 //
10148 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
10149 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
10150 // return AloBlo + AloBhi + AhiBlo;
10151
Craig Topper7fb8b0c2012-01-23 06:46:22 +000010152 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A,
10153 DAG.getConstant(32, MVT::i32));
10154 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B,
10155 DAG.getConstant(32, MVT::i32));
Craig Topperaaa643c2011-11-09 07:28:55 +000010156 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10157 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10158 A, B);
10159 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10160 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10161 A, Bhi);
10162 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10163 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10164 Ahi, B);
Craig Topper7fb8b0c2012-01-23 06:46:22 +000010165 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi,
10166 DAG.getConstant(32, MVT::i32));
10167 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo,
10168 DAG.getConstant(32, MVT::i32));
Craig Topperaaa643c2011-11-09 07:28:55 +000010169 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10170 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
10171 return Res;
10172 }
10173
10174 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
10175
Mon P Wangaf9b9522008-12-18 21:42:19 +000010176 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
10177 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
10178 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
10179 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
10180 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
10181 //
10182 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
10183 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
10184 // return AloBlo + AloBhi + AhiBlo;
10185
Craig Topper7fb8b0c2012-01-23 06:46:22 +000010186 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A,
10187 DAG.getConstant(32, MVT::i32));
10188 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B,
10189 DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010190 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010191 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010192 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010193 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010194 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010195 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010196 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010197 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010198 Ahi, B);
Craig Topper7fb8b0c2012-01-23 06:46:22 +000010199 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi,
10200 DAG.getConstant(32, MVT::i32));
10201 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo,
10202 DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010203 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10204 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010205 return Res;
10206}
10207
Nadav Rotem43012222011-05-11 08:12:09 +000010208SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10209
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010210 EVT VT = Op.getValueType();
10211 DebugLoc dl = Op.getDebugLoc();
10212 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010213 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010214 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010215
Craig Topper1accb7e2012-01-10 06:54:16 +000010216 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010217 return SDValue();
10218
Nadav Rotem43012222011-05-11 08:12:09 +000010219 // Optimize shl/srl/sra with constant shift amount.
10220 if (isSplatVector(Amt.getNode())) {
10221 SDValue SclrAmt = Amt->getOperand(0);
10222 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10223 uint64_t ShiftAmt = C->getZExtValue();
10224
Craig Toppered2e13d2012-01-22 19:15:14 +000010225 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10226 (Subtarget->hasAVX2() &&
10227 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10228 if (Op.getOpcode() == ISD::SHL)
10229 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10230 DAG.getConstant(ShiftAmt, MVT::i32));
10231 if (Op.getOpcode() == ISD::SRL)
10232 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10233 DAG.getConstant(ShiftAmt, MVT::i32));
10234 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10235 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10236 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010237 }
10238
Craig Toppered2e13d2012-01-22 19:15:14 +000010239 if (VT == MVT::v16i8) {
10240 if (Op.getOpcode() == ISD::SHL) {
10241 // Make a large shift.
10242 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10243 DAG.getConstant(ShiftAmt, MVT::i32));
10244 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10245 // Zero out the rightmost bits.
10246 SmallVector<SDValue, 16> V(16,
10247 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10248 MVT::i8));
10249 return DAG.getNode(ISD::AND, dl, VT, SHL,
10250 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010251 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010252 if (Op.getOpcode() == ISD::SRL) {
10253 // Make a large shift.
10254 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10255 DAG.getConstant(ShiftAmt, MVT::i32));
10256 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10257 // Zero out the leftmost bits.
10258 SmallVector<SDValue, 16> V(16,
10259 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10260 MVT::i8));
10261 return DAG.getNode(ISD::AND, dl, VT, SRL,
10262 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10263 }
10264 if (Op.getOpcode() == ISD::SRA) {
10265 if (ShiftAmt == 7) {
10266 // R s>> 7 === R s< 0
10267 SDValue Zeros = getZeroVector(VT, /* HasSSE2 */true,
10268 /* HasAVX2 */false, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010269 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010270 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010271
Craig Toppered2e13d2012-01-22 19:15:14 +000010272 // R s>> a === ((R u>> a) ^ m) - m
10273 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10274 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10275 MVT::i8));
10276 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10277 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10278 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10279 return Res;
10280 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010281 }
Craig Topper46154eb2011-11-11 07:39:23 +000010282
Craig Topper0d86d462011-11-20 00:12:05 +000010283 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10284 if (Op.getOpcode() == ISD::SHL) {
10285 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010286 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10287 DAG.getConstant(ShiftAmt, MVT::i32));
10288 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010289 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010290 SmallVector<SDValue, 32> V(32,
10291 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10292 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010293 return DAG.getNode(ISD::AND, dl, VT, SHL,
10294 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010295 }
Craig Topper0d86d462011-11-20 00:12:05 +000010296 if (Op.getOpcode() == ISD::SRL) {
10297 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010298 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10299 DAG.getConstant(ShiftAmt, MVT::i32));
10300 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010301 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010302 SmallVector<SDValue, 32> V(32,
10303 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10304 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010305 return DAG.getNode(ISD::AND, dl, VT, SRL,
10306 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10307 }
10308 if (Op.getOpcode() == ISD::SRA) {
10309 if (ShiftAmt == 7) {
10310 // R s>> 7 === R s< 0
Craig Topper12216172012-01-13 08:12:35 +000010311 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */,
10312 true /* HasAVX2 */, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010313 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010314 }
10315
10316 // R s>> a === ((R u>> a) ^ m) - m
10317 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10318 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10319 MVT::i8));
10320 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10321 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10322 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10323 return Res;
10324 }
10325 }
Nadav Rotem43012222011-05-11 08:12:09 +000010326 }
10327 }
10328
10329 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010330 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010331 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10332 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010333
10334 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Chris Lattner4ca829e2012-01-25 06:02:56 +000010335 Constant *C = ConstantVector::getSplat(4, CI);
Nate Begeman51409212010-07-28 00:21:48 +000010336 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10337 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010338 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010339 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010340
10341 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010342 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010343 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10344 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10345 }
Nadav Rotem43012222011-05-11 08:12:09 +000010346 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010347 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010348
Nate Begeman51409212010-07-28 00:21:48 +000010349 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010350 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10351 DAG.getConstant(5, MVT::i32));
10352 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010353
Lang Hames8b99c1e2011-12-17 01:08:46 +000010354 // Turn 'a' into a mask suitable for VSELECT
10355 SDValue VSelM = DAG.getConstant(0x80, VT);
10356 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010357 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010358
Lang Hames8b99c1e2011-12-17 01:08:46 +000010359 SDValue CM1 = DAG.getConstant(0x0f, VT);
10360 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010361
Lang Hames8b99c1e2011-12-17 01:08:46 +000010362 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10363 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010364 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10365 DAG.getConstant(4, MVT::i32), DAG);
10366 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010367 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10368
Nate Begeman51409212010-07-28 00:21:48 +000010369 // a += a
10370 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010371 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010372 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010373
Lang Hames8b99c1e2011-12-17 01:08:46 +000010374 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10375 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010376 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10377 DAG.getConstant(2, MVT::i32), DAG);
10378 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010379 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10380
Nate Begeman51409212010-07-28 00:21:48 +000010381 // a += a
10382 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010383 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010384 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010385
Lang Hames8b99c1e2011-12-17 01:08:46 +000010386 // return VSELECT(r, r+r, a);
10387 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010388 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010389 return R;
10390 }
Craig Topper46154eb2011-11-11 07:39:23 +000010391
10392 // Decompose 256-bit shifts into smaller 128-bit shifts.
10393 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010394 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010395 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10396 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10397
10398 // Extract the two vectors
10399 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10400 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10401 DAG, dl);
10402
10403 // Recreate the shift amount vectors
10404 SDValue Amt1, Amt2;
10405 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10406 // Constant shift amount
10407 SmallVector<SDValue, 4> Amt1Csts;
10408 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010409 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010410 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010411 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010412 Amt2Csts.push_back(Amt->getOperand(i));
10413
10414 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10415 &Amt1Csts[0], NumElems/2);
10416 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10417 &Amt2Csts[0], NumElems/2);
10418 } else {
10419 // Variable shift amount
10420 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10421 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10422 DAG, dl);
10423 }
10424
10425 // Issue new vector shifts for the smaller types
10426 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10427 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10428
10429 // Concatenate the result back
10430 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10431 }
10432
Nate Begeman51409212010-07-28 00:21:48 +000010433 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010434}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010435
Dan Gohmand858e902010-04-17 15:26:15 +000010436SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010437 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10438 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010439 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10440 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010441 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010442 SDValue LHS = N->getOperand(0);
10443 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010444 unsigned BaseOp = 0;
10445 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010446 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010447 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010448 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010449 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010450 // A subtract of one will be selected as a INC. Note that INC doesn't
10451 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010452 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10453 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010454 BaseOp = X86ISD::INC;
10455 Cond = X86::COND_O;
10456 break;
10457 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010458 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010459 Cond = X86::COND_O;
10460 break;
10461 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010462 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010463 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010464 break;
10465 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010466 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10467 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010468 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10469 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010470 BaseOp = X86ISD::DEC;
10471 Cond = X86::COND_O;
10472 break;
10473 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010474 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010475 Cond = X86::COND_O;
10476 break;
10477 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010478 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010479 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010480 break;
10481 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010482 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010483 Cond = X86::COND_O;
10484 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010485 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10486 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10487 MVT::i32);
10488 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010489
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010490 SDValue SetCC =
10491 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10492 DAG.getConstant(X86::COND_O, MVT::i32),
10493 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010494
Dan Gohman6e5fda22011-07-22 18:45:15 +000010495 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010496 }
Bill Wendling74c37652008-12-09 22:08:41 +000010497 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010498
Bill Wendling61edeb52008-12-02 01:06:39 +000010499 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010500 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010501 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010502
Bill Wendling61edeb52008-12-02 01:06:39 +000010503 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010504 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10505 DAG.getConstant(Cond, MVT::i32),
10506 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010507
Dan Gohman6e5fda22011-07-22 18:45:15 +000010508 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010509}
10510
Chad Rosier30450e82011-12-22 22:35:21 +000010511SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10512 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010513 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010514 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10515 EVT VT = Op.getValueType();
10516
Craig Toppered2e13d2012-01-22 19:15:14 +000010517 if (!Subtarget->hasSSE2() || !VT.isVector())
10518 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010519
Craig Toppered2e13d2012-01-22 19:15:14 +000010520 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10521 ExtraVT.getScalarType().getSizeInBits();
10522 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10523
10524 switch (VT.getSimpleVT().SimpleTy) {
10525 default: return SDValue();
10526 case MVT::v8i32:
10527 case MVT::v16i16:
10528 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010529 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010530 if (!Subtarget->hasAVX2()) {
10531 // needs to be split
10532 int NumElems = VT.getVectorNumElements();
10533 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10534 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
Craig Toppera124f942011-11-21 01:12:36 +000010535
Craig Toppered2e13d2012-01-22 19:15:14 +000010536 // Extract the LHS vectors
10537 SDValue LHS = Op.getOperand(0);
10538 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10539 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010540
Craig Toppered2e13d2012-01-22 19:15:14 +000010541 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10542 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010543
Craig Toppered2e13d2012-01-22 19:15:14 +000010544 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10545 int ExtraNumElems = ExtraVT.getVectorNumElements();
10546 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10547 ExtraNumElems/2);
10548 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010549
Craig Toppered2e13d2012-01-22 19:15:14 +000010550 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10551 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010552
Craig Toppered2e13d2012-01-22 19:15:14 +000010553 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10554 }
10555 // fall through
10556 case MVT::v4i32:
10557 case MVT::v8i16: {
10558 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10559 Op.getOperand(0), ShAmt, DAG);
10560 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010561 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010562 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010563}
10564
10565
Eric Christopher9a9d2752010-07-22 02:48:34 +000010566SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10567 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010568
Eric Christopher77ed1352011-07-08 00:04:56 +000010569 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10570 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010571 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010572 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010573 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010574 SDValue Ops[] = {
10575 DAG.getRegister(X86::ESP, MVT::i32), // Base
10576 DAG.getTargetConstant(1, MVT::i8), // Scale
10577 DAG.getRegister(0, MVT::i32), // Index
10578 DAG.getTargetConstant(0, MVT::i32), // Disp
10579 DAG.getRegister(0, MVT::i32), // Segment.
10580 Zero,
10581 Chain
10582 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010583 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010584 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10585 array_lengthof(Ops));
10586 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010587 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010588
Eric Christopher9a9d2752010-07-22 02:48:34 +000010589 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010590 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010591 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010592
Chris Lattner132929a2010-08-14 17:26:09 +000010593 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10594 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10595 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10596 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010597
Chris Lattner132929a2010-08-14 17:26:09 +000010598 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10599 if (!Op1 && !Op2 && !Op3 && Op4)
10600 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010601
Chris Lattner132929a2010-08-14 17:26:09 +000010602 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10603 if (Op1 && !Op2 && !Op3 && !Op4)
10604 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010605
10606 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010607 // (MFENCE)>;
10608 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010609}
10610
Eli Friedman14648462011-07-27 22:21:52 +000010611SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10612 SelectionDAG &DAG) const {
10613 DebugLoc dl = Op.getDebugLoc();
10614 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10615 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10616 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10617 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10618
10619 // The only fence that needs an instruction is a sequentially-consistent
10620 // cross-thread fence.
10621 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10622 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10623 // no-sse2). There isn't any reason to disable it if the target processor
10624 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010625 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010626 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10627
10628 SDValue Chain = Op.getOperand(0);
10629 SDValue Zero = DAG.getConstant(0, MVT::i32);
10630 SDValue Ops[] = {
10631 DAG.getRegister(X86::ESP, MVT::i32), // Base
10632 DAG.getTargetConstant(1, MVT::i8), // Scale
10633 DAG.getRegister(0, MVT::i32), // Index
10634 DAG.getTargetConstant(0, MVT::i32), // Disp
10635 DAG.getRegister(0, MVT::i32), // Segment.
10636 Zero,
10637 Chain
10638 };
10639 SDNode *Res =
10640 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10641 array_lengthof(Ops));
10642 return SDValue(Res, 0);
10643 }
10644
10645 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10646 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10647}
10648
10649
Dan Gohmand858e902010-04-17 15:26:15 +000010650SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010651 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010652 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010653 unsigned Reg = 0;
10654 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010655 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010656 default:
10657 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010658 case MVT::i8: Reg = X86::AL; size = 1; break;
10659 case MVT::i16: Reg = X86::AX; size = 2; break;
10660 case MVT::i32: Reg = X86::EAX; size = 4; break;
10661 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010662 assert(Subtarget->is64Bit() && "Node not type legal!");
10663 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010664 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010665 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010666 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010667 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010668 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010669 Op.getOperand(1),
10670 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010671 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010672 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010673 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010674 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10675 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10676 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010677 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010678 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010679 return cpOut;
10680}
10681
Duncan Sands1607f052008-12-01 11:39:25 +000010682SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010683 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010684 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010685 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010686 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010687 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010688 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010689 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10690 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010691 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010692 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10693 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010694 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010695 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010696 rdx.getValue(1)
10697 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010698 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010699}
10700
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010701SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010702 SelectionDAG &DAG) const {
10703 EVT SrcVT = Op.getOperand(0).getValueType();
10704 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010705 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010706 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010707 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010708 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010709 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010710 // i64 <=> MMX conversions are Legal.
10711 if (SrcVT==MVT::i64 && DstVT.isVector())
10712 return Op;
10713 if (DstVT==MVT::i64 && SrcVT.isVector())
10714 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010715 // MMX <=> MMX conversions are Legal.
10716 if (SrcVT.isVector() && DstVT.isVector())
10717 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010718 // All other conversions need to be expanded.
10719 return SDValue();
10720}
Chris Lattner5b856542010-12-20 00:59:46 +000010721
Dan Gohmand858e902010-04-17 15:26:15 +000010722SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010723 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010724 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010725 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010726 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010727 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010728 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010729 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010730 Node->getOperand(0),
10731 Node->getOperand(1), negOp,
10732 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010733 cast<AtomicSDNode>(Node)->getAlignment(),
10734 cast<AtomicSDNode>(Node)->getOrdering(),
10735 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010736}
10737
Eli Friedman327236c2011-08-24 20:50:09 +000010738static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10739 SDNode *Node = Op.getNode();
10740 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010741 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010742
10743 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010744 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10745 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10746 // (The only way to get a 16-byte store is cmpxchg16b)
10747 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10748 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10749 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010750 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10751 cast<AtomicSDNode>(Node)->getMemoryVT(),
10752 Node->getOperand(0),
10753 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010754 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010755 cast<AtomicSDNode>(Node)->getOrdering(),
10756 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010757 return Swap.getValue(1);
10758 }
10759 // Other atomic stores have a simple pattern.
10760 return Op;
10761}
10762
Chris Lattner5b856542010-12-20 00:59:46 +000010763static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10764 EVT VT = Op.getNode()->getValueType(0);
10765
10766 // Let legalize expand this if it isn't a legal type yet.
10767 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10768 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010769
Chris Lattner5b856542010-12-20 00:59:46 +000010770 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010771
Chris Lattner5b856542010-12-20 00:59:46 +000010772 unsigned Opc;
10773 bool ExtraOp = false;
10774 switch (Op.getOpcode()) {
10775 default: assert(0 && "Invalid code");
10776 case ISD::ADDC: Opc = X86ISD::ADD; break;
10777 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10778 case ISD::SUBC: Opc = X86ISD::SUB; break;
10779 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10780 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010781
Chris Lattner5b856542010-12-20 00:59:46 +000010782 if (!ExtraOp)
10783 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10784 Op.getOperand(1));
10785 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10786 Op.getOperand(1), Op.getOperand(2));
10787}
10788
Evan Cheng0db9fe62006-04-25 20:13:52 +000010789/// LowerOperation - Provide custom lowering hooks for some operations.
10790///
Dan Gohmand858e902010-04-17 15:26:15 +000010791SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010792 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010793 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010794 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010795 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010796 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010797 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10798 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010799 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010800 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010801 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010802 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10803 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10804 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010805 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010806 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010807 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10808 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10809 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010810 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010811 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010812 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010813 case ISD::SHL_PARTS:
10814 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010815 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010816 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010817 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010818 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010819 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010820 case ISD::FABS: return LowerFABS(Op, DAG);
10821 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010822 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010823 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010824 case ISD::SETCC: return LowerSETCC(Op, DAG);
10825 case ISD::SELECT: return LowerSELECT(Op, DAG);
10826 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010827 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010828 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010829 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010830 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010831 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010832 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10833 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010834 case ISD::FRAME_TO_ARGS_OFFSET:
10835 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010836 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010837 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010838 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10839 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010840 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010841 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010842 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010843 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010844 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010845 case ISD::SRA:
10846 case ISD::SRL:
10847 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010848 case ISD::SADDO:
10849 case ISD::UADDO:
10850 case ISD::SSUBO:
10851 case ISD::USUBO:
10852 case ISD::SMULO:
10853 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010854 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010855 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010856 case ISD::ADDC:
10857 case ISD::ADDE:
10858 case ISD::SUBC:
10859 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010860 case ISD::ADD: return LowerADD(Op, DAG);
10861 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010862 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010863}
10864
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010865static void ReplaceATOMIC_LOAD(SDNode *Node,
10866 SmallVectorImpl<SDValue> &Results,
10867 SelectionDAG &DAG) {
10868 DebugLoc dl = Node->getDebugLoc();
10869 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10870
10871 // Convert wide load -> cmpxchg8b/cmpxchg16b
10872 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10873 // (The only way to get a 16-byte load is cmpxchg16b)
10874 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010875 SDValue Zero = DAG.getConstant(0, VT);
10876 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010877 Node->getOperand(0),
10878 Node->getOperand(1), Zero, Zero,
10879 cast<AtomicSDNode>(Node)->getMemOperand(),
10880 cast<AtomicSDNode>(Node)->getOrdering(),
10881 cast<AtomicSDNode>(Node)->getSynchScope());
10882 Results.push_back(Swap.getValue(0));
10883 Results.push_back(Swap.getValue(1));
10884}
10885
Duncan Sands1607f052008-12-01 11:39:25 +000010886void X86TargetLowering::
10887ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010888 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010889 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010890 assert (Node->getValueType(0) == MVT::i64 &&
10891 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010892
10893 SDValue Chain = Node->getOperand(0);
10894 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010895 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010896 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010897 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010898 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010899 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010900 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010901 SDValue Result =
10902 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10903 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010904 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010905 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010906 Results.push_back(Result.getValue(2));
10907}
10908
Duncan Sands126d9072008-07-04 11:47:58 +000010909/// ReplaceNodeResults - Replace a node with an illegal result type
10910/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010911void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10912 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010913 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010914 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010915 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010916 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010917 assert(false && "Do not know how to custom type legalize this operation!");
10918 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010919 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010920 case ISD::ADDC:
10921 case ISD::ADDE:
10922 case ISD::SUBC:
10923 case ISD::SUBE:
10924 // We don't want to expand or promote these.
10925 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010926 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010927 std::pair<SDValue,SDValue> Vals =
10928 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010929 SDValue FIST = Vals.first, StackSlot = Vals.second;
10930 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010931 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010932 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010933 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010934 MachinePointerInfo(),
10935 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010936 }
10937 return;
10938 }
10939 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010940 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010941 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010942 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010943 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010944 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010945 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010946 eax.getValue(2));
10947 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10948 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010949 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010950 Results.push_back(edx.getValue(1));
10951 return;
10952 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010953 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010954 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010955 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010956 bool Regs64bit = T == MVT::i128;
10957 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010958 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010959 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10960 DAG.getConstant(0, HalfT));
10961 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10962 DAG.getConstant(1, HalfT));
10963 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10964 Regs64bit ? X86::RAX : X86::EAX,
10965 cpInL, SDValue());
10966 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10967 Regs64bit ? X86::RDX : X86::EDX,
10968 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010969 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010970 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10971 DAG.getConstant(0, HalfT));
10972 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10973 DAG.getConstant(1, HalfT));
10974 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10975 Regs64bit ? X86::RBX : X86::EBX,
10976 swapInL, cpInH.getValue(1));
10977 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10978 Regs64bit ? X86::RCX : X86::ECX,
10979 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010980 SDValue Ops[] = { swapInH.getValue(0),
10981 N->getOperand(1),
10982 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010983 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010984 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010985 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10986 X86ISD::LCMPXCHG8_DAG;
10987 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010988 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010989 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10990 Regs64bit ? X86::RAX : X86::EAX,
10991 HalfT, Result.getValue(1));
10992 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10993 Regs64bit ? X86::RDX : X86::EDX,
10994 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010995 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010996 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010997 Results.push_back(cpOutH.getValue(1));
10998 return;
10999 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011000 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011001 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11002 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011003 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011004 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11005 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011006 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011007 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11008 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011009 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011010 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11011 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011012 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011013 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11014 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011015 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011016 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11017 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011018 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011019 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11020 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011021 case ISD::ATOMIC_LOAD:
11022 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011023 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011024}
11025
Evan Cheng72261582005-12-20 06:22:03 +000011026const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11027 switch (Opcode) {
11028 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011029 case X86ISD::BSF: return "X86ISD::BSF";
11030 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011031 case X86ISD::SHLD: return "X86ISD::SHLD";
11032 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011033 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011034 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011035 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011036 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011037 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011038 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011039 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11040 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11041 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011042 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011043 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011044 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011045 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011046 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011047 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011048 case X86ISD::COMI: return "X86ISD::COMI";
11049 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011050 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011051 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011052 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11053 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011054 case X86ISD::CMOV: return "X86ISD::CMOV";
11055 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011056 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011057 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11058 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011059 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011060 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011061 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011062 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011063 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011064 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11065 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011066 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011067 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011068 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011069 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011070 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000011071 case X86ISD::HADD: return "X86ISD::HADD";
11072 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011073 case X86ISD::FHADD: return "X86ISD::FHADD";
11074 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011075 case X86ISD::FMAX: return "X86ISD::FMAX";
11076 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011077 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11078 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011079 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011080 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011081 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011082 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011083 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011084 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11085 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011086 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11087 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11088 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11089 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11090 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11091 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011092 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11093 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011094 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11095 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011096 case X86ISD::VSHL: return "X86ISD::VSHL";
11097 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011098 case X86ISD::VSRA: return "X86ISD::VSRA";
11099 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11100 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11101 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011102 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011103 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11104 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011105 case X86ISD::ADD: return "X86ISD::ADD";
11106 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011107 case X86ISD::ADC: return "X86ISD::ADC";
11108 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011109 case X86ISD::SMUL: return "X86ISD::SMUL";
11110 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011111 case X86ISD::INC: return "X86ISD::INC";
11112 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011113 case X86ISD::OR: return "X86ISD::OR";
11114 case X86ISD::XOR: return "X86ISD::XOR";
11115 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011116 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011117 case X86ISD::BLSI: return "X86ISD::BLSI";
11118 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11119 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011120 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011121 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011122 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011123 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11124 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11125 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011126 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011127 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011128 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011129 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011130 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011131 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11132 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011133 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11134 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11135 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011136 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11137 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011138 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11139 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011140 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011141 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011142 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011143 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011144 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011145 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011146 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011147 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011148 }
11149}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011150
Chris Lattnerc9addb72007-03-30 23:15:24 +000011151// isLegalAddressingMode - Return true if the addressing mode represented
11152// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011153bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011154 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011155 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011156 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011157 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011158
Chris Lattnerc9addb72007-03-30 23:15:24 +000011159 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011160 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011161 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011162
Chris Lattnerc9addb72007-03-30 23:15:24 +000011163 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011164 unsigned GVFlags =
11165 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011166
Chris Lattnerdfed4132009-07-10 07:38:24 +000011167 // If a reference to this global requires an extra load, we can't fold it.
11168 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011169 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011170
Chris Lattnerdfed4132009-07-10 07:38:24 +000011171 // If BaseGV requires a register for the PIC base, we cannot also have a
11172 // BaseReg specified.
11173 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011174 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011175
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011176 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011177 if ((M != CodeModel::Small || R != Reloc::Static) &&
11178 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011179 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011180 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011181
Chris Lattnerc9addb72007-03-30 23:15:24 +000011182 switch (AM.Scale) {
11183 case 0:
11184 case 1:
11185 case 2:
11186 case 4:
11187 case 8:
11188 // These scales always work.
11189 break;
11190 case 3:
11191 case 5:
11192 case 9:
11193 // These scales are formed with basereg+scalereg. Only accept if there is
11194 // no basereg yet.
11195 if (AM.HasBaseReg)
11196 return false;
11197 break;
11198 default: // Other stuff never works.
11199 return false;
11200 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011201
Chris Lattnerc9addb72007-03-30 23:15:24 +000011202 return true;
11203}
11204
11205
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011206bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011207 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011208 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011209 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11210 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011211 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011212 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011213 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011214}
11215
Owen Andersone50ed302009-08-10 22:56:29 +000011216bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011217 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011218 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011219 unsigned NumBits1 = VT1.getSizeInBits();
11220 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011221 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011222 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011223 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011224}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011225
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011226bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011227 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011228 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011229}
11230
Owen Andersone50ed302009-08-10 22:56:29 +000011231bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011232 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011233 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011234}
11235
Owen Andersone50ed302009-08-10 22:56:29 +000011236bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011237 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011238 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011239}
11240
Evan Cheng60c07e12006-07-05 22:17:51 +000011241/// isShuffleMaskLegal - Targets can use this to indicate that they only
11242/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11243/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11244/// are assumed to be legal.
11245bool
Eric Christopherfd179292009-08-27 18:07:15 +000011246X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011247 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011248 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011249 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011250 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011251
Nate Begemana09008b2009-10-19 02:17:23 +000011252 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011253 return (VT.getVectorNumElements() == 2 ||
11254 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11255 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011256 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011257 isPSHUFDMask(M, VT) ||
11258 isPSHUFHWMask(M, VT) ||
11259 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011260 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011261 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11262 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011263 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11264 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011265}
11266
Dan Gohman7d8143f2008-04-09 20:09:42 +000011267bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011268X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011269 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011270 unsigned NumElts = VT.getVectorNumElements();
11271 // FIXME: This collection of masks seems suspect.
11272 if (NumElts == 2)
11273 return true;
11274 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11275 return (isMOVLMask(Mask, VT) ||
11276 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011277 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11278 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011279 }
11280 return false;
11281}
11282
11283//===----------------------------------------------------------------------===//
11284// X86 Scheduler Hooks
11285//===----------------------------------------------------------------------===//
11286
Mon P Wang63307c32008-05-05 19:05:59 +000011287// private utility function
11288MachineBasicBlock *
11289X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11290 MachineBasicBlock *MBB,
11291 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011292 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011293 unsigned LoadOpc,
11294 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011295 unsigned notOpc,
11296 unsigned EAXreg,
11297 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011298 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011299 // For the atomic bitwise operator, we generate
11300 // thisMBB:
11301 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011302 // ld t1 = [bitinstr.addr]
11303 // op t2 = t1, [bitinstr.val]
11304 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011305 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11306 // bz newMBB
11307 // fallthrough -->nextMBB
11308 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11309 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011310 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011311 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011312
Mon P Wang63307c32008-05-05 19:05:59 +000011313 /// First build the CFG
11314 MachineFunction *F = MBB->getParent();
11315 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011316 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11317 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11318 F->insert(MBBIter, newMBB);
11319 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011320
Dan Gohman14152b42010-07-06 20:24:04 +000011321 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11322 nextMBB->splice(nextMBB->begin(), thisMBB,
11323 llvm::next(MachineBasicBlock::iterator(bInstr)),
11324 thisMBB->end());
11325 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011326
Mon P Wang63307c32008-05-05 19:05:59 +000011327 // Update thisMBB to fall through to newMBB
11328 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011329
Mon P Wang63307c32008-05-05 19:05:59 +000011330 // newMBB jumps to itself and fall through to nextMBB
11331 newMBB->addSuccessor(nextMBB);
11332 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011333
Mon P Wang63307c32008-05-05 19:05:59 +000011334 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011335 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011336 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011337 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011338 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011339 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011340 int numArgs = bInstr->getNumOperands() - 1;
11341 for (int i=0; i < numArgs; ++i)
11342 argOpers[i] = &bInstr->getOperand(i+1);
11343
11344 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011345 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011346 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011347
Dale Johannesen140be2d2008-08-19 18:47:28 +000011348 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011349 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011350 for (int i=0; i <= lastAddrIndx; ++i)
11351 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011352
Dale Johannesen140be2d2008-08-19 18:47:28 +000011353 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011354 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011355 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011356 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011357 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011358 tt = t1;
11359
Dale Johannesen140be2d2008-08-19 18:47:28 +000011360 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011361 assert((argOpers[valArgIndx]->isReg() ||
11362 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011363 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011364 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011365 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011366 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011367 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011368 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011369 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011370
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011371 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011372 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011373
Dale Johannesene4d209d2009-02-03 20:21:25 +000011374 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011375 for (int i=0; i <= lastAddrIndx; ++i)
11376 (*MIB).addOperand(*argOpers[i]);
11377 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011378 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011379 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11380 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011381
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011382 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011383 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011384
Mon P Wang63307c32008-05-05 19:05:59 +000011385 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011386 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011387
Dan Gohman14152b42010-07-06 20:24:04 +000011388 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011389 return nextMBB;
11390}
11391
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011392// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011393MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011394X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11395 MachineBasicBlock *MBB,
11396 unsigned regOpcL,
11397 unsigned regOpcH,
11398 unsigned immOpcL,
11399 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011400 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011401 // For the atomic bitwise operator, we generate
11402 // thisMBB (instructions are in pairs, except cmpxchg8b)
11403 // ld t1,t2 = [bitinstr.addr]
11404 // newMBB:
11405 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11406 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011407 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011408 // mov ECX, EBX <- t5, t6
11409 // mov EAX, EDX <- t1, t2
11410 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11411 // mov t3, t4 <- EAX, EDX
11412 // bz newMBB
11413 // result in out1, out2
11414 // fallthrough -->nextMBB
11415
11416 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11417 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011418 const unsigned NotOpc = X86::NOT32r;
11419 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11420 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11421 MachineFunction::iterator MBBIter = MBB;
11422 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011423
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011424 /// First build the CFG
11425 MachineFunction *F = MBB->getParent();
11426 MachineBasicBlock *thisMBB = MBB;
11427 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11428 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11429 F->insert(MBBIter, newMBB);
11430 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011431
Dan Gohman14152b42010-07-06 20:24:04 +000011432 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11433 nextMBB->splice(nextMBB->begin(), thisMBB,
11434 llvm::next(MachineBasicBlock::iterator(bInstr)),
11435 thisMBB->end());
11436 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011437
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011438 // Update thisMBB to fall through to newMBB
11439 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011440
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011441 // newMBB jumps to itself and fall through to nextMBB
11442 newMBB->addSuccessor(nextMBB);
11443 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011444
Dale Johannesene4d209d2009-02-03 20:21:25 +000011445 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011446 // Insert instructions into newMBB based on incoming instruction
11447 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011448 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011449 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011450 MachineOperand& dest1Oper = bInstr->getOperand(0);
11451 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011452 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11453 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011454 argOpers[i] = &bInstr->getOperand(i+2);
11455
Dan Gohman71ea4e52010-05-14 21:01:44 +000011456 // We use some of the operands multiple times, so conservatively just
11457 // clear any kill flags that might be present.
11458 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11459 argOpers[i]->setIsKill(false);
11460 }
11461
Evan Chengad5b52f2010-01-08 19:14:57 +000011462 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011463 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011464
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011465 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011466 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011467 for (int i=0; i <= lastAddrIndx; ++i)
11468 (*MIB).addOperand(*argOpers[i]);
11469 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011470 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011471 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011472 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011473 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011474 MachineOperand newOp3 = *(argOpers[3]);
11475 if (newOp3.isImm())
11476 newOp3.setImm(newOp3.getImm()+4);
11477 else
11478 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011479 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011480 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011481
11482 // t3/4 are defined later, at the bottom of the loop
11483 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11484 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011485 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011486 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011487 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011488 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11489
Evan Cheng306b4ca2010-01-08 23:41:50 +000011490 // The subsequent operations should be using the destination registers of
11491 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011492 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011493 t1 = F->getRegInfo().createVirtualRegister(RC);
11494 t2 = F->getRegInfo().createVirtualRegister(RC);
11495 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11496 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011497 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011498 t1 = dest1Oper.getReg();
11499 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011500 }
11501
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011502 int valArgIndx = lastAddrIndx + 1;
11503 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011504 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011505 "invalid operand");
11506 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11507 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011508 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011509 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011510 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011511 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011512 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011513 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011514 (*MIB).addOperand(*argOpers[valArgIndx]);
11515 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011516 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011517 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011518 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011519 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011520 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011521 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011522 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011523 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011524 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011525 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011526
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011527 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011528 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011529 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011530 MIB.addReg(t2);
11531
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011532 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011533 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011534 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011535 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011536
Dale Johannesene4d209d2009-02-03 20:21:25 +000011537 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011538 for (int i=0; i <= lastAddrIndx; ++i)
11539 (*MIB).addOperand(*argOpers[i]);
11540
11541 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011542 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11543 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011544
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011545 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011546 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011547 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011548 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011549
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011550 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011551 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011552
Dan Gohman14152b42010-07-06 20:24:04 +000011553 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011554 return nextMBB;
11555}
11556
11557// private utility function
11558MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011559X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11560 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011561 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011562 // For the atomic min/max operator, we generate
11563 // thisMBB:
11564 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011565 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011566 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011567 // cmp t1, t2
11568 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011569 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011570 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11571 // bz newMBB
11572 // fallthrough -->nextMBB
11573 //
11574 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11575 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011576 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011577 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011578
Mon P Wang63307c32008-05-05 19:05:59 +000011579 /// First build the CFG
11580 MachineFunction *F = MBB->getParent();
11581 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011582 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11583 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11584 F->insert(MBBIter, newMBB);
11585 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011586
Dan Gohman14152b42010-07-06 20:24:04 +000011587 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11588 nextMBB->splice(nextMBB->begin(), thisMBB,
11589 llvm::next(MachineBasicBlock::iterator(mInstr)),
11590 thisMBB->end());
11591 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011592
Mon P Wang63307c32008-05-05 19:05:59 +000011593 // Update thisMBB to fall through to newMBB
11594 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011595
Mon P Wang63307c32008-05-05 19:05:59 +000011596 // newMBB jumps to newMBB and fall through to nextMBB
11597 newMBB->addSuccessor(nextMBB);
11598 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011599
Dale Johannesene4d209d2009-02-03 20:21:25 +000011600 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011601 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011602 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011603 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011604 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011605 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011606 int numArgs = mInstr->getNumOperands() - 1;
11607 for (int i=0; i < numArgs; ++i)
11608 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011609
Mon P Wang63307c32008-05-05 19:05:59 +000011610 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011611 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011612 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011613
Mon P Wangab3e7472008-05-05 22:56:23 +000011614 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011615 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011616 for (int i=0; i <= lastAddrIndx; ++i)
11617 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011618
Mon P Wang63307c32008-05-05 19:05:59 +000011619 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011620 assert((argOpers[valArgIndx]->isReg() ||
11621 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011622 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011623
11624 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011625 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011626 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011627 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011628 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011629 (*MIB).addOperand(*argOpers[valArgIndx]);
11630
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011631 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011632 MIB.addReg(t1);
11633
Dale Johannesene4d209d2009-02-03 20:21:25 +000011634 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011635 MIB.addReg(t1);
11636 MIB.addReg(t2);
11637
11638 // Generate movc
11639 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011640 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011641 MIB.addReg(t2);
11642 MIB.addReg(t1);
11643
11644 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011645 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011646 for (int i=0; i <= lastAddrIndx; ++i)
11647 (*MIB).addOperand(*argOpers[i]);
11648 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011649 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011650 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11651 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011652
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011653 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011654 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011655
Mon P Wang63307c32008-05-05 19:05:59 +000011656 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011657 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011658
Dan Gohman14152b42010-07-06 20:24:04 +000011659 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011660 return nextMBB;
11661}
11662
Eric Christopherf83a5de2009-08-27 18:08:16 +000011663// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011664// or XMM0_V32I8 in AVX all of this code can be replaced with that
11665// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011666MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011667X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011668 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011669 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011670 "Target must have SSE4.2 or AVX features enabled");
11671
Eric Christopherb120ab42009-08-18 22:50:32 +000011672 DebugLoc dl = MI->getDebugLoc();
11673 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011674 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011675 if (!Subtarget->hasAVX()) {
11676 if (memArg)
11677 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11678 else
11679 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11680 } else {
11681 if (memArg)
11682 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11683 else
11684 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11685 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011686
Eric Christopher41c902f2010-11-30 08:20:21 +000011687 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011688 for (unsigned i = 0; i < numArgs; ++i) {
11689 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011690 if (!(Op.isReg() && Op.isImplicit()))
11691 MIB.addOperand(Op);
11692 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011693 BuildMI(*BB, MI, dl,
11694 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11695 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011696 .addReg(X86::XMM0);
11697
Dan Gohman14152b42010-07-06 20:24:04 +000011698 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011699 return BB;
11700}
11701
11702MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011703X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011704 DebugLoc dl = MI->getDebugLoc();
11705 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011706
Eric Christopher228232b2010-11-30 07:20:12 +000011707 // Address into RAX/EAX, other two args into ECX, EDX.
11708 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11709 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11710 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11711 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011712 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011713
Eric Christopher228232b2010-11-30 07:20:12 +000011714 unsigned ValOps = X86::AddrNumOperands;
11715 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11716 .addReg(MI->getOperand(ValOps).getReg());
11717 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11718 .addReg(MI->getOperand(ValOps+1).getReg());
11719
11720 // The instruction doesn't actually take any operands though.
11721 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011722
Eric Christopher228232b2010-11-30 07:20:12 +000011723 MI->eraseFromParent(); // The pseudo is gone now.
11724 return BB;
11725}
11726
11727MachineBasicBlock *
11728X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011729 DebugLoc dl = MI->getDebugLoc();
11730 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011731
Eric Christopher228232b2010-11-30 07:20:12 +000011732 // First arg in ECX, the second in EAX.
11733 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11734 .addReg(MI->getOperand(0).getReg());
11735 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11736 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011737
Eric Christopher228232b2010-11-30 07:20:12 +000011738 // The instruction doesn't actually take any operands though.
11739 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011740
Eric Christopher228232b2010-11-30 07:20:12 +000011741 MI->eraseFromParent(); // The pseudo is gone now.
11742 return BB;
11743}
11744
11745MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011746X86TargetLowering::EmitVAARG64WithCustomInserter(
11747 MachineInstr *MI,
11748 MachineBasicBlock *MBB) const {
11749 // Emit va_arg instruction on X86-64.
11750
11751 // Operands to this pseudo-instruction:
11752 // 0 ) Output : destination address (reg)
11753 // 1-5) Input : va_list address (addr, i64mem)
11754 // 6 ) ArgSize : Size (in bytes) of vararg type
11755 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11756 // 8 ) Align : Alignment of type
11757 // 9 ) EFLAGS (implicit-def)
11758
11759 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11760 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11761
11762 unsigned DestReg = MI->getOperand(0).getReg();
11763 MachineOperand &Base = MI->getOperand(1);
11764 MachineOperand &Scale = MI->getOperand(2);
11765 MachineOperand &Index = MI->getOperand(3);
11766 MachineOperand &Disp = MI->getOperand(4);
11767 MachineOperand &Segment = MI->getOperand(5);
11768 unsigned ArgSize = MI->getOperand(6).getImm();
11769 unsigned ArgMode = MI->getOperand(7).getImm();
11770 unsigned Align = MI->getOperand(8).getImm();
11771
11772 // Memory Reference
11773 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11774 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11775 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11776
11777 // Machine Information
11778 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11779 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11780 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11781 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11782 DebugLoc DL = MI->getDebugLoc();
11783
11784 // struct va_list {
11785 // i32 gp_offset
11786 // i32 fp_offset
11787 // i64 overflow_area (address)
11788 // i64 reg_save_area (address)
11789 // }
11790 // sizeof(va_list) = 24
11791 // alignment(va_list) = 8
11792
11793 unsigned TotalNumIntRegs = 6;
11794 unsigned TotalNumXMMRegs = 8;
11795 bool UseGPOffset = (ArgMode == 1);
11796 bool UseFPOffset = (ArgMode == 2);
11797 unsigned MaxOffset = TotalNumIntRegs * 8 +
11798 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11799
11800 /* Align ArgSize to a multiple of 8 */
11801 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11802 bool NeedsAlign = (Align > 8);
11803
11804 MachineBasicBlock *thisMBB = MBB;
11805 MachineBasicBlock *overflowMBB;
11806 MachineBasicBlock *offsetMBB;
11807 MachineBasicBlock *endMBB;
11808
11809 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11810 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11811 unsigned OffsetReg = 0;
11812
11813 if (!UseGPOffset && !UseFPOffset) {
11814 // If we only pull from the overflow region, we don't create a branch.
11815 // We don't need to alter control flow.
11816 OffsetDestReg = 0; // unused
11817 OverflowDestReg = DestReg;
11818
11819 offsetMBB = NULL;
11820 overflowMBB = thisMBB;
11821 endMBB = thisMBB;
11822 } else {
11823 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11824 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11825 // If not, pull from overflow_area. (branch to overflowMBB)
11826 //
11827 // thisMBB
11828 // | .
11829 // | .
11830 // offsetMBB overflowMBB
11831 // | .
11832 // | .
11833 // endMBB
11834
11835 // Registers for the PHI in endMBB
11836 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11837 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11838
11839 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11840 MachineFunction *MF = MBB->getParent();
11841 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11842 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11843 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11844
11845 MachineFunction::iterator MBBIter = MBB;
11846 ++MBBIter;
11847
11848 // Insert the new basic blocks
11849 MF->insert(MBBIter, offsetMBB);
11850 MF->insert(MBBIter, overflowMBB);
11851 MF->insert(MBBIter, endMBB);
11852
11853 // Transfer the remainder of MBB and its successor edges to endMBB.
11854 endMBB->splice(endMBB->begin(), thisMBB,
11855 llvm::next(MachineBasicBlock::iterator(MI)),
11856 thisMBB->end());
11857 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11858
11859 // Make offsetMBB and overflowMBB successors of thisMBB
11860 thisMBB->addSuccessor(offsetMBB);
11861 thisMBB->addSuccessor(overflowMBB);
11862
11863 // endMBB is a successor of both offsetMBB and overflowMBB
11864 offsetMBB->addSuccessor(endMBB);
11865 overflowMBB->addSuccessor(endMBB);
11866
11867 // Load the offset value into a register
11868 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11869 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11870 .addOperand(Base)
11871 .addOperand(Scale)
11872 .addOperand(Index)
11873 .addDisp(Disp, UseFPOffset ? 4 : 0)
11874 .addOperand(Segment)
11875 .setMemRefs(MMOBegin, MMOEnd);
11876
11877 // Check if there is enough room left to pull this argument.
11878 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11879 .addReg(OffsetReg)
11880 .addImm(MaxOffset + 8 - ArgSizeA8);
11881
11882 // Branch to "overflowMBB" if offset >= max
11883 // Fall through to "offsetMBB" otherwise
11884 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11885 .addMBB(overflowMBB);
11886 }
11887
11888 // In offsetMBB, emit code to use the reg_save_area.
11889 if (offsetMBB) {
11890 assert(OffsetReg != 0);
11891
11892 // Read the reg_save_area address.
11893 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11894 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11895 .addOperand(Base)
11896 .addOperand(Scale)
11897 .addOperand(Index)
11898 .addDisp(Disp, 16)
11899 .addOperand(Segment)
11900 .setMemRefs(MMOBegin, MMOEnd);
11901
11902 // Zero-extend the offset
11903 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11904 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11905 .addImm(0)
11906 .addReg(OffsetReg)
11907 .addImm(X86::sub_32bit);
11908
11909 // Add the offset to the reg_save_area to get the final address.
11910 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11911 .addReg(OffsetReg64)
11912 .addReg(RegSaveReg);
11913
11914 // Compute the offset for the next argument
11915 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11916 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11917 .addReg(OffsetReg)
11918 .addImm(UseFPOffset ? 16 : 8);
11919
11920 // Store it back into the va_list.
11921 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11922 .addOperand(Base)
11923 .addOperand(Scale)
11924 .addOperand(Index)
11925 .addDisp(Disp, UseFPOffset ? 4 : 0)
11926 .addOperand(Segment)
11927 .addReg(NextOffsetReg)
11928 .setMemRefs(MMOBegin, MMOEnd);
11929
11930 // Jump to endMBB
11931 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11932 .addMBB(endMBB);
11933 }
11934
11935 //
11936 // Emit code to use overflow area
11937 //
11938
11939 // Load the overflow_area address into a register.
11940 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11941 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11942 .addOperand(Base)
11943 .addOperand(Scale)
11944 .addOperand(Index)
11945 .addDisp(Disp, 8)
11946 .addOperand(Segment)
11947 .setMemRefs(MMOBegin, MMOEnd);
11948
11949 // If we need to align it, do so. Otherwise, just copy the address
11950 // to OverflowDestReg.
11951 if (NeedsAlign) {
11952 // Align the overflow address
11953 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11954 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11955
11956 // aligned_addr = (addr + (align-1)) & ~(align-1)
11957 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11958 .addReg(OverflowAddrReg)
11959 .addImm(Align-1);
11960
11961 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11962 .addReg(TmpReg)
11963 .addImm(~(uint64_t)(Align-1));
11964 } else {
11965 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11966 .addReg(OverflowAddrReg);
11967 }
11968
11969 // Compute the next overflow address after this argument.
11970 // (the overflow address should be kept 8-byte aligned)
11971 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11972 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11973 .addReg(OverflowDestReg)
11974 .addImm(ArgSizeA8);
11975
11976 // Store the new overflow address.
11977 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11978 .addOperand(Base)
11979 .addOperand(Scale)
11980 .addOperand(Index)
11981 .addDisp(Disp, 8)
11982 .addOperand(Segment)
11983 .addReg(NextAddrReg)
11984 .setMemRefs(MMOBegin, MMOEnd);
11985
11986 // If we branched, emit the PHI to the front of endMBB.
11987 if (offsetMBB) {
11988 BuildMI(*endMBB, endMBB->begin(), DL,
11989 TII->get(X86::PHI), DestReg)
11990 .addReg(OffsetDestReg).addMBB(offsetMBB)
11991 .addReg(OverflowDestReg).addMBB(overflowMBB);
11992 }
11993
11994 // Erase the pseudo instruction
11995 MI->eraseFromParent();
11996
11997 return endMBB;
11998}
11999
12000MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012001X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12002 MachineInstr *MI,
12003 MachineBasicBlock *MBB) const {
12004 // Emit code to save XMM registers to the stack. The ABI says that the
12005 // number of registers to save is given in %al, so it's theoretically
12006 // possible to do an indirect jump trick to avoid saving all of them,
12007 // however this code takes a simpler approach and just executes all
12008 // of the stores if %al is non-zero. It's less code, and it's probably
12009 // easier on the hardware branch predictor, and stores aren't all that
12010 // expensive anyway.
12011
12012 // Create the new basic blocks. One block contains all the XMM stores,
12013 // and one block is the final destination regardless of whether any
12014 // stores were performed.
12015 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12016 MachineFunction *F = MBB->getParent();
12017 MachineFunction::iterator MBBIter = MBB;
12018 ++MBBIter;
12019 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12020 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12021 F->insert(MBBIter, XMMSaveMBB);
12022 F->insert(MBBIter, EndMBB);
12023
Dan Gohman14152b42010-07-06 20:24:04 +000012024 // Transfer the remainder of MBB and its successor edges to EndMBB.
12025 EndMBB->splice(EndMBB->begin(), MBB,
12026 llvm::next(MachineBasicBlock::iterator(MI)),
12027 MBB->end());
12028 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12029
Dan Gohmand6708ea2009-08-15 01:38:56 +000012030 // The original block will now fall through to the XMM save block.
12031 MBB->addSuccessor(XMMSaveMBB);
12032 // The XMMSaveMBB will fall through to the end block.
12033 XMMSaveMBB->addSuccessor(EndMBB);
12034
12035 // Now add the instructions.
12036 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12037 DebugLoc DL = MI->getDebugLoc();
12038
12039 unsigned CountReg = MI->getOperand(0).getReg();
12040 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12041 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12042
12043 if (!Subtarget->isTargetWin64()) {
12044 // If %al is 0, branch around the XMM save block.
12045 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012046 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012047 MBB->addSuccessor(EndMBB);
12048 }
12049
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012050 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012051 // In the XMM save block, save all the XMM argument registers.
12052 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12053 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012054 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012055 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012056 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012057 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012058 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012059 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012060 .addFrameIndex(RegSaveFrameIndex)
12061 .addImm(/*Scale=*/1)
12062 .addReg(/*IndexReg=*/0)
12063 .addImm(/*Disp=*/Offset)
12064 .addReg(/*Segment=*/0)
12065 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012066 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012067 }
12068
Dan Gohman14152b42010-07-06 20:24:04 +000012069 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012070
12071 return EndMBB;
12072}
Mon P Wang63307c32008-05-05 19:05:59 +000012073
Evan Cheng60c07e12006-07-05 22:17:51 +000012074MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012075X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012076 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012077 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12078 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012079
Chris Lattner52600972009-09-02 05:57:00 +000012080 // To "insert" a SELECT_CC instruction, we actually have to insert the
12081 // diamond control-flow pattern. The incoming instruction knows the
12082 // destination vreg to set, the condition code register to branch on, the
12083 // true/false values to select between, and a branch opcode to use.
12084 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12085 MachineFunction::iterator It = BB;
12086 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012087
Chris Lattner52600972009-09-02 05:57:00 +000012088 // thisMBB:
12089 // ...
12090 // TrueVal = ...
12091 // cmpTY ccX, r1, r2
12092 // bCC copy1MBB
12093 // fallthrough --> copy0MBB
12094 MachineBasicBlock *thisMBB = BB;
12095 MachineFunction *F = BB->getParent();
12096 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12097 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012098 F->insert(It, copy0MBB);
12099 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012100
Bill Wendling730c07e2010-06-25 20:48:10 +000012101 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12102 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000012103 if (!MI->killsRegister(X86::EFLAGS)) {
12104 copy0MBB->addLiveIn(X86::EFLAGS);
12105 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012106 }
12107
Dan Gohman14152b42010-07-06 20:24:04 +000012108 // Transfer the remainder of BB and its successor edges to sinkMBB.
12109 sinkMBB->splice(sinkMBB->begin(), BB,
12110 llvm::next(MachineBasicBlock::iterator(MI)),
12111 BB->end());
12112 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12113
12114 // Add the true and fallthrough blocks as its successors.
12115 BB->addSuccessor(copy0MBB);
12116 BB->addSuccessor(sinkMBB);
12117
12118 // Create the conditional branch instruction.
12119 unsigned Opc =
12120 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12121 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12122
Chris Lattner52600972009-09-02 05:57:00 +000012123 // copy0MBB:
12124 // %FalseValue = ...
12125 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012126 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012127
Chris Lattner52600972009-09-02 05:57:00 +000012128 // sinkMBB:
12129 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12130 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012131 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12132 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012133 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12134 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12135
Dan Gohman14152b42010-07-06 20:24:04 +000012136 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012137 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012138}
12139
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012140MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012141X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12142 bool Is64Bit) const {
12143 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12144 DebugLoc DL = MI->getDebugLoc();
12145 MachineFunction *MF = BB->getParent();
12146 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12147
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012148 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012149
12150 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12151 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12152
12153 // BB:
12154 // ... [Till the alloca]
12155 // If stacklet is not large enough, jump to mallocMBB
12156 //
12157 // bumpMBB:
12158 // Allocate by subtracting from RSP
12159 // Jump to continueMBB
12160 //
12161 // mallocMBB:
12162 // Allocate by call to runtime
12163 //
12164 // continueMBB:
12165 // ...
12166 // [rest of original BB]
12167 //
12168
12169 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12170 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12171 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12172
12173 MachineRegisterInfo &MRI = MF->getRegInfo();
12174 const TargetRegisterClass *AddrRegClass =
12175 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12176
12177 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12178 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12179 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012180 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012181 sizeVReg = MI->getOperand(1).getReg(),
12182 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12183
12184 MachineFunction::iterator MBBIter = BB;
12185 ++MBBIter;
12186
12187 MF->insert(MBBIter, bumpMBB);
12188 MF->insert(MBBIter, mallocMBB);
12189 MF->insert(MBBIter, continueMBB);
12190
12191 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12192 (MachineBasicBlock::iterator(MI)), BB->end());
12193 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12194
12195 // Add code to the main basic block to check if the stack limit has been hit,
12196 // and if so, jump to mallocMBB otherwise to bumpMBB.
12197 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012198 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012199 .addReg(tmpSPVReg).addReg(sizeVReg);
12200 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012201 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012202 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012203 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12204
12205 // bumpMBB simply decreases the stack pointer, since we know the current
12206 // stacklet has enough space.
12207 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012208 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012209 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012210 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012211 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12212
12213 // Calls into a routine in libgcc to allocate more space from the heap.
12214 if (Is64Bit) {
12215 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12216 .addReg(sizeVReg);
12217 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12218 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12219 } else {
12220 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12221 .addImm(12);
12222 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12223 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12224 .addExternalSymbol("__morestack_allocate_stack_space");
12225 }
12226
12227 if (!Is64Bit)
12228 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12229 .addImm(16);
12230
12231 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12232 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12233 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12234
12235 // Set up the CFG correctly.
12236 BB->addSuccessor(bumpMBB);
12237 BB->addSuccessor(mallocMBB);
12238 mallocMBB->addSuccessor(continueMBB);
12239 bumpMBB->addSuccessor(continueMBB);
12240
12241 // Take care of the PHI nodes.
12242 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12243 MI->getOperand(0).getReg())
12244 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12245 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12246
12247 // Delete the original pseudo instruction.
12248 MI->eraseFromParent();
12249
12250 // And we're done.
12251 return continueMBB;
12252}
12253
12254MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012255X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012256 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012257 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12258 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012259
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012260 assert(!Subtarget->isTargetEnvMacho());
12261
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012262 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12263 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012264
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012265 if (Subtarget->isTargetWin64()) {
12266 if (Subtarget->isTargetCygMing()) {
12267 // ___chkstk(Mingw64):
12268 // Clobbers R10, R11, RAX and EFLAGS.
12269 // Updates RSP.
12270 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12271 .addExternalSymbol("___chkstk")
12272 .addReg(X86::RAX, RegState::Implicit)
12273 .addReg(X86::RSP, RegState::Implicit)
12274 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12275 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12276 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12277 } else {
12278 // __chkstk(MSVCRT): does not update stack pointer.
12279 // Clobbers R10, R11 and EFLAGS.
12280 // FIXME: RAX(allocated size) might be reused and not killed.
12281 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12282 .addExternalSymbol("__chkstk")
12283 .addReg(X86::RAX, RegState::Implicit)
12284 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12285 // RAX has the offset to subtracted from RSP.
12286 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12287 .addReg(X86::RSP)
12288 .addReg(X86::RAX);
12289 }
12290 } else {
12291 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012292 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12293
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012294 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12295 .addExternalSymbol(StackProbeSymbol)
12296 .addReg(X86::EAX, RegState::Implicit)
12297 .addReg(X86::ESP, RegState::Implicit)
12298 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12299 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12300 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12301 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012302
Dan Gohman14152b42010-07-06 20:24:04 +000012303 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012304 return BB;
12305}
Chris Lattner52600972009-09-02 05:57:00 +000012306
12307MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012308X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12309 MachineBasicBlock *BB) const {
12310 // This is pretty easy. We're taking the value that we received from
12311 // our load from the relocation, sticking it in either RDI (x86-64)
12312 // or EAX and doing an indirect call. The return value will then
12313 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012314 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012315 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012316 DebugLoc DL = MI->getDebugLoc();
12317 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012318
12319 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012320 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012321
Eric Christopher30ef0e52010-06-03 04:07:48 +000012322 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012323 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12324 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012325 .addReg(X86::RIP)
12326 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012327 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012328 MI->getOperand(3).getTargetFlags())
12329 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012330 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012331 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012332 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012333 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12334 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012335 .addReg(0)
12336 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012337 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012338 MI->getOperand(3).getTargetFlags())
12339 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012340 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012341 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012342 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012343 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12344 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012345 .addReg(TII->getGlobalBaseReg(F))
12346 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012347 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012348 MI->getOperand(3).getTargetFlags())
12349 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012350 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012351 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012352 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012353
Dan Gohman14152b42010-07-06 20:24:04 +000012354 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012355 return BB;
12356}
12357
12358MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012359X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012360 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012361 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012362 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012363 case X86::TAILJMPd64:
12364 case X86::TAILJMPr64:
12365 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012366 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012367 case X86::TCRETURNdi64:
12368 case X86::TCRETURNri64:
12369 case X86::TCRETURNmi64:
12370 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12371 // On AMD64, additional defs should be added before register allocation.
12372 if (!Subtarget->isTargetWin64()) {
12373 MI->addRegisterDefined(X86::RSI);
12374 MI->addRegisterDefined(X86::RDI);
12375 MI->addRegisterDefined(X86::XMM6);
12376 MI->addRegisterDefined(X86::XMM7);
12377 MI->addRegisterDefined(X86::XMM8);
12378 MI->addRegisterDefined(X86::XMM9);
12379 MI->addRegisterDefined(X86::XMM10);
12380 MI->addRegisterDefined(X86::XMM11);
12381 MI->addRegisterDefined(X86::XMM12);
12382 MI->addRegisterDefined(X86::XMM13);
12383 MI->addRegisterDefined(X86::XMM14);
12384 MI->addRegisterDefined(X86::XMM15);
12385 }
12386 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012387 case X86::WIN_ALLOCA:
12388 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012389 case X86::SEG_ALLOCA_32:
12390 return EmitLoweredSegAlloca(MI, BB, false);
12391 case X86::SEG_ALLOCA_64:
12392 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012393 case X86::TLSCall_32:
12394 case X86::TLSCall_64:
12395 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012396 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012397 case X86::CMOV_FR32:
12398 case X86::CMOV_FR64:
12399 case X86::CMOV_V4F32:
12400 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012401 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012402 case X86::CMOV_V8F32:
12403 case X86::CMOV_V4F64:
12404 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012405 case X86::CMOV_GR16:
12406 case X86::CMOV_GR32:
12407 case X86::CMOV_RFP32:
12408 case X86::CMOV_RFP64:
12409 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012410 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012411
Dale Johannesen849f2142007-07-03 00:53:03 +000012412 case X86::FP32_TO_INT16_IN_MEM:
12413 case X86::FP32_TO_INT32_IN_MEM:
12414 case X86::FP32_TO_INT64_IN_MEM:
12415 case X86::FP64_TO_INT16_IN_MEM:
12416 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012417 case X86::FP64_TO_INT64_IN_MEM:
12418 case X86::FP80_TO_INT16_IN_MEM:
12419 case X86::FP80_TO_INT32_IN_MEM:
12420 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012421 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12422 DebugLoc DL = MI->getDebugLoc();
12423
Evan Cheng60c07e12006-07-05 22:17:51 +000012424 // Change the floating point control register to use "round towards zero"
12425 // mode when truncating to an integer value.
12426 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012427 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012428 addFrameReference(BuildMI(*BB, MI, DL,
12429 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012430
12431 // Load the old value of the high byte of the control word...
12432 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012433 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012434 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012435 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012436
12437 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012438 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012439 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012440
12441 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012442 addFrameReference(BuildMI(*BB, MI, DL,
12443 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012444
12445 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012446 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012447 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012448
12449 // Get the X86 opcode to use.
12450 unsigned Opc;
12451 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012452 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012453 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12454 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12455 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12456 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12457 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12458 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012459 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12460 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12461 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012462 }
12463
12464 X86AddressMode AM;
12465 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012466 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012467 AM.BaseType = X86AddressMode::RegBase;
12468 AM.Base.Reg = Op.getReg();
12469 } else {
12470 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012471 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012472 }
12473 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012474 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012475 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012476 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012477 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012478 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012479 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012480 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012481 AM.GV = Op.getGlobal();
12482 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012483 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012484 }
Dan Gohman14152b42010-07-06 20:24:04 +000012485 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012486 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012487
12488 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012489 addFrameReference(BuildMI(*BB, MI, DL,
12490 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012491
Dan Gohman14152b42010-07-06 20:24:04 +000012492 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012493 return BB;
12494 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012495 // String/text processing lowering.
12496 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012497 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012498 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12499 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012500 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012501 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12502 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012503 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012504 return EmitPCMP(MI, BB, 5, false /* in mem */);
12505 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012506 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012507 return EmitPCMP(MI, BB, 5, true /* in mem */);
12508
Eric Christopher228232b2010-11-30 07:20:12 +000012509 // Thread synchronization.
12510 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012511 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012512 case X86::MWAIT:
12513 return EmitMwait(MI, BB);
12514
Eric Christopherb120ab42009-08-18 22:50:32 +000012515 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012516 case X86::ATOMAND32:
12517 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012518 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012519 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012520 X86::NOT32r, X86::EAX,
12521 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012522 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012523 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12524 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012525 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012526 X86::NOT32r, X86::EAX,
12527 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012528 case X86::ATOMXOR32:
12529 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012530 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012531 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012532 X86::NOT32r, X86::EAX,
12533 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012534 case X86::ATOMNAND32:
12535 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012536 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012537 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012538 X86::NOT32r, X86::EAX,
12539 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012540 case X86::ATOMMIN32:
12541 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12542 case X86::ATOMMAX32:
12543 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12544 case X86::ATOMUMIN32:
12545 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12546 case X86::ATOMUMAX32:
12547 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012548
12549 case X86::ATOMAND16:
12550 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12551 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012552 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012553 X86::NOT16r, X86::AX,
12554 X86::GR16RegisterClass);
12555 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012556 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012557 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012558 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012559 X86::NOT16r, X86::AX,
12560 X86::GR16RegisterClass);
12561 case X86::ATOMXOR16:
12562 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12563 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012564 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012565 X86::NOT16r, X86::AX,
12566 X86::GR16RegisterClass);
12567 case X86::ATOMNAND16:
12568 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12569 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012570 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012571 X86::NOT16r, X86::AX,
12572 X86::GR16RegisterClass, true);
12573 case X86::ATOMMIN16:
12574 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12575 case X86::ATOMMAX16:
12576 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12577 case X86::ATOMUMIN16:
12578 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12579 case X86::ATOMUMAX16:
12580 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12581
12582 case X86::ATOMAND8:
12583 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12584 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012585 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012586 X86::NOT8r, X86::AL,
12587 X86::GR8RegisterClass);
12588 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012589 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012590 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012591 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012592 X86::NOT8r, X86::AL,
12593 X86::GR8RegisterClass);
12594 case X86::ATOMXOR8:
12595 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12596 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012597 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012598 X86::NOT8r, X86::AL,
12599 X86::GR8RegisterClass);
12600 case X86::ATOMNAND8:
12601 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12602 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012603 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012604 X86::NOT8r, X86::AL,
12605 X86::GR8RegisterClass, true);
12606 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012607 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012608 case X86::ATOMAND64:
12609 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012610 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012611 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012612 X86::NOT64r, X86::RAX,
12613 X86::GR64RegisterClass);
12614 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012615 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12616 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012617 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012618 X86::NOT64r, X86::RAX,
12619 X86::GR64RegisterClass);
12620 case X86::ATOMXOR64:
12621 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012622 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012623 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012624 X86::NOT64r, X86::RAX,
12625 X86::GR64RegisterClass);
12626 case X86::ATOMNAND64:
12627 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12628 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012629 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012630 X86::NOT64r, X86::RAX,
12631 X86::GR64RegisterClass, true);
12632 case X86::ATOMMIN64:
12633 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12634 case X86::ATOMMAX64:
12635 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12636 case X86::ATOMUMIN64:
12637 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12638 case X86::ATOMUMAX64:
12639 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012640
12641 // This group does 64-bit operations on a 32-bit host.
12642 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012643 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012644 X86::AND32rr, X86::AND32rr,
12645 X86::AND32ri, X86::AND32ri,
12646 false);
12647 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012648 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012649 X86::OR32rr, X86::OR32rr,
12650 X86::OR32ri, X86::OR32ri,
12651 false);
12652 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012653 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012654 X86::XOR32rr, X86::XOR32rr,
12655 X86::XOR32ri, X86::XOR32ri,
12656 false);
12657 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012658 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012659 X86::AND32rr, X86::AND32rr,
12660 X86::AND32ri, X86::AND32ri,
12661 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012662 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012663 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012664 X86::ADD32rr, X86::ADC32rr,
12665 X86::ADD32ri, X86::ADC32ri,
12666 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012667 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012668 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012669 X86::SUB32rr, X86::SBB32rr,
12670 X86::SUB32ri, X86::SBB32ri,
12671 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012672 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012673 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012674 X86::MOV32rr, X86::MOV32rr,
12675 X86::MOV32ri, X86::MOV32ri,
12676 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012677 case X86::VASTART_SAVE_XMM_REGS:
12678 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012679
12680 case X86::VAARG_64:
12681 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012682 }
12683}
12684
12685//===----------------------------------------------------------------------===//
12686// X86 Optimization Hooks
12687//===----------------------------------------------------------------------===//
12688
Dan Gohman475871a2008-07-27 21:46:04 +000012689void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012690 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012691 APInt &KnownZero,
12692 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012693 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012694 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012695 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012696 assert((Opc >= ISD::BUILTIN_OP_END ||
12697 Opc == ISD::INTRINSIC_WO_CHAIN ||
12698 Opc == ISD::INTRINSIC_W_CHAIN ||
12699 Opc == ISD::INTRINSIC_VOID) &&
12700 "Should use MaskedValueIsZero if you don't know whether Op"
12701 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012702
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012703 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012704 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012705 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012706 case X86ISD::ADD:
12707 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012708 case X86ISD::ADC:
12709 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012710 case X86ISD::SMUL:
12711 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012712 case X86ISD::INC:
12713 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012714 case X86ISD::OR:
12715 case X86ISD::XOR:
12716 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012717 // These nodes' second result is a boolean.
12718 if (Op.getResNo() == 0)
12719 break;
12720 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012721 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012722 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12723 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012724 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012725 case ISD::INTRINSIC_WO_CHAIN: {
12726 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12727 unsigned NumLoBits = 0;
12728 switch (IntId) {
12729 default: break;
12730 case Intrinsic::x86_sse_movmsk_ps:
12731 case Intrinsic::x86_avx_movmsk_ps_256:
12732 case Intrinsic::x86_sse2_movmsk_pd:
12733 case Intrinsic::x86_avx_movmsk_pd_256:
12734 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012735 case Intrinsic::x86_sse2_pmovmskb_128:
12736 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012737 // High bits of movmskp{s|d}, pmovmskb are known zero.
12738 switch (IntId) {
12739 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12740 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12741 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12742 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12743 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12744 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012745 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012746 }
12747 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12748 Mask.getBitWidth() - NumLoBits);
12749 break;
12750 }
12751 }
12752 break;
12753 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012754 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012755}
Chris Lattner259e97c2006-01-31 19:43:35 +000012756
Owen Andersonbc146b02010-09-21 20:42:50 +000012757unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12758 unsigned Depth) const {
12759 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12760 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12761 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012762
Owen Andersonbc146b02010-09-21 20:42:50 +000012763 // Fallback case.
12764 return 1;
12765}
12766
Evan Cheng206ee9d2006-07-07 08:33:52 +000012767/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012768/// node is a GlobalAddress + offset.
12769bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012770 const GlobalValue* &GA,
12771 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012772 if (N->getOpcode() == X86ISD::Wrapper) {
12773 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012774 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012775 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012776 return true;
12777 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012778 }
Evan Chengad4196b2008-05-12 19:56:52 +000012779 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012780}
12781
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012782/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12783/// same as extracting the high 128-bit part of 256-bit vector and then
12784/// inserting the result into the low part of a new 256-bit vector
12785static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12786 EVT VT = SVOp->getValueType(0);
12787 int NumElems = VT.getVectorNumElements();
12788
12789 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12790 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12791 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12792 SVOp->getMaskElt(j) >= 0)
12793 return false;
12794
12795 return true;
12796}
12797
12798/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12799/// same as extracting the low 128-bit part of 256-bit vector and then
12800/// inserting the result into the high part of a new 256-bit vector
12801static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12802 EVT VT = SVOp->getValueType(0);
12803 int NumElems = VT.getVectorNumElements();
12804
12805 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12806 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12807 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12808 SVOp->getMaskElt(j) >= 0)
12809 return false;
12810
12811 return true;
12812}
12813
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012814/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12815static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012816 TargetLowering::DAGCombinerInfo &DCI,
12817 bool HasAVX2) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012818 DebugLoc dl = N->getDebugLoc();
12819 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12820 SDValue V1 = SVOp->getOperand(0);
12821 SDValue V2 = SVOp->getOperand(1);
12822 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012823 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012824
12825 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12826 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12827 //
12828 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012829 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012830 // V UNDEF BUILD_VECTOR UNDEF
12831 // \ / \ /
12832 // CONCAT_VECTOR CONCAT_VECTOR
12833 // \ /
12834 // \ /
12835 // RESULT: V + zero extended
12836 //
12837 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12838 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12839 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12840 return SDValue();
12841
12842 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12843 return SDValue();
12844
12845 // To match the shuffle mask, the first half of the mask should
12846 // be exactly the first vector, and all the rest a splat with the
12847 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012848 for (int i = 0; i < NumElems/2; ++i)
12849 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12850 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12851 return SDValue();
12852
Chad Rosier3d1161e2012-01-03 21:05:52 +000012853 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12854 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12855 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12856 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12857 SDValue ResNode =
12858 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12859 Ld->getMemoryVT(),
12860 Ld->getPointerInfo(),
12861 Ld->getAlignment(),
12862 false/*isVolatile*/, true/*ReadMem*/,
12863 false/*WriteMem*/);
12864 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12865 }
12866
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012867 // Emit a zeroed vector and insert the desired subvector on its
12868 // first half.
Craig Topper12216172012-01-13 08:12:35 +000012869 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */, HasAVX2, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012870 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12871 DAG.getConstant(0, MVT::i32), DAG, dl);
12872 return DCI.CombineTo(N, InsV);
12873 }
12874
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012875 //===--------------------------------------------------------------------===//
12876 // Combine some shuffles into subvector extracts and inserts:
12877 //
12878
12879 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12880 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12881 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12882 DAG, dl);
12883 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12884 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12885 return DCI.CombineTo(N, InsV);
12886 }
12887
12888 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12889 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12890 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12891 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12892 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12893 return DCI.CombineTo(N, InsV);
12894 }
12895
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012896 return SDValue();
12897}
12898
12899/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012900static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012901 TargetLowering::DAGCombinerInfo &DCI,
12902 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012903 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012904 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012905
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012906 // Don't create instructions with illegal types after legalize types has run.
12907 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12908 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12909 return SDValue();
12910
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012911 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12912 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12913 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Craig Topper12216172012-01-13 08:12:35 +000012914 return PerformShuffleCombine256(N, DAG, DCI, Subtarget->hasAVX2());
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012915
12916 // Only handle 128 wide vector from here on.
12917 if (VT.getSizeInBits() != 128)
12918 return SDValue();
12919
12920 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12921 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12922 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012923 SmallVector<SDValue, 16> Elts;
12924 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012925 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012926
Nate Begemanfdea31a2010-03-24 20:49:50 +000012927 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012928}
Evan Chengd880b972008-05-09 21:53:03 +000012929
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012930/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12931/// generation and convert it from being a bunch of shuffles and extracts
12932/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012933static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12934 const TargetLowering &TLI) {
12935 SDValue InputVector = N->getOperand(0);
12936
12937 // Only operate on vectors of 4 elements, where the alternative shuffling
12938 // gets to be more expensive.
12939 if (InputVector.getValueType() != MVT::v4i32)
12940 return SDValue();
12941
12942 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12943 // single use which is a sign-extend or zero-extend, and all elements are
12944 // used.
12945 SmallVector<SDNode *, 4> Uses;
12946 unsigned ExtractedElements = 0;
12947 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12948 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12949 if (UI.getUse().getResNo() != InputVector.getResNo())
12950 return SDValue();
12951
12952 SDNode *Extract = *UI;
12953 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12954 return SDValue();
12955
12956 if (Extract->getValueType(0) != MVT::i32)
12957 return SDValue();
12958 if (!Extract->hasOneUse())
12959 return SDValue();
12960 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12961 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12962 return SDValue();
12963 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12964 return SDValue();
12965
12966 // Record which element was extracted.
12967 ExtractedElements |=
12968 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12969
12970 Uses.push_back(Extract);
12971 }
12972
12973 // If not all the elements were used, this may not be worthwhile.
12974 if (ExtractedElements != 15)
12975 return SDValue();
12976
12977 // Ok, we've now decided to do the transformation.
12978 DebugLoc dl = InputVector.getDebugLoc();
12979
12980 // Store the value to a temporary stack slot.
12981 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000012982 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
12983 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012984
12985 // Replace each use (extract) with a load of the appropriate element.
12986 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
12987 UE = Uses.end(); UI != UE; ++UI) {
12988 SDNode *Extract = *UI;
12989
Nadav Rotem86694292011-05-17 08:31:57 +000012990 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012991 SDValue Idx = Extract->getOperand(1);
12992 unsigned EltSize =
12993 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
12994 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
12995 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
12996
Nadav Rotem86694292011-05-17 08:31:57 +000012997 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012998 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012999
13000 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013001 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013002 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013003 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013004
13005 // Replace the exact with the load.
13006 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13007 }
13008
13009 // The replacement was made in place; don't return anything.
13010 return SDValue();
13011}
13012
Duncan Sands6bcd2192011-09-17 16:49:39 +000013013/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13014/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013015static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013016 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013017 const X86Subtarget *Subtarget) {
13018 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013019 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013020 // Get the LHS/RHS of the select.
13021 SDValue LHS = N->getOperand(1);
13022 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013023 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013024
Dan Gohman670e5392009-09-21 18:03:22 +000013025 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013026 // instructions match the semantics of the common C idiom x<y?x:y but not
13027 // x<=y?x:y, because of how they handle negative zero (which can be
13028 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013029 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13030 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013031 (Subtarget->hasSSE2() ||
13032 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013033 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013034
Chris Lattner47b4ce82009-03-11 05:48:52 +000013035 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013036 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013037 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13038 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013039 switch (CC) {
13040 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013041 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013042 // Converting this to a min would handle NaNs incorrectly, and swapping
13043 // the operands would cause it to handle comparisons between positive
13044 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013045 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013046 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013047 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13048 break;
13049 std::swap(LHS, RHS);
13050 }
Dan Gohman670e5392009-09-21 18:03:22 +000013051 Opcode = X86ISD::FMIN;
13052 break;
13053 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013054 // Converting this to a min would handle comparisons between positive
13055 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013056 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013057 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13058 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013059 Opcode = X86ISD::FMIN;
13060 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013061 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013062 // Converting this to a min would handle both negative zeros and NaNs
13063 // incorrectly, but we can swap the operands to fix both.
13064 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013065 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013066 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013067 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013068 Opcode = X86ISD::FMIN;
13069 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013070
Dan Gohman670e5392009-09-21 18:03:22 +000013071 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013072 // Converting this to a max would handle comparisons between positive
13073 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013074 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013075 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013076 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013077 Opcode = X86ISD::FMAX;
13078 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013079 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013080 // Converting this to a max would handle NaNs incorrectly, and swapping
13081 // the operands would cause it to handle comparisons between positive
13082 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013083 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013084 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013085 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13086 break;
13087 std::swap(LHS, RHS);
13088 }
Dan Gohman670e5392009-09-21 18:03:22 +000013089 Opcode = X86ISD::FMAX;
13090 break;
13091 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013092 // Converting this to a max would handle both negative zeros and NaNs
13093 // incorrectly, but we can swap the operands to fix both.
13094 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013095 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013096 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013097 case ISD::SETGE:
13098 Opcode = X86ISD::FMAX;
13099 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013100 }
Dan Gohman670e5392009-09-21 18:03:22 +000013101 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013102 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13103 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013104 switch (CC) {
13105 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013106 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013107 // Converting this to a min would handle comparisons between positive
13108 // and negative zero incorrectly, and swapping the operands would
13109 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013110 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013111 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013112 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013113 break;
13114 std::swap(LHS, RHS);
13115 }
Dan Gohman670e5392009-09-21 18:03:22 +000013116 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013117 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013118 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013119 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013120 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013121 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13122 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013123 Opcode = X86ISD::FMIN;
13124 break;
13125 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013126 // Converting this to a min would handle both negative zeros and NaNs
13127 // incorrectly, but we can swap the operands to fix both.
13128 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013129 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013130 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013131 case ISD::SETGE:
13132 Opcode = X86ISD::FMIN;
13133 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013134
Dan Gohman670e5392009-09-21 18:03:22 +000013135 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013136 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013137 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013138 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013139 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013140 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013141 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013142 // Converting this to a max would handle comparisons between positive
13143 // and negative zero incorrectly, and swapping the operands would
13144 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013145 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013146 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013147 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013148 break;
13149 std::swap(LHS, RHS);
13150 }
Dan Gohman670e5392009-09-21 18:03:22 +000013151 Opcode = X86ISD::FMAX;
13152 break;
13153 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013154 // Converting this to a max would handle both negative zeros and NaNs
13155 // incorrectly, but we can swap the operands to fix both.
13156 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013157 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013158 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013159 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013160 Opcode = X86ISD::FMAX;
13161 break;
13162 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013163 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013164
Chris Lattner47b4ce82009-03-11 05:48:52 +000013165 if (Opcode)
13166 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013167 }
Eric Christopherfd179292009-08-27 18:07:15 +000013168
Chris Lattnerd1980a52009-03-12 06:52:53 +000013169 // If this is a select between two integer constants, try to do some
13170 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013171 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13172 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013173 // Don't do this for crazy integer types.
13174 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13175 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013176 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013177 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013178
Chris Lattnercee56e72009-03-13 05:53:31 +000013179 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013180 // Efficiently invertible.
13181 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13182 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13183 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13184 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013185 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013186 }
Eric Christopherfd179292009-08-27 18:07:15 +000013187
Chris Lattnerd1980a52009-03-12 06:52:53 +000013188 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013189 if (FalseC->getAPIntValue() == 0 &&
13190 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013191 if (NeedsCondInvert) // Invert the condition if needed.
13192 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13193 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013194
Chris Lattnerd1980a52009-03-12 06:52:53 +000013195 // Zero extend the condition if needed.
13196 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013197
Chris Lattnercee56e72009-03-13 05:53:31 +000013198 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013199 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013200 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013201 }
Eric Christopherfd179292009-08-27 18:07:15 +000013202
Chris Lattner97a29a52009-03-13 05:22:11 +000013203 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013204 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013205 if (NeedsCondInvert) // Invert the condition if needed.
13206 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13207 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013208
Chris Lattner97a29a52009-03-13 05:22:11 +000013209 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013210 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13211 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013212 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013213 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013214 }
Eric Christopherfd179292009-08-27 18:07:15 +000013215
Chris Lattnercee56e72009-03-13 05:53:31 +000013216 // Optimize cases that will turn into an LEA instruction. This requires
13217 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013218 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013219 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013220 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013221
Chris Lattnercee56e72009-03-13 05:53:31 +000013222 bool isFastMultiplier = false;
13223 if (Diff < 10) {
13224 switch ((unsigned char)Diff) {
13225 default: break;
13226 case 1: // result = add base, cond
13227 case 2: // result = lea base( , cond*2)
13228 case 3: // result = lea base(cond, cond*2)
13229 case 4: // result = lea base( , cond*4)
13230 case 5: // result = lea base(cond, cond*4)
13231 case 8: // result = lea base( , cond*8)
13232 case 9: // result = lea base(cond, cond*8)
13233 isFastMultiplier = true;
13234 break;
13235 }
13236 }
Eric Christopherfd179292009-08-27 18:07:15 +000013237
Chris Lattnercee56e72009-03-13 05:53:31 +000013238 if (isFastMultiplier) {
13239 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13240 if (NeedsCondInvert) // Invert the condition if needed.
13241 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13242 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013243
Chris Lattnercee56e72009-03-13 05:53:31 +000013244 // Zero extend the condition if needed.
13245 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13246 Cond);
13247 // Scale the condition by the difference.
13248 if (Diff != 1)
13249 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13250 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013251
Chris Lattnercee56e72009-03-13 05:53:31 +000013252 // Add the base if non-zero.
13253 if (FalseC->getAPIntValue() != 0)
13254 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13255 SDValue(FalseC, 0));
13256 return Cond;
13257 }
Eric Christopherfd179292009-08-27 18:07:15 +000013258 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013259 }
13260 }
Eric Christopherfd179292009-08-27 18:07:15 +000013261
Evan Cheng56f582d2012-01-04 01:41:39 +000013262 // Canonicalize max and min:
13263 // (x > y) ? x : y -> (x >= y) ? x : y
13264 // (x < y) ? x : y -> (x <= y) ? x : y
13265 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13266 // the need for an extra compare
13267 // against zero. e.g.
13268 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13269 // subl %esi, %edi
13270 // testl %edi, %edi
13271 // movl $0, %eax
13272 // cmovgl %edi, %eax
13273 // =>
13274 // xorl %eax, %eax
13275 // subl %esi, $edi
13276 // cmovsl %eax, %edi
13277 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13278 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13279 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13280 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13281 switch (CC) {
13282 default: break;
13283 case ISD::SETLT:
13284 case ISD::SETGT: {
13285 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13286 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13287 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13288 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13289 }
13290 }
13291 }
13292
Nadav Rotemcc616562012-01-15 19:27:55 +000013293 // If we know that this node is legal then we know that it is going to be
13294 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13295 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13296 // to simplify previous instructions.
13297 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13298 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13299 !DCI.isBeforeLegalize() &&
13300 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13301 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13302 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13303 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13304
13305 APInt KnownZero, KnownOne;
13306 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13307 DCI.isBeforeLegalizeOps());
13308 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13309 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13310 DCI.CommitTargetLoweringOpt(TLO);
13311 }
13312
Dan Gohman475871a2008-07-27 21:46:04 +000013313 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013314}
13315
Chris Lattnerd1980a52009-03-12 06:52:53 +000013316/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13317static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13318 TargetLowering::DAGCombinerInfo &DCI) {
13319 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013320
Chris Lattnerd1980a52009-03-12 06:52:53 +000013321 // If the flag operand isn't dead, don't touch this CMOV.
13322 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13323 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013324
Evan Chengb5a55d92011-05-24 01:48:22 +000013325 SDValue FalseOp = N->getOperand(0);
13326 SDValue TrueOp = N->getOperand(1);
13327 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13328 SDValue Cond = N->getOperand(3);
13329 if (CC == X86::COND_E || CC == X86::COND_NE) {
13330 switch (Cond.getOpcode()) {
13331 default: break;
13332 case X86ISD::BSR:
13333 case X86ISD::BSF:
13334 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13335 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13336 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13337 }
13338 }
13339
Chris Lattnerd1980a52009-03-12 06:52:53 +000013340 // If this is a select between two integer constants, try to do some
13341 // optimizations. Note that the operands are ordered the opposite of SELECT
13342 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013343 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13344 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013345 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13346 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013347 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13348 CC = X86::GetOppositeBranchCondition(CC);
13349 std::swap(TrueC, FalseC);
13350 }
Eric Christopherfd179292009-08-27 18:07:15 +000013351
Chris Lattnerd1980a52009-03-12 06:52:53 +000013352 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013353 // This is efficient for any integer data type (including i8/i16) and
13354 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013355 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013356 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13357 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013358
Chris Lattnerd1980a52009-03-12 06:52:53 +000013359 // Zero extend the condition if needed.
13360 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013361
Chris Lattnerd1980a52009-03-12 06:52:53 +000013362 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13363 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013364 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013365 if (N->getNumValues() == 2) // Dead flag value?
13366 return DCI.CombineTo(N, Cond, SDValue());
13367 return Cond;
13368 }
Eric Christopherfd179292009-08-27 18:07:15 +000013369
Chris Lattnercee56e72009-03-13 05:53:31 +000013370 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13371 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013372 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013373 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13374 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013375
Chris Lattner97a29a52009-03-13 05:22:11 +000013376 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013377 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13378 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013379 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13380 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013381
Chris Lattner97a29a52009-03-13 05:22:11 +000013382 if (N->getNumValues() == 2) // Dead flag value?
13383 return DCI.CombineTo(N, Cond, SDValue());
13384 return Cond;
13385 }
Eric Christopherfd179292009-08-27 18:07:15 +000013386
Chris Lattnercee56e72009-03-13 05:53:31 +000013387 // Optimize cases that will turn into an LEA instruction. This requires
13388 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013389 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013390 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013391 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013392
Chris Lattnercee56e72009-03-13 05:53:31 +000013393 bool isFastMultiplier = false;
13394 if (Diff < 10) {
13395 switch ((unsigned char)Diff) {
13396 default: break;
13397 case 1: // result = add base, cond
13398 case 2: // result = lea base( , cond*2)
13399 case 3: // result = lea base(cond, cond*2)
13400 case 4: // result = lea base( , cond*4)
13401 case 5: // result = lea base(cond, cond*4)
13402 case 8: // result = lea base( , cond*8)
13403 case 9: // result = lea base(cond, cond*8)
13404 isFastMultiplier = true;
13405 break;
13406 }
13407 }
Eric Christopherfd179292009-08-27 18:07:15 +000013408
Chris Lattnercee56e72009-03-13 05:53:31 +000013409 if (isFastMultiplier) {
13410 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013411 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13412 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013413 // Zero extend the condition if needed.
13414 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13415 Cond);
13416 // Scale the condition by the difference.
13417 if (Diff != 1)
13418 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13419 DAG.getConstant(Diff, Cond.getValueType()));
13420
13421 // Add the base if non-zero.
13422 if (FalseC->getAPIntValue() != 0)
13423 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13424 SDValue(FalseC, 0));
13425 if (N->getNumValues() == 2) // Dead flag value?
13426 return DCI.CombineTo(N, Cond, SDValue());
13427 return Cond;
13428 }
Eric Christopherfd179292009-08-27 18:07:15 +000013429 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013430 }
13431 }
13432 return SDValue();
13433}
13434
13435
Evan Cheng0b0cd912009-03-28 05:57:29 +000013436/// PerformMulCombine - Optimize a single multiply with constant into two
13437/// in order to implement it with two cheaper instructions, e.g.
13438/// LEA + SHL, LEA + LEA.
13439static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13440 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013441 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13442 return SDValue();
13443
Owen Andersone50ed302009-08-10 22:56:29 +000013444 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013445 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013446 return SDValue();
13447
13448 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13449 if (!C)
13450 return SDValue();
13451 uint64_t MulAmt = C->getZExtValue();
13452 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13453 return SDValue();
13454
13455 uint64_t MulAmt1 = 0;
13456 uint64_t MulAmt2 = 0;
13457 if ((MulAmt % 9) == 0) {
13458 MulAmt1 = 9;
13459 MulAmt2 = MulAmt / 9;
13460 } else if ((MulAmt % 5) == 0) {
13461 MulAmt1 = 5;
13462 MulAmt2 = MulAmt / 5;
13463 } else if ((MulAmt % 3) == 0) {
13464 MulAmt1 = 3;
13465 MulAmt2 = MulAmt / 3;
13466 }
13467 if (MulAmt2 &&
13468 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13469 DebugLoc DL = N->getDebugLoc();
13470
13471 if (isPowerOf2_64(MulAmt2) &&
13472 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13473 // If second multiplifer is pow2, issue it first. We want the multiply by
13474 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13475 // is an add.
13476 std::swap(MulAmt1, MulAmt2);
13477
13478 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013479 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013480 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013481 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013482 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013483 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013484 DAG.getConstant(MulAmt1, VT));
13485
Eric Christopherfd179292009-08-27 18:07:15 +000013486 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013487 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013488 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013489 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013490 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013491 DAG.getConstant(MulAmt2, VT));
13492
13493 // Do not add new nodes to DAG combiner worklist.
13494 DCI.CombineTo(N, NewMul, false);
13495 }
13496 return SDValue();
13497}
13498
Evan Chengad9c0a32009-12-15 00:53:42 +000013499static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13500 SDValue N0 = N->getOperand(0);
13501 SDValue N1 = N->getOperand(1);
13502 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13503 EVT VT = N0.getValueType();
13504
13505 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13506 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013507 if (VT.isInteger() && !VT.isVector() &&
13508 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013509 N0.getOperand(1).getOpcode() == ISD::Constant) {
13510 SDValue N00 = N0.getOperand(0);
13511 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13512 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13513 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13514 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13515 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13516 APInt ShAmt = N1C->getAPIntValue();
13517 Mask = Mask.shl(ShAmt);
13518 if (Mask != 0)
13519 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13520 N00, DAG.getConstant(Mask, VT));
13521 }
13522 }
13523
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013524
13525 // Hardware support for vector shifts is sparse which makes us scalarize the
13526 // vector operations in many cases. Also, on sandybridge ADD is faster than
13527 // shl.
13528 // (shl V, 1) -> add V,V
13529 if (isSplatVector(N1.getNode())) {
13530 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13531 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13532 // We shift all of the values by one. In many cases we do not have
13533 // hardware support for this operation. This is better expressed as an ADD
13534 // of two values.
13535 if (N1C && (1 == N1C->getZExtValue())) {
13536 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13537 }
13538 }
13539
Evan Chengad9c0a32009-12-15 00:53:42 +000013540 return SDValue();
13541}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013542
Nate Begeman740ab032009-01-26 00:52:55 +000013543/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13544/// when possible.
13545static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13546 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013547 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013548 if (N->getOpcode() == ISD::SHL) {
13549 SDValue V = PerformSHLCombine(N, DAG);
13550 if (V.getNode()) return V;
13551 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013552
Nate Begeman740ab032009-01-26 00:52:55 +000013553 // On X86 with SSE2 support, we can transform this to a vector shift if
13554 // all elements are shifted by the same amount. We can't do this in legalize
13555 // because the a constant vector is typically transformed to a constant pool
13556 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013557 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013558 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013559
Craig Topper7be5dfd2011-11-12 09:58:49 +000013560 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13561 (!Subtarget->hasAVX2() ||
13562 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013563 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013564
Mon P Wang3becd092009-01-28 08:12:05 +000013565 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013566 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013567 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013568 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013569 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13570 unsigned NumElts = VT.getVectorNumElements();
13571 unsigned i = 0;
13572 for (; i != NumElts; ++i) {
13573 SDValue Arg = ShAmtOp.getOperand(i);
13574 if (Arg.getOpcode() == ISD::UNDEF) continue;
13575 BaseShAmt = Arg;
13576 break;
13577 }
Craig Topper37c26772012-01-17 04:44:50 +000013578 // Handle the case where the build_vector is all undef
13579 // FIXME: Should DAG allow this?
13580 if (i == NumElts)
13581 return SDValue();
13582
Mon P Wang3becd092009-01-28 08:12:05 +000013583 for (; i != NumElts; ++i) {
13584 SDValue Arg = ShAmtOp.getOperand(i);
13585 if (Arg.getOpcode() == ISD::UNDEF) continue;
13586 if (Arg != BaseShAmt) {
13587 return SDValue();
13588 }
13589 }
13590 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013591 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013592 SDValue InVec = ShAmtOp.getOperand(0);
13593 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13594 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13595 unsigned i = 0;
13596 for (; i != NumElts; ++i) {
13597 SDValue Arg = InVec.getOperand(i);
13598 if (Arg.getOpcode() == ISD::UNDEF) continue;
13599 BaseShAmt = Arg;
13600 break;
13601 }
13602 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13603 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013604 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013605 if (C->getZExtValue() == SplatIdx)
13606 BaseShAmt = InVec.getOperand(1);
13607 }
13608 }
13609 if (BaseShAmt.getNode() == 0)
13610 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13611 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013612 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013613 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013614
Mon P Wangefa42202009-09-03 19:56:25 +000013615 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013616 if (EltVT.bitsGT(MVT::i32))
13617 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13618 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013619 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013620
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013621 // The shift amount is identical so we can do a vector shift.
13622 SDValue ValOp = N->getOperand(0);
13623 switch (N->getOpcode()) {
13624 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013625 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013626 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013627 switch (VT.getSimpleVT().SimpleTy) {
13628 default: return SDValue();
13629 case MVT::v2i64:
13630 case MVT::v4i32:
13631 case MVT::v8i16:
13632 case MVT::v4i64:
13633 case MVT::v8i32:
13634 case MVT::v16i16:
13635 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13636 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013637 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013638 switch (VT.getSimpleVT().SimpleTy) {
13639 default: return SDValue();
13640 case MVT::v4i32:
13641 case MVT::v8i16:
13642 case MVT::v8i32:
13643 case MVT::v16i16:
13644 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13645 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013646 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013647 switch (VT.getSimpleVT().SimpleTy) {
13648 default: return SDValue();
13649 case MVT::v2i64:
13650 case MVT::v4i32:
13651 case MVT::v8i16:
13652 case MVT::v4i64:
13653 case MVT::v8i32:
13654 case MVT::v16i16:
13655 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13656 }
Nate Begeman740ab032009-01-26 00:52:55 +000013657 }
Nate Begeman740ab032009-01-26 00:52:55 +000013658}
13659
Nate Begemanb65c1752010-12-17 22:55:37 +000013660
Stuart Hastings865f0932011-06-03 23:53:54 +000013661// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13662// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13663// and friends. Likewise for OR -> CMPNEQSS.
13664static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13665 TargetLowering::DAGCombinerInfo &DCI,
13666 const X86Subtarget *Subtarget) {
13667 unsigned opcode;
13668
13669 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13670 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013671 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013672 SDValue N0 = N->getOperand(0);
13673 SDValue N1 = N->getOperand(1);
13674 SDValue CMP0 = N0->getOperand(1);
13675 SDValue CMP1 = N1->getOperand(1);
13676 DebugLoc DL = N->getDebugLoc();
13677
13678 // The SETCCs should both refer to the same CMP.
13679 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13680 return SDValue();
13681
13682 SDValue CMP00 = CMP0->getOperand(0);
13683 SDValue CMP01 = CMP0->getOperand(1);
13684 EVT VT = CMP00.getValueType();
13685
13686 if (VT == MVT::f32 || VT == MVT::f64) {
13687 bool ExpectingFlags = false;
13688 // Check for any users that want flags:
13689 for (SDNode::use_iterator UI = N->use_begin(),
13690 UE = N->use_end();
13691 !ExpectingFlags && UI != UE; ++UI)
13692 switch (UI->getOpcode()) {
13693 default:
13694 case ISD::BR_CC:
13695 case ISD::BRCOND:
13696 case ISD::SELECT:
13697 ExpectingFlags = true;
13698 break;
13699 case ISD::CopyToReg:
13700 case ISD::SIGN_EXTEND:
13701 case ISD::ZERO_EXTEND:
13702 case ISD::ANY_EXTEND:
13703 break;
13704 }
13705
13706 if (!ExpectingFlags) {
13707 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13708 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13709
13710 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13711 X86::CondCode tmp = cc0;
13712 cc0 = cc1;
13713 cc1 = tmp;
13714 }
13715
13716 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13717 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13718 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13719 X86ISD::NodeType NTOperator = is64BitFP ?
13720 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13721 // FIXME: need symbolic constants for these magic numbers.
13722 // See X86ATTInstPrinter.cpp:printSSECC().
13723 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13724 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13725 DAG.getConstant(x86cc, MVT::i8));
13726 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13727 OnesOrZeroesF);
13728 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13729 DAG.getConstant(1, MVT::i32));
13730 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13731 return OneBitOfTruth;
13732 }
13733 }
13734 }
13735 }
13736 return SDValue();
13737}
13738
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013739/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13740/// so it can be folded inside ANDNP.
13741static bool CanFoldXORWithAllOnes(const SDNode *N) {
13742 EVT VT = N->getValueType(0);
13743
13744 // Match direct AllOnes for 128 and 256-bit vectors
13745 if (ISD::isBuildVectorAllOnes(N))
13746 return true;
13747
13748 // Look through a bit convert.
13749 if (N->getOpcode() == ISD::BITCAST)
13750 N = N->getOperand(0).getNode();
13751
13752 // Sometimes the operand may come from a insert_subvector building a 256-bit
13753 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013754 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013755 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13756 SDValue V1 = N->getOperand(0);
13757 SDValue V2 = N->getOperand(1);
13758
13759 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13760 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13761 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13762 ISD::isBuildVectorAllOnes(V2.getNode()))
13763 return true;
13764 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013765
13766 return false;
13767}
13768
Nate Begemanb65c1752010-12-17 22:55:37 +000013769static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13770 TargetLowering::DAGCombinerInfo &DCI,
13771 const X86Subtarget *Subtarget) {
13772 if (DCI.isBeforeLegalizeOps())
13773 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013774
Stuart Hastings865f0932011-06-03 23:53:54 +000013775 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13776 if (R.getNode())
13777 return R;
13778
Craig Topper54a11172011-10-14 07:06:56 +000013779 EVT VT = N->getValueType(0);
13780
Craig Topperb4c94572011-10-21 06:55:01 +000013781 // Create ANDN, BLSI, and BLSR instructions
13782 // BLSI is X & (-X)
13783 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013784 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13785 SDValue N0 = N->getOperand(0);
13786 SDValue N1 = N->getOperand(1);
13787 DebugLoc DL = N->getDebugLoc();
13788
13789 // Check LHS for not
13790 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13791 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13792 // Check RHS for not
13793 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13794 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13795
Craig Topperb4c94572011-10-21 06:55:01 +000013796 // Check LHS for neg
13797 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13798 isZero(N0.getOperand(0)))
13799 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13800
13801 // Check RHS for neg
13802 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13803 isZero(N1.getOperand(0)))
13804 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13805
13806 // Check LHS for X-1
13807 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13808 isAllOnes(N0.getOperand(1)))
13809 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13810
13811 // Check RHS for X-1
13812 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13813 isAllOnes(N1.getOperand(1)))
13814 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13815
Craig Topper54a11172011-10-14 07:06:56 +000013816 return SDValue();
13817 }
13818
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013819 // Want to form ANDNP nodes:
13820 // 1) In the hopes of then easily combining them with OR and AND nodes
13821 // to form PBLEND/PSIGN.
13822 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013823 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013824 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013825
Nate Begemanb65c1752010-12-17 22:55:37 +000013826 SDValue N0 = N->getOperand(0);
13827 SDValue N1 = N->getOperand(1);
13828 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013829
Nate Begemanb65c1752010-12-17 22:55:37 +000013830 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013831 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013832 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13833 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013834 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013835
13836 // Check RHS for vnot
13837 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013838 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13839 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013840 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013841
Nate Begemanb65c1752010-12-17 22:55:37 +000013842 return SDValue();
13843}
13844
Evan Cheng760d1942010-01-04 21:22:48 +000013845static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013846 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013847 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013848 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013849 return SDValue();
13850
Stuart Hastings865f0932011-06-03 23:53:54 +000013851 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13852 if (R.getNode())
13853 return R;
13854
Evan Cheng760d1942010-01-04 21:22:48 +000013855 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013856
Evan Cheng760d1942010-01-04 21:22:48 +000013857 SDValue N0 = N->getOperand(0);
13858 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013859
Nate Begemanb65c1752010-12-17 22:55:37 +000013860 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013861 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000013862 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013863 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13864 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013865
Craig Topper1666cb62011-11-19 07:07:26 +000013866 // Canonicalize pandn to RHS
13867 if (N0.getOpcode() == X86ISD::ANDNP)
13868 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000013869 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000013870 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13871 SDValue Mask = N1.getOperand(0);
13872 SDValue X = N1.getOperand(1);
13873 SDValue Y;
13874 if (N0.getOperand(0) == Mask)
13875 Y = N0.getOperand(1);
13876 if (N0.getOperand(1) == Mask)
13877 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013878
Craig Topper1666cb62011-11-19 07:07:26 +000013879 // Check to see if the mask appeared in both the AND and ANDNP and
13880 if (!Y.getNode())
13881 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013882
Craig Topper1666cb62011-11-19 07:07:26 +000013883 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13884 if (Mask.getOpcode() != ISD::BITCAST ||
13885 X.getOpcode() != ISD::BITCAST ||
13886 Y.getOpcode() != ISD::BITCAST)
13887 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013888
Craig Topper1666cb62011-11-19 07:07:26 +000013889 // Look through mask bitcast.
13890 Mask = Mask.getOperand(0);
13891 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013892
Craig Toppered2e13d2012-01-22 19:15:14 +000013893 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000013894 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13895 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013896 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000013897 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000013898
13899 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013900 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000013901 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13902 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13903 if ((SraAmt + 1) != EltBits)
13904 return SDValue();
13905
13906 DebugLoc DL = N->getDebugLoc();
13907
13908 // Now we know we at least have a plendvb with the mask val. See if
13909 // we can form a psignb/w/d.
13910 // psign = x.type == y.type == mask.type && y = sub(0, x);
13911 X = X.getOperand(0);
13912 Y = Y.getOperand(0);
13913 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13914 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000013915 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
13916 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
13917 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013918 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000013919 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000013920 }
13921 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000013922 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000013923 return SDValue();
13924
13925 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13926
13927 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13928 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13929 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013930 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013931 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013932 }
13933 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013934
Craig Topper1666cb62011-11-19 07:07:26 +000013935 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13936 return SDValue();
13937
Nate Begemanb65c1752010-12-17 22:55:37 +000013938 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013939 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13940 std::swap(N0, N1);
13941 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13942 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013943 if (!N0.hasOneUse() || !N1.hasOneUse())
13944 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013945
13946 SDValue ShAmt0 = N0.getOperand(1);
13947 if (ShAmt0.getValueType() != MVT::i8)
13948 return SDValue();
13949 SDValue ShAmt1 = N1.getOperand(1);
13950 if (ShAmt1.getValueType() != MVT::i8)
13951 return SDValue();
13952 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13953 ShAmt0 = ShAmt0.getOperand(0);
13954 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13955 ShAmt1 = ShAmt1.getOperand(0);
13956
13957 DebugLoc DL = N->getDebugLoc();
13958 unsigned Opc = X86ISD::SHLD;
13959 SDValue Op0 = N0.getOperand(0);
13960 SDValue Op1 = N1.getOperand(0);
13961 if (ShAmt0.getOpcode() == ISD::SUB) {
13962 Opc = X86ISD::SHRD;
13963 std::swap(Op0, Op1);
13964 std::swap(ShAmt0, ShAmt1);
13965 }
13966
Evan Cheng8b1190a2010-04-28 01:18:01 +000013967 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013968 if (ShAmt1.getOpcode() == ISD::SUB) {
13969 SDValue Sum = ShAmt1.getOperand(0);
13970 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013971 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13972 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13973 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13974 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013975 return DAG.getNode(Opc, DL, VT,
13976 Op0, Op1,
13977 DAG.getNode(ISD::TRUNCATE, DL,
13978 MVT::i8, ShAmt0));
13979 }
13980 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13981 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13982 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013983 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013984 return DAG.getNode(Opc, DL, VT,
13985 N0.getOperand(0), N1.getOperand(0),
13986 DAG.getNode(ISD::TRUNCATE, DL,
13987 MVT::i8, ShAmt0));
13988 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013989
Evan Cheng760d1942010-01-04 21:22:48 +000013990 return SDValue();
13991}
13992
Craig Topper3738ccd2011-12-27 06:27:23 +000013993// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000013994static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
13995 TargetLowering::DAGCombinerInfo &DCI,
13996 const X86Subtarget *Subtarget) {
13997 if (DCI.isBeforeLegalizeOps())
13998 return SDValue();
13999
14000 EVT VT = N->getValueType(0);
14001
14002 if (VT != MVT::i32 && VT != MVT::i64)
14003 return SDValue();
14004
Craig Topper3738ccd2011-12-27 06:27:23 +000014005 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14006
Craig Topperb4c94572011-10-21 06:55:01 +000014007 // Create BLSMSK instructions by finding X ^ (X-1)
14008 SDValue N0 = N->getOperand(0);
14009 SDValue N1 = N->getOperand(1);
14010 DebugLoc DL = N->getDebugLoc();
14011
14012 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14013 isAllOnes(N0.getOperand(1)))
14014 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14015
14016 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14017 isAllOnes(N1.getOperand(1)))
14018 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14019
14020 return SDValue();
14021}
14022
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014023/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14024static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14025 const X86Subtarget *Subtarget) {
14026 LoadSDNode *Ld = cast<LoadSDNode>(N);
14027 EVT RegVT = Ld->getValueType(0);
14028 EVT MemVT = Ld->getMemoryVT();
14029 DebugLoc dl = Ld->getDebugLoc();
14030 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14031
14032 ISD::LoadExtType Ext = Ld->getExtensionType();
14033
Nadav Rotemca6f2962011-09-18 19:00:23 +000014034 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014035 // shuffle. We need SSE4 for the shuffles.
14036 // TODO: It is possible to support ZExt by zeroing the undef values
14037 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014038 if (RegVT.isVector() && RegVT.isInteger() &&
14039 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014040 assert(MemVT != RegVT && "Cannot extend to the same type");
14041 assert(MemVT.isVector() && "Must load a vector from memory");
14042
14043 unsigned NumElems = RegVT.getVectorNumElements();
14044 unsigned RegSz = RegVT.getSizeInBits();
14045 unsigned MemSz = MemVT.getSizeInBits();
14046 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014047 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014048 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14049
14050 // Attempt to load the original value using a single load op.
14051 // Find a scalar type which is equal to the loaded word size.
14052 MVT SclrLoadTy = MVT::i8;
14053 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14054 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14055 MVT Tp = (MVT::SimpleValueType)tp;
14056 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14057 SclrLoadTy = Tp;
14058 break;
14059 }
14060 }
14061
14062 // Proceed if a load word is found.
14063 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14064
14065 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14066 RegSz/SclrLoadTy.getSizeInBits());
14067
14068 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14069 RegSz/MemVT.getScalarType().getSizeInBits());
14070 // Can't shuffle using an illegal type.
14071 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14072
14073 // Perform a single load.
14074 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14075 Ld->getBasePtr(),
14076 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014077 Ld->isNonTemporal(), Ld->isInvariant(),
14078 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014079
14080 // Insert the word loaded into a vector.
14081 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14082 LoadUnitVecVT, ScalarLoad);
14083
14084 // Bitcast the loaded value to a vector of the original element type, in
14085 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014086 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14087 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014088 unsigned SizeRatio = RegSz/MemSz;
14089
14090 // Redistribute the loaded elements into the different locations.
14091 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14092 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14093
14094 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14095 DAG.getUNDEF(SlicedVec.getValueType()),
14096 ShuffleVec.data());
14097
14098 // Bitcast to the requested type.
14099 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14100 // Replace the original load with the new sequence
14101 // and return the new chain.
14102 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14103 return SDValue(ScalarLoad.getNode(), 1);
14104 }
14105
14106 return SDValue();
14107}
14108
Chris Lattner149a4e52008-02-22 02:09:43 +000014109/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014110static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014111 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014112 StoreSDNode *St = cast<StoreSDNode>(N);
14113 EVT VT = St->getValue().getValueType();
14114 EVT StVT = St->getMemoryVT();
14115 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014116 SDValue StoredVal = St->getOperand(1);
14117 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14118
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014119 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014120 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14121 // 128-bit ones. If in the future the cost becomes only one memory access the
14122 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014123 if (VT.getSizeInBits() == 256 &&
14124 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14125 StoredVal.getNumOperands() == 2) {
14126
14127 SDValue Value0 = StoredVal.getOperand(0);
14128 SDValue Value1 = StoredVal.getOperand(1);
14129
14130 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14131 SDValue Ptr0 = St->getBasePtr();
14132 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14133
14134 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14135 St->getPointerInfo(), St->isVolatile(),
14136 St->isNonTemporal(), St->getAlignment());
14137 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14138 St->getPointerInfo(), St->isVolatile(),
14139 St->isNonTemporal(), St->getAlignment());
14140 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14141 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014142
14143 // Optimize trunc store (of multiple scalars) to shuffle and store.
14144 // First, pack all of the elements in one place. Next, store to memory
14145 // in fewer chunks.
14146 if (St->isTruncatingStore() && VT.isVector()) {
14147 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14148 unsigned NumElems = VT.getVectorNumElements();
14149 assert(StVT != VT && "Cannot truncate to the same type");
14150 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14151 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14152
14153 // From, To sizes and ElemCount must be pow of two
14154 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014155 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014156 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014157 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014158
Nadav Rotem614061b2011-08-10 19:30:14 +000014159 unsigned SizeRatio = FromSz / ToSz;
14160
14161 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14162
14163 // Create a type on which we perform the shuffle
14164 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14165 StVT.getScalarType(), NumElems*SizeRatio);
14166
14167 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14168
14169 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14170 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14171 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14172
14173 // Can't shuffle using an illegal type
14174 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14175
14176 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14177 DAG.getUNDEF(WideVec.getValueType()),
14178 ShuffleVec.data());
14179 // At this point all of the data is stored at the bottom of the
14180 // register. We now need to save it to mem.
14181
14182 // Find the largest store unit
14183 MVT StoreType = MVT::i8;
14184 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14185 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14186 MVT Tp = (MVT::SimpleValueType)tp;
14187 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14188 StoreType = Tp;
14189 }
14190
14191 // Bitcast the original vector into a vector of store-size units
14192 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14193 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14194 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14195 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14196 SmallVector<SDValue, 8> Chains;
14197 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14198 TLI.getPointerTy());
14199 SDValue Ptr = St->getBasePtr();
14200
14201 // Perform one or more big stores into memory.
14202 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14203 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14204 StoreType, ShuffWide,
14205 DAG.getIntPtrConstant(i));
14206 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14207 St->getPointerInfo(), St->isVolatile(),
14208 St->isNonTemporal(), St->getAlignment());
14209 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14210 Chains.push_back(Ch);
14211 }
14212
14213 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14214 Chains.size());
14215 }
14216
14217
Chris Lattner149a4e52008-02-22 02:09:43 +000014218 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14219 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014220 // A preferable solution to the general problem is to figure out the right
14221 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014222
14223 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014224 if (VT.getSizeInBits() != 64)
14225 return SDValue();
14226
Devang Patel578efa92009-06-05 21:57:13 +000014227 const Function *F = DAG.getMachineFunction().getFunction();
14228 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014229 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014230 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014231 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014232 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014233 isa<LoadSDNode>(St->getValue()) &&
14234 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14235 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014236 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014237 LoadSDNode *Ld = 0;
14238 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014239 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014240 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014241 // Must be a store of a load. We currently handle two cases: the load
14242 // is a direct child, and it's under an intervening TokenFactor. It is
14243 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014244 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014245 Ld = cast<LoadSDNode>(St->getChain());
14246 else if (St->getValue().hasOneUse() &&
14247 ChainVal->getOpcode() == ISD::TokenFactor) {
14248 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014249 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014250 TokenFactorIndex = i;
14251 Ld = cast<LoadSDNode>(St->getValue());
14252 } else
14253 Ops.push_back(ChainVal->getOperand(i));
14254 }
14255 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014256
Evan Cheng536e6672009-03-12 05:59:15 +000014257 if (!Ld || !ISD::isNormalLoad(Ld))
14258 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014259
Evan Cheng536e6672009-03-12 05:59:15 +000014260 // If this is not the MMX case, i.e. we are just turning i64 load/store
14261 // into f64 load/store, avoid the transformation if there are multiple
14262 // uses of the loaded value.
14263 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14264 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014265
Evan Cheng536e6672009-03-12 05:59:15 +000014266 DebugLoc LdDL = Ld->getDebugLoc();
14267 DebugLoc StDL = N->getDebugLoc();
14268 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14269 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14270 // pair instead.
14271 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014272 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014273 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14274 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014275 Ld->isNonTemporal(), Ld->isInvariant(),
14276 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014277 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014278 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014279 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014280 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014281 Ops.size());
14282 }
Evan Cheng536e6672009-03-12 05:59:15 +000014283 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014284 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014285 St->isVolatile(), St->isNonTemporal(),
14286 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014287 }
Evan Cheng536e6672009-03-12 05:59:15 +000014288
14289 // Otherwise, lower to two pairs of 32-bit loads / stores.
14290 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014291 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14292 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014293
Owen Anderson825b72b2009-08-11 20:47:22 +000014294 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014295 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014296 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014297 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014298 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014299 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014300 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014301 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014302 MinAlign(Ld->getAlignment(), 4));
14303
14304 SDValue NewChain = LoLd.getValue(1);
14305 if (TokenFactorIndex != -1) {
14306 Ops.push_back(LoLd);
14307 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014308 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014309 Ops.size());
14310 }
14311
14312 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014313 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14314 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014315
14316 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014317 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014318 St->isVolatile(), St->isNonTemporal(),
14319 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014320 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014321 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014322 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014323 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014324 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014325 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014326 }
Dan Gohman475871a2008-07-27 21:46:04 +000014327 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014328}
14329
Duncan Sands17470be2011-09-22 20:15:48 +000014330/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14331/// and return the operands for the horizontal operation in LHS and RHS. A
14332/// horizontal operation performs the binary operation on successive elements
14333/// of its first operand, then on successive elements of its second operand,
14334/// returning the resulting values in a vector. For example, if
14335/// A = < float a0, float a1, float a2, float a3 >
14336/// and
14337/// B = < float b0, float b1, float b2, float b3 >
14338/// then the result of doing a horizontal operation on A and B is
14339/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14340/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14341/// A horizontal-op B, for some already available A and B, and if so then LHS is
14342/// set to A, RHS to B, and the routine returns 'true'.
14343/// Note that the binary operation should have the property that if one of the
14344/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014345static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014346 // Look for the following pattern: if
14347 // A = < float a0, float a1, float a2, float a3 >
14348 // B = < float b0, float b1, float b2, float b3 >
14349 // and
14350 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14351 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14352 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14353 // which is A horizontal-op B.
14354
14355 // At least one of the operands should be a vector shuffle.
14356 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14357 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14358 return false;
14359
14360 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014361
14362 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14363 "Unsupported vector type for horizontal add/sub");
14364
14365 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14366 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014367 unsigned NumElts = VT.getVectorNumElements();
14368 unsigned NumLanes = VT.getSizeInBits()/128;
14369 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014370 assert((NumLaneElts % 2 == 0) &&
14371 "Vector type should have an even number of elements in each lane");
14372 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014373
14374 // View LHS in the form
14375 // LHS = VECTOR_SHUFFLE A, B, LMask
14376 // If LHS is not a shuffle then pretend it is the shuffle
14377 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14378 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14379 // type VT.
14380 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014381 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014382 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14383 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14384 A = LHS.getOperand(0);
14385 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14386 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014387 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14388 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014389 } else {
14390 if (LHS.getOpcode() != ISD::UNDEF)
14391 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014392 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014393 LMask[i] = i;
14394 }
14395
14396 // Likewise, view RHS in the form
14397 // RHS = VECTOR_SHUFFLE C, D, RMask
14398 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014399 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014400 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14401 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14402 C = RHS.getOperand(0);
14403 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14404 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014405 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14406 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014407 } else {
14408 if (RHS.getOpcode() != ISD::UNDEF)
14409 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014410 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014411 RMask[i] = i;
14412 }
14413
14414 // Check that the shuffles are both shuffling the same vectors.
14415 if (!(A == C && B == D) && !(A == D && B == C))
14416 return false;
14417
14418 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14419 if (!A.getNode() && !B.getNode())
14420 return false;
14421
14422 // If A and B occur in reverse order in RHS, then "swap" them (which means
14423 // rewriting the mask).
14424 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014425 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014426
14427 // At this point LHS and RHS are equivalent to
14428 // LHS = VECTOR_SHUFFLE A, B, LMask
14429 // RHS = VECTOR_SHUFFLE A, B, RMask
14430 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014431 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014432 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014433
Craig Topperf8363302011-12-02 08:18:41 +000014434 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014435 if (LIdx < 0 || RIdx < 0 ||
14436 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14437 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014438 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014439
Craig Topperf8363302011-12-02 08:18:41 +000014440 // Check that successive elements are being operated on. If not, this is
14441 // not a horizontal operation.
14442 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14443 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014444 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014445 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014446 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014447 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014448 }
14449
14450 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14451 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14452 return true;
14453}
14454
14455/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14456static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14457 const X86Subtarget *Subtarget) {
14458 EVT VT = N->getValueType(0);
14459 SDValue LHS = N->getOperand(0);
14460 SDValue RHS = N->getOperand(1);
14461
14462 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014463 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014464 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014465 isHorizontalBinOp(LHS, RHS, true))
14466 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14467 return SDValue();
14468}
14469
14470/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14471static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14472 const X86Subtarget *Subtarget) {
14473 EVT VT = N->getValueType(0);
14474 SDValue LHS = N->getOperand(0);
14475 SDValue RHS = N->getOperand(1);
14476
14477 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014478 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014479 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014480 isHorizontalBinOp(LHS, RHS, false))
14481 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14482 return SDValue();
14483}
14484
Chris Lattner6cf73262008-01-25 06:14:17 +000014485/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14486/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014487static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014488 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14489 // F[X]OR(0.0, x) -> x
14490 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014491 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14492 if (C->getValueAPF().isPosZero())
14493 return N->getOperand(1);
14494 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14495 if (C->getValueAPF().isPosZero())
14496 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014497 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014498}
14499
14500/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014501static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014502 // FAND(0.0, x) -> 0.0
14503 // FAND(x, 0.0) -> 0.0
14504 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14505 if (C->getValueAPF().isPosZero())
14506 return N->getOperand(0);
14507 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14508 if (C->getValueAPF().isPosZero())
14509 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014510 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014511}
14512
Dan Gohmane5af2d32009-01-29 01:59:02 +000014513static SDValue PerformBTCombine(SDNode *N,
14514 SelectionDAG &DAG,
14515 TargetLowering::DAGCombinerInfo &DCI) {
14516 // BT ignores high bits in the bit index operand.
14517 SDValue Op1 = N->getOperand(1);
14518 if (Op1.hasOneUse()) {
14519 unsigned BitWidth = Op1.getValueSizeInBits();
14520 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14521 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014522 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14523 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014524 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014525 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14526 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14527 DCI.CommitTargetLoweringOpt(TLO);
14528 }
14529 return SDValue();
14530}
Chris Lattner83e6c992006-10-04 06:57:07 +000014531
Eli Friedman7a5e5552009-06-07 06:52:44 +000014532static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14533 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014534 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014535 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014536 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014537 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014538 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014539 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014540 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014541 }
14542 return SDValue();
14543}
14544
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014545static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14546 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014547 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14548 // (and (i32 x86isd::setcc_carry), 1)
14549 // This eliminates the zext. This transformation is necessary because
14550 // ISD::SETCC is always legalized to i8.
14551 DebugLoc dl = N->getDebugLoc();
14552 SDValue N0 = N->getOperand(0);
14553 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014554 EVT OpVT = N0.getValueType();
14555
Evan Cheng2e489c42009-12-16 00:53:11 +000014556 if (N0.getOpcode() == ISD::AND &&
14557 N0.hasOneUse() &&
14558 N0.getOperand(0).hasOneUse()) {
14559 SDValue N00 = N0.getOperand(0);
14560 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14561 return SDValue();
14562 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14563 if (!C || C->getZExtValue() != 1)
14564 return SDValue();
14565 return DAG.getNode(ISD::AND, dl, VT,
14566 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14567 N00.getOperand(0), N00.getOperand(1)),
14568 DAG.getConstant(1, VT));
14569 }
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014570 // Optimize vectors in AVX mode:
14571 //
14572 // v8i16 -> v8i32
14573 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14574 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14575 // Concat upper and lower parts.
14576 //
14577 // v4i32 -> v4i64
14578 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14579 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14580 // Concat upper and lower parts.
14581 //
14582 if (Subtarget->hasAVX()) {
14583
14584 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14585 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
14586
14587 SDValue ZeroVec = getZeroVector(OpVT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
14588 DAG, dl);
14589 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec, DAG);
14590 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec, DAG);
14591
14592 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14593 VT.getVectorNumElements()/2);
14594
14595 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14596 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14597
14598 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14599 }
14600 }
14601
Evan Cheng2e489c42009-12-16 00:53:11 +000014602
14603 return SDValue();
14604}
14605
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014606// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14607static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14608 unsigned X86CC = N->getConstantOperandVal(0);
14609 SDValue EFLAG = N->getOperand(1);
14610 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014611
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014612 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14613 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14614 // cases.
14615 if (X86CC == X86::COND_B)
14616 return DAG.getNode(ISD::AND, DL, MVT::i8,
14617 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14618 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14619 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014620
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014621 return SDValue();
14622}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014623
Benjamin Kramer1396c402011-06-18 11:09:41 +000014624static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14625 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014626 SDValue Op0 = N->getOperand(0);
14627 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14628 // a 32-bit target where SSE doesn't support i64->FP operations.
14629 if (Op0.getOpcode() == ISD::LOAD) {
14630 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14631 EVT VT = Ld->getValueType(0);
14632 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14633 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14634 !XTLI->getSubtarget()->is64Bit() &&
14635 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014636 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14637 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014638 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14639 return FILDChain;
14640 }
14641 }
14642 return SDValue();
14643}
14644
Chris Lattner23a01992010-12-20 01:37:09 +000014645// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14646static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14647 X86TargetLowering::DAGCombinerInfo &DCI) {
14648 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14649 // the result is either zero or one (depending on the input carry bit).
14650 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14651 if (X86::isZeroNode(N->getOperand(0)) &&
14652 X86::isZeroNode(N->getOperand(1)) &&
14653 // We don't have a good way to replace an EFLAGS use, so only do this when
14654 // dead right now.
14655 SDValue(N, 1).use_empty()) {
14656 DebugLoc DL = N->getDebugLoc();
14657 EVT VT = N->getValueType(0);
14658 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14659 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14660 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14661 DAG.getConstant(X86::COND_B,MVT::i8),
14662 N->getOperand(2)),
14663 DAG.getConstant(1, VT));
14664 return DCI.CombineTo(N, Res1, CarryOut);
14665 }
14666
14667 return SDValue();
14668}
14669
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014670// fold (add Y, (sete X, 0)) -> adc 0, Y
14671// (add Y, (setne X, 0)) -> sbb -1, Y
14672// (sub (sete X, 0), Y) -> sbb 0, Y
14673// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014674static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014675 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014676
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014677 // Look through ZExts.
14678 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14679 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14680 return SDValue();
14681
14682 SDValue SetCC = Ext.getOperand(0);
14683 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14684 return SDValue();
14685
14686 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14687 if (CC != X86::COND_E && CC != X86::COND_NE)
14688 return SDValue();
14689
14690 SDValue Cmp = SetCC.getOperand(1);
14691 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014692 !X86::isZeroNode(Cmp.getOperand(1)) ||
14693 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014694 return SDValue();
14695
14696 SDValue CmpOp0 = Cmp.getOperand(0);
14697 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14698 DAG.getConstant(1, CmpOp0.getValueType()));
14699
14700 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14701 if (CC == X86::COND_NE)
14702 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14703 DL, OtherVal.getValueType(), OtherVal,
14704 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14705 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14706 DL, OtherVal.getValueType(), OtherVal,
14707 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14708}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014709
Craig Topper54f952a2011-11-19 09:02:40 +000014710/// PerformADDCombine - Do target-specific dag combines on integer adds.
14711static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14712 const X86Subtarget *Subtarget) {
14713 EVT VT = N->getValueType(0);
14714 SDValue Op0 = N->getOperand(0);
14715 SDValue Op1 = N->getOperand(1);
14716
14717 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014718 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014719 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014720 isHorizontalBinOp(Op0, Op1, true))
14721 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14722
14723 return OptimizeConditionalInDecrement(N, DAG);
14724}
14725
14726static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14727 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014728 SDValue Op0 = N->getOperand(0);
14729 SDValue Op1 = N->getOperand(1);
14730
14731 // X86 can't encode an immediate LHS of a sub. See if we can push the
14732 // negation into a preceding instruction.
14733 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014734 // If the RHS of the sub is a XOR with one use and a constant, invert the
14735 // immediate. Then add one to the LHS of the sub so we can turn
14736 // X-Y -> X+~Y+1, saving one register.
14737 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14738 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014739 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014740 EVT VT = Op0.getValueType();
14741 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14742 Op1.getOperand(0),
14743 DAG.getConstant(~XorC, VT));
14744 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014745 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014746 }
14747 }
14748
Craig Topper54f952a2011-11-19 09:02:40 +000014749 // Try to synthesize horizontal adds from adds of shuffles.
14750 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014751 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014752 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14753 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014754 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14755
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014756 return OptimizeConditionalInDecrement(N, DAG);
14757}
14758
Dan Gohman475871a2008-07-27 21:46:04 +000014759SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014760 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014761 SelectionDAG &DAG = DCI.DAG;
14762 switch (N->getOpcode()) {
14763 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014764 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014765 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014766 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000014767 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014768 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014769 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14770 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014771 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014772 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014773 case ISD::SHL:
14774 case ISD::SRA:
14775 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014776 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014777 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014778 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014779 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014780 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014781 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014782 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14783 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014784 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014785 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14786 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014787 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014788 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014789 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014790 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014791 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014792 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014793 case X86ISD::UNPCKH:
14794 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014795 case X86ISD::MOVHLPS:
14796 case X86ISD::MOVLHPS:
14797 case X86ISD::PSHUFD:
14798 case X86ISD::PSHUFHW:
14799 case X86ISD::PSHUFLW:
14800 case X86ISD::MOVSS:
14801 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014802 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014803 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014804 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014805 }
14806
Dan Gohman475871a2008-07-27 21:46:04 +000014807 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014808}
14809
Evan Chenge5b51ac2010-04-17 06:13:15 +000014810/// isTypeDesirableForOp - Return true if the target has native support for
14811/// the specified value type and it is 'desirable' to use the type for the
14812/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14813/// instruction encodings are longer and some i16 instructions are slow.
14814bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14815 if (!isTypeLegal(VT))
14816 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014817 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014818 return true;
14819
14820 switch (Opc) {
14821 default:
14822 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014823 case ISD::LOAD:
14824 case ISD::SIGN_EXTEND:
14825 case ISD::ZERO_EXTEND:
14826 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014827 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014828 case ISD::SRL:
14829 case ISD::SUB:
14830 case ISD::ADD:
14831 case ISD::MUL:
14832 case ISD::AND:
14833 case ISD::OR:
14834 case ISD::XOR:
14835 return false;
14836 }
14837}
14838
14839/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014840/// beneficial for dag combiner to promote the specified node. If true, it
14841/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014842bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014843 EVT VT = Op.getValueType();
14844 if (VT != MVT::i16)
14845 return false;
14846
Evan Cheng4c26e932010-04-19 19:29:22 +000014847 bool Promote = false;
14848 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014849 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014850 default: break;
14851 case ISD::LOAD: {
14852 LoadSDNode *LD = cast<LoadSDNode>(Op);
14853 // If the non-extending load has a single use and it's not live out, then it
14854 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014855 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14856 Op.hasOneUse()*/) {
14857 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14858 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14859 // The only case where we'd want to promote LOAD (rather then it being
14860 // promoted as an operand is when it's only use is liveout.
14861 if (UI->getOpcode() != ISD::CopyToReg)
14862 return false;
14863 }
14864 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014865 Promote = true;
14866 break;
14867 }
14868 case ISD::SIGN_EXTEND:
14869 case ISD::ZERO_EXTEND:
14870 case ISD::ANY_EXTEND:
14871 Promote = true;
14872 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014873 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014874 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014875 SDValue N0 = Op.getOperand(0);
14876 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014877 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014878 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014879 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014880 break;
14881 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014882 case ISD::ADD:
14883 case ISD::MUL:
14884 case ISD::AND:
14885 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014886 case ISD::XOR:
14887 Commute = true;
14888 // fallthrough
14889 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014890 SDValue N0 = Op.getOperand(0);
14891 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014892 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014893 return false;
14894 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014895 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014896 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014897 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014898 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014899 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014900 }
14901 }
14902
14903 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014904 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014905}
14906
Evan Cheng60c07e12006-07-05 22:17:51 +000014907//===----------------------------------------------------------------------===//
14908// X86 Inline Assembly Support
14909//===----------------------------------------------------------------------===//
14910
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014911namespace {
14912 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014913 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014914 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014915
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014916 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014917 StringRef piece(*args[i]);
14918 if (!s.startswith(piece)) // Check if the piece matches.
14919 return false;
14920
14921 s = s.substr(piece.size());
14922 StringRef::size_type pos = s.find_first_not_of(" \t");
14923 if (pos == 0) // We matched a prefix.
14924 return false;
14925
14926 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014927 }
14928
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014929 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014930 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014931 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014932}
14933
Chris Lattnerb8105652009-07-20 17:51:36 +000014934bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14935 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014936
14937 std::string AsmStr = IA->getAsmString();
14938
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014939 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
14940 if (!Ty || Ty->getBitWidth() % 16 != 0)
14941 return false;
14942
Chris Lattnerb8105652009-07-20 17:51:36 +000014943 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014944 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014945 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014946
14947 switch (AsmPieces.size()) {
14948 default: return false;
14949 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014950 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014951 // we will turn this bswap into something that will be lowered to logical
14952 // ops instead of emitting the bswap asm. For now, we don't support 486 or
14953 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014954 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014955 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
14956 matchAsm(AsmPieces[0], "bswapl", "$0") ||
14957 matchAsm(AsmPieces[0], "bswapq", "$0") ||
14958 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
14959 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
14960 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000014961 // No need to check constraints, nothing other than the equivalent of
14962 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000014963 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014964 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014965
Chris Lattnerb8105652009-07-20 17:51:36 +000014966 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014967 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014968 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014969 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
14970 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000014971 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014972 const std::string &ConstraintsStr = IA->getConstraintString();
14973 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014974 std::sort(AsmPieces.begin(), AsmPieces.end());
14975 if (AsmPieces.size() == 4 &&
14976 AsmPieces[0] == "~{cc}" &&
14977 AsmPieces[1] == "~{dirflag}" &&
14978 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014979 AsmPieces[3] == "~{fpsr}")
14980 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014981 }
14982 break;
14983 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014984 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014985 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014986 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
14987 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
14988 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014989 AsmPieces.clear();
14990 const std::string &ConstraintsStr = IA->getConstraintString();
14991 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
14992 std::sort(AsmPieces.begin(), AsmPieces.end());
14993 if (AsmPieces.size() == 4 &&
14994 AsmPieces[0] == "~{cc}" &&
14995 AsmPieces[1] == "~{dirflag}" &&
14996 AsmPieces[2] == "~{flags}" &&
14997 AsmPieces[3] == "~{fpsr}")
14998 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014999 }
Evan Cheng55d42002011-01-08 01:24:27 +000015000
15001 if (CI->getType()->isIntegerTy(64)) {
15002 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15003 if (Constraints.size() >= 2 &&
15004 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15005 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15006 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015007 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15008 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15009 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015010 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015011 }
15012 }
15013 break;
15014 }
15015 return false;
15016}
15017
15018
15019
Chris Lattnerf4dff842006-07-11 02:54:03 +000015020/// getConstraintType - Given a constraint letter, return the type of
15021/// constraint it is for this target.
15022X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015023X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15024 if (Constraint.size() == 1) {
15025 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015026 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015027 case 'q':
15028 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015029 case 'f':
15030 case 't':
15031 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015032 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015033 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015034 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015035 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015036 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015037 case 'a':
15038 case 'b':
15039 case 'c':
15040 case 'd':
15041 case 'S':
15042 case 'D':
15043 case 'A':
15044 return C_Register;
15045 case 'I':
15046 case 'J':
15047 case 'K':
15048 case 'L':
15049 case 'M':
15050 case 'N':
15051 case 'G':
15052 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015053 case 'e':
15054 case 'Z':
15055 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015056 default:
15057 break;
15058 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015059 }
Chris Lattner4234f572007-03-25 02:14:49 +000015060 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015061}
15062
John Thompson44ab89e2010-10-29 17:29:13 +000015063/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015064/// This object must already have been set up with the operand type
15065/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015066TargetLowering::ConstraintWeight
15067 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015068 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015069 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015070 Value *CallOperandVal = info.CallOperandVal;
15071 // If we don't have a value, we can't do a match,
15072 // but allow it at the lowest weight.
15073 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015074 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015075 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015076 // Look at the constraint type.
15077 switch (*constraint) {
15078 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015079 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15080 case 'R':
15081 case 'q':
15082 case 'Q':
15083 case 'a':
15084 case 'b':
15085 case 'c':
15086 case 'd':
15087 case 'S':
15088 case 'D':
15089 case 'A':
15090 if (CallOperandVal->getType()->isIntegerTy())
15091 weight = CW_SpecificReg;
15092 break;
15093 case 'f':
15094 case 't':
15095 case 'u':
15096 if (type->isFloatingPointTy())
15097 weight = CW_SpecificReg;
15098 break;
15099 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015100 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015101 weight = CW_SpecificReg;
15102 break;
15103 case 'x':
15104 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015105 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015106 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015107 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015108 break;
15109 case 'I':
15110 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15111 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015112 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015113 }
15114 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015115 case 'J':
15116 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15117 if (C->getZExtValue() <= 63)
15118 weight = CW_Constant;
15119 }
15120 break;
15121 case 'K':
15122 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15123 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15124 weight = CW_Constant;
15125 }
15126 break;
15127 case 'L':
15128 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15129 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15130 weight = CW_Constant;
15131 }
15132 break;
15133 case 'M':
15134 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15135 if (C->getZExtValue() <= 3)
15136 weight = CW_Constant;
15137 }
15138 break;
15139 case 'N':
15140 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15141 if (C->getZExtValue() <= 0xff)
15142 weight = CW_Constant;
15143 }
15144 break;
15145 case 'G':
15146 case 'C':
15147 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15148 weight = CW_Constant;
15149 }
15150 break;
15151 case 'e':
15152 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15153 if ((C->getSExtValue() >= -0x80000000LL) &&
15154 (C->getSExtValue() <= 0x7fffffffLL))
15155 weight = CW_Constant;
15156 }
15157 break;
15158 case 'Z':
15159 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15160 if (C->getZExtValue() <= 0xffffffff)
15161 weight = CW_Constant;
15162 }
15163 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015164 }
15165 return weight;
15166}
15167
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015168/// LowerXConstraint - try to replace an X constraint, which matches anything,
15169/// with another that has more specific requirements based on the type of the
15170/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015171const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015172LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015173 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15174 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015175 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015176 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015177 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015178 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015179 return "x";
15180 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015181
Chris Lattner5e764232008-04-26 23:02:14 +000015182 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015183}
15184
Chris Lattner48884cd2007-08-25 00:47:38 +000015185/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15186/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015187void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015188 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015189 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015190 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015191 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015192
Eric Christopher100c8332011-06-02 23:16:42 +000015193 // Only support length 1 constraints for now.
15194 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015195
Eric Christopher100c8332011-06-02 23:16:42 +000015196 char ConstraintLetter = Constraint[0];
15197 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015198 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015199 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015200 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015201 if (C->getZExtValue() <= 31) {
15202 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015203 break;
15204 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015205 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015206 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015207 case 'J':
15208 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015209 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015210 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15211 break;
15212 }
15213 }
15214 return;
15215 case 'K':
15216 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015217 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015218 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15219 break;
15220 }
15221 }
15222 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015223 case 'N':
15224 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015225 if (C->getZExtValue() <= 255) {
15226 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015227 break;
15228 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015229 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015230 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015231 case 'e': {
15232 // 32-bit signed value
15233 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015234 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15235 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015236 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015237 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015238 break;
15239 }
15240 // FIXME gcc accepts some relocatable values here too, but only in certain
15241 // memory models; it's complicated.
15242 }
15243 return;
15244 }
15245 case 'Z': {
15246 // 32-bit unsigned value
15247 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015248 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15249 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015250 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15251 break;
15252 }
15253 }
15254 // FIXME gcc accepts some relocatable values here too, but only in certain
15255 // memory models; it's complicated.
15256 return;
15257 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015258 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015259 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015260 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015261 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015262 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015263 break;
15264 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015265
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015266 // In any sort of PIC mode addresses need to be computed at runtime by
15267 // adding in a register or some sort of table lookup. These can't
15268 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015269 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015270 return;
15271
Chris Lattnerdc43a882007-05-03 16:52:29 +000015272 // If we are in non-pic codegen mode, we allow the address of a global (with
15273 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015274 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015275 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015276
Chris Lattner49921962009-05-08 18:23:14 +000015277 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15278 while (1) {
15279 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15280 Offset += GA->getOffset();
15281 break;
15282 } else if (Op.getOpcode() == ISD::ADD) {
15283 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15284 Offset += C->getZExtValue();
15285 Op = Op.getOperand(0);
15286 continue;
15287 }
15288 } else if (Op.getOpcode() == ISD::SUB) {
15289 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15290 Offset += -C->getZExtValue();
15291 Op = Op.getOperand(0);
15292 continue;
15293 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015294 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015295
Chris Lattner49921962009-05-08 18:23:14 +000015296 // Otherwise, this isn't something we can handle, reject it.
15297 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015298 }
Eric Christopherfd179292009-08-27 18:07:15 +000015299
Dan Gohman46510a72010-04-15 01:51:59 +000015300 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015301 // If we require an extra load to get this address, as in PIC mode, we
15302 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015303 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15304 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015305 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015306
Devang Patel0d881da2010-07-06 22:08:15 +000015307 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15308 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015309 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015310 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015311 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015312
Gabor Greifba36cb52008-08-28 21:40:38 +000015313 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015314 Ops.push_back(Result);
15315 return;
15316 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015317 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015318}
15319
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015320std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015321X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015322 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015323 // First, see if this is a constraint that directly corresponds to an LLVM
15324 // register class.
15325 if (Constraint.size() == 1) {
15326 // GCC Constraint Letters
15327 switch (Constraint[0]) {
15328 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015329 // TODO: Slight differences here in allocation order and leaving
15330 // RIP in the class. Do they matter any more here than they do
15331 // in the normal allocation?
15332 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15333 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015334 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015335 return std::make_pair(0U, X86::GR32RegisterClass);
15336 else if (VT == MVT::i16)
15337 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015338 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015339 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015340 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015341 return std::make_pair(0U, X86::GR64RegisterClass);
15342 break;
15343 }
15344 // 32-bit fallthrough
15345 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015346 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015347 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15348 else if (VT == MVT::i16)
15349 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015350 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015351 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15352 else if (VT == MVT::i64)
15353 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15354 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015355 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015356 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015357 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015358 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015359 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015360 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015361 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015362 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015363 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015364 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015365 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015366 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15367 if (VT == MVT::i16)
15368 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15369 if (VT == MVT::i32 || !Subtarget->is64Bit())
15370 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15371 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015372 case 'f': // FP Stack registers.
15373 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15374 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015375 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015376 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015377 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015378 return std::make_pair(0U, X86::RFP64RegisterClass);
15379 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015380 case 'y': // MMX_REGS if MMX allowed.
15381 if (!Subtarget->hasMMX()) break;
15382 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015383 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015384 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015385 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015386 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015387 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015388
Owen Anderson825b72b2009-08-11 20:47:22 +000015389 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015390 default: break;
15391 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015392 case MVT::f32:
15393 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015394 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015395 case MVT::f64:
15396 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015397 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015398 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015399 case MVT::v16i8:
15400 case MVT::v8i16:
15401 case MVT::v4i32:
15402 case MVT::v2i64:
15403 case MVT::v4f32:
15404 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015405 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015406 // AVX types.
15407 case MVT::v32i8:
15408 case MVT::v16i16:
15409 case MVT::v8i32:
15410 case MVT::v4i64:
15411 case MVT::v8f32:
15412 case MVT::v4f64:
15413 return std::make_pair(0U, X86::VR256RegisterClass);
15414
Chris Lattner0f65cad2007-04-09 05:49:22 +000015415 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015416 break;
15417 }
15418 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015419
Chris Lattnerf76d1802006-07-31 23:26:50 +000015420 // Use the default implementation in TargetLowering to convert the register
15421 // constraint into a member of a register class.
15422 std::pair<unsigned, const TargetRegisterClass*> Res;
15423 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015424
15425 // Not found as a standard register?
15426 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015427 // Map st(0) -> st(7) -> ST0
15428 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15429 tolower(Constraint[1]) == 's' &&
15430 tolower(Constraint[2]) == 't' &&
15431 Constraint[3] == '(' &&
15432 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15433 Constraint[5] == ')' &&
15434 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015435
Chris Lattner56d77c72009-09-13 22:41:48 +000015436 Res.first = X86::ST0+Constraint[4]-'0';
15437 Res.second = X86::RFP80RegisterClass;
15438 return Res;
15439 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015440
Chris Lattner56d77c72009-09-13 22:41:48 +000015441 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015442 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015443 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015444 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015445 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015446 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015447
15448 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015449 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015450 Res.first = X86::EFLAGS;
15451 Res.second = X86::CCRRegisterClass;
15452 return Res;
15453 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015454
Dale Johannesen330169f2008-11-13 21:52:36 +000015455 // 'A' means EAX + EDX.
15456 if (Constraint == "A") {
15457 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015458 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015459 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015460 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015461 return Res;
15462 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015463
Chris Lattnerf76d1802006-07-31 23:26:50 +000015464 // Otherwise, check to see if this is a register class of the wrong value
15465 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15466 // turn into {ax},{dx}.
15467 if (Res.second->hasType(VT))
15468 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015469
Chris Lattnerf76d1802006-07-31 23:26:50 +000015470 // All of the single-register GCC register classes map their values onto
15471 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15472 // really want an 8-bit or 32-bit register, map to the appropriate register
15473 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015474 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015475 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015476 unsigned DestReg = 0;
15477 switch (Res.first) {
15478 default: break;
15479 case X86::AX: DestReg = X86::AL; break;
15480 case X86::DX: DestReg = X86::DL; break;
15481 case X86::CX: DestReg = X86::CL; break;
15482 case X86::BX: DestReg = X86::BL; break;
15483 }
15484 if (DestReg) {
15485 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015486 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015487 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015488 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015489 unsigned DestReg = 0;
15490 switch (Res.first) {
15491 default: break;
15492 case X86::AX: DestReg = X86::EAX; break;
15493 case X86::DX: DestReg = X86::EDX; break;
15494 case X86::CX: DestReg = X86::ECX; break;
15495 case X86::BX: DestReg = X86::EBX; break;
15496 case X86::SI: DestReg = X86::ESI; break;
15497 case X86::DI: DestReg = X86::EDI; break;
15498 case X86::BP: DestReg = X86::EBP; break;
15499 case X86::SP: DestReg = X86::ESP; break;
15500 }
15501 if (DestReg) {
15502 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015503 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015504 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015505 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015506 unsigned DestReg = 0;
15507 switch (Res.first) {
15508 default: break;
15509 case X86::AX: DestReg = X86::RAX; break;
15510 case X86::DX: DestReg = X86::RDX; break;
15511 case X86::CX: DestReg = X86::RCX; break;
15512 case X86::BX: DestReg = X86::RBX; break;
15513 case X86::SI: DestReg = X86::RSI; break;
15514 case X86::DI: DestReg = X86::RDI; break;
15515 case X86::BP: DestReg = X86::RBP; break;
15516 case X86::SP: DestReg = X86::RSP; break;
15517 }
15518 if (DestReg) {
15519 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015520 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015521 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015522 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015523 } else if (Res.second == X86::FR32RegisterClass ||
15524 Res.second == X86::FR64RegisterClass ||
15525 Res.second == X86::VR128RegisterClass) {
15526 // Handle references to XMM physical registers that got mapped into the
15527 // wrong class. This can happen with constraints like {xmm0} where the
15528 // target independent register mapper will just pick the first match it can
15529 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015530 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015531 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015532 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015533 Res.second = X86::FR64RegisterClass;
15534 else if (X86::VR128RegisterClass->hasType(VT))
15535 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015536 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015537
Chris Lattnerf76d1802006-07-31 23:26:50 +000015538 return Res;
15539}